hw.c 103.7 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

20
#include "hw.h"
21
#include "rc.h"
22 23
#include "initvals.h"

24 25 26
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
27

28
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
L
Luis R. Rodriguez 已提交
29
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan);
30
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
31
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
32
			      u32 reg, u32 value);
33

34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

S
Sujith 已提交
51 52 53
/********************/
/* Helper Functions */
/********************/
54

55
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
56
{
57
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
58

59
	if (!ah->curchan) /* should really check for CCK instead */
60 61 62 63
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
64 65
}

66
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
67
{
68
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
69

70
	if (conf_is_ht40(conf))
S
Sujith 已提交
71 72 73 74
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
75

S
Sujith 已提交
76
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
77 78 79
{
	int i;

S
Sujith 已提交
80 81 82
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
83 84 85 86 87
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
88

89 90 91
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
92

S
Sujith 已提交
93
	return false;
94
}
95
EXPORT_SYMBOL(ath9k_hw_wait);
96 97 98 99 100 101 102 103 104 105 106 107 108

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

109
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
110 111
			     u16 flags, u16 *low,
			     u16 *high)
112
{
113
	struct ath9k_hw_capabilities *pCap = &ah->caps;
114

S
Sujith 已提交
115 116 117 118
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
119
	}
S
Sujith 已提交
120 121 122 123 124 125
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
126 127
}

128
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
129
			   u8 phy, int kbps,
S
Sujith 已提交
130 131
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
132
{
S
Sujith 已提交
133
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
134

S
Sujith 已提交
135 136
	if (kbps == 0)
		return 0;
137

138
	switch (phy) {
S
Sujith 已提交
139
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
140
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
141
		if (shortPreamble)
S
Sujith 已提交
142 143 144 145
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
146
	case WLAN_RC_PHY_OFDM:
147
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
148 149 150 151 152 153
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
154 155
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
171
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
172
			  "Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
173 174 175
		txTime = 0;
		break;
	}
176

S
Sujith 已提交
177 178
	return txTime;
}
179
EXPORT_SYMBOL(ath9k_hw_computetxtime);
180

181
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
182 183
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
184
{
S
Sujith 已提交
185
	int8_t extoff;
186

S
Sujith 已提交
187 188 189 190
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
191 192
	}

S
Sujith 已提交
193 194 195 196 197 198 199 200 201 202
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
203

S
Sujith 已提交
204 205
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
206
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
207
	centers->ext_center =
208
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
209 210
}

S
Sujith 已提交
211 212 213 214
/******************/
/* Chip Revisions */
/******************/

215
static void ath9k_hw_read_revisions(struct ath_hw *ah)
216
{
S
Sujith 已提交
217
	u32 val;
218

S
Sujith 已提交
219
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
220

S
Sujith 已提交
221 222
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
223 224 225
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
226
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
227 228
	} else {
		if (!AR_SREV_9100(ah))
229
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
230

231
		ah->hw_version.macRev = val & AR_SREV_REVISION;
232

233
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
234
			ah->is_pciexpress = true;
S
Sujith 已提交
235
	}
236 237
}

238
static int ath9k_hw_get_radiorev(struct ath_hw *ah)
239
{
S
Sujith 已提交
240 241
	u32 val;
	int i;
242

S
Sujith 已提交
243
	REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
244

S
Sujith 已提交
245 246 247 248
	for (i = 0; i < 8; i++)
		REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
	val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
	val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
249

S
Sujith 已提交
250
	return ath9k_hw_reverse_bits(val, 8);
251 252
}

S
Sujith 已提交
253 254 255 256
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

257
static void ath9k_hw_disablepcie(struct ath_hw *ah)
258
{
259
	if (AR_SREV_9100(ah))
S
Sujith 已提交
260
		return;
261

S
Sujith 已提交
262 263 264 265 266 267 268 269 270
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
271

S
Sujith 已提交
272
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
273 274
}

275
static bool ath9k_hw_chip_test(struct ath_hw *ah)
276
{
277
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
278 279 280 281 282 283 284
	u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
	int i, j;
285

S
Sujith 已提交
286 287 288
	for (i = 0; i < 2; i++) {
		u32 addr = regAddr[i];
		u32 wrData, rdData;
289

S
Sujith 已提交
290 291 292 293 294 295
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
296 297 298 299 300
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
301 302 303 304 305 306 307 308
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
309 310 311 312 313
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
314 315
				return false;
			}
316
		}
S
Sujith 已提交
317
		REG_WRITE(ah, regAddr[i], regHold[i]);
318
	}
S
Sujith 已提交
319
	udelay(100);
320

321 322 323
	return true;
}

324
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
325 326
{
	int i;
327

328 329 330 331 332 333 334 335 336 337 338 339 340 341
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
	ah->config.enable_ani = 1;
342

S
Sujith 已提交
343
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
344 345
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
346 347
	}

348 349 350 351 352
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

S
Sujith 已提交
353
	ah->config.rx_intr_mitigation = true;
354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
372
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
373
}
374
EXPORT_SYMBOL(ath9k_hw_init);
375

376
static void ath9k_hw_init_defaults(struct ath_hw *ah)
377
{
378 379 380 381 382 383
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

384 385
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
386 387

	ah->ah_flags = 0;
388
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
389
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
390 391 392
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

393 394 395 396 397 398
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
399
	ah->power_mode = ATH9K_PM_UNDEFINED;
400 401
}

402
static int ath9k_hw_rf_claim(struct ath_hw *ah)
403
{
S
Sujith 已提交
404 405 406 407 408 409 410 411 412 413 414 415 416 417
	u32 val;

	REG_WRITE(ah, AR_PHY(0), 0x00000007);

	val = ath9k_hw_get_radiorev(ah);
	switch (val & AR_RADIO_SREV_MAJOR) {
	case 0:
		val = AR_RAD5133_SREV_MAJOR;
		break;
	case AR_RAD5133_SREV_MAJOR:
	case AR_RAD5122_SREV_MAJOR:
	case AR_RAD2133_SREV_MAJOR:
	case AR_RAD2122_SREV_MAJOR:
		break;
418
	default:
419 420 421
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Radio Chip Rev 0x%02X not supported\n",
			  val & AR_RADIO_SREV_MAJOR);
S
Sujith 已提交
422
		return -EOPNOTSUPP;
423 424
	}

425
	ah->hw_version.analog5GhzRev = val;
426

S
Sujith 已提交
427
	return 0;
428 429
}

430
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
431
{
432
	struct ath_common *common = ath9k_hw_common(ah);
433 434 435 436 437 438
	u32 sum;
	int i;
	u16 eeval;

	sum = 0;
	for (i = 0; i < 3; i++) {
S
Sujith 已提交
439
		eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
440
		sum += eeval;
441 442
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
443
	}
S
Sujith 已提交
444
	if (sum == 0 || sum == 0xffff * 3)
445 446 447 448 449
		return -EADDRNOTAVAIL;

	return 0;
}

450
static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
451 452 453
{
	u32 rxgain_type;

S
Sujith 已提交
454 455
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
		rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
456 457

		if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
458
			INIT_INI_ARRAY(&ah->iniModesRxGain,
459 460 461
			ar9280Modes_backoff_13db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
		else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
462
			INIT_INI_ARRAY(&ah->iniModesRxGain,
463 464 465
			ar9280Modes_backoff_23db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
		else
466
			INIT_INI_ARRAY(&ah->iniModesRxGain,
467 468
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
469
	} else {
470
		INIT_INI_ARRAY(&ah->iniModesRxGain,
471 472
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
473
	}
474 475
}

476
static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
477 478 479
{
	u32 txgain_type;

S
Sujith 已提交
480 481
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
		txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
482 483

		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
484
			INIT_INI_ARRAY(&ah->iniModesTxGain,
485 486 487
			ar9280Modes_high_power_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
		else
488
			INIT_INI_ARRAY(&ah->iniModesTxGain,
489 490
			ar9280Modes_original_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
491
	} else {
492
		INIT_INI_ARRAY(&ah->iniModesTxGain,
493 494
		ar9280Modes_original_tx_gain_9280_2,
		ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
495
	}
496 497
}

498
static int ath9k_hw_post_init(struct ath_hw *ah)
499
{
S
Sujith 已提交
500
	int ecode;
501

S
Sujith 已提交
502
	if (!ath9k_hw_chip_test(ah))
S
Sujith 已提交
503
		return -ENODEV;
504

S
Sujith 已提交
505 506
	ecode = ath9k_hw_rf_claim(ah);
	if (ecode != 0)
507 508
		return ecode;

509
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
510 511
	if (ecode != 0)
		return ecode;
512

513 514 515 516
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
517

518 519 520 521 522 523 524 525 526
        if (!AR_SREV_9280_10_OR_LATER(ah)) {
		ecode = ath9k_hw_rf_alloc_ext_banks(ah);
		if (ecode) {
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed allocating banks for "
				  "external radio\n");
			return ecode;
		}
	}
527

S
Sujith 已提交
528 529
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
530
		ath9k_hw_ani_init(ah);
531 532 533 534 535
	}

	return 0;
}

536 537 538 539 540 541 542 543 544 545 546 547
static bool ath9k_hw_devid_supported(u16 devid)
{
	switch (devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
	case AR5416_DEVID_AR9287_PCI:
	case AR5416_DEVID_AR9287_PCIE:
548
	case AR9271_USB:
549
	case AR2427_DEVID_PCIE:
550 551 552 553 554 555 556
		return true;
	default:
		break;
	}
	return false;
}

557 558 559 560 561 562 563 564 565 566
static bool ath9k_hw_macversion_supported(u32 macversion)
{
	switch (macversion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
567
	case AR_SREV_VERSION_9271:
568
		return true;
569 570 571 572 573 574
	default:
		break;
	}
	return false;
}

575
static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
576
{
S
Sujith 已提交
577 578
	if (AR_SREV_9160_10_OR_LATER(ah)) {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
579 580
			ah->iq_caldata.calData = &iq_cal_single_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
581
				&adc_gain_cal_single_sample;
582
			ah->adcdc_caldata.calData =
S
Sujith 已提交
583
				&adc_dc_cal_single_sample;
584
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
585 586
				&adc_init_dc_cal;
		} else {
587 588
			ah->iq_caldata.calData = &iq_cal_multi_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
589
				&adc_gain_cal_multi_sample;
590
			ah->adcdc_caldata.calData =
S
Sujith 已提交
591
				&adc_dc_cal_multi_sample;
592
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
593 594
				&adc_init_dc_cal;
		}
595
		ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
S
Sujith 已提交
596
	}
597
}
598

599 600
static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
601
	if (AR_SREV_9271(ah)) {
602 603 604 605 606 607 608
		INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271,
			       ARRAY_SIZE(ar9271Modes_9271), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271,
			       ARRAY_SIZE(ar9271Common_9271), 2);
		INIT_INI_ARRAY(&ah->iniModes_9271_1_0_only,
			       ar9271Modes_9271_1_0_only,
			       ARRAY_SIZE(ar9271Modes_9271_1_0_only), 6);
609 610 611
		return;
	}

612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
				ARRAY_SIZE(ar9287Modes_9287_1_1), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
				ARRAY_SIZE(ar9287Common_9287_1_1), 2);
		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1),
					2);
	} else if (AR_SREV_9287_10_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0,
				ARRAY_SIZE(ar9287Modes_9287_1_0), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0,
				ARRAY_SIZE(ar9287Common_9287_1_0), 2);

		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0),
				  2);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
642

643

644
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
645
			       ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
646
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
647 648
			       ARRAY_SIZE(ar9285Common_9285_1_2), 2);

649 650
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
651 652 653
			ar9285PciePhy_clkreq_off_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
		} else {
654
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
655 656 657 658 659
			ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
				  2);
		}
	} else if (AR_SREV_9285_10_OR_LATER(ah)) {
660
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
661
			       ARRAY_SIZE(ar9285Modes_9285), 6);
662
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
663 664
			       ARRAY_SIZE(ar9285Common_9285), 2);

665 666
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
667 668 669
			ar9285PciePhy_clkreq_off_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
		} else {
670
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
671 672 673 674
			ar9285PciePhy_clkreq_always_on_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
		}
	} else if (AR_SREV_9280_20_OR_LATER(ah)) {
675
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
S
Sujith 已提交
676
			       ARRAY_SIZE(ar9280Modes_9280_2), 6);
677
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
S
Sujith 已提交
678
			       ARRAY_SIZE(ar9280Common_9280_2), 2);
679

680 681
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
682 683 684
			       ar9280PciePhy_clkreq_off_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
		} else {
685
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
686 687 688
			       ar9280PciePhy_clkreq_always_on_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
		}
689
		INIT_INI_ARRAY(&ah->iniModesAdditional,
S
Sujith 已提交
690 691 692
			       ar9280Modes_fast_clock_9280_2,
			       ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
	} else if (AR_SREV_9280_10_OR_LATER(ah)) {
693
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
S
Sujith 已提交
694
			       ARRAY_SIZE(ar9280Modes_9280), 6);
695
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
S
Sujith 已提交
696 697
			       ARRAY_SIZE(ar9280Common_9280), 2);
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
698
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
S
Sujith 已提交
699
			       ARRAY_SIZE(ar5416Modes_9160), 6);
700
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
S
Sujith 已提交
701
			       ARRAY_SIZE(ar5416Common_9160), 2);
702
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
S
Sujith 已提交
703
			       ARRAY_SIZE(ar5416Bank0_9160), 2);
704
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
S
Sujith 已提交
705
			       ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
706
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
S
Sujith 已提交
707
			       ARRAY_SIZE(ar5416Bank1_9160), 2);
708
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
S
Sujith 已提交
709
			       ARRAY_SIZE(ar5416Bank2_9160), 2);
710
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
S
Sujith 已提交
711
			       ARRAY_SIZE(ar5416Bank3_9160), 3);
712
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
S
Sujith 已提交
713
			       ARRAY_SIZE(ar5416Bank6_9160), 3);
714
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
S
Sujith 已提交
715
			       ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
716
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
S
Sujith 已提交
717 718
			       ARRAY_SIZE(ar5416Bank7_9160), 2);
		if (AR_SREV_9160_11(ah)) {
719
			INIT_INI_ARRAY(&ah->iniAddac,
S
Sujith 已提交
720 721 722
				       ar5416Addac_91601_1,
				       ARRAY_SIZE(ar5416Addac_91601_1), 2);
		} else {
723
			INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
S
Sujith 已提交
724 725 726
				       ARRAY_SIZE(ar5416Addac_9160), 2);
		}
	} else if (AR_SREV_9100_OR_LATER(ah)) {
727
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
S
Sujith 已提交
728
			       ARRAY_SIZE(ar5416Modes_9100), 6);
729
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
S
Sujith 已提交
730
			       ARRAY_SIZE(ar5416Common_9100), 2);
731
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
S
Sujith 已提交
732
			       ARRAY_SIZE(ar5416Bank0_9100), 2);
733
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
S
Sujith 已提交
734
			       ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
735
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
S
Sujith 已提交
736
			       ARRAY_SIZE(ar5416Bank1_9100), 2);
737
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
S
Sujith 已提交
738
			       ARRAY_SIZE(ar5416Bank2_9100), 2);
739
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
S
Sujith 已提交
740
			       ARRAY_SIZE(ar5416Bank3_9100), 3);
741
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
S
Sujith 已提交
742
			       ARRAY_SIZE(ar5416Bank6_9100), 3);
743
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
S
Sujith 已提交
744
			       ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
745
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
S
Sujith 已提交
746
			       ARRAY_SIZE(ar5416Bank7_9100), 2);
747
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
S
Sujith 已提交
748 749
			       ARRAY_SIZE(ar5416Addac_9100), 2);
	} else {
750
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
S
Sujith 已提交
751
			       ARRAY_SIZE(ar5416Modes), 6);
752
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
S
Sujith 已提交
753
			       ARRAY_SIZE(ar5416Common), 2);
754
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
S
Sujith 已提交
755
			       ARRAY_SIZE(ar5416Bank0), 2);
756
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
S
Sujith 已提交
757
			       ARRAY_SIZE(ar5416BB_RfGain), 3);
758
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
S
Sujith 已提交
759
			       ARRAY_SIZE(ar5416Bank1), 2);
760
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
S
Sujith 已提交
761
			       ARRAY_SIZE(ar5416Bank2), 2);
762
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
S
Sujith 已提交
763
			       ARRAY_SIZE(ar5416Bank3), 3);
764
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
S
Sujith 已提交
765
			       ARRAY_SIZE(ar5416Bank6), 3);
766
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
S
Sujith 已提交
767
			       ARRAY_SIZE(ar5416Bank6TPC), 3);
768
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
S
Sujith 已提交
769
			       ARRAY_SIZE(ar5416Bank7), 2);
770
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
S
Sujith 已提交
771
			       ARRAY_SIZE(ar5416Addac), 2);
772
	}
773
}
774

775 776
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
777
	if (AR_SREV_9287_11_OR_LATER(ah))
778 779 780 781 782 783 784 785 786 787
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
	else if (AR_SREV_9287_10(ah))
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
	else if (AR_SREV_9280_20(ah))
		ath9k_hw_init_rxgain_ini(ah);

788
	if (AR_SREV_9287_11_OR_LATER(ah)) {
789 790 791 792 793 794 795 796 797 798
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
	} else if (AR_SREV_9287_10(ah)) {
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
	} else if (AR_SREV_9280_20(ah)) {
		ath9k_hw_init_txgain_ini(ah);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
799 800 801 802 803 804 805 806 807 808 809 810 811 812
		u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);

		/* txgain table */
		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_high_power_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_high_power_tx_gain_9285_1_2), 6);
		} else {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_original_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_original_tx_gain_9285_1_2), 6);
		}

	}
813
}
814

815
static void ath9k_hw_init_eeprom_fix(struct ath_hw *ah)
816 817
{
	u32 i, j;
S
Sujith 已提交
818

819
	if (ah->hw_version.devid == AR9280_DEVID_PCI) {
S
Sujith 已提交
820 821

		/* EEPROM Fixup */
822 823
		for (i = 0; i < ah->iniModes.ia_rows; i++) {
			u32 reg = INI_RA(&ah->iniModes, i, 0);
824

825 826
			for (j = 1; j < ah->iniModes.ia_columns; j++) {
				u32 val = INI_RA(&ah->iniModes, i, j);
827

828
				INI_RA(&ah->iniModes, i, j) =
829
					ath9k_hw_ini_fixup(ah,
830
							   &ah->eeprom.def,
S
Sujith 已提交
831 832
							   reg, val);
			}
833
		}
S
Sujith 已提交
834
	}
835 836
}

837
int ath9k_hw_init(struct ath_hw *ah)
838
{
839
	struct ath_common *common = ath9k_hw_common(ah);
840
	int r = 0;
841

842 843 844 845
	if (!ath9k_hw_devid_supported(ah->hw_version.devid)) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unsupported device ID: 0x%0x\n",
			  ah->hw_version.devid);
846
		return -EOPNOTSUPP;
847
	}
848 849 850 851 852

	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
853 854
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
855
		return -EIO;
856 857
	}

858
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
859
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
860
		return -EIO;
861 862 863 864 865 866 867 868 869 870 871 872 873
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

874
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
875 876
		ah->config.serialize_regmode);

877 878 879 880 881
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

882
	if (!ath9k_hw_macversion_supported(ah->hw_version.macVersion)) {
883 884 885 886
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
887
		return -EOPNOTSUPP;
888 889 890 891 892 893 894
	}

	if (AR_SREV_9100(ah)) {
		ah->iq_caldata.calData = &iq_cal_multi_sample;
		ah->supp_cals = IQ_MISMATCH_CAL;
		ah->is_pciexpress = false;
	}
895 896 897 898

	if (AR_SREV_9271(ah))
		ah->is_pciexpress = false;

899 900 901 902 903
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);

	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
904
	if (AR_SREV_9280_10_OR_LATER(ah)) {
905
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
906
		ah->ath9k_hw_rf_set_freq = &ath9k_hw_ar9280_set_channel;
907 908
		ah->ath9k_hw_spur_mitigate_freq = &ath9k_hw_9280_spur_mitigate;
	} else {
909
		ah->ath9k_hw_rf_set_freq = &ath9k_hw_set_channel;
910 911
		ah->ath9k_hw_spur_mitigate_freq = &ath9k_hw_spur_mitigate;
	}
912 913 914 915

	ath9k_hw_init_mode_regs(ah);

	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
916
		ath9k_hw_configpcipowersave(ah, 0, 0);
917 918 919
	else
		ath9k_hw_disablepcie(ah);

S
Sujith 已提交
920 921 922 923 924 925 926 927 928 929
	/* Support for Japan ch.14 (2484) spread */
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniCckfirNormal,
		       ar9287Common_normal_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_92871_1), 2);
		INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
		       ar9287Common_japan_2484_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_92871_1), 2);
	}

930
	r = ath9k_hw_post_init(ah);
931
	if (r)
932
		return r;
933 934

	ath9k_hw_init_mode_gain_regs(ah);
935 936 937 938
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

939
	ath9k_hw_init_eeprom_fix(ah);
940

941 942
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
943 944
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
945
		return r;
946 947
	}

948
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
949
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
950
	else
951
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
952

S
Sujith 已提交
953
	ath9k_init_nfcal_hist_buffer(ah);
954

955 956
	common->state = ATH_HW_INITIALIZED;

957
	return 0;
958 959
}

960
static void ath9k_hw_init_bb(struct ath_hw *ah,
S
Sujith 已提交
961
			     struct ath9k_channel *chan)
962
{
S
Sujith 已提交
963
	u32 synthDelay;
964

S
Sujith 已提交
965
	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
966
	if (IS_CHAN_B(chan))
S
Sujith 已提交
967 968 969
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;
970

S
Sujith 已提交
971
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
972

S
Sujith 已提交
973
	udelay(synthDelay + BASE_ACTIVATE_DELAY);
974 975
}

976
static void ath9k_hw_init_qos(struct ath_hw *ah)
977
{
S
Sujith 已提交
978 979
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
980

S
Sujith 已提交
981 982 983 984 985 986 987 988 989 990
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
991 992
}

993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008
static void ath9k_hw_change_target_baud(struct ath_hw *ah, u32 freq, u32 baud)
{
	u32 lcr;
	u32 baud_divider = freq * 1000 * 1000 / 16 / baud;

	lcr = REG_READ(ah , 0x5100c);
	lcr |= 0x80;

	REG_WRITE(ah, 0x5100c, lcr);
	REG_WRITE(ah, 0x51004, (baud_divider >> 8));
	REG_WRITE(ah, 0x51000, (baud_divider & 0xff));

	lcr &= ~0x80;
	REG_WRITE(ah, 0x5100c, lcr);
}

1009
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
1010
			      struct ath9k_channel *chan)
1011
{
S
Sujith 已提交
1012
	u32 pll;
1013

S
Sujith 已提交
1014 1015 1016
	if (AR_SREV_9100(ah)) {
		if (chan && IS_CHAN_5GHZ(chan))
			pll = 0x1450;
1017
		else
S
Sujith 已提交
1018 1019 1020 1021
			pll = 0x1458;
	} else {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1022

S
Sujith 已提交
1023 1024 1025 1026
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1027

S
Sujith 已提交
1028 1029
			if (chan && IS_CHAN_5GHZ(chan)) {
				pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
1030 1031


S
Sujith 已提交
1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
				if (AR_SREV_9280_20(ah)) {
					if (((chan->channel % 20) == 0)
					    || ((chan->channel % 10) == 0))
						pll = 0x2850;
					else
						pll = 0x142c;
				}
			} else {
				pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
			}
1042

S
Sujith 已提交
1043
		} else if (AR_SREV_9160_10_OR_LATER(ah)) {
1044

S
Sujith 已提交
1045
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1046

S
Sujith 已提交
1047 1048 1049 1050
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1051

S
Sujith 已提交
1052 1053 1054 1055 1056 1057
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
			else
				pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
		} else {
			pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
1058

S
Sujith 已提交
1059 1060 1061 1062
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
1063

S
Sujith 已提交
1064 1065 1066 1067 1068 1069
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0xa, AR_RTC_PLL_DIV);
			else
				pll |= SM(0xb, AR_RTC_PLL_DIV);
		}
	}
1070
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
1071

1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
		if ((pll == 0x142c) || (pll == 0x2850) ) {
			udelay(500);
			/* set CLKOBS to output AHB clock */
			REG_WRITE(ah, 0x7020, 0xe);
			/*
			 * 0x304: 117Mhz, ahb_ratio: 1x1
			 * 0x306: 40Mhz, ahb_ratio: 1x1
			 */
			REG_WRITE(ah, 0x50040, 0x304);
			/*
			 * makes adjustments for the baud dividor to keep the
			 * targetted baud rate based on the used core clock.
			 */
			ath9k_hw_change_target_baud(ah, AR9271_CORE_CLOCK,
						    AR9271_TARGET_BAUD_RATE);
		}
	}

S
Sujith 已提交
1092 1093 1094
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
1095 1096
}

1097
static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
1098 1099 1100
{
	int rx_chainmask, tx_chainmask;

1101 1102
	rx_chainmask = ah->rxchainmask;
	tx_chainmask = ah->txchainmask;
1103 1104 1105 1106 1107 1108

	switch (rx_chainmask) {
	case 0x5:
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	case 0x3:
1109
		if (ah->hw_version.macVersion == AR_SREV_REVISION_5416_10) {
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133
			REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
			REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
			break;
		}
	case 0x1:
	case 0x2:
	case 0x7:
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
		break;
	default:
		break;
	}

	REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
	if (tx_chainmask == 0x5) {
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	}
	if (AR_SREV_9100(ah))
		REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
			  REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
}

1134
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
1135
					  enum nl80211_iftype opmode)
1136
{
1137
	ah->mask_reg = AR_IMR_TXERR |
S
Sujith 已提交
1138 1139 1140 1141
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
1142

S
Sujith 已提交
1143
	if (ah->config.rx_intr_mitigation)
1144
		ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
1145
	else
1146
		ah->mask_reg |= AR_IMR_RXOK;
1147

1148
	ah->mask_reg |= AR_IMR_TXOK;
1149

1150
	if (opmode == NL80211_IFTYPE_AP)
1151
		ah->mask_reg |= AR_IMR_MIB;
1152

1153
	REG_WRITE(ah, AR_IMR, ah->mask_reg);
S
Sujith 已提交
1154
	REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
1155

S
Sujith 已提交
1156 1157 1158 1159 1160
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
1161 1162
}

1163
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
1164
{
1165 1166 1167
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
1168 1169
}

1170
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1171
{
1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
1182
}
S
Sujith 已提交
1183

1184
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1185 1186
{
	if (tu > 0xFFFF) {
1187 1188
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
1189
		ah->globaltxtimeout = (u32) -1;
1190 1191 1192
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1193
		ah->globaltxtimeout = tu;
1194 1195 1196 1197
		return true;
	}
}

1198
void ath9k_hw_init_global_settings(struct ath_hw *ah)
1199
{
1200 1201
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
1202
	int slottime;
1203 1204
	int sifstime;

1205 1206
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
1207

1208
	if (ah->misc_mode != 0)
S
Sujith 已提交
1209
		REG_WRITE(ah, AR_PCU_MISC,
1210
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
1211 1212 1213 1214 1215 1216

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

1217 1218 1219
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

1231
	ath9k_hw_setslottime(ah, slottime);
1232 1233
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
1234 1235
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
1236
}
1237
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1238

S
Sujith 已提交
1239
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1240
{
1241 1242 1243 1244 1245
	struct ath_common *common = ath9k_hw_common(ah);

	if (common->state <= ATH_HW_INITIALIZED)
		goto free_hw;

S
Sujith 已提交
1246
	if (!AR_SREV_9100(ah))
1247
		ath9k_hw_ani_disable(ah);
S
Sujith 已提交
1248

1249
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1250 1251

free_hw:
1252 1253
	if (!AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
1254
	kfree(ah);
1255
	ah = NULL;
S
Sujith 已提交
1256
}
S
Sujith 已提交
1257
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1258 1259 1260 1261 1262

/*******/
/* INI */
/*******/

1263
static void ath9k_hw_override_ini(struct ath_hw *ah,
S
Sujith 已提交
1264 1265
				  struct ath9k_channel *chan)
{
1266 1267 1268 1269 1270 1271 1272 1273 1274
	u32 val;

	if (AR_SREV_9271(ah)) {
		/*
		 * Enable spectral scan to solution for issues with stuck
		 * beacons on AR9271 1.0. The beacon stuck issue is not seeon on
		 * AR9271 1.1
		 */
		if (AR_SREV_9271_10(ah)) {
1275 1276
			val = REG_READ(ah, AR_PHY_SPECTRAL_SCAN) |
			      AR_PHY_SPECTRAL_SCAN_ENABLE;
1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
			REG_WRITE(ah, AR_PHY_SPECTRAL_SCAN, val);
		}
		else if (AR_SREV_9271_11(ah))
			/*
			 * change AR_PHY_RF_CTL3 setting to fix MAC issue
			 * present on AR9271 1.1
			 */
			REG_WRITE(ah, AR_PHY_RF_CTL3, 0x3a020001);
		return;
	}

1288 1289 1290 1291 1292 1293 1294
	/*
	 * Set the RX_ABORT and RX_DIS and clear if off only after
	 * RXE is set for MAC. This prevents frames with corrupted
	 * descriptor status.
	 */
	REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));

1295 1296 1297 1298 1299 1300 1301 1302 1303
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		val = REG_READ(ah, AR_PCU_MISC_MODE2) &
			       (~AR_PCU_MISC_MODE2_HWWAR1);

		if (AR_SREV_9287_10_OR_LATER(ah))
			val = val & (~AR_PCU_MISC_MODE2_HWWAR2);

		REG_WRITE(ah, AR_PCU_MISC_MODE2, val);
	}
1304

1305
	if (!AR_SREV_5416_20_OR_LATER(ah) ||
S
Sujith 已提交
1306 1307
	    AR_SREV_9280_10_OR_LATER(ah))
		return;
1308 1309 1310 1311
	/*
	 * Disable BB clock gating
	 * Necessary to avoid issues on AR5416 2.0
	 */
S
Sujith 已提交
1312
	REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322

	/*
	 * Disable RIFS search on some chips to avoid baseband
	 * hang issues.
	 */
	if (AR_SREV_9100(ah) || AR_SREV_9160(ah)) {
		val = REG_READ(ah, AR_PHY_HEAVY_CLIP_FACTOR_RIFS);
		val &= ~AR_PHY_RIFS_INIT_DELAY;
		REG_WRITE(ah, AR_PHY_HEAVY_CLIP_FACTOR_RIFS, val);
	}
1323 1324
}

1325
static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
1326
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
1327
			      u32 reg, u32 value)
1328
{
S
Sujith 已提交
1329
	struct base_eep_header *pBase = &(pEepData->baseEepHeader);
1330
	struct ath_common *common = ath9k_hw_common(ah);
1331

1332
	switch (ah->hw_version.devid) {
S
Sujith 已提交
1333 1334
	case AR9280_DEVID_PCI:
		if (reg == 0x7894) {
1335
			ath_print(common, ATH_DBG_EEPROM,
S
Sujith 已提交
1336 1337 1338 1339
				"ini VAL: %x  EEPROM: %x\n", value,
				(pBase->version & 0xff));

			if ((pBase->version & 0xff) > 0x0a) {
1340 1341 1342
				ath_print(common, ATH_DBG_EEPROM,
					  "PWDCLKIND: %d\n",
					  pBase->pwdclkind);
S
Sujith 已提交
1343 1344 1345 1346
				value &= ~AR_AN_TOP2_PWDCLKIND;
				value |= AR_AN_TOP2_PWDCLKIND &
					(pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
			} else {
1347 1348
				ath_print(common, ATH_DBG_EEPROM,
					  "PWDCLKIND Earlier Rev\n");
S
Sujith 已提交
1349 1350
			}

1351 1352
			ath_print(common, ATH_DBG_EEPROM,
				  "final ini VAL: %x\n", value);
S
Sujith 已提交
1353 1354 1355 1356 1357
		}
		break;
	}

	return value;
1358 1359
}

1360
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
1361 1362 1363
			      struct ar5416_eeprom_def *pEepData,
			      u32 reg, u32 value)
{
1364
	if (ah->eep_map == EEP_MAP_4KBITS)
1365 1366 1367 1368 1369
		return value;
	else
		return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
}

1370 1371 1372 1373
static void ath9k_olc_init(struct ath_hw *ah)
{
	u32 i;

1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388
	if (OLC_FOR_AR9287_10_LATER) {
		REG_SET_BIT(ah, AR_PHY_TX_PWRCTRL9,
				AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL);
		ath9k_hw_analog_shift_rmw(ah, AR9287_AN_TXPC0,
				AR9287_AN_TXPC0_TXPCMODE,
				AR9287_AN_TXPC0_TXPCMODE_S,
				AR9287_AN_TXPC0_TXPCMODE_TEMPSENSE);
		udelay(100);
	} else {
		for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
			ah->originalGain[i] =
				MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
						AR_PHY_TX_GAIN);
		ah->PDADCdelta = 0;
	}
1389 1390
}

1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
static u32 ath9k_regd_get_ctl(struct ath_regulatory *reg,
			      struct ath9k_channel *chan)
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

1406
static int ath9k_hw_process_ini(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1407
				struct ath9k_channel *chan)
1408
{
1409
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1410
	int i, regWrites = 0;
1411
	struct ieee80211_channel *channel = chan->chan;
1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442
	u32 modesIndex, freqIndex;

	switch (chan->chanmode) {
	case CHANNEL_A:
	case CHANNEL_A_HT20:
		modesIndex = 1;
		freqIndex = 1;
		break;
	case CHANNEL_A_HT40PLUS:
	case CHANNEL_A_HT40MINUS:
		modesIndex = 2;
		freqIndex = 1;
		break;
	case CHANNEL_G:
	case CHANNEL_G_HT20:
	case CHANNEL_B:
		modesIndex = 4;
		freqIndex = 2;
		break;
	case CHANNEL_G_HT40PLUS:
	case CHANNEL_G_HT40MINUS:
		modesIndex = 3;
		freqIndex = 2;
		break;

	default:
		return -EINVAL;
	}

	REG_WRITE(ah, AR_PHY(0), 0x00000007);
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
S
Sujith 已提交
1443
	ah->eep_ops->set_addac(ah, chan);
1444

1445
	if (AR_SREV_5416_22_OR_LATER(ah)) {
1446
		REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
1447 1448 1449
	} else {
		struct ar5416IniArray temp;
		u32 addacSize =
1450 1451
			sizeof(u32) * ah->iniAddac.ia_rows *
			ah->iniAddac.ia_columns;
1452

1453 1454
		memcpy(ah->addac5416_21,
		       ah->iniAddac.ia_array, addacSize);
1455

1456
		(ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
1457

1458 1459 1460
		temp.ia_array = ah->addac5416_21;
		temp.ia_columns = ah->iniAddac.ia_columns;
		temp.ia_rows = ah->iniAddac.ia_rows;
1461 1462
		REG_WRITE_ARRAY(&temp, 1, regWrites);
	}
S
Sujith 已提交
1463

1464 1465
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);

1466 1467 1468
	for (i = 0; i < ah->iniModes.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniModes, i, 0);
		u32 val = INI_RA(&ah->iniModes, i, modesIndex);
1469 1470 1471 1472

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1473
		    && ah->config.analog_shiftreg) {
1474 1475 1476 1477 1478 1479
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

1480
	if (AR_SREV_9280(ah) || AR_SREV_9287_10_OR_LATER(ah))
1481
		REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
1482

1483 1484
	if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
	    AR_SREV_9287_10_OR_LATER(ah))
1485
		REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
1486

1487 1488 1489
	for (i = 0; i < ah->iniCommon.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniCommon, i, 0);
		u32 val = INI_RA(&ah->iniCommon, i, 1);
1490 1491 1492 1493

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1494
		    && ah->config.analog_shiftreg) {
1495 1496 1497 1498 1499 1500
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

1501
	ath9k_hw_write_regs(ah, freqIndex, regWrites);
1502

1503 1504 1505 1506
	if (AR_SREV_9271_10(ah))
		REG_WRITE_ARRAY(&ah->iniModes_9271_1_0_only,
				modesIndex, regWrites);

1507
	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
1508
		REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
1509 1510 1511 1512
				regWrites);
	}

	ath9k_hw_override_ini(ah, chan);
L
Luis R. Rodriguez 已提交
1513
	ath9k_hw_set_regs(ah, chan);
1514 1515
	ath9k_hw_init_chain_masks(ah);

1516 1517 1518
	if (OLC_FOR_AR9280_20_LATER)
		ath9k_olc_init(ah);

1519
	ah->eep_ops->set_txpower(ah, chan,
1520
				 ath9k_regd_get_ctl(regulatory, chan),
1521 1522 1523
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
1524
				 (u32) regulatory->power_limit));
1525 1526

	if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
1527 1528
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "ar5416SetRfRegs failed\n");
1529 1530 1531 1532 1533 1534
		return -EIO;
	}

	return 0;
}

S
Sujith 已提交
1535 1536 1537 1538
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1539
static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
1540
{
S
Sujith 已提交
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558
	u32 rfMode = 0;

	if (chan == NULL)
		return;

	rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
		? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;

	if (!AR_SREV_9280_10_OR_LATER(ah))
		rfMode |= (IS_CHAN_5GHZ(chan)) ?
			AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;

	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
		rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);

	REG_WRITE(ah, AR_PHY_MODE, rfMode);
}

1559
static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
S
Sujith 已提交
1560 1561 1562 1563
{
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
}

1564
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1565 1566 1567
{
	u32 regval;

1568 1569 1570
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
S
Sujith 已提交
1571 1572 1573
	regval = REG_READ(ah, AR_AHB_MODE);
	REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);

1574 1575 1576
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
1577 1578 1579
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

1580 1581 1582 1583 1584
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1585
	REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1586

1587 1588 1589
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
1590 1591 1592
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

1593 1594 1595
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1596 1597
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1598 1599 1600 1601
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1602
	if (AR_SREV_9285(ah)) {
1603 1604 1605 1606
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1607 1608
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1609
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1610 1611 1612 1613 1614
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
}

1615
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1616 1617 1618 1619 1620 1621
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
1622
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
1623 1624 1625
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1626
		break;
1627
	case NL80211_IFTYPE_ADHOC:
1628
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
1629 1630 1631
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1632
		break;
1633 1634
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
1635
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1636
		break;
S
Sujith 已提交
1637 1638 1639
	}
}

1640
static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
S
Sujith 已提交
1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658
						 u32 coef_scaled,
						 u32 *coef_mantissa,
						 u32 *coef_exponent)
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1659
static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
S
Sujith 已提交
1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
				     struct ath9k_channel *chan)
{
	u32 coef_scaled, ds_coef_exp, ds_coef_man;
	u32 clockMhzScaled = 0x64000000;
	struct chan_centers centers;

	if (IS_CHAN_HALF_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 1;
	else if (IS_CHAN_QUARTER_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 2;

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	coef_scaled = clockMhzScaled / centers.synth_center;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);

	coef_scaled = (9 * coef_scaled) / 10;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
}

1693
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1694 1695 1696 1697
{
	u32 rst_flags;
	u32 tmpReg;

1698 1699 1700 1701 1702 1703 1704 1705
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
		} else {
			REG_WRITE(ah, AR_RC, AR_RC_AHB);
		}

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1728
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1729 1730
	udelay(50);

1731
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1732
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1733 1734
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1747
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1748 1749 1750 1751
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1752 1753 1754
	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1755
	REG_WRITE(ah, AR_RTC_RESET, 0);
1756
	udelay(2);
1757 1758 1759 1760

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

1761
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1762 1763 1764 1765

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1766 1767
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1768 1769
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1770
		return false;
1771 1772
	}

S
Sujith 已提交
1773 1774 1775 1776 1777
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1778
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1792 1793
}

L
Luis R. Rodriguez 已提交
1794
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan)
1795
{
S
Sujith 已提交
1796
	u32 phymode;
1797
	u32 enableDacFifo = 0;
1798

1799 1800 1801 1802
	if (AR_SREV_9285_10_OR_LATER(ah))
		enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
					 AR_PHY_FC_ENABLE_DAC_FIFO);

S
Sujith 已提交
1803
	phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
1804
		| AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
S
Sujith 已提交
1805 1806 1807

	if (IS_CHAN_HT40(chan)) {
		phymode |= AR_PHY_FC_DYN2040_EN;
1808

S
Sujith 已提交
1809 1810 1811
		if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
		    (chan->chanmode == CHANNEL_G_HT40PLUS))
			phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1812 1813

	}
S
Sujith 已提交
1814 1815
	REG_WRITE(ah, AR_PHY_TURBO, phymode);

L
Luis R. Rodriguez 已提交
1816
	ath9k_hw_set11nmac2040(ah);
1817

S
Sujith 已提交
1818 1819
	REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
	REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1820 1821
}

1822
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1823
				struct ath9k_channel *chan)
1824
{
1825
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1826 1827 1828
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1829
		return false;
1830

1831
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1832
		return false;
1833

1834
	ah->chip_fullsleep = false;
S
Sujith 已提交
1835 1836
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1837

S
Sujith 已提交
1838
	return true;
1839 1840
}

1841
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1842
				    struct ath9k_channel *chan)
1843
{
1844
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1845
	struct ath_common *common = ath9k_hw_common(ah);
1846
	struct ieee80211_channel *channel = chan->chan;
1847
	u32 synthDelay, qnum;
1848
	int r;
1849 1850 1851

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1852 1853 1854
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1855 1856 1857 1858 1859 1860
			return false;
		}
	}

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
	if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
S
Sujith 已提交
1861
			   AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
1862 1863
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1864 1865 1866
		return false;
	}

L
Luis R. Rodriguez 已提交
1867
	ath9k_hw_set_regs(ah, chan);
1868

1869
	r = ah->ath9k_hw_rf_set_freq(ah, chan);
1870 1871 1872 1873
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1874 1875
	}

1876
	ah->eep_ops->set_txpower(ah, chan,
1877
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1878 1879 1880
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1881
			     (u32) regulatory->power_limit));
1882 1883

	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
1884
	if (IS_CHAN_B(chan))
1885 1886 1887 1888 1889 1890 1891 1892
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;

	udelay(synthDelay + BASE_ACTIVATE_DELAY);

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);

S
Sujith 已提交
1893 1894 1895
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1896
	ah->ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1897 1898 1899 1900 1901 1902 1903

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

J
Johannes Berg 已提交
1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915
static void ath9k_enable_rfkill(struct ath_hw *ah)
{
	REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
		    AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);

	REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
		    AR_GPIO_INPUT_MUX2_RFSILENT);

	ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
	REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
}

1916
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1917
		    bool bChannelChange)
1918
{
1919
	struct ath_common *common = ath9k_hw_common(ah);
1920
	u32 saveLedState;
1921
	struct ath9k_channel *curchan = ah->curchan;
1922 1923
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1924
	u64 tsf = 0;
1925
	int i, rx_chainmask, r;
1926

1927 1928
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1929

1930
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1931
		return -EIO;
1932

1933
	if (curchan && !ah->chip_fullsleep)
1934 1935 1936
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
1937 1938 1939
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1940
	    ((chan->channelFlags & CHANNEL_ALL) ==
1941
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1942 1943
	     !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
	     IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
1944

L
Luis R. Rodriguez 已提交
1945
		if (ath9k_hw_channel_change(ah, chan)) {
1946
			ath9k_hw_loadnf(ah, ah->curchan);
1947
			ath9k_hw_start_nfcal(ah);
1948
			return 0;
1949 1950 1951 1952 1953 1954 1955 1956 1957
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1958 1959 1960 1961
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

1962 1963 1964 1965 1966 1967
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1968 1969 1970 1971 1972 1973 1974
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1975
	if (!ath9k_hw_chip_reset(ah, chan)) {
1976
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
1977
		return -EINVAL;
1978 1979
	}

1980 1981 1982 1983 1984 1985 1986 1987
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1988 1989 1990 1991
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

1992 1993
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1994

1995
	if (AR_SREV_9287_12_OR_LATER(ah)) {
1996 1997 1998 1999 2000 2001 2002 2003 2004
		/* Enable ASYNC FIFO */
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
		REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
		REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
	}
L
Luis R. Rodriguez 已提交
2005
	r = ath9k_hw_process_ini(ah, chan);
2006 2007
	if (r)
		return r;
2008

2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

2026 2027 2028
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

2029
	ah->ath9k_hw_spur_mitigate_freq(ah, chan);
2030
	ah->eep_ops->set_board_values(ah, chan);
2031

2032 2033
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
2034 2035
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
2036
		  | (ah->config.
2037
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
2038 2039
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2040

2041
	ath_hw_setbssidmask(common);
2042 2043 2044

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

2045
	ath9k_hw_write_associd(ah);
2046 2047 2048 2049 2050

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

2051
	r = ah->ath9k_hw_rf_set_freq(ah, chan);
2052 2053
	if (r)
		return r;
2054 2055 2056 2057

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

2058 2059
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
2060 2061
		ath9k_hw_resettxqueue(ah, i);

2062
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
2063 2064
	ath9k_hw_init_qos(ah);

2065
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
2066
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
2067

2068
	ath9k_hw_init_global_settings(ah);
2069

2070
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085
		REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
			  AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
			  AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
			  AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);

		REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);

		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
	}
2086
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2087 2088 2089 2090
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
				AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
	}

2091 2092 2093 2094 2095 2096 2097
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
2098
	if (ah->config.rx_intr_mitigation) {
2099 2100 2101 2102 2103 2104
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

	ath9k_hw_init_bb(ah, chan);

2105
	if (!ath9k_hw_init_cal(ah, chan))
2106
		return -EIO;
2107

2108
	rx_chainmask = ah->rxchainmask;
2109 2110 2111 2112 2113 2114 2115
	if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
	}

	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

2116 2117 2118
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
2119 2120 2121 2122
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
2123
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
2124
				"CFG Byte Swap Set 0x%x\n", mask);
2125 2126 2127 2128
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
2129
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
2130
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
2131 2132
		}
	} else {
2133 2134 2135
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
2136
#ifdef __BIG_ENDIAN
2137 2138
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
2139 2140 2141
#endif
	}

2142
	if (ah->btcoex_hw.enabled)
2143 2144
		ath9k_hw_btcoex_enable(ah);

2145
	return 0;
2146
}
2147
EXPORT_SYMBOL(ath9k_hw_reset);
2148

S
Sujith 已提交
2149 2150 2151
/************************/
/* Key Cache Management */
/************************/
2152

2153
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
2154
{
S
Sujith 已提交
2155
	u32 keyType;
2156

2157
	if (entry >= ah->caps.keycache_size) {
2158 2159
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
2160 2161 2162
		return false;
	}

S
Sujith 已提交
2163
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
2164

S
Sujith 已提交
2165 2166 2167 2168 2169 2170 2171 2172
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2173

S
Sujith 已提交
2174 2175
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2176

S
Sujith 已提交
2177 2178 2179 2180
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2181 2182 2183 2184 2185

	}

	return true;
}
2186
EXPORT_SYMBOL(ath9k_hw_keyreset);
2187

2188
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
2189
{
S
Sujith 已提交
2190
	u32 macHi, macLo;
2191

2192
	if (entry >= ah->caps.keycache_size) {
2193 2194
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
2195
		return false;
2196 2197
	}

S
Sujith 已提交
2198 2199 2200 2201 2202 2203 2204 2205 2206
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
2207
	} else {
S
Sujith 已提交
2208
		macLo = macHi = 0;
2209
	}
S
Sujith 已提交
2210 2211
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
2212

S
Sujith 已提交
2213
	return true;
2214
}
2215
EXPORT_SYMBOL(ath9k_hw_keysetmac);
2216

2217
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
2218
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
2219
				 const u8 *mac)
2220
{
2221
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
2222
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
2223 2224
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
2225

S
Sujith 已提交
2226
	if (entry >= pCap->keycache_size) {
2227 2228
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
2229
		return false;
2230 2231
	}

S
Sujith 已提交
2232 2233 2234 2235 2236 2237
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
2238 2239 2240
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
2241 2242 2243 2244 2245 2246 2247 2248
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
2249 2250
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
2251 2252 2253 2254
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
2255
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
2256 2257
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
2258 2259
			return false;
		}
2260
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
2261
			keyType = AR_KEYTABLE_TYPE_40;
2262
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2263 2264 2265 2266 2267 2268 2269 2270
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
2271 2272
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
2273
		return false;
2274 2275
	}

J
Jouni Malinen 已提交
2276 2277 2278 2279 2280
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
2281
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2282
		key4 &= 0xff;
2283

2284 2285 2286 2287 2288 2289 2290
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
2291 2292
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2293

2294 2295 2296 2297 2298 2299
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
2300 2301
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
2302 2303

		/* Write key[95:48] */
S
Sujith 已提交
2304 2305
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2306 2307

		/* Write key[127:96] and key type */
S
Sujith 已提交
2308 2309
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2310 2311

		/* Write MAC address for the entry */
S
Sujith 已提交
2312
		(void) ath9k_hw_keysetmac(ah, entry, mac);
2313

2314
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
2327
			u32 mic0, mic1, mic2, mic3, mic4;
2328

S
Sujith 已提交
2329 2330 2331 2332 2333
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
2334 2335

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
2336 2337
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
2338 2339

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
2340 2341
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
2342 2343

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2344 2345 2346
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
2347

S
Sujith 已提交
2348
		} else {
2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
2365
			u32 mic0, mic2;
2366

S
Sujith 已提交
2367 2368
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
2369 2370

			/* Write MIC key[31:0] */
S
Sujith 已提交
2371 2372
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2373 2374

			/* Write MIC key[63:32] */
S
Sujith 已提交
2375 2376
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2377 2378

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2379 2380 2381 2382
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
2383 2384

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
2385 2386
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
2387 2388 2389 2390 2391 2392

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
2393 2394 2395
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
2396
		/* Write key[47:0] */
S
Sujith 已提交
2397 2398
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2399 2400

		/* Write key[95:48] */
S
Sujith 已提交
2401 2402
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2403 2404

		/* Write key[127:96] and key type */
S
Sujith 已提交
2405 2406
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2407

2408
		/* Write MAC address for the entry */
S
Sujith 已提交
2409 2410
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
2411 2412 2413

	return true;
}
2414
EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
2415

2416
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
2417
{
2418
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
2419 2420 2421 2422 2423
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
2424
}
2425
EXPORT_SYMBOL(ath9k_hw_keyisvalid);
2426

S
Sujith 已提交
2427 2428 2429 2430
/******************************/
/* Power Management (Chipset) */
/******************************/

2431
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
2432
{
S
Sujith 已提交
2433 2434 2435 2436 2437 2438
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		if (!AR_SREV_9100(ah))
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2439

S
Sujith 已提交
2440 2441 2442
		if(!AR_SREV_5416(ah))
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
2443
	}
2444 2445
}

2446
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
2447
{
S
Sujith 已提交
2448 2449
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2450
		struct ath9k_hw_capabilities *pCap = &ah->caps;
2451

S
Sujith 已提交
2452 2453 2454 2455 2456 2457
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2458 2459 2460 2461
		}
	}
}

2462
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
2463
{
S
Sujith 已提交
2464 2465
	u32 val;
	int i;
2466

S
Sujith 已提交
2467 2468 2469 2470 2471 2472 2473
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
2474
			ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
2475 2476 2477 2478
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
2479

S
Sujith 已提交
2480 2481 2482
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
2483

S
Sujith 已提交
2484 2485 2486 2487 2488 2489 2490
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2491
		}
S
Sujith 已提交
2492
		if (i == 0) {
2493 2494 2495
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
2496
			return false;
2497 2498 2499
		}
	}

S
Sujith 已提交
2500
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2501

S
Sujith 已提交
2502
	return true;
2503 2504
}

2505
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2506
{
2507
	struct ath_common *common = ath9k_hw_common(ah);
2508
	int status = true, setChip = true;
S
Sujith 已提交
2509 2510 2511 2512 2513 2514 2515
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2516 2517 2518
	if (ah->power_mode == mode)
		return status;

2519 2520
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2521 2522 2523 2524 2525 2526 2527

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
2528
		ah->chip_fullsleep = true;
S
Sujith 已提交
2529 2530 2531 2532
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
2533
	default:
2534 2535
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
2536 2537
		return false;
	}
2538
	ah->power_mode = mode;
S
Sujith 已提交
2539 2540

	return status;
2541
}
2542
EXPORT_SYMBOL(ath9k_hw_setpower);
2543

2544 2545 2546 2547 2548 2549 2550 2551 2552
/*
 * Helper for ASPM support.
 *
 * Disable PLL when in L0s as well as receiver clock when in L1.
 * This power saving option must be enabled through the SerDes.
 *
 * Programming the SerDes must go through the same 288 bit serial shift
 * register as the other analog registers.  Hence the 9 writes.
 */
V
Vivek Natarajan 已提交
2553
void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore, int power_off)
2554
{
S
Sujith 已提交
2555
	u8 i;
V
Vivek Natarajan 已提交
2556
	u32 val;
2557

2558
	if (ah->is_pciexpress != true)
S
Sujith 已提交
2559
		return;
2560

2561
	/* Do not touch SerDes registers */
2562
	if (ah->config.pcie_powersave_enable == 2)
S
Sujith 已提交
2563 2564
		return;

2565
	/* Nothing to do on restore for 11N */
V
Vivek Natarajan 已提交
2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591
	if (!restore) {
		if (AR_SREV_9280_20_OR_LATER(ah)) {
			/*
			 * AR9280 2.0 or later chips use SerDes values from the
			 * initvals.h initialized depending on chipset during
			 * ath9k_hw_init()
			 */
			for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
				REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
					  INI_RA(&ah->iniPcieSerdes, i, 1));
			}
		} else if (AR_SREV_9280(ah) &&
			   (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);

			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);

			/* Shut off CLKREQ active in L1 */
			if (ah->config.pcie_clock_req)
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
			else
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
S
Sujith 已提交
2592

V
Vivek Natarajan 已提交
2593 2594 2595
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
S
Sujith 已提交
2596

V
Vivek Natarajan 已提交
2597 2598
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
2599

V
Vivek Natarajan 已提交
2600 2601 2602
		} else {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
S
Sujith 已提交
2603

V
Vivek Natarajan 已提交
2604 2605 2606 2607
			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
S
Sujith 已提交
2608

V
Vivek Natarajan 已提交
2609 2610 2611 2612 2613
			/*
			 * Ignore ah->ah_config.pcie_clock_req setting for
			 * pre-AR9280 11n
			 */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
2614

V
Vivek Natarajan 已提交
2615 2616 2617
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
2618

V
Vivek Natarajan 已提交
2619 2620 2621
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
		}
2622

V
Vivek Natarajan 已提交
2623
		udelay(1000);
2624

V
Vivek Natarajan 已提交
2625 2626
		/* set bit 19 to allow forcing of pcie core into L1 state */
		REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
2627

V
Vivek Natarajan 已提交
2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649
		/* Several PCIe massages to ensure proper behaviour */
		if (ah->config.pcie_waen) {
			val = ah->config.pcie_waen;
			if (!power_off)
				val &= (~AR_WA_D3_L1_DISABLE);
		} else {
			if (AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			    AR_SREV_9287(ah)) {
				val = AR9285_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else if (AR_SREV_9280(ah)) {
				/*
				 * On AR9280 chips bit 22 of 0x4004 needs to be
				 * set otherwise card may disappear.
				 */
				val = AR9280_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else
				val = AR_WA_DEFAULT;
		}
2650

V
Vivek Natarajan 已提交
2651 2652
		REG_WRITE(ah, AR_WA, val);
	}
S
Sujith 已提交
2653

V
Vivek Natarajan 已提交
2654
	if (power_off) {
2655
		/*
V
Vivek Natarajan 已提交
2656 2657 2658 2659
		 * Set PCIe workaround bits
		 * bit 14 in WA register (disable L1) should only
		 * be set when device enters D3 and be cleared
		 * when device comes back to D0.
2660
		 */
V
Vivek Natarajan 已提交
2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672
		if (ah->config.pcie_waen) {
			if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
		} else {
			if (((AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			      AR_SREV_9287(ah)) &&
			     (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
			    (AR_SREV_9280(ah) &&
			     (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
			}
		}
S
Sujith 已提交
2673
	}
2674
}
2675
EXPORT_SYMBOL(ath9k_hw_configpcipowersave);
2676

S
Sujith 已提交
2677 2678 2679 2680
/**********************/
/* Interrupt Handling */
/**********************/

2681
bool ath9k_hw_intrpend(struct ath_hw *ah)
2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698
{
	u32 host_isr;

	if (AR_SREV_9100(ah))
		return true;

	host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
	if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
		return true;

	host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
	if ((host_isr & AR_INTR_SYNC_DEFAULT)
	    && (host_isr != AR_INTR_SPURIOUS))
		return true;

	return false;
}
2699
EXPORT_SYMBOL(ath9k_hw_intrpend);
2700

2701
bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
2702 2703 2704
{
	u32 isr = 0;
	u32 mask2 = 0;
2705
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2706 2707
	u32 sync_cause = 0;
	bool fatal_int = false;
2708
	struct ath_common *common = ath9k_hw_common(ah);
2709 2710 2711 2712 2713 2714 2715 2716 2717

	if (!AR_SREV_9100(ah)) {
		if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
			if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
			    == AR_RTC_STATUS_ON) {
				isr = REG_READ(ah, AR_ISR);
			}
		}

S
Sujith 已提交
2718 2719
		sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
			AR_INTR_SYNC_DEFAULT;
2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745

		*masked = 0;

		if (!isr && !sync_cause)
			return false;
	} else {
		*masked = 0;
		isr = REG_READ(ah, AR_ISR);
	}

	if (isr) {
		if (isr & AR_ISR_BCNMISC) {
			u32 isr2;
			isr2 = REG_READ(ah, AR_ISR_S2);
			if (isr2 & AR_ISR_S2_TIM)
				mask2 |= ATH9K_INT_TIM;
			if (isr2 & AR_ISR_S2_DTIM)
				mask2 |= ATH9K_INT_DTIM;
			if (isr2 & AR_ISR_S2_DTIMSYNC)
				mask2 |= ATH9K_INT_DTIMSYNC;
			if (isr2 & (AR_ISR_S2_CABEND))
				mask2 |= ATH9K_INT_CABEND;
			if (isr2 & AR_ISR_S2_GTT)
				mask2 |= ATH9K_INT_GTT;
			if (isr2 & AR_ISR_S2_CST)
				mask2 |= ATH9K_INT_CST;
2746 2747
			if (isr2 & AR_ISR_S2_TSFOOR)
				mask2 |= ATH9K_INT_TSFOOR;
2748 2749 2750 2751 2752 2753 2754 2755 2756 2757
		}

		isr = REG_READ(ah, AR_ISR_RAC);
		if (isr == 0xffffffff) {
			*masked = 0;
			return false;
		}

		*masked = isr & ATH9K_INT_COMMON;

S
Sujith 已提交
2758
		if (ah->config.rx_intr_mitigation) {
2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772
			if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
				*masked |= ATH9K_INT_RX;
		}

		if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
			*masked |= ATH9K_INT_RX;
		if (isr &
		    (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
		     AR_ISR_TXEOL)) {
			u32 s0_s, s1_s;

			*masked |= ATH9K_INT_TX;

			s0_s = REG_READ(ah, AR_ISR_S0_S);
2773 2774
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
2775 2776

			s1_s = REG_READ(ah, AR_ISR_S1_S);
2777 2778
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
2779 2780 2781
		}

		if (isr & AR_ISR_RXORN) {
2782 2783
			ath_print(common, ATH_DBG_INTERRUPT,
				  "receive FIFO overrun interrupt\n");
2784 2785 2786
		}

		if (!AR_SREV_9100(ah)) {
2787
			if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2788 2789 2790 2791 2792 2793 2794 2795
				u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
				if (isr5 & AR_ISR_S5_TIM_TIMER)
					*masked |= ATH9K_INT_TIM_TIMER;
			}
		}

		*masked |= mask2;
	}
S
Sujith 已提交
2796

2797 2798
	if (AR_SREV_9100(ah))
		return true;
S
Sujith 已提交
2799

2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816
	if (isr & AR_ISR_GENTMR) {
		u32 s5_s;

		s5_s = REG_READ(ah, AR_ISR_S5_S);
		if (isr & AR_ISR_GENTMR) {
			ah->intr_gen_timer_trigger =
				MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);

			ah->intr_gen_timer_thresh =
				MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);

			if (ah->intr_gen_timer_trigger)
				*masked |= ATH9K_INT_GENTIMER;

		}
	}

2817 2818 2819 2820 2821 2822 2823 2824
	if (sync_cause) {
		fatal_int =
			(sync_cause &
			 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
			? true : false;

		if (fatal_int) {
			if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
2825 2826
				ath_print(common, ATH_DBG_ANY,
					  "received PCI FATAL interrupt\n");
2827 2828
			}
			if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
2829 2830
				ath_print(common, ATH_DBG_ANY,
					  "received PCI PERR interrupt\n");
2831
			}
2832
			*masked |= ATH9K_INT_FATAL;
2833 2834
		}
		if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
2835 2836
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
2837 2838 2839 2840 2841
			REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
			REG_WRITE(ah, AR_RC, 0);
			*masked |= ATH9K_INT_FATAL;
		}
		if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
2842 2843
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
2844 2845 2846 2847 2848
		}

		REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
		(void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
	}
S
Sujith 已提交
2849

2850 2851
	return true;
}
2852
EXPORT_SYMBOL(ath9k_hw_getisr);
2853

2854
enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
2855
{
2856
	u32 omask = ah->mask_reg;
2857
	u32 mask, mask2;
2858
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2859
	struct ath_common *common = ath9k_hw_common(ah);
2860

2861
	ath_print(common, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
2862 2863

	if (omask & ATH9K_INT_GLOBAL) {
2864
		ath_print(common, ATH_DBG_INTERRUPT, "disable IER\n");
2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879
		REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
		(void) REG_READ(ah, AR_IER);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);

			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
		}
	}

	mask = ints & ATH9K_INT_COMMON;
	mask2 = 0;

	if (ints & ATH9K_INT_TX) {
2880
		if (ah->txok_interrupt_mask)
2881
			mask |= AR_IMR_TXOK;
2882
		if (ah->txdesc_interrupt_mask)
2883
			mask |= AR_IMR_TXDESC;
2884
		if (ah->txerr_interrupt_mask)
2885
			mask |= AR_IMR_TXERR;
2886
		if (ah->txeol_interrupt_mask)
2887 2888 2889 2890
			mask |= AR_IMR_TXEOL;
	}
	if (ints & ATH9K_INT_RX) {
		mask |= AR_IMR_RXERR;
S
Sujith 已提交
2891
		if (ah->config.rx_intr_mitigation)
2892 2893 2894
			mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
		else
			mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
2895
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907
			mask |= AR_IMR_GENTMR;
	}

	if (ints & (ATH9K_INT_BMISC)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_TIM)
			mask2 |= AR_IMR_S2_TIM;
		if (ints & ATH9K_INT_DTIM)
			mask2 |= AR_IMR_S2_DTIM;
		if (ints & ATH9K_INT_DTIMSYNC)
			mask2 |= AR_IMR_S2_DTIMSYNC;
		if (ints & ATH9K_INT_CABEND)
2908 2909 2910
			mask2 |= AR_IMR_S2_CABEND;
		if (ints & ATH9K_INT_TSFOOR)
			mask2 |= AR_IMR_S2_TSFOOR;
2911 2912 2913 2914 2915 2916 2917 2918 2919 2920
	}

	if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_GTT)
			mask2 |= AR_IMR_S2_GTT;
		if (ints & ATH9K_INT_CST)
			mask2 |= AR_IMR_S2_CST;
	}

2921
	ath_print(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
2922 2923 2924 2925 2926 2927 2928 2929 2930
	REG_WRITE(ah, AR_IMR, mask);
	mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
					   AR_IMR_S2_DTIM |
					   AR_IMR_S2_DTIMSYNC |
					   AR_IMR_S2_CABEND |
					   AR_IMR_S2_CABTO |
					   AR_IMR_S2_TSFOOR |
					   AR_IMR_S2_GTT | AR_IMR_S2_CST);
	REG_WRITE(ah, AR_IMR_S2, mask | mask2);
2931
	ah->mask_reg = ints;
2932

2933
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2934 2935 2936 2937 2938 2939 2940
		if (ints & ATH9K_INT_TIM_TIMER)
			REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
		else
			REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
	}

	if (ints & ATH9K_INT_GLOBAL) {
2941
		ath_print(common, ATH_DBG_INTERRUPT, "enable IER\n");
2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953
		REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
				  AR_INTR_MAC_IRQ);
			REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);


			REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
				  AR_INTR_SYNC_DEFAULT);
			REG_WRITE(ah, AR_INTR_SYNC_MASK,
				  AR_INTR_SYNC_DEFAULT);
		}
2954 2955
		ath_print(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
			  REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
2956 2957 2958 2959
	}

	return omask;
}
2960
EXPORT_SYMBOL(ath9k_hw_set_interrupts);
2961

S
Sujith 已提交
2962 2963 2964 2965
/*******************/
/* Beacon Handling */
/*******************/

2966
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2967 2968 2969
{
	int flags = 0;

2970
	ah->beacon_interval = beacon_period;
2971

2972
	switch (ah->opmode) {
2973 2974
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
2975 2976 2977 2978 2979
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
2980
	case NL80211_IFTYPE_ADHOC:
2981
	case NL80211_IFTYPE_MESH_POINT:
2982 2983 2984 2985
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
2986 2987
				     (ah->atim_window ? ah->
				      atim_window : 1)));
2988
		flags |= AR_NDP_TIMER_EN;
2989
	case NL80211_IFTYPE_AP:
2990 2991 2992
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
2993
				     ah->config.
2994
				     dma_beacon_response_time));
2995 2996
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
2997
				     ah->config.
2998
				     sw_beacon_response_time));
2999 3000 3001
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
3002
	default:
3003 3004 3005
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
3006 3007
		return;
		break;
3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
3022
EXPORT_SYMBOL(ath9k_hw_beaconinit);
3023

3024
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
3025
				    const struct ath9k_beacon_state *bs)
3026 3027
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
3028
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3029
	struct ath_common *common = ath9k_hw_common(ah);
3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

3055 3056 3057 3058
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
3059

S
Sujith 已提交
3060 3061 3062
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3063

S
Sujith 已提交
3064 3065 3066
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
3067

S
Sujith 已提交
3068 3069 3070 3071
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3072

S
Sujith 已提交
3073 3074
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3075

S
Sujith 已提交
3076 3077
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3078

S
Sujith 已提交
3079 3080 3081
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
3082

3083 3084
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
3085
}
3086
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
3087

S
Sujith 已提交
3088 3089 3090 3091
/*******************/
/* HW Capabilities */
/*******************/

3092
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
3093
{
3094
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3095
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3096
	struct ath_common *common = ath9k_hw_common(ah);
3097
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
3098

S
Sujith 已提交
3099
	u16 capField = 0, eeval;
3100

S
Sujith 已提交
3101
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
3102
	regulatory->current_rd = eeval;
3103

S
Sujith 已提交
3104
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
3105 3106
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
3107
	regulatory->current_rd_ext = eeval;
3108

S
Sujith 已提交
3109
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
3110

3111
	if (ah->opmode != NL80211_IFTYPE_AP &&
3112
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
3113 3114 3115 3116 3117
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
3118 3119
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
3120
	}
3121

S
Sujith 已提交
3122
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
3123 3124 3125 3126 3127 3128
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "no band has been marked as supported in EEPROM.\n");
		return -EINVAL;
	}

S
Sujith 已提交
3129
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
3130

S
Sujith 已提交
3131 3132
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
3133
		if (ah->config.ht_enable) {
S
Sujith 已提交
3134 3135 3136 3137 3138 3139 3140 3141 3142
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
3143 3144 3145
		}
	}

S
Sujith 已提交
3146 3147
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
3148
		if (ah->config.ht_enable) {
S
Sujith 已提交
3149 3150 3151 3152 3153 3154 3155 3156 3157 3158
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
3159
	}
S
Sujith 已提交
3160

S
Sujith 已提交
3161
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
3162 3163 3164 3165
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
3166
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
3167 3168 3169
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
3170 3171
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
3172
		/* Use rx_chainmask from EEPROM. */
3173
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
3174

3175
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
3176
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
3177

S
Sujith 已提交
3178 3179
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
3180

S
Sujith 已提交
3181 3182
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
3183

S
Sujith 已提交
3184 3185 3186
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3187

S
Sujith 已提交
3188 3189 3190
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3191

3192
	if (ah->config.ht_enable)
S
Sujith 已提交
3193 3194 3195
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3196

S
Sujith 已提交
3197 3198 3199 3200
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3201

S
Sujith 已提交
3202 3203 3204 3205 3206
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3207

S
Sujith 已提交
3208 3209 3210 3211 3212
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
3213

S
Sujith 已提交
3214
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
3215 3216 3217 3218 3219

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
3220

3221 3222 3223
	if (AR_SREV_9285_10_OR_LATER(ah))
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
3224 3225 3226
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
3227

S
Sujith 已提交
3228 3229 3230 3231 3232
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
3233 3234
	}

S
Sujith 已提交
3235 3236
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

3237
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
3238 3239 3240 3241 3242 3243
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
3244 3245

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3246
	}
S
Sujith 已提交
3247
#endif
3248

3249
	pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
3250

3251
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
3252 3253 3254
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3255

3256
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
3257 3258 3259 3260 3261
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3262
	} else {
S
Sujith 已提交
3263 3264 3265
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3266 3267
	}

3268 3269 3270 3271
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
3272 3273

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
3274
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
3275
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
3276
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
3277

3278
	if (AR_SREV_9280_10_OR_LATER(ah) &&
3279
	    ath9k_hw_btcoex_supported(ah)) {
3280 3281
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
3282

3283
		if (AR_SREV_9285(ah)) {
3284 3285
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
3286
		} else {
3287
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
3288
		}
3289
	} else {
3290
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
3291
	}
3292 3293

	return 0;
3294 3295
}

3296
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3297
			    u32 capability, u32 *result)
3298
{
3299
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
3318
			return (ah->sta_id1_defaults &
S
Sujith 已提交
3319 3320 3321 3322
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
3323
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336
			false : true;
	case ATH9K_CAP_DIVERSITY:
		return (REG_READ(ah, AR_PHY_CCK_DETECT) &
			AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
			true : false;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
3337
				return (ah->sta_id1_defaults &
S
Sujith 已提交
3338 3339 3340 3341 3342 3343 3344 3345 3346 3347
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
3348
			*result = regulatory->power_limit;
S
Sujith 已提交
3349 3350
			return 0;
		case 2:
3351
			*result = regulatory->max_power_level;
S
Sujith 已提交
3352 3353
			return 0;
		case 3:
3354
			*result = regulatory->tp_scale;
S
Sujith 已提交
3355 3356 3357
			return 0;
		}
		return false;
3358 3359 3360 3361
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
3362 3363
	default:
		return false;
3364 3365
	}
}
3366
EXPORT_SYMBOL(ath9k_hw_getcapability);
3367

3368
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3369
			    u32 capability, u32 setting, int *status)
3370
{
S
Sujith 已提交
3371
	u32 v;
3372

S
Sujith 已提交
3373 3374 3375
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
3376
			ah->sta_id1_defaults |=
S
Sujith 已提交
3377 3378
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
3379
			ah->sta_id1_defaults &=
S
Sujith 已提交
3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_DIVERSITY:
		v = REG_READ(ah, AR_PHY_CCK_DETECT);
		if (setting)
			v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		else
			v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
3392
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3393
		else
3394
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3395 3396 3397
		return true;
	default:
		return false;
3398 3399
	}
}
3400
EXPORT_SYMBOL(ath9k_hw_setcapability);
3401

S
Sujith 已提交
3402 3403 3404
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
3405

3406
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
3407 3408 3409 3410
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
3411

S
Sujith 已提交
3412 3413 3414 3415 3416 3417
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
3418

S
Sujith 已提交
3419
	gpio_shift = (gpio % 6) * 5;
3420

S
Sujith 已提交
3421 3422 3423 3424
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
3425
	} else {
S
Sujith 已提交
3426 3427 3428 3429 3430
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
3431 3432 3433
	}
}

3434
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
3435
{
S
Sujith 已提交
3436
	u32 gpio_shift;
3437

3438
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
3439

S
Sujith 已提交
3440
	gpio_shift = gpio << 1;
3441

S
Sujith 已提交
3442 3443 3444 3445
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3446
}
3447
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
3448

3449
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
3450
{
3451 3452 3453
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

3454
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
3455
		return 0xffffffff;
3456

3457 3458 3459
	if (AR_SREV_9287_10_OR_LATER(ah))
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
3460 3461 3462 3463 3464
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
3465
}
3466
EXPORT_SYMBOL(ath9k_hw_gpio_get);
3467

3468
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
3469
			 u32 ah_signal_type)
3470
{
S
Sujith 已提交
3471
	u32 gpio_shift;
3472

S
Sujith 已提交
3473
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3474

S
Sujith 已提交
3475
	gpio_shift = 2 * gpio;
3476

S
Sujith 已提交
3477 3478 3479 3480
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3481
}
3482
EXPORT_SYMBOL(ath9k_hw_cfg_output);
3483

3484
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
3485
{
S
Sujith 已提交
3486 3487
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
3488
}
3489
EXPORT_SYMBOL(ath9k_hw_set_gpio);
3490

3491
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
3492
{
S
Sujith 已提交
3493
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3494
}
3495
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
3496

3497
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
3498
{
S
Sujith 已提交
3499
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3500
}
3501
EXPORT_SYMBOL(ath9k_hw_setantenna);
3502

S
Sujith 已提交
3503 3504 3505 3506
/*********************/
/* General Operation */
/*********************/

3507
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
3508
{
S
Sujith 已提交
3509 3510
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
3511

S
Sujith 已提交
3512 3513 3514 3515
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
3516

S
Sujith 已提交
3517
	return bits;
3518
}
3519
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
3520

3521
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
3522
{
S
Sujith 已提交
3523
	u32 phybits;
3524

S
Sujith 已提交
3525 3526
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
3527 3528 3529 3530 3531 3532
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
3533

S
Sujith 已提交
3534 3535 3536 3537 3538 3539 3540
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
3541
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
3542

3543
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
3544
{
3545 3546 3547 3548 3549
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
3550
}
3551
EXPORT_SYMBOL(ath9k_hw_phy_disable);
3552

3553
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
3554
{
3555
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
3556
		return false;
3557

3558 3559 3560 3561 3562
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
3563
}
3564
EXPORT_SYMBOL(ath9k_hw_disable);
3565

3566
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
3567
{
3568
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3569
	struct ath9k_channel *chan = ah->curchan;
3570
	struct ieee80211_channel *channel = chan->chan;
3571

3572
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
3573

3574
	ah->eep_ops->set_txpower(ah, chan,
3575
				 ath9k_regd_get_ctl(regulatory, chan),
3576 3577 3578
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
3579
				 (u32) regulatory->power_limit));
3580
}
3581
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
3582

3583
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
3584
{
3585
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
3586
}
3587
EXPORT_SYMBOL(ath9k_hw_setmac);
3588

3589
void ath9k_hw_setopmode(struct ath_hw *ah)
3590
{
3591
	ath9k_hw_set_operating_mode(ah, ah->opmode);
3592
}
3593
EXPORT_SYMBOL(ath9k_hw_setopmode);
3594

3595
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
3596
{
S
Sujith 已提交
3597 3598
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
3599
}
3600
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
3601

3602
void ath9k_hw_write_associd(struct ath_hw *ah)
3603
{
3604 3605 3606 3607 3608
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
3609
}
3610
EXPORT_SYMBOL(ath9k_hw_write_associd);
3611

3612
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
3613
{
S
Sujith 已提交
3614
	u64 tsf;
3615

S
Sujith 已提交
3616 3617
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
3618

S
Sujith 已提交
3619 3620
	return tsf;
}
3621
EXPORT_SYMBOL(ath9k_hw_gettsf64);
3622

3623
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
3624 3625
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
3626
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
3627
}
3628
EXPORT_SYMBOL(ath9k_hw_settsf64);
3629

3630
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
3631
{
3632 3633
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
3634 3635
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
3636

S
Sujith 已提交
3637 3638
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
3639
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
3640

S
Sujith 已提交
3641
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
3642 3643
{
	if (setting)
3644
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3645
	else
3646
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3647
}
3648
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
3649

3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664
/*
 *  Extend 15-bit time stamp from rx descriptor to
 *  a full 64-bit TSF using the current h/w TSF.
*/
u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
{
	u64 tsf;

	tsf = ath9k_hw_gettsf64(ah);
	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;
	return (tsf & ~0x7fff) | rstamp;
}
EXPORT_SYMBOL(ath9k_hw_extend_tsf);

L
Luis R. Rodriguez 已提交
3665
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
3666
{
L
Luis R. Rodriguez 已提交
3667
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
3668 3669
	u32 macmode;

L
Luis R. Rodriguez 已提交
3670
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
3671 3672 3673
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
3674

S
Sujith 已提交
3675
	REG_WRITE(ah, AR_2040_MODE, macmode);
3676
}
3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

3723
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
3724 3725 3726
{
	return REG_READ(ah, AR_TSF_L32);
}
3727
EXPORT_SYMBOL(ath9k_hw_gettsf32);
3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
3741 3742 3743
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
3756
EXPORT_SYMBOL(ath_gen_timer_alloc);
3757

3758 3759 3760 3761
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
3762 3763 3764 3765 3766 3767 3768 3769 3770 3771
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

3772 3773 3774
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
3798
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
3799

3800
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
3820
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
3821 3822 3823 3824 3825 3826 3827 3828 3829

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
3830
EXPORT_SYMBOL(ath_gen_timer_free);
3831 3832 3833 3834 3835 3836 3837 3838

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
3839
	struct ath_common *common = ath9k_hw_common(ah);
3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3854 3855
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
3856 3857 3858 3859 3860 3861 3862
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3863 3864
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
3865 3866 3867
		timer->trigger(timer->arg);
	}
}
3868
EXPORT_SYMBOL(ath_gen_timer_isr);
3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881

static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3882 3883
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3901
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3918
static const char *ath9k_hw_rf_name(u16 rf_version)
3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);