hw.c 77.1 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19
#include <linux/module.h>
20
#include <linux/time.h>
21
#include <linux/bitops.h>
22 23
#include <asm/unaligned.h>

24
#include "hw.h"
25
#include "hw-ops.h"
26
#include "rc.h"
27
#include "ar9003_mac.h"
28
#include "ar9003_mci.h"
29
#include "ar9003_phy.h"
30 31
#include "debug.h"
#include "ath9k.h"
32

33
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
34

35 36 37 38 39
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

40
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
41
{
42
	struct ath_common *common = ath9k_hw_common(ah);
43
	struct ath9k_channel *chan = ah->curchan;
44
	unsigned int clockrate;
45

46 47 48
	/* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
		clockrate = 117;
49
	else if (!chan) /* should really check for CCK instead */
50
		clockrate = ATH9K_CLOCK_RATE_CCK;
51
	else if (IS_CHAN_2GHZ(chan))
52 53 54
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
55
	else
56 57
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

58 59 60
	if (chan) {
		if (IS_CHAN_HT40(chan))
			clockrate *= 2;
61
		if (IS_CHAN_HALF_RATE(chan))
62
			clockrate /= 2;
63
		if (IS_CHAN_QUARTER_RATE(chan))
64 65 66
			clockrate /= 4;
	}

67
	common->clockrate = clockrate;
S
Sujith 已提交
68 69
}

70
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
71
{
72
	struct ath_common *common = ath9k_hw_common(ah);
73

74
	return usecs * common->clockrate;
S
Sujith 已提交
75
}
76

S
Sujith 已提交
77
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
78 79 80
{
	int i;

S
Sujith 已提交
81 82 83
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
84 85 86 87 88
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
89

90
	ath_dbg(ath9k_hw_common(ah), ANY,
J
Joe Perches 已提交
91 92
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
93

S
Sujith 已提交
94
	return false;
95
}
96
EXPORT_SYMBOL(ath9k_hw_wait);
97

98 99 100
void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
			  int hw_delay)
{
F
Felix Fietkau 已提交
101
	hw_delay /= 10;
102 103 104 105 106 107 108 109 110

	if (IS_CHAN_HALF_RATE(chan))
		hw_delay *= 2;
	else if (IS_CHAN_QUARTER_RATE(chan))
		hw_delay *= 4;

	udelay(hw_delay + BASE_ACTIVATE_DELAY);
}

111
void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
112 113 114 115 116 117 118 119 120 121 122 123 124
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

125 126 127 128 129 130 131 132 133 134 135 136
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

137
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
138
			   u8 phy, int kbps,
S
Sujith 已提交
139 140
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
141
{
S
Sujith 已提交
142
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
143

S
Sujith 已提交
144 145
	if (kbps == 0)
		return 0;
146

147
	switch (phy) {
S
Sujith 已提交
148
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
149
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
150
		if (shortPreamble)
S
Sujith 已提交
151 152 153 154
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
155
	case WLAN_RC_PHY_OFDM:
156
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
157 158 159 160 161 162
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
163 164
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
180 181
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
182 183 184
		txTime = 0;
		break;
	}
185

S
Sujith 已提交
186 187
	return txTime;
}
188
EXPORT_SYMBOL(ath9k_hw_computetxtime);
189

190
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
191 192
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
193
{
S
Sujith 已提交
194
	int8_t extoff;
195

S
Sujith 已提交
196 197 198 199
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
200 201
	}

202
	if (IS_CHAN_HT40PLUS(chan)) {
S
Sujith 已提交
203 204 205 206 207 208 209 210
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
211

S
Sujith 已提交
212 213
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
214
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
215
	centers->ext_center =
216
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
217 218
}

S
Sujith 已提交
219 220 221 222
/******************/
/* Chip Revisions */
/******************/

223
static void ath9k_hw_read_revisions(struct ath_hw *ah)
224
{
S
Sujith 已提交
225
	u32 val;
226

227 228 229 230
	switch (ah->hw_version.devid) {
	case AR5416_AR9100_DEVID:
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
		break;
231 232 233 234 235 236 237 238 239
	case AR9300_DEVID_AR9330:
		ah->hw_version.macVersion = AR_SREV_VERSION_9330;
		if (ah->get_mac_revision) {
			ah->hw_version.macRev = ah->get_mac_revision();
		} else {
			val = REG_READ(ah, AR_SREV);
			ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		}
		return;
240 241 242 243 244
	case AR9300_DEVID_AR9340:
		ah->hw_version.macVersion = AR_SREV_VERSION_9340;
		val = REG_READ(ah, AR_SREV);
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		return;
G
Gabor Juhos 已提交
245 246 247
	case AR9300_DEVID_QCA955X:
		ah->hw_version.macVersion = AR_SREV_VERSION_9550;
		return;
248 249
	}

S
Sujith 已提交
250
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
251

S
Sujith 已提交
252 253
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
254 255 256
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
257

258
		if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
259 260 261 262
			ah->is_pciexpress = true;
		else
			ah->is_pciexpress = (val &
					     AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
263 264
	} else {
		if (!AR_SREV_9100(ah))
265
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
266

267
		ah->hw_version.macRev = val & AR_SREV_REVISION;
268

269
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
270
			ah->is_pciexpress = true;
S
Sujith 已提交
271
	}
272 273
}

S
Sujith 已提交
274 275 276 277
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

278
static void ath9k_hw_disablepcie(struct ath_hw *ah)
279
{
280
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
281
		return;
282

S
Sujith 已提交
283 284 285 286 287 288 289 290 291
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
292

S
Sujith 已提交
293
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
294 295
}

296
/* This should work for all families including legacy */
297
static bool ath9k_hw_chip_test(struct ath_hw *ah)
298
{
299
	struct ath_common *common = ath9k_hw_common(ah);
300
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
301
	u32 regHold[2];
J
Joe Perches 已提交
302 303 304
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
305
	int i, j, loop_max;
306

307 308 309 310 311 312 313
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
314 315
		u32 addr = regAddr[i];
		u32 wrData, rdData;
316

S
Sujith 已提交
317 318 319 320 321 322
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
323 324 325
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
326 327 328 329 330 331 332 333
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
334 335 336
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
337 338
				return false;
			}
339
		}
S
Sujith 已提交
340
		REG_WRITE(ah, regAddr[i], regHold[i]);
341
	}
S
Sujith 已提交
342
	udelay(100);
343

344 345 346
	return true;
}

347
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
348
{
349 350
	struct ath_common *common = ath9k_hw_common(ah);

351 352
	ah->config.dma_beacon_response_time = 1;
	ah->config.sw_beacon_response_time = 6;
353 354
	ah->config.cwm_ignore_extcca = 0;
	ah->config.analog_shiftreg = 1;
355

S
Sujith 已提交
356
	ah->config.rx_intr_mitigation = true;
357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
375
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393

	if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
		     !ah->is_pciexpress)) {
			ah->config.serialize_regmode = SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode = SER_REG_MODE_OFF;
		}
	}

	ath_dbg(common, RESET, "serialize_regmode is %d\n",
		ah->config.serialize_regmode);

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
394 395
}

396
static void ath9k_hw_init_defaults(struct ath_hw *ah)
397
{
398 399 400 401 402
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;

403 404
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
405

406 407
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE |
			       AR_STA_ID1_MCAST_KSRCH;
408 409
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
410

411
	ah->slottime = ATH9K_SLOT_TIME_9;
412
	ah->globaltxtimeout = (u32) -1;
413
	ah->power_mode = ATH9K_PM_UNDEFINED;
414
	ah->htc_reset_init = true;
415 416 417 418 419 420 421 422 423

	ah->ani_function = ATH9K_ANI_ALL;
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
	else
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
424 425
}

426
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
427
{
428
	struct ath_common *common = ath9k_hw_common(ah);
429 430 431
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
432
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
433 434 435

	sum = 0;
	for (i = 0; i < 3; i++) {
436
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
437
		sum += eeval;
438 439
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
440
	}
S
Sujith 已提交
441
	if (sum == 0 || sum == 0xffff * 3)
442 443 444 445 446
		return -EADDRNOTAVAIL;

	return 0;
}

447
static int ath9k_hw_post_init(struct ath_hw *ah)
448
{
S
Sujith Manoharan 已提交
449
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
450
	int ecode;
451

S
Sujith Manoharan 已提交
452
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
453 454 455
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
456

457 458 459 460 461
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
462

463
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
464 465
	if (ecode != 0)
		return ecode;
466

467
	ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
J
Joe Perches 已提交
468 469
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
470

471
	ath9k_hw_ani_init(ah);
472

473 474 475 476
	/*
	 * EEPROM needs to be initialized before we do this.
	 * This is required for regulatory compliance.
	 */
477
	if (AR_SREV_9300_20_OR_LATER(ah)) {
478 479
		u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
		if ((regdmn & 0xF0) == CTL_FCC) {
480 481
			ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
			ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
482 483 484
		}
	}

485 486 487
	return 0;
}

488
static int ath9k_hw_attach_ops(struct ath_hw *ah)
489
{
490 491 492 493 494
	if (!AR_SREV_9300_20_OR_LATER(ah))
		return ar9002_hw_attach_ops(ah);

	ar9003_hw_attach_ops(ah);
	return 0;
495 496
}

497 498
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
499
{
500
	struct ath_common *common = ath9k_hw_common(ah);
501
	int r = 0;
502

503 504
	ath9k_hw_read_revisions(ah);

505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
	case AR_SREV_VERSION_9330:
	case AR_SREV_VERSION_9485:
	case AR_SREV_VERSION_9340:
	case AR_SREV_VERSION_9462:
	case AR_SREV_VERSION_9550:
	case AR_SREV_VERSION_9565:
		break;
	default:
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
		return -EOPNOTSUPP;
	}

529 530 531 532 533
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
534 535 536 537 538
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ah->WARegVal = REG_READ(ah, AR_WA);
		ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
				 AR_WA_ASPM_TIMER_BASED_DISABLE);
	}
539

540
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
541
		ath_err(common, "Couldn't reset chip\n");
542
		return -EIO;
543 544
	}

545 546 547 548 549
	if (AR_SREV_9565(ah)) {
		ah->WARegVal |= AR_WA_BIT22;
		REG_WRITE(ah, AR_WA, ah->WARegVal);
	}

550 551 552
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

553 554 555
	r = ath9k_hw_attach_ops(ah);
	if (r)
		return r;
556

557
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
558
		ath_err(common, "Couldn't wakeup chip\n");
559
		return -EIO;
560 561
	}

562
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
563
	    AR_SREV_9330(ah) || AR_SREV_9550(ah))
564 565
		ah->is_pciexpress = false;

566 567 568
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

569
	if (!ah->is_pciexpress)
570 571
		ath9k_hw_disablepcie(ah);

572
	r = ath9k_hw_post_init(ah);
573
	if (r)
574
		return r;
575 576

	ath9k_hw_init_mode_gain_regs(ah);
577 578 579 580
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

581 582
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
583
		ath_err(common, "Failed to initialize MAC address\n");
584
		return r;
585 586
	}

587
	ath9k_hw_init_hang_checks(ah);
588

589 590
	common->state = ATH_HW_INITIALIZED;

591
	return 0;
592 593
}

594
int ath9k_hw_init(struct ath_hw *ah)
595
{
596 597
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
598

599
	/* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
600 601 602 603 604 605 606 607
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
608 609
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
610
	case AR2427_DEVID_PCIE:
611
	case AR9300_DEVID_PCIE:
612
	case AR9300_DEVID_AR9485_PCIE:
G
Gabor Juhos 已提交
613
	case AR9300_DEVID_AR9330:
614
	case AR9300_DEVID_AR9340:
G
Gabor Juhos 已提交
615
	case AR9300_DEVID_QCA955X:
L
Luis R. Rodriguez 已提交
616
	case AR9300_DEVID_AR9580:
617
	case AR9300_DEVID_AR9462:
618
	case AR9485_DEVID_AR1111:
619
	case AR9300_DEVID_AR9565:
620 621 622 623
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
624 625
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
626 627
		return -EOPNOTSUPP;
	}
628

629 630
	ret = __ath9k_hw_init(ah);
	if (ret) {
631 632 633
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
634 635
		return ret;
	}
636

637
	return 0;
638
}
639
EXPORT_SYMBOL(ath9k_hw_init);
640

641
static void ath9k_hw_init_qos(struct ath_hw *ah)
642
{
S
Sujith 已提交
643 644
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
645 646
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
647

S
Sujith 已提交
648 649 650 651 652 653 654 655 656 657
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
658 659

	REGWRITE_BUFFER_FLUSH(ah);
660 661
}

662
u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
663
{
664 665 666
	struct ath_common *common = ath9k_hw_common(ah);
	int i = 0;

667 668 669
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
670

671 672
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {

673
		udelay(100);
674

675 676 677 678 679 680 681 682
		if (WARN_ON_ONCE(i >= 100)) {
			ath_err(common, "PLL4 meaurement not done\n");
			break;
		}

		i++;
	}

683
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
684 685 686
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

687
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
688
			      struct ath9k_channel *chan)
689
{
690 691
	u32 pll;

692
	if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
693 694 695 696 697 698 699
		/* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, 0x40);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, 0x4);
700

701 702 703 704 705 706
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_REFDIV, 0x5);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NINI, 0x58);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NFRAC, 0x0);
707 708

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
709 710 711
			      AR_CH0_BB_DPLL2_OUTDIV, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
712
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
713
			      AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
714

715
		/* program BB PLL phase_shift to 0x6 */
716
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
717 718 719 720
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
721
		udelay(1000);
722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754
	} else if (AR_SREV_9330(ah)) {
		u32 ddr_dpll2, pll_control2, kd;

		if (ah->is_clk_25mhz) {
			ddr_dpll2 = 0x18e82f01;
			pll_control2 = 0xe04a3d;
			kd = 0x1d;
		} else {
			ddr_dpll2 = 0x19e82f01;
			pll_control2 = 0x886666;
			kd = 0x3d;
		}

		/* program DDR PLL ki and kd value */
		REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);

		/* program DDR PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, 0x1);

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		/* program refdiv, nint, frac to RTC register */
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);

		/* program BB PLL kd and ki value */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);

		/* program BB PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
755
	} else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
756 757 758 759 760 761 762 763 764 765 766 767 768
		u32 regval, pll2_divint, pll2_divfrac, refdiv;

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
		udelay(100);

		if (ah->is_clk_25mhz) {
			pll2_divint = 0x54;
			pll2_divfrac = 0x1eb85;
			refdiv = 3;
		} else {
769 770 771 772 773 774 775 776 777
			if (AR_SREV_9340(ah)) {
				pll2_divint = 88;
				pll2_divfrac = 0;
				refdiv = 5;
			} else {
				pll2_divint = 0x11;
				pll2_divfrac = 0x26666;
				refdiv = 1;
			}
778 779 780 781 782 783 784 785 786 787 788 789
		}

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval |= (0x1 << 16);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		udelay(100);

		REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
			  (pll2_divint << 18) | pll2_divfrac);
		udelay(100);

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
790 791 792 793 794 795
		if (AR_SREV_9340(ah))
			regval = (regval & 0x80071fff) | (0x1 << 30) |
				 (0x1 << 13) | (0x4 << 26) | (0x18 << 19);
		else
			regval = (regval & 0x80071fff) | (0x3 << 30) |
				 (0x1 << 13) | (0x4 << 26) | (0x60 << 19);
796 797 798 799
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		REG_WRITE(ah, AR_PHY_PLL_MODE,
			  REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
		udelay(1000);
800
	}
801 802

	pll = ath9k_hw_compute_pll_control(ah, chan);
803 804
	if (AR_SREV_9565(ah))
		pll |= 0x40000;
805
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
806

807 808
	if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
	    AR_SREV_9550(ah))
809 810
		udelay(1000);

811 812
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
813 814
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
815 816
	}

S
Sujith 已提交
817 818 819
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
820

821
	if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
822 823 824 825 826 827 828 829 830 831 832
		if (ah->is_clk_25mhz) {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e7ae);
		} else {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e800);
		}
		udelay(100);
	}
833 834
}

835
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
836
					  enum nl80211_iftype opmode)
837
{
838
	u32 sync_default = AR_INTR_SYNC_DEFAULT;
839
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
840 841 842 843
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
844

845
	if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
846 847
		sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;

848 849 850 851 852 853
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
854

855 856 857 858 859 860
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
861

862 863 864 865
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
866

S
Sujith 已提交
867 868
	ENABLE_REGWRITE_BUFFER(ah);

869
	REG_WRITE(ah, AR_IMR, imr_reg);
870 871
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
872

S
Sujith 已提交
873 874
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
875
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
S
Sujith 已提交
876 877
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
878

S
Sujith 已提交
879 880
	REGWRITE_BUFFER_FLUSH(ah);

881 882 883 884 885 886
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
887 888
}

889 890 891 892 893 894 895
static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
}

896
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
897
{
898 899 900
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
901 902
}

903
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
904
{
905 906 907 908 909 910 911 912 913 914
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
915
}
S
Sujith 已提交
916

917
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
918 919
{
	if (tu > 0xFFFF) {
920 921
		ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
			tu);
922
		ah->globaltxtimeout = (u32) -1;
923 924 925
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
926
		ah->globaltxtimeout = tu;
927 928 929 930
		return true;
	}
}

931
void ath9k_hw_init_global_settings(struct ath_hw *ah)
932
{
933 934
	struct ath_common *common = ath9k_hw_common(ah);
	const struct ath9k_channel *chan = ah->curchan;
935
	int acktimeout, ctstimeout, ack_offset = 0;
936
	int slottime;
937
	int sifstime;
938 939
	int rx_lat = 0, tx_lat = 0, eifs = 0;
	u32 reg;
940

941
	ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
J
Joe Perches 已提交
942
		ah->misc_mode);
943

944 945 946
	if (!chan)
		return;

947
	if (ah->misc_mode != 0)
948
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
949

950 951 952 953
	if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		rx_lat = 41;
	else
		rx_lat = 37;
954 955
	tx_lat = 54;

956 957 958 959 960
	if (IS_CHAN_5GHZ(chan))
		sifstime = 16;
	else
		sifstime = 10;

961 962 963 964 965 966 967
	if (IS_CHAN_HALF_RATE(chan)) {
		eifs = 175;
		rx_lat *= 2;
		tx_lat *= 2;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 11;

968
		sifstime = 32;
969
		ack_offset = 16;
970 971 972
		slottime = 13;
	} else if (IS_CHAN_QUARTER_RATE(chan)) {
		eifs = 340;
973
		rx_lat = (rx_lat * 4) - 1;
974 975 976 977
		tx_lat *= 4;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 22;

978
		sifstime = 64;
979
		ack_offset = 32;
980 981
		slottime = 21;
	} else {
982 983 984 985 986 987 988 989
		if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
			eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
			reg = AR_USEC_ASYNC_FIFO;
		} else {
			eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
				common->clockrate;
			reg = REG_READ(ah, AR_USEC);
		}
990 991 992 993 994
		rx_lat = MS(reg, AR_USEC_RX_LAT);
		tx_lat = MS(reg, AR_USEC_TX_LAT);

		slottime = ah->slottime;
	}
995

996
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
997 998
	slottime += 3 * ah->coverage_class;
	acktimeout = slottime + sifstime + ack_offset;
999
	ctstimeout = acktimeout;
1000 1001 1002

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
1003
	 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
1004 1005 1006 1007
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
1008
	if (IS_CHAN_2GHZ(chan) &&
1009
	    !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
1010
		acktimeout += 64 - sifstime - ah->slottime;
1011 1012 1013
		ctstimeout += 48 - sifstime - ah->slottime;
	}

1014 1015
	ath9k_hw_set_sifs_time(ah, sifstime);
	ath9k_hw_setslottime(ah, slottime);
1016
	ath9k_hw_set_ack_timeout(ah, acktimeout);
1017
	ath9k_hw_set_cts_timeout(ah, ctstimeout);
1018 1019
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
1020 1021 1022 1023 1024 1025 1026 1027

	REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
	REG_RMW(ah, AR_USEC,
		(common->clockrate - 1) |
		SM(rx_lat, AR_USEC_RX_LAT) |
		SM(tx_lat, AR_USEC_TX_LAT),
		AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);

S
Sujith 已提交
1028
}
1029
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1030

S
Sujith 已提交
1031
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1032
{
1033 1034
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
1035
	if (common->state < ATH_HW_INITIALIZED)
1036
		return;
1037

1038
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
S
Sujith 已提交
1039
}
S
Sujith 已提交
1040
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1041 1042 1043 1044 1045

/*******/
/* INI */
/*******/

1046
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
1047 1048 1049
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

F
Felix Fietkau 已提交
1050
	if (IS_CHAN_2GHZ(chan))
1051 1052 1053 1054 1055 1056 1057
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
1058 1059 1060 1061
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1062
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1063
{
1064
	struct ath_common *common = ath9k_hw_common(ah);
1065
	int txbuf_size;
S
Sujith 已提交
1066

S
Sujith 已提交
1067 1068
	ENABLE_REGWRITE_BUFFER(ah);

1069 1070 1071
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
1072 1073
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
1074

1075 1076 1077
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
1078
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
1079

S
Sujith 已提交
1080 1081
	REGWRITE_BUFFER_FLUSH(ah);

1082 1083 1084 1085 1086
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1087 1088
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1089

S
Sujith 已提交
1090
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
1091

1092 1093 1094
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
1095
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
1096

1097 1098 1099
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1100 1101
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1102 1103 1104 1105 1106 1107 1108 1109
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

1110 1111 1112 1113
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1114
	if (AR_SREV_9285(ah)) {
1115 1116 1117 1118
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
1119 1120 1121 1122 1123 1124
		txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
	} else if (AR_SREV_9340_13_OR_LATER(ah)) {
		/* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
		txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
	} else {
		txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
S
Sujith 已提交
1125
	}
1126

1127 1128 1129
	if (!AR_SREV_9271(ah))
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);

S
Sujith 已提交
1130 1131
	REGWRITE_BUFFER_FLUSH(ah);

1132 1133
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
1134 1135
}

1136
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1137
{
1138 1139
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
1140 1141

	switch (opmode) {
1142
	case NL80211_IFTYPE_ADHOC:
1143
		set |= AR_STA_ID1_ADHOC;
S
Sujith 已提交
1144
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1145
		break;
1146
	case NL80211_IFTYPE_MESH_POINT:
1147 1148 1149
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
1150
	case NL80211_IFTYPE_STATION:
1151
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1152
		break;
1153
	default:
1154 1155
		if (!ah->is_monitoring)
			set = 0;
1156
		break;
S
Sujith 已提交
1157
	}
1158
	REG_RMW(ah, AR_STA_ID1, set, mask);
S
Sujith 已提交
1159 1160
}

1161 1162
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
/* AR9330 WAR:
 * call external reset function to reset WMAC if:
 * - doing a cold reset
 * - we have pending frames in the TX queues.
 */
static bool ath9k_hw_ar9330_reset_war(struct ath_hw *ah, int type)
{
	int i, npend = 0;

	for (i = 0; i < AR_NUM_QCU; i++) {
		npend = ath9k_hw_numtxpending(ah, i);
		if (npend)
			break;
	}

	if (ah->external_reset &&
	    (npend || type == ATH9K_RESET_COLD)) {
		int reset_err = 0;

		ath_dbg(ath9k_hw_common(ah), RESET,
			"reset MAC via external reset\n");

		reset_err = ah->external_reset();
		if (reset_err) {
			ath_err(ath9k_hw_common(ah),
				"External reset failed, err=%d\n",
				reset_err);
			return false;
		}

		REG_WRITE(ah, AR_RTC_RESET, 1);
	}

	return true;
}

1214
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1215 1216 1217 1218
{
	u32 rst_flags;
	u32 tmpReg;

1219
	if (AR_SREV_9100(ah)) {
1220 1221
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1222 1223 1224
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1225 1226
	ENABLE_REGWRITE_BUFFER(ah);

1227 1228 1229 1230 1231
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1232 1233 1234 1235 1236 1237 1238 1239
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1240 1241 1242 1243 1244 1245 1246
		if (AR_SREV_9340(ah))
			tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
		else
			tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
				  AR_INTR_SYNC_RADM_CPL_TIMEOUT;

		if (tmpReg) {
1247
			u32 val;
S
Sujith 已提交
1248
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1249 1250 1251 1252 1253 1254 1255

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1256 1257 1258 1259 1260 1261 1262
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1263
	if (AR_SREV_9330(ah)) {
1264 1265
		if (!ath9k_hw_ar9330_reset_war(ah, type))
			return false;
1266 1267
	}

1268
	if (ath9k_hw_mci_is_enabled(ah))
1269
		ar9003_mci_check_gpm_offset(ah);
1270

1271
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1272 1273 1274

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith Manoharan 已提交
1275 1276 1277 1278 1279 1280
	if (AR_SREV_9300_20_OR_LATER(ah))
		udelay(50);
	else if (AR_SREV_9100(ah))
		udelay(10000);
	else
		udelay(100);
S
Sujith 已提交
1281

1282
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1283
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1284
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
S
Sujith 已提交
1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1297
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1298
{
S
Sujith 已提交
1299 1300
	ENABLE_REGWRITE_BUFFER(ah);

1301 1302 1303 1304 1305
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1306 1307 1308
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1309
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1310 1311
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1312
	REG_WRITE(ah, AR_RTC_RESET, 0);
1313

S
Sujith 已提交
1314 1315
	REGWRITE_BUFFER_FLUSH(ah);

1316
	udelay(2);
1317 1318

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1319 1320
		REG_WRITE(ah, AR_RC, 0);

1321
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1322 1323 1324 1325

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1326 1327
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1328
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
S
Sujith 已提交
1329
		return false;
1330 1331
	}

S
Sujith 已提交
1332 1333 1334
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1335
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1336
{
1337
	bool ret = false;
1338

1339 1340 1341 1342 1343
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1344 1345 1346
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

1347 1348 1349
	if (!ah->reset_power_on)
		type = ATH9K_RESET_POWER_ON;

S
Sujith 已提交
1350 1351
	switch (type) {
	case ATH9K_RESET_POWER_ON:
1352
		ret = ath9k_hw_set_reset_power_on(ah);
1353
		if (ret)
1354
			ah->reset_power_on = true;
1355
		break;
S
Sujith 已提交
1356 1357
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
1358 1359
		ret = ath9k_hw_set_reset(ah, type);
		break;
S
Sujith 已提交
1360
	default:
1361
		break;
S
Sujith 已提交
1362
	}
1363 1364

	return ret;
1365 1366
}

1367
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1368
				struct ath9k_channel *chan)
1369
{
1370 1371 1372 1373 1374 1375 1376
	int reset_type = ATH9K_RESET_WARM;

	if (AR_SREV_9280(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
			reset_type = ATH9K_RESET_POWER_ON;
		else
			reset_type = ATH9K_RESET_COLD;
1377 1378 1379
	} else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
		   (REG_READ(ah, AR_CR) & AR_CR_RXE))
		reset_type = ATH9K_RESET_COLD;
1380 1381

	if (!ath9k_hw_set_reset_reg(ah, reset_type))
S
Sujith 已提交
1382
		return false;
1383

1384
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1385
		return false;
1386

1387
	ah->chip_fullsleep = false;
1388 1389 1390

	if (AR_SREV_9330(ah))
		ar9003_hw_internal_regulator_apply(ah);
S
Sujith 已提交
1391
	ath9k_hw_init_pll(ah, chan);
1392

S
Sujith 已提交
1393
	return true;
1394 1395
}

1396
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1397
				    struct ath9k_channel *chan)
1398
{
1399
	struct ath_common *common = ath9k_hw_common(ah);
1400 1401
	struct ath9k_hw_capabilities *pCap = &ah->caps;
	bool band_switch = false, mode_diff = false;
1402
	u8 ini_reloaded = 0;
1403
	u32 qnum;
1404
	int r;
1405

1406
	if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
1407 1408 1409
		u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
		band_switch = !!(flags_diff & CHANNEL_5GHZ);
		mode_diff = !!(flags_diff & ~CHANNEL_HT);
1410
	}
1411 1412 1413

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1414
			ath_dbg(common, QUEUE,
J
Joe Perches 已提交
1415
				"Transmit frames pending on queue %d\n", qnum);
1416 1417 1418 1419
			return false;
		}
	}

1420
	if (!ath9k_hw_rfbus_req(ah)) {
1421
		ath_err(common, "Could not kill baseband RX\n");
1422 1423 1424
		return false;
	}

1425
	if (band_switch || mode_diff) {
1426 1427 1428
		ath9k_hw_mark_phy_inactive(ah);
		udelay(5);

1429 1430
		if (band_switch)
			ath9k_hw_init_pll(ah, chan);
1431 1432 1433 1434 1435 1436 1437

		if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
			ath_err(common, "Failed to do fast channel change\n");
			return false;
		}
	}

1438
	ath9k_hw_set_channel_regs(ah, chan);
1439

1440
	r = ath9k_hw_rf_set_freq(ah, chan);
1441
	if (r) {
1442
		ath_err(common, "Failed to set channel\n");
1443
		return false;
1444
	}
1445
	ath9k_hw_set_clockrate(ah);
1446
	ath9k_hw_apply_txpower(ah, chan, false);
1447

F
Felix Fietkau 已提交
1448
	ath9k_hw_set_delta_slope(ah, chan);
1449
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1450

1451 1452
	if (band_switch || ini_reloaded)
		ah->eep_ops->set_board_values(ah, chan);
1453

1454 1455
	ath9k_hw_init_bb(ah, chan);
	ath9k_hw_rfbus_done(ah);
1456

1457 1458 1459
	if (band_switch || ini_reloaded) {
		ah->ah_flags |= AH_FASTCC;
		ath9k_hw_init_cal(ah, chan);
1460
		ah->ah_flags &= ~AH_FASTCC;
1461 1462
	}

S
Sujith 已提交
1463 1464 1465
	return true;
}

1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
void ath9k_hw_check_nav(struct ath_hw *ah)
{
	struct ath_common *common = ath9k_hw_common(ah);
	u32 val;

	val = REG_READ(ah, AR_NAV);
	if (val != 0xdeadbeef && val > 0x7fff) {
		ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
		REG_WRITE(ah, AR_NAV, 0);
	}
}
EXPORT_SYMBOL(ath9k_hw_check_nav);

1493
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1494
{
1495 1496 1497
	int count = 50;
	u32 reg;

1498 1499 1500
	if (AR_SREV_9300(ah))
		return !ath9k_hw_detect_mac_hang(ah);

1501
	if (AR_SREV_9285_12_OR_LATER(ah))
1502 1503 1504 1505
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1506

1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1519

1520
	return false;
J
Johannes Berg 已提交
1521
}
1522
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1523

1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
static void ath9k_hw_init_mfp(struct ath_hw *ah)
{
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else {
		ah->sw_mgmt_crypto = true;
	}
}

static void ath9k_hw_reset_opmode(struct ath_hw *ah,
				  u32 macStaId1, u32 saveDefAntenna)
{
	struct ath_common *common = ath9k_hw_common(ah);

	ENABLE_REGWRITE_BUFFER(ah);

1552
	REG_RMW(ah, AR_STA_ID1, macStaId1
1553
		  | AR_STA_ID1_RTS_USE_DEF
1554 1555
		  | ah->sta_id1_defaults,
		  ~AR_STA_ID1_SADH_MASK);
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619
	ath_hw_setbssidmask(common);
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
	ath9k_hw_write_associd(ah);
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

	REGWRITE_BUFFER_FLUSH(ah);

	ath9k_hw_set_operating_mode(ah, ah->opmode);
}

static void ath9k_hw_init_queues(struct ath_hw *ah)
{
	int i;

	ENABLE_REGWRITE_BUFFER(ah);

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

	REGWRITE_BUFFER_FLUSH(ah);

	ah->intr_txqs = 0;
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		ath9k_hw_resettxqueue(ah, i);
}

/*
 * For big endian systems turn on swapping for descriptors
 */
static void ath9k_hw_init_desc(struct ath_hw *ah)
{
	struct ath_common *common = ath9k_hw_common(ah);

	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
			ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
				mask);
		} else {
			mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
			ath_dbg(common, RESET, "Setting CFG 0x%x\n",
				REG_READ(ah, AR_CFG));
		}
	} else {
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
#ifdef __BIG_ENDIAN
		else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
			 AR_SREV_9550(ah))
			REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
		else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
#endif
	}
}

1620 1621 1622 1623 1624 1625 1626
/*
 * Fast channel change:
 * (Change synthesizer based on channel freq without resetting chip)
 */
static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
{
	struct ath_common *common = ath9k_hw_common(ah);
1627
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
	int ret;

	if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
		goto fail;

	if (ah->chip_fullsleep)
		goto fail;

	if (!ah->curchan)
		goto fail;

	if (chan->channel == ah->curchan->channel)
		goto fail;

1642 1643 1644 1645
	if ((ah->curchan->channelFlags | chan->channelFlags) &
	    (CHANNEL_HALF | CHANNEL_QUARTER))
		goto fail;

1646
	/*
F
Felix Fietkau 已提交
1647
	 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
1648
	 */
F
Felix Fietkau 已提交
1649
	if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
1650
	    ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
F
Felix Fietkau 已提交
1651
		goto fail;
1652 1653 1654 1655 1656 1657 1658 1659

	if (!ath9k_hw_check_alive(ah))
		goto fail;

	/*
	 * For AR9462, make sure that calibration data for
	 * re-using are present.
	 */
S
Sujith Manoharan 已提交
1660
	if (AR_SREV_9462(ah) && (ah->caldata &&
1661 1662 1663
				 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
				  !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
				  !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
1664 1665 1666 1667 1668 1669 1670 1671 1672
		goto fail;

	ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
		ah->curchan->channel, chan->channel);

	ret = ath9k_hw_channel_change(ah, chan);
	if (!ret)
		goto fail;

S
Sujith Manoharan 已提交
1673
	if (ath9k_hw_mci_is_enabled(ah))
1674
		ar9003_mci_2g5g_switch(ah, false);
1675

1676 1677 1678
	ath9k_hw_loadnf(ah, ah->curchan);
	ath9k_hw_start_nfcal(ah, true);

1679 1680 1681 1682 1683 1684 1685 1686
	if (AR_SREV_9271(ah))
		ar9002_hw_load_ani_reg(ah, chan);

	return 0;
fail:
	return -EINVAL;
}

1687
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1688
		   struct ath9k_hw_cal_data *caldata, bool fastcc)
1689
{
1690
	struct ath_common *common = ath9k_hw_common(ah);
1691
	struct timespec ts;
1692 1693 1694
	u32 saveLedState;
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1695
	u64 tsf = 0;
1696
	s64 usec = 0;
1697
	int r;
1698
	bool start_mci_reset = false;
1699 1700
	bool save_fullsleep = ah->chip_fullsleep;

S
Sujith Manoharan 已提交
1701
	if (ath9k_hw_mci_is_enabled(ah)) {
1702 1703 1704
		start_mci_reset = ar9003_mci_start_reset(ah, chan);
		if (start_mci_reset)
			return 0;
1705 1706
	}

1707
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1708
		return -EIO;
1709

1710 1711
	if (ah->curchan && !ah->chip_fullsleep)
		ath9k_hw_getnf(ah, ah->curchan);
1712

1713
	ah->caldata = caldata;
1714
	if (caldata && (chan->channel != caldata->channel ||
F
Felix Fietkau 已提交
1715
			chan->channelFlags != caldata->channelFlags)) {
1716 1717 1718
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
1719
	} else if (caldata) {
1720
		clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
1721
	}
1722
	ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
1723

1724 1725 1726 1727
	if (fastcc) {
		r = ath9k_hw_do_fastcc(ah, chan);
		if (!r)
			return r;
1728 1729
	}

S
Sujith Manoharan 已提交
1730
	if (ath9k_hw_mci_is_enabled(ah))
1731
		ar9003_mci_stop_bt(ah, save_fullsleep);
1732

1733 1734 1735 1736 1737 1738
	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

1739 1740 1741
	/* Save TSF before chip reset, a cold reset clears it */
	tsf = ath9k_hw_gettsf64(ah);
	getrawmonotonic(&ts);
1742
	usec = ts.tv_sec * 1000000ULL + ts.tv_nsec / 1000;
S
Sujith 已提交
1743

1744 1745 1746 1747 1748 1749
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1750 1751
	ah->paprd_table_write_done = false;

1752
	/* Only required on the first reset */
1753 1754 1755 1756 1757 1758 1759
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1760
	if (!ath9k_hw_chip_reset(ah, chan)) {
1761
		ath_err(common, "Chip reset failed\n");
1762
		return -EINVAL;
1763 1764
	}

1765
	/* Only required on the first reset */
1766 1767 1768 1769 1770 1771 1772 1773
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1774
	/* Restore TSF */
1775
	getrawmonotonic(&ts);
1776
	usec = ts.tv_sec * 1000000ULL + ts.tv_nsec / 1000 - usec;
1777
	ath9k_hw_settsf64(ah, tsf + usec);
S
Sujith 已提交
1778

1779
	if (AR_SREV_9280_20_OR_LATER(ah))
1780
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1781

S
Sujith 已提交
1782 1783 1784
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1785
	r = ath9k_hw_process_ini(ah, chan);
1786 1787
	if (r)
		return r;
1788

1789 1790
	ath9k_hw_set_rfmode(ah, chan);

S
Sujith Manoharan 已提交
1791
	if (ath9k_hw_mci_is_enabled(ah))
1792 1793
		ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);

1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1805
	ath9k_hw_init_mfp(ah);
1806

F
Felix Fietkau 已提交
1807
	ath9k_hw_set_delta_slope(ah, chan);
1808
	ath9k_hw_spur_mitigate_freq(ah, chan);
1809
	ah->eep_ops->set_board_values(ah, chan);
1810

1811
	ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
1812

1813
	r = ath9k_hw_rf_set_freq(ah, chan);
1814 1815
	if (r)
		return r;
1816

1817 1818
	ath9k_hw_set_clockrate(ah);

1819
	ath9k_hw_init_queues(ah);
1820
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1821
	ath9k_hw_ani_cache_ini_regs(ah);
1822 1823
	ath9k_hw_init_qos(ah);

1824
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1825
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1826

1827
	ath9k_hw_init_global_settings(ah);
1828

1829 1830 1831 1832 1833 1834 1835
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
1836 1837
	}

1838
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
1839 1840 1841

	ath9k_hw_set_dma(ah);

1842 1843
	if (!ath9k_hw_mci_is_enabled(ah))
		REG_WRITE(ah, AR_OBS, 8);
1844

S
Sujith 已提交
1845
	if (ah->config.rx_intr_mitigation) {
1846 1847 1848 1849
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1850 1851 1852 1853 1854
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1855 1856
	ath9k_hw_init_bb(ah, chan);

1857
	if (caldata) {
1858 1859
		clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
		clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
1860
	}
1861
	if (!ath9k_hw_init_cal(ah, chan))
1862
		return -EIO;
1863

S
Sujith Manoharan 已提交
1864
	if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
1865
		return -EIO;
1866

S
Sujith 已提交
1867
	ENABLE_REGWRITE_BUFFER(ah);
1868

1869
	ath9k_hw_restore_chainmask(ah);
1870 1871
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1872 1873
	REGWRITE_BUFFER_FLUSH(ah);

1874
	ath9k_hw_init_desc(ah);
1875

1876
	if (ath9k_hw_btcoex_is_enabled(ah))
1877 1878
		ath9k_hw_btcoex_enable(ah);

S
Sujith Manoharan 已提交
1879
	if (ath9k_hw_mci_is_enabled(ah))
1880
		ar9003_mci_check_bt(ah);
1881

1882 1883 1884
	ath9k_hw_loadnf(ah, chan);
	ath9k_hw_start_nfcal(ah, true);

1885
	if (AR_SREV_9300_20_OR_LATER(ah))
1886
		ar9003_hw_bb_watchdog_config(ah);
1887 1888

	if (ah->config.hw_hang_checks & HW_PHYRESTART_CLC_WAR)
1889 1890
		ar9003_hw_disable_phy_restart(ah);

1891 1892
	ath9k_hw_apply_gpio_override(ah);

1893
	if (AR_SREV_9565(ah) && common->bt_ant_diversity)
1894 1895
		REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);

1896
	return 0;
1897
}
1898
EXPORT_SYMBOL(ath9k_hw_reset);
1899

S
Sujith 已提交
1900 1901 1902 1903
/******************************/
/* Power Management (Chipset) */
/******************************/

1904 1905 1906 1907
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1908
static void ath9k_set_power_sleep(struct ath_hw *ah)
1909
{
S
Sujith 已提交
1910
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1911

1912
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
1913 1914 1915
		REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
		REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
		REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
1916 1917 1918 1919
		/* xxx Required for WLAN only case ? */
		REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
		udelay(100);
	}
1920

1921 1922 1923 1924 1925 1926
	/*
	 * Clear the RTC force wake bit to allow the
	 * mac to go to sleep.
	 */
	REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);

1927
	if (ath9k_hw_mci_is_enabled(ah))
1928
		udelay(100);
1929

1930 1931
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1932

1933 1934 1935 1936
	/* Shutdown chip. Active low */
	if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
		REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
		udelay(2);
S
Sujith 已提交
1937
	}
1938 1939

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
1940 1941
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1942 1943
}

1944 1945 1946 1947 1948
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1949
static void ath9k_set_power_network_sleep(struct ath_hw *ah)
1950
{
1951
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1952

S
Sujith 已提交
1953
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1954

1955 1956 1957 1958 1959
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
		/* Set WakeOnInterrupt bit; clear ForceWake bit */
		REG_WRITE(ah, AR_RTC_FORCE_WAKE,
			  AR_RTC_FORCE_WAKE_ON_INT);
	} else {
1960

1961 1962 1963 1964 1965 1966 1967 1968 1969
		/* When chip goes into network sleep, it could be waken
		 * up by MCI_INT interrupt caused by BT's HW messages
		 * (LNA_xxx, CONT_xxx) which chould be in a very fast
		 * rate (~100us). This will cause chip to leave and
		 * re-enter network sleep mode frequently, which in
		 * consequence will have WLAN MCI HW to generate lots of
		 * SYS_WAKING and SYS_SLEEPING messages which will make
		 * BT CPU to busy to process.
		 */
1970 1971 1972
		if (ath9k_hw_mci_is_enabled(ah))
			REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
				    AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
1973 1974 1975 1976
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
1977
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
1978

1979
		if (ath9k_hw_mci_is_enabled(ah))
1980
			udelay(30);
1981
	}
1982 1983 1984 1985

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1986 1987
}

1988
static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
1989
{
S
Sujith 已提交
1990 1991
	u32 val;
	int i;
1992

1993 1994 1995 1996 1997 1998
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

1999 2000 2001 2002
	if ((REG_READ(ah, AR_RTC_STATUS) &
	     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
			return false;
S
Sujith 已提交
2003
		}
2004 2005 2006 2007 2008 2009 2010 2011 2012
		if (!AR_SREV_9300_20_OR_LATER(ah))
			ath9k_hw_init_pll(ah, NULL);
	}
	if (AR_SREV_9100(ah))
		REG_SET_BIT(ah, AR_RTC_RESET,
			    AR_RTC_RESET_EN);

	REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
		    AR_RTC_FORCE_WAKE_EN);
2013 2014 2015 2016 2017

	if (AR_SREV_9100(ah))
		udelay(10000);
	else
		udelay(50);
2018

2019 2020 2021 2022 2023
	for (i = POWER_UP_TIME / 50; i > 0; i--) {
		val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
		if (val == AR_RTC_STATUS_ON)
			break;
		udelay(50);
S
Sujith 已提交
2024 2025
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
2026 2027 2028 2029 2030 2031
	}
	if (i == 0) {
		ath_err(ath9k_hw_common(ah),
			"Failed to wakeup in %uus\n",
			POWER_UP_TIME / 20);
		return false;
2032 2033
	}

2034 2035 2036
	if (ath9k_hw_mci_is_enabled(ah))
		ar9003_mci_set_power_awake(ah);

S
Sujith 已提交
2037
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2038

S
Sujith 已提交
2039
	return true;
2040 2041
}

2042
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2043
{
2044
	struct ath_common *common = ath9k_hw_common(ah);
2045
	int status = true;
S
Sujith 已提交
2046 2047 2048 2049 2050 2051 2052
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2053 2054 2055
	if (ah->power_mode == mode)
		return status;

2056
	ath_dbg(common, RESET, "%s -> %s\n",
J
Joe Perches 已提交
2057
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2058 2059 2060

	switch (mode) {
	case ATH9K_PM_AWAKE:
2061
		status = ath9k_hw_set_power_awake(ah);
S
Sujith 已提交
2062 2063
		break;
	case ATH9K_PM_FULL_SLEEP:
S
Sujith Manoharan 已提交
2064
		if (ath9k_hw_mci_is_enabled(ah))
2065
			ar9003_mci_set_full_sleep(ah);
2066

2067
		ath9k_set_power_sleep(ah);
2068
		ah->chip_fullsleep = true;
S
Sujith 已提交
2069 2070
		break;
	case ATH9K_PM_NETWORK_SLEEP:
2071
		ath9k_set_power_network_sleep(ah);
S
Sujith 已提交
2072
		break;
2073
	default:
2074
		ath_err(common, "Unknown power mode %u\n", mode);
2075 2076
		return false;
	}
2077
	ah->power_mode = mode;
S
Sujith 已提交
2078

2079 2080 2081 2082 2083
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
2084 2085 2086

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
2087

S
Sujith 已提交
2088
	return status;
2089
}
2090
EXPORT_SYMBOL(ath9k_hw_setpower);
2091

S
Sujith 已提交
2092 2093 2094 2095
/*******************/
/* Beacon Handling */
/*******************/

2096
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2097 2098 2099
{
	int flags = 0;

S
Sujith 已提交
2100 2101
	ENABLE_REGWRITE_BUFFER(ah);

2102
	switch (ah->opmode) {
2103
	case NL80211_IFTYPE_ADHOC:
2104 2105
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
2106
	case NL80211_IFTYPE_MESH_POINT:
2107
	case NL80211_IFTYPE_AP:
2108 2109 2110 2111 2112
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
2113 2114 2115
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
2116
	default:
2117 2118
		ath_dbg(ath9k_hw_common(ah), BEACON,
			"%s: unsupported opmode: %d\n", __func__, ah->opmode);
2119 2120
		return;
		break;
2121 2122
	}

2123 2124 2125
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2126

S
Sujith 已提交
2127 2128
	REGWRITE_BUFFER_FLUSH(ah);

2129 2130
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
2131
EXPORT_SYMBOL(ath9k_hw_beaconinit);
2132

2133
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
2134
				    const struct ath9k_beacon_state *bs)
2135 2136
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
2137
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2138
	struct ath_common *common = ath9k_hw_common(ah);
2139

S
Sujith 已提交
2140 2141
	ENABLE_REGWRITE_BUFFER(ah);

2142 2143 2144
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
	REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
2145

S
Sujith 已提交
2146 2147
	REGWRITE_BUFFER_FLUSH(ah);

2148 2149 2150
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

2151
	beaconintval = bs->bs_intval;
2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

2165 2166 2167 2168
	ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
2169

S
Sujith 已提交
2170 2171
	ENABLE_REGWRITE_BUFFER(ah);

2172 2173
	REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
	REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
2174

S
Sujith 已提交
2175 2176 2177
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
2178

S
Sujith 已提交
2179 2180 2181 2182
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2183

S
Sujith 已提交
2184 2185
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2186

2187 2188
	REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
	REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
2189

S
Sujith 已提交
2190 2191
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
2192 2193 2194
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2195

2196 2197
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2198
}
2199
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2200

S
Sujith 已提交
2201 2202 2203 2204
/*******************/
/* HW Capabilities */
/*******************/

2205 2206 2207 2208 2209 2210 2211 2212 2213
static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
{
	eeprom_chainmask &= chip_chainmask;
	if (eeprom_chainmask)
		return eeprom_chainmask;
	else
		return chip_chainmask;
}

Z
Zefir Kurtisi 已提交
2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230
/**
 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
 * @ah: the atheros hardware data structure
 *
 * We enable DFS support upstream on chipsets which have passed a series
 * of tests. The testing requirements are going to be documented. Desired
 * test requirements are documented at:
 *
 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
 *
 * Once a new chipset gets properly tested an individual commit can be used
 * to document the testing for DFS for that chipset.
 */
static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
{

	switch (ah->hw_version.macVersion) {
2231 2232
	/* for temporary testing DFS with 9280 */
	case AR_SREV_VERSION_9280:
Z
Zefir Kurtisi 已提交
2233 2234
	/* AR9580 will likely be our first target to get testing on */
	case AR_SREV_VERSION_9580:
2235
		return true;
Z
Zefir Kurtisi 已提交
2236 2237 2238 2239 2240
	default:
		return false;
	}
}

2241
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2242
{
2243
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2244
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2245
	struct ath_common *common = ath9k_hw_common(ah);
2246
	unsigned int chip_chainmask;
2247

2248
	u16 eeval;
2249
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
2250

S
Sujith 已提交
2251
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2252
	regulatory->current_rd = eeval;
2253

2254
	if (ah->opmode != NL80211_IFTYPE_AP &&
2255
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2256 2257 2258 2259 2260
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
2261 2262
		ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
			regulatory->current_rd);
S
Sujith 已提交
2263
	}
2264

S
Sujith 已提交
2265
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2266
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
2267 2268
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
2269 2270 2271
		return -EINVAL;
	}

2272 2273
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
2274

2275 2276
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
2277

2278 2279 2280 2281
	if (AR_SREV_9485(ah) ||
	    AR_SREV_9285(ah) ||
	    AR_SREV_9330(ah) ||
	    AR_SREV_9565(ah))
2282
		chip_chainmask = 1;
2283 2284
	else if (AR_SREV_9462(ah))
		chip_chainmask = 3;
2285 2286 2287 2288 2289 2290 2291
	else if (!AR_SREV_9280_20_OR_LATER(ah))
		chip_chainmask = 7;
	else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
		chip_chainmask = 3;
	else
		chip_chainmask = 7;

S
Sujith 已提交
2292
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2293 2294 2295 2296
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2297
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2298 2299 2300
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2301
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
2302 2303
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
2304
	else
2305
		/* Use rx_chainmask from EEPROM. */
2306
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2307

2308 2309
	pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
	pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
2310 2311
	ah->txchainmask = pCap->tx_chainmask;
	ah->rxchainmask = pCap->rx_chainmask;
2312

2313
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2314

2315 2316 2317 2318
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

2319 2320
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

2321
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
S
Sujith 已提交
2322 2323 2324
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2325

2326 2327
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
2328 2329
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
2330 2331 2332 2333
	else if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->num_gpio_pins = AR9300_NUM_GPIO;
	else if (AR_SREV_9287_11_OR_LATER(ah))
		pCap->num_gpio_pins = AR9287_NUM_GPIO;
2334
	else if (AR_SREV_9285_12_OR_LATER(ah))
2335
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
2336
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
2337 2338 2339
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2340

2341
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
S
Sujith 已提交
2342
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
2343
	else
S
Sujith 已提交
2344
		pCap->rts_aggr_limit = (8 * 1024);
2345

J
Johannes Berg 已提交
2346
#ifdef CONFIG_ATH9K_RFKILL
2347 2348 2349 2350 2351 2352
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2353 2354

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2355
	}
S
Sujith 已提交
2356
#endif
2357
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
2358 2359 2360
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2361

2362
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2363 2364 2365
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2366

2367
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2368
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
2369
		if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
2370 2371
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

2372 2373 2374
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2375
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2376
		pCap->txs_len = sizeof(struct ar9003_txs);
2377 2378
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2379
		if (AR_SREV_9280_20(ah))
2380
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2381
	}
2382

2383 2384 2385
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2386 2387 2388
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

2389
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
2390 2391
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2392
	if (AR_SREV_9285(ah)) {
2393 2394 2395
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2396
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
2397
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2398 2399
				ath_info(common, "Enable LNA combining\n");
			}
2400
		}
2401 2402
	}

2403 2404 2405 2406 2407
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}

2408
	if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
2409
		ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2410
		if ((ant_div_ctl1 >> 0x6) == 0x3) {
2411
			pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2412 2413
			ath_info(common, "Enable LNA combining\n");
		}
2414
	}
2415

Z
Zefir Kurtisi 已提交
2416 2417 2418
	if (ath9k_hw_dfs_tested(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_DFS;

2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2431
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2432 2433 2434
		if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
			pCap->hw_caps |= ATH9K_HW_CAP_MCI;

2435
		if (AR_SREV_9462_20_OR_LATER(ah))
2436 2437 2438
			pCap->hw_caps |= ATH9K_HW_CAP_RTT;
	}

2439 2440
	if (AR_SREV_9462(ah))
		pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
2441

S
Sujith Manoharan 已提交
2442 2443 2444 2445
	if (AR_SREV_9300_20_OR_LATER(ah) &&
	    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;

S
Sujith Manoharan 已提交
2446 2447 2448 2449 2450 2451 2452
	/*
	 * Fast channel change across bands is available
	 * only for AR9462 and AR9565.
	 */
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_FCC_BAND_SWITCH;

2453
	return 0;
2454 2455
}

S
Sujith 已提交
2456 2457 2458
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2459

2460
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2461 2462 2463 2464
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2465

S
Sujith 已提交
2466 2467 2468 2469 2470 2471
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2472

S
Sujith 已提交
2473
	gpio_shift = (gpio % 6) * 5;
2474

S
Sujith 已提交
2475 2476 2477 2478
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2479
	} else {
S
Sujith 已提交
2480 2481 2482 2483 2484
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2485 2486 2487
	}
}

2488
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2489
{
S
Sujith 已提交
2490
	u32 gpio_shift;
2491

2492
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2493

S
Sujith 已提交
2494 2495 2496 2497 2498 2499 2500
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2501

S
Sujith 已提交
2502
	gpio_shift = gpio << 1;
S
Sujith 已提交
2503 2504 2505 2506
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2507
}
2508
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2509

2510
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2511
{
2512 2513 2514
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2515
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2516
		return 0xffffffff;
2517

S
Sujith 已提交
2518 2519 2520 2521 2522
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2523 2524
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2525
	else if (AR_SREV_9271(ah))
2526
		return MS_REG_READ(AR9271, gpio) != 0;
2527
	else if (AR_SREV_9287_11_OR_LATER(ah))
2528
		return MS_REG_READ(AR9287, gpio) != 0;
2529
	else if (AR_SREV_9285_12_OR_LATER(ah))
2530
		return MS_REG_READ(AR9285, gpio) != 0;
2531
	else if (AR_SREV_9280_20_OR_LATER(ah))
2532 2533 2534
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2535
}
2536
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2537

2538
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2539
			 u32 ah_signal_type)
2540
{
S
Sujith 已提交
2541
	u32 gpio_shift;
2542

S
Sujith 已提交
2543 2544 2545 2546 2547 2548 2549
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2550

S
Sujith 已提交
2551
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2552 2553 2554 2555 2556
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2557
}
2558
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2559

2560
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2561
{
S
Sujith 已提交
2562 2563 2564 2565 2566 2567 2568
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2569 2570 2571
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2572 2573
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2574
}
2575
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2576

2577
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2578
{
S
Sujith 已提交
2579
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2580
}
2581
EXPORT_SYMBOL(ath9k_hw_setantenna);
2582

S
Sujith 已提交
2583 2584 2585 2586
/*********************/
/* General Operation */
/*********************/

2587
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2588
{
S
Sujith 已提交
2589 2590
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2591

S
Sujith 已提交
2592 2593 2594 2595
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2596

S
Sujith 已提交
2597
	return bits;
2598
}
2599
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2600

2601
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2602
{
S
Sujith 已提交
2603
	u32 phybits;
2604

S
Sujith 已提交
2605 2606
	ENABLE_REGWRITE_BUFFER(ah);

2607
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
2608 2609
		bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;

S
Sujith 已提交
2610 2611
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2612 2613 2614 2615 2616 2617
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2618

S
Sujith 已提交
2619
	if (phybits)
2620
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2621
	else
2622
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2623 2624

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2625
}
2626
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2627

2628
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2629
{
2630 2631 2632
	if (ath9k_hw_mci_is_enabled(ah))
		ar9003_mci_bt_gain_ctrl(ah);

2633 2634 2635 2636
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
2637
	ah->htc_reset_init = true;
2638
	return true;
S
Sujith 已提交
2639
}
2640
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2641

2642
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2643
{
2644
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2645
		return false;
2646

2647 2648 2649 2650 2651
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2652
}
2653
EXPORT_SYMBOL(ath9k_hw_disable);
2654

2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666
static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
{
	enum eeprom_param gain_param;

	if (IS_CHAN_2GHZ(chan))
		gain_param = EEP_ANTENNA_GAIN_2G;
	else
		gain_param = EEP_ANTENNA_GAIN_5G;

	return ah->eep_ops->get_eeprom(ah, gain_param);
}

2667 2668
void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
			    bool test)
2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688
{
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
	struct ieee80211_channel *channel;
	int chan_pwr, new_pwr, max_gain;
	int ant_gain, ant_reduction = 0;

	if (!chan)
		return;

	channel = chan->chan;
	chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
	new_pwr = min_t(int, chan_pwr, reg->power_limit);
	max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;

	ant_gain = get_antenna_gain(ah, chan);
	if (ant_gain > max_gain)
		ant_reduction = ant_gain - max_gain;

	ah->eep_ops->set_txpower(ah, chan,
				 ath9k_regd_get_ctl(reg, chan),
2689
				 ant_reduction, new_pwr, test);
2690 2691
}

2692
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2693
{
2694
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2695
	struct ath9k_channel *chan = ah->curchan;
2696
	struct ieee80211_channel *channel = chan->chan;
2697

D
Dan Carpenter 已提交
2698
	reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
2699
	if (test)
2700
		channel->max_power = MAX_RATE_POWER / 2;
2701

2702
	ath9k_hw_apply_txpower(ah, chan, test);
2703

2704 2705
	if (test)
		channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
2706
}
2707
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2708

2709
void ath9k_hw_setopmode(struct ath_hw *ah)
2710
{
2711
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2712
}
2713
EXPORT_SYMBOL(ath9k_hw_setopmode);
2714

2715
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2716
{
S
Sujith 已提交
2717 2718
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2719
}
2720
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2721

2722
void ath9k_hw_write_associd(struct ath_hw *ah)
2723
{
2724 2725 2726 2727 2728
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2729
}
2730
EXPORT_SYMBOL(ath9k_hw_write_associd);
2731

2732 2733
#define ATH9K_MAX_TSF_READ 10

2734
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2735
{
2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2747

2748
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2749

2750
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2751
}
2752
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2753

2754
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2755 2756
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2757
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2758
}
2759
EXPORT_SYMBOL(ath9k_hw_settsf64);
2760

2761
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2762
{
2763 2764
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2765
		ath_dbg(ath9k_hw_common(ah), RESET,
J
Joe Perches 已提交
2766
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2767

S
Sujith 已提交
2768 2769
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2770
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2771

2772
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
S
Sujith 已提交
2773
{
2774
	if (set)
2775
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2776
	else
2777
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2778
}
2779
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2780

2781
void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
S
Sujith 已提交
2782 2783 2784
{
	u32 macmode;

2785
	if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2786 2787 2788
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2789

S
Sujith 已提交
2790
	REG_WRITE(ah, AR_2040_MODE, macmode);
2791
}
2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

2824
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2825 2826 2827
{
	return REG_READ(ah, AR_TSF_L32);
}
2828
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2829 2830 2831 2832 2833 2834 2835 2836 2837 2838

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

2839 2840 2841 2842
	if ((timer_index < AR_FIRST_NDP_TIMER) ||
		(timer_index >= ATH_MAX_GEN_TIMER))
		return NULL;

2843
	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2844
	if (timer == NULL)
2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855
		return NULL;

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2856
EXPORT_SYMBOL(ath_gen_timer_alloc);
2857

2858 2859
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
2860
			      u32 timer_next,
2861
			      u32 timer_period)
2862 2863
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2864
	u32 mask = 0;
2865

2866
	timer_table->timer_mask |= BIT(timer->index);
2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

2878
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2879
		/*
2880
		 * Starting from AR9462, each generic timer can select which tsf
2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891
		 * to use. But we still follow the old rule, 0 - 7 use tsf and
		 * 8 - 15  use tsf2.
		 */
		if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
		else
			REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
	}

2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904
	if (timer->trigger)
		mask |= SM(AR_GENTMR_BIT(timer->index),
			   AR_IMR_S5_GENTIMER_TRIG);
	if (timer->overflow)
		mask |= SM(AR_GENTMR_BIT(timer->index),
			   AR_IMR_S5_GENTIMER_THRESH);

	REG_SET_BIT(ah, AR_IMR_S5, mask);

	if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
		ah->imask |= ATH9K_INT_GENTIMER;
		ath9k_hw_set_interrupts(ah);
	}
2905
}
2906
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2907

2908
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2909 2910 2911 2912 2913 2914 2915
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

2916 2917 2918 2919 2920 2921 2922 2923 2924 2925
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
		/*
		 * Need to switch back to TSF if it was using TSF2.
		 */
		if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				    (1 << timer->index));
		}
	}

2926 2927 2928 2929 2930
	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

2931 2932 2933 2934 2935 2936
	timer_table->timer_mask &= ~BIT(timer->index);

	if (timer_table->timer_mask == 0) {
		ah->imask &= ~ATH9K_INT_GENTIMER;
		ath9k_hw_set_interrupts(ah);
	}
2937
}
2938
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2939 2940 2941 2942 2943 2944 2945 2946 2947

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2948
EXPORT_SYMBOL(ath_gen_timer_free);
2949 2950 2951 2952 2953 2954 2955 2956

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2957 2958
	unsigned long trigger_mask, thresh_mask;
	unsigned int index;
2959 2960 2961 2962

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
2963 2964
	trigger_mask &= timer_table->timer_mask;
	thresh_mask &= timer_table->timer_mask;
2965

2966
	for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
2967
		timer = timer_table->timers[index];
2968 2969 2970 2971
		if (!timer)
		    continue;
		if (!timer->overflow)
		    continue;
2972 2973

		trigger_mask &= ~BIT(index);
2974 2975 2976
		timer->overflow(timer->arg);
	}

2977
	for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
2978
		timer = timer_table->timers[index];
2979 2980 2981 2982
		if (!timer)
		    continue;
		if (!timer->trigger)
		    continue;
2983 2984 2985
		timer->trigger(timer->arg);
	}
}
2986
EXPORT_SYMBOL(ath_gen_timer_isr);
2987

2988 2989 2990 2991
/********/
/* HTC  */
/********/

2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3004 3005
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3006
	{ AR_SREV_VERSION_9300,         "9300" },
3007
	{ AR_SREV_VERSION_9330,         "9330" },
3008
	{ AR_SREV_VERSION_9340,		"9340" },
3009
	{ AR_SREV_VERSION_9485,         "9485" },
3010
	{ AR_SREV_VERSION_9462,         "9462" },
3011
	{ AR_SREV_VERSION_9550,         "9550" },
3012
	{ AR_SREV_VERSION_9565,         "9565" },
3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3030
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3047
static const char *ath9k_hw_rf_name(u16 rf_version)
3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3059 3060 3061 3062 3063 3064

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
3065
	if (AR_SREV_9280_20_OR_LATER(ah)) {
3066 3067 3068 3069
		used = scnprintf(hw_name, len,
				 "Atheros AR%s Rev:%x",
				 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
				 ah->hw_version.macRev);
3070 3071
	}
	else {
3072 3073 3074 3075 3076 3077 3078
		used = scnprintf(hw_name, len,
				 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
				 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
				 ah->hw_version.macRev,
				 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
						  & AR_RADIO_SREV_MAJOR)),
				 ah->hw_version.phyRev);
3079 3080 3081 3082 3083
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);