hw.c 80.7 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19
#include <linux/module.h>
20
#include <linux/time.h>
21
#include <linux/bitops.h>
22
#include <linux/etherdevice.h>
23 24
#include <asm/unaligned.h>

25
#include "hw.h"
26
#include "hw-ops.h"
27
#include "ar9003_mac.h"
28
#include "ar9003_mci.h"
29
#include "ar9003_phy.h"
30
#include "ath9k.h"
31

32
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
33

34 35 36 37 38
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

39
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
40
{
41
	struct ath_common *common = ath9k_hw_common(ah);
42
	struct ath9k_channel *chan = ah->curchan;
43
	unsigned int clockrate;
44

45 46 47
	/* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
		clockrate = 117;
48
	else if (!chan) /* should really check for CCK instead */
49
		clockrate = ATH9K_CLOCK_RATE_CCK;
50
	else if (IS_CHAN_2GHZ(chan))
51 52 53
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
54
	else
55 56
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

57 58 59
	if (chan) {
		if (IS_CHAN_HT40(chan))
			clockrate *= 2;
60
		if (IS_CHAN_HALF_RATE(chan))
61
			clockrate /= 2;
62
		if (IS_CHAN_QUARTER_RATE(chan))
63 64 65
			clockrate /= 4;
	}

66
	common->clockrate = clockrate;
S
Sujith 已提交
67 68
}

69
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
70
{
71
	struct ath_common *common = ath9k_hw_common(ah);
72

73
	return usecs * common->clockrate;
S
Sujith 已提交
74
}
75

S
Sujith 已提交
76
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
77 78 79
{
	int i;

S
Sujith 已提交
80 81 82
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
83 84 85 86 87
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
88

89
	ath_dbg(ath9k_hw_common(ah), ANY,
J
Joe Perches 已提交
90 91
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
92

S
Sujith 已提交
93
	return false;
94
}
95
EXPORT_SYMBOL(ath9k_hw_wait);
96

97 98 99
void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
			  int hw_delay)
{
F
Felix Fietkau 已提交
100
	hw_delay /= 10;
101 102 103 104 105 106 107 108 109

	if (IS_CHAN_HALF_RATE(chan))
		hw_delay *= 2;
	else if (IS_CHAN_QUARTER_RATE(chan))
		hw_delay *= 4;

	udelay(hw_delay + BASE_ACTIVATE_DELAY);
}

110
void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
111 112 113 114 115 116 117 118 119 120 121 122 123
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153
void ath9k_hw_read_array(struct ath_hw *ah, u32 array[][2], int size)
{
	u32 *tmp_reg_list, *tmp_data;
	int i;

	tmp_reg_list = kmalloc(size * sizeof(u32), GFP_KERNEL);
	if (!tmp_reg_list) {
		dev_err(ah->dev, "%s: tmp_reg_list: alloc filed\n", __func__);
		return;
	}

	tmp_data = kmalloc(size * sizeof(u32), GFP_KERNEL);
	if (!tmp_data) {
		dev_err(ah->dev, "%s tmp_data: alloc filed\n", __func__);
		goto error_tmp_data;
	}

	for (i = 0; i < size; i++)
		tmp_reg_list[i] = array[i][0];

	REG_READ_MULTI(ah, tmp_reg_list, tmp_data, size);

	for (i = 0; i < size; i++)
		array[i][1] = tmp_data[i];

	kfree(tmp_data);
error_tmp_data:
	kfree(tmp_reg_list);
}

154 155 156 157 158 159 160 161 162 163 164 165
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

166
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
167
			   u8 phy, int kbps,
S
Sujith 已提交
168 169
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
170
{
S
Sujith 已提交
171
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
172

S
Sujith 已提交
173 174
	if (kbps == 0)
		return 0;
175

176
	switch (phy) {
S
Sujith 已提交
177
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
178
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
179
		if (shortPreamble)
S
Sujith 已提交
180 181 182 183
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
184
	case WLAN_RC_PHY_OFDM:
185
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
186 187 188 189 190 191
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
192 193
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
209 210
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
211 212 213
		txTime = 0;
		break;
	}
214

S
Sujith 已提交
215 216
	return txTime;
}
217
EXPORT_SYMBOL(ath9k_hw_computetxtime);
218

219
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
220 221
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
222
{
S
Sujith 已提交
223
	int8_t extoff;
224

S
Sujith 已提交
225 226 227 228
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
229 230
	}

231
	if (IS_CHAN_HT40PLUS(chan)) {
S
Sujith 已提交
232 233 234 235 236 237 238 239
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
240

S
Sujith 已提交
241 242
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
243
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
244
	centers->ext_center =
245
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
246 247
}

S
Sujith 已提交
248 249 250 251
/******************/
/* Chip Revisions */
/******************/

252
static void ath9k_hw_read_revisions(struct ath_hw *ah)
253
{
S
Sujith 已提交
254
	u32 val;
255

256 257 258
	if (ah->get_mac_revision)
		ah->hw_version.macRev = ah->get_mac_revision();

259 260 261 262
	switch (ah->hw_version.devid) {
	case AR5416_AR9100_DEVID:
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
		break;
263 264
	case AR9300_DEVID_AR9330:
		ah->hw_version.macVersion = AR_SREV_VERSION_9330;
265
		if (!ah->get_mac_revision) {
266 267 268 269
			val = REG_READ(ah, AR_SREV);
			ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		}
		return;
270 271 272
	case AR9300_DEVID_AR9340:
		ah->hw_version.macVersion = AR_SREV_VERSION_9340;
		return;
G
Gabor Juhos 已提交
273 274 275
	case AR9300_DEVID_QCA955X:
		ah->hw_version.macVersion = AR_SREV_VERSION_9550;
		return;
276 277 278
	case AR9300_DEVID_AR953X:
		ah->hw_version.macVersion = AR_SREV_VERSION_9531;
		return;
M
Miaoqing Pan 已提交
279 280
	case AR9300_DEVID_QCA956X:
		ah->hw_version.macVersion = AR_SREV_VERSION_9561;
281 282
	}

S
Sujith 已提交
283
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
284

S
Sujith 已提交
285 286
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
287 288 289
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
290

291
		if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
292 293 294 295
			ah->is_pciexpress = true;
		else
			ah->is_pciexpress = (val &
					     AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
296 297
	} else {
		if (!AR_SREV_9100(ah))
298
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
299

300
		ah->hw_version.macRev = val & AR_SREV_REVISION;
301

302
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
303
			ah->is_pciexpress = true;
S
Sujith 已提交
304
	}
305 306
}

S
Sujith 已提交
307 308 309 310
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

311
static void ath9k_hw_disablepcie(struct ath_hw *ah)
312
{
313
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
314
		return;
315

S
Sujith 已提交
316 317 318 319 320 321 322 323 324
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
325

S
Sujith 已提交
326
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
327 328
}

329
/* This should work for all families including legacy */
330
static bool ath9k_hw_chip_test(struct ath_hw *ah)
331
{
332
	struct ath_common *common = ath9k_hw_common(ah);
333
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
334
	u32 regHold[2];
J
Joe Perches 已提交
335 336 337
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
338
	int i, j, loop_max;
339

340 341 342 343 344 345 346
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
347 348
		u32 addr = regAddr[i];
		u32 wrData, rdData;
349

S
Sujith 已提交
350 351 352 353 354 355
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
356 357 358
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
359 360 361 362 363 364 365 366
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
367 368 369
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
370 371
				return false;
			}
372
		}
S
Sujith 已提交
373
		REG_WRITE(ah, regAddr[i], regHold[i]);
374
	}
S
Sujith 已提交
375
	udelay(100);
376

377 378 379
	return true;
}

380
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
381
{
382 383
	struct ath_common *common = ath9k_hw_common(ah);

384 385
	ah->config.dma_beacon_response_time = 1;
	ah->config.sw_beacon_response_time = 6;
386 387
	ah->config.cwm_ignore_extcca = 0;
	ah->config.analog_shiftreg = 1;
388

S
Sujith 已提交
389
	ah->config.rx_intr_mitigation = true;
390

391 392 393 394 395 396 397 398
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ah->config.rimt_last = 500;
		ah->config.rimt_first = 2000;
	} else {
		ah->config.rimt_last = 250;
		ah->config.rimt_first = 700;
	}

399 400 401
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
		ah->config.pll_pwrsave = 7;

402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418
	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
419
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437

	if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
		     !ah->is_pciexpress)) {
			ah->config.serialize_regmode = SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode = SER_REG_MODE_OFF;
		}
	}

	ath_dbg(common, RESET, "serialize_regmode is %d\n",
		ah->config.serialize_regmode);

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
438 439
}

440
static void ath9k_hw_init_defaults(struct ath_hw *ah)
441
{
442 443 444 445 446
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;

447 448
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
449

450 451
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE |
			       AR_STA_ID1_MCAST_KSRCH;
452 453
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
454

455
	ah->slottime = ATH9K_SLOT_TIME_9;
456
	ah->globaltxtimeout = (u32) -1;
457
	ah->power_mode = ATH9K_PM_UNDEFINED;
458
	ah->htc_reset_init = true;
459

460
	ah->tpc_enabled = false;
L
Lorenzo Bianconi 已提交
461

462 463 464 465 466 467 468 469
	ah->ani_function = ATH9K_ANI_ALL;
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
	else
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
470 471
}

472
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
473
{
474
	struct ath_common *common = ath9k_hw_common(ah);
475 476 477
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
478
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
479 480 481

	sum = 0;
	for (i = 0; i < 3; i++) {
482
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
483
		sum += eeval;
484 485
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
486
	}
487 488 489 490 491 492 493 494 495 496
	if (!is_valid_ether_addr(common->macaddr)) {
		ath_err(common,
			"eeprom contains invalid mac address: %pM\n",
			common->macaddr);

		random_ether_addr(common->macaddr);
		ath_err(common,
			"random mac address will be used: %pM\n",
			common->macaddr);
	}
497 498 499 500

	return 0;
}

501
static int ath9k_hw_post_init(struct ath_hw *ah)
502
{
S
Sujith Manoharan 已提交
503
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
504
	int ecode;
505

S
Sujith Manoharan 已提交
506
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
507 508 509
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
510

511 512 513 514 515
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
516

517
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
518 519
	if (ecode != 0)
		return ecode;
520

521
	ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
J
Joe Perches 已提交
522 523
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
524

525
	ath9k_hw_ani_init(ah);
526

527 528 529 530
	/*
	 * EEPROM needs to be initialized before we do this.
	 * This is required for regulatory compliance.
	 */
531
	if (AR_SREV_9300_20_OR_LATER(ah)) {
532 533
		u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
		if ((regdmn & 0xF0) == CTL_FCC) {
534 535
			ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
			ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
536 537 538
		}
	}

539 540 541
	return 0;
}

542
static int ath9k_hw_attach_ops(struct ath_hw *ah)
543
{
544 545 546 547 548
	if (!AR_SREV_9300_20_OR_LATER(ah))
		return ar9002_hw_attach_ops(ah);

	ar9003_hw_attach_ops(ah);
	return 0;
549 550
}

551 552
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
553
{
554
	struct ath_common *common = ath9k_hw_common(ah);
555
	int r = 0;
556

557 558
	ath9k_hw_read_revisions(ah);

559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
	case AR_SREV_VERSION_9330:
	case AR_SREV_VERSION_9485:
	case AR_SREV_VERSION_9340:
	case AR_SREV_VERSION_9462:
	case AR_SREV_VERSION_9550:
	case AR_SREV_VERSION_9565:
575
	case AR_SREV_VERSION_9531:
M
Miaoqing Pan 已提交
576
	case AR_SREV_VERSION_9561:
577 578 579 580 581 582 583 584
		break;
	default:
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
		return -EOPNOTSUPP;
	}

585 586 587 588 589
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
590 591 592 593 594
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ah->WARegVal = REG_READ(ah, AR_WA);
		ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
				 AR_WA_ASPM_TIMER_BASED_DISABLE);
	}
595

596
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
597
		ath_err(common, "Couldn't reset chip\n");
598
		return -EIO;
599 600
	}

601 602 603 604 605
	if (AR_SREV_9565(ah)) {
		ah->WARegVal |= AR_WA_BIT22;
		REG_WRITE(ah, AR_WA, ah->WARegVal);
	}

606 607 608
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

609 610 611
	r = ath9k_hw_attach_ops(ah);
	if (r)
		return r;
612

613
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
614
		ath_err(common, "Couldn't wakeup chip\n");
615
		return -EIO;
616 617
	}

618
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
619
	    AR_SREV_9330(ah) || AR_SREV_9550(ah))
620 621
		ah->is_pciexpress = false;

622 623 624
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

625
	if (!ah->is_pciexpress)
626 627
		ath9k_hw_disablepcie(ah);

628
	r = ath9k_hw_post_init(ah);
629
	if (r)
630
		return r;
631 632

	ath9k_hw_init_mode_gain_regs(ah);
633 634 635 636
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

637 638
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
639
		ath_err(common, "Failed to initialize MAC address\n");
640
		return r;
641 642
	}

643
	ath9k_hw_init_hang_checks(ah);
644

645 646
	common->state = ATH_HW_INITIALIZED;

647
	return 0;
648 649
}

650
int ath9k_hw_init(struct ath_hw *ah)
651
{
652 653
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
654

655
	/* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
656 657 658 659 660 661 662 663
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
664 665
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
666
	case AR2427_DEVID_PCIE:
667
	case AR9300_DEVID_PCIE:
668
	case AR9300_DEVID_AR9485_PCIE:
G
Gabor Juhos 已提交
669
	case AR9300_DEVID_AR9330:
670
	case AR9300_DEVID_AR9340:
G
Gabor Juhos 已提交
671
	case AR9300_DEVID_QCA955X:
L
Luis R. Rodriguez 已提交
672
	case AR9300_DEVID_AR9580:
673
	case AR9300_DEVID_AR9462:
674
	case AR9485_DEVID_AR1111:
675
	case AR9300_DEVID_AR9565:
676
	case AR9300_DEVID_AR953X:
M
Miaoqing Pan 已提交
677
	case AR9300_DEVID_QCA956X:
678 679 680 681
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
682 683
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
684 685
		return -EOPNOTSUPP;
	}
686

687 688
	ret = __ath9k_hw_init(ah);
	if (ret) {
689 690 691
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
692 693
		return ret;
	}
694

695 696
	ath_dynack_init(ah);

697
	return 0;
698
}
699
EXPORT_SYMBOL(ath9k_hw_init);
700

701
static void ath9k_hw_init_qos(struct ath_hw *ah)
702
{
S
Sujith 已提交
703 704
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
705 706
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
707

S
Sujith 已提交
708 709 710 711 712 713 714 715 716 717
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
718 719

	REGWRITE_BUFFER_FLUSH(ah);
720 721
}

722
u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
723
{
724 725 726
	struct ath_common *common = ath9k_hw_common(ah);
	int i = 0;

727 728 729
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
730

731 732
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {

733
		udelay(100);
734

735 736 737 738 739 740 741 742
		if (WARN_ON_ONCE(i >= 100)) {
			ath_err(common, "PLL4 meaurement not done\n");
			break;
		}

		i++;
	}

743
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
744 745 746
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

747
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
748
			      struct ath9k_channel *chan)
749
{
750 751
	u32 pll;

752 753
	pll = ath9k_hw_compute_pll_control(ah, chan);

754
	if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
755 756 757 758 759 760 761
		/* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, 0x40);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, 0x4);
762

763 764 765 766 767 768
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_REFDIV, 0x5);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NINI, 0x58);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NFRAC, 0x0);
769 770

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
771 772 773
			      AR_CH0_BB_DPLL2_OUTDIV, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
774
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
775
			      AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
776

777
		/* program BB PLL phase_shift to 0x6 */
778
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
779 780 781 782
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
783
		udelay(1000);
784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803
	} else if (AR_SREV_9330(ah)) {
		u32 ddr_dpll2, pll_control2, kd;

		if (ah->is_clk_25mhz) {
			ddr_dpll2 = 0x18e82f01;
			pll_control2 = 0xe04a3d;
			kd = 0x1d;
		} else {
			ddr_dpll2 = 0x19e82f01;
			pll_control2 = 0x886666;
			kd = 0x3d;
		}

		/* program DDR PLL ki and kd value */
		REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);

		/* program DDR PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, 0x1);

804 805
		REG_WRITE(ah, AR_RTC_PLL_CONTROL,
			  pll | AR_RTC_9300_PLL_BYPASS);
806 807 808 809 810 811 812 813 814 815 816 817
		udelay(1000);

		/* program refdiv, nint, frac to RTC register */
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);

		/* program BB PLL kd and ki value */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);

		/* program BB PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
M
Miaoqing Pan 已提交
818 819
	} else if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
		   AR_SREV_9561(ah)) {
820 821
		u32 regval, pll2_divint, pll2_divfrac, refdiv;

822 823
		REG_WRITE(ah, AR_RTC_PLL_CONTROL,
			  pll | AR_RTC_9300_SOC_PLL_BYPASS);
824 825 826 827 828 829
		udelay(1000);

		REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
		udelay(100);

		if (ah->is_clk_25mhz) {
M
Miaoqing Pan 已提交
830
			if (AR_SREV_9531(ah) || AR_SREV_9561(ah)) {
831 832 833 834 835 836 837 838
				pll2_divint = 0x1c;
				pll2_divfrac = 0xa3d2;
				refdiv = 1;
			} else {
				pll2_divint = 0x54;
				pll2_divfrac = 0x1eb85;
				refdiv = 3;
			}
839
		} else {
840 841 842 843 844 845
			if (AR_SREV_9340(ah)) {
				pll2_divint = 88;
				pll2_divfrac = 0;
				refdiv = 5;
			} else {
				pll2_divint = 0x11;
M
Miaoqing Pan 已提交
846 847 848
				pll2_divfrac = (AR_SREV_9531(ah) ||
						AR_SREV_9561(ah)) ?
						0x26665 : 0x26666;
849 850
				refdiv = 1;
			}
851 852 853
		}

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
M
Miaoqing Pan 已提交
854
		if (AR_SREV_9531(ah) || AR_SREV_9561(ah))
855 856 857
			regval |= (0x1 << 22);
		else
			regval |= (0x1 << 16);
858 859 860 861 862 863 864 865
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		udelay(100);

		REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
			  (pll2_divint << 18) | pll2_divfrac);
		udelay(100);

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
866
		if (AR_SREV_9340(ah))
867 868 869 870 871
			regval = (regval & 0x80071fff) |
				(0x1 << 30) |
				(0x1 << 13) |
				(0x4 << 26) |
				(0x18 << 19);
M
Miaoqing Pan 已提交
872
		else if (AR_SREV_9531(ah) || AR_SREV_9561(ah)) {
873 874 875 876
			regval = (regval & 0x01c00fff) |
				(0x1 << 31) |
				(0x2 << 29) |
				(0xa << 25) |
M
Miaoqing Pan 已提交
877 878 879 880 881
				(0x1 << 19);

			if (AR_SREV_9531(ah))
				regval |= (0x6 << 12);
		} else
882 883 884 885 886
			regval = (regval & 0x80071fff) |
				(0x3 << 30) |
				(0x1 << 13) |
				(0x4 << 26) |
				(0x60 << 19);
887
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
888

M
Miaoqing Pan 已提交
889
		if (AR_SREV_9531(ah) || AR_SREV_9561(ah))
890 891 892 893 894 895
			REG_WRITE(ah, AR_PHY_PLL_MODE,
				  REG_READ(ah, AR_PHY_PLL_MODE) & 0xffbfffff);
		else
			REG_WRITE(ah, AR_PHY_PLL_MODE,
				  REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);

896
		udelay(1000);
897
	}
898

899 900
	if (AR_SREV_9565(ah))
		pll |= 0x40000;
901
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
902

903 904
	if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
	    AR_SREV_9550(ah))
905 906
		udelay(1000);

907 908
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
909 910
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
911 912
	}

S
Sujith 已提交
913 914 915
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
916 917
}

918
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
919
					  enum nl80211_iftype opmode)
920
{
921
	u32 sync_default = AR_INTR_SYNC_DEFAULT;
922
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
923 924 925 926
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
927

M
Miaoqing Pan 已提交
928 929
	if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
	    AR_SREV_9561(ah))
930 931
		sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;

932 933 934 935 936 937
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
938

939 940 941 942 943 944
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
945

946 947 948 949
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
950

S
Sujith 已提交
951 952
	ENABLE_REGWRITE_BUFFER(ah);

953
	REG_WRITE(ah, AR_IMR, imr_reg);
954 955
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
956

S
Sujith 已提交
957 958
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
959
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
S
Sujith 已提交
960 961
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
962

S
Sujith 已提交
963 964
	REGWRITE_BUFFER_FLUSH(ah);

965 966 967 968 969 970
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
971 972
}

973 974 975 976 977 978 979
static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
}

980
void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
981
{
982 983 984
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
985 986
}

987
void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
988
{
989 990 991 992 993
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

994
void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
995 996 997 998
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
999
}
S
Sujith 已提交
1000

1001
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1002 1003
{
	if (tu > 0xFFFF) {
1004 1005
		ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
			tu);
1006
		ah->globaltxtimeout = (u32) -1;
1007 1008 1009
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1010
		ah->globaltxtimeout = tu;
1011 1012 1013 1014
		return true;
	}
}

1015
void ath9k_hw_init_global_settings(struct ath_hw *ah)
1016
{
1017 1018
	struct ath_common *common = ath9k_hw_common(ah);
	const struct ath9k_channel *chan = ah->curchan;
1019
	int acktimeout, ctstimeout, ack_offset = 0;
1020
	int slottime;
1021
	int sifstime;
1022 1023
	int rx_lat = 0, tx_lat = 0, eifs = 0;
	u32 reg;
1024

1025
	ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
J
Joe Perches 已提交
1026
		ah->misc_mode);
1027

1028 1029 1030
	if (!chan)
		return;

1031
	if (ah->misc_mode != 0)
1032
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
1033

1034 1035 1036 1037
	if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		rx_lat = 41;
	else
		rx_lat = 37;
1038 1039
	tx_lat = 54;

1040 1041 1042 1043 1044
	if (IS_CHAN_5GHZ(chan))
		sifstime = 16;
	else
		sifstime = 10;

1045 1046 1047 1048 1049 1050 1051
	if (IS_CHAN_HALF_RATE(chan)) {
		eifs = 175;
		rx_lat *= 2;
		tx_lat *= 2;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 11;

1052
		sifstime = 32;
1053
		ack_offset = 16;
1054 1055 1056
		slottime = 13;
	} else if (IS_CHAN_QUARTER_RATE(chan)) {
		eifs = 340;
1057
		rx_lat = (rx_lat * 4) - 1;
1058 1059 1060 1061
		tx_lat *= 4;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 22;

1062
		sifstime = 64;
1063
		ack_offset = 32;
1064 1065
		slottime = 21;
	} else {
1066 1067 1068 1069 1070 1071 1072 1073
		if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
			eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
			reg = AR_USEC_ASYNC_FIFO;
		} else {
			eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
				common->clockrate;
			reg = REG_READ(ah, AR_USEC);
		}
1074 1075 1076 1077 1078
		rx_lat = MS(reg, AR_USEC_RX_LAT);
		tx_lat = MS(reg, AR_USEC_TX_LAT);

		slottime = ah->slottime;
	}
1079

1080
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
1081 1082
	slottime += 3 * ah->coverage_class;
	acktimeout = slottime + sifstime + ack_offset;
1083
	ctstimeout = acktimeout;
1084 1085 1086

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
1087
	 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
1088 1089 1090 1091
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
1092
	if (IS_CHAN_2GHZ(chan) &&
1093
	    !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
1094
		acktimeout += 64 - sifstime - ah->slottime;
1095 1096 1097
		ctstimeout += 48 - sifstime - ah->slottime;
	}

1098 1099 1100 1101 1102 1103 1104 1105
	if (ah->dynack.enabled) {
		acktimeout = ah->dynack.ackto;
		ctstimeout = acktimeout;
		slottime = (acktimeout - 3) / 2;
	} else {
		ah->dynack.ackto = acktimeout;
	}

1106 1107
	ath9k_hw_set_sifs_time(ah, sifstime);
	ath9k_hw_setslottime(ah, slottime);
1108
	ath9k_hw_set_ack_timeout(ah, acktimeout);
1109
	ath9k_hw_set_cts_timeout(ah, ctstimeout);
1110 1111
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
1112 1113 1114 1115 1116 1117 1118 1119

	REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
	REG_RMW(ah, AR_USEC,
		(common->clockrate - 1) |
		SM(rx_lat, AR_USEC_RX_LAT) |
		SM(tx_lat, AR_USEC_TX_LAT),
		AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);

S
Sujith 已提交
1120
}
1121
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1122

S
Sujith 已提交
1123
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1124
{
1125 1126
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
1127
	if (common->state < ATH_HW_INITIALIZED)
1128
		return;
1129

1130
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
S
Sujith 已提交
1131
}
S
Sujith 已提交
1132
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1133 1134 1135 1136 1137

/*******/
/* INI */
/*******/

1138
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
1139 1140 1141
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

F
Felix Fietkau 已提交
1142
	if (IS_CHAN_2GHZ(chan))
1143 1144 1145 1146 1147 1148 1149
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
1150 1151 1152 1153
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1154
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1155
{
1156
	struct ath_common *common = ath9k_hw_common(ah);
1157
	int txbuf_size;
S
Sujith 已提交
1158

S
Sujith 已提交
1159 1160
	ENABLE_REGWRITE_BUFFER(ah);

1161 1162 1163
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
1164 1165
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
1166

1167 1168 1169
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
1170
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
1171

S
Sujith 已提交
1172 1173
	REGWRITE_BUFFER_FLUSH(ah);

1174 1175 1176 1177 1178
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1179 1180
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1181

S
Sujith 已提交
1182
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
1183

1184 1185 1186
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
1187
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
1188

1189 1190 1191
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1192 1193
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1194 1195 1196 1197 1198 1199 1200 1201
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

1202 1203 1204 1205
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1206
	if (AR_SREV_9285(ah)) {
1207 1208 1209 1210
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
1211 1212 1213 1214 1215 1216
		txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
	} else if (AR_SREV_9340_13_OR_LATER(ah)) {
		/* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
		txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
	} else {
		txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
S
Sujith 已提交
1217
	}
1218

1219 1220 1221
	if (!AR_SREV_9271(ah))
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);

S
Sujith 已提交
1222 1223
	REGWRITE_BUFFER_FLUSH(ah);

1224 1225
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
1226 1227
}

1228
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1229
{
1230 1231
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
1232

1233
	ENABLE_REG_RMW_BUFFER(ah);
S
Sujith 已提交
1234
	switch (opmode) {
1235
	case NL80211_IFTYPE_ADHOC:
1236 1237 1238 1239 1240 1241
		if (!AR_SREV_9340_13(ah)) {
			set |= AR_STA_ID1_ADHOC;
			REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
			break;
		}
		/* fall through */
1242
	case NL80211_IFTYPE_MESH_POINT:
1243 1244 1245
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
1246
	case NL80211_IFTYPE_STATION:
1247
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1248
		break;
1249
	default:
1250 1251
		if (!ah->is_monitoring)
			set = 0;
1252
		break;
S
Sujith 已提交
1253
	}
1254
	REG_RMW(ah, AR_STA_ID1, set, mask);
1255
	REG_RMW_BUFFER_FLUSH(ah);
S
Sujith 已提交
1256 1257
}

1258 1259
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310
/* AR9330 WAR:
 * call external reset function to reset WMAC if:
 * - doing a cold reset
 * - we have pending frames in the TX queues.
 */
static bool ath9k_hw_ar9330_reset_war(struct ath_hw *ah, int type)
{
	int i, npend = 0;

	for (i = 0; i < AR_NUM_QCU; i++) {
		npend = ath9k_hw_numtxpending(ah, i);
		if (npend)
			break;
	}

	if (ah->external_reset &&
	    (npend || type == ATH9K_RESET_COLD)) {
		int reset_err = 0;

		ath_dbg(ath9k_hw_common(ah), RESET,
			"reset MAC via external reset\n");

		reset_err = ah->external_reset();
		if (reset_err) {
			ath_err(ath9k_hw_common(ah),
				"External reset failed, err=%d\n",
				reset_err);
			return false;
		}

		REG_WRITE(ah, AR_RTC_RESET, 1);
	}

	return true;
}

1311
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1312 1313 1314 1315
{
	u32 rst_flags;
	u32 tmpReg;

1316
	if (AR_SREV_9100(ah)) {
1317 1318
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1319 1320 1321
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1322 1323
	ENABLE_REGWRITE_BUFFER(ah);

1324 1325 1326 1327 1328
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1329 1330 1331 1332 1333 1334 1335 1336
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1337 1338 1339 1340 1341 1342 1343
		if (AR_SREV_9340(ah))
			tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
		else
			tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
				  AR_INTR_SYNC_RADM_CPL_TIMEOUT;

		if (tmpReg) {
1344
			u32 val;
S
Sujith 已提交
1345
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1346 1347 1348 1349 1350 1351 1352

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1353 1354 1355 1356 1357 1358 1359
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1360
	if (AR_SREV_9330(ah)) {
1361 1362
		if (!ath9k_hw_ar9330_reset_war(ah, type))
			return false;
1363 1364
	}

1365
	if (ath9k_hw_mci_is_enabled(ah))
1366
		ar9003_mci_check_gpm_offset(ah);
1367

1368
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1369 1370 1371

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith Manoharan 已提交
1372 1373 1374
	if (AR_SREV_9300_20_OR_LATER(ah))
		udelay(50);
	else if (AR_SREV_9100(ah))
S
Sujith Manoharan 已提交
1375
		mdelay(10);
S
Sujith Manoharan 已提交
1376 1377
	else
		udelay(100);
S
Sujith 已提交
1378

1379
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1380
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1381
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
S
Sujith 已提交
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1394
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1395
{
S
Sujith 已提交
1396 1397
	ENABLE_REGWRITE_BUFFER(ah);

1398 1399 1400 1401 1402
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1403 1404 1405
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1406
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1407 1408
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1409
	REG_WRITE(ah, AR_RTC_RESET, 0);
1410

S
Sujith 已提交
1411 1412
	REGWRITE_BUFFER_FLUSH(ah);

1413
	udelay(2);
1414 1415

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1416 1417
		REG_WRITE(ah, AR_RC, 0);

1418
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1419 1420 1421 1422

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1423 1424
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1425
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
S
Sujith 已提交
1426
		return false;
1427 1428
	}

S
Sujith 已提交
1429 1430 1431
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1432
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1433
{
1434
	bool ret = false;
1435

1436 1437 1438 1439 1440
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1441 1442 1443
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

1444 1445 1446
	if (!ah->reset_power_on)
		type = ATH9K_RESET_POWER_ON;

S
Sujith 已提交
1447 1448
	switch (type) {
	case ATH9K_RESET_POWER_ON:
1449
		ret = ath9k_hw_set_reset_power_on(ah);
1450
		if (ret)
1451
			ah->reset_power_on = true;
1452
		break;
S
Sujith 已提交
1453 1454
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
1455 1456
		ret = ath9k_hw_set_reset(ah, type);
		break;
S
Sujith 已提交
1457
	default:
1458
		break;
S
Sujith 已提交
1459
	}
1460 1461

	return ret;
1462 1463
}

1464
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1465
				struct ath9k_channel *chan)
1466
{
1467 1468 1469 1470 1471 1472 1473
	int reset_type = ATH9K_RESET_WARM;

	if (AR_SREV_9280(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
			reset_type = ATH9K_RESET_POWER_ON;
		else
			reset_type = ATH9K_RESET_COLD;
1474 1475 1476
	} else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
		   (REG_READ(ah, AR_CR) & AR_CR_RXE))
		reset_type = ATH9K_RESET_COLD;
1477 1478

	if (!ath9k_hw_set_reset_reg(ah, reset_type))
S
Sujith 已提交
1479
		return false;
1480

1481
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1482
		return false;
1483

1484
	ah->chip_fullsleep = false;
1485 1486 1487

	if (AR_SREV_9330(ah))
		ar9003_hw_internal_regulator_apply(ah);
S
Sujith 已提交
1488
	ath9k_hw_init_pll(ah, chan);
1489

S
Sujith 已提交
1490
	return true;
1491 1492
}

1493
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1494
				    struct ath9k_channel *chan)
1495
{
1496
	struct ath_common *common = ath9k_hw_common(ah);
1497 1498
	struct ath9k_hw_capabilities *pCap = &ah->caps;
	bool band_switch = false, mode_diff = false;
1499
	u8 ini_reloaded = 0;
1500
	u32 qnum;
1501
	int r;
1502

1503
	if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
1504 1505 1506
		u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
		band_switch = !!(flags_diff & CHANNEL_5GHZ);
		mode_diff = !!(flags_diff & ~CHANNEL_HT);
1507
	}
1508 1509 1510

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1511
			ath_dbg(common, QUEUE,
J
Joe Perches 已提交
1512
				"Transmit frames pending on queue %d\n", qnum);
1513 1514 1515 1516
			return false;
		}
	}

1517
	if (!ath9k_hw_rfbus_req(ah)) {
1518
		ath_err(common, "Could not kill baseband RX\n");
1519 1520 1521
		return false;
	}

1522
	if (band_switch || mode_diff) {
1523 1524 1525
		ath9k_hw_mark_phy_inactive(ah);
		udelay(5);

1526 1527
		if (band_switch)
			ath9k_hw_init_pll(ah, chan);
1528 1529 1530 1531 1532 1533 1534

		if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
			ath_err(common, "Failed to do fast channel change\n");
			return false;
		}
	}

1535
	ath9k_hw_set_channel_regs(ah, chan);
1536

1537
	r = ath9k_hw_rf_set_freq(ah, chan);
1538
	if (r) {
1539
		ath_err(common, "Failed to set channel\n");
1540
		return false;
1541
	}
1542
	ath9k_hw_set_clockrate(ah);
1543
	ath9k_hw_apply_txpower(ah, chan, false);
1544

F
Felix Fietkau 已提交
1545
	ath9k_hw_set_delta_slope(ah, chan);
1546
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1547

1548 1549
	if (band_switch || ini_reloaded)
		ah->eep_ops->set_board_values(ah, chan);
1550

1551 1552
	ath9k_hw_init_bb(ah, chan);
	ath9k_hw_rfbus_done(ah);
1553

1554 1555 1556
	if (band_switch || ini_reloaded) {
		ah->ah_flags |= AH_FASTCC;
		ath9k_hw_init_cal(ah, chan);
1557
		ah->ah_flags &= ~AH_FASTCC;
1558 1559
	}

S
Sujith 已提交
1560 1561 1562
	return true;
}

1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589
void ath9k_hw_check_nav(struct ath_hw *ah)
{
	struct ath_common *common = ath9k_hw_common(ah);
	u32 val;

	val = REG_READ(ah, AR_NAV);
	if (val != 0xdeadbeef && val > 0x7fff) {
		ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
		REG_WRITE(ah, AR_NAV, 0);
	}
}
EXPORT_SYMBOL(ath9k_hw_check_nav);

1590
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1591
{
1592
	int count = 50;
1593
	u32 reg, last_val;
1594

1595 1596 1597
	if (AR_SREV_9300(ah))
		return !ath9k_hw_detect_mac_hang(ah);

1598
	if (AR_SREV_9285_12_OR_LATER(ah))
1599 1600
		return true;

1601
	last_val = REG_READ(ah, AR_OBS_BUS_1);
1602 1603
	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
1604 1605
		if (reg != last_val)
			return true;
J
Johannes Berg 已提交
1606

1607
		udelay(1);
1608
		last_val = reg;
1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1621

1622
	return false;
J
Johannes Berg 已提交
1623
}
1624
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1625

1626 1627 1628 1629 1630 1631 1632 1633
static void ath9k_hw_init_mfp(struct ath_hw *ah)
{
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
1634 1635 1636 1637
		if (AR_SREV_9271(ah) || AR_DEVID_7010(ah))
			ah->sw_mgmt_crypto_tx = true;
		else
			ah->sw_mgmt_crypto_tx = false;
1638
		ah->sw_mgmt_crypto_rx = false;
1639 1640 1641 1642 1643 1644
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1645 1646
		ah->sw_mgmt_crypto_tx = true;
		ah->sw_mgmt_crypto_rx = true;
1647
	} else {
1648 1649
		ah->sw_mgmt_crypto_tx = true;
		ah->sw_mgmt_crypto_rx = true;
1650 1651 1652 1653 1654 1655 1656 1657 1658 1659
	}
}

static void ath9k_hw_reset_opmode(struct ath_hw *ah,
				  u32 macStaId1, u32 saveDefAntenna)
{
	struct ath_common *common = ath9k_hw_common(ah);

	ENABLE_REGWRITE_BUFFER(ah);

1660
	REG_RMW(ah, AR_STA_ID1, macStaId1
1661
		  | AR_STA_ID1_RTS_USE_DEF
1662 1663
		  | ah->sta_id1_defaults,
		  ~AR_STA_ID1_SADH_MASK);
1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
	ath_hw_setbssidmask(common);
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
	ath9k_hw_write_associd(ah);
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

	REGWRITE_BUFFER_FLUSH(ah);

	ath9k_hw_set_operating_mode(ah, ah->opmode);
}

static void ath9k_hw_init_queues(struct ath_hw *ah)
{
	int i;

	ENABLE_REGWRITE_BUFFER(ah);

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

	REGWRITE_BUFFER_FLUSH(ah);

	ah->intr_txqs = 0;
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		ath9k_hw_resettxqueue(ah, i);
}

/*
 * For big endian systems turn on swapping for descriptors
 */
static void ath9k_hw_init_desc(struct ath_hw *ah)
{
	struct ath_common *common = ath9k_hw_common(ah);

	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
			ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
				mask);
		} else {
			mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
			ath_dbg(common, RESET, "Setting CFG 0x%x\n",
				REG_READ(ah, AR_CFG));
		}
	} else {
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
#ifdef __BIG_ENDIAN
		else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
M
Miaoqing Pan 已提交
1720 1721
			 AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
			 AR_SREV_9561(ah))
1722 1723 1724 1725 1726 1727 1728
			REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
		else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
#endif
	}
}

1729 1730 1731 1732 1733 1734 1735
/*
 * Fast channel change:
 * (Change synthesizer based on channel freq without resetting chip)
 */
static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
{
	struct ath_common *common = ath9k_hw_common(ah);
1736
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750
	int ret;

	if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
		goto fail;

	if (ah->chip_fullsleep)
		goto fail;

	if (!ah->curchan)
		goto fail;

	if (chan->channel == ah->curchan->channel)
		goto fail;

1751 1752 1753 1754
	if ((ah->curchan->channelFlags | chan->channelFlags) &
	    (CHANNEL_HALF | CHANNEL_QUARTER))
		goto fail;

1755
	/*
F
Felix Fietkau 已提交
1756
	 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
1757
	 */
F
Felix Fietkau 已提交
1758
	if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
1759
	    ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
F
Felix Fietkau 已提交
1760
		goto fail;
1761 1762 1763 1764 1765 1766 1767 1768

	if (!ath9k_hw_check_alive(ah))
		goto fail;

	/*
	 * For AR9462, make sure that calibration data for
	 * re-using are present.
	 */
S
Sujith Manoharan 已提交
1769
	if (AR_SREV_9462(ah) && (ah->caldata &&
1770 1771 1772
				 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
				  !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
				  !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
1773 1774 1775 1776 1777 1778 1779 1780 1781
		goto fail;

	ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
		ah->curchan->channel, chan->channel);

	ret = ath9k_hw_channel_change(ah, chan);
	if (!ret)
		goto fail;

S
Sujith Manoharan 已提交
1782
	if (ath9k_hw_mci_is_enabled(ah))
1783
		ar9003_mci_2g5g_switch(ah, false);
1784

1785 1786 1787
	ath9k_hw_loadnf(ah, ah->curchan);
	ath9k_hw_start_nfcal(ah, true);

1788 1789 1790 1791 1792 1793 1794 1795
	if (AR_SREV_9271(ah))
		ar9002_hw_load_ani_reg(ah, chan);

	return 0;
fail:
	return -EINVAL;
}

1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812
u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur)
{
	struct timespec ts;
	s64 usec;

	if (!cur) {
		getrawmonotonic(&ts);
		cur = &ts;
	}

	usec = cur->tv_sec * 1000000ULL + cur->tv_nsec / 1000;
	usec -= last->tv_sec * 1000000ULL + last->tv_nsec / 1000;

	return (u32) usec;
}
EXPORT_SYMBOL(ath9k_hw_get_tsf_offset);

1813
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1814
		   struct ath9k_hw_cal_data *caldata, bool fastcc)
1815
{
1816
	struct ath_common *common = ath9k_hw_common(ah);
1817 1818 1819
	u32 saveLedState;
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1820
	u64 tsf = 0;
1821
	s64 usec = 0;
1822
	int r;
1823
	bool start_mci_reset = false;
1824 1825
	bool save_fullsleep = ah->chip_fullsleep;

S
Sujith Manoharan 已提交
1826
	if (ath9k_hw_mci_is_enabled(ah)) {
1827 1828 1829
		start_mci_reset = ar9003_mci_start_reset(ah, chan);
		if (start_mci_reset)
			return 0;
1830 1831
	}

1832
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1833
		return -EIO;
1834

1835 1836
	if (ah->curchan && !ah->chip_fullsleep)
		ath9k_hw_getnf(ah, ah->curchan);
1837

1838
	ah->caldata = caldata;
1839
	if (caldata && (chan->channel != caldata->channel ||
F
Felix Fietkau 已提交
1840
			chan->channelFlags != caldata->channelFlags)) {
1841 1842 1843
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
1844
	} else if (caldata) {
1845
		clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
1846
	}
1847
	ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
1848

1849 1850 1851 1852
	if (fastcc) {
		r = ath9k_hw_do_fastcc(ah, chan);
		if (!r)
			return r;
1853 1854
	}

S
Sujith Manoharan 已提交
1855
	if (ath9k_hw_mci_is_enabled(ah))
1856
		ar9003_mci_stop_bt(ah, save_fullsleep);
1857

1858 1859 1860 1861 1862 1863
	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

1864 1865
	/* Save TSF before chip reset, a cold reset clears it */
	tsf = ath9k_hw_gettsf64(ah);
1866
	usec = ktime_to_us(ktime_get_raw());
S
Sujith 已提交
1867

1868 1869 1870 1871 1872 1873
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1874 1875
	ah->paprd_table_write_done = false;

1876
	/* Only required on the first reset */
1877 1878 1879 1880 1881 1882 1883
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1884
	if (!ath9k_hw_chip_reset(ah, chan)) {
1885
		ath_err(common, "Chip reset failed\n");
1886
		return -EINVAL;
1887 1888
	}

1889
	/* Only required on the first reset */
1890 1891 1892 1893 1894 1895 1896 1897
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1898
	/* Restore TSF */
1899
	usec = ktime_to_us(ktime_get_raw()) - usec;
1900
	ath9k_hw_settsf64(ah, tsf + usec);
S
Sujith 已提交
1901

1902
	if (AR_SREV_9280_20_OR_LATER(ah))
1903
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1904

S
Sujith 已提交
1905 1906 1907
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1908
	r = ath9k_hw_process_ini(ah, chan);
1909 1910
	if (r)
		return r;
1911

1912 1913
	ath9k_hw_set_rfmode(ah, chan);

S
Sujith Manoharan 已提交
1914
	if (ath9k_hw_mci_is_enabled(ah))
1915 1916
		ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);

1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1928
	ath9k_hw_init_mfp(ah);
1929

F
Felix Fietkau 已提交
1930
	ath9k_hw_set_delta_slope(ah, chan);
1931
	ath9k_hw_spur_mitigate_freq(ah, chan);
1932
	ah->eep_ops->set_board_values(ah, chan);
1933

1934
	ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
1935

1936
	r = ath9k_hw_rf_set_freq(ah, chan);
1937 1938
	if (r)
		return r;
1939

1940 1941
	ath9k_hw_set_clockrate(ah);

1942
	ath9k_hw_init_queues(ah);
1943
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1944
	ath9k_hw_ani_cache_ini_regs(ah);
1945 1946
	ath9k_hw_init_qos(ah);

1947
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1948
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1949

1950
	ath9k_hw_init_global_settings(ah);
1951

1952 1953 1954 1955 1956 1957 1958
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
1959 1960
	}

1961
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
1962 1963 1964

	ath9k_hw_set_dma(ah);

1965 1966
	if (!ath9k_hw_mci_is_enabled(ah))
		REG_WRITE(ah, AR_OBS, 8);
1967

1968
	ENABLE_REG_RMW_BUFFER(ah);
S
Sujith 已提交
1969
	if (ah->config.rx_intr_mitigation) {
1970 1971
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, ah->config.rimt_last);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, ah->config.rimt_first);
1972 1973
	}

1974 1975 1976 1977
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}
1978
	REG_RMW_BUFFER_FLUSH(ah);
1979

1980 1981
	ath9k_hw_init_bb(ah, chan);

1982
	if (caldata) {
1983 1984
		clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
		clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
1985
	}
1986
	if (!ath9k_hw_init_cal(ah, chan))
1987
		return -EIO;
1988

S
Sujith Manoharan 已提交
1989
	if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
1990
		return -EIO;
1991

S
Sujith 已提交
1992
	ENABLE_REGWRITE_BUFFER(ah);
1993

1994
	ath9k_hw_restore_chainmask(ah);
1995 1996
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1997 1998
	REGWRITE_BUFFER_FLUSH(ah);

1999 2000
	ath9k_hw_gen_timer_start_tsf2(ah);

2001
	ath9k_hw_init_desc(ah);
2002

2003
	if (ath9k_hw_btcoex_is_enabled(ah))
2004 2005
		ath9k_hw_btcoex_enable(ah);

S
Sujith Manoharan 已提交
2006
	if (ath9k_hw_mci_is_enabled(ah))
2007
		ar9003_mci_check_bt(ah);
2008

2009 2010 2011 2012
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ath9k_hw_loadnf(ah, chan);
		ath9k_hw_start_nfcal(ah, true);
	}
2013

2014
	if (AR_SREV_9300_20_OR_LATER(ah))
2015
		ar9003_hw_bb_watchdog_config(ah);
2016 2017

	if (ah->config.hw_hang_checks & HW_PHYRESTART_CLC_WAR)
2018 2019
		ar9003_hw_disable_phy_restart(ah);

2020 2021
	ath9k_hw_apply_gpio_override(ah);

2022
	if (AR_SREV_9565(ah) && common->bt_ant_diversity)
2023 2024
		REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);

2025 2026
	if (ah->hw->conf.radar_enabled) {
		/* set HW specific DFS configuration */
2027
		ah->radar_conf.ext_channel = IS_CHAN_HT40(chan);
2028 2029 2030
		ath9k_hw_set_radar_params(ah);
	}

2031
	return 0;
2032
}
2033
EXPORT_SYMBOL(ath9k_hw_reset);
2034

S
Sujith 已提交
2035 2036 2037 2038
/******************************/
/* Power Management (Chipset) */
/******************************/

2039 2040 2041 2042
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
2043
static void ath9k_set_power_sleep(struct ath_hw *ah)
2044
{
S
Sujith 已提交
2045
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2046

2047
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2048 2049 2050
		REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
		REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
		REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
2051 2052 2053 2054
		/* xxx Required for WLAN only case ? */
		REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
		udelay(100);
	}
2055

2056 2057 2058 2059 2060 2061
	/*
	 * Clear the RTC force wake bit to allow the
	 * mac to go to sleep.
	 */
	REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);

2062
	if (ath9k_hw_mci_is_enabled(ah))
2063
		udelay(100);
2064

2065 2066
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2067

2068 2069 2070 2071
	/* Shutdown chip. Active low */
	if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
		REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
		udelay(2);
S
Sujith 已提交
2072
	}
2073 2074

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
2075 2076
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
2077 2078
}

2079 2080 2081 2082 2083
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
2084
static void ath9k_set_power_network_sleep(struct ath_hw *ah)
2085
{
2086
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2087

S
Sujith 已提交
2088
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2089

2090 2091 2092 2093 2094
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
		/* Set WakeOnInterrupt bit; clear ForceWake bit */
		REG_WRITE(ah, AR_RTC_FORCE_WAKE,
			  AR_RTC_FORCE_WAKE_ON_INT);
	} else {
2095

2096 2097 2098 2099 2100 2101 2102 2103 2104
		/* When chip goes into network sleep, it could be waken
		 * up by MCI_INT interrupt caused by BT's HW messages
		 * (LNA_xxx, CONT_xxx) which chould be in a very fast
		 * rate (~100us). This will cause chip to leave and
		 * re-enter network sleep mode frequently, which in
		 * consequence will have WLAN MCI HW to generate lots of
		 * SYS_WAKING and SYS_SLEEPING messages which will make
		 * BT CPU to busy to process.
		 */
2105 2106 2107
		if (ath9k_hw_mci_is_enabled(ah))
			REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
				    AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
2108 2109 2110 2111
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
2112
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
2113

2114
		if (ath9k_hw_mci_is_enabled(ah))
2115
			udelay(30);
2116
	}
2117 2118 2119 2120

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
2121 2122
}

2123
static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
2124
{
S
Sujith 已提交
2125 2126
	u32 val;
	int i;
2127

2128 2129 2130 2131 2132 2133
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

2134 2135 2136 2137
	if ((REG_READ(ah, AR_RTC_STATUS) &
	     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
			return false;
S
Sujith 已提交
2138
		}
2139 2140 2141 2142 2143 2144 2145 2146 2147
		if (!AR_SREV_9300_20_OR_LATER(ah))
			ath9k_hw_init_pll(ah, NULL);
	}
	if (AR_SREV_9100(ah))
		REG_SET_BIT(ah, AR_RTC_RESET,
			    AR_RTC_RESET_EN);

	REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
		    AR_RTC_FORCE_WAKE_EN);
2148
	if (AR_SREV_9100(ah))
S
Sujith Manoharan 已提交
2149
		mdelay(10);
2150 2151
	else
		udelay(50);
2152

2153 2154 2155 2156 2157
	for (i = POWER_UP_TIME / 50; i > 0; i--) {
		val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
		if (val == AR_RTC_STATUS_ON)
			break;
		udelay(50);
S
Sujith 已提交
2158 2159
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
2160 2161 2162 2163 2164 2165
	}
	if (i == 0) {
		ath_err(ath9k_hw_common(ah),
			"Failed to wakeup in %uus\n",
			POWER_UP_TIME / 20);
		return false;
2166 2167
	}

2168 2169 2170
	if (ath9k_hw_mci_is_enabled(ah))
		ar9003_mci_set_power_awake(ah);

S
Sujith 已提交
2171
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2172

S
Sujith 已提交
2173
	return true;
2174 2175
}

2176
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2177
{
2178
	struct ath_common *common = ath9k_hw_common(ah);
2179
	int status = true;
S
Sujith 已提交
2180 2181 2182 2183 2184 2185 2186
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2187 2188 2189
	if (ah->power_mode == mode)
		return status;

2190
	ath_dbg(common, RESET, "%s -> %s\n",
J
Joe Perches 已提交
2191
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2192 2193 2194

	switch (mode) {
	case ATH9K_PM_AWAKE:
2195
		status = ath9k_hw_set_power_awake(ah);
S
Sujith 已提交
2196 2197
		break;
	case ATH9K_PM_FULL_SLEEP:
S
Sujith Manoharan 已提交
2198
		if (ath9k_hw_mci_is_enabled(ah))
2199
			ar9003_mci_set_full_sleep(ah);
2200

2201
		ath9k_set_power_sleep(ah);
2202
		ah->chip_fullsleep = true;
S
Sujith 已提交
2203 2204
		break;
	case ATH9K_PM_NETWORK_SLEEP:
2205
		ath9k_set_power_network_sleep(ah);
S
Sujith 已提交
2206
		break;
2207
	default:
2208
		ath_err(common, "Unknown power mode %u\n", mode);
2209 2210
		return false;
	}
2211
	ah->power_mode = mode;
S
Sujith 已提交
2212

2213 2214 2215 2216 2217
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
2218 2219 2220

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
2221

S
Sujith 已提交
2222
	return status;
2223
}
2224
EXPORT_SYMBOL(ath9k_hw_setpower);
2225

S
Sujith 已提交
2226 2227 2228 2229
/*******************/
/* Beacon Handling */
/*******************/

2230
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2231 2232 2233
{
	int flags = 0;

S
Sujith 已提交
2234 2235
	ENABLE_REGWRITE_BUFFER(ah);

2236
	switch (ah->opmode) {
2237
	case NL80211_IFTYPE_ADHOC:
2238 2239
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
2240
	case NL80211_IFTYPE_MESH_POINT:
2241
	case NL80211_IFTYPE_AP:
2242 2243 2244 2245 2246
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
2247 2248 2249
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
2250
	default:
2251 2252
		ath_dbg(ath9k_hw_common(ah), BEACON,
			"%s: unsupported opmode: %d\n", __func__, ah->opmode);
2253 2254
		return;
		break;
2255 2256
	}

2257 2258 2259
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2260

S
Sujith 已提交
2261 2262
	REGWRITE_BUFFER_FLUSH(ah);

2263 2264
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
2265
EXPORT_SYMBOL(ath9k_hw_beaconinit);
2266

2267
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
2268
				    const struct ath9k_beacon_state *bs)
2269 2270
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
2271
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2272
	struct ath_common *common = ath9k_hw_common(ah);
2273

S
Sujith 已提交
2274 2275
	ENABLE_REGWRITE_BUFFER(ah);

2276 2277 2278
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
	REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
2279

S
Sujith 已提交
2280 2281
	REGWRITE_BUFFER_FLUSH(ah);

2282 2283 2284
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

2285
	beaconintval = bs->bs_intval;
2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

2299 2300 2301 2302
	ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
2303

S
Sujith 已提交
2304 2305
	ENABLE_REGWRITE_BUFFER(ah);

2306 2307
	REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
	REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
2308

S
Sujith 已提交
2309 2310 2311
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
2312

S
Sujith 已提交
2313 2314 2315 2316
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2317

S
Sujith 已提交
2318 2319
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2320

2321 2322
	REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
	REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
2323

S
Sujith 已提交
2324 2325
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
2326 2327 2328
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2329

2330 2331
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2332
}
2333
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2334

S
Sujith 已提交
2335 2336 2337 2338
/*******************/
/* HW Capabilities */
/*******************/

2339 2340 2341 2342 2343 2344 2345 2346 2347
static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
{
	eeprom_chainmask &= chip_chainmask;
	if (eeprom_chainmask)
		return eeprom_chainmask;
	else
		return chip_chainmask;
}

Z
Zefir Kurtisi 已提交
2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364
/**
 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
 * @ah: the atheros hardware data structure
 *
 * We enable DFS support upstream on chipsets which have passed a series
 * of tests. The testing requirements are going to be documented. Desired
 * test requirements are documented at:
 *
 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
 *
 * Once a new chipset gets properly tested an individual commit can be used
 * to document the testing for DFS for that chipset.
 */
static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
{

	switch (ah->hw_version.macVersion) {
2365 2366
	/* for temporary testing DFS with 9280 */
	case AR_SREV_VERSION_9280:
Z
Zefir Kurtisi 已提交
2367 2368
	/* AR9580 will likely be our first target to get testing on */
	case AR_SREV_VERSION_9580:
2369
		return true;
Z
Zefir Kurtisi 已提交
2370 2371 2372 2373 2374
	default:
		return false;
	}
}

2375
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2376
{
2377
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2378
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2379
	struct ath_common *common = ath9k_hw_common(ah);
2380

2381
	u16 eeval;
2382
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
2383

S
Sujith 已提交
2384
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2385
	regulatory->current_rd = eeval;
2386

2387
	if (ah->opmode != NL80211_IFTYPE_AP &&
2388
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2389 2390 2391 2392 2393
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
2394 2395
		ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
			regulatory->current_rd);
S
Sujith 已提交
2396
	}
2397

S
Sujith 已提交
2398
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2399 2400 2401 2402 2403 2404

	if (eeval & AR5416_OPFLAGS_11A) {
		if (ah->disable_5ghz)
			ath_warn(common, "disabling 5GHz band\n");
		else
			pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
2405 2406
	}

2407 2408 2409 2410 2411 2412
	if (eeval & AR5416_OPFLAGS_11G) {
		if (ah->disable_2ghz)
			ath_warn(common, "disabling 2GHz band\n");
		else
			pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
	}
2413

2414 2415 2416 2417
	if ((pCap->hw_caps & (ATH9K_HW_CAP_2GHZ | ATH9K_HW_CAP_5GHZ)) == 0) {
		ath_err(common, "both bands are disabled\n");
		return -EINVAL;
	}
S
Sujith 已提交
2418

2419 2420 2421 2422
	if (AR_SREV_9485(ah) ||
	    AR_SREV_9285(ah) ||
	    AR_SREV_9330(ah) ||
	    AR_SREV_9565(ah))
2423
		pCap->chip_chainmask = 1;
2424
	else if (!AR_SREV_9280_20_OR_LATER(ah))
2425 2426 2427 2428 2429 2430
		pCap->chip_chainmask = 7;
	else if (!AR_SREV_9300_20_OR_LATER(ah) ||
		 AR_SREV_9340(ah) ||
		 AR_SREV_9462(ah) ||
		 AR_SREV_9531(ah))
		pCap->chip_chainmask = 3;
2431
	else
2432
		pCap->chip_chainmask = 7;
2433

S
Sujith 已提交
2434
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2435 2436 2437 2438
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2439
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2440 2441 2442
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2443
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
2444 2445
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
2446
	else
2447
		/* Use rx_chainmask from EEPROM. */
2448
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2449

2450 2451
	pCap->tx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->tx_chainmask);
	pCap->rx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->rx_chainmask);
2452 2453
	ah->txchainmask = pCap->tx_chainmask;
	ah->rxchainmask = pCap->rx_chainmask;
2454

2455
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2456

2457 2458 2459 2460
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

2461 2462
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

2463
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
S
Sujith 已提交
2464 2465 2466
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2467

2468 2469
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
2470 2471
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
2472 2473 2474 2475
	else if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->num_gpio_pins = AR9300_NUM_GPIO;
	else if (AR_SREV_9287_11_OR_LATER(ah))
		pCap->num_gpio_pins = AR9287_NUM_GPIO;
2476
	else if (AR_SREV_9285_12_OR_LATER(ah))
2477
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
2478
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
2479 2480 2481
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2482

2483
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
S
Sujith 已提交
2484
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
2485
	else
S
Sujith 已提交
2486
		pCap->rts_aggr_limit = (8 * 1024);
2487

J
Johannes Berg 已提交
2488
#ifdef CONFIG_ATH9K_RFKILL
2489 2490 2491 2492 2493 2494
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2495 2496

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2497
	}
S
Sujith 已提交
2498
#endif
2499
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
2500 2501 2502
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2503

2504
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2505 2506 2507
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2508

2509
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2510
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
M
Miaoqing Pan 已提交
2511 2512
		if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) &&
		    !AR_SREV_9561(ah) && !AR_SREV_9565(ah))
2513 2514
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

2515 2516 2517
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2518
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2519
		pCap->txs_len = sizeof(struct ar9003_txs);
2520 2521
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2522
		if (AR_SREV_9280_20(ah))
2523
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2524
	}
2525

2526 2527 2528
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

M
Miaoqing Pan 已提交
2529 2530 2531
	if (AR_SREV_9561(ah))
		ah->ent_mode = 0x3BDA000;
	else if (AR_SREV_9300_20_OR_LATER(ah))
2532 2533
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

2534
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
2535 2536
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2537
	if (AR_SREV_9285(ah)) {
2538 2539 2540
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2541
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
2542
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2543 2544
				ath_info(common, "Enable LNA combining\n");
			}
2545
		}
2546 2547
	}

2548 2549 2550 2551 2552
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}

2553
	if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
2554
		ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2555
		if ((ant_div_ctl1 >> 0x6) == 0x3) {
2556
			pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2557 2558
			ath_info(common, "Enable LNA combining\n");
		}
2559
	}
2560

Z
Zefir Kurtisi 已提交
2561 2562 2563
	if (ath9k_hw_dfs_tested(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_DFS;

2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2576
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2577 2578 2579
		if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
			pCap->hw_caps |= ATH9K_HW_CAP_MCI;

2580
		if (AR_SREV_9462_20_OR_LATER(ah))
2581 2582 2583
			pCap->hw_caps |= ATH9K_HW_CAP_RTT;
	}

S
Sujith Manoharan 已提交
2584 2585 2586 2587
	if (AR_SREV_9300_20_OR_LATER(ah) &&
	    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;

2588 2589 2590 2591 2592 2593 2594
#ifdef CONFIG_ATH9K_WOW
	if (AR_SREV_9462_20_OR_LATER(ah) || AR_SREV_9565_11_OR_LATER(ah))
		ah->wow.max_patterns = MAX_NUM_PATTERN;
	else
		ah->wow.max_patterns = MAX_NUM_PATTERN_LEGACY;
#endif

2595
	return 0;
2596 2597
}

S
Sujith 已提交
2598 2599 2600
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2601

2602
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2603 2604 2605 2606
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2607

S
Sujith 已提交
2608 2609 2610 2611 2612 2613
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2614

S
Sujith 已提交
2615
	gpio_shift = (gpio % 6) * 5;
2616

S
Sujith 已提交
2617 2618 2619 2620
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2621
	} else {
S
Sujith 已提交
2622 2623 2624 2625 2626
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2627 2628 2629
	}
}

2630
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2631
{
S
Sujith 已提交
2632
	u32 gpio_shift;
2633

2634
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2635

S
Sujith 已提交
2636 2637 2638 2639 2640 2641 2642
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2643

S
Sujith 已提交
2644
	gpio_shift = gpio << 1;
S
Sujith 已提交
2645 2646 2647 2648
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2649
}
2650
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2651

2652
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2653
{
2654 2655 2656
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2657
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2658
		return 0xffffffff;
2659

S
Sujith 已提交
2660 2661 2662 2663 2664
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2665 2666
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2667
	else if (AR_SREV_9271(ah))
2668
		return MS_REG_READ(AR9271, gpio) != 0;
2669
	else if (AR_SREV_9287_11_OR_LATER(ah))
2670
		return MS_REG_READ(AR9287, gpio) != 0;
2671
	else if (AR_SREV_9285_12_OR_LATER(ah))
2672
		return MS_REG_READ(AR9285, gpio) != 0;
2673
	else if (AR_SREV_9280_20_OR_LATER(ah))
2674 2675 2676
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2677
}
2678
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2679

2680
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2681
			 u32 ah_signal_type)
2682
{
S
Sujith 已提交
2683
	u32 gpio_shift;
2684

S
Sujith 已提交
2685 2686 2687 2688 2689 2690 2691
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2692

S
Sujith 已提交
2693
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2694 2695 2696 2697 2698
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2699
}
2700
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2701

2702
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2703
{
S
Sujith 已提交
2704 2705 2706 2707 2708 2709 2710
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2711 2712 2713
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2714 2715
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2716
}
2717
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2718

2719
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2720
{
S
Sujith 已提交
2721
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2722
}
2723
EXPORT_SYMBOL(ath9k_hw_setantenna);
2724

S
Sujith 已提交
2725 2726 2727 2728
/*********************/
/* General Operation */
/*********************/

2729
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2730
{
S
Sujith 已提交
2731 2732
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2733

S
Sujith 已提交
2734 2735 2736 2737
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2738

S
Sujith 已提交
2739
	return bits;
2740
}
2741
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2742

2743
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2744
{
S
Sujith 已提交
2745
	u32 phybits;
2746

S
Sujith 已提交
2747 2748
	ENABLE_REGWRITE_BUFFER(ah);

2749
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
2750 2751
		bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;

S
Sujith 已提交
2752 2753
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2754 2755 2756 2757 2758 2759
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2760

S
Sujith 已提交
2761
	if (phybits)
2762
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2763
	else
2764
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2765 2766

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2767
}
2768
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2769

2770
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2771
{
2772 2773 2774
	if (ath9k_hw_mci_is_enabled(ah))
		ar9003_mci_bt_gain_ctrl(ah);

2775 2776 2777 2778
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
2779
	ah->htc_reset_init = true;
2780
	return true;
S
Sujith 已提交
2781
}
2782
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2783

2784
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2785
{
2786
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2787
		return false;
2788

2789 2790 2791 2792 2793
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2794
}
2795
EXPORT_SYMBOL(ath9k_hw_disable);
2796

2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808
static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
{
	enum eeprom_param gain_param;

	if (IS_CHAN_2GHZ(chan))
		gain_param = EEP_ANTENNA_GAIN_2G;
	else
		gain_param = EEP_ANTENNA_GAIN_5G;

	return ah->eep_ops->get_eeprom(ah, gain_param);
}

2809 2810
void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
			    bool test)
2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830
{
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
	struct ieee80211_channel *channel;
	int chan_pwr, new_pwr, max_gain;
	int ant_gain, ant_reduction = 0;

	if (!chan)
		return;

	channel = chan->chan;
	chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
	new_pwr = min_t(int, chan_pwr, reg->power_limit);
	max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;

	ant_gain = get_antenna_gain(ah, chan);
	if (ant_gain > max_gain)
		ant_reduction = ant_gain - max_gain;

	ah->eep_ops->set_txpower(ah, chan,
				 ath9k_regd_get_ctl(reg, chan),
2831
				 ant_reduction, new_pwr, test);
2832 2833
}

2834
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2835
{
2836
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2837
	struct ath9k_channel *chan = ah->curchan;
2838
	struct ieee80211_channel *channel = chan->chan;
2839

D
Dan Carpenter 已提交
2840
	reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
2841
	if (test)
2842
		channel->max_power = MAX_RATE_POWER / 2;
2843

2844
	ath9k_hw_apply_txpower(ah, chan, test);
2845

2846 2847
	if (test)
		channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
2848
}
2849
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2850

2851
void ath9k_hw_setopmode(struct ath_hw *ah)
2852
{
2853
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2854
}
2855
EXPORT_SYMBOL(ath9k_hw_setopmode);
2856

2857
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2858
{
S
Sujith 已提交
2859 2860
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2861
}
2862
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2863

2864
void ath9k_hw_write_associd(struct ath_hw *ah)
2865
{
2866 2867 2868 2869 2870
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2871
}
2872
EXPORT_SYMBOL(ath9k_hw_write_associd);
2873

2874 2875
#define ATH9K_MAX_TSF_READ 10

2876
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2877
{
2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2889

2890
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2891

2892
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2893
}
2894
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2895

2896
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2897 2898
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2899
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2900
}
2901
EXPORT_SYMBOL(ath9k_hw_settsf64);
2902

2903
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2904
{
2905 2906
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2907
		ath_dbg(ath9k_hw_common(ah), RESET,
J
Joe Perches 已提交
2908
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2909

S
Sujith 已提交
2910 2911
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2912
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2913

2914
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
S
Sujith 已提交
2915
{
2916
	if (set)
2917
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2918
	else
2919
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2920
}
2921
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2922

2923
void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
S
Sujith 已提交
2924 2925 2926
{
	u32 macmode;

2927
	if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2928 2929 2930
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2931

S
Sujith 已提交
2932
	REG_WRITE(ah, AR_2040_MODE, macmode);
2933
}
2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

2966
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2967 2968 2969
{
	return REG_READ(ah, AR_TSF_L32);
}
2970
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2971

2972 2973 2974 2975 2976 2977 2978 2979 2980 2981
void ath9k_hw_gen_timer_start_tsf2(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if (timer_table->tsf2_enabled) {
		REG_SET_BIT(ah, AR_DIRECT_CONNECT, AR_DC_AP_STA_EN);
		REG_SET_BIT(ah, AR_RESET_TSF, AR_RESET_TSF2_ONCE);
	}
}

2982 2983 2984 2985 2986 2987 2988 2989 2990
struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

2991
	if ((timer_index < AR_FIRST_NDP_TIMER) ||
2992 2993 2994 2995 2996
	    (timer_index >= ATH_MAX_GEN_TIMER))
		return NULL;

	if ((timer_index > AR_FIRST_NDP_TIMER) &&
	    !AR_SREV_9300_20_OR_LATER(ah))
2997 2998
		return NULL;

2999
	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
3000
	if (timer == NULL)
3001 3002 3003 3004 3005 3006 3007 3008 3009
		return NULL;

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

3010 3011 3012 3013 3014
	if ((timer_index > AR_FIRST_NDP_TIMER) && !timer_table->tsf2_enabled) {
		timer_table->tsf2_enabled = true;
		ath9k_hw_gen_timer_start_tsf2(ah);
	}

3015 3016
	return timer;
}
3017
EXPORT_SYMBOL(ath_gen_timer_alloc);
3018

3019 3020
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
3021
			      u32 timer_next,
3022
			      u32 timer_period)
3023 3024
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3025
	u32 mask = 0;
3026

3027
	timer_table->timer_mask |= BIT(timer->index);
3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

3039
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3040
		/*
3041
		 * Starting from AR9462, each generic timer can select which tsf
3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052
		 * to use. But we still follow the old rule, 0 - 7 use tsf and
		 * 8 - 15  use tsf2.
		 */
		if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
		else
			REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
	}

3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065
	if (timer->trigger)
		mask |= SM(AR_GENTMR_BIT(timer->index),
			   AR_IMR_S5_GENTIMER_TRIG);
	if (timer->overflow)
		mask |= SM(AR_GENTMR_BIT(timer->index),
			   AR_IMR_S5_GENTIMER_THRESH);

	REG_SET_BIT(ah, AR_IMR_S5, mask);

	if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
		ah->imask |= ATH9K_INT_GENTIMER;
		ath9k_hw_set_interrupts(ah);
	}
3066
}
3067
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
3068

3069
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
3070 3071 3072 3073 3074 3075 3076
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

3077 3078 3079 3080 3081 3082 3083 3084 3085 3086
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
		/*
		 * Need to switch back to TSF if it was using TSF2.
		 */
		if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				    (1 << timer->index));
		}
	}

3087 3088 3089 3090 3091
	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

3092 3093 3094 3095 3096 3097
	timer_table->timer_mask &= ~BIT(timer->index);

	if (timer_table->timer_mask == 0) {
		ah->imask &= ~ATH9K_INT_GENTIMER;
		ath9k_hw_set_interrupts(ah);
	}
3098
}
3099
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
3100 3101 3102 3103 3104 3105 3106 3107 3108

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
3109
EXPORT_SYMBOL(ath_gen_timer_free);
3110 3111 3112 3113 3114 3115 3116 3117

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
3118 3119
	unsigned long trigger_mask, thresh_mask;
	unsigned int index;
3120 3121 3122 3123

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
3124 3125
	trigger_mask &= timer_table->timer_mask;
	thresh_mask &= timer_table->timer_mask;
3126

3127
	for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
3128
		timer = timer_table->timers[index];
3129 3130 3131 3132
		if (!timer)
		    continue;
		if (!timer->overflow)
		    continue;
3133 3134

		trigger_mask &= ~BIT(index);
3135 3136 3137
		timer->overflow(timer->arg);
	}

3138
	for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
3139
		timer = timer_table->timers[index];
3140 3141 3142 3143
		if (!timer)
		    continue;
		if (!timer->trigger)
		    continue;
3144 3145 3146
		timer->trigger(timer->arg);
	}
}
3147
EXPORT_SYMBOL(ath_gen_timer_isr);
3148

3149 3150 3151 3152
/********/
/* HTC  */
/********/

3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3165 3166
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3167
	{ AR_SREV_VERSION_9300,         "9300" },
3168
	{ AR_SREV_VERSION_9330,         "9330" },
3169
	{ AR_SREV_VERSION_9340,		"9340" },
3170
	{ AR_SREV_VERSION_9485,         "9485" },
3171
	{ AR_SREV_VERSION_9462,         "9462" },
3172
	{ AR_SREV_VERSION_9550,         "9550" },
3173
	{ AR_SREV_VERSION_9565,         "9565" },
3174
	{ AR_SREV_VERSION_9531,         "9531" },
3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3192
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3209
static const char *ath9k_hw_rf_name(u16 rf_version)
3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3221 3222 3223 3224 3225 3226

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
3227
	if (AR_SREV_9280_20_OR_LATER(ah)) {
3228 3229 3230 3231
		used = scnprintf(hw_name, len,
				 "Atheros AR%s Rev:%x",
				 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
				 ah->hw_version.macRev);
3232 3233
	}
	else {
3234 3235 3236 3237 3238 3239 3240
		used = scnprintf(hw_name, len,
				 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
				 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
				 ah->hw_version.macRev,
				 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
						  & AR_RADIO_SREV_MAJOR)),
				 ah->hw_version.phyRev);
3241 3242 3243 3244 3245
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);