intel_ringbuffer.c 74.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52
bool
intel_ring_initialized(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (!dev)
		return false;

	if (i915.enable_execlists) {
		struct intel_context *dctx = ring->default_context;
		struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;

		return ringbuf->obj;
	} else
		return ring->buffer && ring->buffer->obj;
}

53
int __intel_ring_space(int head, int tail, int size)
54
{
55
	int space = head - (tail + I915_RING_FREE_SPACE);
56
	if (space < 0)
57
		space += size;
58 59 60
	return space;
}

61
int intel_ring_space(struct intel_ringbuffer *ringbuf)
62
{
63 64
	return __intel_ring_space(ringbuf->head & HEAD_ADDR,
				  ringbuf->tail, ringbuf->size);
65 66
}

67
bool intel_ring_stopped(struct intel_engine_cs *ring)
68 69
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
70 71
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
72

73
void __intel_ring_advance(struct intel_engine_cs *ring)
74
{
75 76
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
77
	if (intel_ring_stopped(ring))
78
		return;
79
	ring->write_tail(ring, ringbuf->tail);
80 81
}

82
static int
83
gen2_render_ring_flush(struct intel_engine_cs *ring,
84 85 86 87 88 89 90
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
91
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
109
gen4_render_ring_flush(struct intel_engine_cs *ring,
110 111
		       u32	invalidate_domains,
		       u32	flush_domains)
112
{
113
	struct drm_device *dev = ring->dev;
114
	u32 cmd;
115
	int ret;
116

117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
146
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
147 148 149
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
150

151 152 153
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
154

155 156 157
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
158

159 160 161
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
162 163

	return 0;
164 165
}

166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
204
intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
205
{
206
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
239
gen6_render_ring_flush(struct intel_engine_cs *ring,
240 241 242
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
243
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
244 245
	int ret;

246 247 248 249 250
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

251 252 253 254
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
255 256 257 258 259 260 261
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
262
		flags |= PIPE_CONTROL_CS_STALL;
263 264 265 266 267 268 269 270 271 272 273
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
274
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
275
	}
276

277
	ret = intel_ring_begin(ring, 4);
278 279 280
	if (ret)
		return ret;

281
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
282 283
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
284
	intel_ring_emit(ring, 0);
285 286 287 288 289
	intel_ring_advance(ring);

	return 0;
}

290
static int
291
gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

309
static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
R
Rodrigo Vivi 已提交
310 311 312 313 314 315
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

316
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
317 318 319 320 321 322
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
323 324 325
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
326 327 328 329 330 331
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

332
static int
333
gen7_render_ring_flush(struct intel_engine_cs *ring,
334 335 336
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
337
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
338 339
	int ret;

340 341 342 343 344 345 346 347 348 349
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
369
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
370 371 372 373 374

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
375 376 377 378 379 380 381 382
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
383
	intel_ring_emit(ring, scratch_addr);
384 385 386
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

387
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
388 389
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

390 391 392
	return 0;
}

393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
static int
gen8_emit_pipe_control(struct intel_engine_cs *ring,
		       u32 flags, u32 scratch_addr)
{
	int ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

B
Ben Widawsky 已提交
414
static int
415
gen8_render_ring_flush(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
416 417 418
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
419
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
420
	int ret;
B
Ben Widawsky 已提交
421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
437 438 439 440 441 442 443 444

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
		ret = gen8_emit_pipe_control(ring,
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
445 446
	}

R
Rodrigo Vivi 已提交
447 448 449 450 451 452 453 454
	ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
	if (ret)
		return ret;

	if (!invalidate_domains && flush_domains)
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

	return 0;
B
Ben Widawsky 已提交
455 456
}

457
static void ring_write_tail(struct intel_engine_cs *ring,
458
			    u32 value)
459
{
460
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
461
	I915_WRITE_TAIL(ring, value);
462 463
}

464
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
465
{
466
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
467
	u64 acthd;
468

469 470 471 472 473 474 475 476 477
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
478 479
}

480
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
481 482 483 484 485 486 487 488 489 490
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

491
static bool stop_ring(struct intel_engine_cs *ring)
492
{
493
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
494

495 496
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
497 498
		if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
499 500 501 502 503 504
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
			if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
				return false;
505 506
		}
	}
507

508
	I915_WRITE_CTL(ring, 0);
509
	I915_WRITE_HEAD(ring, 0);
510
	ring->write_tail(ring, 0);
511

512 513 514 515
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
516

517 518
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
519

520
static int init_ring_common(struct intel_engine_cs *ring)
521 522 523
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
524 525
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
526 527 528 529 530 531
	int ret = 0;

	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
532 533 534 535 536 537 538
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
539

540
		if (!stop_ring(ring)) {
541 542 543 544 545 546 547
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
548 549
			ret = -EIO;
			goto out;
550
		}
551 552
	}

553 554 555 556 557
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

558 559 560
	/* Enforce ordering by reading HEAD register back */
	I915_READ_HEAD(ring);

561 562 563 564
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
565
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
566
	I915_WRITE_CTL(ring,
567
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
568
			| RING_VALID);
569 570

	/* If the head is still not zero, the ring is dead */
571
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
572
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
573
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
574
		DRM_ERROR("%s initialization failed "
575 576 577 578 579
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
580 581
		ret = -EIO;
		goto out;
582 583
	}

584 585
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
586
	else {
587 588
		ringbuf->head = I915_READ_HEAD(ring);
		ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
589
		ringbuf->space = intel_ring_space(ringbuf);
590
		ringbuf->last_retired_head = -1;
591
	}
592

593 594
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

595
out:
596
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
597 598

	return ret;
599 600
}

601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
void
intel_fini_pipe_control(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (ring->scratch.obj == NULL)
		return;

	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
	}

	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
}

int
intel_init_pipe_control(struct intel_engine_cs *ring)
620 621 622
{
	int ret;

623
	if (ring->scratch.obj)
624 625
		return 0;

626 627
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
628 629 630 631
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
632

633 634 635
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
636

637
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
638 639 640
	if (ret)
		goto err_unref;

641 642 643
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
644
		ret = -ENOMEM;
645
		goto err_unpin;
646
	}
647

648
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
649
			 ring->name, ring->scratch.gtt_offset);
650 651 652
	return 0;

err_unpin:
B
Ben Widawsky 已提交
653
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
654
err_unref:
655
	drm_gem_object_unreference(&ring->scratch.obj->base);
656 657 658 659
err:
	return ret;
}

660 661 662
static inline void intel_ring_emit_wa(struct intel_engine_cs *ring,
				       u32 addr, u32 value)
{
663 664 665
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

666
	if (WARN_ON(dev_priv->num_wa_regs >= I915_MAX_WA_REGS))
667 668
		return;

669 670 671
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, addr);
	intel_ring_emit(ring, value);
672 673 674 675 676 677 678 679 680 681

	dev_priv->intel_wa_regs[dev_priv->num_wa_regs].addr = addr;
	dev_priv->intel_wa_regs[dev_priv->num_wa_regs].mask = (value) & 0xFFFF;
	/* value is updated with the status of remaining bits of this
	 * register when it is read from debugfs file
	 */
	dev_priv->intel_wa_regs[dev_priv->num_wa_regs].value = value;
	dev_priv->num_wa_regs++;

	return;
682 683
}

684
static int bdw_init_workarounds(struct intel_engine_cs *ring)
685 686
{
	int ret;
687 688
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
689 690 691 692 693 694

	/*
	 * workarounds applied in this fn are part of register state context,
	 * they need to be re-initialized followed by gpu reset, suspend/resume,
	 * module reload.
	 */
695 696
	dev_priv->num_wa_regs = 0;
	memset(dev_priv->intel_wa_regs, 0, sizeof(dev_priv->intel_wa_regs));
697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754

	/*
	 * update the number of dwords required based on the
	 * actual number of workarounds applied
	 */
	ret = intel_ring_begin(ring, 24);
	if (ret)
		return ret;

	/* WaDisablePartialInstShootdown:bdw */
	/* WaDisableThreadStallDopClockGating:bdw */
	/* FIXME: Unclear whether we really need this on production bdw. */
	intel_ring_emit_wa(ring, GEN8_ROW_CHICKEN,
			   _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE
					     | STALL_DOP_GATING_DISABLE));

	/* WaDisableDopClockGating:bdw May not be needed for production */
	intel_ring_emit_wa(ring, GEN7_ROW_CHICKEN2,
			   _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));

	/*
	 * This GEN8_CENTROID_PIXEL_OPT_DIS W/A is only needed for
	 * pre-production hardware
	 */
	intel_ring_emit_wa(ring, HALF_SLICE_CHICKEN3,
			   _MASKED_BIT_ENABLE(GEN8_CENTROID_PIXEL_OPT_DIS
					      | GEN8_SAMPLER_POWER_BYPASS_DIS));

	intel_ring_emit_wa(ring, GEN7_HALF_SLICE_CHICKEN1,
			   _MASKED_BIT_ENABLE(GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE));

	intel_ring_emit_wa(ring, COMMON_SLICE_CHICKEN2,
			   _MASKED_BIT_ENABLE(GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE));

	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
	intel_ring_emit_wa(ring, HDC_CHICKEN0,
			   _MASKED_BIT_ENABLE(HDC_FORCE_NON_COHERENT));

	/* Wa4x4STCOptimizationDisable:bdw */
	intel_ring_emit_wa(ring, CACHE_MODE_1,
			   _MASKED_BIT_ENABLE(GEN8_4x4_STC_OPTIMIZATION_DISABLE));

	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
	intel_ring_emit_wa(ring, GEN7_GT_MODE,
			   GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);

	intel_ring_advance(ring);

755 756 757
	DRM_DEBUG_DRIVER("Number of Workarounds applied: %d\n",
			 dev_priv->num_wa_regs);

758 759 760
	return 0;
}

761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799
static int chv_init_workarounds(struct intel_engine_cs *ring)
{
	int ret;
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/*
	 * workarounds applied in this fn are part of register state context,
	 * they need to be re-initialized followed by gpu reset, suspend/resume,
	 * module reload.
	 */
	dev_priv->num_wa_regs = 0;
	memset(dev_priv->intel_wa_regs, 0, sizeof(dev_priv->intel_wa_regs));

	ret = intel_ring_begin(ring, 12);
	if (ret)
		return ret;

	/* WaDisablePartialInstShootdown:chv */
	intel_ring_emit_wa(ring, GEN8_ROW_CHICKEN,
			   _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE));

	/* WaDisableThreadStallDopClockGating:chv */
	intel_ring_emit_wa(ring, GEN8_ROW_CHICKEN,
			   _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE));

	/* WaDisableDopClockGating:chv (pre-production hw) */
	intel_ring_emit_wa(ring, GEN7_ROW_CHICKEN2,
			   _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));

	/* WaDisableSamplerPowerBypass:chv (pre-production hw) */
	intel_ring_emit_wa(ring, HALF_SLICE_CHICKEN3,
			   _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));

	intel_ring_advance(ring);

	return 0;
}

800
static int init_render_ring(struct intel_engine_cs *ring)
801
{
802
	struct drm_device *dev = ring->dev;
803
	struct drm_i915_private *dev_priv = dev->dev_private;
804
	int ret = init_ring_common(ring);
805 806
	if (ret)
		return ret;
807

808 809
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
810
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
811 812 813 814

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
815
	 *
816
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
817 818 819 820
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

821
	/* Required for the hardware to program scanline values for waiting */
822
	/* WaEnableFlushTlbInvalidationMode:snb */
823 824
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
825
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
826

827
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
828 829
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
830
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
831
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
832

833
	if (INTEL_INFO(dev)->gen >= 5) {
834
		ret = intel_init_pipe_control(ring);
835 836 837 838
		if (ret)
			return ret;
	}

839
	if (IS_GEN6(dev)) {
840 841 842 843 844 845
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
846
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
847 848
	}

849 850
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
851

852
	if (HAS_L3_DPF(dev))
853
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
854

855 856 857
	return ret;
}

858
static void render_ring_cleanup(struct intel_engine_cs *ring)
859
{
860
	struct drm_device *dev = ring->dev;
861 862 863 864 865 866 867
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
868

869
	intel_fini_pipe_control(ring);
870 871
}

872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945
static int gen8_rcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
		intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

static int gen8_xcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
		intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

946
static int gen6_signal(struct intel_engine_cs *signaller,
947
		       unsigned int num_dwords)
948
{
949 950
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
951
	struct intel_engine_cs *useless;
952
	int i, ret, num_rings;
953

954 955 956 957
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
958 959 960 961 962

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

963 964 965 966 967 968 969 970
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
			intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		}
	}
971

972 973 974 975
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

976
	return 0;
977 978
}

979 980 981 982 983 984 985 986 987
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
988
static int
989
gen6_add_request(struct intel_engine_cs *ring)
990
{
991
	int ret;
992

B
Ben Widawsky 已提交
993 994 995 996 997
	if (ring->semaphore.signal)
		ret = ring->semaphore.signal(ring, 4);
	else
		ret = intel_ring_begin(ring, 4);

998 999 1000 1001 1002
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1003
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1004
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1005
	__intel_ring_advance(ring);
1006 1007 1008 1009

	return 0;
}

1010 1011 1012 1013 1014 1015 1016
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

1017 1018 1019 1020 1021 1022 1023
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038

static int
gen8_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

	ret = intel_ring_begin(waiter, 4);
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
B
Ben Widawsky 已提交
1039
				MI_SEMAPHORE_POLL |
1040 1041 1042 1043 1044 1045 1046 1047 1048 1049
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

1050
static int
1051 1052
gen6_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
1053
	       u32 seqno)
1054
{
1055 1056 1057
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
1058 1059
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
1060

1061 1062 1063 1064 1065 1066
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

1067
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1068

1069
	ret = intel_ring_begin(waiter, 4);
1070 1071 1072
	if (ret)
		return ret;

1073 1074
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
1075
		intel_ring_emit(waiter, dw1 | wait_mbox);
1076 1077 1078 1079 1080 1081 1082 1083 1084
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
1085
	intel_ring_advance(waiter);
1086 1087 1088 1089

	return 0;
}

1090 1091
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
1092 1093
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
1094 1095 1096 1097 1098 1099
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
1100
pc_render_add_request(struct intel_engine_cs *ring)
1101
{
1102
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

1117
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1118 1119
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
1120
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1121
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1122 1123
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1124
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
1125
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1126
	scratch_addr += 2 * CACHELINE_BYTES;
1127
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1128
	scratch_addr += 2 * CACHELINE_BYTES;
1129
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1130
	scratch_addr += 2 * CACHELINE_BYTES;
1131
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1132
	scratch_addr += 2 * CACHELINE_BYTES;
1133
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1134

1135
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1136 1137
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
1138
			PIPE_CONTROL_NOTIFY);
1139
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1140
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1141
	intel_ring_emit(ring, 0);
1142
	__intel_ring_advance(ring);
1143 1144 1145 1146

	return 0;
}

1147
static u32
1148
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1149 1150 1151 1152
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
1153 1154 1155 1156 1157
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

1158 1159 1160
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

1161
static u32
1162
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1163
{
1164 1165 1166
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
1167
static void
1168
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1169 1170 1171 1172
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

1173
static u32
1174
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1175
{
1176
	return ring->scratch.cpu_page[0];
1177 1178
}

M
Mika Kuoppala 已提交
1179
static void
1180
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1181
{
1182
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1183 1184
}

1185
static bool
1186
gen5_ring_get_irq(struct intel_engine_cs *ring)
1187 1188
{
	struct drm_device *dev = ring->dev;
1189
	struct drm_i915_private *dev_priv = dev->dev_private;
1190
	unsigned long flags;
1191 1192 1193 1194

	if (!dev->irq_enabled)
		return false;

1195
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1196
	if (ring->irq_refcount++ == 0)
1197
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1198
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1199 1200 1201 1202 1203

	return true;
}

static void
1204
gen5_ring_put_irq(struct intel_engine_cs *ring)
1205 1206
{
	struct drm_device *dev = ring->dev;
1207
	struct drm_i915_private *dev_priv = dev->dev_private;
1208
	unsigned long flags;
1209

1210
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1211
	if (--ring->irq_refcount == 0)
1212
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1213
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1214 1215
}

1216
static bool
1217
i9xx_ring_get_irq(struct intel_engine_cs *ring)
1218
{
1219
	struct drm_device *dev = ring->dev;
1220
	struct drm_i915_private *dev_priv = dev->dev_private;
1221
	unsigned long flags;
1222

1223 1224 1225
	if (!dev->irq_enabled)
		return false;

1226
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1227
	if (ring->irq_refcount++ == 0) {
1228 1229 1230 1231
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1232
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1233 1234

	return true;
1235 1236
}

1237
static void
1238
i9xx_ring_put_irq(struct intel_engine_cs *ring)
1239
{
1240
	struct drm_device *dev = ring->dev;
1241
	struct drm_i915_private *dev_priv = dev->dev_private;
1242
	unsigned long flags;
1243

1244
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1245
	if (--ring->irq_refcount == 0) {
1246 1247 1248 1249
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1250
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1251 1252
}

C
Chris Wilson 已提交
1253
static bool
1254
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1255 1256
{
	struct drm_device *dev = ring->dev;
1257
	struct drm_i915_private *dev_priv = dev->dev_private;
1258
	unsigned long flags;
C
Chris Wilson 已提交
1259 1260 1261 1262

	if (!dev->irq_enabled)
		return false;

1263
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1264
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
1265 1266 1267 1268
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1269
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1270 1271 1272 1273 1274

	return true;
}

static void
1275
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1276 1277
{
	struct drm_device *dev = ring->dev;
1278
	struct drm_i915_private *dev_priv = dev->dev_private;
1279
	unsigned long flags;
C
Chris Wilson 已提交
1280

1281
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1282
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
1283 1284 1285 1286
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1287
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1288 1289
}

1290
void intel_ring_setup_status_page(struct intel_engine_cs *ring)
1291
{
1292
	struct drm_device *dev = ring->dev;
1293
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1294 1295 1296 1297 1298 1299 1300
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
1301
		case RCS:
1302 1303
			mmio = RENDER_HWS_PGA_GEN7;
			break;
1304
		case BCS:
1305 1306
			mmio = BLT_HWS_PGA_GEN7;
			break;
1307 1308 1309 1310 1311
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
1312
		case VCS:
1313 1314
			mmio = BSD_HWS_PGA_GEN7;
			break;
1315
		case VECS:
B
Ben Widawsky 已提交
1316 1317
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
1318 1319 1320 1321
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
1322
		/* XXX: gen8 returns to sanity */
1323 1324 1325
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

1326 1327
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
1328

1329 1330 1331 1332 1333 1334 1335 1336
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1337
		u32 reg = RING_INSTPM(ring->mmio_base);
1338 1339 1340 1341

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1342 1343 1344 1345 1346 1347 1348 1349
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1350 1351
}

1352
static int
1353
bsd_ring_flush(struct intel_engine_cs *ring,
1354 1355
	       u32     invalidate_domains,
	       u32     flush_domains)
1356
{
1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1367 1368
}

1369
static int
1370
i9xx_add_request(struct intel_engine_cs *ring)
1371
{
1372 1373 1374 1375 1376
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1377

1378 1379
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1380
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1381
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1382
	__intel_ring_advance(ring);
1383

1384
	return 0;
1385 1386
}

1387
static bool
1388
gen6_ring_get_irq(struct intel_engine_cs *ring)
1389 1390
{
	struct drm_device *dev = ring->dev;
1391
	struct drm_i915_private *dev_priv = dev->dev_private;
1392
	unsigned long flags;
1393 1394 1395 1396

	if (!dev->irq_enabled)
	       return false;

1397
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1398
	if (ring->irq_refcount++ == 0) {
1399
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1400 1401
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1402
					 GT_PARITY_ERROR(dev)));
1403 1404
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1405
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1406
	}
1407
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1408 1409 1410 1411 1412

	return true;
}

static void
1413
gen6_ring_put_irq(struct intel_engine_cs *ring)
1414 1415
{
	struct drm_device *dev = ring->dev;
1416
	struct drm_i915_private *dev_priv = dev->dev_private;
1417
	unsigned long flags;
1418

1419
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1420
	if (--ring->irq_refcount == 0) {
1421
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1422
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1423 1424
		else
			I915_WRITE_IMR(ring, ~0);
1425
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1426
	}
1427
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1428 1429
}

B
Ben Widawsky 已提交
1430
static bool
1431
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1432 1433 1434 1435 1436 1437 1438 1439
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

1440
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1441
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1442
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1443
		gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1444
	}
1445
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1446 1447 1448 1449 1450

	return true;
}

static void
1451
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1452 1453 1454 1455 1456 1457 1458 1459
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

1460
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1461
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1462
		I915_WRITE_IMR(ring, ~0);
1463
		gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1464
	}
1465
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1466 1467
}

1468
static bool
1469
gen8_ring_get_irq(struct intel_engine_cs *ring)
1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1495
gen8_ring_put_irq(struct intel_engine_cs *ring)
1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1514
static int
1515
i965_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1516
			 u64 offset, u32 length,
1517
			 unsigned flags)
1518
{
1519
	int ret;
1520

1521 1522 1523 1524
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1525
	intel_ring_emit(ring,
1526 1527
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1528
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1529
	intel_ring_emit(ring, offset);
1530 1531
	intel_ring_advance(ring);

1532 1533 1534
	return 0;
}

1535 1536
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1537
static int
1538
i830_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1539
				u64 offset, u32 len,
1540
				unsigned flags)
1541
{
1542
	int ret;
1543

1544 1545 1546 1547
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1548

1549 1550 1551 1552 1553 1554
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
1555
		u32 cs_offset = ring->scratch.gtt_offset;
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1584

1585 1586 1587 1588
	return 0;
}

static int
1589
i915_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1590
			 u64 offset, u32 len,
1591
			 unsigned flags)
1592 1593 1594 1595 1596 1597 1598
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1599
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1600
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1601
	intel_ring_advance(ring);
1602 1603 1604 1605

	return 0;
}

1606
static void cleanup_status_page(struct intel_engine_cs *ring)
1607
{
1608
	struct drm_i915_gem_object *obj;
1609

1610 1611
	obj = ring->status_page.obj;
	if (obj == NULL)
1612 1613
		return;

1614
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1615
	i915_gem_object_ggtt_unpin(obj);
1616
	drm_gem_object_unreference(&obj->base);
1617
	ring->status_page.obj = NULL;
1618 1619
}

1620
static int init_status_page(struct intel_engine_cs *ring)
1621
{
1622
	struct drm_i915_gem_object *obj;
1623

1624
	if ((obj = ring->status_page.obj) == NULL) {
1625
		unsigned flags;
1626
		int ret;
1627

1628 1629 1630 1631 1632
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1633

1634 1635 1636 1637
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
		flags = 0;
		if (!HAS_LLC(ring->dev))
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
1652 1653 1654 1655 1656 1657 1658 1659
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1660

1661
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1662
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1663
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1664

1665 1666
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1667 1668 1669 1670

	return 0;
}

1671
static int init_phys_status_page(struct intel_engine_cs *ring)
1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1688
void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1689 1690 1691 1692 1693 1694 1695 1696 1697 1698
{
	if (!ringbuf->obj)
		return;

	iounmap(ringbuf->virtual_start);
	i915_gem_object_ggtt_unpin(ringbuf->obj);
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

1699 1700
int intel_alloc_ringbuffer_obj(struct drm_device *dev,
			       struct intel_ringbuffer *ringbuf)
1701
{
1702
	struct drm_i915_private *dev_priv = to_i915(dev);
1703
	struct drm_i915_gem_object *obj;
1704 1705
	int ret;

1706
	if (ringbuf->obj)
1707
		return 0;
1708

1709 1710
	obj = NULL;
	if (!HAS_LLC(dev))
1711
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
1712
	if (obj == NULL)
1713
		obj = i915_gem_alloc_object(dev, ringbuf->size);
1714 1715
	if (obj == NULL)
		return -ENOMEM;
1716

1717 1718 1719
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

1720
	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1721 1722
	if (ret)
		goto err_unref;
1723

1724 1725 1726 1727
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1728
	ringbuf->virtual_start =
1729
		ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1730 1731
				ringbuf->size);
	if (ringbuf->virtual_start == NULL) {
1732
		ret = -EINVAL;
1733
		goto err_unpin;
1734 1735
	}

1736
	ringbuf->obj = obj;
1737 1738 1739 1740 1741 1742 1743 1744 1745 1746
	return 0;

err_unpin:
	i915_gem_object_ggtt_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
	return ret;
}

static int intel_init_ring_buffer(struct drm_device *dev,
1747
				  struct intel_engine_cs *ring)
1748
{
1749
	struct intel_ringbuffer *ringbuf = ring->buffer;
1750 1751
	int ret;

1752 1753 1754 1755 1756 1757 1758
	if (ringbuf == NULL) {
		ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
		if (!ringbuf)
			return -ENOMEM;
		ring->buffer = ringbuf;
	}

1759 1760 1761
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1762
	INIT_LIST_HEAD(&ring->execlist_queue);
1763
	ringbuf->size = 32 * PAGE_SIZE;
1764
	ringbuf->ring = ring;
1765
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
1766 1767 1768 1769 1770 1771

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
1772
			goto error;
1773 1774 1775 1776
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
1777
			goto error;
1778 1779
	}

1780
	ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1781 1782
	if (ret) {
		DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
1783
		goto error;
1784
	}
1785

1786 1787 1788 1789
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
1790
	ringbuf->effective_size = ringbuf->size;
1791
	if (IS_I830(dev) || IS_845G(dev))
1792
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
1793

1794 1795
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
1796 1797 1798 1799 1800 1801 1802
		goto error;

	ret = ring->init(ring);
	if (ret)
		goto error;

	return 0;
1803

1804 1805 1806 1807
error:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
1808 1809
}

1810
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
1811
{
1812
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
1813
	struct intel_ringbuffer *ringbuf = ring->buffer;
1814

1815
	if (!intel_ring_initialized(ring))
1816 1817
		return;

1818
	intel_stop_ring_buffer(ring);
1819
	WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
1820

1821
	intel_destroy_ringbuffer_obj(ringbuf);
1822 1823
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1824

Z
Zou Nan hai 已提交
1825 1826 1827
	if (ring->cleanup)
		ring->cleanup(ring);

1828
	cleanup_status_page(ring);
1829 1830

	i915_cmd_parser_fini_ring(ring);
1831

1832
	kfree(ringbuf);
1833
	ring->buffer = NULL;
1834 1835
}

1836
static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
1837
{
1838
	struct intel_ringbuffer *ringbuf = ring->buffer;
1839
	struct drm_i915_gem_request *request;
1840
	u32 seqno = 0;
1841 1842
	int ret;

1843 1844 1845
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
1846

1847
		ringbuf->space = intel_ring_space(ringbuf);
1848
		if (ringbuf->space >= n)
1849 1850 1851 1852
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
1853 1854
		if (__intel_ring_space(request->tail, ringbuf->tail,
				       ringbuf->size) >= n) {
1855 1856 1857 1858 1859 1860 1861 1862
			seqno = request->seqno;
			break;
		}
	}

	if (seqno == 0)
		return -ENOSPC;

1863
	ret = i915_wait_seqno(ring, seqno);
1864 1865 1866
	if (ret)
		return ret;

1867
	i915_gem_retire_requests_ring(ring);
1868 1869
	ringbuf->head = ringbuf->last_retired_head;
	ringbuf->last_retired_head = -1;
1870

1871
	ringbuf->space = intel_ring_space(ringbuf);
1872 1873 1874
	return 0;
}

1875
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
1876
{
1877
	struct drm_device *dev = ring->dev;
1878
	struct drm_i915_private *dev_priv = dev->dev_private;
1879
	struct intel_ringbuffer *ringbuf = ring->buffer;
1880
	unsigned long end;
1881
	int ret;
1882

1883 1884 1885 1886
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1887 1888 1889
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

1890 1891 1892 1893 1894 1895
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1896

1897
	trace_i915_ring_wait_begin(ring);
1898
	do {
1899
		ringbuf->head = I915_READ_HEAD(ring);
1900
		ringbuf->space = intel_ring_space(ringbuf);
1901
		if (ringbuf->space >= n) {
1902 1903
			ret = 0;
			break;
1904 1905
		}

1906 1907
		if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
		    dev->primary->master) {
1908 1909 1910 1911
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1912

1913
		msleep(1);
1914

1915 1916 1917 1918 1919
		if (dev_priv->mm.interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1920 1921
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1922
		if (ret)
1923 1924 1925 1926 1927 1928 1929
			break;

		if (time_after(jiffies, end)) {
			ret = -EBUSY;
			break;
		}
	} while (1);
C
Chris Wilson 已提交
1930
	trace_i915_ring_wait_end(ring);
1931
	return ret;
1932
}
1933

1934
static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
1935 1936
{
	uint32_t __iomem *virt;
1937 1938
	struct intel_ringbuffer *ringbuf = ring->buffer;
	int rem = ringbuf->size - ringbuf->tail;
1939

1940
	if (ringbuf->space < rem) {
1941 1942 1943 1944 1945
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

1946
	virt = ringbuf->virtual_start + ringbuf->tail;
1947 1948 1949 1950
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

1951
	ringbuf->tail = 0;
1952
	ringbuf->space = intel_ring_space(ringbuf);
1953 1954 1955 1956

	return 0;
}

1957
int intel_ring_idle(struct intel_engine_cs *ring)
1958 1959 1960 1961 1962
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
1963
	if (ring->outstanding_lazy_seqno) {
1964
		ret = i915_add_request(ring, NULL);
1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1980
static int
1981
intel_ring_alloc_seqno(struct intel_engine_cs *ring)
1982
{
1983
	if (ring->outstanding_lazy_seqno)
1984 1985
		return 0;

1986 1987 1988 1989 1990 1991 1992 1993 1994 1995
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

1996
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
1997 1998
}

1999
static int __intel_ring_prepare(struct intel_engine_cs *ring,
2000
				int bytes)
M
Mika Kuoppala 已提交
2001
{
2002
	struct intel_ringbuffer *ringbuf = ring->buffer;
M
Mika Kuoppala 已提交
2003 2004
	int ret;

2005
	if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
M
Mika Kuoppala 已提交
2006 2007 2008 2009 2010
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

2011
	if (unlikely(ringbuf->space < bytes)) {
M
Mika Kuoppala 已提交
2012 2013 2014 2015 2016 2017 2018 2019
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

2020
int intel_ring_begin(struct intel_engine_cs *ring,
2021
		     int num_dwords)
2022
{
2023
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2024
	int ret;
2025

2026 2027
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
2028 2029
	if (ret)
		return ret;
2030

2031 2032 2033 2034
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

2035 2036 2037 2038 2039
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

2040
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
2041
	return 0;
2042
}
2043

2044
/* Align the ring tail to a cacheline boundary */
2045
int intel_ring_cacheline_align(struct intel_engine_cs *ring)
2046
{
2047
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
2048 2049 2050 2051 2052
	int ret;

	if (num_dwords == 0)
		return 0;

2053
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

2066
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
2067
{
2068 2069
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2070

2071
	BUG_ON(ring->outstanding_lazy_seqno);
2072

2073
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
2074 2075
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
2076
		if (HAS_VEBOX(dev))
2077
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
2078
	}
2079

2080
	ring->set_seqno(ring, seqno);
2081
	ring->hangcheck.seqno = seqno;
2082
}
2083

2084
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
2085
				     u32 value)
2086
{
2087
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2088 2089

       /* Every tail move must follow the sequence below */
2090 2091 2092 2093

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
2094
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2095 2096 2097 2098
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2099

2100
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
2101
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
2102 2103 2104
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
2105

2106
	/* Now that the ring is fully powered up, update the tail */
2107
	I915_WRITE_TAIL(ring, value);
2108 2109 2110 2111 2112
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
2113
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2114
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2115 2116
}

2117
static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
2118
			       u32 invalidate, u32 flush)
2119
{
2120
	uint32_t cmd;
2121 2122 2123 2124 2125 2126
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

2127
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2128 2129
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2130 2131 2132 2133 2134 2135
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2136
	if (invalidate & I915_GEM_GPU_DOMAINS)
2137 2138
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2139
	intel_ring_emit(ring, cmd);
2140
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2141 2142 2143 2144 2145 2146 2147
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2148 2149
	intel_ring_advance(ring);
	return 0;
2150 2151
}

2152
static int
2153
gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2154
			      u64 offset, u32 len,
2155 2156
			      unsigned flags)
{
2157
	bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
2158 2159 2160 2161 2162 2163 2164
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
2165
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
2166 2167
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
2168 2169 2170 2171 2172 2173
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

2174
static int
2175
hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2176
			      u64 offset, u32 len,
2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

2195
static int
2196
gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2197
			      u64 offset, u32 len,
2198
			      unsigned flags)
2199
{
2200
	int ret;
2201

2202 2203 2204
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
2205

2206 2207 2208
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
2209 2210 2211
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
2212

2213
	return 0;
2214 2215
}

2216 2217
/* Blitter support (SandyBridge+) */

2218
static int gen6_ring_flush(struct intel_engine_cs *ring,
2219
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2220
{
R
Rodrigo Vivi 已提交
2221
	struct drm_device *dev = ring->dev;
2222
	uint32_t cmd;
2223 2224
	int ret;

2225
	ret = intel_ring_begin(ring, 4);
2226 2227 2228
	if (ret)
		return ret;

2229
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2230 2231
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2232 2233 2234 2235 2236 2237
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2238
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2239
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
2240
			MI_FLUSH_DW_OP_STOREDW;
2241
	intel_ring_emit(ring, cmd);
2242
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2243 2244 2245 2246 2247 2248 2249
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2250
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
2251

2252
	if (IS_GEN7(dev) && !invalidate && flush)
R
Rodrigo Vivi 已提交
2253 2254
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

2255
	return 0;
Z
Zou Nan hai 已提交
2256 2257
}

2258 2259
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2260
	struct drm_i915_private *dev_priv = dev->dev_private;
2261
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2262 2263
	struct drm_i915_gem_object *obj;
	int ret;
2264

2265 2266 2267 2268
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

B
Ben Widawsky 已提交
2269
	if (INTEL_INFO(dev)->gen >= 8) {
2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
2286 2287 2288 2289
		if (IS_CHERRYVIEW(dev))
			ring->init_context = chv_init_workarounds;
		else
			ring->init_context = bdw_init_workarounds;
B
Ben Widawsky 已提交
2290 2291 2292 2293 2294 2295 2296 2297
		ring->add_request = gen6_add_request;
		ring->flush = gen8_render_ring_flush;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->set_seqno = ring_set_seqno;
		if (i915_semaphore_is_enabled(dev)) {
2298
			WARN_ON(!dev_priv->semaphore_obj);
2299
			ring->semaphore.sync_to = gen8_ring_sync;
2300 2301
			ring->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2302 2303
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2304
		ring->add_request = gen6_add_request;
2305
		ring->flush = gen7_render_ring_flush;
2306
		if (INTEL_INFO(dev)->gen == 6)
2307
			ring->flush = gen6_render_ring_flush;
B
Ben Widawsky 已提交
2308 2309
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2310
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2311
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2312
		ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2334 2335
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
2336
		ring->flush = gen4_render_ring_flush;
2337
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
2338
		ring->set_seqno = pc_render_set_seqno;
2339 2340
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
2341 2342
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2343
	} else {
2344
		ring->add_request = i9xx_add_request;
2345 2346 2347 2348
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2349
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2350
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2351 2352 2353 2354 2355 2356 2357
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2358
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2359
	}
2360
	ring->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2361

2362 2363
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2364 2365
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2366
	else if (INTEL_INFO(dev)->gen >= 6)
2367 2368 2369 2370 2371 2372 2373
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2374 2375 2376
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

2377 2378 2379 2380 2381 2382 2383 2384
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2385
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2386 2387 2388 2389 2390 2391
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2392 2393
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2394 2395
	}

2396
	return intel_init_ring_buffer(dev, ring);
2397 2398
}

2399 2400
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
2401
	struct drm_i915_private *dev_priv = dev->dev_private;
2402
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2403
	struct intel_ringbuffer *ringbuf = ring->buffer;
2404
	int ret;
2405

2406 2407 2408 2409 2410 2411 2412
	if (ringbuf == NULL) {
		ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
		if (!ringbuf)
			return -ENOMEM;
		ring->buffer = ringbuf;
	}

2413 2414 2415 2416
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

2417
	if (INTEL_INFO(dev)->gen >= 6) {
2418
		/* non-kms not supported on gen6+ */
2419 2420
		ret = -ENODEV;
		goto err_ringbuf;
2421
	}
2422 2423 2424 2425 2426

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
2427 2428 2429 2430
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
2431
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2432
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2433 2434 2435 2436 2437 2438 2439
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
2440
	ring->irq_enable_mask = I915_USER_INTERRUPT;
2441
	ring->write_tail = ring_write_tail;
2442 2443 2444 2445 2446 2447
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2448 2449
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
2450 2451 2452 2453 2454

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

2455 2456
	ringbuf->size = size;
	ringbuf->effective_size = ringbuf->size;
2457
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
2458
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
2459

2460 2461
	ringbuf->virtual_start = ioremap_wc(start, size);
	if (ringbuf->virtual_start == NULL) {
2462 2463
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
2464 2465
		ret = -ENOMEM;
		goto err_ringbuf;
2466 2467
	}

2468
	if (!I915_NEED_GFX_HWS(dev)) {
2469
		ret = init_phys_status_page(ring);
2470
		if (ret)
2471
			goto err_vstart;
2472 2473
	}

2474
	return 0;
2475 2476

err_vstart:
2477
	iounmap(ringbuf->virtual_start);
2478 2479 2480 2481
err_ringbuf:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
2482 2483
}

2484 2485
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2486
	struct drm_i915_private *dev_priv = dev->dev_private;
2487
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2488

2489 2490 2491
	ring->name = "bsd ring";
	ring->id = VCS;

2492
	ring->write_tail = ring_write_tail;
2493
	if (INTEL_INFO(dev)->gen >= 6) {
2494
		ring->mmio_base = GEN6_BSD_RING_BASE;
2495 2496 2497
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2498
		ring->flush = gen6_bsd_ring_flush;
2499 2500
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2501
		ring->set_seqno = ring_set_seqno;
2502 2503 2504 2505 2506
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2507 2508
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2509
			if (i915_semaphore_is_enabled(dev)) {
2510
				ring->semaphore.sync_to = gen8_ring_sync;
2511 2512
				ring->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2513
			}
2514 2515 2516 2517
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2518 2519
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2534
		}
2535 2536 2537
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2538
		ring->add_request = i9xx_add_request;
2539
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2540
		ring->set_seqno = ring_set_seqno;
2541
		if (IS_GEN5(dev)) {
2542
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2543 2544 2545
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2546
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2547 2548 2549
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2550
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2551 2552 2553
	}
	ring->init = init_ring_common;

2554
	return intel_init_ring_buffer(dev, ring);
2555
}
2556

2557 2558 2559 2560 2561 2562 2563
/**
 * Initialize the second BSD ring for Broadwell GT3.
 * It is noted that this only exists on Broadwell GT3.
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2564
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2565 2566 2567 2568 2569 2570

	if ((INTEL_INFO(dev)->gen != 8)) {
		DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
		return -EINVAL;
	}

R
Rodrigo Vivi 已提交
2571
	ring->name = "bsd2 ring";
2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2586
	if (i915_semaphore_is_enabled(dev)) {
2587
		ring->semaphore.sync_to = gen8_ring_sync;
2588 2589 2590
		ring->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT;
	}
2591 2592 2593 2594 2595
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2596 2597
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2598
	struct drm_i915_private *dev_priv = dev->dev_private;
2599
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2600

2601 2602 2603 2604 2605
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2606
	ring->flush = gen6_ring_flush;
2607 2608
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2609
	ring->set_seqno = ring_set_seqno;
2610 2611 2612 2613 2614
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2615
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2616
		if (i915_semaphore_is_enabled(dev)) {
2617
			ring->semaphore.sync_to = gen8_ring_sync;
2618 2619
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2620
		}
2621 2622 2623 2624
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2625
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.sync_to = gen6_ring_sync;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2647
	}
2648
	ring->init = init_ring_common;
2649

2650
	return intel_init_ring_buffer(dev, ring);
2651
}
2652

B
Ben Widawsky 已提交
2653 2654
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2655
	struct drm_i915_private *dev_priv = dev->dev_private;
2656
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
2657 2658 2659 2660 2661 2662 2663 2664 2665 2666

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2667 2668 2669

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2670
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2671 2672
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2673
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2674
		if (i915_semaphore_is_enabled(dev)) {
2675
			ring->semaphore.sync_to = gen8_ring_sync;
2676 2677
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2678
		}
2679 2680 2681 2682
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2683
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2698
	}
B
Ben Widawsky 已提交
2699 2700 2701 2702 2703
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2704
int
2705
intel_ring_flush_all_caches(struct intel_engine_cs *ring)
2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
2723
intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2741 2742

void
2743
intel_stop_ring_buffer(struct intel_engine_cs *ring)
2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}