i915_debugfs.c 126.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/sched/mm.h>
30 31
#include <linux/sort.h>

32 33
#include <drm/drm_debugfs.h>
#include <drm/drm_fourcc.h>
34

35
#include "display/intel_display_types.h"
36
#include "display/intel_dp.h"
37 38
#include "display/intel_fbc.h"
#include "display/intel_hdcp.h"
39
#include "display/intel_hdmi.h"
40
#include "display/intel_psr.h"
41

42
#include "gem/i915_gem_context.h"
43
#include "gt/intel_gt_pm.h"
44
#include "gt/intel_gt_requests.h"
45
#include "gt/intel_reset.h"
46
#include "gt/intel_rc6.h"
47
#include "gt/intel_rps.h"
48
#include "gt/uc/intel_guc_submission.h"
49

50
#include "i915_debugfs.h"
51
#include "i915_irq.h"
52
#include "i915_trace.h"
53
#include "intel_csr.h"
54
#include "intel_pm.h"
55
#include "intel_sideband.h"
56

57 58 59 60 61
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

62 63
static int i915_capabilities(struct seq_file *m, void *data)
{
64 65
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
66
	struct drm_printer p = drm_seq_file_printer(m);
67
	const char *msg;
68

69
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
70
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
71
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
72

73 74 75 76 77 78
	msg = "n/a";
#ifdef CONFIG_INTEL_IOMMU
	msg = enableddisabled(intel_iommu_gfx_mapped);
#endif
	seq_printf(m, "iommu: %s\n", msg);

79
	intel_device_info_dump_flags(info, &p);
80
	intel_device_info_dump_runtime(RUNTIME_INFO(dev_priv), &p);
81
	intel_driver_caps_print(&dev_priv->caps, &p);
82

83
	kernel_param_lock(THIS_MODULE);
84
	i915_params_dump(&i915_modparams, &p);
85 86
	kernel_param_unlock(THIS_MODULE);

87 88
	return 0;
}
89

90
static char get_tiling_flag(struct drm_i915_gem_object *obj)
91
{
92
	switch (i915_gem_object_get_tiling(obj)) {
93
	default:
94 95 96
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
97
	}
98 99
}

100
static char get_global_flag(struct drm_i915_gem_object *obj)
101
{
102
	return READ_ONCE(obj->userfault_count) ? 'g' : ' ';
103 104
}

105
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
106
{
C
Chris Wilson 已提交
107
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
108 109
}

110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139
static const char *
stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
{
	size_t x = 0;

	switch (page_sizes) {
	case 0:
		return "";
	case I915_GTT_PAGE_SIZE_4K:
		return "4K";
	case I915_GTT_PAGE_SIZE_64K:
		return "64K";
	case I915_GTT_PAGE_SIZE_2M:
		return "2M";
	default:
		if (!buf)
			return "M";

		if (page_sizes & I915_GTT_PAGE_SIZE_2M)
			x += snprintf(buf + x, len - x, "2M, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_64K)
			x += snprintf(buf + x, len - x, "64K, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_4K)
			x += snprintf(buf + x, len - x, "4K, ");
		buf[x-2] = '\0';

		return buf;
	}
}

140 141 142
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
143
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
144
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
145
	struct i915_vma *vma;
B
Ben Widawsky 已提交
146 147
	int pin_count = 0;

148
	seq_printf(m, "%pK: %c%c%c %8zdKiB %02x %02x %s%s%s",
149 150
		   &obj->base,
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
151
		   get_global_flag(obj),
152
		   get_pin_mapped_flag(obj),
153
		   obj->base.size / 1024,
154 155
		   obj->read_domains,
		   obj->write_domain,
156
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
157 158
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
159 160
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
161 162

	spin_lock(&obj->vma.lock);
163
	list_for_each_entry(vma, &obj->vma.list, obj_link) {
164 165 166
		if (!drm_mm_node_allocated(&vma->node))
			continue;

167 168 169 170 171
		spin_unlock(&obj->vma.lock);

		if (i915_vma_is_pinned(vma))
			pin_count++;

172
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
173
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
174 175
			   vma->node.start, vma->node.size,
			   stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
176 177 178 179 180 181 182 183
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
184 185
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
186 187 188 189
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
190 191 192 193 194 195 196 197
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
198 199
				break;

200 201 202 203 204 205 206 207 208 209 210 211
			case I915_GGTT_VIEW_REMAPPED:
				seq_printf(m, ", remapped [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
					   vma->ggtt_view.remapped.plane[0].width,
					   vma->ggtt_view.remapped.plane[0].height,
					   vma->ggtt_view.remapped.plane[0].stride,
					   vma->ggtt_view.remapped.plane[0].offset,
					   vma->ggtt_view.remapped.plane[1].width,
					   vma->ggtt_view.remapped.plane[1].height,
					   vma->ggtt_view.remapped.plane[1].stride,
					   vma->ggtt_view.remapped.plane[1].offset);
				break;

212 213 214 215 216
			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
217
		if (vma->fence)
218
			seq_printf(m, " , fence: %d", vma->fence->id);
219
		seq_puts(m, ")");
220 221

		spin_lock(&obj->vma.lock);
B
Ben Widawsky 已提交
222
	}
223 224 225
	spin_unlock(&obj->vma.lock);

	seq_printf(m, " (pinned x %d)", pin_count);
226
	if (obj->stolen)
227
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
228 229
	if (i915_gem_object_is_framebuffer(obj))
		seq_printf(m, " (fb)");
230

231
	engine = i915_gem_object_last_write_engine(obj);
232 233
	if (engine)
		seq_printf(m, " (%s)", engine->name);
234 235
}

236
struct file_stats {
237
	struct i915_address_space *vm;
238 239 240
	unsigned long count;
	u64 total, unbound;
	u64 active, inactive;
241
	u64 closed;
242 243 244 245 246 247
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
248
	struct i915_vma *vma;
249

250 251 252
	if (!kref_get_unless_zero(&obj->base.refcount))
		return 0;

253 254
	stats->count++;
	stats->total += obj->base.size;
255
	if (!atomic_read(&obj->bind_count))
256
		stats->unbound += obj->base.size;
257

258 259 260 261
	spin_lock(&obj->vma.lock);
	if (!stats->vm) {
		for_each_ggtt_vma(vma, obj) {
			if (!drm_mm_node_allocated(&vma->node))
262
				continue;
263

264 265 266 267
			if (i915_vma_is_active(vma))
				stats->active += vma->node.size;
			else
				stats->inactive += vma->node.size;
268

269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296
			if (i915_vma_is_closed(vma))
				stats->closed += vma->node.size;
		}
	} else {
		struct rb_node *p = obj->vma.tree.rb_node;

		while (p) {
			long cmp;

			vma = rb_entry(p, typeof(*vma), obj_node);
			cmp = i915_vma_compare(vma, stats->vm, NULL);
			if (cmp == 0) {
				if (drm_mm_node_allocated(&vma->node)) {
					if (i915_vma_is_active(vma))
						stats->active += vma->node.size;
					else
						stats->inactive += vma->node.size;

					if (i915_vma_is_closed(vma))
						stats->closed += vma->node.size;
				}
				break;
			}
			if (cmp < 0)
				p = p->rb_right;
			else
				p = p->rb_left;
		}
297
	}
298
	spin_unlock(&obj->vma.lock);
299

300
	i915_gem_object_put(obj);
301 302 303
	return 0;
}

304 305
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
306
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu unbound, %llu closed)\n", \
307 308 309 310 311
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
312 313
			   stats.unbound, \
			   stats.closed); \
314
} while (0)
315

316 317
static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *i915)
318
{
319
	struct file_stats kstats = {};
320
	struct i915_gem_context *ctx, *cn;
321

322 323
	spin_lock(&i915->gem.contexts.lock);
	list_for_each_entry_safe(ctx, cn, &i915->gem.contexts.list, link) {
324
		struct i915_gem_engines_iter it;
325
		struct intel_context *ce;
326

327 328 329 330 331
		if (!kref_get_unless_zero(&ctx->ref))
			continue;

		spin_unlock(&i915->gem.contexts.lock);

332 333
		for_each_gem_engine(ce,
				    i915_gem_context_lock_engines(ctx), it) {
334 335
			intel_context_lock_pinned(ce);
			if (intel_context_is_pinned(ce)) {
336
				rcu_read_lock();
337 338 339
				if (ce->state)
					per_file_stats(0,
						       ce->state->obj, &kstats);
340
				per_file_stats(0, ce->ring->vma->obj, &kstats);
341
				rcu_read_unlock();
342 343
			}
			intel_context_unlock_pinned(ce);
344
		}
345
		i915_gem_context_unlock_engines(ctx);
346

347
		if (!IS_ERR_OR_NULL(ctx->file_priv)) {
348 349 350
			struct file_stats stats = {
				.vm = rcu_access_pointer(ctx->vm),
			};
351 352 353
			struct drm_file *file = ctx->file_priv->file;
			struct task_struct *task;
			char name[80];
354

355
			rcu_read_lock();
356
			idr_for_each(&file->object_idr, per_file_stats, &stats);
357
			rcu_read_unlock();
358

359 360
			rcu_read_lock();
			task = pid_task(ctx->pid ?: file->pid, PIDTYPE_PID);
361 362
			snprintf(name, sizeof(name), "%s",
				 task ? task->comm : "<unknown>");
363
			rcu_read_unlock();
364

365 366
			print_file_stats(m, name, stats);
		}
367 368 369 370

		spin_lock(&i915->gem.contexts.lock);
		list_safe_reset_next(ctx, cn, link);
		i915_gem_context_put(ctx);
371
	}
372
	spin_unlock(&i915->gem.contexts.lock);
373

374
	print_file_stats(m, "[k]contexts", kstats);
375 376
}

377
static int i915_gem_object_info(struct seq_file *m, void *data)
378
{
379
	struct drm_i915_private *i915 = node_to_i915(m->private);
380

381
	seq_printf(m, "%u shrinkable [%u free] objects, %llu bytes\n",
382
		   i915->mm.shrink_count,
383
		   atomic_read(&i915->mm.free_count),
384
		   i915->mm.shrink_memory);
385

386
	seq_putc(m, '\n');
387

388
	print_context_stats(m, i915);
389 390 391 392

	return 0;
}

393 394 395
static void gen8_display_interrupt_info(struct seq_file *m)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
396
	enum pipe pipe;
397 398 399

	for_each_pipe(dev_priv, pipe) {
		enum intel_display_power_domain power_domain;
400
		intel_wakeref_t wakeref;
401 402

		power_domain = POWER_DOMAIN_PIPE(pipe);
403 404 405
		wakeref = intel_display_power_get_if_enabled(dev_priv,
							     power_domain);
		if (!wakeref) {
406 407 408 409 410 411 412 413 414 415 416 417 418 419
			seq_printf(m, "Pipe %c power disabled\n",
				   pipe_name(pipe));
			continue;
		}
		seq_printf(m, "Pipe %c IMR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
		seq_printf(m, "Pipe %c IIR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
		seq_printf(m, "Pipe %c IER:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IER(pipe)));

420
		intel_display_power_put(dev_priv, power_domain, wakeref);
421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444
	}

	seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IMR));
	seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IIR));
	seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IER));

	seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IMR));
	seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IIR));
	seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IER));

	seq_printf(m, "PCU interrupt mask:\t%08x\n",
		   I915_READ(GEN8_PCU_IMR));
	seq_printf(m, "PCU interrupt identity:\t%08x\n",
		   I915_READ(GEN8_PCU_IIR));
	seq_printf(m, "PCU interrupt enable:\t%08x\n",
		   I915_READ(GEN8_PCU_IER));
}

445 446
static int i915_interrupt_info(struct seq_file *m, void *data)
{
447
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
448
	struct intel_engine_cs *engine;
449
	intel_wakeref_t wakeref;
450
	int i, pipe;
451

452
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
453

454
	if (IS_CHERRYVIEW(dev_priv)) {
455 456
		intel_wakeref_t pref;

457 458 459 460 461 462 463 464 465 466 467
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
468 469 470 471
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
472 473 474
			pref = intel_display_power_get_if_enabled(dev_priv,
								  power_domain);
			if (!pref) {
475 476 477 478 479
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

480 481 482 483
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

484
			intel_display_power_put(dev_priv, power_domain, pref);
485 486
		}

487
		pref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
488 489 490 491 492 493
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
494
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, pref);
495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531
	} else if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "Master Interrupt Control:  %08x\n",
			   I915_READ(GEN11_GFX_MSTR_IRQ));

		seq_printf(m, "Render/Copy Intr Enable:   %08x\n",
			   I915_READ(GEN11_RENDER_COPY_INTR_ENABLE));
		seq_printf(m, "VCS/VECS Intr Enable:      %08x\n",
			   I915_READ(GEN11_VCS_VECS_INTR_ENABLE));
		seq_printf(m, "GUC/SG Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_ENABLE));
		seq_printf(m, "GPM/WGBOXPERF Intr Enable: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE));
		seq_printf(m, "Crypto Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE));
		seq_printf(m, "GUnit/CSME Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE));

		seq_printf(m, "Display Interrupt Control:\t%08x\n",
			   I915_READ(GEN11_DISPLAY_INT_CTL));

		gen8_display_interrupt_info(m);
532
	} else if (INTEL_GEN(dev_priv) >= 8) {
533 534 535 536 537 538 539 540 541 542 543 544
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

545
		gen8_display_interrupt_info(m);
546
	} else if (IS_VALLEYVIEW(dev_priv)) {
547 548
		intel_wakeref_t pref;

J
Jesse Barnes 已提交
549 550 551 552 553 554 555 556
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
557 558 559 560
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
561 562 563
			pref = intel_display_power_get_if_enabled(dev_priv,
								  power_domain);
			if (!pref) {
564 565 566 567 568
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
569 570 571
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
572
			intel_display_power_put(dev_priv, power_domain, pref);
573
		}
J
Jesse Barnes 已提交
574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

592
		pref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
J
Jesse Barnes 已提交
593 594 595 596 597 598
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
599
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, pref);
J
Jesse Barnes 已提交
600

601
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
602
		seq_printf(m, "Interrupt enable:    %08x\n",
603
			   I915_READ(GEN2_IER));
604
		seq_printf(m, "Interrupt identity:  %08x\n",
605
			   I915_READ(GEN2_IIR));
606
		seq_printf(m, "Interrupt mask:      %08x\n",
607
			   I915_READ(GEN2_IMR));
608
		for_each_pipe(dev_priv, pipe)
609 610 611
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653

	if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "RCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_RCS0_RSVD_INTR_MASK));
		seq_printf(m, "BCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_BCS_RSVD_INTR_MASK));
		seq_printf(m, "VCS0/VCS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS0_VCS1_INTR_MASK));
		seq_printf(m, "VCS2/VCS3 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS2_VCS3_INTR_MASK));
		seq_printf(m, "VECS0/VECS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VECS0_VECS1_INTR_MASK));
		seq_printf(m, "GUC/SG Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_MASK));
		seq_printf(m, "GPM/WGBOXPERF Intr Mask: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK));
		seq_printf(m, "Crypto Intr Mask:\t %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_MASK));
		seq_printf(m, "Gunit/CSME Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_MASK));

	} else if (INTEL_GEN(dev_priv) >= 6) {
654
		for_each_uabi_engine(engine, dev_priv) {
655 656
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
657
				   engine->name, ENGINE_READ(engine, RING_IMR));
658 659
		}
	}
660

661
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
662

663 664 665
	return 0;
}

666 667
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
668 669
	struct drm_i915_private *i915 = node_to_i915(m->private);
	unsigned int i;
670

671
	seq_printf(m, "Total fences = %d\n", i915->ggtt.num_fences);
672

673 674
	rcu_read_lock();
	for (i = 0; i < i915->ggtt.num_fences; i++) {
675 676
		struct i915_fence_reg *reg = &i915->ggtt.fence_regs[i];
		struct i915_vma *vma = reg->vma;
677

C
Chris Wilson 已提交
678
		seq_printf(m, "Fence %d, pin count = %d, object = ",
679
			   i, atomic_read(&reg->pin_count));
680
		if (!vma)
681
			seq_puts(m, "unused");
682
		else
683
			describe_obj(m, vma->obj);
684
		seq_putc(m, '\n');
685
	}
686
	rcu_read_unlock();
687 688 689 690

	return 0;
}

691
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
692 693
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
694
{
C
Chris Wilson 已提交
695
	struct i915_gpu_state *error;
696
	ssize_t ret;
C
Chris Wilson 已提交
697
	void *buf;
698

C
Chris Wilson 已提交
699
	error = file->private_data;
700 701
	if (!error)
		return 0;
702

C
Chris Wilson 已提交
703 704 705 706
	/* Bounce buffer required because of kernfs __user API convenience. */
	buf = kmalloc(count, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;
707

C
Chris Wilson 已提交
708 709
	ret = i915_gpu_state_copy_to_buffer(error, buf, *pos, count);
	if (ret <= 0)
710
		goto out;
711

C
Chris Wilson 已提交
712 713 714 715
	if (!copy_to_user(ubuf, buf, ret))
		*pos += ret;
	else
		ret = -EFAULT;
716

717
out:
C
Chris Wilson 已提交
718
	kfree(buf);
719 720
	return ret;
}
721

722 723 724
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
725
	return 0;
726 727
}

728
static int i915_gpu_info_open(struct inode *inode, struct file *file)
729
{
730
	struct drm_i915_private *i915 = inode->i_private;
731
	struct i915_gpu_state *gpu;
732
	intel_wakeref_t wakeref;
733

734
	gpu = NULL;
735
	with_intel_runtime_pm(&i915->runtime_pm, wakeref)
736
		gpu = i915_capture_gpu_state(i915);
737 738
	if (IS_ERR(gpu))
		return PTR_ERR(gpu);
739

740
	file->private_data = gpu;
741 742 743
	return 0;
}

744 745 746 747 748 749 750 751 752 753 754 755 756
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
757
{
758
	struct i915_gpu_state *error = filp->private_data;
759

760 761
	if (!error)
		return 0;
762

763 764
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
765

766 767
	return cnt;
}
768

769 770
static int i915_error_state_open(struct inode *inode, struct file *file)
{
771 772 773 774 775 776 777
	struct i915_gpu_state *error;

	error = i915_first_error_state(inode->i_private);
	if (IS_ERR(error))
		return PTR_ERR(error);

	file->private_data  = error;
778
	return 0;
779 780 781 782 783
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
784
	.read = gpu_state_read,
785 786
	.write = i915_error_state_write,
	.llseek = default_llseek,
787
	.release = gpu_state_release,
788
};
789 790
#endif

791
static int i915_frequency_info(struct seq_file *m, void *unused)
792
{
793
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
794
	struct intel_uncore *uncore = &dev_priv->uncore;
795
	struct intel_rps *rps = &dev_priv->gt.rps;
796
	intel_wakeref_t wakeref;
797 798
	int ret = 0;

799
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
800

801
	if (IS_GEN(dev_priv, 5)) {
802 803
		u16 rgvswctl = intel_uncore_read16(uncore, MEMSWCTL);
		u16 rgvstat = intel_uncore_read16(uncore, MEMSTAT_ILK);
804 805 806 807 808 809 810

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
811
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
812
		u32 rpmodectl, freq_sts;
813

814 815 816 817 818 819 820 821 822
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));

823
		vlv_punit_get(dev_priv);
824
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
825 826
		vlv_punit_put(dev_priv);

827 828 829 830
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
831
			   intel_gpu_freq(rps, (freq_sts >> 8) & 0xff));
832 833

		seq_printf(m, "current GPU freq: %d MHz\n",
834
			   intel_gpu_freq(rps, rps->cur_freq));
835 836

		seq_printf(m, "max GPU freq: %d MHz\n",
837
			   intel_gpu_freq(rps, rps->max_freq));
838 839

		seq_printf(m, "min GPU freq: %d MHz\n",
840
			   intel_gpu_freq(rps, rps->min_freq));
841 842

		seq_printf(m, "idle GPU freq: %d MHz\n",
843
			   intel_gpu_freq(rps, rps->idle_freq));
844 845 846

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
847
			   intel_gpu_freq(rps, rps->efficient_freq));
848
	} else if (INTEL_GEN(dev_priv) >= 6) {
849 850 851
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
852
		u32 rpmodectl, rpinclimit, rpdeclimit;
853
		u32 rpstat, cagf, reqf;
854 855
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
856
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
857 858
		int max_freq;

859
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
860
		if (IS_GEN9_LP(dev_priv)) {
861 862 863 864 865 866 867
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

868
		/* RPSTAT1 is in the GT power well */
869
		intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
870

871
		reqf = I915_READ(GEN6_RPNSWREQ);
872
		if (INTEL_GEN(dev_priv) >= 9)
873 874 875
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
876
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
877 878 879 880
				reqf >>= 24;
			else
				reqf >>= 25;
		}
881
		reqf = intel_gpu_freq(rps, reqf);
882

883 884 885 886
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

887
		rpstat = I915_READ(GEN6_RPSTAT1);
888 889 890 891 892 893
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
894
		cagf = intel_gpu_freq(rps, intel_get_cagf(rps, rpstat));
895

896
		intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
897

898 899 900 901 902 903 904 905 906 907
		if (INTEL_GEN(dev_priv) >= 11) {
			pm_ier = I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE);
			pm_imr = I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK);
			/*
			 * The equivalent to the PM ISR & IIR cannot be read
			 * without affecting the current state of the system
			 */
			pm_isr = 0;
			pm_iir = 0;
		} else if (INTEL_GEN(dev_priv) >= 8) {
908 909 910 911
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
912 913 914 915 916
		} else {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
917
		}
918 919
		pm_mask = I915_READ(GEN6_PMINTRMSK);

920 921 922 923 924 925 926
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));
927 928 929 930 931 932

		seq_printf(m, "PM IER=0x%08x IMR=0x%08x, MASK=0x%08x\n",
			   pm_ier, pm_imr, pm_mask);
		if (INTEL_GEN(dev_priv) <= 10)
			seq_printf(m, "PM ISR=0x%08x IIR=0x%08x\n",
				   pm_isr, pm_iir);
933
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
934
			   rps->pm_intrmsk_mbz);
935 936
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
937
			   (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
938 939 940 941
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
942 943 944 945
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
946
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
947
		seq_printf(m, "CAGF: %dMHz\n", cagf);
948 949 950 951 952 953
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
C
Chris Wilson 已提交
954 955
		seq_printf(m, "Up threshold: %d%%\n",
			   rps->power.up_threshold);
956

957 958 959 960 961 962
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
C
Chris Wilson 已提交
963 964
		seq_printf(m, "Down threshold: %d%%\n",
			   rps->power.down_threshold);
965

966
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
967
			    rp_state_cap >> 16) & 0xff;
968
		max_freq *= (IS_GEN9_BC(dev_priv) ||
969
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
970
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
971
			   intel_gpu_freq(rps, max_freq));
972 973

		max_freq = (rp_state_cap & 0xff00) >> 8;
974
		max_freq *= (IS_GEN9_BC(dev_priv) ||
975
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
976
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
977
			   intel_gpu_freq(rps, max_freq));
978

979
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
980
			    rp_state_cap >> 0) & 0xff;
981
		max_freq *= (IS_GEN9_BC(dev_priv) ||
982
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
983
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
984
			   intel_gpu_freq(rps, max_freq));
985
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
986
			   intel_gpu_freq(rps, rps->max_freq));
987

988
		seq_printf(m, "Current freq: %d MHz\n",
989
			   intel_gpu_freq(rps, rps->cur_freq));
990
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
991
		seq_printf(m, "Idle freq: %d MHz\n",
992
			   intel_gpu_freq(rps, rps->idle_freq));
993
		seq_printf(m, "Min freq: %d MHz\n",
994
			   intel_gpu_freq(rps, rps->min_freq));
995
		seq_printf(m, "Boost freq: %d MHz\n",
996
			   intel_gpu_freq(rps, rps->boost_freq));
997
		seq_printf(m, "Max freq: %d MHz\n",
998
			   intel_gpu_freq(rps, rps->max_freq));
999 1000
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1001
			   intel_gpu_freq(rps, rps->efficient_freq));
1002
	} else {
1003
		seq_puts(m, "no P-state info available\n");
1004
	}
1005

1006
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1007 1008 1009
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1010
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1011
	return ret;
1012 1013
}

1014
static int ironlake_drpc_info(struct seq_file *m)
1015
{
1016 1017
	struct drm_i915_private *i915 = node_to_i915(m->private);
	struct intel_uncore *uncore = &i915->uncore;
1018 1019 1020
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

1021 1022 1023
	rgvmodectl = intel_uncore_read(uncore, MEMMODECTL);
	rstdbyctl = intel_uncore_read(uncore, RSTDBYCTL);
	crstandvid = intel_uncore_read16(uncore, CRSTANDVID);
1024

1025
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1026 1027 1028 1029
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1030
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1031
	seq_printf(m, "SW control enabled: %s\n",
1032
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1033
	seq_printf(m, "Gated voltage change: %s\n",
1034
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1035 1036
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1037
	seq_printf(m, "Max P-state: P%d\n",
1038
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1039 1040 1041 1042
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1043
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1044
	seq_puts(m, "Current RS state: ");
1045 1046
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1047
		seq_puts(m, "on\n");
1048 1049
		break;
	case RSX_STATUS_RC1:
1050
		seq_puts(m, "RC1\n");
1051 1052
		break;
	case RSX_STATUS_RC1E:
1053
		seq_puts(m, "RC1E\n");
1054 1055
		break;
	case RSX_STATUS_RS1:
1056
		seq_puts(m, "RS1\n");
1057 1058
		break;
	case RSX_STATUS_RS2:
1059
		seq_puts(m, "RS2 (RC6)\n");
1060 1061
		break;
	case RSX_STATUS_RS3:
1062
		seq_puts(m, "RC3 (RC6+)\n");
1063 1064
		break;
	default:
1065
		seq_puts(m, "unknown\n");
1066 1067
		break;
	}
1068 1069 1070 1071

	return 0;
}

1072
static int i915_forcewake_domains(struct seq_file *m, void *data)
1073
{
1074
	struct drm_i915_private *i915 = node_to_i915(m->private);
1075
	struct intel_uncore *uncore = &i915->uncore;
1076
	struct intel_uncore_forcewake_domain *fw_domain;
C
Chris Wilson 已提交
1077
	unsigned int tmp;
1078

1079
	seq_printf(m, "user.bypass_count = %u\n",
1080
		   uncore->user_forcewake_count);
1081

1082
	for_each_fw_domain(fw_domain, uncore, tmp)
1083
		seq_printf(m, "%s.wake_count = %u\n",
1084
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1085
			   READ_ONCE(fw_domain->wake_count));
1086

1087 1088 1089
	return 0;
}

1090 1091 1092 1093
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
1094 1095
	struct drm_i915_private *i915 = node_to_i915(m->private);
	intel_wakeref_t wakeref;
1096

1097 1098 1099 1100
	with_intel_runtime_pm(&i915->runtime_pm, wakeref)
		seq_printf(m, "%s %u (%llu us)\n", title,
			   intel_uncore_read(&i915->uncore, reg),
			   intel_rc6_residency_us(&i915->gt.rc6, reg));
1101 1102
}

1103 1104
static int vlv_drpc_info(struct seq_file *m)
{
1105
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1106
	u32 rcctl1, pw_status;
1107

1108
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1109 1110 1111 1112 1113 1114
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1115
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1116
	seq_printf(m, "Media Power Well: %s\n",
1117
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1118

1119 1120
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1121

1122
	return i915_forcewake_domains(m, NULL);
1123 1124
}

1125 1126
static int gen6_drpc_info(struct seq_file *m)
{
1127
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1128
	u32 gt_core_status, rcctl1, rc6vids = 0;
1129
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1130

1131
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1132
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1133 1134

	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1135
	if (INTEL_GEN(dev_priv) >= 9) {
1136 1137 1138
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1139

1140
	if (INTEL_GEN(dev_priv) <= 7)
1141
		sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS,
1142
				       &rc6vids, NULL);
1143

1144
	seq_printf(m, "RC1e Enabled: %s\n",
1145 1146 1147
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1148
	if (INTEL_GEN(dev_priv) >= 9) {
1149 1150 1151 1152 1153
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1154 1155 1156 1157
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1158
	seq_puts(m, "Current RC state: ");
1159 1160 1161
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1162
			seq_puts(m, "Core Power Down\n");
1163
		else
1164
			seq_puts(m, "on\n");
1165 1166
		break;
	case GEN6_RC3:
1167
		seq_puts(m, "RC3\n");
1168 1169
		break;
	case GEN6_RC6:
1170
		seq_puts(m, "RC6\n");
1171 1172
		break;
	case GEN6_RC7:
1173
		seq_puts(m, "RC7\n");
1174 1175
		break;
	default:
1176
		seq_puts(m, "Unknown\n");
1177 1178 1179 1180 1181
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1182
	if (INTEL_GEN(dev_priv) >= 9) {
1183 1184 1185 1186 1187 1188 1189
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1190 1191

	/* Not exactly sure what this is */
1192 1193 1194 1195 1196
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1197

1198 1199 1200 1201 1202 1203 1204 1205 1206
	if (INTEL_GEN(dev_priv) <= 7) {
		seq_printf(m, "RC6   voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
		seq_printf(m, "RC6+  voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
		seq_printf(m, "RC6++ voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
	}

1207
	return i915_forcewake_domains(m, NULL);
1208 1209 1210 1211
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1212
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1213
	intel_wakeref_t wakeref;
1214
	int err = -ENODEV;
1215

1216
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
1217 1218 1219 1220 1221 1222 1223
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			err = vlv_drpc_info(m);
		else if (INTEL_GEN(dev_priv) >= 6)
			err = gen6_drpc_info(m);
		else
			err = ironlake_drpc_info(m);
	}
1224 1225

	return err;
1226 1227
}

1228 1229
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1230
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1231 1232 1233 1234 1235 1236 1237 1238 1239 1240

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1241 1242
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1243
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1244
	struct intel_fbc *fbc = &dev_priv->fbc;
1245
	intel_wakeref_t wakeref;
1246

1247 1248
	if (!HAS_FBC(dev_priv))
		return -ENODEV;
1249

1250
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1251
	mutex_lock(&fbc->lock);
1252

1253
	if (intel_fbc_is_active(dev_priv))
1254
		seq_puts(m, "FBC enabled\n");
1255
	else
1256 1257
		seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);

1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
	if (intel_fbc_is_active(dev_priv)) {
		u32 mask;

		if (INTEL_GEN(dev_priv) >= 8)
			mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 7)
			mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 5)
			mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
		else if (IS_G4X(dev_priv))
			mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
		else
			mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
							FBC_STAT_COMPRESSED);

		seq_printf(m, "Compressing: %s\n", yesno(mask));
1274
	}
1275

1276
	mutex_unlock(&fbc->lock);
1277
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1278

1279 1280 1281
	return 0;
}

1282
static int i915_fbc_false_color_get(void *data, u64 *val)
1283
{
1284
	struct drm_i915_private *dev_priv = data;
1285

1286
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1287 1288 1289 1290 1291 1292 1293
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

1294
static int i915_fbc_false_color_set(void *data, u64 val)
1295
{
1296
	struct drm_i915_private *dev_priv = data;
1297 1298
	u32 reg;

1299
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1300 1301
		return -ENODEV;

P
Paulo Zanoni 已提交
1302
	mutex_lock(&dev_priv->fbc.lock);
1303 1304 1305 1306 1307 1308 1309 1310

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1311
	mutex_unlock(&dev_priv->fbc.lock);
1312 1313 1314
	return 0;
}

1315 1316
DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
			i915_fbc_false_color_get, i915_fbc_false_color_set,
1317 1318
			"%llu\n");

1319 1320
static int i915_ips_status(struct seq_file *m, void *unused)
{
1321
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1322
	intel_wakeref_t wakeref;
1323

1324 1325
	if (!HAS_IPS(dev_priv))
		return -ENODEV;
1326

1327
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1328

1329
	seq_printf(m, "Enabled by kernel parameter: %s\n",
1330
		   yesno(i915_modparams.enable_ips));
1331

1332
	if (INTEL_GEN(dev_priv) >= 8) {
1333 1334 1335 1336 1337 1338 1339
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1340

1341
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1342

1343 1344 1345
	return 0;
}

1346 1347
static int i915_sr_status(struct seq_file *m, void *unused)
{
1348
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1349
	intel_wakeref_t wakeref;
1350 1351
	bool sr_enabled = false;

1352
	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1353

1354 1355 1356
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1357
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1358
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1359
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1360
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1361
	else if (IS_I915GM(dev_priv))
1362
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1363
	else if (IS_PINEVIEW(dev_priv))
1364
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1365
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1366
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1367

1368
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, wakeref);
1369

1370
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1371 1372 1373 1374

	return 0;
}

1375 1376
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1377
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1378
	struct intel_rps *rps = &dev_priv->gt.rps;
1379
	unsigned int max_gpu_freq, min_gpu_freq;
1380
	intel_wakeref_t wakeref;
1381
	int gpu_freq, ia_freq;
1382

1383 1384
	if (!HAS_LLC(dev_priv))
		return -ENODEV;
1385

1386 1387
	min_gpu_freq = rps->min_freq;
	max_gpu_freq = rps->max_freq;
1388
	if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
1389
		/* Convert GT frequency to 50 HZ units */
1390 1391
		min_gpu_freq /= GEN9_FREQ_SCALER;
		max_gpu_freq /= GEN9_FREQ_SCALER;
1392 1393
	}

1394
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1395

1396
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1397
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1398 1399 1400
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
1401
				       &ia_freq, NULL);
1402
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1403 1404 1405 1406 1407
			   intel_gpu_freq(rps,
					  (gpu_freq *
					   (IS_GEN9_BC(dev_priv) ||
					    INTEL_GEN(dev_priv) >= 10 ?
					    GEN9_FREQ_SCALER : 1))),
1408 1409
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1410
	}
1411
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1412 1413

	return 0;
1414 1415
}

1416 1417
static int i915_opregion(struct seq_file *m, void *unused)
{
1418
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1419

1420 1421
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1422 1423 1424 1425

	return 0;
}

1426 1427
static int i915_vbt(struct seq_file *m, void *unused)
{
1428
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1429 1430 1431 1432 1433 1434 1435

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1436 1437
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1438 1439
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1440
	struct intel_framebuffer *fbdev_fb = NULL;
1441
	struct drm_framebuffer *drm_fb;
1442

1443
#ifdef CONFIG_DRM_FBDEV_EMULATION
1444
	if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
1445
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1446 1447 1448 1449

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1450
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1451
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1452
			   fbdev_fb->base.modifier,
1453
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
1454
		describe_obj(m, intel_fb_obj(&fbdev_fb->base));
1455 1456
		seq_putc(m, '\n');
	}
1457
#endif
1458

1459
	mutex_lock(&dev->mode_config.fb_lock);
1460
	drm_for_each_fb(drm_fb, dev) {
1461 1462
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1463 1464
			continue;

1465
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1466 1467
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1468
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1469
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1470
			   fb->base.modifier,
1471
			   drm_framebuffer_read_refcount(&fb->base));
1472
		describe_obj(m, intel_fb_obj(&fb->base));
1473
		seq_putc(m, '\n');
1474
	}
1475
	mutex_unlock(&dev->mode_config.fb_lock);
1476 1477 1478 1479

	return 0;
}

1480
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1481
{
1482 1483
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, emit: %u)",
		   ring->space, ring->head, ring->tail, ring->emit);
1484 1485
}

1486 1487
static int i915_context_status(struct seq_file *m, void *unused)
{
1488 1489
	struct drm_i915_private *i915 = node_to_i915(m->private);
	struct i915_gem_context *ctx, *cn;
1490

1491 1492
	spin_lock(&i915->gem.contexts.lock);
	list_for_each_entry_safe(ctx, cn, &i915->gem.contexts.list, link) {
1493
		struct i915_gem_engines_iter it;
1494 1495
		struct intel_context *ce;

1496 1497 1498 1499 1500
		if (!kref_get_unless_zero(&ctx->ref))
			continue;

		spin_unlock(&i915->gem.contexts.lock);

1501
		seq_puts(m, "HW context ");
1502
		if (ctx->pid) {
1503 1504
			struct task_struct *task;

1505
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1506 1507 1508 1509 1510
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1511 1512
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1513 1514 1515 1516
		} else {
			seq_puts(m, "(kernel) ");
		}

1517 1518
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1519

1520 1521
		for_each_gem_engine(ce,
				    i915_gem_context_lock_engines(ctx), it) {
1522 1523 1524 1525 1526
			intel_context_lock_pinned(ce);
			if (intel_context_is_pinned(ce)) {
				seq_printf(m, "%s: ", ce->engine->name);
				if (ce->state)
					describe_obj(m, ce->state->obj);
1527
				describe_ctx_ring(m, ce->ring);
1528 1529 1530
				seq_putc(m, '\n');
			}
			intel_context_unlock_pinned(ce);
1531
		}
1532
		i915_gem_context_unlock_engines(ctx);
1533 1534

		seq_putc(m, '\n');
1535

1536 1537 1538 1539 1540
		spin_lock(&i915->gem.contexts.lock);
		list_safe_reset_next(ctx, cn, link);
		i915_gem_context_put(ctx);
	}
	spin_unlock(&i915->gem.contexts.lock);
1541 1542 1543 1544

	return 0;
}

1545 1546
static const char *swizzle_string(unsigned swizzle)
{
1547
	switch (swizzle) {
1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1563
		return "unknown";
1564 1565 1566 1567 1568 1569 1570
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
1571
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1572
	struct intel_uncore *uncore = &dev_priv->uncore;
1573
	intel_wakeref_t wakeref;
1574

1575
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1576 1577

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1578
		   swizzle_string(dev_priv->ggtt.bit_6_swizzle_x));
1579
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1580
		   swizzle_string(dev_priv->ggtt.bit_6_swizzle_y));
1581

1582
	if (IS_GEN_RANGE(dev_priv, 3, 4)) {
1583
		seq_printf(m, "DDC = 0x%08x\n",
1584
			   intel_uncore_read(uncore, DCC));
1585
		seq_printf(m, "DDC2 = 0x%08x\n",
1586
			   intel_uncore_read(uncore, DCC2));
1587
		seq_printf(m, "C0DRB3 = 0x%04x\n",
1588
			   intel_uncore_read16(uncore, C0DRB3));
1589
		seq_printf(m, "C1DRB3 = 0x%04x\n",
1590
			   intel_uncore_read16(uncore, C1DRB3));
1591
	} else if (INTEL_GEN(dev_priv) >= 6) {
1592
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1593
			   intel_uncore_read(uncore, MAD_DIMM_C0));
1594
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1595
			   intel_uncore_read(uncore, MAD_DIMM_C1));
1596
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1597
			   intel_uncore_read(uncore, MAD_DIMM_C2));
1598
		seq_printf(m, "TILECTL = 0x%08x\n",
1599
			   intel_uncore_read(uncore, TILECTL));
1600
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
1601
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1602
				   intel_uncore_read(uncore, GAMTARBMODE));
B
Ben Widawsky 已提交
1603 1604
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
1605
				   intel_uncore_read(uncore, ARB_MODE));
1606
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1607
			   intel_uncore_read(uncore, DISP_ARB_CTL));
1608
	}
1609 1610 1611 1612

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

1613
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1614 1615 1616 1617

	return 0;
}

1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

1632 1633
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
1634
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1635
	struct intel_rps *rps = &dev_priv->gt.rps;
1636
	u32 act_freq = rps->cur_freq;
1637
	intel_wakeref_t wakeref;
1638

1639
	with_intel_runtime_pm_if_in_use(&dev_priv->runtime_pm, wakeref) {
1640
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1641
			vlv_punit_get(dev_priv);
1642 1643
			act_freq = vlv_punit_read(dev_priv,
						  PUNIT_REG_GPU_FREQ_STS);
1644
			vlv_punit_put(dev_priv);
1645 1646
			act_freq = (act_freq >> 8) & 0xff;
		} else {
1647
			act_freq = intel_get_cagf(rps,
1648 1649 1650 1651
						  I915_READ(GEN6_RPSTAT1));
		}
	}

1652
	seq_printf(m, "RPS enabled? %d\n", rps->enabled);
1653
	seq_printf(m, "GPU busy? %s\n", yesno(dev_priv->gt.awake));
1654
	seq_printf(m, "Boosts outstanding? %d\n",
1655
		   atomic_read(&rps->num_waiters));
C
Chris Wilson 已提交
1656
	seq_printf(m, "Interactive? %d\n", READ_ONCE(rps->power.interactive));
1657
	seq_printf(m, "Frequency requested %d, actual %d\n",
1658 1659
		   intel_gpu_freq(rps, rps->cur_freq),
		   intel_gpu_freq(rps, act_freq));
1660
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
1661 1662 1663 1664
		   intel_gpu_freq(rps, rps->min_freq),
		   intel_gpu_freq(rps, rps->min_freq_softlimit),
		   intel_gpu_freq(rps, rps->max_freq_softlimit),
		   intel_gpu_freq(rps, rps->max_freq));
1665
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
1666 1667 1668
		   intel_gpu_freq(rps, rps->idle_freq),
		   intel_gpu_freq(rps, rps->efficient_freq),
		   intel_gpu_freq(rps, rps->boost_freq));
1669

1670
	seq_printf(m, "Wait boosts: %d\n", atomic_read(&rps->boosts));
1671

1672
	if (INTEL_GEN(dev_priv) >= 6 && rps->enabled && dev_priv->gt.awake) {
1673 1674 1675
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

1676
		intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
1677 1678 1679 1680
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
1681
		intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
1682 1683

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
C
Chris Wilson 已提交
1684
			   rps_power_to_str(rps->power.mode));
1685
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
1686
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
C
Chris Wilson 已提交
1687
			   rps->power.up_threshold);
1688
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
1689
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
C
Chris Wilson 已提交
1690
			   rps->power.down_threshold);
1691 1692 1693 1694
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

1695
	return 0;
1696 1697
}

1698 1699
static int i915_llc(struct seq_file *m, void *data)
{
1700
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1701
	const bool edram = INTEL_GEN(dev_priv) > 8;
1702

1703
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
1704 1705
	seq_printf(m, "%s: %uMB\n", edram ? "eDRAM" : "eLLC",
		   dev_priv->edram_size_mb);
1706 1707 1708 1709

	return 0;
}

1710 1711 1712
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1713
	intel_wakeref_t wakeref;
1714
	struct drm_printer p;
1715

1716
	if (!HAS_GT_UC(dev_priv))
1717
		return -ENODEV;
1718

1719
	p = drm_seq_file_printer(m);
1720
	intel_uc_fw_dump(&dev_priv->gt.uc.huc.fw, &p);
1721

1722
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref)
1723
		seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
1724 1725 1726 1727

	return 0;
}

1728 1729
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
1730
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1731
	intel_wakeref_t wakeref;
1732
	struct drm_printer p;
1733

1734
	if (!HAS_GT_UC(dev_priv))
1735
		return -ENODEV;
1736

1737
	p = drm_seq_file_printer(m);
1738
	intel_uc_fw_dump(&dev_priv->gt.uc.guc.fw, &p);
1739

1740
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756
		u32 tmp = I915_READ(GUC_STATUS);
		u32 i;

		seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
		seq_printf(m, "\tBootrom status = 0x%x\n",
			   (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
		seq_printf(m, "\tuKernel status = 0x%x\n",
			   (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
		seq_printf(m, "\tMIA Core status = 0x%x\n",
			   (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
		seq_puts(m, "\nScratch registers:\n");
		for (i = 0; i < 16; i++) {
			seq_printf(m, "\t%2d: \t0x%x\n",
				   i, I915_READ(SOFT_SCRATCH(i)));
		}
	}
1757

1758 1759 1760
	return 0;
}

1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777
static const char *
stringify_guc_log_type(enum guc_log_buffer_type type)
{
	switch (type) {
	case GUC_ISR_LOG_BUFFER:
		return "ISR";
	case GUC_DPC_LOG_BUFFER:
		return "DPC";
	case GUC_CRASH_DUMP_LOG_BUFFER:
		return "CRASH";
	default:
		MISSING_CASE(type);
	}

	return "";
}

1778 1779 1780
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
1781
	struct intel_guc_log *log = &dev_priv->gt.uc.guc.log;
1782
	enum guc_log_buffer_type type;
1783

1784 1785
	if (!intel_guc_log_relay_created(log)) {
		seq_puts(m, "GuC log relay not created\n");
1786 1787
		return;
	}
1788

1789
	seq_puts(m, "GuC logging stats:\n");
1790

1791
	seq_printf(m, "\tRelay full count: %u\n",
1792 1793 1794 1795 1796 1797 1798 1799
		   log->relay.full_count);

	for (type = GUC_ISR_LOG_BUFFER; type < GUC_MAX_LOG_BUFFER; type++) {
		seq_printf(m, "\t%s:\tflush count %10u, overflow count %10u\n",
			   stringify_guc_log_type(type),
			   log->stats[type].flush,
			   log->stats[type].sampled_overflow);
	}
1800 1801
}

1802 1803 1804
static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1805
	const struct intel_guc *guc = &dev_priv->gt.uc.guc;
1806
	struct intel_guc_client *client = guc->execbuf_client;
1807

1808
	if (!USES_GUC(dev_priv))
1809 1810
		return -ENODEV;

1811 1812 1813 1814 1815
	i915_guc_log_info(m, dev_priv);

	if (!USES_GUC_SUBMISSION(dev_priv))
		return 0;

1816
	GEM_BUG_ON(!guc->execbuf_client);
1817

1818
	seq_printf(m, "\nDoorbell map:\n");
1819
	seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
1820
	seq_printf(m, "Doorbell next cacheline: 0x%x\n", guc->db_cacheline);
1821

1822 1823 1824 1825 1826 1827 1828
	seq_printf(m, "\nGuC execbuf client @ %p:\n", client);
	seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
		   client->priority,
		   client->stage_id,
		   client->proc_desc_offset);
	seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
		   client->doorbell_id, client->doorbell_offset);
1829 1830 1831 1832 1833
	/* Add more as required ... */

	return 0;
}

1834
static int i915_guc_stage_pool(struct seq_file *m, void *data)
A
Alex Dai 已提交
1835
{
1836
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1837
	const struct intel_guc *guc = &dev_priv->gt.uc.guc;
1838 1839
	struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
	int index;
A
Alex Dai 已提交
1840

1841 1842
	if (!USES_GUC_SUBMISSION(dev_priv))
		return -ENODEV;
A
Alex Dai 已提交
1843

1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862
	for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
		struct intel_engine_cs *engine;

		if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
			continue;

		seq_printf(m, "GuC stage descriptor %u:\n", index);
		seq_printf(m, "\tIndex: %u\n", desc->stage_id);
		seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
		seq_printf(m, "\tPriority: %d\n", desc->priority);
		seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
		seq_printf(m, "\tEngines used: 0x%x\n",
			   desc->engines_used);
		seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
			   desc->db_trigger_phy,
			   desc->db_trigger_cpu,
			   desc->db_trigger_uk);
		seq_printf(m, "\tProcess descriptor: 0x%x\n",
			   desc->process_desc);
1863
		seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
1864 1865 1866
			   desc->wq_addr, desc->wq_size);
		seq_putc(m, '\n');

1867
		for_each_uabi_engine(engine, dev_priv) {
1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885
			u32 guc_engine_id = engine->guc_id;
			struct guc_execlist_context *lrc =
						&desc->lrc[guc_engine_id];

			seq_printf(m, "\t%s LRC:\n", engine->name);
			seq_printf(m, "\t\tContext desc: 0x%x\n",
				   lrc->context_desc);
			seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
			seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
			seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
			seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
			seq_putc(m, '\n');
		}
	}

	return 0;
}

A
Alex Dai 已提交
1886 1887
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
1888 1889 1890 1891 1892 1893
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node_to_i915(node);
	bool dump_load_err = !!node->info_ent->data;
	struct drm_i915_gem_object *obj = NULL;
	u32 *log;
	int i = 0;
A
Alex Dai 已提交
1894

1895
	if (!HAS_GT_UC(dev_priv))
1896 1897
		return -ENODEV;

1898
	if (dump_load_err)
1899
		obj = dev_priv->gt.uc.load_err_log;
1900 1901
	else if (dev_priv->gt.uc.guc.log.vma)
		obj = dev_priv->gt.uc.guc.log.vma->obj;
A
Alex Dai 已提交
1902

1903 1904
	if (!obj)
		return 0;
A
Alex Dai 已提交
1905

1906 1907 1908 1909 1910
	log = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(log)) {
		DRM_DEBUG("Failed to pin object\n");
		seq_puts(m, "(log data unaccessible)\n");
		return PTR_ERR(log);
A
Alex Dai 已提交
1911 1912
	}

1913 1914 1915 1916 1917
	for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
		seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
			   *(log + i), *(log + i + 1),
			   *(log + i + 2), *(log + i + 3));

A
Alex Dai 已提交
1918 1919
	seq_putc(m, '\n');

1920 1921
	i915_gem_object_unpin_map(obj);

A
Alex Dai 已提交
1922 1923 1924
	return 0;
}

1925
static int i915_guc_log_level_get(void *data, u64 *val)
1926
{
1927
	struct drm_i915_private *dev_priv = data;
1928

1929
	if (!USES_GUC(dev_priv))
1930 1931
		return -ENODEV;

1932
	*val = intel_guc_log_get_level(&dev_priv->gt.uc.guc.log);
1933 1934 1935 1936

	return 0;
}

1937
static int i915_guc_log_level_set(void *data, u64 val)
1938
{
1939
	struct drm_i915_private *dev_priv = data;
1940

1941
	if (!USES_GUC(dev_priv))
1942 1943
		return -ENODEV;

1944
	return intel_guc_log_set_level(&dev_priv->gt.uc.guc.log, val);
1945 1946
}

1947 1948
DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_level_fops,
			i915_guc_log_level_get, i915_guc_log_level_set,
1949 1950
			"%lld\n");

1951 1952
static int i915_guc_log_relay_open(struct inode *inode, struct file *file)
{
1953 1954 1955
	struct drm_i915_private *i915 = inode->i_private;
	struct intel_guc *guc = &i915->gt.uc.guc;
	struct intel_guc_log *log = &guc->log;
1956

1957
	if (!intel_guc_is_running(guc))
1958 1959
		return -ENODEV;

1960
	file->private_data = log;
1961

1962
	return intel_guc_log_relay_open(log);
1963 1964 1965 1966 1967 1968 1969 1970 1971
}

static ssize_t
i915_guc_log_relay_write(struct file *filp,
			 const char __user *ubuf,
			 size_t cnt,
			 loff_t *ppos)
{
	struct intel_guc_log *log = filp->private_data;
1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986
	int val;
	int ret;

	ret = kstrtoint_from_user(ubuf, cnt, 0, &val);
	if (ret < 0)
		return ret;

	/*
	 * Enable and start the guc log relay on value of 1.
	 * Flush log relay for any other value.
	 */
	if (val == 1)
		ret = intel_guc_log_relay_start(log);
	else
		intel_guc_log_relay_flush(log);
1987

1988
	return ret ?: cnt;
1989 1990 1991 1992
}

static int i915_guc_log_relay_release(struct inode *inode, struct file *file)
{
1993 1994
	struct drm_i915_private *i915 = inode->i_private;
	struct intel_guc *guc = &i915->gt.uc.guc;
1995

1996
	intel_guc_log_relay_close(&guc->log);
1997 1998 1999 2000 2001 2002 2003 2004 2005 2006
	return 0;
}

static const struct file_operations i915_guc_log_relay_fops = {
	.owner = THIS_MODULE,
	.open = i915_guc_log_relay_open,
	.write = i915_guc_log_relay_write,
	.release = i915_guc_log_relay_release,
};

2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020
static int i915_psr_sink_status_show(struct seq_file *m, void *data)
{
	u8 val;
	static const char * const sink_status[] = {
		"inactive",
		"transition to active, capture and display",
		"active, display from RFB",
		"active, capture and display on sink device timings",
		"transition to inactive, capture and display, timing re-sync",
		"reserved",
		"reserved",
		"sink internal error",
	};
	struct drm_connector *connector = m->private;
2021
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
2022 2023
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
2024 2025 2026 2027 2028 2029
	int ret;

	if (!CAN_PSR(dev_priv)) {
		seq_puts(m, "PSR Unsupported\n");
		return -ENODEV;
	}
2030 2031 2032 2033

	if (connector->status != connector_status_connected)
		return -ENODEV;

2034 2035 2036
	ret = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_STATUS, &val);

	if (ret == 1) {
2037 2038 2039 2040 2041 2042 2043
		const char *str = "unknown";

		val &= DP_PSR_SINK_STATE_MASK;
		if (val < ARRAY_SIZE(sink_status))
			str = sink_status[val];
		seq_printf(m, "Sink PSR status: 0x%x [%s]\n", val, str);
	} else {
2044
		return ret;
2045 2046 2047 2048 2049 2050
	}

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_psr_sink_status);

2051 2052 2053
static void
psr_source_status(struct drm_i915_private *dev_priv, struct seq_file *m)
{
2054 2055
	u32 val, status_val;
	const char *status = "unknown";
2056

2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070
	if (dev_priv->psr.psr2_enabled) {
		static const char * const live_status[] = {
			"IDLE",
			"CAPTURE",
			"CAPTURE_FS",
			"SLEEP",
			"BUFON_FW",
			"ML_UP",
			"SU_STANDBY",
			"FAST_SLEEP",
			"DEEP_SLEEP",
			"BUF_ON",
			"TG_ON"
		};
2071
		val = I915_READ(EDP_PSR2_STATUS(dev_priv->psr.transcoder));
2072 2073 2074 2075
		status_val = (val & EDP_PSR2_STATUS_STATE_MASK) >>
			      EDP_PSR2_STATUS_STATE_SHIFT;
		if (status_val < ARRAY_SIZE(live_status))
			status = live_status[status_val];
2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086
	} else {
		static const char * const live_status[] = {
			"IDLE",
			"SRDONACK",
			"SRDENT",
			"BUFOFF",
			"BUFON",
			"AUXACK",
			"SRDOFFACK",
			"SRDENT_ON",
		};
2087
		val = I915_READ(EDP_PSR_STATUS(dev_priv->psr.transcoder));
2088 2089 2090 2091
		status_val = (val & EDP_PSR_STATUS_STATE_MASK) >>
			      EDP_PSR_STATUS_STATE_SHIFT;
		if (status_val < ARRAY_SIZE(live_status))
			status = live_status[status_val];
2092
	}
2093

2094
	seq_printf(m, "Source PSR status: %s [0x%08x]\n", status, val);
2095 2096
}

2097 2098
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2099
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2100
	struct i915_psr *psr = &dev_priv->psr;
2101
	intel_wakeref_t wakeref;
2102 2103 2104
	const char *status;
	bool enabled;
	u32 val;
2105

2106 2107
	if (!HAS_PSR(dev_priv))
		return -ENODEV;
2108

2109 2110 2111 2112 2113 2114
	seq_printf(m, "Sink support: %s", yesno(psr->sink_support));
	if (psr->dp)
		seq_printf(m, " [0x%02x]", psr->dp->psr_dpcd[0]);
	seq_puts(m, "\n");

	if (!psr->sink_support)
2115 2116
		return 0;

2117
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2118
	mutex_lock(&psr->lock);
2119

2120 2121
	if (psr->enabled)
		status = psr->psr2_enabled ? "PSR2 enabled" : "PSR1 enabled";
2122
	else
2123 2124
		status = "disabled";
	seq_printf(m, "PSR mode: %s\n", status);
2125

2126 2127 2128 2129
	if (!psr->enabled) {
		seq_printf(m, "PSR sink not reliable: %s\n",
			   yesno(psr->sink_not_reliable));

2130
		goto unlock;
2131
	}
2132

2133
	if (psr->psr2_enabled) {
2134
		val = I915_READ(EDP_PSR2_CTL(dev_priv->psr.transcoder));
2135 2136
		enabled = val & EDP_PSR2_ENABLE;
	} else {
2137
		val = I915_READ(EDP_PSR_CTL(dev_priv->psr.transcoder));
2138 2139 2140 2141 2142 2143 2144
		enabled = val & EDP_PSR_ENABLE;
	}
	seq_printf(m, "Source PSR ctl: %s [0x%08x]\n",
		   enableddisabled(enabled), val);
	psr_source_status(dev_priv, m);
	seq_printf(m, "Busy frontbuffer bits: 0x%08x\n",
		   psr->busy_frontbuffer_bits);
2145

2146 2147 2148
	/*
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2149
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2150 2151
		val = I915_READ(EDP_PSR_PERF_CNT(dev_priv->psr.transcoder));
		val &= EDP_PSR_PERF_CNT_MASK;
2152
		seq_printf(m, "Performance counter: %u\n", val);
R
Rodrigo Vivi 已提交
2153
	}
2154

2155
	if (psr->debug & I915_PSR_DEBUG_IRQ) {
2156
		seq_printf(m, "Last attempted entry at: %lld\n",
2157 2158
			   psr->last_entry_attempt);
		seq_printf(m, "Last exit at: %lld\n", psr->last_exit);
2159 2160
	}

2161 2162 2163 2164 2165 2166 2167 2168
	if (psr->psr2_enabled) {
		u32 su_frames_val[3];
		int frame;

		/*
		 * Reading all 3 registers before hand to minimize crossing a
		 * frame boundary between register reads
		 */
2169 2170 2171 2172 2173
		for (frame = 0; frame < PSR2_SU_STATUS_FRAMES; frame += 3) {
			val = I915_READ(PSR2_SU_STATUS(dev_priv->psr.transcoder,
						       frame));
			su_frames_val[frame / 3] = val;
		}
2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186

		seq_puts(m, "Frame:\tPSR2 SU blocks:\n");

		for (frame = 0; frame < PSR2_SU_STATUS_FRAMES; frame++) {
			u32 su_blocks;

			su_blocks = su_frames_val[frame / 3] &
				    PSR2_SU_STATUS_MASK(frame);
			su_blocks = su_blocks >> PSR2_SU_STATUS_SHIFT(frame);
			seq_printf(m, "%d\t%d\n", frame, su_blocks);
		}
	}

2187 2188
unlock:
	mutex_unlock(&psr->lock);
2189
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2190

2191 2192 2193
	return 0;
}

2194 2195 2196 2197
static int
i915_edp_psr_debug_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
2198
	intel_wakeref_t wakeref;
2199
	int ret;
2200 2201 2202 2203

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

2204
	DRM_DEBUG_KMS("Setting PSR debug to %llx\n", val);
2205

2206
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2207

2208
	ret = intel_psr_debug_set(dev_priv, val);
2209

2210
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2211

2212
	return ret;
2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230
}

static int
i915_edp_psr_debug_get(void *data, u64 *val)
{
	struct drm_i915_private *dev_priv = data;

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

	*val = READ_ONCE(dev_priv->psr.debug);
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_edp_psr_debug_fops,
			i915_edp_psr_debug_get, i915_edp_psr_debug_set,
			"%llu\n");

2231 2232
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2233
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2234
	unsigned long long power;
2235
	intel_wakeref_t wakeref;
2236 2237
	u32 units;

2238
	if (INTEL_GEN(dev_priv) < 6)
2239 2240
		return -ENODEV;

2241
	if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power))
2242 2243 2244
		return -ENODEV;

	units = (power & 0x1f00) >> 8;
2245
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref)
2246
		power = I915_READ(MCH_SECP_NRG_STTS);
2247

2248
	power = (1000000 * power) >> units; /* convert to uJ */
2249
	seq_printf(m, "%llu", power);
2250 2251 2252 2253

	return 0;
}

2254
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2255
{
2256
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2257
	struct pci_dev *pdev = dev_priv->drm.pdev;
2258

2259 2260
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2261

2262 2263 2264
	seq_printf(m, "Runtime power status: %s\n",
		   enableddisabled(!dev_priv->power_domains.wakeref));

2265
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2266
	seq_printf(m, "IRQs disabled: %s\n",
2267
		   yesno(!intel_irqs_enabled(dev_priv)));
2268
#ifdef CONFIG_PM
2269
	seq_printf(m, "Usage count: %d\n",
2270
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2271 2272 2273
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2274
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2275 2276
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2277

2278 2279 2280
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)) {
		struct drm_printer p = drm_seq_file_printer(m);

2281
		print_intel_runtime_pm_wakeref(&dev_priv->runtime_pm, &p);
2282 2283
	}

2284 2285 2286
	return 0;
}

2287 2288
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2289
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
2301
		seq_printf(m, "%-25s %d\n", power_well->desc->name,
2302 2303
			   power_well->count);

2304
		for_each_power_domain(power_domain, power_well->desc->domains)
2305
			seq_printf(m, "  %-23s %d\n",
2306
				 intel_display_power_domain_str(power_domain),
2307 2308 2309 2310 2311 2312 2313 2314
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2315 2316
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2317
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2318
	intel_wakeref_t wakeref;
2319
	struct intel_csr *csr;
2320
	i915_reg_t dc5_reg, dc6_reg = {};
2321

2322 2323
	if (!HAS_CSR(dev_priv))
		return -ENODEV;
2324 2325 2326

	csr = &dev_priv->csr;

2327
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2328

2329 2330 2331 2332
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2333
		goto out;
2334 2335 2336 2337

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2338 2339 2340
	if (INTEL_GEN(dev_priv) >= 12) {
		dc5_reg = TGL_DMC_DEBUG_DC5_COUNT;
		dc6_reg = TGL_DMC_DEBUG_DC6_COUNT;
2341 2342 2343 2344 2345 2346 2347
		/*
		 * NOTE: DMC_DEBUG3 is a general purpose reg.
		 * According to B.Specs:49196 DMC f/w reuses DC5/6 counter
		 * reg for DC3CO debugging and validation,
		 * but TGL DMC f/w is using DMC_DEBUG3 reg for DC3CO counter.
		 */
		seq_printf(m, "DC3CO count: %d\n", I915_READ(DMC_DEBUG3));
2348 2349 2350 2351 2352 2353
	} else {
		dc5_reg = IS_BROXTON(dev_priv) ? BXT_CSR_DC3_DC5_COUNT :
						 SKL_CSR_DC3_DC5_COUNT;
		if (!IS_GEN9_LP(dev_priv))
			dc6_reg = SKL_CSR_DC5_DC6_COUNT;
	}
2354

2355 2356 2357
	seq_printf(m, "DC3 -> DC5 count: %d\n", I915_READ(dc5_reg));
	if (dc6_reg.reg)
		seq_printf(m, "DC5 -> DC6 count: %d\n", I915_READ(dc6_reg));
2358

2359 2360 2361 2362 2363
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2364
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2365

2366 2367 2368
	return 0;
}

2369
static void intel_seq_print_mode(struct seq_file *m, int tabs,
2370
				 const struct drm_display_mode *mode)
2371 2372 2373 2374 2375 2376
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

2377
	seq_printf(m, DRM_MODE_FMT "\n", DRM_MODE_ARG(mode));
2378 2379 2380
}

static void intel_encoder_info(struct seq_file *m,
2381 2382
			       struct intel_crtc *crtc,
			       struct intel_encoder *encoder)
2383
{
2384 2385
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2386
	struct intel_connector *connector;
2387 2388

	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2389 2390
		   encoder->base.base.id, encoder->base.name);

2391 2392 2393
	for_each_connector_on_encoder(dev, &encoder->base, connector)
		seq_printf(m, "\t\tconnector %d: type: %s\n",
			   connector->base.base.id, connector->base.name);
2394 2395 2396 2397
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
2398
	const struct drm_display_mode *mode = panel->fixed_mode;
2399

2400
	seq_printf(m, "\tfixed mode: " DRM_MODE_FMT "\n", DRM_MODE_ARG(mode));
2401 2402
}

2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421
static void intel_hdcp_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	bool hdcp_cap, hdcp2_cap;

	hdcp_cap = intel_hdcp_capable(intel_connector);
	hdcp2_cap = intel_hdcp2_capable(intel_connector);

	if (hdcp_cap)
		seq_puts(m, "HDCP1.4 ");
	if (hdcp2_cap)
		seq_puts(m, "HDCP2.2 ");

	if (!hdcp_cap && !hdcp2_cap)
		seq_puts(m, "None");

	seq_puts(m, "\n");
}

2422 2423 2424 2425 2426 2427 2428
static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2429
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2430
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2431
		intel_panel_info(m, &intel_connector->panel);
2432 2433 2434

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2435 2436 2437 2438
	if (intel_connector->hdcp.shim) {
		seq_puts(m, "\tHDCP version: ");
		intel_hdcp_info(m, intel_connector);
	}
2439 2440
}

L
Libin Yang 已提交
2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2455 2456 2457 2458 2459 2460
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2461
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2462 2463 2464 2465
	if (intel_connector->hdcp.shim) {
		seq_puts(m, "\tHDCP version: ");
		intel_hdcp_info(m, intel_connector);
	}
2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2479
	struct drm_display_mode *mode;
2480 2481

	seq_printf(m, "connector %d: type %s, status: %s\n",
2482
		   connector->base.id, connector->name,
2483
		   drm_get_connector_status_name(connector->status));
2484 2485 2486 2487 2488 2489 2490 2491 2492 2493

	if (connector->status == connector_status_disconnected)
		return;

	seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
		   connector->display_info.width_mm,
		   connector->display_info.height_mm);
	seq_printf(m, "\tsubpixel order: %s\n",
		   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
	seq_printf(m, "\tCEA rev: %d\n", connector->display_info.cea_rev);
2494

2495
	if (!intel_encoder)
2496 2497 2498 2499 2500
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
2501 2502 2503 2504
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
2505 2506 2507
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2508
			intel_lvds_info(m, intel_connector);
2509 2510 2511
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2512
		    intel_encoder->type == INTEL_OUTPUT_DDI)
2513 2514 2515 2516
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
2517
	}
2518

2519 2520 2521
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2522 2523
}

2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

2542
static void plane_rotation(char *buf, size_t bufsize, unsigned int rotation)
2543 2544
{
	/*
2545
	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
2546 2547
	 * will print them all to visualize if the values are misused
	 */
2548
	snprintf(buf, bufsize,
2549
		 "%s%s%s%s%s%s(0x%08x)",
2550 2551 2552 2553 2554 2555
		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
2556 2557 2558
		 rotation);
}

2559
static void intel_plane_info(struct seq_file *m, struct intel_crtc *crtc)
2560
{
2561 2562
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2563
	struct intel_plane *plane;
2564

2565 2566 2567 2568
	for_each_intel_plane_on_crtc(dev, crtc, plane) {
		const struct intel_plane_state *plane_state =
			to_intel_plane_state(plane->base.state);
		const struct drm_framebuffer *fb;
2569
		struct drm_format_name_buf format_name;
2570
		struct drm_rect src, dst;
2571
		char rot_str[48];
2572

2573
		if (!plane_state) {
2574 2575 2576 2577
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

2578 2579
		src = drm_plane_state_src(&plane_state->uapi);
		dst = drm_plane_state_dest(&plane_state->uapi);
2580

2581
		fb = plane_state->uapi.fb;
2582 2583
		if (fb)
			drm_get_format_name(fb->format->format, &format_name);
2584

2585 2586
		plane_rotation(rot_str, sizeof(rot_str),
			       plane_state->uapi.rotation);
2587

2588
		seq_printf(m, "\t--Plane id %d: type=%s, fb=%d,%s,%dx%d, src=" DRM_RECT_FP_FMT ", dst=" DRM_RECT_FMT ", rotation=%s\n",
2589 2590
			   plane->base.base.id,
			   plane_type(plane->base.type),
2591 2592 2593 2594
			   fb ? fb->base.id : 0,
			   fb ? format_name.str : "n/a",
			   fb ? fb->width : 0,
			   fb ? fb->height : 0,
2595
			   DRM_RECT_FP_ARG(&src),
2596 2597
			   DRM_RECT_ARG(&dst),
			   rot_str);
2598 2599 2600
	}
}

2601
static void intel_scaler_info(struct seq_file *m, struct intel_crtc *crtc)
2602
{
2603 2604 2605
	const struct intel_crtc_state *crtc_state =
		to_intel_crtc_state(crtc->base.state);
	int num_scalers = crtc->num_scalers;
2606 2607 2608 2609 2610 2611
	int i;

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
2612 2613
			   crtc_state->scaler_state.scaler_users,
			   crtc_state->scaler_state.scaler_id);
2614

2615
		for (i = 0; i < num_scalers; i++) {
2616 2617
			const struct intel_scaler *sc =
				&crtc_state->scaler_state.scalers[i];
2618 2619 2620 2621 2622 2623 2624 2625 2626 2627

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640
static void intel_crtc_info(struct seq_file *m, struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_crtc_state *crtc_state =
		to_intel_crtc_state(crtc->base.state);

	seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
		   crtc->base.base.id, pipe_name(crtc->pipe),
		   yesno(crtc_state->hw.active),
		   crtc_state->pipe_src_w, crtc_state->pipe_src_h,
		   yesno(crtc_state->dither), crtc_state->pipe_bpp);

	if (crtc_state->hw.active) {
2641 2642
		const struct drm_display_mode *mode =
			&crtc_state->hw.mode;
2643 2644
		struct intel_encoder *encoder;

2645 2646
		seq_printf(m, "\tmode: " DRM_MODE_FMT "\n", DRM_MODE_ARG(mode));

2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658
		for_each_encoder_on_crtc(&dev_priv->drm, &crtc->base, encoder)
			intel_encoder_info(m, crtc, encoder);

		intel_scaler_info(m, crtc);
		intel_plane_info(m, crtc);
	}

	seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s\n",
		   yesno(!crtc->cpu_fifo_underrun_disabled),
		   yesno(!crtc->pch_fifo_underrun_disabled));
}

2659 2660
static int i915_display_info(struct seq_file *m, void *unused)
{
2661 2662
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2663
	struct intel_crtc *crtc;
2664
	struct drm_connector *connector;
2665
	struct drm_connector_list_iter conn_iter;
2666 2667
	intel_wakeref_t wakeref;

2668
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2669

2670 2671
	drm_modeset_lock_all(dev);

2672 2673
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
2674
	for_each_intel_crtc(dev, crtc)
2675
		intel_crtc_info(m, crtc);
2676 2677 2678 2679

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
2680 2681
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
2682
		intel_connector_info(m, connector);
2683
	drm_connector_list_iter_end(&conn_iter);
2684 2685

	drm_modeset_unlock_all(dev);
2686

2687
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2688 2689 2690 2691

	return 0;
}

2692 2693 2694 2695
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
2696
	intel_wakeref_t wakeref;
2697
	struct drm_printer p;
2698

2699
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2700

2701 2702 2703
	seq_printf(m, "GT awake? %s [%d]\n",
		   yesno(dev_priv->gt.awake),
		   atomic_read(&dev_priv->gt.wakeref.count));
L
Lionel Landwerlin 已提交
2704
	seq_printf(m, "CS timestamp frequency: %u kHz\n",
2705
		   RUNTIME_INFO(dev_priv)->cs_timestamp_frequency_khz);
2706

2707
	p = drm_seq_file_printer(m);
2708
	for_each_uabi_engine(engine, dev_priv)
2709
		intel_engine_dump(engine, &p, "%s\n", engine->name);
2710

2711
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2712

2713 2714 2715
	return 0;
}

2716 2717 2718 2719 2720
static int i915_rcs_topology(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_printer p = drm_seq_file_printer(m);

2721
	intel_device_info_dump_topology(&RUNTIME_INFO(dev_priv)->sseu, &p);
2722 2723 2724 2725

	return 0;
}

2726 2727 2728 2729 2730 2731 2732 2733 2734 2735
static int i915_shrinker_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *i915 = node_to_i915(m->private);

	seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
	seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);

	return 0;
}

2736 2737
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
2738 2739
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2740 2741 2742 2743 2744 2745
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

2746
		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->info->name,
2747
			   pll->info->id);
2748
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
2749
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
2750
		seq_printf(m, " tracked hardware state:\n");
2751
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
2752
		seq_printf(m, " dpll_md: 0x%08x\n",
2753 2754 2755 2756
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778
		seq_printf(m, " cfgcr0:  0x%08x\n", pll->state.hw_state.cfgcr0);
		seq_printf(m, " cfgcr1:  0x%08x\n", pll->state.hw_state.cfgcr1);
		seq_printf(m, " mg_refclkin_ctl:        0x%08x\n",
			   pll->state.hw_state.mg_refclkin_ctl);
		seq_printf(m, " mg_clktop2_coreclkctl1: 0x%08x\n",
			   pll->state.hw_state.mg_clktop2_coreclkctl1);
		seq_printf(m, " mg_clktop2_hsclkctl:    0x%08x\n",
			   pll->state.hw_state.mg_clktop2_hsclkctl);
		seq_printf(m, " mg_pll_div0:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div0);
		seq_printf(m, " mg_pll_div1:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div1);
		seq_printf(m, " mg_pll_lf:    0x%08x\n",
			   pll->state.hw_state.mg_pll_lf);
		seq_printf(m, " mg_pll_frac_lock: 0x%08x\n",
			   pll->state.hw_state.mg_pll_frac_lock);
		seq_printf(m, " mg_pll_ssc:   0x%08x\n",
			   pll->state.hw_state.mg_pll_ssc);
		seq_printf(m, " mg_pll_bias:  0x%08x\n",
			   pll->state.hw_state.mg_pll_bias);
		seq_printf(m, " mg_pll_tdc_coldst_bias: 0x%08x\n",
			   pll->state.hw_state.mg_pll_tdc_coldst_bias);
2779 2780 2781 2782 2783 2784
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

2785
static int i915_wa_registers(struct seq_file *m, void *unused)
2786
{
2787
	struct drm_i915_private *i915 = node_to_i915(m->private);
2788
	struct intel_engine_cs *engine;
2789

2790
	for_each_uabi_engine(engine, i915) {
2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808
		const struct i915_wa_list *wal = &engine->ctx_wa_list;
		const struct i915_wa *wa;
		unsigned int count;

		count = wal->count;
		if (!count)
			continue;

		seq_printf(m, "%s: Workarounds applied: %u\n",
			   engine->name, count);

		for (wa = wal->list; count--; wa++)
			seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X\n",
				   i915_mmio_reg_offset(wa->reg),
				   wa->val, wa->mask);

		seq_printf(m, "\n");
	}
2809 2810 2811 2812

	return 0;
}

2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836
static int i915_ipc_status_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Isochronous Priority Control: %s\n",
			yesno(dev_priv->ipc_enabled));
	return 0;
}

static int i915_ipc_status_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!HAS_IPC(dev_priv))
		return -ENODEV;

	return single_open(file, i915_ipc_status_show, dev_priv);
}

static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
2837
	intel_wakeref_t wakeref;
2838
	bool enable;
2839
	int ret;
2840 2841 2842 2843 2844

	ret = kstrtobool_from_user(ubuf, len, &enable);
	if (ret < 0)
		return ret;

2845
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
2846 2847 2848 2849 2850 2851
		if (!dev_priv->ipc_enabled && enable)
			DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
		dev_priv->wm.distrust_bios_wm = true;
		dev_priv->ipc_enabled = enable;
		intel_enable_ipc(dev_priv);
	}
2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864

	return len;
}

static const struct file_operations i915_ipc_status_fops = {
	.owner = THIS_MODULE,
	.open = i915_ipc_status_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_ipc_status_write
};

2865 2866
static int i915_ddb_info(struct seq_file *m, void *unused)
{
2867 2868
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2869
	struct skl_ddb_entry *entry;
2870
	struct intel_crtc *crtc;
2871

2872
	if (INTEL_GEN(dev_priv) < 9)
2873
		return -ENODEV;
2874

2875 2876 2877 2878
	drm_modeset_lock_all(dev);

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

2879 2880 2881 2882 2883 2884
	for_each_intel_crtc(&dev_priv->drm, crtc) {
		struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
		enum pipe pipe = crtc->pipe;
		enum plane_id plane_id;

2885 2886
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

2887 2888 2889
		for_each_plane_id_on_crtc(crtc, plane_id) {
			entry = &crtc_state->wm.skl.plane_ddb_y[plane_id];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane_id + 1,
2890 2891 2892 2893
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

2894
		entry = &crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR];
2895 2896 2897 2898 2899 2900 2901 2902 2903
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

2904
static void drrs_status_per_crtc(struct seq_file *m,
2905 2906
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
2907
{
2908
	struct drm_i915_private *dev_priv = to_i915(dev);
2909 2910
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
2911
	struct drm_connector *connector;
2912
	struct drm_connector_list_iter conn_iter;
2913

2914 2915
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
2916 2917 2918 2919
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
2920
	}
2921
	drm_connector_list_iter_end(&conn_iter);
2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

2934
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
2935 2936 2937 2938 2939 2940 2941 2942
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
2943 2944 2945 2946
			seq_puts(m, "Idleness DRRS: Disabled\n");
			if (dev_priv->psr.enabled)
				seq_puts(m,
				"\tAs PSR is enabled, DRRS is not enabled\n");
2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
2981 2982
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2983 2984 2985
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

2986
	drm_modeset_lock_all(dev);
2987
	for_each_intel_crtc(dev, intel_crtc) {
2988
		if (intel_crtc->base.state->active) {
2989 2990 2991 2992 2993 2994
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
2995
	drm_modeset_unlock_all(dev);
2996 2997 2998 2999 3000 3001 3002

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3003 3004
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3005 3006
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3007 3008
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3009
	struct drm_connector *connector;
3010
	struct drm_connector_list_iter conn_iter;
3011

3012 3013
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3014
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3015
			continue;
3016 3017 3018 3019 3020 3021

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3022 3023
		if (!intel_dig_port->dp.can_mst)
			continue;
3024

3025 3026 3027
		seq_printf(m, "MST Source Port [ENCODER:%d:%s]\n",
			   intel_dig_port->base.base.base.id,
			   intel_dig_port->base.base.name);
3028 3029
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3030 3031
	drm_connector_list_iter_end(&conn_iter);

3032 3033 3034
	return 0;
}

3035
static ssize_t i915_displayport_test_active_write(struct file *file,
3036 3037
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3038 3039 3040 3041 3042
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3043
	struct drm_connector_list_iter conn_iter;
3044 3045 3046
	struct intel_dp *intel_dp;
	int val = 0;

3047
	dev = ((struct seq_file *)file->private_data)->private;
3048 3049 3050 3051

	if (len == 0)
		return 0;

G
Geliang Tang 已提交
3052 3053 3054
	input_buffer = memdup_user_nul(ubuf, len);
	if (IS_ERR(input_buffer))
		return PTR_ERR(input_buffer);
3055 3056 3057

	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3058 3059
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3060 3061
		struct intel_encoder *encoder;

3062 3063 3064 3065
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3066 3067 3068 3069 3070 3071
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3072 3073
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3074
				break;
3075 3076 3077 3078 3079
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3080
				intel_dp->compliance.test_active = 1;
3081
			else
3082
				intel_dp->compliance.test_active = 0;
3083 3084
		}
	}
3085
	drm_connector_list_iter_end(&conn_iter);
3086 3087 3088 3089 3090 3091 3092 3093 3094 3095
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
3096 3097
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3098
	struct drm_connector *connector;
3099
	struct drm_connector_list_iter conn_iter;
3100 3101
	struct intel_dp *intel_dp;

3102 3103
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3104 3105
		struct intel_encoder *encoder;

3106 3107 3108 3109
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3110 3111 3112 3113 3114 3115
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3116
			if (intel_dp->compliance.test_active)
3117 3118 3119 3120 3121 3122
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3123
	drm_connector_list_iter_end(&conn_iter);
3124 3125 3126 3127 3128

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3129
					     struct file *file)
3130
{
3131
	return single_open(file, i915_displayport_test_active_show,
3132
			   inode->i_private);
3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
3146 3147
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3148
	struct drm_connector *connector;
3149
	struct drm_connector_list_iter conn_iter;
3150 3151
	struct intel_dp *intel_dp;

3152 3153
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3154 3155
		struct intel_encoder *encoder;

3156 3157 3158 3159
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3160 3161 3162 3163 3164 3165
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3166 3167 3168 3169
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3170 3171 3172 3173 3174 3175 3176 3177 3178
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3179 3180 3181
		} else
			seq_puts(m, "0");
	}
3182
	drm_connector_list_iter_end(&conn_iter);
3183 3184 3185

	return 0;
}
3186
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_data);
3187 3188 3189

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
3190 3191
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3192
	struct drm_connector *connector;
3193
	struct drm_connector_list_iter conn_iter;
3194 3195
	struct intel_dp *intel_dp;

3196 3197
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3198 3199
		struct intel_encoder *encoder;

3200 3201 3202 3203
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3204 3205 3206 3207 3208 3209
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3210
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3211 3212 3213
		} else
			seq_puts(m, "0");
	}
3214
	drm_connector_list_iter_end(&conn_iter);
3215 3216 3217

	return 0;
}
3218
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_type);
3219

3220
static void wm_latency_show(struct seq_file *m, const u16 wm[8])
3221
{
3222 3223
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3224
	int level;
3225 3226
	int num_levels;

3227
	if (IS_CHERRYVIEW(dev_priv))
3228
		num_levels = 3;
3229
	else if (IS_VALLEYVIEW(dev_priv))
3230
		num_levels = 1;
3231 3232
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3233
	else
3234
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3235 3236 3237 3238 3239 3240

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3241 3242
		/*
		 * - WM1+ latency values in 0.5us units
3243
		 * - latencies are in us on gen9/vlv/chv
3244
		 */
3245 3246 3247 3248
		if (INTEL_GEN(dev_priv) >= 9 ||
		    IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv) ||
		    IS_G4X(dev_priv))
3249 3250
			latency *= 10;
		else if (level > 0)
3251 3252 3253
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3254
			   level, wm[level], latency / 10, latency % 10);
3255 3256 3257 3258 3259 3260 3261
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3262
	struct drm_i915_private *dev_priv = m->private;
3263
	const u16 *latencies;
3264

3265
	if (INTEL_GEN(dev_priv) >= 9)
3266 3267
		latencies = dev_priv->wm.skl_latency;
	else
3268
		latencies = dev_priv->wm.pri_latency;
3269

3270
	wm_latency_show(m, latencies);
3271 3272 3273 3274 3275 3276

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3277
	struct drm_i915_private *dev_priv = m->private;
3278
	const u16 *latencies;
3279

3280
	if (INTEL_GEN(dev_priv) >= 9)
3281 3282
		latencies = dev_priv->wm.skl_latency;
	else
3283
		latencies = dev_priv->wm.spr_latency;
3284

3285
	wm_latency_show(m, latencies);
3286 3287 3288 3289 3290 3291

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3292
	struct drm_i915_private *dev_priv = m->private;
3293
	const u16 *latencies;
3294

3295
	if (INTEL_GEN(dev_priv) >= 9)
3296 3297
		latencies = dev_priv->wm.skl_latency;
	else
3298
		latencies = dev_priv->wm.cur_latency;
3299

3300
	wm_latency_show(m, latencies);
3301 3302 3303 3304 3305 3306

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3307
	struct drm_i915_private *dev_priv = inode->i_private;
3308

3309
	if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
3310 3311
		return -ENODEV;

3312
	return single_open(file, pri_wm_latency_show, dev_priv);
3313 3314 3315 3316
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3317
	struct drm_i915_private *dev_priv = inode->i_private;
3318

R
Rodrigo Vivi 已提交
3319
	if (HAS_GMCH(dev_priv))
3320 3321
		return -ENODEV;

3322
	return single_open(file, spr_wm_latency_show, dev_priv);
3323 3324 3325 3326
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3327
	struct drm_i915_private *dev_priv = inode->i_private;
3328

R
Rodrigo Vivi 已提交
3329
	if (HAS_GMCH(dev_priv))
3330 3331
		return -ENODEV;

3332
	return single_open(file, cur_wm_latency_show, dev_priv);
3333 3334 3335
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3336
				size_t len, loff_t *offp, u16 wm[8])
3337 3338
{
	struct seq_file *m = file->private_data;
3339 3340
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3341
	u16 new[8] = { 0 };
3342
	int num_levels;
3343 3344 3345 3346
	int level;
	int ret;
	char tmp[32];

3347
	if (IS_CHERRYVIEW(dev_priv))
3348
		num_levels = 3;
3349
	else if (IS_VALLEYVIEW(dev_priv))
3350
		num_levels = 1;
3351 3352
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3353
	else
3354
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3355

3356 3357 3358 3359 3360 3361 3362 3363
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3364 3365 3366
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3385
	struct drm_i915_private *dev_priv = m->private;
3386
	u16 *latencies;
3387

3388
	if (INTEL_GEN(dev_priv) >= 9)
3389 3390
		latencies = dev_priv->wm.skl_latency;
	else
3391
		latencies = dev_priv->wm.pri_latency;
3392 3393

	return wm_latency_write(file, ubuf, len, offp, latencies);
3394 3395 3396 3397 3398 3399
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3400
	struct drm_i915_private *dev_priv = m->private;
3401
	u16 *latencies;
3402

3403
	if (INTEL_GEN(dev_priv) >= 9)
3404 3405
		latencies = dev_priv->wm.skl_latency;
	else
3406
		latencies = dev_priv->wm.spr_latency;
3407 3408

	return wm_latency_write(file, ubuf, len, offp, latencies);
3409 3410 3411 3412 3413 3414
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3415
	struct drm_i915_private *dev_priv = m->private;
3416
	u16 *latencies;
3417

3418
	if (INTEL_GEN(dev_priv) >= 9)
3419 3420
		latencies = dev_priv->wm.skl_latency;
	else
3421
		latencies = dev_priv->wm.cur_latency;
3422

3423
	return wm_latency_write(file, ubuf, len, offp, latencies);
3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3453 3454
static int
i915_wedged_get(void *data, u64 *val)
3455
{
3456 3457
	struct drm_i915_private *i915 = data;
	int ret = intel_gt_terminally_wedged(&i915->gt);
3458

3459 3460 3461 3462 3463 3464 3465 3466 3467 3468
	switch (ret) {
	case -EIO:
		*val = 1;
		return 0;
	case 0:
		*val = 0;
		return 0;
	default:
		return ret;
	}
3469 3470
}

3471 3472
static int
i915_wedged_set(void *data, u64 val)
3473
{
3474
	struct drm_i915_private *i915 = data;
3475

3476
	/* Flush any previous reset before applying for a new one */
3477 3478
	wait_event(i915->gt.reset.queue,
		   !test_bit(I915_RESET_BACKOFF, &i915->gt.reset.flags));
3479

3480 3481
	intel_gt_handle_error(&i915->gt, val, I915_ERROR_CAPTURE,
			      "Manually set wedged engine mask = %llx", val);
3482
	return 0;
3483 3484
}

3485 3486
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
3487
			"%llu\n");
3488

3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519
static int
i915_perf_noa_delay_set(void *data, u64 val)
{
	struct drm_i915_private *i915 = data;
	const u32 clk = RUNTIME_INFO(i915)->cs_timestamp_frequency_khz;

	/*
	 * This would lead to infinite waits as we're doing timestamp
	 * difference on the CS with only 32bits.
	 */
	if (val > mul_u32_u32(U32_MAX, clk))
		return -EINVAL;

	atomic64_set(&i915->perf.noa_programming_delay, val);
	return 0;
}

static int
i915_perf_noa_delay_get(void *data, u64 *val)
{
	struct drm_i915_private *i915 = data;

	*val = atomic64_read(&i915->perf.noa_programming_delay);
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_perf_noa_delay_fops,
			i915_perf_noa_delay_get,
			i915_perf_noa_delay_set,
			"%llu\n");

3520 3521 3522 3523 3524 3525 3526
#define DROP_UNBOUND	BIT(0)
#define DROP_BOUND	BIT(1)
#define DROP_RETIRE	BIT(2)
#define DROP_ACTIVE	BIT(3)
#define DROP_FREED	BIT(4)
#define DROP_SHRINK_ALL	BIT(5)
#define DROP_IDLE	BIT(6)
3527 3528
#define DROP_RESET_ACTIVE	BIT(7)
#define DROP_RESET_SEQNO	BIT(8)
3529
#define DROP_RCU	BIT(9)
3530 3531 3532 3533
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
3534
		  DROP_FREED	| \
3535
		  DROP_SHRINK_ALL |\
3536 3537
		  DROP_IDLE	| \
		  DROP_RESET_ACTIVE | \
3538 3539
		  DROP_RESET_SEQNO | \
		  DROP_RCU)
3540 3541
static int
i915_drop_caches_get(void *data, u64 *val)
3542
{
3543
	*val = DROP_ALL;
3544

3545
	return 0;
3546
}
3547
static int
3548
gt_drop_caches(struct intel_gt *gt, u64 val)
3549
{
3550
	int ret;
3551

3552
	if (val & DROP_RESET_ACTIVE &&
3553 3554
	    wait_for(intel_engines_are_idle(gt), I915_IDLE_ENGINES_TIMEOUT))
		intel_gt_set_wedged(gt);
3555

3556
	if (val & DROP_RETIRE)
3557
		intel_gt_retire_requests(gt);
3558

3559
	if (val & (DROP_IDLE | DROP_ACTIVE)) {
3560
		ret = intel_gt_wait_for_idle(gt, MAX_SCHEDULE_TIMEOUT);
3561
		if (ret)
3562
			return ret;
3563
	}
3564

3565
	if (val & DROP_IDLE) {
3566
		ret = intel_gt_pm_wait_for_idle(gt);
3567 3568
		if (ret)
			return ret;
3569 3570
	}

3571 3572
	if (val & DROP_RESET_ACTIVE && intel_gt_terminally_wedged(gt))
		intel_gt_handle_error(gt, ALL_ENGINES, 0, NULL);
3573

3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589
	return 0;
}

static int
i915_drop_caches_set(void *data, u64 val)
{
	struct drm_i915_private *i915 = data;
	int ret;

	DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
		  val, val & DROP_ALL);

	ret = gt_drop_caches(&i915->gt, val);
	if (ret)
		return ret;

3590
	fs_reclaim_acquire(GFP_KERNEL);
3591
	if (val & DROP_BOUND)
3592
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_BOUND);
3593

3594
	if (val & DROP_UNBOUND)
3595
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
3596

3597
	if (val & DROP_SHRINK_ALL)
3598
		i915_gem_shrink_all(i915);
3599
	fs_reclaim_release(GFP_KERNEL);
3600

3601 3602 3603
	if (val & DROP_RCU)
		rcu_barrier();

3604
	if (val & DROP_FREED)
3605
		i915_gem_drain_freed_objects(i915);
3606

3607
	return 0;
3608 3609
}

3610 3611 3612
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
3613

3614 3615
static int
i915_cache_sharing_get(void *data, u64 *val)
3616
{
3617
	struct drm_i915_private *dev_priv = data;
3618
	intel_wakeref_t wakeref;
3619
	u32 snpcr = 0;
3620

3621
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
3622 3623
		return -ENODEV;

3624
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref)
3625
		snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3626

3627
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
3628

3629
	return 0;
3630 3631
}

3632 3633
static int
i915_cache_sharing_set(void *data, u64 val)
3634
{
3635
	struct drm_i915_private *dev_priv = data;
3636
	intel_wakeref_t wakeref;
3637

3638
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
3639 3640
		return -ENODEV;

3641
	if (val > 3)
3642 3643
		return -EINVAL;

3644
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
3645
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
3646 3647 3648 3649 3650 3651 3652 3653
		u32 snpcr;

		/* Update the cache sharing policy here as well */
		snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
		snpcr &= ~GEN6_MBC_SNPCR_MASK;
		snpcr |= val << GEN6_MBC_SNPCR_SHIFT;
		I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
	}
3654

3655
	return 0;
3656 3657
}

3658 3659 3660 3661 3662 3663 3664 3665 3666
static void
intel_sseu_copy_subslices(const struct sseu_dev_info *sseu, int slice,
			  u8 *to_mask)
{
	int offset = slice * sseu->ss_stride;

	memcpy(&to_mask[offset], &sseu->subslice_mask[offset], sseu->ss_stride);
}

3667 3668 3669
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
3670

3671
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
3672
					  struct sseu_dev_info *sseu)
3673
{
3674 3675 3676
#define SS_MAX 2
	const int ss_max = SS_MAX;
	u32 sig1[SS_MAX], sig2[SS_MAX];
3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690
	int ss;

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

3691
		sseu->slice_mask = BIT(0);
3692
		sseu->subslice_mask[0] |= BIT(ss);
3693 3694 3695 3696
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
3697 3698 3699
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
3700
	}
3701
#undef SS_MAX
3702 3703
}

3704 3705 3706
static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
				     struct sseu_dev_info *sseu)
{
3707
#define SS_MAX 6
3708
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
3709
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
3710 3711
	int s, ss;

3712
	for (s = 0; s < info->sseu.max_slices; s++) {
3713 3714
		/*
		 * FIXME: Valid SS Mask respects the spec and read
3715
		 * only valid bits for those registers, excluding reserved
3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733
		 * although this seems wrong because it would leave many
		 * subslices without ACK.
		 */
		s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
			GEN10_PGCTL_VALID_SS_MASK(s);
		eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
		eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
	}

	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

3734
	for (s = 0; s < info->sseu.max_slices; s++) {
3735 3736 3737 3738 3739
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		sseu->slice_mask |= BIT(s);
3740
		intel_sseu_copy_subslices(&info->sseu, s, sseu->subslice_mask);
3741

3742
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
3743 3744
			unsigned int eu_cnt;

3745 3746
			if (info->sseu.has_subslice_pg &&
			    !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757
				/* skip disabled subslice */
				continue;

			eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
					       eu_mask[ss % 2]);
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
		}
	}
3758
#undef SS_MAX
3759 3760
}

3761
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
3762
				    struct sseu_dev_info *sseu)
3763
{
3764
#define SS_MAX 3
3765
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
3766
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
3767
	int s, ss;
3768

3769
	for (s = 0; s < info->sseu.max_slices; s++) {
3770 3771 3772 3773 3774
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

3775 3776 3777 3778 3779 3780 3781 3782 3783
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

3784
	for (s = 0; s < info->sseu.max_slices; s++) {
3785 3786 3787 3788
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

3789
		sseu->slice_mask |= BIT(s);
3790

3791
		if (IS_GEN9_BC(dev_priv))
3792 3793
			intel_sseu_copy_subslices(&info->sseu, s,
						  sseu->subslice_mask);
3794

3795
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
3796
			unsigned int eu_cnt;
S
Stuart Summers 已提交
3797 3798
			u8 ss_idx = s * info->sseu.ss_stride +
				    ss / BITS_PER_BYTE;
3799

3800
			if (IS_GEN9_LP(dev_priv)) {
3801 3802 3803
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
3804

S
Stuart Summers 已提交
3805 3806
				sseu->subslice_mask[ss_idx] |=
					BIT(ss % BITS_PER_BYTE);
3807
			}
3808

3809 3810
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
3811 3812 3813 3814
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
3815 3816
		}
	}
3817
#undef SS_MAX
3818 3819
}

3820
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
3821
					 struct sseu_dev_info *sseu)
3822
{
3823
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
3824
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
3825
	int s;
3826

3827
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
3828

3829
	if (sseu->slice_mask) {
3830 3831
		sseu->eu_per_subslice = info->sseu.eu_per_subslice;
		for (s = 0; s < fls(sseu->slice_mask); s++)
3832 3833
			intel_sseu_copy_subslices(&info->sseu, s,
						  sseu->subslice_mask);
3834
		sseu->eu_total = sseu->eu_per_subslice *
3835
				 intel_sseu_subslice_total(sseu);
3836 3837

		/* subtract fused off EU(s) from enabled slice(s) */
3838
		for (s = 0; s < fls(sseu->slice_mask); s++) {
3839
			u8 subslice_7eu = info->sseu.subslice_7eu[s];
3840

3841
			sseu->eu_total -= hweight8(subslice_7eu);
3842 3843 3844 3845
		}
	}
}

3846 3847 3848 3849 3850
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";
3851
	int s;
3852

3853 3854
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
3855
	seq_printf(m, "  %s Slice Total: %u\n", type,
3856
		   hweight8(sseu->slice_mask));
3857
	seq_printf(m, "  %s Subslice Total: %u\n", type,
3858
		   intel_sseu_subslice_total(sseu));
3859 3860
	for (s = 0; s < fls(sseu->slice_mask); s++) {
		seq_printf(m, "  %s Slice%i subslices: %u\n", type,
3861
			   s, intel_sseu_subslices_per_slice(sseu, s));
3862
	}
3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

3883 3884
static int i915_sseu_status(struct seq_file *m, void *unused)
{
3885
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
3886
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
3887
	struct sseu_dev_info sseu;
3888
	intel_wakeref_t wakeref;
3889

3890
	if (INTEL_GEN(dev_priv) < 8)
3891 3892 3893
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
3894
	i915_print_sseu_info(m, true, &info->sseu);
3895

3896
	seq_puts(m, "SSEU Device Status\n");
3897
	memset(&sseu, 0, sizeof(sseu));
3898 3899 3900
	intel_sseu_set_info(&sseu, info->sseu.max_slices,
			    info->sseu.max_subslices,
			    info->sseu.max_eus_per_subslice);
3901

3902
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
3903 3904 3905 3906 3907 3908 3909 3910
		if (IS_CHERRYVIEW(dev_priv))
			cherryview_sseu_device_status(dev_priv, &sseu);
		else if (IS_BROADWELL(dev_priv))
			broadwell_sseu_device_status(dev_priv, &sseu);
		else if (IS_GEN(dev_priv, 9))
			gen9_sseu_device_status(dev_priv, &sseu);
		else if (INTEL_GEN(dev_priv) >= 10)
			gen10_sseu_device_status(dev_priv, &sseu);
3911
	}
3912

3913
	i915_print_sseu_info(m, false, &sseu);
3914

3915 3916 3917
	return 0;
}

3918 3919
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
3920
	struct drm_i915_private *i915 = inode->i_private;
3921
	struct intel_gt *gt = &i915->gt;
3922

3923 3924 3925 3926
	atomic_inc(&gt->user_wakeref);
	intel_gt_pm_get(gt);
	if (INTEL_GEN(i915) >= 6)
		intel_uncore_forcewake_user_get(gt->uncore);
3927 3928 3929 3930

	return 0;
}

3931
static int i915_forcewake_release(struct inode *inode, struct file *file)
3932
{
3933
	struct drm_i915_private *i915 = inode->i_private;
3934
	struct intel_gt *gt = &i915->gt;
3935

3936 3937 3938 3939
	if (INTEL_GEN(i915) >= 6)
		intel_uncore_forcewake_user_put(&i915->uncore);
	intel_gt_pm_put(gt);
	atomic_dec(&gt->user_wakeref);
3940 3941 3942 3943 3944 3945 3946 3947 3948 3949

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
3950 3951 3952 3953 3954
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

3955 3956 3957
	/* Synchronize with everything first in case there's been an HPD
	 * storm, but we haven't finished handling it in the kernel yet
	 */
3958
	intel_synchronize_irq(dev_priv);
3959
	flush_work(&dev_priv->hotplug.dig_port_work);
3960
	flush_delayed_work(&dev_priv->hotplug.hotplug_work);
3961

L
Lyude 已提交
3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031
	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104
static int i915_hpd_short_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Enabled: %s\n",
		   yesno(dev_priv->hotplug.hpd_short_storm_enabled));

	return 0;
}

static int
i915_hpd_short_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_short_storm_ctl_show,
			   inode->i_private);
}

static ssize_t i915_hpd_short_storm_ctl_write(struct file *file,
					      const char __user *ubuf,
					      size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	char *newline;
	char tmp[16];
	int i;
	bool new_state;

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	/* Reset to the "default" state for this system */
	if (strcmp(tmp, "reset") == 0)
		new_state = !HAS_DP_MST(dev_priv);
	else if (kstrtobool(tmp, &new_state) != 0)
		return -EINVAL;

	DRM_DEBUG_KMS("%sabling HPD short storm detection\n",
		      new_state ? "En" : "Dis");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_short_storm_enabled = new_state;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static const struct file_operations i915_hpd_short_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_short_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_short_storm_ctl_write,
};

4105 4106 4107 4108
static int i915_drrs_ctl_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4109
	struct intel_crtc *crtc;
4110 4111 4112 4113

	if (INTEL_GEN(dev_priv) < 7)
		return -ENODEV;

4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126
	for_each_intel_crtc(dev, crtc) {
		struct drm_connector_list_iter conn_iter;
		struct intel_crtc_state *crtc_state;
		struct drm_connector *connector;
		struct drm_crtc_commit *commit;
		int ret;

		ret = drm_modeset_lock_single_interruptible(&crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(crtc->base.state);

4127
		if (!crtc_state->hw.active ||
4128 4129
		    !crtc_state->has_drrs)
			goto out;
4130

4131
		commit = crtc_state->uapi.commit;
4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (ret)
				goto out;
		}

		drm_connector_list_iter_begin(dev, &conn_iter);
		drm_for_each_connector_iter(connector, &conn_iter) {
			struct intel_encoder *encoder;
			struct intel_dp *intel_dp;

4143
			if (!(crtc_state->uapi.connector_mask &
4144 4145 4146 4147
			      drm_connector_mask(connector)))
				continue;

			encoder = intel_attached_encoder(connector);
4148 4149 4150 4151 4152 4153 4154 4155 4156
			if (encoder->type != INTEL_OUTPUT_EDP)
				continue;

			DRM_DEBUG_DRIVER("Manually %sabling DRRS. %llu\n",
						val ? "en" : "dis", val);

			intel_dp = enc_to_intel_dp(&encoder->base);
			if (val)
				intel_edp_drrs_enable(intel_dp,
4157
						      crtc_state);
4158 4159
			else
				intel_edp_drrs_disable(intel_dp,
4160
						       crtc_state);
4161
		}
4162 4163 4164 4165 4166 4167
		drm_connector_list_iter_end(&conn_iter);

out:
		drm_modeset_unlock(&crtc->base.mutex);
		if (ret)
			return ret;
4168 4169 4170 4171 4172 4173 4174
	}

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_drrs_ctl_fops, NULL, i915_drrs_ctl_set, "%llu\n");

4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201
static ssize_t
i915_fifo_underrun_reset_write(struct file *filp,
			       const char __user *ubuf,
			       size_t cnt, loff_t *ppos)
{
	struct drm_i915_private *dev_priv = filp->private_data;
	struct intel_crtc *intel_crtc;
	struct drm_device *dev = &dev_priv->drm;
	int ret;
	bool reset;

	ret = kstrtobool_from_user(ubuf, cnt, &reset);
	if (ret)
		return ret;

	if (!reset)
		return cnt;

	for_each_intel_crtc(dev, intel_crtc) {
		struct drm_crtc_commit *commit;
		struct intel_crtc_state *crtc_state;

		ret = drm_modeset_lock_single_interruptible(&intel_crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(intel_crtc->base.state);
4202
		commit = crtc_state->uapi.commit;
4203 4204 4205 4206 4207 4208
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (!ret)
				ret = wait_for_completion_interruptible(&commit->flip_done);
		}

4209
		if (!ret && crtc_state->hw.active) {
4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235
			DRM_DEBUG_KMS("Re-arming FIFO underruns on pipe %c\n",
				      pipe_name(intel_crtc->pipe));

			intel_crtc_arm_fifo_underrun(intel_crtc, crtc_state);
		}

		drm_modeset_unlock(&intel_crtc->base.mutex);

		if (ret)
			return ret;
	}

	ret = intel_fbc_reset_underrun(dev_priv);
	if (ret)
		return ret;

	return cnt;
}

static const struct file_operations i915_fifo_underrun_reset_ops = {
	.owner = THIS_MODULE,
	.open = simple_open,
	.write = i915_fifo_underrun_reset_write,
	.llseek = default_llseek,
};

4236
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4237
	{"i915_capabilities", i915_capabilities, 0},
4238
	{"i915_gem_objects", i915_gem_object_info, 0},
4239
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4240
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4241
	{"i915_guc_info", i915_guc_info, 0},
4242
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4243
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4244
	{"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4245
	{"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4246
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4247
	{"i915_frequency_info", i915_frequency_info, 0},
4248
	{"i915_drpc_info", i915_drpc_info, 0},
4249
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4250
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4251
	{"i915_fbc_status", i915_fbc_status, 0},
4252
	{"i915_ips_status", i915_ips_status, 0},
4253
	{"i915_sr_status", i915_sr_status, 0},
4254
	{"i915_opregion", i915_opregion, 0},
4255
	{"i915_vbt", i915_vbt, 0},
4256
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4257
	{"i915_context_status", i915_context_status, 0},
4258
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4259
	{"i915_swizzle_info", i915_swizzle_info, 0},
4260
	{"i915_llc", i915_llc, 0},
4261
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4262
	{"i915_energy_uJ", i915_energy_uJ, 0},
4263
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4264
	{"i915_power_domain_info", i915_power_domain_info, 0},
4265
	{"i915_dmc_info", i915_dmc_info, 0},
4266
	{"i915_display_info", i915_display_info, 0},
4267
	{"i915_engine_info", i915_engine_info, 0},
4268
	{"i915_rcs_topology", i915_rcs_topology, 0},
4269
	{"i915_shrinker_info", i915_shrinker_info, 0},
4270
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4271
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4272
	{"i915_wa_registers", i915_wa_registers, 0},
4273
	{"i915_ddb_info", i915_ddb_info, 0},
4274
	{"i915_sseu_status", i915_sseu_status, 0},
4275
	{"i915_drrs_status", i915_drrs_status, 0},
4276
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4277
};
4278
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4279

4280
static const struct i915_debugfs_files {
4281 4282 4283
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
4284
	{"i915_perf_noa_delay", &i915_perf_noa_delay_fops},
4285 4286 4287
	{"i915_wedged", &i915_wedged_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4288
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4289
	{"i915_error_state", &i915_error_state_fops},
4290
	{"i915_gpu_info", &i915_gpu_info_fops},
4291
#endif
4292
	{"i915_fifo_underrun_reset", &i915_fifo_underrun_reset_ops},
4293 4294 4295
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4296
	{"i915_fbc_false_color", &i915_fbc_false_color_fops},
4297 4298
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4299
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
4300 4301
	{"i915_guc_log_level", &i915_guc_log_level_fops},
	{"i915_guc_log_relay", &i915_guc_log_relay_fops},
4302
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4303
	{"i915_hpd_short_storm_ctl", &i915_hpd_short_storm_ctl_fops},
4304
	{"i915_ipc_status", &i915_ipc_status_fops},
4305 4306
	{"i915_drrs_ctl", &i915_drrs_ctl_fops},
	{"i915_edp_psr_debug", &i915_edp_psr_debug_fops}
4307 4308
};

4309
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4310
{
4311
	struct drm_minor *minor = dev_priv->drm.primary;
4312
	int i;
4313

4314 4315
	debugfs_create_file("i915_forcewake_user", S_IRUSR, minor->debugfs_root,
			    to_i915(minor->dev), &i915_forcewake_fops);
4316

4317
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4318 4319 4320 4321 4322
		debugfs_create_file(i915_debugfs_files[i].name,
				    S_IRUGO | S_IWUSR,
				    minor->debugfs_root,
				    to_i915(minor->dev),
				    i915_debugfs_files[i].fops);
4323
	}
4324

4325 4326
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4327 4328 4329
					minor->debugfs_root, minor);
}

4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4359
	u8 buf[16];
4360 4361 4362
	ssize_t err;
	int i;

4363 4364 4365
	if (connector->status != connector_status_connected)
		return -ENODEV;

4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4379 4380 4381 4382
		if (err < 0)
			seq_printf(m, "%04x: ERROR %d\n", b->offset, (int)err);
		else
			seq_printf(m, "%04x: %*ph\n", b->offset, (int)err, buf);
4383
	}
4384 4385 4386

	return 0;
}
4387
DEFINE_SHOW_ATTRIBUTE(i915_dpcd);
4388

4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}
4409
DEFINE_SHOW_ATTRIBUTE(i915_panel);
4410

4411 4412 4413 4414 4415 4416 4417 4418 4419
static int i915_hdcp_sink_capability_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_connector *intel_connector = to_intel_connector(connector);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	/* HDCP is supported by connector */
4420
	if (!intel_connector->hdcp.shim)
4421 4422 4423 4424
		return -EINVAL;

	seq_printf(m, "%s:%d HDCP version: ", connector->name,
		   connector->base.id);
4425
	intel_hdcp_info(m, intel_connector);
4426 4427 4428 4429 4430

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_hdcp_sink_capability);

4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444
static int i915_dsc_fec_support_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct drm_device *dev = connector->dev;
	struct drm_crtc *crtc;
	struct intel_dp *intel_dp;
	struct drm_modeset_acquire_ctx ctx;
	struct intel_crtc_state *crtc_state = NULL;
	int ret = 0;
	bool try_again = false;

	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);

	do {
4445
		try_again = false;
4446 4447 4448
		ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
				       &ctx);
		if (ret) {
4449 4450 4451 4452
			if (ret == -EDEADLK && !drm_modeset_backoff(&ctx)) {
				try_again = true;
				continue;
			}
4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473
			break;
		}
		crtc = connector->state->crtc;
		if (connector->status != connector_status_connected || !crtc) {
			ret = -ENODEV;
			break;
		}
		ret = drm_modeset_lock(&crtc->mutex, &ctx);
		if (ret == -EDEADLK) {
			ret = drm_modeset_backoff(&ctx);
			if (!ret) {
				try_again = true;
				continue;
			}
			break;
		} else if (ret) {
			break;
		}
		intel_dp = enc_to_intel_dp(&intel_attached_encoder(connector)->base);
		crtc_state = to_intel_crtc_state(crtc->state);
		seq_printf(m, "DSC_Enabled: %s\n",
4474
			   yesno(crtc_state->dsc.compression_enable));
4475 4476
		seq_printf(m, "DSC_Sink_Support: %s\n",
			   yesno(drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)));
4477 4478
		seq_printf(m, "Force_DSC_Enable: %s\n",
			   yesno(intel_dp->force_dsc_en));
4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534
		if (!intel_dp_is_edp(intel_dp))
			seq_printf(m, "FEC_Sink_Support: %s\n",
				   yesno(drm_dp_sink_supports_fec(intel_dp->fec_capable)));
	} while (try_again);

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);

	return ret;
}

static ssize_t i915_dsc_fec_support_write(struct file *file,
					  const char __user *ubuf,
					  size_t len, loff_t *offp)
{
	bool dsc_enable = false;
	int ret;
	struct drm_connector *connector =
		((struct seq_file *)file->private_data)->private;
	struct intel_encoder *encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	if (len == 0)
		return 0;

	DRM_DEBUG_DRIVER("Copied %zu bytes from user to force DSC\n",
			 len);

	ret = kstrtobool_from_user(ubuf, len, &dsc_enable);
	if (ret < 0)
		return ret;

	DRM_DEBUG_DRIVER("Got %s for DSC Enable\n",
			 (dsc_enable) ? "true" : "false");
	intel_dp->force_dsc_en = dsc_enable;

	*offp += len;
	return len;
}

static int i915_dsc_fec_support_open(struct inode *inode,
				     struct file *file)
{
	return single_open(file, i915_dsc_fec_support_show,
			   inode->i_private);
}

static const struct file_operations i915_dsc_fec_support_fops = {
	.owner = THIS_MODULE,
	.open = i915_dsc_fec_support_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_dsc_fec_support_write
};

4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;
4547
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4548 4549 4550 4551 4552 4553 4554

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4555 4556 4557
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

4558
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
4559 4560
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
4561 4562 4563
		debugfs_create_file("i915_psr_sink_status", S_IRUGO, root,
				    connector, &i915_psr_sink_status_fops);
	}
4564

4565 4566 4567 4568 4569 4570 4571
	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIB) {
		debugfs_create_file("i915_hdcp_sink_capability", S_IRUGO, root,
				    connector, &i915_hdcp_sink_capability_fops);
	}

4572 4573 4574 4575 4576 4577
	if (INTEL_GEN(dev_priv) >= 10 &&
	    (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	     connector->connector_type == DRM_MODE_CONNECTOR_eDP))
		debugfs_create_file("i915_dsc_fec_support", S_IRUGO, root,
				    connector, &i915_dsc_fec_support_fops);

4578 4579
	return 0;
}