i915_debugfs.c 132.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/debugfs.h>
30
#include <linux/sort.h>
31
#include <linux/sched/mm.h>
32
#include "intel_drv.h"
33
#include "intel_guc_submission.h"
34

35 36 37 38 39
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

40 41
static int i915_capabilities(struct seq_file *m, void *data)
{
42 43
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
44
	struct drm_printer p = drm_seq_file_printer(m);
45

46
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
47
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
48
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
49

50
	intel_device_info_dump_flags(info, &p);
51
	intel_device_info_dump_runtime(info, &p);
52
	intel_driver_caps_print(&dev_priv->caps, &p);
53

54
	kernel_param_lock(THIS_MODULE);
55
	i915_params_dump(&i915_modparams, &p);
56 57
	kernel_param_unlock(THIS_MODULE);

58 59
	return 0;
}
60

61
static char get_active_flag(struct drm_i915_gem_object *obj)
62
{
63
	return i915_gem_object_is_active(obj) ? '*' : ' ';
64 65
}

66
static char get_pin_flag(struct drm_i915_gem_object *obj)
67
{
68
	return obj->pin_global ? 'p' : ' ';
69 70
}

71
static char get_tiling_flag(struct drm_i915_gem_object *obj)
72
{
73
	switch (i915_gem_object_get_tiling(obj)) {
74
	default:
75 76 77
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
78
	}
79 80
}

81
static char get_global_flag(struct drm_i915_gem_object *obj)
82
{
83
	return obj->userfault_count ? 'g' : ' ';
84 85
}

86
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
87
{
C
Chris Wilson 已提交
88
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
89 90
}

91 92 93 94 95
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

96 97
	for_each_ggtt_vma(vma, obj) {
		if (drm_mm_node_allocated(&vma->node))
98 99 100 101 102 103
			size += vma->node.size;
	}

	return size;
}

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
static const char *
stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
{
	size_t x = 0;

	switch (page_sizes) {
	case 0:
		return "";
	case I915_GTT_PAGE_SIZE_4K:
		return "4K";
	case I915_GTT_PAGE_SIZE_64K:
		return "64K";
	case I915_GTT_PAGE_SIZE_2M:
		return "2M";
	default:
		if (!buf)
			return "M";

		if (page_sizes & I915_GTT_PAGE_SIZE_2M)
			x += snprintf(buf + x, len - x, "2M, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_64K)
			x += snprintf(buf + x, len - x, "64K, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_4K)
			x += snprintf(buf + x, len - x, "4K, ");
		buf[x-2] = '\0';

		return buf;
	}
}

134 135 136
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
137
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
138
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
139
	struct i915_vma *vma;
140
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
141 142
	int pin_count = 0;

143 144
	lockdep_assert_held(&obj->base.dev->struct_mutex);

145
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
146
		   &obj->base,
147
		   get_active_flag(obj),
148 149
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
150
		   get_global_flag(obj),
151
		   get_pin_mapped_flag(obj),
152
		   obj->base.size / 1024,
153 154
		   obj->read_domains,
		   obj->write_domain,
155
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
156 157
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
158 159
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
160
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
161
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
162
			pin_count++;
D
Dan Carpenter 已提交
163 164
	}
	seq_printf(m, " (pinned x %d)", pin_count);
165 166
	if (obj->pin_global)
		seq_printf(m, " (global)");
167
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
168 169 170
		if (!drm_mm_node_allocated(&vma->node))
			continue;

171
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
172
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
173 174
			   vma->node.start, vma->node.size,
			   stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
175 176 177 178 179 180 181 182
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
183 184
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
185 186 187 188
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
189 190 191 192 193 194 195 196
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
197 198 199 200 201 202 203
				break;

			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
204 205 206 207
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
208
		seq_puts(m, ")");
B
Ben Widawsky 已提交
209
	}
210
	if (obj->stolen)
211
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
212

213
	engine = i915_gem_object_last_write_engine(obj);
214 215 216
	if (engine)
		seq_printf(m, " (%s)", engine->name);

217 218 219
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
220 221
}

222
static int obj_rank_by_stolen(const void *A, const void *B)
223
{
224 225 226 227
	const struct drm_i915_gem_object *a =
		*(const struct drm_i915_gem_object **)A;
	const struct drm_i915_gem_object *b =
		*(const struct drm_i915_gem_object **)B;
228

R
Rasmus Villemoes 已提交
229 230 231 232 233
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
234 235 236 237
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
238 239
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
240
	struct drm_i915_gem_object **objects;
241
	struct drm_i915_gem_object *obj;
242
	u64 total_obj_size, total_gtt_size;
243 244 245 246
	unsigned long total, count, n;
	int ret;

	total = READ_ONCE(dev_priv->mm.object_count);
M
Michal Hocko 已提交
247
	objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
248 249
	if (!objects)
		return -ENOMEM;
250 251 252

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
253
		goto out;
254 255

	total_obj_size = total_gtt_size = count = 0;
256 257 258

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
259 260 261
		if (count == total)
			break;

262 263 264
		if (obj->stolen == NULL)
			continue;

265
		objects[count++] = obj;
266
		total_obj_size += obj->base.size;
267
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
268

269
	}
270
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
271 272 273
		if (count == total)
			break;

274 275 276
		if (obj->stolen == NULL)
			continue;

277
		objects[count++] = obj;
278 279
		total_obj_size += obj->base.size;
	}
280
	spin_unlock(&dev_priv->mm.obj_lock);
281 282 283

	sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);

284
	seq_puts(m, "Stolen:\n");
285
	for (n = 0; n < count; n++) {
286
		seq_puts(m, "   ");
287
		describe_obj(m, objects[n]);
288 289
		seq_putc(m, '\n');
	}
290
	seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
291
		   count, total_obj_size, total_gtt_size);
292 293 294

	mutex_unlock(&dev->struct_mutex);
out:
M
Michal Hocko 已提交
295
	kvfree(objects);
296
	return ret;
297 298
}

299
struct file_stats {
300
	struct drm_i915_file_private *file_priv;
301 302 303 304
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
305 306 307 308 309 310
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
311
	struct i915_vma *vma;
312

313 314
	lockdep_assert_held(&obj->base.dev->struct_mutex);

315 316
	stats->count++;
	stats->total += obj->base.size;
317 318
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
319 320 321
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

322 323 324
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
325

326
		if (i915_vma_is_ggtt(vma)) {
327 328 329
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
330

331
			if (ppgtt->base.file != stats->file_priv)
332 333
				continue;
		}
334

335
		if (i915_vma_is_active(vma))
336 337 338
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
339 340 341 342 343
	}

	return 0;
}

344 345
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
346
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
347 348 349 350 351 352 353 354 355
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
356 357 358 359 360 361

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
362
	struct intel_engine_cs *engine;
363
	enum intel_engine_id id;
364
	int j;
365 366 367

	memset(&stats, 0, sizeof(stats));

368
	for_each_engine(engine, dev_priv, id) {
369
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
370
			list_for_each_entry(obj,
371
					    &engine->batch_pool.cache_list[j],
372 373 374
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
375
	}
376

377
	print_file_stats(m, "[k]batch pool", stats);
378 379
}

380 381 382 383 384 385 386
static int per_file_ctx_stats(int id, void *ptr, void *data)
{
	struct i915_gem_context *ctx = ptr;
	int n;

	for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
		if (ctx->engine[n].state)
387
			per_file_stats(0, ctx->engine[n].state->obj, data);
388
		if (ctx->engine[n].ring)
389
			per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
390 391 392 393 394 395 396 397
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
398
	struct drm_device *dev = &dev_priv->drm;
399 400 401 402 403
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

404
	mutex_lock(&dev->struct_mutex);
405 406 407
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

408
	list_for_each_entry(file, &dev->filelist, lhead) {
409 410 411
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
412
	mutex_unlock(&dev->struct_mutex);
413 414 415 416

	print_file_stats(m, "[k]contexts", stats);
}

417
static int i915_gem_object_info(struct seq_file *m, void *data)
418
{
419 420
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
421
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
422 423
	u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
	u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
424
	struct drm_i915_gem_object *obj;
425
	unsigned int page_sizes = 0;
426
	struct drm_file *file;
427
	char buf[80];
428 429 430 431 432 433
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

434
	seq_printf(m, "%u objects, %llu bytes\n",
435 436 437
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

438 439 440
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
441
	huge_size = huge_count = 0;
442 443 444

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
445 446 447
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
448
		if (obj->mm.madv == I915_MADV_DONTNEED) {
449 450 451 452
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
453
		if (obj->mm.mapping) {
454 455
			mapped_count++;
			mapped_size += obj->base.size;
456
		}
457 458 459 460 461 462

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
463
	}
464
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
465

466
	size = count = dpy_size = dpy_count = 0;
467
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
468 469 470
		size += obj->base.size;
		++count;

471
		if (obj->pin_global) {
472 473
			dpy_size += obj->base.size;
			++dpy_count;
474
		}
475

C
Chris Wilson 已提交
476
		if (obj->mm.madv == I915_MADV_DONTNEED) {
477 478 479
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
480

C
Chris Wilson 已提交
481
		if (obj->mm.mapping) {
482 483
			mapped_count++;
			mapped_size += obj->base.size;
484
		}
485 486 487 488 489 490

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
491
	}
492 493
	spin_unlock(&dev_priv->mm.obj_lock);

494 495
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
496
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
497
		   purgeable_count, purgeable_size);
498 499
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
500 501 502 503
	seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
		   huge_count,
		   stringify_page_sizes(page_sizes, buf, sizeof(buf)),
		   huge_size);
504
	seq_printf(m, "%u display objects (globally pinned), %llu bytes\n",
505
		   dpy_count, dpy_size);
506

507 508
	seq_printf(m, "%llu [%pa] gtt total\n",
		   ggtt->base.total, &ggtt->mappable_end);
509 510 511
	seq_printf(m, "Supported page sizes: %s\n",
		   stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
					buf, sizeof(buf)));
512

513 514
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
515 516 517
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
518
	print_context_stats(m, dev_priv);
519 520
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
521
		struct drm_i915_file_private *file_priv = file->driver_priv;
522
		struct i915_request *request;
523
		struct task_struct *task;
524

525 526
		mutex_lock(&dev->struct_mutex);

527
		memset(&stats, 0, sizeof(stats));
528
		stats.file_priv = file->driver_priv;
529
		spin_lock(&file->table_lock);
530
		idr_for_each(&file->object_idr, per_file_stats, &stats);
531
		spin_unlock(&file->table_lock);
532 533 534 535 536 537
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
538
		request = list_first_entry_or_null(&file_priv->mm.request_list,
539
						   struct i915_request,
540
						   client_link);
541
		rcu_read_lock();
542 543 544
		task = pid_task(request && request->ctx->pid ?
				request->ctx->pid : file->pid,
				PIDTYPE_PID);
545
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
546
		rcu_read_unlock();
547

548
		mutex_unlock(&dev->struct_mutex);
549
	}
550
	mutex_unlock(&dev->filelist_mutex);
551 552 553 554

	return 0;
}

555
static int i915_gem_gtt_info(struct seq_file *m, void *data)
556
{
557
	struct drm_info_node *node = m->private;
558 559
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
560
	struct drm_i915_gem_object **objects;
561
	struct drm_i915_gem_object *obj;
562
	u64 total_obj_size, total_gtt_size;
563
	unsigned long nobject, n;
564 565
	int count, ret;

566 567 568 569 570
	nobject = READ_ONCE(dev_priv->mm.object_count);
	objects = kvmalloc_array(nobject, sizeof(*objects), GFP_KERNEL);
	if (!objects)
		return -ENOMEM;

571 572 573 574
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

575 576 577 578 579 580 581 582 583 584 585 586 587
	count = 0;
	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
		objects[count++] = obj;
		if (count == nobject)
			break;
	}
	spin_unlock(&dev_priv->mm.obj_lock);

	total_obj_size = total_gtt_size = 0;
	for (n = 0;  n < count; n++) {
		obj = objects[n];

588
		seq_puts(m, "   ");
589
		describe_obj(m, obj);
590
		seq_putc(m, '\n');
591
		total_obj_size += obj->base.size;
592
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
593 594 595 596
	}

	mutex_unlock(&dev->struct_mutex);

597
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
598
		   count, total_obj_size, total_gtt_size);
599
	kvfree(objects);
600 601 602 603

	return 0;
}

604 605
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
606 607
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
608
	struct drm_i915_gem_object *obj;
609
	struct intel_engine_cs *engine;
610
	enum intel_engine_id id;
611
	int total = 0;
612
	int ret, j;
613 614 615 616 617

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

618
	for_each_engine(engine, dev_priv, id) {
619
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
620 621 622 623
			int count;

			count = 0;
			list_for_each_entry(obj,
624
					    &engine->batch_pool.cache_list[j],
625 626 627
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
628
				   engine->name, j, count);
629 630

			list_for_each_entry(obj,
631
					    &engine->batch_pool.cache_list[j],
632 633 634 635 636 637 638
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
639
		}
640 641
	}

642
	seq_printf(m, "total: %d\n", total);
643 644 645 646 647 648

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

649 650
static int i915_interrupt_info(struct seq_file *m, void *data)
{
651
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
652
	struct intel_engine_cs *engine;
653
	enum intel_engine_id id;
654
	int i, pipe;
655

656
	intel_runtime_pm_get(dev_priv);
657

658
	if (IS_CHERRYVIEW(dev_priv)) {
659 660 661 662 663 664 665 666 667 668 669
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
670 671 672 673 674 675 676 677 678 679 680
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

681 682 683 684
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

685 686 687 688
			intel_display_power_put(dev_priv, power_domain);
		}

		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
689 690 691 692 693 694
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
695
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
712
	} else if (INTEL_GEN(dev_priv) >= 8) {
713 714 715 716 717 718 719 720 721 722 723 724
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

725
		for_each_pipe(dev_priv, pipe) {
726 727 728 729 730
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
731 732 733 734
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
735
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
736 737
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
738
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
739 740
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
741
			seq_printf(m, "Pipe %c IER:\t%08x\n",
742 743
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
744 745

			intel_display_power_put(dev_priv, power_domain);
746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
768
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
769 770 771 772 773 774 775 776
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
777 778 779 780 781 782 783 784 785 786 787
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
788 789 790
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
791 792
			intel_display_power_put(dev_priv, power_domain);
		}
J
Jesse Barnes 已提交
793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

818
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
819 820 821 822 823 824
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
825
		for_each_pipe(dev_priv, pipe)
826 827 828
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
849 850
	if (INTEL_GEN(dev_priv) >= 6) {
		for_each_engine(engine, dev_priv, id) {
851 852
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
853
				   engine->name, I915_READ_IMR(engine));
854 855
		}
	}
856
	intel_runtime_pm_put(dev_priv);
857

858 859 860
	return 0;
}

861 862
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
863 864
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
865 866 867 868 869
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
870 871 872

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
873
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
874

C
Chris Wilson 已提交
875 876
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
877
		if (!vma)
878
			seq_puts(m, "unused");
879
		else
880
			describe_obj(m, vma->obj);
881
		seq_putc(m, '\n');
882 883
	}

884
	mutex_unlock(&dev->struct_mutex);
885 886 887
	return 0;
}

888
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
889 890
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
891
{
892 893 894 895
	struct i915_gpu_state *error = file->private_data;
	struct drm_i915_error_state_buf str;
	ssize_t ret;
	loff_t tmp;
896

897 898
	if (!error)
		return 0;
899

900 901 902
	ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
	if (ret)
		return ret;
903

904 905 906
	ret = i915_error_state_to_str(&str, error);
	if (ret)
		goto out;
907

908 909 910 911
	tmp = 0;
	ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
	if (ret < 0)
		goto out;
912

913 914 915 916 917
	*pos = str.start + ret;
out:
	i915_error_state_buf_release(&str);
	return ret;
}
918

919 920 921
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
922
	return 0;
923 924
}

925
static int i915_gpu_info_open(struct inode *inode, struct file *file)
926
{
927
	struct drm_i915_private *i915 = inode->i_private;
928
	struct i915_gpu_state *gpu;
929

930 931 932
	intel_runtime_pm_get(i915);
	gpu = i915_capture_gpu_state(i915);
	intel_runtime_pm_put(i915);
933 934
	if (!gpu)
		return -ENOMEM;
935

936
	file->private_data = gpu;
937 938 939
	return 0;
}

940 941 942 943 944 945 946 947 948 949 950 951 952
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
953
{
954
	struct i915_gpu_state *error = filp->private_data;
955

956 957
	if (!error)
		return 0;
958

959 960
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
961

962 963
	return cnt;
}
964

965 966 967 968
static int i915_error_state_open(struct inode *inode, struct file *file)
{
	file->private_data = i915_first_error_state(inode->i_private);
	return 0;
969 970 971 972 973
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
974
	.read = gpu_state_read,
975 976
	.write = i915_error_state_write,
	.llseek = default_llseek,
977
	.release = gpu_state_release,
978
};
979 980
#endif

981 982 983
static int
i915_next_seqno_set(void *data, u64 val)
{
984 985
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
986 987 988 989 990 991
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

992
	intel_runtime_pm_get(dev_priv);
993
	ret = i915_gem_set_global_seqno(dev, val);
994 995
	intel_runtime_pm_put(dev_priv);

996 997
	mutex_unlock(&dev->struct_mutex);

998
	return ret;
999 1000
}

1001
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1002
			NULL, i915_next_seqno_set,
1003
			"0x%llx\n");
1004

1005
static int i915_frequency_info(struct seq_file *m, void *unused)
1006
{
1007
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1008
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1009 1010 1011
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1012

1013
	if (IS_GEN5(dev_priv)) {
1014 1015 1016 1017 1018 1019 1020 1021 1022
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1023
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1024
		u32 rpmodectl, freq_sts;
1025

1026
		mutex_lock(&dev_priv->pcu_lock);
1027 1028 1029 1030 1031 1032 1033 1034 1035 1036

		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));

1037 1038 1039 1040 1041 1042 1043 1044
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
1045
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1046 1047

		seq_printf(m, "max GPU freq: %d MHz\n",
1048
			   intel_gpu_freq(dev_priv, rps->max_freq));
1049 1050

		seq_printf(m, "min GPU freq: %d MHz\n",
1051
			   intel_gpu_freq(dev_priv, rps->min_freq));
1052 1053

		seq_printf(m, "idle GPU freq: %d MHz\n",
1054
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1055 1056 1057

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1058
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1059
		mutex_unlock(&dev_priv->pcu_lock);
1060
	} else if (INTEL_GEN(dev_priv) >= 6) {
1061 1062 1063
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1064
		u32 rpmodectl, rpinclimit, rpdeclimit;
1065
		u32 rpstat, cagf, reqf;
1066 1067
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1068
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1069 1070
		int max_freq;

1071
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1072
		if (IS_GEN9_LP(dev_priv)) {
1073 1074 1075 1076 1077 1078 1079
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1080
		/* RPSTAT1 is in the GT power well */
1081
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1082

1083
		reqf = I915_READ(GEN6_RPNSWREQ);
1084
		if (INTEL_GEN(dev_priv) >= 9)
1085 1086 1087
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1088
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1089 1090 1091 1092
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1093
		reqf = intel_gpu_freq(dev_priv, reqf);
1094

1095 1096 1097 1098
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1099
		rpstat = I915_READ(GEN6_RPSTAT1);
1100 1101 1102 1103 1104 1105
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
T
Tvrtko Ursulin 已提交
1106 1107
		cagf = intel_gpu_freq(dev_priv,
				      intel_get_cagf(dev_priv, rpstat));
1108

1109
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1110

1111
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1124 1125 1126 1127 1128 1129 1130
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));
1131
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1132
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1133
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
1134
			   rps->pm_intrmsk_mbz);
1135 1136
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1137
			   (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
1138 1139 1140 1141
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1142 1143 1144 1145
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1146
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1147
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1148 1149 1150 1151 1152 1153
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1154
		seq_printf(m, "Up threshold: %d%%\n", rps->up_threshold);
1155

1156 1157 1158 1159 1160 1161
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1162
		seq_printf(m, "Down threshold: %d%%\n", rps->down_threshold);
1163

1164
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1165
			    rp_state_cap >> 16) & 0xff;
1166 1167
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1168
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1169
			   intel_gpu_freq(dev_priv, max_freq));
1170 1171

		max_freq = (rp_state_cap & 0xff00) >> 8;
1172 1173
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1174
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1175
			   intel_gpu_freq(dev_priv, max_freq));
1176

1177
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1178
			    rp_state_cap >> 0) & 0xff;
1179 1180
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1181
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1182
			   intel_gpu_freq(dev_priv, max_freq));
1183
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1184
			   intel_gpu_freq(dev_priv, rps->max_freq));
1185

1186
		seq_printf(m, "Current freq: %d MHz\n",
1187
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1188
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1189
		seq_printf(m, "Idle freq: %d MHz\n",
1190
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1191
		seq_printf(m, "Min freq: %d MHz\n",
1192
			   intel_gpu_freq(dev_priv, rps->min_freq));
1193
		seq_printf(m, "Boost freq: %d MHz\n",
1194
			   intel_gpu_freq(dev_priv, rps->boost_freq));
1195
		seq_printf(m, "Max freq: %d MHz\n",
1196
			   intel_gpu_freq(dev_priv, rps->max_freq));
1197 1198
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1199
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1200
	} else {
1201
		seq_puts(m, "no P-state info available\n");
1202
	}
1203

1204
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1205 1206 1207
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1208 1209
	intel_runtime_pm_put(dev_priv);
	return ret;
1210 1211
}

1212 1213 1214 1215
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1216 1217 1218
	int slice;
	int subslice;

1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1231 1232 1233 1234 1235 1236 1237
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1238 1239
}

1240 1241
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1242
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1243
	struct intel_engine_cs *engine;
1244 1245
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1246
	struct intel_instdone instdone;
1247
	enum intel_engine_id id;
1248

1249
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1250 1251 1252 1253 1254
		seq_puts(m, "Wedged\n");
	if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: struct_mutex backoff\n");
	if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: reset handoff to waiter\n");
1255
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1256
		seq_puts(m, "Waiter holding struct mutex\n");
1257
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1258
		seq_puts(m, "struct_mutex blocked for reset\n");
1259

1260
	if (!i915_modparams.enable_hangcheck) {
1261
		seq_puts(m, "Hangcheck disabled\n");
1262 1263 1264
		return 0;
	}

1265 1266
	intel_runtime_pm_get(dev_priv);

1267
	for_each_engine(engine, dev_priv, id) {
1268
		acthd[id] = intel_engine_get_active_head(engine);
1269
		seqno[id] = intel_engine_get_seqno(engine);
1270 1271
	}

1272
	intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1273

1274 1275
	intel_runtime_pm_put(dev_priv);

1276 1277
	if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1278 1279
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
1280 1281 1282 1283
	else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1284

1285 1286
	seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));

1287
	for_each_engine(engine, dev_priv, id) {
1288 1289 1290
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1291
		seq_printf(m, "%s:\n", engine->name);
1292
		seq_printf(m, "\tseqno = %x [current %x, last %x], inflight %d\n",
1293
			   engine->hangcheck.seqno, seqno[id],
1294 1295
			   intel_engine_last_submit(engine),
			   engine->timeline->inflight_seqnos);
1296
		seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
1297 1298
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
1299 1300 1301
					  &dev_priv->gpu_error.missed_irq_rings)),
			   yesno(engine->hangcheck.stalled));

1302
		spin_lock_irq(&b->rb_lock);
1303
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
1304
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1305 1306 1307 1308

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
1309
		spin_unlock_irq(&b->rb_lock);
1310

1311
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1312
			   (long long)engine->hangcheck.acthd,
1313
			   (long long)acthd[id]);
1314 1315 1316 1317 1318
		seq_printf(m, "\taction = %s(%d) %d ms ago\n",
			   hangcheck_action_to_str(engine->hangcheck.action),
			   engine->hangcheck.action,
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1319

1320
		if (engine->id == RCS) {
1321
			seq_puts(m, "\tinstdone read =\n");
1322

1323
			i915_instdone_info(dev_priv, m, &instdone);
1324

1325
			seq_puts(m, "\tinstdone accu =\n");
1326

1327 1328
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1329
		}
1330 1331 1332 1333 1334
	}

	return 0;
}

1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
static int i915_reset_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));

	for_each_engine(engine, dev_priv, id) {
		seq_printf(m, "%s = %u\n", engine->name,
			   i915_reset_engine_count(error, engine));
	}

	return 0;
}

1352
static int ironlake_drpc_info(struct seq_file *m)
1353
{
1354
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1355 1356 1357 1358 1359 1360 1361
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1362
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1363 1364 1365 1366
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1367
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1368
	seq_printf(m, "SW control enabled: %s\n",
1369
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1370
	seq_printf(m, "Gated voltage change: %s\n",
1371
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1372 1373
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1374
	seq_printf(m, "Max P-state: P%d\n",
1375
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1376 1377 1378 1379
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1380
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1381
	seq_puts(m, "Current RS state: ");
1382 1383
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1384
		seq_puts(m, "on\n");
1385 1386
		break;
	case RSX_STATUS_RC1:
1387
		seq_puts(m, "RC1\n");
1388 1389
		break;
	case RSX_STATUS_RC1E:
1390
		seq_puts(m, "RC1E\n");
1391 1392
		break;
	case RSX_STATUS_RS1:
1393
		seq_puts(m, "RS1\n");
1394 1395
		break;
	case RSX_STATUS_RS2:
1396
		seq_puts(m, "RS2 (RC6)\n");
1397 1398
		break;
	case RSX_STATUS_RS3:
1399
		seq_puts(m, "RC3 (RC6+)\n");
1400 1401
		break;
	default:
1402
		seq_puts(m, "unknown\n");
1403 1404
		break;
	}
1405 1406 1407 1408

	return 0;
}

1409
static int i915_forcewake_domains(struct seq_file *m, void *data)
1410
{
1411
	struct drm_i915_private *i915 = node_to_i915(m->private);
1412
	struct intel_uncore_forcewake_domain *fw_domain;
C
Chris Wilson 已提交
1413
	unsigned int tmp;
1414

1415 1416 1417
	seq_printf(m, "user.bypass_count = %u\n",
		   i915->uncore.user_forcewake.count);

1418
	for_each_fw_domain(fw_domain, i915, tmp)
1419
		seq_printf(m, "%s.wake_count = %u\n",
1420
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1421
			   READ_ONCE(fw_domain->wake_count));
1422

1423 1424 1425
	return 0;
}

1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);

	seq_printf(m, "%s %u (%llu us)\n",
		   title, I915_READ(reg),
		   intel_rc6_residency_us(dev_priv, reg));
}

1437 1438
static int vlv_drpc_info(struct seq_file *m)
{
1439
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1440
	u32 rcctl1, pw_status;
1441

1442
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1443 1444 1445 1446 1447 1448
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1449
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1450
	seq_printf(m, "Media Power Well: %s\n",
1451
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1452

1453 1454
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1455

1456
	return i915_forcewake_domains(m, NULL);
1457 1458
}

1459 1460
static int gen6_drpc_info(struct seq_file *m)
{
1461
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1462
	u32 gt_core_status, rcctl1, rc6vids = 0;
1463
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1464

1465
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1466
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1467 1468

	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1469
	if (INTEL_GEN(dev_priv) >= 9) {
1470 1471 1472
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1473

1474 1475 1476 1477 1478 1479
	if (INTEL_GEN(dev_priv) <= 7) {
		mutex_lock(&dev_priv->pcu_lock);
		sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS,
				       &rc6vids);
		mutex_unlock(&dev_priv->pcu_lock);
	}
1480

1481
	seq_printf(m, "RC1e Enabled: %s\n",
1482 1483 1484
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1485
	if (INTEL_GEN(dev_priv) >= 9) {
1486 1487 1488 1489 1490
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1491 1492 1493 1494
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1495
	seq_puts(m, "Current RC state: ");
1496 1497 1498
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1499
			seq_puts(m, "Core Power Down\n");
1500
		else
1501
			seq_puts(m, "on\n");
1502 1503
		break;
	case GEN6_RC3:
1504
		seq_puts(m, "RC3\n");
1505 1506
		break;
	case GEN6_RC6:
1507
		seq_puts(m, "RC6\n");
1508 1509
		break;
	case GEN6_RC7:
1510
		seq_puts(m, "RC7\n");
1511 1512
		break;
	default:
1513
		seq_puts(m, "Unknown\n");
1514 1515 1516 1517 1518
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1519
	if (INTEL_GEN(dev_priv) >= 9) {
1520 1521 1522 1523 1524 1525 1526
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1527 1528

	/* Not exactly sure what this is */
1529 1530 1531 1532 1533
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1534

1535 1536 1537 1538 1539 1540 1541 1542 1543
	if (INTEL_GEN(dev_priv) <= 7) {
		seq_printf(m, "RC6   voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
		seq_printf(m, "RC6+  voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
		seq_printf(m, "RC6++ voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
	}

1544
	return i915_forcewake_domains(m, NULL);
1545 1546 1547 1548
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1549
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1550 1551 1552
	int err;

	intel_runtime_pm_get(dev_priv);
1553

1554
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1555
		err = vlv_drpc_info(m);
1556
	else if (INTEL_GEN(dev_priv) >= 6)
1557
		err = gen6_drpc_info(m);
1558
	else
1559 1560 1561 1562 1563
		err = ironlake_drpc_info(m);

	intel_runtime_pm_put(dev_priv);

	return err;
1564 1565
}

1566 1567
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1568
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1569 1570 1571 1572 1573 1574 1575 1576 1577 1578

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1579 1580
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1581
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1582
	struct intel_fbc *fbc = &dev_priv->fbc;
1583

1584 1585
	if (!HAS_FBC(dev_priv))
		return -ENODEV;
1586

1587
	intel_runtime_pm_get(dev_priv);
1588
	mutex_lock(&fbc->lock);
1589

1590
	if (intel_fbc_is_active(dev_priv))
1591
		seq_puts(m, "FBC enabled\n");
1592
	else
1593 1594 1595
		seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);

	if (fbc->work.scheduled)
1596
		seq_printf(m, "FBC worker scheduled on vblank %llu, now %llu\n",
1597 1598
			   fbc->work.scheduled_vblank,
			   drm_crtc_vblank_count(&fbc->crtc->base));
1599

1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615
	if (intel_fbc_is_active(dev_priv)) {
		u32 mask;

		if (INTEL_GEN(dev_priv) >= 8)
			mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 7)
			mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 5)
			mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
		else if (IS_G4X(dev_priv))
			mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
		else
			mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
							FBC_STAT_COMPRESSED);

		seq_printf(m, "Compressing: %s\n", yesno(mask));
1616
	}
1617

1618
	mutex_unlock(&fbc->lock);
1619 1620
	intel_runtime_pm_put(dev_priv);

1621 1622 1623
	return 0;
}

1624
static int i915_fbc_false_color_get(void *data, u64 *val)
1625
{
1626
	struct drm_i915_private *dev_priv = data;
1627

1628
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1629 1630 1631 1632 1633 1634 1635
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

1636
static int i915_fbc_false_color_set(void *data, u64 val)
1637
{
1638
	struct drm_i915_private *dev_priv = data;
1639 1640
	u32 reg;

1641
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1642 1643
		return -ENODEV;

P
Paulo Zanoni 已提交
1644
	mutex_lock(&dev_priv->fbc.lock);
1645 1646 1647 1648 1649 1650 1651 1652

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1653
	mutex_unlock(&dev_priv->fbc.lock);
1654 1655 1656
	return 0;
}

1657 1658
DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
			i915_fbc_false_color_get, i915_fbc_false_color_set,
1659 1660
			"%llu\n");

1661 1662
static int i915_ips_status(struct seq_file *m, void *unused)
{
1663
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1664

1665 1666
	if (!HAS_IPS(dev_priv))
		return -ENODEV;
1667

1668 1669
	intel_runtime_pm_get(dev_priv);

1670
	seq_printf(m, "Enabled by kernel parameter: %s\n",
1671
		   yesno(i915_modparams.enable_ips));
1672

1673
	if (INTEL_GEN(dev_priv) >= 8) {
1674 1675 1676 1677 1678 1679 1680
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1681

1682 1683
	intel_runtime_pm_put(dev_priv);

1684 1685 1686
	return 0;
}

1687 1688
static int i915_sr_status(struct seq_file *m, void *unused)
{
1689
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1690 1691
	bool sr_enabled = false;

1692
	intel_runtime_pm_get(dev_priv);
1693
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1694

1695 1696 1697
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1698
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1699
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1700
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1701
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1702
	else if (IS_I915GM(dev_priv))
1703
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1704
	else if (IS_PINEVIEW(dev_priv))
1705
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1706
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1707
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1708

1709
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1710 1711
	intel_runtime_pm_put(dev_priv);

1712
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1713 1714 1715 1716

	return 0;
}

1717 1718
static int i915_emon_status(struct seq_file *m, void *unused)
{
1719 1720
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1721
	unsigned long temp, chipset, gfx;
1722 1723
	int ret;

1724
	if (!IS_GEN5(dev_priv))
1725 1726
		return -ENODEV;

1727 1728 1729
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1730 1731 1732 1733

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1734
	mutex_unlock(&dev->struct_mutex);
1735 1736 1737 1738 1739 1740 1741 1742 1743

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1744 1745
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1746
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1747
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1748
	int ret = 0;
1749
	int gpu_freq, ia_freq;
1750
	unsigned int max_gpu_freq, min_gpu_freq;
1751

1752 1753
	if (!HAS_LLC(dev_priv))
		return -ENODEV;
1754

1755 1756
	intel_runtime_pm_get(dev_priv);

1757
	ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
1758
	if (ret)
1759
		goto out;
1760

1761
	if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
1762
		/* Convert GT frequency to 50 HZ units */
1763 1764
		min_gpu_freq = rps->min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq = rps->max_freq_softlimit / GEN9_FREQ_SCALER;
1765
	} else {
1766 1767
		min_gpu_freq = rps->min_freq_softlimit;
		max_gpu_freq = rps->max_freq_softlimit;
1768 1769
	}

1770
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1771

1772
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1773 1774 1775 1776
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1777
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1778
			   intel_gpu_freq(dev_priv, (gpu_freq *
1779 1780
						     (IS_GEN9_BC(dev_priv) ||
						      IS_CANNONLAKE(dev_priv) ?
1781
						      GEN9_FREQ_SCALER : 1))),
1782 1783
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1784 1785
	}

1786
	mutex_unlock(&dev_priv->pcu_lock);
1787

1788 1789 1790
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1791 1792
}

1793 1794
static int i915_opregion(struct seq_file *m, void *unused)
{
1795 1796
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1797 1798 1799 1800 1801
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1802
		goto out;
1803

1804 1805
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1806 1807 1808

	mutex_unlock(&dev->struct_mutex);

1809
out:
1810 1811 1812
	return 0;
}

1813 1814
static int i915_vbt(struct seq_file *m, void *unused)
{
1815
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1816 1817 1818 1819 1820 1821 1822

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1823 1824
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1825 1826
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1827
	struct intel_framebuffer *fbdev_fb = NULL;
1828
	struct drm_framebuffer *drm_fb;
1829 1830 1831 1832 1833
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1834

1835
#ifdef CONFIG_DRM_FBDEV_EMULATION
1836
	if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
1837
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1838 1839 1840 1841

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1842
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1843
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1844
			   fbdev_fb->base.modifier,
1845 1846 1847 1848
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
		describe_obj(m, fbdev_fb->obj);
		seq_putc(m, '\n');
	}
1849
#endif
1850

1851
	mutex_lock(&dev->mode_config.fb_lock);
1852
	drm_for_each_fb(drm_fb, dev) {
1853 1854
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1855 1856
			continue;

1857
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1858 1859
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1860
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1861
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1862
			   fb->base.modifier,
1863
			   drm_framebuffer_read_refcount(&fb->base));
1864
		describe_obj(m, fb->obj);
1865
		seq_putc(m, '\n');
1866
	}
1867
	mutex_unlock(&dev->mode_config.fb_lock);
1868
	mutex_unlock(&dev->struct_mutex);
1869 1870 1871 1872

	return 0;
}

1873
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1874
{
1875 1876
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u)",
		   ring->space, ring->head, ring->tail);
1877 1878
}

1879 1880
static int i915_context_status(struct seq_file *m, void *unused)
{
1881 1882
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1883
	struct intel_engine_cs *engine;
1884
	struct i915_gem_context *ctx;
1885
	enum intel_engine_id id;
1886
	int ret;
1887

1888
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1889 1890 1891
	if (ret)
		return ret;

1892
	list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
1893
		seq_printf(m, "HW context %u ", ctx->hw_id);
1894
		if (ctx->pid) {
1895 1896
			struct task_struct *task;

1897
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1898 1899 1900 1901 1902
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1903 1904
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1905 1906 1907 1908
		} else {
			seq_puts(m, "(kernel) ");
		}

1909 1910
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1911

1912
		for_each_engine(engine, dev_priv, id) {
1913 1914 1915 1916
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			if (ce->state)
1917
				describe_obj(m, ce->state->obj);
1918
			if (ce->ring)
1919
				describe_ctx_ring(m, ce->ring);
1920 1921
			seq_putc(m, '\n');
		}
1922 1923

		seq_putc(m, '\n');
1924 1925
	}

1926
	mutex_unlock(&dev->struct_mutex);
1927 1928 1929 1930

	return 0;
}

1931 1932
static const char *swizzle_string(unsigned swizzle)
{
1933
	switch (swizzle) {
1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1949
		return "unknown";
1950 1951 1952 1953 1954 1955 1956
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
1957
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1958

1959
	intel_runtime_pm_get(dev_priv);
1960 1961 1962 1963 1964 1965

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

1966
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
1967 1968
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
1969 1970
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
1971 1972 1973 1974
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
1975
	} else if (INTEL_GEN(dev_priv) >= 6) {
1976 1977 1978 1979 1980 1981 1982 1983
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
1984
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
1985 1986 1987 1988 1989
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
1990 1991
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
1992
	}
1993 1994 1995 1996

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

1997
	intel_runtime_pm_put(dev_priv);
1998 1999 2000 2001

	return 0;
}

B
Ben Widawsky 已提交
2002 2003
static int per_file_ctx(int id, void *ptr, void *data)
{
2004
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2005
	struct seq_file *m = data;
2006 2007 2008 2009 2010 2011 2012
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2013

2014 2015 2016
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2017
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2018 2019 2020 2021 2022
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2023 2024
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2025
{
B
Ben Widawsky 已提交
2026
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2027 2028
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
2029
	int i;
D
Daniel Vetter 已提交
2030

B
Ben Widawsky 已提交
2031 2032 2033
	if (!ppgtt)
		return;

2034
	for_each_engine(engine, dev_priv, id) {
2035
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2036
		for (i = 0; i < 4; i++) {
2037
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2038
			pdp <<= 32;
2039
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2040
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2041 2042 2043 2044
		}
	}
}

2045 2046
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2047
{
2048
	struct intel_engine_cs *engine;
2049
	enum intel_engine_id id;
D
Daniel Vetter 已提交
2050

2051
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2052 2053
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2054
	for_each_engine(engine, dev_priv, id) {
2055
		seq_printf(m, "%s\n", engine->name);
2056
		if (IS_GEN7(dev_priv))
2057 2058 2059 2060 2061 2062 2063 2064
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2065 2066 2067 2068
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2069
		seq_puts(m, "aliasing PPGTT:\n");
2070
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2071

B
Ben Widawsky 已提交
2072
		ppgtt->debug_dump(ppgtt, m);
2073
	}
B
Ben Widawsky 已提交
2074

D
Daniel Vetter 已提交
2075
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2076 2077 2078 2079
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2080 2081
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2082
	struct drm_file *file;
2083
	int ret;
B
Ben Widawsky 已提交
2084

2085 2086
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2087
	if (ret)
2088 2089
		goto out_unlock;

2090
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2091

2092 2093 2094 2095
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2096

2097 2098
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2099
		struct task_struct *task;
2100

2101
		task = get_pid_task(file->pid, PIDTYPE_PID);
2102 2103
		if (!task) {
			ret = -ESRCH;
2104
			goto out_rpm;
2105
		}
2106 2107
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2108 2109 2110 2111
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2112
out_rpm:
2113
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2114
	mutex_unlock(&dev->struct_mutex);
2115 2116
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2117
	return ret;
D
Daniel Vetter 已提交
2118 2119
}

2120 2121
static int count_irq_waiters(struct drm_i915_private *i915)
{
2122
	struct intel_engine_cs *engine;
2123
	enum intel_engine_id id;
2124 2125
	int count = 0;

2126
	for_each_engine(engine, i915, id)
2127
		count += intel_engine_has_waiter(engine);
2128 2129 2130 2131

	return count;
}

2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2146 2147
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2148 2149
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2150
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
2151 2152
	struct drm_file *file;

2153
	seq_printf(m, "RPS enabled? %d\n", rps->enabled);
2154 2155
	seq_printf(m, "GPU busy? %s [%d requests]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2156
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2157
	seq_printf(m, "Boosts outstanding? %d\n",
2158
		   atomic_read(&rps->num_waiters));
2159
	seq_printf(m, "Frequency requested %d\n",
2160
		   intel_gpu_freq(dev_priv, rps->cur_freq));
2161
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2162 2163 2164 2165
		   intel_gpu_freq(dev_priv, rps->min_freq),
		   intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq));
2166
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
2167 2168 2169
		   intel_gpu_freq(dev_priv, rps->idle_freq),
		   intel_gpu_freq(dev_priv, rps->efficient_freq),
		   intel_gpu_freq(dev_priv, rps->boost_freq));
2170 2171

	mutex_lock(&dev->filelist_mutex);
2172 2173 2174 2175 2176 2177
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
2178
		seq_printf(m, "%s [%d]: %d boosts\n",
2179 2180
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2181
			   atomic_read(&file_priv->rps_client.boosts));
2182 2183
		rcu_read_unlock();
	}
2184
	seq_printf(m, "Kernel (anonymous) boosts: %d\n",
2185
		   atomic_read(&rps->boosts));
2186
	mutex_unlock(&dev->filelist_mutex);
2187

2188
	if (INTEL_GEN(dev_priv) >= 6 &&
2189
	    rps->enabled &&
2190
	    dev_priv->gt.active_requests) {
2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2202
			   rps_power_to_str(rps->power));
2203
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
2204
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
2205
			   rps->up_threshold);
2206
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
2207
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
2208
			   rps->down_threshold);
2209 2210 2211 2212
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2213
	return 0;
2214 2215
}

2216 2217
static int i915_llc(struct seq_file *m, void *data)
{
2218
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2219
	const bool edram = INTEL_GEN(dev_priv) > 8;
2220

2221
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2222 2223
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2224 2225 2226 2227

	return 0;
}

2228 2229 2230
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2231
	struct drm_printer p;
2232

2233 2234
	if (!HAS_HUC(dev_priv))
		return -ENODEV;
2235

2236 2237
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->huc.fw, &p);
2238

2239
	intel_runtime_pm_get(dev_priv);
2240
	seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
2241
	intel_runtime_pm_put(dev_priv);
2242 2243 2244 2245

	return 0;
}

2246 2247
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2248
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2249
	struct drm_printer p;
2250 2251
	u32 tmp, i;

2252 2253
	if (!HAS_GUC(dev_priv))
		return -ENODEV;
2254

2255 2256
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->guc.fw, &p);
2257

2258 2259
	intel_runtime_pm_get(dev_priv);

2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272
	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

2273 2274
	intel_runtime_pm_put(dev_priv);

2275 2276 2277
	return 0;
}

2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
	struct intel_guc *guc = &dev_priv->guc;

	seq_puts(m, "\nGuC logging stats:\n");

	seq_printf(m, "\tISR:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_ISR_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);

	seq_printf(m, "\tDPC:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_DPC_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);

	seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);

	seq_printf(m, "\tTotal flush interrupt count: %u\n",
		   guc->log.flush_interrupt_count);

	seq_printf(m, "\tCapture miss count: %u\n",
		   guc->log.capture_miss_count);
}

2304 2305
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
2306
				 struct intel_guc_client *client)
2307
{
2308
	struct intel_engine_cs *engine;
2309
	enum intel_engine_id id;
2310 2311
	uint64_t tot = 0;

2312 2313
	seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
		client->priority, client->stage_id, client->proc_desc_offset);
2314 2315
	seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
		client->doorbell_id, client->doorbell_offset);
2316

2317
	for_each_engine(engine, dev_priv, id) {
2318 2319
		u64 submissions = client->submissions[id];
		tot += submissions;
2320
		seq_printf(m, "\tSubmissions: %llu %s\n",
2321
				submissions, engine->name);
2322 2323 2324 2325
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

2326 2327 2328 2329 2330
static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_guc *guc = &dev_priv->guc;

2331 2332 2333 2334
	if (!USES_GUC_SUBMISSION(dev_priv))
		return -ENODEV;

	GEM_BUG_ON(!guc->execbuf_client);
2335

2336
	seq_printf(m, "Doorbell map:\n");
2337
	seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
2338
	seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
2339

2340 2341
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2342 2343 2344 2345 2346
	if (guc->preempt_client) {
		seq_printf(m, "\nGuC preempt client @ %p:\n",
			   guc->preempt_client);
		i915_guc_client_info(m, dev_priv, guc->preempt_client);
	}
2347

2348 2349
	i915_guc_log_info(m, dev_priv);

2350 2351 2352 2353 2354
	/* Add more as required ... */

	return 0;
}

2355
static int i915_guc_stage_pool(struct seq_file *m, void *data)
A
Alex Dai 已提交
2356
{
2357
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2358 2359
	const struct intel_guc *guc = &dev_priv->guc;
	struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
2360
	struct intel_guc_client *client = guc->execbuf_client;
2361 2362
	unsigned int tmp;
	int index;
A
Alex Dai 已提交
2363

2364 2365
	if (!USES_GUC_SUBMISSION(dev_priv))
		return -ENODEV;
A
Alex Dai 已提交
2366

2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385
	for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
		struct intel_engine_cs *engine;

		if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
			continue;

		seq_printf(m, "GuC stage descriptor %u:\n", index);
		seq_printf(m, "\tIndex: %u\n", desc->stage_id);
		seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
		seq_printf(m, "\tPriority: %d\n", desc->priority);
		seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
		seq_printf(m, "\tEngines used: 0x%x\n",
			   desc->engines_used);
		seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
			   desc->db_trigger_phy,
			   desc->db_trigger_cpu,
			   desc->db_trigger_uk);
		seq_printf(m, "\tProcess descriptor: 0x%x\n",
			   desc->process_desc);
2386
		seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408
			   desc->wq_addr, desc->wq_size);
		seq_putc(m, '\n');

		for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
			u32 guc_engine_id = engine->guc_id;
			struct guc_execlist_context *lrc =
						&desc->lrc[guc_engine_id];

			seq_printf(m, "\t%s LRC:\n", engine->name);
			seq_printf(m, "\t\tContext desc: 0x%x\n",
				   lrc->context_desc);
			seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
			seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
			seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
			seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
			seq_putc(m, '\n');
		}
	}

	return 0;
}

A
Alex Dai 已提交
2409 2410
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2411 2412 2413 2414 2415 2416
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node_to_i915(node);
	bool dump_load_err = !!node->info_ent->data;
	struct drm_i915_gem_object *obj = NULL;
	u32 *log;
	int i = 0;
A
Alex Dai 已提交
2417

2418 2419 2420
	if (!HAS_GUC(dev_priv))
		return -ENODEV;

2421 2422 2423 2424
	if (dump_load_err)
		obj = dev_priv->guc.load_err_log;
	else if (dev_priv->guc.log.vma)
		obj = dev_priv->guc.log.vma->obj;
A
Alex Dai 已提交
2425

2426 2427
	if (!obj)
		return 0;
A
Alex Dai 已提交
2428

2429 2430 2431 2432 2433
	log = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(log)) {
		DRM_DEBUG("Failed to pin object\n");
		seq_puts(m, "(log data unaccessible)\n");
		return PTR_ERR(log);
A
Alex Dai 已提交
2434 2435
	}

2436 2437 2438 2439 2440
	for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
		seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
			   *(log + i), *(log + i + 1),
			   *(log + i + 2), *(log + i + 3));

A
Alex Dai 已提交
2441 2442
	seq_putc(m, '\n');

2443 2444
	i915_gem_object_unpin_map(obj);

A
Alex Dai 已提交
2445 2446 2447
	return 0;
}

2448 2449
static int i915_guc_log_control_get(void *data, u64 *val)
{
2450
	struct drm_i915_private *dev_priv = data;
2451

2452 2453 2454
	if (!HAS_GUC(dev_priv))
		return -ENODEV;

2455 2456 2457
	if (!dev_priv->guc.log.vma)
		return -EINVAL;

2458
	*val = i915_modparams.guc_log_level;
2459 2460 2461 2462 2463 2464

	return 0;
}

static int i915_guc_log_control_set(void *data, u64 val)
{
2465
	struct drm_i915_private *dev_priv = data;
2466

2467 2468 2469
	if (!HAS_GUC(dev_priv))
		return -ENODEV;

2470
	return intel_guc_log_control(&dev_priv->guc, val);
2471 2472 2473 2474 2475 2476
}

DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
			i915_guc_log_control_get, i915_guc_log_control_set,
			"%lld\n");

2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499
static const char *psr2_live_status(u32 val)
{
	static const char * const live_status[] = {
		"IDLE",
		"CAPTURE",
		"CAPTURE_FS",
		"SLEEP",
		"BUFON_FW",
		"ML_UP",
		"SU_STANDBY",
		"FAST_SLEEP",
		"DEEP_SLEEP",
		"BUF_ON",
		"TG_ON"
	};

	val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
	if (val < ARRAY_SIZE(live_status))
		return live_status[val];

	return "unknown";
}

2500 2501
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2502
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2503
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2504 2505
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2506
	bool enabled = false;
2507
	bool sink_support;
2508

2509 2510
	if (!HAS_PSR(dev_priv))
		return -ENODEV;
2511

2512 2513 2514 2515 2516
	sink_support = dev_priv->psr.sink_support;
	seq_printf(m, "Sink_Support: %s\n", yesno(sink_support));
	if (!sink_support)
		return 0;

2517 2518
	intel_runtime_pm_get(dev_priv);

2519
	mutex_lock(&dev_priv->psr.lock);
2520
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2521
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2522 2523 2524 2525
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2526

2527 2528 2529 2530 2531 2532
	if (HAS_DDI(dev_priv)) {
		if (dev_priv->psr.psr2_support)
			enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
		else
			enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
	} else {
2533
		for_each_pipe(dev_priv, pipe) {
2534 2535 2536 2537 2538 2539 2540 2541 2542
			enum transcoder cpu_transcoder =
				intel_pipe_to_cpu_transcoder(dev_priv, pipe);
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain))
				continue;

2543 2544 2545 2546 2547
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
2548 2549

			intel_display_power_put(dev_priv, power_domain);
R
Rodrigo Vivi 已提交
2550 2551
		}
	}
2552 2553 2554 2555

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2556 2557
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

2558
	if (!HAS_DDI(dev_priv))
R
Rodrigo Vivi 已提交
2559 2560 2561 2562 2563 2564
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2565

2566 2567 2568 2569
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2570
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2571
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2572
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2573 2574 2575

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2576
	if (dev_priv->psr.psr2_support) {
2577
		u32 psr2 = I915_READ(EDP_PSR2_STATUS);
2578

2579
		seq_printf(m, "EDP_PSR2_STATUS: %x [%s]\n",
2580
			   psr2, psr2_live_status(psr2));
2581
	}
2582
	mutex_unlock(&dev_priv->psr.lock);
2583

2584
	intel_runtime_pm_put(dev_priv);
2585 2586 2587
	return 0;
}

2588 2589
static int i915_sink_crc(struct seq_file *m, void *data)
{
2590 2591
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2592
	struct intel_connector *connector;
2593
	struct drm_connector_list_iter conn_iter;
2594
	struct intel_dp *intel_dp = NULL;
2595
	struct drm_modeset_acquire_ctx ctx;
2596 2597 2598
	int ret;
	u8 crc[6];

2599 2600
	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);

2601
	drm_connector_list_iter_begin(dev, &conn_iter);
2602

2603
	for_each_intel_connector_iter(connector, &conn_iter) {
2604
		struct drm_crtc *crtc;
2605
		struct drm_connector_state *state;
2606
		struct intel_crtc_state *crtc_state;
2607

2608
		if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2609 2610
			continue;

2611 2612 2613 2614 2615 2616 2617
retry:
		ret = drm_modeset_lock(&dev->mode_config.connection_mutex, &ctx);
		if (ret)
			goto err;

		state = connector->base.state;
		if (!state->best_encoder)
2618 2619
			continue;

2620 2621 2622 2623 2624
		crtc = state->crtc;
		ret = drm_modeset_lock(&crtc->mutex, &ctx);
		if (ret)
			goto err;

2625 2626
		crtc_state = to_intel_crtc_state(crtc->state);
		if (!crtc_state->base.active)
2627 2628
			continue;

2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639
		/*
		 * We need to wait for all crtc updates to complete, to make
		 * sure any pending modesets and plane updates are completed.
		 */
		if (crtc_state->base.commit) {
			ret = wait_for_completion_interruptible(&crtc_state->base.commit->hw_done);

			if (ret)
				goto err;
		}

2640
		intel_dp = enc_to_intel_dp(state->best_encoder);
2641

2642
		ret = intel_dp_sink_crc(intel_dp, crtc_state, crc);
2643
		if (ret)
2644
			goto err;
2645 2646 2647 2648 2649

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
2650 2651 2652 2653 2654 2655 2656 2657

err:
		if (ret == -EDEADLK) {
			ret = drm_modeset_backoff(&ctx);
			if (!ret)
				goto retry;
		}
		goto out;
2658 2659 2660
	}
	ret = -ENODEV;
out:
2661
	drm_connector_list_iter_end(&conn_iter);
2662 2663 2664
	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);

2665 2666 2667
	return ret;
}

2668 2669
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2670
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2671
	unsigned long long power;
2672 2673
	u32 units;

2674
	if (INTEL_GEN(dev_priv) < 6)
2675 2676
		return -ENODEV;

2677 2678
	intel_runtime_pm_get(dev_priv);

2679 2680 2681 2682 2683 2684
	if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power)) {
		intel_runtime_pm_put(dev_priv);
		return -ENODEV;
	}

	units = (power & 0x1f00) >> 8;
2685
	power = I915_READ(MCH_SECP_NRG_STTS);
2686
	power = (1000000 * power) >> units; /* convert to uJ */
2687

2688 2689
	intel_runtime_pm_put(dev_priv);

2690
	seq_printf(m, "%llu", power);
2691 2692 2693 2694

	return 0;
}

2695
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2696
{
2697
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2698
	struct pci_dev *pdev = dev_priv->drm.pdev;
2699

2700 2701
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2702

2703 2704
	seq_printf(m, "GPU idle: %s (epoch %u)\n",
		   yesno(!dev_priv->gt.awake), dev_priv->gt.epoch);
2705
	seq_printf(m, "IRQs disabled: %s\n",
2706
		   yesno(!intel_irqs_enabled(dev_priv)));
2707
#ifdef CONFIG_PM
2708
	seq_printf(m, "Usage count: %d\n",
2709
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2710 2711 2712
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2713
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2714 2715
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2716

2717 2718 2719
	return 0;
}

2720 2721
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2722
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

2737
		for_each_power_domain(power_domain, power_well->domains)
2738
			seq_printf(m, "  %-23s %d\n",
2739
				 intel_display_power_domain_str(power_domain),
2740 2741 2742 2743 2744 2745 2746 2747
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2748 2749
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2750
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2751 2752
	struct intel_csr *csr;

2753 2754
	if (!HAS_CSR(dev_priv))
		return -ENODEV;
2755 2756 2757

	csr = &dev_priv->csr;

2758 2759
	intel_runtime_pm_get(dev_priv);

2760 2761 2762 2763
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2764
		goto out;
2765 2766 2767 2768

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2769 2770
	if (IS_KABYLAKE(dev_priv) ||
	    (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6))) {
2771 2772 2773 2774
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2775
	} else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2776 2777
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2778 2779
	}

2780 2781 2782 2783 2784
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2785 2786
	intel_runtime_pm_put(dev_priv);

2787 2788 2789
	return 0;
}

2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2812 2813
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2814 2815 2816 2817 2818 2819
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2820
		   encoder->base.id, encoder->name);
2821 2822 2823 2824
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2825
			   connector->name,
2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2839 2840
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2841 2842
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2843 2844
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2845

2846
	if (fb)
2847
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2848 2849
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2850 2851
	else
		seq_puts(m, "\tprimary plane disabled\n");
2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2871
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2872
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2873
		intel_panel_info(m, &intel_connector->panel);
2874 2875 2876

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2877 2878
}

L
Libin Yang 已提交
2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2893 2894 2895 2896 2897 2898
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2899
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2913
	struct drm_display_mode *mode;
2914 2915

	seq_printf(m, "connector %d: type %s, status: %s\n",
2916
		   connector->base.id, connector->name,
2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2928

2929
	if (!intel_encoder)
2930 2931 2932 2933 2934
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
2935 2936 2937 2938
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
2939 2940 2941
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2942
			intel_lvds_info(m, intel_connector);
2943 2944 2945
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2946
		    intel_encoder->type == INTEL_OUTPUT_DDI)
2947 2948 2949 2950
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
2951
	}
2952

2953 2954 2955
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2956 2957
}

2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
2980
	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
2981 2982 2983 2984
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
2985 2986 2987 2988 2989 2990
		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
2991 2992 2993 2994 2995 2996 2997
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2998 2999
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3000 3001 3002 3003 3004
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
3005
		struct drm_format_name_buf format_name;
3006 3007 3008 3009 3010 3011 3012 3013

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

3014
		if (state->fb) {
V
Ville Syrjälä 已提交
3015 3016
			drm_get_format_name(state->fb->format->format,
					    &format_name);
3017
		} else {
3018
			sprintf(format_name.str, "N/A");
3019 3020
		}

3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3034
			   format_name.str,
3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3054
		for (i = 0; i < num_scalers; i++) {
3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3067 3068
static int i915_display_info(struct seq_file *m, void *unused)
{
3069 3070
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3071
	struct intel_crtc *crtc;
3072
	struct drm_connector *connector;
3073
	struct drm_connector_list_iter conn_iter;
3074

3075
	intel_runtime_pm_get(dev_priv);
3076 3077
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3078
	for_each_intel_crtc(dev, crtc) {
3079
		struct intel_crtc_state *pipe_config;
3080

3081
		drm_modeset_lock(&crtc->base.mutex, NULL);
3082 3083
		pipe_config = to_intel_crtc_state(crtc->base.state);

3084
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3085
			   crtc->base.base.id, pipe_name(crtc->pipe),
3086
			   yesno(pipe_config->base.active),
3087 3088 3089
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3090
		if (pipe_config->base.active) {
3091 3092 3093
			struct intel_plane *cursor =
				to_intel_plane(crtc->base.cursor);

3094 3095
			intel_crtc_info(m, crtc);

3096 3097 3098 3099 3100 3101 3102
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
				   yesno(cursor->base.state->visible),
				   cursor->base.state->crtc_x,
				   cursor->base.state->crtc_y,
				   cursor->base.state->crtc_w,
				   cursor->base.state->crtc_h,
				   cursor->cursor.base);
3103 3104
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3105
		}
3106 3107 3108 3109

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3110
		drm_modeset_unlock(&crtc->base.mutex);
3111 3112 3113 3114 3115
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
3116 3117 3118
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
3119
		intel_connector_info(m, connector);
3120 3121 3122
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

3123
	intel_runtime_pm_put(dev_priv);
3124 3125 3126 3127

	return 0;
}

3128 3129 3130 3131
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
3132
	enum intel_engine_id id;
3133
	struct drm_printer p;
3134

3135 3136
	intel_runtime_pm_get(dev_priv);

3137 3138
	seq_printf(m, "GT awake? %s (epoch %u)\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.epoch);
3139 3140
	seq_printf(m, "Global active requests: %d\n",
		   dev_priv->gt.active_requests);
L
Lionel Landwerlin 已提交
3141 3142
	seq_printf(m, "CS timestamp frequency: %u kHz\n",
		   dev_priv->info.cs_timestamp_frequency_khz);
3143

3144 3145
	p = drm_seq_file_printer(m);
	for_each_engine(engine, dev_priv, id)
3146
		intel_engine_dump(engine, &p, "%s\n", engine->name);
3147

3148 3149
	intel_runtime_pm_put(dev_priv);

3150 3151 3152
	return 0;
}

3153 3154 3155 3156 3157 3158 3159 3160 3161 3162
static int i915_shrinker_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *i915 = node_to_i915(m->private);

	seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
	seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);

	return 0;
}

3163 3164
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3165 3166
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3167 3168 3169 3170 3171 3172 3173
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3174
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3175
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
3176
		seq_printf(m, " tracked hardware state:\n");
3177
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
3178
		seq_printf(m, " dpll_md: 0x%08x\n",
3179 3180 3181 3182
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
3183 3184 3185 3186 3187 3188
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3189
static int i915_wa_registers(struct seq_file *m, void *unused)
3190 3191 3192
{
	int i;
	int ret;
3193
	struct intel_engine_cs *engine;
3194 3195
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3196
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3197
	enum intel_engine_id id;
3198 3199 3200 3201 3202 3203 3204

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3205
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3206
	for_each_engine(engine, dev_priv, id)
3207
		seq_printf(m, "HW whitelist count for %s: %d\n",
3208
			   engine->name, workarounds->hw_whitelist_count[id]);
3209
	for (i = 0; i < workarounds->count; ++i) {
3210 3211
		i915_reg_t addr;
		u32 mask, value, read;
3212
		bool ok;
3213

3214 3215 3216
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3217 3218 3219
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3220
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3221 3222 3223 3224 3225 3226 3227 3228
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279
static int i915_ipc_status_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Isochronous Priority Control: %s\n",
			yesno(dev_priv->ipc_enabled));
	return 0;
}

static int i915_ipc_status_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!HAS_IPC(dev_priv))
		return -ENODEV;

	return single_open(file, i915_ipc_status_show, dev_priv);
}

static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	int ret;
	bool enable;

	ret = kstrtobool_from_user(ubuf, len, &enable);
	if (ret < 0)
		return ret;

	intel_runtime_pm_get(dev_priv);
	if (!dev_priv->ipc_enabled && enable)
		DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
	dev_priv->wm.distrust_bios_wm = true;
	dev_priv->ipc_enabled = enable;
	intel_enable_ipc(dev_priv);
	intel_runtime_pm_put(dev_priv);

	return len;
}

static const struct file_operations i915_ipc_status_fops = {
	.owner = THIS_MODULE,
	.open = i915_ipc_status_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_ipc_status_write
};

3280 3281
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3282 3283
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3284 3285 3286 3287 3288
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3289
	if (INTEL_GEN(dev_priv) < 9)
3290
		return -ENODEV;
3291

3292 3293 3294 3295 3296 3297 3298 3299 3300
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3301
		for_each_universal_plane(dev_priv, pipe, plane) {
3302 3303 3304 3305 3306 3307
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3308
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3309 3310 3311 3312 3313 3314 3315 3316 3317
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3318
static void drrs_status_per_crtc(struct seq_file *m,
3319 3320
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3321
{
3322
	struct drm_i915_private *dev_priv = to_i915(dev);
3323 3324
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3325
	struct drm_connector *connector;
3326
	struct drm_connector_list_iter conn_iter;
3327

3328 3329
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3330 3331 3332 3333
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3334
	}
3335
	drm_connector_list_iter_end(&conn_iter);
3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3348
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3349 3350 3351 3352 3353 3354 3355 3356
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
3357 3358 3359 3360
			seq_puts(m, "Idleness DRRS: Disabled\n");
			if (dev_priv->psr.enabled)
				seq_puts(m,
				"\tAs PSR is enabled, DRRS is not enabled\n");
3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3395 3396
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3397 3398 3399
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3400
	drm_modeset_lock_all(dev);
3401
	for_each_intel_crtc(dev, intel_crtc) {
3402
		if (intel_crtc->base.state->active) {
3403 3404 3405 3406 3407 3408
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3409
	drm_modeset_unlock_all(dev);
3410 3411 3412 3413 3414 3415 3416

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3417 3418
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3419 3420
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3421 3422
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3423
	struct drm_connector *connector;
3424
	struct drm_connector_list_iter conn_iter;
3425

3426 3427
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3428
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3429
			continue;
3430 3431 3432 3433 3434 3435

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3436 3437
		if (!intel_dig_port->dp.can_mst)
			continue;
3438

3439
		seq_printf(m, "MST Source Port %c\n",
3440
			   port_name(intel_dig_port->base.port));
3441 3442
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3443 3444
	drm_connector_list_iter_end(&conn_iter);

3445 3446 3447
	return 0;
}

3448
static ssize_t i915_displayport_test_active_write(struct file *file,
3449 3450
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3451 3452 3453 3454 3455
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3456
	struct drm_connector_list_iter conn_iter;
3457 3458 3459
	struct intel_dp *intel_dp;
	int val = 0;

3460
	dev = ((struct seq_file *)file->private_data)->private;
3461 3462 3463 3464

	if (len == 0)
		return 0;

G
Geliang Tang 已提交
3465 3466 3467
	input_buffer = memdup_user_nul(ubuf, len);
	if (IS_ERR(input_buffer))
		return PTR_ERR(input_buffer);
3468 3469 3470

	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3471 3472
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3473 3474
		struct intel_encoder *encoder;

3475 3476 3477 3478
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3479 3480 3481 3482 3483 3484
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3485 3486
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3487
				break;
3488 3489 3490 3491 3492
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3493
				intel_dp->compliance.test_active = 1;
3494
			else
3495
				intel_dp->compliance.test_active = 0;
3496 3497
		}
	}
3498
	drm_connector_list_iter_end(&conn_iter);
3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3511
	struct drm_connector_list_iter conn_iter;
3512 3513
	struct intel_dp *intel_dp;

3514 3515
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3516 3517
		struct intel_encoder *encoder;

3518 3519 3520 3521
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3522 3523 3524 3525 3526 3527
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3528
			if (intel_dp->compliance.test_active)
3529 3530 3531 3532 3533 3534
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3535
	drm_connector_list_iter_end(&conn_iter);
3536 3537 3538 3539 3540

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3541
					     struct file *file)
3542
{
3543
	struct drm_i915_private *dev_priv = inode->i_private;
3544

3545 3546
	return single_open(file, i915_displayport_test_active_show,
			   &dev_priv->drm);
3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3562
	struct drm_connector_list_iter conn_iter;
3563 3564
	struct intel_dp *intel_dp;

3565 3566
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3567 3568
		struct intel_encoder *encoder;

3569 3570 3571 3572
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3573 3574 3575 3576 3577 3578
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3579 3580 3581 3582
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3583 3584 3585 3586 3587 3588 3589 3590 3591
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3592 3593 3594
		} else
			seq_puts(m, "0");
	}
3595
	drm_connector_list_iter_end(&conn_iter);
3596 3597 3598 3599

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
3600
					   struct file *file)
3601
{
3602
	struct drm_i915_private *dev_priv = inode->i_private;
3603

3604 3605
	return single_open(file, i915_displayport_test_data_show,
			   &dev_priv->drm);
3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3620
	struct drm_connector_list_iter conn_iter;
3621 3622
	struct intel_dp *intel_dp;

3623 3624
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3625 3626
		struct intel_encoder *encoder;

3627 3628 3629 3630
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3631 3632 3633 3634 3635 3636
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3637
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3638 3639 3640
		} else
			seq_puts(m, "0");
	}
3641
	drm_connector_list_iter_end(&conn_iter);
3642 3643 3644 3645 3646 3647 3648

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
3649
	struct drm_i915_private *dev_priv = inode->i_private;
3650

3651 3652
	return single_open(file, i915_displayport_test_type_show,
			   &dev_priv->drm);
3653 3654 3655 3656 3657 3658 3659 3660 3661 3662
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

3663
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3664
{
3665 3666
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3667
	int level;
3668 3669
	int num_levels;

3670
	if (IS_CHERRYVIEW(dev_priv))
3671
		num_levels = 3;
3672
	else if (IS_VALLEYVIEW(dev_priv))
3673
		num_levels = 1;
3674 3675
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3676
	else
3677
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3678 3679 3680 3681 3682 3683

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3684 3685
		/*
		 * - WM1+ latency values in 0.5us units
3686
		 * - latencies are in us on gen9/vlv/chv
3687
		 */
3688 3689 3690 3691
		if (INTEL_GEN(dev_priv) >= 9 ||
		    IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv) ||
		    IS_G4X(dev_priv))
3692 3693
			latency *= 10;
		else if (level > 0)
3694 3695 3696
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3697
			   level, wm[level], latency / 10, latency % 10);
3698 3699 3700 3701 3702 3703 3704
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3705
	struct drm_i915_private *dev_priv = m->private;
3706 3707
	const uint16_t *latencies;

3708
	if (INTEL_GEN(dev_priv) >= 9)
3709 3710
		latencies = dev_priv->wm.skl_latency;
	else
3711
		latencies = dev_priv->wm.pri_latency;
3712

3713
	wm_latency_show(m, latencies);
3714 3715 3716 3717 3718 3719

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3720
	struct drm_i915_private *dev_priv = m->private;
3721 3722
	const uint16_t *latencies;

3723
	if (INTEL_GEN(dev_priv) >= 9)
3724 3725
		latencies = dev_priv->wm.skl_latency;
	else
3726
		latencies = dev_priv->wm.spr_latency;
3727

3728
	wm_latency_show(m, latencies);
3729 3730 3731 3732 3733 3734

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3735
	struct drm_i915_private *dev_priv = m->private;
3736 3737
	const uint16_t *latencies;

3738
	if (INTEL_GEN(dev_priv) >= 9)
3739 3740
		latencies = dev_priv->wm.skl_latency;
	else
3741
		latencies = dev_priv->wm.cur_latency;
3742

3743
	wm_latency_show(m, latencies);
3744 3745 3746 3747 3748 3749

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3750
	struct drm_i915_private *dev_priv = inode->i_private;
3751

3752
	if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
3753 3754
		return -ENODEV;

3755
	return single_open(file, pri_wm_latency_show, dev_priv);
3756 3757 3758 3759
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3760
	struct drm_i915_private *dev_priv = inode->i_private;
3761

3762
	if (HAS_GMCH_DISPLAY(dev_priv))
3763 3764
		return -ENODEV;

3765
	return single_open(file, spr_wm_latency_show, dev_priv);
3766 3767 3768 3769
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3770
	struct drm_i915_private *dev_priv = inode->i_private;
3771

3772
	if (HAS_GMCH_DISPLAY(dev_priv))
3773 3774
		return -ENODEV;

3775
	return single_open(file, cur_wm_latency_show, dev_priv);
3776 3777 3778
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3779
				size_t len, loff_t *offp, uint16_t wm[8])
3780 3781
{
	struct seq_file *m = file->private_data;
3782 3783
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3784
	uint16_t new[8] = { 0 };
3785
	int num_levels;
3786 3787 3788 3789
	int level;
	int ret;
	char tmp[32];

3790
	if (IS_CHERRYVIEW(dev_priv))
3791
		num_levels = 3;
3792
	else if (IS_VALLEYVIEW(dev_priv))
3793
		num_levels = 1;
3794 3795
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3796
	else
3797
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3798

3799 3800 3801 3802 3803 3804 3805 3806
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3807 3808 3809
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3828
	struct drm_i915_private *dev_priv = m->private;
3829
	uint16_t *latencies;
3830

3831
	if (INTEL_GEN(dev_priv) >= 9)
3832 3833
		latencies = dev_priv->wm.skl_latency;
	else
3834
		latencies = dev_priv->wm.pri_latency;
3835 3836

	return wm_latency_write(file, ubuf, len, offp, latencies);
3837 3838 3839 3840 3841 3842
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3843
	struct drm_i915_private *dev_priv = m->private;
3844
	uint16_t *latencies;
3845

3846
	if (INTEL_GEN(dev_priv) >= 9)
3847 3848
		latencies = dev_priv->wm.skl_latency;
	else
3849
		latencies = dev_priv->wm.spr_latency;
3850 3851

	return wm_latency_write(file, ubuf, len, offp, latencies);
3852 3853 3854 3855 3856 3857
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3858
	struct drm_i915_private *dev_priv = m->private;
3859 3860
	uint16_t *latencies;

3861
	if (INTEL_GEN(dev_priv) >= 9)
3862 3863
		latencies = dev_priv->wm.skl_latency;
	else
3864
		latencies = dev_priv->wm.cur_latency;
3865

3866
	return wm_latency_write(file, ubuf, len, offp, latencies);
3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3896 3897
static int
i915_wedged_get(void *data, u64 *val)
3898
{
3899
	struct drm_i915_private *dev_priv = data;
3900

3901
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
3902

3903
	return 0;
3904 3905
}

3906 3907
static int
i915_wedged_set(void *data, u64 val)
3908
{
3909 3910 3911
	struct drm_i915_private *i915 = data;
	struct intel_engine_cs *engine;
	unsigned int tmp;
3912

3913 3914 3915 3916 3917 3918 3919 3920
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

3921
	if (i915_reset_backoff(&i915->gpu_error))
3922 3923
		return -EAGAIN;

3924 3925 3926 3927 3928 3929
	for_each_engine_masked(engine, i915, val, tmp) {
		engine->hangcheck.seqno = intel_engine_get_seqno(engine);
		engine->hangcheck.stalled = true;
	}

	i915_handle_error(i915, val, "Manually setting wedged to %llu", val);
3930

3931
	wait_on_bit(&i915->gpu_error.flags,
3932 3933 3934
		    I915_RESET_HANDOFF,
		    TASK_UNINTERRUPTIBLE);

3935
	return 0;
3936 3937
}

3938 3939
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
3940
			"%llu\n");
3941

3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962
static int
fault_irq_set(struct drm_i915_private *i915,
	      unsigned long *irq,
	      unsigned long val)
{
	int err;

	err = mutex_lock_interruptible(&i915->drm.struct_mutex);
	if (err)
		return err;

	err = i915_gem_wait_for_idle(i915,
				     I915_WAIT_LOCKED |
				     I915_WAIT_INTERRUPTIBLE);
	if (err)
		goto err_unlock;

	*irq = val;
	mutex_unlock(&i915->drm.struct_mutex);

	/* Flush idle worker to disarm irq */
3963
	drain_delayed_work(&i915->gt.idle_work);
3964 3965 3966 3967 3968 3969 3970 3971

	return 0;

err_unlock:
	mutex_unlock(&i915->drm.struct_mutex);
	return err;
}

3972 3973 3974
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
3975
	struct drm_i915_private *dev_priv = data;
3976 3977 3978 3979 3980 3981 3982 3983

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
3984
	struct drm_i915_private *i915 = data;
3985

3986
	return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
3987 3988 3989 3990 3991 3992 3993 3994 3995
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
3996
	struct drm_i915_private *dev_priv = data;
3997 3998 3999 4000 4001 4002 4003 4004 4005

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4006
	struct drm_i915_private *i915 = data;
4007

4008
	val &= INTEL_INFO(i915)->ring_mask;
4009 4010
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

4011
	return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
4012 4013 4014 4015 4016 4017
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4018 4019 4020 4021 4022 4023 4024
#define DROP_UNBOUND	BIT(0)
#define DROP_BOUND	BIT(1)
#define DROP_RETIRE	BIT(2)
#define DROP_ACTIVE	BIT(3)
#define DROP_FREED	BIT(4)
#define DROP_SHRINK_ALL	BIT(5)
#define DROP_IDLE	BIT(6)
4025 4026 4027 4028
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
4029
		  DROP_FREED	| \
4030 4031
		  DROP_SHRINK_ALL |\
		  DROP_IDLE)
4032 4033
static int
i915_drop_caches_get(void *data, u64 *val)
4034
{
4035
	*val = DROP_ALL;
4036

4037
	return 0;
4038 4039
}

4040 4041
static int
i915_drop_caches_set(void *data, u64 val)
4042
{
4043 4044
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4045
	int ret = 0;
4046

4047 4048
	DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
		  val, val & DROP_ALL);
4049 4050 4051

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
4052 4053
	if (val & (DROP_ACTIVE | DROP_RETIRE)) {
		ret = mutex_lock_interruptible(&dev->struct_mutex);
4054
		if (ret)
4055
			return ret;
4056

4057 4058 4059 4060 4061 4062
		if (val & DROP_ACTIVE)
			ret = i915_gem_wait_for_idle(dev_priv,
						     I915_WAIT_INTERRUPTIBLE |
						     I915_WAIT_LOCKED);

		if (val & DROP_RETIRE)
4063
			i915_retire_requests(dev_priv);
4064 4065 4066

		mutex_unlock(&dev->struct_mutex);
	}
4067

4068
	fs_reclaim_acquire(GFP_KERNEL);
4069
	if (val & DROP_BOUND)
4070
		i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_BOUND);
4071

4072
	if (val & DROP_UNBOUND)
4073
		i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
4074

4075 4076
	if (val & DROP_SHRINK_ALL)
		i915_gem_shrink_all(dev_priv);
4077
	fs_reclaim_release(GFP_KERNEL);
4078

4079 4080 4081
	if (val & DROP_IDLE)
		drain_delayed_work(&dev_priv->gt.idle_work);

4082
	if (val & DROP_FREED)
4083
		i915_gem_drain_freed_objects(dev_priv);
4084

4085
	return ret;
4086 4087
}

4088 4089 4090
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4091

4092 4093
static int
i915_max_freq_get(void *data, u64 *val)
4094
{
4095
	struct drm_i915_private *dev_priv = data;
4096

4097
	if (INTEL_GEN(dev_priv) < 6)
4098 4099
		return -ENODEV;

4100
	*val = intel_gpu_freq(dev_priv, dev_priv->gt_pm.rps.max_freq_softlimit);
4101
	return 0;
4102 4103
}

4104 4105
static int
i915_max_freq_set(void *data, u64 val)
4106
{
4107
	struct drm_i915_private *dev_priv = data;
4108
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
4109
	u32 hw_max, hw_min;
4110
	int ret;
4111

4112
	if (INTEL_GEN(dev_priv) < 6)
4113
		return -ENODEV;
4114

4115
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4116

4117
	ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
4118 4119 4120
	if (ret)
		return ret;

4121 4122 4123
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4124
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4125

4126 4127
	hw_max = rps->max_freq;
	hw_min = rps->min_freq;
J
Jeff McGee 已提交
4128

4129
	if (val < hw_min || val > hw_max || val < rps->min_freq_softlimit) {
4130
		mutex_unlock(&dev_priv->pcu_lock);
J
Jeff McGee 已提交
4131
		return -EINVAL;
4132 4133
	}

4134
	rps->max_freq_softlimit = val;
J
Jeff McGee 已提交
4135

4136 4137
	if (intel_set_rps(dev_priv, val))
		DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
J
Jeff McGee 已提交
4138

4139
	mutex_unlock(&dev_priv->pcu_lock);
4140

4141
	return 0;
4142 4143
}

4144 4145
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4146
			"%llu\n");
4147

4148 4149
static int
i915_min_freq_get(void *data, u64 *val)
4150
{
4151
	struct drm_i915_private *dev_priv = data;
4152

4153
	if (INTEL_GEN(dev_priv) < 6)
4154 4155
		return -ENODEV;

4156
	*val = intel_gpu_freq(dev_priv, dev_priv->gt_pm.rps.min_freq_softlimit);
4157
	return 0;
4158 4159
}

4160 4161
static int
i915_min_freq_set(void *data, u64 val)
4162
{
4163
	struct drm_i915_private *dev_priv = data;
4164
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
4165
	u32 hw_max, hw_min;
4166
	int ret;
4167

4168
	if (INTEL_GEN(dev_priv) < 6)
4169
		return -ENODEV;
4170

4171
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4172

4173
	ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
4174 4175 4176
	if (ret)
		return ret;

4177 4178 4179
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4180
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4181

4182 4183
	hw_max = rps->max_freq;
	hw_min = rps->min_freq;
J
Jeff McGee 已提交
4184

4185
	if (val < hw_min ||
4186
	    val > hw_max || val > rps->max_freq_softlimit) {
4187
		mutex_unlock(&dev_priv->pcu_lock);
J
Jeff McGee 已提交
4188
		return -EINVAL;
4189
	}
J
Jeff McGee 已提交
4190

4191
	rps->min_freq_softlimit = val;
J
Jeff McGee 已提交
4192

4193 4194
	if (intel_set_rps(dev_priv, val))
		DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
J
Jeff McGee 已提交
4195

4196
	mutex_unlock(&dev_priv->pcu_lock);
4197

4198
	return 0;
4199 4200
}

4201 4202
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4203
			"%llu\n");
4204

4205 4206
static int
i915_cache_sharing_get(void *data, u64 *val)
4207
{
4208
	struct drm_i915_private *dev_priv = data;
4209 4210
	u32 snpcr;

4211
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4212 4213
		return -ENODEV;

4214
	intel_runtime_pm_get(dev_priv);
4215

4216
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4217 4218

	intel_runtime_pm_put(dev_priv);
4219

4220
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4221

4222
	return 0;
4223 4224
}

4225 4226
static int
i915_cache_sharing_set(void *data, u64 val)
4227
{
4228
	struct drm_i915_private *dev_priv = data;
4229 4230
	u32 snpcr;

4231
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4232 4233
		return -ENODEV;

4234
	if (val > 3)
4235 4236
		return -EINVAL;

4237
	intel_runtime_pm_get(dev_priv);
4238
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4239 4240 4241 4242 4243 4244 4245

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4246
	intel_runtime_pm_put(dev_priv);
4247
	return 0;
4248 4249
}

4250 4251 4252
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4253

4254
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4255
					  struct sseu_dev_info *sseu)
4256
{
4257
	int ss_max = 2;
4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

4273
		sseu->slice_mask = BIT(0);
4274
		sseu->subslice_mask |= BIT(ss);
4275 4276 4277 4278
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4279 4280 4281
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
4282 4283 4284
	}
}

4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339
static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
				     struct sseu_dev_info *sseu)
{
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
	int s_max = 6, ss_max = 4;
	int s, ss;
	u32 s_reg[s_max], eu_reg[2 * s_max], eu_mask[2];

	for (s = 0; s < s_max; s++) {
		/*
		 * FIXME: Valid SS Mask respects the spec and read
		 * only valid bits for those registers, excluding reserverd
		 * although this seems wrong because it would leave many
		 * subslices without ACK.
		 */
		s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
			GEN10_PGCTL_VALID_SS_MASK(s);
		eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
		eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
	}

	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		sseu->slice_mask |= BIT(s);
		sseu->subslice_mask = info->sseu.subslice_mask;

		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

			if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
					       eu_mask[ss % 2]);
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
		}
	}
}

4340
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4341
				    struct sseu_dev_info *sseu)
4342
{
4343
	int s_max = 3, ss_max = 4;
4344 4345 4346
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

4347
	/* BXT has a single slice and at most 3 subslices. */
4348
	if (IS_GEN9_LP(dev_priv)) {
4349 4350 4351 4352 4353 4354 4355 4356 4357 4358
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

4373
		sseu->slice_mask |= BIT(s);
4374

4375
		if (IS_GEN9_BC(dev_priv))
4376 4377
			sseu->subslice_mask =
				INTEL_INFO(dev_priv)->sseu.subslice_mask;
4378

4379 4380 4381
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

4382
			if (IS_GEN9_LP(dev_priv)) {
4383 4384 4385
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
4386

4387 4388
				sseu->subslice_mask |= BIT(ss);
			}
4389

4390 4391
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
4392 4393 4394 4395
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
4396 4397 4398 4399
		}
	}
}

4400
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4401
					 struct sseu_dev_info *sseu)
4402 4403
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4404
	int s;
4405

4406
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4407

4408
	if (sseu->slice_mask) {
4409
		sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
4410 4411
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
4412 4413
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
4414 4415

		/* subtract fused off EU(s) from enabled slice(s) */
4416
		for (s = 0; s < fls(sseu->slice_mask); s++) {
4417 4418
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
4419

4420
			sseu->eu_total -= hweight8(subslice_7eu);
4421 4422 4423 4424
		}
	}
}

4425 4426 4427 4428 4429 4430
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";

4431 4432
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
4433
	seq_printf(m, "  %s Slice Total: %u\n", type,
4434
		   hweight8(sseu->slice_mask));
4435
	seq_printf(m, "  %s Subslice Total: %u\n", type,
4436
		   sseu_subslice_total(sseu));
4437 4438
	seq_printf(m, "  %s Subslice Mask: %04x\n", type,
		   sseu->subslice_mask);
4439
	seq_printf(m, "  %s Subslice Per Slice: %u\n", type,
4440
		   hweight8(sseu->subslice_mask));
4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4461 4462
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4463
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
4464
	struct sseu_dev_info sseu;
4465

4466
	if (INTEL_GEN(dev_priv) < 8)
4467 4468 4469
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
4470
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
4471

4472
	seq_puts(m, "SSEU Device Status\n");
4473
	memset(&sseu, 0, sizeof(sseu));
4474 4475 4476

	intel_runtime_pm_get(dev_priv);

4477
	if (IS_CHERRYVIEW(dev_priv)) {
4478
		cherryview_sseu_device_status(dev_priv, &sseu);
4479
	} else if (IS_BROADWELL(dev_priv)) {
4480
		broadwell_sseu_device_status(dev_priv, &sseu);
4481
	} else if (IS_GEN9(dev_priv)) {
4482
		gen9_sseu_device_status(dev_priv, &sseu);
4483 4484
	} else if (INTEL_GEN(dev_priv) >= 10) {
		gen10_sseu_device_status(dev_priv, &sseu);
4485
	}
4486 4487 4488

	intel_runtime_pm_put(dev_priv);

4489
	i915_print_sseu_info(m, false, &sseu);
4490

4491 4492 4493
	return 0;
}

4494 4495
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4496
	struct drm_i915_private *i915 = inode->i_private;
4497

4498
	if (INTEL_GEN(i915) < 6)
4499 4500
		return 0;

4501 4502
	intel_runtime_pm_get(i915);
	intel_uncore_forcewake_user_get(i915);
4503 4504 4505 4506

	return 0;
}

4507
static int i915_forcewake_release(struct inode *inode, struct file *file)
4508
{
4509
	struct drm_i915_private *i915 = inode->i_private;
4510

4511
	if (INTEL_GEN(i915) < 6)
4512 4513
		return 0;

4514 4515
	intel_uncore_forcewake_user_put(i915);
	intel_runtime_pm_put(i915);
4516 4517 4518 4519 4520 4521 4522 4523 4524 4525

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640
static int i915_drrs_ctl_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
	struct intel_crtc *intel_crtc;
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp;

	if (INTEL_GEN(dev_priv) < 7)
		return -ENODEV;

	drm_modeset_lock_all(dev);
	for_each_intel_crtc(dev, intel_crtc) {
		if (!intel_crtc->base.state->active ||
					!intel_crtc->config->has_drrs)
			continue;

		for_each_encoder_on_crtc(dev, &intel_crtc->base, encoder) {
			if (encoder->type != INTEL_OUTPUT_EDP)
				continue;

			DRM_DEBUG_DRIVER("Manually %sabling DRRS. %llu\n",
						val ? "en" : "dis", val);

			intel_dp = enc_to_intel_dp(&encoder->base);
			if (val)
				intel_edp_drrs_enable(intel_dp,
							intel_crtc->config);
			else
				intel_edp_drrs_disable(intel_dp,
							intel_crtc->config);
		}
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_drrs_ctl_fops, NULL, i915_drrs_ctl_set, "%llu\n");

4641
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4642
	{"i915_capabilities", i915_capabilities, 0},
4643
	{"i915_gem_objects", i915_gem_object_info, 0},
4644
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4645
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4646
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4647
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4648
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4649
	{"i915_guc_info", i915_guc_info, 0},
4650
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4651
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4652
	{"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4653
	{"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4654
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4655
	{"i915_frequency_info", i915_frequency_info, 0},
4656
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4657
	{"i915_reset_info", i915_reset_info, 0},
4658
	{"i915_drpc_info", i915_drpc_info, 0},
4659
	{"i915_emon_status", i915_emon_status, 0},
4660
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4661
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4662
	{"i915_fbc_status", i915_fbc_status, 0},
4663
	{"i915_ips_status", i915_ips_status, 0},
4664
	{"i915_sr_status", i915_sr_status, 0},
4665
	{"i915_opregion", i915_opregion, 0},
4666
	{"i915_vbt", i915_vbt, 0},
4667
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4668
	{"i915_context_status", i915_context_status, 0},
4669
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4670
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
4671
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
4672
	{"i915_llc", i915_llc, 0},
4673
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4674
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
4675
	{"i915_energy_uJ", i915_energy_uJ, 0},
4676
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4677
	{"i915_power_domain_info", i915_power_domain_info, 0},
4678
	{"i915_dmc_info", i915_dmc_info, 0},
4679
	{"i915_display_info", i915_display_info, 0},
4680
	{"i915_engine_info", i915_engine_info, 0},
4681
	{"i915_shrinker_info", i915_shrinker_info, 0},
4682
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4683
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4684
	{"i915_wa_registers", i915_wa_registers, 0},
4685
	{"i915_ddb_info", i915_ddb_info, 0},
4686
	{"i915_sseu_status", i915_sseu_status, 0},
4687
	{"i915_drrs_status", i915_drrs_status, 0},
4688
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4689
};
4690
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4691

4692
static const struct i915_debugfs_files {
4693 4694 4695 4696 4697 4698 4699
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
4700 4701
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4702
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4703
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4704
	{"i915_error_state", &i915_error_state_fops},
4705
	{"i915_gpu_info", &i915_gpu_info_fops},
4706
#endif
4707
	{"i915_next_seqno", &i915_next_seqno_fops},
4708
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
4709 4710 4711
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4712
	{"i915_fbc_false_color", &i915_fbc_false_color_fops},
4713 4714
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4715
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
L
Lyude 已提交
4716
	{"i915_guc_log_control", &i915_guc_log_control_fops},
4717
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4718 4719
	{"i915_ipc_status", &i915_ipc_status_fops},
	{"i915_drrs_ctl", &i915_drrs_ctl_fops}
4720 4721
};

4722
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4723
{
4724
	struct drm_minor *minor = dev_priv->drm.primary;
4725
	struct dentry *ent;
4726
	int ret, i;
4727

4728 4729 4730 4731 4732
	ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
				  minor->debugfs_root, to_i915(minor->dev),
				  &i915_forcewake_fops);
	if (!ent)
		return -ENOMEM;
4733

4734 4735 4736
	ret = intel_pipe_crc_create(minor);
	if (ret)
		return ret;
4737

4738
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4739 4740 4741 4742
		ent = debugfs_create_file(i915_debugfs_files[i].name,
					  S_IRUGO | S_IWUSR,
					  minor->debugfs_root,
					  to_i915(minor->dev),
4743
					  i915_debugfs_files[i].fops);
4744 4745
		if (!ent)
			return -ENOMEM;
4746
	}
4747

4748 4749
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4750 4751 4752
					minor->debugfs_root, minor);
}

4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

4786 4787 4788
	if (connector->status != connector_status_connected)
		return -ENODEV;

4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
4809
	}
4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}

static int i915_panel_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_panel_show, inode->i_private);
}

static const struct file_operations i915_panel_fops = {
	.owner = THIS_MODULE,
	.open = i915_panel_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4880 4881 4882 4883 4884 4885
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
4886 4887 4888

	return 0;
}