i915_debugfs.c 140.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/debugfs.h>
30
#include <linux/sort.h>
31
#include <linux/sched/mm.h>
32
#include "intel_drv.h"
33
#include "intel_guc_submission.h"
34

35 36 37 38 39
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

40 41
static int i915_capabilities(struct seq_file *m, void *data)
{
42 43
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
44
	struct drm_printer p = drm_seq_file_printer(m);
45

46
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
47
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
48
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
49

50
	intel_device_info_dump_flags(info, &p);
51
	intel_device_info_dump_runtime(info, &p);
52
	intel_driver_caps_print(&dev_priv->caps, &p);
53

54
	kernel_param_lock(THIS_MODULE);
55
	i915_params_dump(&i915_modparams, &p);
56 57
	kernel_param_unlock(THIS_MODULE);

58 59
	return 0;
}
60

61
static char get_active_flag(struct drm_i915_gem_object *obj)
62
{
63
	return i915_gem_object_is_active(obj) ? '*' : ' ';
64 65
}

66
static char get_pin_flag(struct drm_i915_gem_object *obj)
67
{
68
	return obj->pin_global ? 'p' : ' ';
69 70
}

71
static char get_tiling_flag(struct drm_i915_gem_object *obj)
72
{
73
	switch (i915_gem_object_get_tiling(obj)) {
74
	default:
75 76 77
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
78
	}
79 80
}

81
static char get_global_flag(struct drm_i915_gem_object *obj)
82
{
83
	return obj->userfault_count ? 'g' : ' ';
84 85
}

86
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
87
{
C
Chris Wilson 已提交
88
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
89 90
}

91 92 93 94 95
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

96 97
	for_each_ggtt_vma(vma, obj) {
		if (drm_mm_node_allocated(&vma->node))
98 99 100 101 102 103
			size += vma->node.size;
	}

	return size;
}

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
static const char *
stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
{
	size_t x = 0;

	switch (page_sizes) {
	case 0:
		return "";
	case I915_GTT_PAGE_SIZE_4K:
		return "4K";
	case I915_GTT_PAGE_SIZE_64K:
		return "64K";
	case I915_GTT_PAGE_SIZE_2M:
		return "2M";
	default:
		if (!buf)
			return "M";

		if (page_sizes & I915_GTT_PAGE_SIZE_2M)
			x += snprintf(buf + x, len - x, "2M, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_64K)
			x += snprintf(buf + x, len - x, "64K, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_4K)
			x += snprintf(buf + x, len - x, "4K, ");
		buf[x-2] = '\0';

		return buf;
	}
}

134 135 136
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
137
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
138
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
139
	struct i915_vma *vma;
140
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
141 142
	int pin_count = 0;

143 144
	lockdep_assert_held(&obj->base.dev->struct_mutex);

145
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
146
		   &obj->base,
147
		   get_active_flag(obj),
148 149
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
150
		   get_global_flag(obj),
151
		   get_pin_mapped_flag(obj),
152
		   obj->base.size / 1024,
153 154
		   obj->read_domains,
		   obj->write_domain,
155
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
156 157
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
158 159
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
160
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
161
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
162
			pin_count++;
D
Dan Carpenter 已提交
163 164
	}
	seq_printf(m, " (pinned x %d)", pin_count);
165 166
	if (obj->pin_global)
		seq_printf(m, " (global)");
167
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
168 169 170
		if (!drm_mm_node_allocated(&vma->node))
			continue;

171
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
172
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
173 174
			   vma->node.start, vma->node.size,
			   stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
175 176 177 178 179 180 181 182
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
183 184
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
185 186 187 188
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
189 190 191 192 193 194 195 196
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
197 198 199 200 201 202 203
				break;

			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
204 205 206 207
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
208
		seq_puts(m, ")");
B
Ben Widawsky 已提交
209
	}
210
	if (obj->stolen)
211
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
212

213
	engine = i915_gem_object_last_write_engine(obj);
214 215 216
	if (engine)
		seq_printf(m, " (%s)", engine->name);

217 218 219
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
220 221
}

222
static int obj_rank_by_stolen(const void *A, const void *B)
223
{
224 225 226 227
	const struct drm_i915_gem_object *a =
		*(const struct drm_i915_gem_object **)A;
	const struct drm_i915_gem_object *b =
		*(const struct drm_i915_gem_object **)B;
228

R
Rasmus Villemoes 已提交
229 230 231 232 233
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
234 235 236 237
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
238 239
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
240
	struct drm_i915_gem_object **objects;
241
	struct drm_i915_gem_object *obj;
242
	u64 total_obj_size, total_gtt_size;
243 244 245 246
	unsigned long total, count, n;
	int ret;

	total = READ_ONCE(dev_priv->mm.object_count);
M
Michal Hocko 已提交
247
	objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
248 249
	if (!objects)
		return -ENOMEM;
250 251 252

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
253
		goto out;
254 255

	total_obj_size = total_gtt_size = count = 0;
256 257 258

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
259 260 261
		if (count == total)
			break;

262 263 264
		if (obj->stolen == NULL)
			continue;

265
		objects[count++] = obj;
266
		total_obj_size += obj->base.size;
267
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
268

269
	}
270
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
271 272 273
		if (count == total)
			break;

274 275 276
		if (obj->stolen == NULL)
			continue;

277
		objects[count++] = obj;
278 279
		total_obj_size += obj->base.size;
	}
280
	spin_unlock(&dev_priv->mm.obj_lock);
281 282 283

	sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);

284
	seq_puts(m, "Stolen:\n");
285
	for (n = 0; n < count; n++) {
286
		seq_puts(m, "   ");
287
		describe_obj(m, objects[n]);
288 289
		seq_putc(m, '\n');
	}
290
	seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
291
		   count, total_obj_size, total_gtt_size);
292 293 294

	mutex_unlock(&dev->struct_mutex);
out:
M
Michal Hocko 已提交
295
	kvfree(objects);
296
	return ret;
297 298
}

299
struct file_stats {
300
	struct drm_i915_file_private *file_priv;
301 302 303 304
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
305 306 307 308 309 310
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
311
	struct i915_vma *vma;
312

313 314
	lockdep_assert_held(&obj->base.dev->struct_mutex);

315 316
	stats->count++;
	stats->total += obj->base.size;
317 318
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
319 320 321
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

322 323 324
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
325

326
		if (i915_vma_is_ggtt(vma)) {
327 328 329
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
330

331
			if (ppgtt->vm.file != stats->file_priv)
332 333
				continue;
		}
334

335
		if (i915_vma_is_active(vma))
336 337 338
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
339 340 341 342 343
	}

	return 0;
}

344 345
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
346
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
347 348 349 350 351 352 353 354 355
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
356 357 358 359 360 361

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
362
	struct intel_engine_cs *engine;
363
	enum intel_engine_id id;
364
	int j;
365 366 367

	memset(&stats, 0, sizeof(stats));

368
	for_each_engine(engine, dev_priv, id) {
369
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
370
			list_for_each_entry(obj,
371
					    &engine->batch_pool.cache_list[j],
372 373 374
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
375
	}
376

377
	print_file_stats(m, "[k]batch pool", stats);
378 379
}

380
static int per_file_ctx_stats(int idx, void *ptr, void *data)
381 382
{
	struct i915_gem_context *ctx = ptr;
383 384 385 386 387
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	for_each_engine(engine, ctx->i915, id) {
		struct intel_context *ce = to_intel_context(ctx, engine);
388

389 390 391 392
		if (ce->state)
			per_file_stats(0, ce->state->obj, data);
		if (ce->ring)
			per_file_stats(0, ce->ring->vma->obj, data);
393 394 395 396 397 398 399 400
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
401
	struct drm_device *dev = &dev_priv->drm;
402 403 404 405 406
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

407
	mutex_lock(&dev->struct_mutex);
408 409 410
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

411
	list_for_each_entry(file, &dev->filelist, lhead) {
412 413 414
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
415
	mutex_unlock(&dev->struct_mutex);
416 417 418 419

	print_file_stats(m, "[k]contexts", stats);
}

420
static int i915_gem_object_info(struct seq_file *m, void *data)
421
{
422 423
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
424
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
425 426
	u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
	u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
427
	struct drm_i915_gem_object *obj;
428
	unsigned int page_sizes = 0;
429
	struct drm_file *file;
430
	char buf[80];
431 432 433 434 435 436
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

437
	seq_printf(m, "%u objects, %llu bytes\n",
438 439 440
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

441 442 443
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
444
	huge_size = huge_count = 0;
445 446 447

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
448 449 450
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
451
		if (obj->mm.madv == I915_MADV_DONTNEED) {
452 453 454 455
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
456
		if (obj->mm.mapping) {
457 458
			mapped_count++;
			mapped_size += obj->base.size;
459
		}
460 461 462 463 464 465

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
466
	}
467
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
468

469
	size = count = dpy_size = dpy_count = 0;
470
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
471 472 473
		size += obj->base.size;
		++count;

474
		if (obj->pin_global) {
475 476
			dpy_size += obj->base.size;
			++dpy_count;
477
		}
478

C
Chris Wilson 已提交
479
		if (obj->mm.madv == I915_MADV_DONTNEED) {
480 481 482
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
483

C
Chris Wilson 已提交
484
		if (obj->mm.mapping) {
485 486
			mapped_count++;
			mapped_size += obj->base.size;
487
		}
488 489 490 491 492 493

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
494
	}
495 496
	spin_unlock(&dev_priv->mm.obj_lock);

497 498
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
499
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
500
		   purgeable_count, purgeable_size);
501 502
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
503 504 505 506
	seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
		   huge_count,
		   stringify_page_sizes(page_sizes, buf, sizeof(buf)),
		   huge_size);
507
	seq_printf(m, "%u display objects (globally pinned), %llu bytes\n",
508
		   dpy_count, dpy_size);
509

510
	seq_printf(m, "%llu [%pa] gtt total\n",
511
		   ggtt->vm.total, &ggtt->mappable_end);
512 513 514
	seq_printf(m, "Supported page sizes: %s\n",
		   stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
					buf, sizeof(buf)));
515

516 517
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
518 519 520
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
521
	print_context_stats(m, dev_priv);
522 523
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
524
		struct drm_i915_file_private *file_priv = file->driver_priv;
525
		struct i915_request *request;
526
		struct task_struct *task;
527

528 529
		mutex_lock(&dev->struct_mutex);

530
		memset(&stats, 0, sizeof(stats));
531
		stats.file_priv = file->driver_priv;
532
		spin_lock(&file->table_lock);
533
		idr_for_each(&file->object_idr, per_file_stats, &stats);
534
		spin_unlock(&file->table_lock);
535 536 537 538 539 540
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
541
		request = list_first_entry_or_null(&file_priv->mm.request_list,
542
						   struct i915_request,
543
						   client_link);
544
		rcu_read_lock();
C
Chris Wilson 已提交
545 546
		task = pid_task(request && request->gem_context->pid ?
				request->gem_context->pid : file->pid,
547
				PIDTYPE_PID);
548
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
549
		rcu_read_unlock();
550

551
		mutex_unlock(&dev->struct_mutex);
552
	}
553
	mutex_unlock(&dev->filelist_mutex);
554 555 556 557

	return 0;
}

558
static int i915_gem_gtt_info(struct seq_file *m, void *data)
559
{
560
	struct drm_info_node *node = m->private;
561 562
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
563
	struct drm_i915_gem_object **objects;
564
	struct drm_i915_gem_object *obj;
565
	u64 total_obj_size, total_gtt_size;
566
	unsigned long nobject, n;
567 568
	int count, ret;

569 570 571 572 573
	nobject = READ_ONCE(dev_priv->mm.object_count);
	objects = kvmalloc_array(nobject, sizeof(*objects), GFP_KERNEL);
	if (!objects)
		return -ENOMEM;

574 575 576 577
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

578 579 580 581 582 583 584 585 586 587 588 589 590
	count = 0;
	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
		objects[count++] = obj;
		if (count == nobject)
			break;
	}
	spin_unlock(&dev_priv->mm.obj_lock);

	total_obj_size = total_gtt_size = 0;
	for (n = 0;  n < count; n++) {
		obj = objects[n];

591
		seq_puts(m, "   ");
592
		describe_obj(m, obj);
593
		seq_putc(m, '\n');
594
		total_obj_size += obj->base.size;
595
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
596 597 598 599
	}

	mutex_unlock(&dev->struct_mutex);

600
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
601
		   count, total_obj_size, total_gtt_size);
602
	kvfree(objects);
603 604 605 606

	return 0;
}

607 608
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
609 610
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
611
	struct drm_i915_gem_object *obj;
612
	struct intel_engine_cs *engine;
613
	enum intel_engine_id id;
614
	int total = 0;
615
	int ret, j;
616 617 618 619 620

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

621
	for_each_engine(engine, dev_priv, id) {
622
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
623 624 625 626
			int count;

			count = 0;
			list_for_each_entry(obj,
627
					    &engine->batch_pool.cache_list[j],
628 629 630
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
631
				   engine->name, j, count);
632 633

			list_for_each_entry(obj,
634
					    &engine->batch_pool.cache_list[j],
635 636 637 638 639 640 641
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
642
		}
643 644
	}

645
	seq_printf(m, "total: %d\n", total);
646 647 648 649 650 651

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701
static void gen8_display_interrupt_info(struct seq_file *m)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	int pipe;

	for_each_pipe(dev_priv, pipe) {
		enum intel_display_power_domain power_domain;

		power_domain = POWER_DOMAIN_PIPE(pipe);
		if (!intel_display_power_get_if_enabled(dev_priv,
							power_domain)) {
			seq_printf(m, "Pipe %c power disabled\n",
				   pipe_name(pipe));
			continue;
		}
		seq_printf(m, "Pipe %c IMR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
		seq_printf(m, "Pipe %c IIR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
		seq_printf(m, "Pipe %c IER:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IER(pipe)));

		intel_display_power_put(dev_priv, power_domain);
	}

	seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IMR));
	seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IIR));
	seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IER));

	seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IMR));
	seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IIR));
	seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IER));

	seq_printf(m, "PCU interrupt mask:\t%08x\n",
		   I915_READ(GEN8_PCU_IMR));
	seq_printf(m, "PCU interrupt identity:\t%08x\n",
		   I915_READ(GEN8_PCU_IIR));
	seq_printf(m, "PCU interrupt enable:\t%08x\n",
		   I915_READ(GEN8_PCU_IER));
}

702 703
static int i915_interrupt_info(struct seq_file *m, void *data)
{
704
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
705
	struct intel_engine_cs *engine;
706
	enum intel_engine_id id;
707
	int i, pipe;
708

709
	intel_runtime_pm_get(dev_priv);
710

711
	if (IS_CHERRYVIEW(dev_priv)) {
712 713 714 715 716 717 718 719 720 721 722
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
723 724 725 726 727 728 729 730 731 732 733
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

734 735 736 737
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

738 739 740 741
			intel_display_power_put(dev_priv, power_domain);
		}

		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
742 743 744 745 746 747
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
748
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785
	} else if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "Master Interrupt Control:  %08x\n",
			   I915_READ(GEN11_GFX_MSTR_IRQ));

		seq_printf(m, "Render/Copy Intr Enable:   %08x\n",
			   I915_READ(GEN11_RENDER_COPY_INTR_ENABLE));
		seq_printf(m, "VCS/VECS Intr Enable:      %08x\n",
			   I915_READ(GEN11_VCS_VECS_INTR_ENABLE));
		seq_printf(m, "GUC/SG Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_ENABLE));
		seq_printf(m, "GPM/WGBOXPERF Intr Enable: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE));
		seq_printf(m, "Crypto Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE));
		seq_printf(m, "GUnit/CSME Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE));

		seq_printf(m, "Display Interrupt Control:\t%08x\n",
			   I915_READ(GEN11_DISPLAY_INT_CTL));

		gen8_display_interrupt_info(m);
786
	} else if (INTEL_GEN(dev_priv) >= 8) {
787 788 789 790 791 792 793 794 795 796 797 798
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

799
		gen8_display_interrupt_info(m);
800
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
801 802 803 804 805 806 807 808
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
809 810 811 812 813 814 815 816 817 818 819
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
820 821 822
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
823 824
			intel_display_power_put(dev_priv, power_domain);
		}
J
Jesse Barnes 已提交
825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

850
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
851 852 853 854 855 856
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
857
		for_each_pipe(dev_priv, pipe)
858 859 860
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902

	if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "RCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_RCS0_RSVD_INTR_MASK));
		seq_printf(m, "BCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_BCS_RSVD_INTR_MASK));
		seq_printf(m, "VCS0/VCS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS0_VCS1_INTR_MASK));
		seq_printf(m, "VCS2/VCS3 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS2_VCS3_INTR_MASK));
		seq_printf(m, "VECS0/VECS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VECS0_VECS1_INTR_MASK));
		seq_printf(m, "GUC/SG Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_MASK));
		seq_printf(m, "GPM/WGBOXPERF Intr Mask: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK));
		seq_printf(m, "Crypto Intr Mask:\t %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_MASK));
		seq_printf(m, "Gunit/CSME Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_MASK));

	} else if (INTEL_GEN(dev_priv) >= 6) {
903
		for_each_engine(engine, dev_priv, id) {
904 905
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
906
				   engine->name, I915_READ_IMR(engine));
907 908
		}
	}
909

910
	intel_runtime_pm_put(dev_priv);
911

912 913 914
	return 0;
}

915 916
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
917 918
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
919 920 921 922 923
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
924 925 926

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
927
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
928

C
Chris Wilson 已提交
929 930
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
931
		if (!vma)
932
			seq_puts(m, "unused");
933
		else
934
			describe_obj(m, vma->obj);
935
		seq_putc(m, '\n');
936 937
	}

938
	mutex_unlock(&dev->struct_mutex);
939 940 941
	return 0;
}

942
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
943 944
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
945
{
C
Chris Wilson 已提交
946
	struct i915_gpu_state *error;
947
	ssize_t ret;
C
Chris Wilson 已提交
948
	void *buf;
949

C
Chris Wilson 已提交
950
	error = file->private_data;
951 952
	if (!error)
		return 0;
953

C
Chris Wilson 已提交
954 955 956 957
	/* Bounce buffer required because of kernfs __user API convenience. */
	buf = kmalloc(count, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;
958

C
Chris Wilson 已提交
959 960
	ret = i915_gpu_state_copy_to_buffer(error, buf, *pos, count);
	if (ret <= 0)
961
		goto out;
962

C
Chris Wilson 已提交
963 964 965 966
	if (!copy_to_user(ubuf, buf, ret))
		*pos += ret;
	else
		ret = -EFAULT;
967

968
out:
C
Chris Wilson 已提交
969
	kfree(buf);
970 971
	return ret;
}
972

973 974 975
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
976
	return 0;
977 978
}

979
static int i915_gpu_info_open(struct inode *inode, struct file *file)
980
{
981
	struct drm_i915_private *i915 = inode->i_private;
982
	struct i915_gpu_state *gpu;
983

984 985 986
	intel_runtime_pm_get(i915);
	gpu = i915_capture_gpu_state(i915);
	intel_runtime_pm_put(i915);
987 988
	if (IS_ERR(gpu))
		return PTR_ERR(gpu);
989

990
	file->private_data = gpu;
991 992 993
	return 0;
}

994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
1007
{
1008
	struct i915_gpu_state *error = filp->private_data;
1009

1010 1011
	if (!error)
		return 0;
1012

1013 1014
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
1015

1016 1017
	return cnt;
}
1018

1019 1020
static int i915_error_state_open(struct inode *inode, struct file *file)
{
1021 1022 1023 1024 1025 1026 1027
	struct i915_gpu_state *error;

	error = i915_first_error_state(inode->i_private);
	if (IS_ERR(error))
		return PTR_ERR(error);

	file->private_data  = error;
1028
	return 0;
1029 1030 1031 1032 1033
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1034
	.read = gpu_state_read,
1035 1036
	.write = i915_error_state_write,
	.llseek = default_llseek,
1037
	.release = gpu_state_release,
1038
};
1039 1040
#endif

1041 1042 1043
static int
i915_next_seqno_set(void *data, u64 val)
{
1044 1045
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
1046 1047 1048 1049 1050 1051
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1052
	intel_runtime_pm_get(dev_priv);
1053
	ret = i915_gem_set_global_seqno(dev, val);
1054 1055
	intel_runtime_pm_put(dev_priv);

1056 1057
	mutex_unlock(&dev->struct_mutex);

1058
	return ret;
1059 1060
}

1061
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1062
			NULL, i915_next_seqno_set,
1063
			"0x%llx\n");
1064

1065
static int i915_frequency_info(struct seq_file *m, void *unused)
1066
{
1067
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1068
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1069 1070 1071
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1072

1073
	if (IS_GEN(dev_priv, 5)) {
1074 1075 1076 1077 1078 1079 1080 1081 1082
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1083
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1084
		u32 rpmodectl, freq_sts;
1085

1086
		mutex_lock(&dev_priv->pcu_lock);
1087 1088 1089 1090 1091 1092 1093 1094 1095 1096

		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));

1097 1098 1099 1100 1101 1102 1103 1104
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
1105
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1106 1107

		seq_printf(m, "max GPU freq: %d MHz\n",
1108
			   intel_gpu_freq(dev_priv, rps->max_freq));
1109 1110

		seq_printf(m, "min GPU freq: %d MHz\n",
1111
			   intel_gpu_freq(dev_priv, rps->min_freq));
1112 1113

		seq_printf(m, "idle GPU freq: %d MHz\n",
1114
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1115 1116 1117

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1118
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1119
		mutex_unlock(&dev_priv->pcu_lock);
1120
	} else if (INTEL_GEN(dev_priv) >= 6) {
1121 1122 1123
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1124
		u32 rpmodectl, rpinclimit, rpdeclimit;
1125
		u32 rpstat, cagf, reqf;
1126 1127
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1128
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1129 1130
		int max_freq;

1131
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1132
		if (IS_GEN9_LP(dev_priv)) {
1133 1134 1135 1136 1137 1138 1139
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1140
		/* RPSTAT1 is in the GT power well */
1141
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1142

1143
		reqf = I915_READ(GEN6_RPNSWREQ);
1144
		if (INTEL_GEN(dev_priv) >= 9)
1145 1146 1147
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1148
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1149 1150 1151 1152
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1153
		reqf = intel_gpu_freq(dev_priv, reqf);
1154

1155 1156 1157 1158
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1159
		rpstat = I915_READ(GEN6_RPSTAT1);
1160 1161 1162 1163 1164 1165
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
T
Tvrtko Ursulin 已提交
1166 1167
		cagf = intel_gpu_freq(dev_priv,
				      intel_get_cagf(dev_priv, rpstat));
1168

1169
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1170

1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
		if (INTEL_GEN(dev_priv) >= 11) {
			pm_ier = I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE);
			pm_imr = I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK);
			/*
			 * The equivalent to the PM ISR & IIR cannot be read
			 * without affecting the current state of the system
			 */
			pm_isr = 0;
			pm_iir = 0;
		} else if (INTEL_GEN(dev_priv) >= 8) {
1181 1182 1183 1184
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
1185 1186 1187 1188 1189
		} else {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
1190
		}
1191 1192
		pm_mask = I915_READ(GEN6_PMINTRMSK);

1193 1194 1195 1196 1197 1198 1199
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));
1200 1201 1202 1203 1204 1205

		seq_printf(m, "PM IER=0x%08x IMR=0x%08x, MASK=0x%08x\n",
			   pm_ier, pm_imr, pm_mask);
		if (INTEL_GEN(dev_priv) <= 10)
			seq_printf(m, "PM ISR=0x%08x IIR=0x%08x\n",
				   pm_isr, pm_iir);
1206
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
1207
			   rps->pm_intrmsk_mbz);
1208 1209
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1210
			   (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
1211 1212 1213 1214
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1215 1216 1217 1218
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1219
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1220
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1221 1222 1223 1224 1225 1226
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
C
Chris Wilson 已提交
1227 1228
		seq_printf(m, "Up threshold: %d%%\n",
			   rps->power.up_threshold);
1229

1230 1231 1232 1233 1234 1235
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
C
Chris Wilson 已提交
1236 1237
		seq_printf(m, "Down threshold: %d%%\n",
			   rps->power.down_threshold);
1238

1239
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1240
			    rp_state_cap >> 16) & 0xff;
1241
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1242
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1243
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1244
			   intel_gpu_freq(dev_priv, max_freq));
1245 1246

		max_freq = (rp_state_cap & 0xff00) >> 8;
1247
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1248
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1249
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1250
			   intel_gpu_freq(dev_priv, max_freq));
1251

1252
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1253
			    rp_state_cap >> 0) & 0xff;
1254
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1255
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1256
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1257
			   intel_gpu_freq(dev_priv, max_freq));
1258
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1259
			   intel_gpu_freq(dev_priv, rps->max_freq));
1260

1261
		seq_printf(m, "Current freq: %d MHz\n",
1262
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1263
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1264
		seq_printf(m, "Idle freq: %d MHz\n",
1265
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1266
		seq_printf(m, "Min freq: %d MHz\n",
1267
			   intel_gpu_freq(dev_priv, rps->min_freq));
1268
		seq_printf(m, "Boost freq: %d MHz\n",
1269
			   intel_gpu_freq(dev_priv, rps->boost_freq));
1270
		seq_printf(m, "Max freq: %d MHz\n",
1271
			   intel_gpu_freq(dev_priv, rps->max_freq));
1272 1273
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1274
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1275
	} else {
1276
		seq_puts(m, "no P-state info available\n");
1277
	}
1278

1279
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1280 1281 1282
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1283 1284
	intel_runtime_pm_put(dev_priv);
	return ret;
1285 1286
}

1287 1288 1289 1290
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1291 1292 1293
	int slice;
	int subslice;

1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1306 1307 1308 1309 1310 1311 1312
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1313 1314
}

1315 1316
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1317
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1318
	struct intel_engine_cs *engine;
1319 1320
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1321
	struct intel_instdone instdone;
1322
	enum intel_engine_id id;
1323

1324
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1325 1326 1327 1328 1329
		seq_puts(m, "Wedged\n");
	if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: struct_mutex backoff\n");
	if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: reset handoff to waiter\n");
1330
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1331
		seq_puts(m, "Waiter holding struct mutex\n");
1332
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1333
		seq_puts(m, "struct_mutex blocked for reset\n");
1334

1335
	if (!i915_modparams.enable_hangcheck) {
1336
		seq_puts(m, "Hangcheck disabled\n");
1337 1338 1339
		return 0;
	}

1340 1341
	intel_runtime_pm_get(dev_priv);

1342
	for_each_engine(engine, dev_priv, id) {
1343
		acthd[id] = intel_engine_get_active_head(engine);
1344
		seqno[id] = intel_engine_get_seqno(engine);
1345 1346
	}

1347
	intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1348

1349 1350
	intel_runtime_pm_put(dev_priv);

1351 1352
	if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1353 1354
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
1355 1356 1357 1358
	else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1359

1360 1361
	seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));

1362
	for_each_engine(engine, dev_priv, id) {
1363 1364 1365
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1366
		seq_printf(m, "%s:\n", engine->name);
1367
		seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1368
			   engine->hangcheck.seqno, seqno[id],
1369
			   intel_engine_last_submit(engine));
1370
		seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s, wedged? %s\n",
1371 1372
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
1373
					  &dev_priv->gpu_error.missed_irq_rings)),
1374 1375
			   yesno(engine->hangcheck.stalled),
			   yesno(engine->hangcheck.wedged));
1376

1377
		spin_lock_irq(&b->rb_lock);
1378
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
1379
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1380 1381 1382 1383

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
1384
		spin_unlock_irq(&b->rb_lock);
1385

1386
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1387
			   (long long)engine->hangcheck.acthd,
1388
			   (long long)acthd[id]);
1389 1390 1391 1392 1393
		seq_printf(m, "\taction = %s(%d) %d ms ago\n",
			   hangcheck_action_to_str(engine->hangcheck.action),
			   engine->hangcheck.action,
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1394

1395
		if (engine->id == RCS) {
1396
			seq_puts(m, "\tinstdone read =\n");
1397

1398
			i915_instdone_info(dev_priv, m, &instdone);
1399

1400
			seq_puts(m, "\tinstdone accu =\n");
1401

1402 1403
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1404
		}
1405 1406 1407 1408 1409
	}

	return 0;
}

1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
static int i915_reset_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));

	for_each_engine(engine, dev_priv, id) {
		seq_printf(m, "%s = %u\n", engine->name,
			   i915_reset_engine_count(error, engine));
	}

	return 0;
}

1427
static int ironlake_drpc_info(struct seq_file *m)
1428
{
1429
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1430 1431 1432 1433 1434 1435 1436
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1437
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1438 1439 1440 1441
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1442
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1443
	seq_printf(m, "SW control enabled: %s\n",
1444
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1445
	seq_printf(m, "Gated voltage change: %s\n",
1446
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1447 1448
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1449
	seq_printf(m, "Max P-state: P%d\n",
1450
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1451 1452 1453 1454
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1455
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1456
	seq_puts(m, "Current RS state: ");
1457 1458
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1459
		seq_puts(m, "on\n");
1460 1461
		break;
	case RSX_STATUS_RC1:
1462
		seq_puts(m, "RC1\n");
1463 1464
		break;
	case RSX_STATUS_RC1E:
1465
		seq_puts(m, "RC1E\n");
1466 1467
		break;
	case RSX_STATUS_RS1:
1468
		seq_puts(m, "RS1\n");
1469 1470
		break;
	case RSX_STATUS_RS2:
1471
		seq_puts(m, "RS2 (RC6)\n");
1472 1473
		break;
	case RSX_STATUS_RS3:
1474
		seq_puts(m, "RC3 (RC6+)\n");
1475 1476
		break;
	default:
1477
		seq_puts(m, "unknown\n");
1478 1479
		break;
	}
1480 1481 1482 1483

	return 0;
}

1484
static int i915_forcewake_domains(struct seq_file *m, void *data)
1485
{
1486
	struct drm_i915_private *i915 = node_to_i915(m->private);
1487
	struct intel_uncore_forcewake_domain *fw_domain;
C
Chris Wilson 已提交
1488
	unsigned int tmp;
1489

1490 1491 1492
	seq_printf(m, "user.bypass_count = %u\n",
		   i915->uncore.user_forcewake.count);

1493
	for_each_fw_domain(fw_domain, i915, tmp)
1494
		seq_printf(m, "%s.wake_count = %u\n",
1495
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1496
			   READ_ONCE(fw_domain->wake_count));
1497

1498 1499 1500
	return 0;
}

1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);

	seq_printf(m, "%s %u (%llu us)\n",
		   title, I915_READ(reg),
		   intel_rc6_residency_us(dev_priv, reg));
}

1512 1513
static int vlv_drpc_info(struct seq_file *m)
{
1514
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1515
	u32 rcctl1, pw_status;
1516

1517
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1518 1519 1520 1521 1522 1523
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1524
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1525
	seq_printf(m, "Media Power Well: %s\n",
1526
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1527

1528 1529
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1530

1531
	return i915_forcewake_domains(m, NULL);
1532 1533
}

1534 1535
static int gen6_drpc_info(struct seq_file *m)
{
1536
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1537
	u32 gt_core_status, rcctl1, rc6vids = 0;
1538
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1539

1540
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1541
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1542 1543

	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1544
	if (INTEL_GEN(dev_priv) >= 9) {
1545 1546 1547
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1548

1549 1550 1551 1552 1553 1554
	if (INTEL_GEN(dev_priv) <= 7) {
		mutex_lock(&dev_priv->pcu_lock);
		sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS,
				       &rc6vids);
		mutex_unlock(&dev_priv->pcu_lock);
	}
1555

1556
	seq_printf(m, "RC1e Enabled: %s\n",
1557 1558 1559
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1560
	if (INTEL_GEN(dev_priv) >= 9) {
1561 1562 1563 1564 1565
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1566 1567 1568 1569
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1570
	seq_puts(m, "Current RC state: ");
1571 1572 1573
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1574
			seq_puts(m, "Core Power Down\n");
1575
		else
1576
			seq_puts(m, "on\n");
1577 1578
		break;
	case GEN6_RC3:
1579
		seq_puts(m, "RC3\n");
1580 1581
		break;
	case GEN6_RC6:
1582
		seq_puts(m, "RC6\n");
1583 1584
		break;
	case GEN6_RC7:
1585
		seq_puts(m, "RC7\n");
1586 1587
		break;
	default:
1588
		seq_puts(m, "Unknown\n");
1589 1590 1591 1592 1593
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1594
	if (INTEL_GEN(dev_priv) >= 9) {
1595 1596 1597 1598 1599 1600 1601
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1602 1603

	/* Not exactly sure what this is */
1604 1605 1606 1607 1608
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1609

1610 1611 1612 1613 1614 1615 1616 1617 1618
	if (INTEL_GEN(dev_priv) <= 7) {
		seq_printf(m, "RC6   voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
		seq_printf(m, "RC6+  voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
		seq_printf(m, "RC6++ voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
	}

1619
	return i915_forcewake_domains(m, NULL);
1620 1621 1622 1623
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1624
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1625 1626 1627
	int err;

	intel_runtime_pm_get(dev_priv);
1628

1629
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1630
		err = vlv_drpc_info(m);
1631
	else if (INTEL_GEN(dev_priv) >= 6)
1632
		err = gen6_drpc_info(m);
1633
	else
1634 1635 1636 1637 1638
		err = ironlake_drpc_info(m);

	intel_runtime_pm_put(dev_priv);

	return err;
1639 1640
}

1641 1642
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1643
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1644 1645 1646 1647 1648 1649 1650 1651 1652 1653

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1654 1655
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1656
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1657
	struct intel_fbc *fbc = &dev_priv->fbc;
1658

1659 1660
	if (!HAS_FBC(dev_priv))
		return -ENODEV;
1661

1662
	intel_runtime_pm_get(dev_priv);
1663
	mutex_lock(&fbc->lock);
1664

1665
	if (intel_fbc_is_active(dev_priv))
1666
		seq_puts(m, "FBC enabled\n");
1667
	else
1668 1669
		seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);

1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685
	if (intel_fbc_is_active(dev_priv)) {
		u32 mask;

		if (INTEL_GEN(dev_priv) >= 8)
			mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 7)
			mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 5)
			mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
		else if (IS_G4X(dev_priv))
			mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
		else
			mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
							FBC_STAT_COMPRESSED);

		seq_printf(m, "Compressing: %s\n", yesno(mask));
1686
	}
1687

1688
	mutex_unlock(&fbc->lock);
1689 1690
	intel_runtime_pm_put(dev_priv);

1691 1692 1693
	return 0;
}

1694
static int i915_fbc_false_color_get(void *data, u64 *val)
1695
{
1696
	struct drm_i915_private *dev_priv = data;
1697

1698
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1699 1700 1701 1702 1703 1704 1705
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

1706
static int i915_fbc_false_color_set(void *data, u64 val)
1707
{
1708
	struct drm_i915_private *dev_priv = data;
1709 1710
	u32 reg;

1711
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1712 1713
		return -ENODEV;

P
Paulo Zanoni 已提交
1714
	mutex_lock(&dev_priv->fbc.lock);
1715 1716 1717 1718 1719 1720 1721 1722

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1723
	mutex_unlock(&dev_priv->fbc.lock);
1724 1725 1726
	return 0;
}

1727 1728
DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
			i915_fbc_false_color_get, i915_fbc_false_color_set,
1729 1730
			"%llu\n");

1731 1732
static int i915_ips_status(struct seq_file *m, void *unused)
{
1733
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1734

1735 1736
	if (!HAS_IPS(dev_priv))
		return -ENODEV;
1737

1738 1739
	intel_runtime_pm_get(dev_priv);

1740
	seq_printf(m, "Enabled by kernel parameter: %s\n",
1741
		   yesno(i915_modparams.enable_ips));
1742

1743
	if (INTEL_GEN(dev_priv) >= 8) {
1744 1745 1746 1747 1748 1749 1750
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1751

1752 1753
	intel_runtime_pm_put(dev_priv);

1754 1755 1756
	return 0;
}

1757 1758
static int i915_sr_status(struct seq_file *m, void *unused)
{
1759
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1760 1761
	bool sr_enabled = false;

1762
	intel_runtime_pm_get(dev_priv);
1763
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1764

1765 1766 1767
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1768
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1769
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1770
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1771
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1772
	else if (IS_I915GM(dev_priv))
1773
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1774
	else if (IS_PINEVIEW(dev_priv))
1775
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1776
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1777
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1778

1779
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1780 1781
	intel_runtime_pm_put(dev_priv);

1782
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1783 1784 1785 1786

	return 0;
}

1787 1788
static int i915_emon_status(struct seq_file *m, void *unused)
{
1789 1790
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1791
	unsigned long temp, chipset, gfx;
1792 1793
	int ret;

1794
	if (!IS_GEN(dev_priv, 5))
1795 1796
		return -ENODEV;

1797 1798
	intel_runtime_pm_get(dev_priv);

1799 1800 1801
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1802 1803 1804 1805

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1806
	mutex_unlock(&dev->struct_mutex);
1807 1808 1809 1810 1811 1812

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

1813 1814
	intel_runtime_pm_put(dev_priv);

1815 1816 1817
	return 0;
}

1818 1819
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1820
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1821
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1822
	unsigned int max_gpu_freq, min_gpu_freq;
1823 1824
	int gpu_freq, ia_freq;
	int ret;
1825

1826 1827
	if (!HAS_LLC(dev_priv))
		return -ENODEV;
1828

1829 1830
	intel_runtime_pm_get(dev_priv);

1831
	ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
1832
	if (ret)
1833
		goto out;
1834

1835 1836
	min_gpu_freq = rps->min_freq;
	max_gpu_freq = rps->max_freq;
1837
	if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
1838
		/* Convert GT frequency to 50 HZ units */
1839 1840
		min_gpu_freq /= GEN9_FREQ_SCALER;
		max_gpu_freq /= GEN9_FREQ_SCALER;
1841 1842
	}

1843
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1844

1845
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1846 1847 1848 1849
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1850
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1851
			   intel_gpu_freq(dev_priv, (gpu_freq *
1852
						     (IS_GEN9_BC(dev_priv) ||
1853
						      INTEL_GEN(dev_priv) >= 10 ?
1854
						      GEN9_FREQ_SCALER : 1))),
1855 1856
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1857 1858
	}

1859
	mutex_unlock(&dev_priv->pcu_lock);
1860

1861 1862 1863
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1864 1865
}

1866 1867
static int i915_opregion(struct seq_file *m, void *unused)
{
1868 1869
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1870 1871 1872 1873 1874
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1875
		goto out;
1876

1877 1878
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1879 1880 1881

	mutex_unlock(&dev->struct_mutex);

1882
out:
1883 1884 1885
	return 0;
}

1886 1887
static int i915_vbt(struct seq_file *m, void *unused)
{
1888
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1889 1890 1891 1892 1893 1894 1895

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1896 1897
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1898 1899
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1900
	struct intel_framebuffer *fbdev_fb = NULL;
1901
	struct drm_framebuffer *drm_fb;
1902 1903 1904 1905 1906
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1907

1908
#ifdef CONFIG_DRM_FBDEV_EMULATION
1909
	if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
1910
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1911 1912 1913 1914

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1915
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1916
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1917
			   fbdev_fb->base.modifier,
1918
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
1919
		describe_obj(m, intel_fb_obj(&fbdev_fb->base));
1920 1921
		seq_putc(m, '\n');
	}
1922
#endif
1923

1924
	mutex_lock(&dev->mode_config.fb_lock);
1925
	drm_for_each_fb(drm_fb, dev) {
1926 1927
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1928 1929
			continue;

1930
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1931 1932
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1933
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1934
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1935
			   fb->base.modifier,
1936
			   drm_framebuffer_read_refcount(&fb->base));
1937
		describe_obj(m, intel_fb_obj(&fb->base));
1938
		seq_putc(m, '\n');
1939
	}
1940
	mutex_unlock(&dev->mode_config.fb_lock);
1941
	mutex_unlock(&dev->struct_mutex);
1942 1943 1944 1945

	return 0;
}

1946
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1947
{
1948 1949
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, emit: %u)",
		   ring->space, ring->head, ring->tail, ring->emit);
1950 1951
}

1952 1953
static int i915_context_status(struct seq_file *m, void *unused)
{
1954 1955
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1956
	struct intel_engine_cs *engine;
1957
	struct i915_gem_context *ctx;
1958
	enum intel_engine_id id;
1959
	int ret;
1960

1961
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1962 1963 1964
	if (ret)
		return ret;

1965
	list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
1966 1967 1968 1969
		seq_puts(m, "HW context ");
		if (!list_empty(&ctx->hw_id_link))
			seq_printf(m, "%x [pin %u]", ctx->hw_id,
				   atomic_read(&ctx->hw_id_pin_count));
1970
		if (ctx->pid) {
1971 1972
			struct task_struct *task;

1973
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1974 1975 1976 1977 1978
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1979 1980
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1981 1982 1983 1984
		} else {
			seq_puts(m, "(kernel) ");
		}

1985 1986
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1987

1988
		for_each_engine(engine, dev_priv, id) {
1989 1990
			struct intel_context *ce =
				to_intel_context(ctx, engine);
1991 1992 1993

			seq_printf(m, "%s: ", engine->name);
			if (ce->state)
1994
				describe_obj(m, ce->state->obj);
1995
			if (ce->ring)
1996
				describe_ctx_ring(m, ce->ring);
1997 1998
			seq_putc(m, '\n');
		}
1999 2000

		seq_putc(m, '\n');
2001 2002
	}

2003
	mutex_unlock(&dev->struct_mutex);
2004 2005 2006 2007

	return 0;
}

2008 2009
static const char *swizzle_string(unsigned swizzle)
{
2010
	switch (swizzle) {
2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2026
		return "unknown";
2027 2028 2029 2030 2031 2032 2033
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2034
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2035

2036
	intel_runtime_pm_get(dev_priv);
2037 2038 2039 2040 2041 2042

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2043
	if (IS_GEN_RANGE(dev_priv, 3, 4)) {
2044 2045
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2046 2047
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2048 2049 2050 2051
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2052
	} else if (INTEL_GEN(dev_priv) >= 6) {
2053 2054 2055 2056 2057 2058 2059 2060
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2061
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2062 2063 2064 2065 2066
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2067 2068
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2069
	}
2070 2071 2072 2073

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2074
	intel_runtime_pm_put(dev_priv);
2075 2076 2077 2078

	return 0;
}

B
Ben Widawsky 已提交
2079 2080
static int per_file_ctx(int id, void *ptr, void *data)
{
2081
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2082
	struct seq_file *m = data;
2083 2084 2085 2086 2087 2088 2089
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2090

2091 2092 2093
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2094
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2095 2096 2097 2098 2099
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2100 2101
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2102
{
B
Ben Widawsky 已提交
2103
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2104 2105
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
2106
	int i;
D
Daniel Vetter 已提交
2107

B
Ben Widawsky 已提交
2108 2109 2110
	if (!ppgtt)
		return;

2111
	for_each_engine(engine, dev_priv, id) {
2112
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2113
		for (i = 0; i < 4; i++) {
2114
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2115
			pdp <<= 32;
2116
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2117
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2118 2119 2120 2121
		}
	}
}

2122 2123
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2124
{
2125
	struct intel_engine_cs *engine;
2126
	enum intel_engine_id id;
D
Daniel Vetter 已提交
2127

2128
	if (IS_GEN(dev_priv, 6))
D
Daniel Vetter 已提交
2129 2130
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2131
	for_each_engine(engine, dev_priv, id) {
2132
		seq_printf(m, "%s\n", engine->name);
2133
		if (IS_GEN(dev_priv, 7))
2134 2135 2136 2137 2138 2139 2140 2141
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2142 2143 2144 2145
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2146
		seq_puts(m, "aliasing PPGTT:\n");
2147
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2148

B
Ben Widawsky 已提交
2149
		ppgtt->debug_dump(ppgtt, m);
2150
	}
B
Ben Widawsky 已提交
2151

D
Daniel Vetter 已提交
2152
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2153 2154 2155 2156
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2157 2158
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2159
	struct drm_file *file;
2160
	int ret;
B
Ben Widawsky 已提交
2161

2162 2163
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2164
	if (ret)
2165 2166
		goto out_unlock;

2167
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2168

2169 2170 2171 2172
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2173

2174 2175
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2176
		struct task_struct *task;
2177

2178
		task = get_pid_task(file->pid, PIDTYPE_PID);
2179 2180
		if (!task) {
			ret = -ESRCH;
2181
			goto out_rpm;
2182
		}
2183 2184
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2185 2186 2187 2188
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2189
out_rpm:
2190
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2191
	mutex_unlock(&dev->struct_mutex);
2192 2193
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2194
	return ret;
D
Daniel Vetter 已提交
2195 2196
}

2197 2198
static int count_irq_waiters(struct drm_i915_private *i915)
{
2199
	struct intel_engine_cs *engine;
2200
	enum intel_engine_id id;
2201 2202
	int count = 0;

2203
	for_each_engine(engine, i915, id)
2204
		count += intel_engine_has_waiter(engine);
2205 2206 2207 2208

	return count;
}

2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2223 2224
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2225 2226
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2227
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
2228
	u32 act_freq = rps->cur_freq;
2229 2230
	struct drm_file *file;

2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244
	if (intel_runtime_pm_get_if_in_use(dev_priv)) {
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
			mutex_lock(&dev_priv->pcu_lock);
			act_freq = vlv_punit_read(dev_priv,
						  PUNIT_REG_GPU_FREQ_STS);
			act_freq = (act_freq >> 8) & 0xff;
			mutex_unlock(&dev_priv->pcu_lock);
		} else {
			act_freq = intel_get_cagf(dev_priv,
						  I915_READ(GEN6_RPSTAT1));
		}
		intel_runtime_pm_put(dev_priv);
	}

2245
	seq_printf(m, "RPS enabled? %d\n", rps->enabled);
2246 2247
	seq_printf(m, "GPU busy? %s [%d requests]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2248
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2249
	seq_printf(m, "Boosts outstanding? %d\n",
2250
		   atomic_read(&rps->num_waiters));
C
Chris Wilson 已提交
2251
	seq_printf(m, "Interactive? %d\n", READ_ONCE(rps->power.interactive));
2252 2253 2254
	seq_printf(m, "Frequency requested %d, actual %d\n",
		   intel_gpu_freq(dev_priv, rps->cur_freq),
		   intel_gpu_freq(dev_priv, act_freq));
2255
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2256 2257 2258 2259
		   intel_gpu_freq(dev_priv, rps->min_freq),
		   intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq));
2260
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
2261 2262 2263
		   intel_gpu_freq(dev_priv, rps->idle_freq),
		   intel_gpu_freq(dev_priv, rps->efficient_freq),
		   intel_gpu_freq(dev_priv, rps->boost_freq));
2264 2265

	mutex_lock(&dev->filelist_mutex);
2266 2267 2268 2269 2270 2271
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
2272
		seq_printf(m, "%s [%d]: %d boosts\n",
2273 2274
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2275
			   atomic_read(&file_priv->rps_client.boosts));
2276 2277
		rcu_read_unlock();
	}
2278
	seq_printf(m, "Kernel (anonymous) boosts: %d\n",
2279
		   atomic_read(&rps->boosts));
2280
	mutex_unlock(&dev->filelist_mutex);
2281

2282
	if (INTEL_GEN(dev_priv) >= 6 &&
2283
	    rps->enabled &&
2284
	    dev_priv->gt.active_requests) {
2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
C
Chris Wilson 已提交
2296
			   rps_power_to_str(rps->power.mode));
2297
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
2298
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
C
Chris Wilson 已提交
2299
			   rps->power.up_threshold);
2300
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
2301
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
C
Chris Wilson 已提交
2302
			   rps->power.down_threshold);
2303 2304 2305 2306
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2307
	return 0;
2308 2309
}

2310 2311
static int i915_llc(struct seq_file *m, void *data)
{
2312
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2313
	const bool edram = INTEL_GEN(dev_priv) > 8;
2314

2315
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2316 2317
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2318 2319 2320 2321

	return 0;
}

2322 2323 2324
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2325
	struct drm_printer p;
2326

2327 2328
	if (!HAS_HUC(dev_priv))
		return -ENODEV;
2329

2330 2331
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->huc.fw, &p);
2332

2333
	intel_runtime_pm_get(dev_priv);
2334
	seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
2335
	intel_runtime_pm_put(dev_priv);
2336 2337 2338 2339

	return 0;
}

2340 2341
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2342
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2343
	struct drm_printer p;
2344 2345
	u32 tmp, i;

2346 2347
	if (!HAS_GUC(dev_priv))
		return -ENODEV;
2348

2349 2350
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->guc.fw, &p);
2351

2352 2353
	intel_runtime_pm_get(dev_priv);

2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366
	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

2367 2368
	intel_runtime_pm_put(dev_priv);

2369 2370 2371
	return 0;
}

2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388
static const char *
stringify_guc_log_type(enum guc_log_buffer_type type)
{
	switch (type) {
	case GUC_ISR_LOG_BUFFER:
		return "ISR";
	case GUC_DPC_LOG_BUFFER:
		return "DPC";
	case GUC_CRASH_DUMP_LOG_BUFFER:
		return "CRASH";
	default:
		MISSING_CASE(type);
	}

	return "";
}

2389 2390 2391
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
2392 2393
	struct intel_guc_log *log = &dev_priv->guc.log;
	enum guc_log_buffer_type type;
2394

2395 2396 2397 2398
	if (!intel_guc_log_relay_enabled(log)) {
		seq_puts(m, "GuC log relay disabled\n");
		return;
	}
2399

2400
	seq_puts(m, "GuC logging stats:\n");
2401

2402
	seq_printf(m, "\tRelay full count: %u\n",
2403 2404 2405 2406 2407 2408 2409 2410
		   log->relay.full_count);

	for (type = GUC_ISR_LOG_BUFFER; type < GUC_MAX_LOG_BUFFER; type++) {
		seq_printf(m, "\t%s:\tflush count %10u, overflow count %10u\n",
			   stringify_guc_log_type(type),
			   log->stats[type].flush,
			   log->stats[type].sampled_overflow);
	}
2411 2412
}

2413 2414
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
2415
				 struct intel_guc_client *client)
2416
{
2417
	struct intel_engine_cs *engine;
2418
	enum intel_engine_id id;
2419 2420
	uint64_t tot = 0;

2421 2422
	seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
		client->priority, client->stage_id, client->proc_desc_offset);
2423 2424
	seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
		client->doorbell_id, client->doorbell_offset);
2425

2426
	for_each_engine(engine, dev_priv, id) {
2427 2428
		u64 submissions = client->submissions[id];
		tot += submissions;
2429
		seq_printf(m, "\tSubmissions: %llu %s\n",
2430
				submissions, engine->name);
2431 2432 2433 2434
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

2435 2436 2437 2438 2439
static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_guc *guc = &dev_priv->guc;

2440
	if (!USES_GUC(dev_priv))
2441 2442
		return -ENODEV;

2443 2444 2445 2446 2447
	i915_guc_log_info(m, dev_priv);

	if (!USES_GUC_SUBMISSION(dev_priv))
		return 0;

2448
	GEM_BUG_ON(!guc->execbuf_client);
2449

2450
	seq_printf(m, "\nDoorbell map:\n");
2451
	seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
2452
	seq_printf(m, "Doorbell next cacheline: 0x%x\n", guc->db_cacheline);
2453

2454 2455
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2456 2457 2458 2459 2460
	if (guc->preempt_client) {
		seq_printf(m, "\nGuC preempt client @ %p:\n",
			   guc->preempt_client);
		i915_guc_client_info(m, dev_priv, guc->preempt_client);
	}
2461 2462 2463 2464 2465 2466

	/* Add more as required ... */

	return 0;
}

2467
static int i915_guc_stage_pool(struct seq_file *m, void *data)
A
Alex Dai 已提交
2468
{
2469
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2470 2471
	const struct intel_guc *guc = &dev_priv->guc;
	struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
2472
	struct intel_guc_client *client = guc->execbuf_client;
2473 2474
	unsigned int tmp;
	int index;
A
Alex Dai 已提交
2475

2476 2477
	if (!USES_GUC_SUBMISSION(dev_priv))
		return -ENODEV;
A
Alex Dai 已提交
2478

2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497
	for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
		struct intel_engine_cs *engine;

		if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
			continue;

		seq_printf(m, "GuC stage descriptor %u:\n", index);
		seq_printf(m, "\tIndex: %u\n", desc->stage_id);
		seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
		seq_printf(m, "\tPriority: %d\n", desc->priority);
		seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
		seq_printf(m, "\tEngines used: 0x%x\n",
			   desc->engines_used);
		seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
			   desc->db_trigger_phy,
			   desc->db_trigger_cpu,
			   desc->db_trigger_uk);
		seq_printf(m, "\tProcess descriptor: 0x%x\n",
			   desc->process_desc);
2498
		seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520
			   desc->wq_addr, desc->wq_size);
		seq_putc(m, '\n');

		for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
			u32 guc_engine_id = engine->guc_id;
			struct guc_execlist_context *lrc =
						&desc->lrc[guc_engine_id];

			seq_printf(m, "\t%s LRC:\n", engine->name);
			seq_printf(m, "\t\tContext desc: 0x%x\n",
				   lrc->context_desc);
			seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
			seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
			seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
			seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
			seq_putc(m, '\n');
		}
	}

	return 0;
}

A
Alex Dai 已提交
2521 2522
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2523 2524 2525 2526 2527 2528
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node_to_i915(node);
	bool dump_load_err = !!node->info_ent->data;
	struct drm_i915_gem_object *obj = NULL;
	u32 *log;
	int i = 0;
A
Alex Dai 已提交
2529

2530 2531 2532
	if (!HAS_GUC(dev_priv))
		return -ENODEV;

2533 2534 2535 2536
	if (dump_load_err)
		obj = dev_priv->guc.load_err_log;
	else if (dev_priv->guc.log.vma)
		obj = dev_priv->guc.log.vma->obj;
A
Alex Dai 已提交
2537

2538 2539
	if (!obj)
		return 0;
A
Alex Dai 已提交
2540

2541 2542 2543 2544 2545
	log = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(log)) {
		DRM_DEBUG("Failed to pin object\n");
		seq_puts(m, "(log data unaccessible)\n");
		return PTR_ERR(log);
A
Alex Dai 已提交
2546 2547
	}

2548 2549 2550 2551 2552
	for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
		seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
			   *(log + i), *(log + i + 1),
			   *(log + i + 2), *(log + i + 3));

A
Alex Dai 已提交
2553 2554
	seq_putc(m, '\n');

2555 2556
	i915_gem_object_unpin_map(obj);

A
Alex Dai 已提交
2557 2558 2559
	return 0;
}

2560
static int i915_guc_log_level_get(void *data, u64 *val)
2561
{
2562
	struct drm_i915_private *dev_priv = data;
2563

2564
	if (!USES_GUC(dev_priv))
2565 2566
		return -ENODEV;

2567
	*val = intel_guc_log_get_level(&dev_priv->guc.log);
2568 2569 2570 2571

	return 0;
}

2572
static int i915_guc_log_level_set(void *data, u64 val)
2573
{
2574
	struct drm_i915_private *dev_priv = data;
2575

2576
	if (!USES_GUC(dev_priv))
2577 2578
		return -ENODEV;

2579
	return intel_guc_log_set_level(&dev_priv->guc.log, val);
2580 2581
}

2582 2583
DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_level_fops,
			i915_guc_log_level_get, i915_guc_log_level_set,
2584 2585
			"%lld\n");

2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626
static int i915_guc_log_relay_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!USES_GUC(dev_priv))
		return -ENODEV;

	file->private_data = &dev_priv->guc.log;

	return intel_guc_log_relay_open(&dev_priv->guc.log);
}

static ssize_t
i915_guc_log_relay_write(struct file *filp,
			 const char __user *ubuf,
			 size_t cnt,
			 loff_t *ppos)
{
	struct intel_guc_log *log = filp->private_data;

	intel_guc_log_relay_flush(log);

	return cnt;
}

static int i915_guc_log_relay_release(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	intel_guc_log_relay_close(&dev_priv->guc.log);

	return 0;
}

static const struct file_operations i915_guc_log_relay_fops = {
	.owner = THIS_MODULE,
	.open = i915_guc_log_relay_open,
	.write = i915_guc_log_relay_write,
	.release = i915_guc_log_relay_release,
};

2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640
static int i915_psr_sink_status_show(struct seq_file *m, void *data)
{
	u8 val;
	static const char * const sink_status[] = {
		"inactive",
		"transition to active, capture and display",
		"active, display from RFB",
		"active, capture and display on sink device timings",
		"transition to inactive, capture and display, timing re-sync",
		"reserved",
		"reserved",
		"sink internal error",
	};
	struct drm_connector *connector = m->private;
2641
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
2642 2643
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
2644 2645 2646 2647 2648 2649
	int ret;

	if (!CAN_PSR(dev_priv)) {
		seq_puts(m, "PSR Unsupported\n");
		return -ENODEV;
	}
2650 2651 2652 2653

	if (connector->status != connector_status_connected)
		return -ENODEV;

2654 2655 2656
	ret = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_STATUS, &val);

	if (ret == 1) {
2657 2658 2659 2660 2661 2662 2663
		const char *str = "unknown";

		val &= DP_PSR_SINK_STATE_MASK;
		if (val < ARRAY_SIZE(sink_status))
			str = sink_status[val];
		seq_printf(m, "Sink PSR status: 0x%x [%s]\n", val, str);
	} else {
2664
		return ret;
2665 2666 2667 2668 2669 2670
	}

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_psr_sink_status);

2671 2672 2673 2674
static void
psr_source_status(struct drm_i915_private *dev_priv, struct seq_file *m)
{
	u32 val, psr_status;
2675

2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717
	if (dev_priv->psr.psr2_enabled) {
		static const char * const live_status[] = {
			"IDLE",
			"CAPTURE",
			"CAPTURE_FS",
			"SLEEP",
			"BUFON_FW",
			"ML_UP",
			"SU_STANDBY",
			"FAST_SLEEP",
			"DEEP_SLEEP",
			"BUF_ON",
			"TG_ON"
		};
		psr_status = I915_READ(EDP_PSR2_STATUS);
		val = (psr_status & EDP_PSR2_STATUS_STATE_MASK) >>
			EDP_PSR2_STATUS_STATE_SHIFT;
		if (val < ARRAY_SIZE(live_status)) {
			seq_printf(m, "Source PSR status: 0x%x [%s]\n",
				   psr_status, live_status[val]);
			return;
		}
	} else {
		static const char * const live_status[] = {
			"IDLE",
			"SRDONACK",
			"SRDENT",
			"BUFOFF",
			"BUFON",
			"AUXACK",
			"SRDOFFACK",
			"SRDENT_ON",
		};
		psr_status = I915_READ(EDP_PSR_STATUS);
		val = (psr_status & EDP_PSR_STATUS_STATE_MASK) >>
			EDP_PSR_STATUS_STATE_SHIFT;
		if (val < ARRAY_SIZE(live_status)) {
			seq_printf(m, "Source PSR status: 0x%x [%s]\n",
				   psr_status, live_status[val]);
			return;
		}
	}
2718

2719
	seq_printf(m, "Source PSR status: 0x%x [%s]\n", psr_status, "unknown");
2720 2721
}

2722 2723
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2724
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2725 2726
	u32 psrperf = 0;
	bool enabled = false;
2727
	bool sink_support;
2728

2729 2730
	if (!HAS_PSR(dev_priv))
		return -ENODEV;
2731

2732 2733 2734 2735 2736
	sink_support = dev_priv->psr.sink_support;
	seq_printf(m, "Sink_Support: %s\n", yesno(sink_support));
	if (!sink_support)
		return 0;

2737 2738
	intel_runtime_pm_get(dev_priv);

2739
	mutex_lock(&dev_priv->psr.lock);
2740 2741
	seq_printf(m, "PSR mode: %s\n",
		   dev_priv->psr.psr2_enabled ? "PSR2" : "PSR1");
2742
	seq_printf(m, "Enabled: %s\n", yesno(dev_priv->psr.enabled));
2743 2744
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
2745

2746 2747 2748 2749
	if (dev_priv->psr.psr2_enabled)
		enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
	else
		enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2750 2751 2752 2753

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

2754
	seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
2755

2756 2757 2758
	/*
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2759
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2760
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2761
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2762 2763 2764

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2765

2766
	psr_source_status(dev_priv, m);
2767
	mutex_unlock(&dev_priv->psr.lock);
2768

2769
	if (READ_ONCE(dev_priv->psr.debug) & I915_PSR_DEBUG_IRQ) {
2770 2771 2772 2773 2774 2775
		seq_printf(m, "Last attempted entry at: %lld\n",
			   dev_priv->psr.last_entry_attempt);
		seq_printf(m, "Last exit at: %lld\n",
			   dev_priv->psr.last_exit);
	}

2776
	intel_runtime_pm_put(dev_priv);
2777 2778 2779
	return 0;
}

2780 2781 2782 2783
static int
i915_edp_psr_debug_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
2784 2785
	struct drm_modeset_acquire_ctx ctx;
	int ret;
2786 2787 2788 2789

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

2790
	DRM_DEBUG_KMS("Setting PSR debug to %llx\n", val);
2791 2792

	intel_runtime_pm_get(dev_priv);
2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806

	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);

retry:
	ret = intel_psr_set_debugfs_mode(dev_priv, &ctx, val);
	if (ret == -EDEADLK) {
		ret = drm_modeset_backoff(&ctx);
		if (!ret)
			goto retry;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);

2807 2808
	intel_runtime_pm_put(dev_priv);

2809
	return ret;
2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827
}

static int
i915_edp_psr_debug_get(void *data, u64 *val)
{
	struct drm_i915_private *dev_priv = data;

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

	*val = READ_ONCE(dev_priv->psr.debug);
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_edp_psr_debug_fops,
			i915_edp_psr_debug_get, i915_edp_psr_debug_set,
			"%llu\n");

2828 2829
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2830
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2831
	unsigned long long power;
2832 2833
	u32 units;

2834
	if (INTEL_GEN(dev_priv) < 6)
2835 2836
		return -ENODEV;

2837 2838
	intel_runtime_pm_get(dev_priv);

2839 2840 2841 2842 2843 2844
	if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power)) {
		intel_runtime_pm_put(dev_priv);
		return -ENODEV;
	}

	units = (power & 0x1f00) >> 8;
2845
	power = I915_READ(MCH_SECP_NRG_STTS);
2846
	power = (1000000 * power) >> units; /* convert to uJ */
2847

2848 2849
	intel_runtime_pm_put(dev_priv);

2850
	seq_printf(m, "%llu", power);
2851 2852 2853 2854

	return 0;
}

2855
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2856
{
2857
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2858
	struct pci_dev *pdev = dev_priv->drm.pdev;
2859

2860 2861
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2862

2863 2864
	seq_printf(m, "GPU idle: %s (epoch %u)\n",
		   yesno(!dev_priv->gt.awake), dev_priv->gt.epoch);
2865
	seq_printf(m, "IRQs disabled: %s\n",
2866
		   yesno(!intel_irqs_enabled(dev_priv)));
2867
#ifdef CONFIG_PM
2868
	seq_printf(m, "Usage count: %d\n",
2869
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2870 2871 2872
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2873
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2874 2875
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2876

2877 2878 2879
	return 0;
}

2880 2881
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2882
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
2894
		seq_printf(m, "%-25s %d\n", power_well->desc->name,
2895 2896
			   power_well->count);

2897
		for_each_power_domain(power_domain, power_well->desc->domains)
2898
			seq_printf(m, "  %-23s %d\n",
2899
				 intel_display_power_domain_str(power_domain),
2900 2901 2902 2903 2904 2905 2906 2907
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2908 2909
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2910
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2911 2912
	struct intel_csr *csr;

2913 2914
	if (!HAS_CSR(dev_priv))
		return -ENODEV;
2915 2916 2917

	csr = &dev_priv->csr;

2918 2919
	intel_runtime_pm_get(dev_priv);

2920 2921 2922 2923
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2924
		goto out;
2925 2926 2927 2928

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2929 2930 2931 2932 2933 2934 2935
	if (WARN_ON(INTEL_GEN(dev_priv) > 11))
		goto out;

	seq_printf(m, "DC3 -> DC5 count: %d\n",
		   I915_READ(IS_BROXTON(dev_priv) ? BXT_CSR_DC3_DC5_COUNT :
						    SKL_CSR_DC3_DC5_COUNT));
	if (!IS_GEN9_LP(dev_priv))
2936 2937 2938
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));

2939 2940 2941 2942 2943
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2944 2945
	intel_runtime_pm_put(dev_priv);

2946 2947 2948
	return 0;
}

2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2971 2972
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2973 2974 2975 2976 2977 2978
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2979
		   encoder->base.id, encoder->name);
2980 2981 2982 2983
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2984
			   connector->name,
2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2998 2999
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3000 3001
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
3002 3003
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
3004

3005
	if (fb)
3006
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
3007 3008
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
3009 3010
	else
		seq_puts(m, "\tprimary plane disabled\n");
3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
3030
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
3031
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
3032
		intel_panel_info(m, &intel_connector->panel);
3033 3034 3035

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
3036 3037
}

L
Libin Yang 已提交
3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

3052 3053 3054 3055 3056 3057
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

3058
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
3072
	struct drm_display_mode *mode;
3073 3074

	seq_printf(m, "connector %d: type %s, status: %s\n",
3075
		   connector->base.id, connector->name,
3076
		   drm_get_connector_status_name(connector->status));
3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087

	if (connector->status == connector_status_disconnected)
		return;

	seq_printf(m, "\tname: %s\n", connector->display_info.name);
	seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
		   connector->display_info.width_mm,
		   connector->display_info.height_mm);
	seq_printf(m, "\tsubpixel order: %s\n",
		   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
	seq_printf(m, "\tCEA rev: %d\n", connector->display_info.cea_rev);
3088

3089
	if (!intel_encoder)
3090 3091 3092 3093 3094
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
3095 3096 3097 3098
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
3099 3100 3101
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
3102
			intel_lvds_info(m, intel_connector);
3103 3104 3105
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
3106
		    intel_encoder->type == INTEL_OUTPUT_DDI)
3107 3108 3109 3110
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
3111
	}
3112

3113 3114 3115
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
3116 3117
}

3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
3140
	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
3141 3142 3143 3144
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
3145 3146 3147 3148 3149 3150
		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
3151 3152 3153 3154 3155 3156 3157
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3158 3159
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3160 3161 3162 3163 3164
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
3165
		struct drm_format_name_buf format_name;
3166 3167 3168 3169 3170 3171 3172 3173

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

3174
		if (state->fb) {
V
Ville Syrjälä 已提交
3175 3176
			drm_get_format_name(state->fb->format->format,
					    &format_name);
3177
		} else {
3178
			sprintf(format_name.str, "N/A");
3179 3180
		}

3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3194
			   format_name.str,
3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3214
		for (i = 0; i < num_scalers; i++) {
3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3227 3228
static int i915_display_info(struct seq_file *m, void *unused)
{
3229 3230
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3231
	struct intel_crtc *crtc;
3232
	struct drm_connector *connector;
3233
	struct drm_connector_list_iter conn_iter;
3234

3235
	intel_runtime_pm_get(dev_priv);
3236 3237
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3238
	for_each_intel_crtc(dev, crtc) {
3239
		struct intel_crtc_state *pipe_config;
3240

3241
		drm_modeset_lock(&crtc->base.mutex, NULL);
3242 3243
		pipe_config = to_intel_crtc_state(crtc->base.state);

3244
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3245
			   crtc->base.base.id, pipe_name(crtc->pipe),
3246
			   yesno(pipe_config->base.active),
3247 3248 3249
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3250
		if (pipe_config->base.active) {
3251 3252 3253
			struct intel_plane *cursor =
				to_intel_plane(crtc->base.cursor);

3254 3255
			intel_crtc_info(m, crtc);

3256 3257 3258 3259 3260 3261 3262
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
				   yesno(cursor->base.state->visible),
				   cursor->base.state->crtc_x,
				   cursor->base.state->crtc_y,
				   cursor->base.state->crtc_w,
				   cursor->base.state->crtc_h,
				   cursor->cursor.base);
3263 3264
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3265
		}
3266 3267 3268 3269

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3270
		drm_modeset_unlock(&crtc->base.mutex);
3271 3272 3273 3274 3275
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
3276 3277 3278
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
3279
		intel_connector_info(m, connector);
3280 3281 3282
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

3283
	intel_runtime_pm_put(dev_priv);
3284 3285 3286 3287

	return 0;
}

3288 3289 3290 3291
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
3292
	enum intel_engine_id id;
3293
	struct drm_printer p;
3294

3295 3296
	intel_runtime_pm_get(dev_priv);

3297 3298
	seq_printf(m, "GT awake? %s (epoch %u)\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.epoch);
3299 3300
	seq_printf(m, "Global active requests: %d\n",
		   dev_priv->gt.active_requests);
L
Lionel Landwerlin 已提交
3301 3302
	seq_printf(m, "CS timestamp frequency: %u kHz\n",
		   dev_priv->info.cs_timestamp_frequency_khz);
3303

3304 3305
	p = drm_seq_file_printer(m);
	for_each_engine(engine, dev_priv, id)
3306
		intel_engine_dump(engine, &p, "%s\n", engine->name);
3307

3308 3309
	intel_runtime_pm_put(dev_priv);

3310 3311 3312
	return 0;
}

3313 3314 3315 3316 3317 3318 3319 3320 3321 3322
static int i915_rcs_topology(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_printer p = drm_seq_file_printer(m);

	intel_device_info_dump_topology(&INTEL_INFO(dev_priv)->sseu, &p);

	return 0;
}

3323 3324 3325 3326 3327 3328 3329 3330 3331 3332
static int i915_shrinker_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *i915 = node_to_i915(m->private);

	seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
	seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);

	return 0;
}

3333 3334
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3335 3336
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3337 3338 3339 3340 3341 3342
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

3343
		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->info->name,
3344
			   pll->info->id);
3345
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3346
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
3347
		seq_printf(m, " tracked hardware state:\n");
3348
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
3349
		seq_printf(m, " dpll_md: 0x%08x\n",
3350 3351 3352 3353
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375
		seq_printf(m, " cfgcr0:  0x%08x\n", pll->state.hw_state.cfgcr0);
		seq_printf(m, " cfgcr1:  0x%08x\n", pll->state.hw_state.cfgcr1);
		seq_printf(m, " mg_refclkin_ctl:        0x%08x\n",
			   pll->state.hw_state.mg_refclkin_ctl);
		seq_printf(m, " mg_clktop2_coreclkctl1: 0x%08x\n",
			   pll->state.hw_state.mg_clktop2_coreclkctl1);
		seq_printf(m, " mg_clktop2_hsclkctl:    0x%08x\n",
			   pll->state.hw_state.mg_clktop2_hsclkctl);
		seq_printf(m, " mg_pll_div0:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div0);
		seq_printf(m, " mg_pll_div1:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div1);
		seq_printf(m, " mg_pll_lf:    0x%08x\n",
			   pll->state.hw_state.mg_pll_lf);
		seq_printf(m, " mg_pll_frac_lock: 0x%08x\n",
			   pll->state.hw_state.mg_pll_frac_lock);
		seq_printf(m, " mg_pll_ssc:   0x%08x\n",
			   pll->state.hw_state.mg_pll_ssc);
		seq_printf(m, " mg_pll_bias:  0x%08x\n",
			   pll->state.hw_state.mg_pll_bias);
		seq_printf(m, " mg_pll_tdc_coldst_bias: 0x%08x\n",
			   pll->state.hw_state.mg_pll_tdc_coldst_bias);
3376 3377 3378 3379 3380 3381
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3382
static int i915_wa_registers(struct seq_file *m, void *unused)
3383
{
3384 3385 3386 3387
	struct drm_i915_private *i915 = node_to_i915(m->private);
	const struct i915_wa_list *wal = &i915->engine[RCS]->ctx_wa_list;
	struct i915_wa *wa;
	unsigned int i;
3388

3389 3390
	seq_printf(m, "Workarounds applied: %u\n", wal->count);
	for (i = 0, wa = wal->list; i < wal->count; i++, wa++)
3391
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X\n",
3392
			   i915_mmio_reg_offset(wa->reg), wa->val, wa->mask);
3393 3394 3395 3396

	return 0;
}

3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447
static int i915_ipc_status_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Isochronous Priority Control: %s\n",
			yesno(dev_priv->ipc_enabled));
	return 0;
}

static int i915_ipc_status_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!HAS_IPC(dev_priv))
		return -ENODEV;

	return single_open(file, i915_ipc_status_show, dev_priv);
}

static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	int ret;
	bool enable;

	ret = kstrtobool_from_user(ubuf, len, &enable);
	if (ret < 0)
		return ret;

	intel_runtime_pm_get(dev_priv);
	if (!dev_priv->ipc_enabled && enable)
		DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
	dev_priv->wm.distrust_bios_wm = true;
	dev_priv->ipc_enabled = enable;
	intel_enable_ipc(dev_priv);
	intel_runtime_pm_put(dev_priv);

	return len;
}

static const struct file_operations i915_ipc_status_fops = {
	.owner = THIS_MODULE,
	.open = i915_ipc_status_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_ipc_status_write
};

3448 3449
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3450 3451
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3452
	struct skl_ddb_entry *entry;
3453
	struct intel_crtc *crtc;
3454

3455
	if (INTEL_GEN(dev_priv) < 9)
3456
		return -ENODEV;
3457

3458 3459 3460 3461
	drm_modeset_lock_all(dev);

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

3462 3463 3464 3465 3466 3467
	for_each_intel_crtc(&dev_priv->drm, crtc) {
		struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
		enum pipe pipe = crtc->pipe;
		enum plane_id plane_id;

3468 3469
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3470 3471 3472
		for_each_plane_id_on_crtc(crtc, plane_id) {
			entry = &crtc_state->wm.skl.plane_ddb_y[plane_id];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane_id + 1,
3473 3474 3475 3476
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3477
		entry = &crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR];
3478 3479 3480 3481 3482 3483 3484 3485 3486
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3487
static void drrs_status_per_crtc(struct seq_file *m,
3488 3489
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3490
{
3491
	struct drm_i915_private *dev_priv = to_i915(dev);
3492 3493
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3494
	struct drm_connector *connector;
3495
	struct drm_connector_list_iter conn_iter;
3496

3497 3498
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3499 3500 3501 3502
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3503
	}
3504
	drm_connector_list_iter_end(&conn_iter);
3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3517
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3518 3519 3520 3521 3522 3523 3524 3525
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
3526 3527 3528 3529
			seq_puts(m, "Idleness DRRS: Disabled\n");
			if (dev_priv->psr.enabled)
				seq_puts(m,
				"\tAs PSR is enabled, DRRS is not enabled\n");
3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3564 3565
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3566 3567 3568
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3569
	drm_modeset_lock_all(dev);
3570
	for_each_intel_crtc(dev, intel_crtc) {
3571
		if (intel_crtc->base.state->active) {
3572 3573 3574 3575 3576 3577
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3578
	drm_modeset_unlock_all(dev);
3579 3580 3581 3582 3583 3584 3585

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3586 3587
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3588 3589
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3590 3591
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3592
	struct drm_connector *connector;
3593
	struct drm_connector_list_iter conn_iter;
3594

3595 3596
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3597
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3598
			continue;
3599 3600 3601 3602 3603 3604

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3605 3606
		if (!intel_dig_port->dp.can_mst)
			continue;
3607

3608
		seq_printf(m, "MST Source Port %c\n",
3609
			   port_name(intel_dig_port->base.port));
3610 3611
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3612 3613
	drm_connector_list_iter_end(&conn_iter);

3614 3615 3616
	return 0;
}

3617
static ssize_t i915_displayport_test_active_write(struct file *file,
3618 3619
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3620 3621 3622 3623 3624
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3625
	struct drm_connector_list_iter conn_iter;
3626 3627 3628
	struct intel_dp *intel_dp;
	int val = 0;

3629
	dev = ((struct seq_file *)file->private_data)->private;
3630 3631 3632 3633

	if (len == 0)
		return 0;

G
Geliang Tang 已提交
3634 3635 3636
	input_buffer = memdup_user_nul(ubuf, len);
	if (IS_ERR(input_buffer))
		return PTR_ERR(input_buffer);
3637 3638 3639

	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3640 3641
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3642 3643
		struct intel_encoder *encoder;

3644 3645 3646 3647
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3648 3649 3650 3651 3652 3653
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3654 3655
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3656
				break;
3657 3658 3659 3660 3661
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3662
				intel_dp->compliance.test_active = 1;
3663
			else
3664
				intel_dp->compliance.test_active = 0;
3665 3666
		}
	}
3667
	drm_connector_list_iter_end(&conn_iter);
3668 3669 3670 3671 3672 3673 3674 3675 3676 3677
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
3678 3679
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3680
	struct drm_connector *connector;
3681
	struct drm_connector_list_iter conn_iter;
3682 3683
	struct intel_dp *intel_dp;

3684 3685
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3686 3687
		struct intel_encoder *encoder;

3688 3689 3690 3691
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3692 3693 3694 3695 3696 3697
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3698
			if (intel_dp->compliance.test_active)
3699 3700 3701 3702 3703 3704
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3705
	drm_connector_list_iter_end(&conn_iter);
3706 3707 3708 3709 3710

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3711
					     struct file *file)
3712
{
3713
	return single_open(file, i915_displayport_test_active_show,
3714
			   inode->i_private);
3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
3728 3729
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3730
	struct drm_connector *connector;
3731
	struct drm_connector_list_iter conn_iter;
3732 3733
	struct intel_dp *intel_dp;

3734 3735
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3736 3737
		struct intel_encoder *encoder;

3738 3739 3740 3741
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3742 3743 3744 3745 3746 3747
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3748 3749 3750 3751
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3752 3753 3754 3755 3756 3757 3758 3759 3760
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3761 3762 3763
		} else
			seq_puts(m, "0");
	}
3764
	drm_connector_list_iter_end(&conn_iter);
3765 3766 3767

	return 0;
}
3768
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_data);
3769 3770 3771

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
3772 3773
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3774
	struct drm_connector *connector;
3775
	struct drm_connector_list_iter conn_iter;
3776 3777
	struct intel_dp *intel_dp;

3778 3779
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3780 3781
		struct intel_encoder *encoder;

3782 3783 3784 3785
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3786 3787 3788 3789 3790 3791
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3792
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3793 3794 3795
		} else
			seq_puts(m, "0");
	}
3796
	drm_connector_list_iter_end(&conn_iter);
3797 3798 3799

	return 0;
}
3800
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_type);
3801

3802
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3803
{
3804 3805
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3806
	int level;
3807 3808
	int num_levels;

3809
	if (IS_CHERRYVIEW(dev_priv))
3810
		num_levels = 3;
3811
	else if (IS_VALLEYVIEW(dev_priv))
3812
		num_levels = 1;
3813 3814
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3815
	else
3816
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3817 3818 3819 3820 3821 3822

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3823 3824
		/*
		 * - WM1+ latency values in 0.5us units
3825
		 * - latencies are in us on gen9/vlv/chv
3826
		 */
3827 3828 3829 3830
		if (INTEL_GEN(dev_priv) >= 9 ||
		    IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv) ||
		    IS_G4X(dev_priv))
3831 3832
			latency *= 10;
		else if (level > 0)
3833 3834 3835
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3836
			   level, wm[level], latency / 10, latency % 10);
3837 3838 3839 3840 3841 3842 3843
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3844
	struct drm_i915_private *dev_priv = m->private;
3845 3846
	const uint16_t *latencies;

3847
	if (INTEL_GEN(dev_priv) >= 9)
3848 3849
		latencies = dev_priv->wm.skl_latency;
	else
3850
		latencies = dev_priv->wm.pri_latency;
3851

3852
	wm_latency_show(m, latencies);
3853 3854 3855 3856 3857 3858

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3859
	struct drm_i915_private *dev_priv = m->private;
3860 3861
	const uint16_t *latencies;

3862
	if (INTEL_GEN(dev_priv) >= 9)
3863 3864
		latencies = dev_priv->wm.skl_latency;
	else
3865
		latencies = dev_priv->wm.spr_latency;
3866

3867
	wm_latency_show(m, latencies);
3868 3869 3870 3871 3872 3873

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3874
	struct drm_i915_private *dev_priv = m->private;
3875 3876
	const uint16_t *latencies;

3877
	if (INTEL_GEN(dev_priv) >= 9)
3878 3879
		latencies = dev_priv->wm.skl_latency;
	else
3880
		latencies = dev_priv->wm.cur_latency;
3881

3882
	wm_latency_show(m, latencies);
3883 3884 3885 3886 3887 3888

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3889
	struct drm_i915_private *dev_priv = inode->i_private;
3890

3891
	if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
3892 3893
		return -ENODEV;

3894
	return single_open(file, pri_wm_latency_show, dev_priv);
3895 3896 3897 3898
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3899
	struct drm_i915_private *dev_priv = inode->i_private;
3900

3901
	if (HAS_GMCH_DISPLAY(dev_priv))
3902 3903
		return -ENODEV;

3904
	return single_open(file, spr_wm_latency_show, dev_priv);
3905 3906 3907 3908
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3909
	struct drm_i915_private *dev_priv = inode->i_private;
3910

3911
	if (HAS_GMCH_DISPLAY(dev_priv))
3912 3913
		return -ENODEV;

3914
	return single_open(file, cur_wm_latency_show, dev_priv);
3915 3916 3917
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3918
				size_t len, loff_t *offp, uint16_t wm[8])
3919 3920
{
	struct seq_file *m = file->private_data;
3921 3922
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3923
	uint16_t new[8] = { 0 };
3924
	int num_levels;
3925 3926 3927 3928
	int level;
	int ret;
	char tmp[32];

3929
	if (IS_CHERRYVIEW(dev_priv))
3930
		num_levels = 3;
3931
	else if (IS_VALLEYVIEW(dev_priv))
3932
		num_levels = 1;
3933 3934
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3935
	else
3936
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3937

3938 3939 3940 3941 3942 3943 3944 3945
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3946 3947 3948
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3967
	struct drm_i915_private *dev_priv = m->private;
3968
	uint16_t *latencies;
3969

3970
	if (INTEL_GEN(dev_priv) >= 9)
3971 3972
		latencies = dev_priv->wm.skl_latency;
	else
3973
		latencies = dev_priv->wm.pri_latency;
3974 3975

	return wm_latency_write(file, ubuf, len, offp, latencies);
3976 3977 3978 3979 3980 3981
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3982
	struct drm_i915_private *dev_priv = m->private;
3983
	uint16_t *latencies;
3984

3985
	if (INTEL_GEN(dev_priv) >= 9)
3986 3987
		latencies = dev_priv->wm.skl_latency;
	else
3988
		latencies = dev_priv->wm.spr_latency;
3989 3990

	return wm_latency_write(file, ubuf, len, offp, latencies);
3991 3992 3993 3994 3995 3996
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3997
	struct drm_i915_private *dev_priv = m->private;
3998 3999
	uint16_t *latencies;

4000
	if (INTEL_GEN(dev_priv) >= 9)
4001 4002
		latencies = dev_priv->wm.skl_latency;
	else
4003
		latencies = dev_priv->wm.cur_latency;
4004

4005
	return wm_latency_write(file, ubuf, len, offp, latencies);
4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4035 4036
static int
i915_wedged_get(void *data, u64 *val)
4037
{
4038
	struct drm_i915_private *dev_priv = data;
4039

4040
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
4041

4042
	return 0;
4043 4044
}

4045 4046
static int
i915_wedged_set(void *data, u64 val)
4047
{
4048 4049 4050
	struct drm_i915_private *i915 = data;
	struct intel_engine_cs *engine;
	unsigned int tmp;
4051

4052 4053 4054 4055 4056 4057 4058 4059
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

4060
	if (i915_reset_backoff(&i915->gpu_error))
4061 4062
		return -EAGAIN;

4063 4064 4065 4066 4067
	for_each_engine_masked(engine, i915, val, tmp) {
		engine->hangcheck.seqno = intel_engine_get_seqno(engine);
		engine->hangcheck.stalled = true;
	}

4068 4069
	i915_handle_error(i915, val, I915_ERROR_CAPTURE,
			  "Manually set wedged engine mask = %llx", val);
4070

4071
	wait_on_bit(&i915->gpu_error.flags,
4072 4073 4074
		    I915_RESET_HANDOFF,
		    TASK_UNINTERRUPTIBLE);

4075
	return 0;
4076 4077
}

4078 4079
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4080
			"%llu\n");
4081

4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094
static int
fault_irq_set(struct drm_i915_private *i915,
	      unsigned long *irq,
	      unsigned long val)
{
	int err;

	err = mutex_lock_interruptible(&i915->drm.struct_mutex);
	if (err)
		return err;

	err = i915_gem_wait_for_idle(i915,
				     I915_WAIT_LOCKED |
4095 4096
				     I915_WAIT_INTERRUPTIBLE,
				     MAX_SCHEDULE_TIMEOUT);
4097 4098 4099 4100 4101 4102 4103
	if (err)
		goto err_unlock;

	*irq = val;
	mutex_unlock(&i915->drm.struct_mutex);

	/* Flush idle worker to disarm irq */
4104
	drain_delayed_work(&i915->gt.idle_work);
4105 4106 4107 4108 4109 4110 4111 4112

	return 0;

err_unlock:
	mutex_unlock(&i915->drm.struct_mutex);
	return err;
}

4113 4114 4115
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
4116
	struct drm_i915_private *dev_priv = data;
4117 4118 4119 4120 4121 4122 4123 4124

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
4125
	struct drm_i915_private *i915 = data;
4126

4127
	return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
4128 4129 4130 4131 4132 4133 4134 4135 4136
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4137
	struct drm_i915_private *dev_priv = data;
4138 4139 4140 4141 4142 4143 4144 4145 4146

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4147
	struct drm_i915_private *i915 = data;
4148

4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159
	/* GuC keeps the user interrupt permanently enabled for submission */
	if (USES_GUC_SUBMISSION(i915))
		return -ENODEV;

	/*
	 * From icl, we can no longer individually mask interrupt generation
	 * from each engine.
	 */
	if (INTEL_GEN(i915) >= 11)
		return -ENODEV;

4160
	val &= INTEL_INFO(i915)->ring_mask;
4161 4162
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

4163
	return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
4164 4165 4166 4167 4168 4169
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4170 4171 4172 4173 4174 4175 4176
#define DROP_UNBOUND	BIT(0)
#define DROP_BOUND	BIT(1)
#define DROP_RETIRE	BIT(2)
#define DROP_ACTIVE	BIT(3)
#define DROP_FREED	BIT(4)
#define DROP_SHRINK_ALL	BIT(5)
#define DROP_IDLE	BIT(6)
4177 4178
#define DROP_RESET_ACTIVE	BIT(7)
#define DROP_RESET_SEQNO	BIT(8)
4179 4180 4181 4182
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
4183
		  DROP_FREED	| \
4184
		  DROP_SHRINK_ALL |\
4185 4186 4187
		  DROP_IDLE	| \
		  DROP_RESET_ACTIVE | \
		  DROP_RESET_SEQNO)
4188 4189
static int
i915_drop_caches_get(void *data, u64 *val)
4190
{
4191
	*val = DROP_ALL;
4192

4193
	return 0;
4194 4195
}

4196 4197
static int
i915_drop_caches_set(void *data, u64 val)
4198
{
4199
	struct drm_i915_private *i915 = data;
4200
	int ret = 0;
4201

4202 4203
	DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
		  val, val & DROP_ALL);
4204
	intel_runtime_pm_get(i915);
4205

4206 4207 4208
	if (val & DROP_RESET_ACTIVE && !intel_engines_are_idle(i915))
		i915_gem_set_wedged(i915);

4209 4210
	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
4211 4212
	if (val & (DROP_ACTIVE | DROP_RETIRE | DROP_RESET_SEQNO)) {
		ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
4213
		if (ret)
4214
			goto out;
4215

4216
		if (val & DROP_ACTIVE)
4217
			ret = i915_gem_wait_for_idle(i915,
4218
						     I915_WAIT_INTERRUPTIBLE |
4219 4220
						     I915_WAIT_LOCKED,
						     MAX_SCHEDULE_TIMEOUT);
4221

4222
		if (ret == 0 && val & DROP_RESET_SEQNO)
4223 4224
			ret = i915_gem_set_global_seqno(&i915->drm, 1);

4225
		if (val & DROP_RETIRE)
4226
			i915_retire_requests(i915);
4227

4228 4229 4230 4231 4232 4233 4234 4235 4236
		mutex_unlock(&i915->drm.struct_mutex);
	}

	if (val & DROP_RESET_ACTIVE &&
	    i915_terminally_wedged(&i915->gpu_error)) {
		i915_handle_error(i915, ALL_ENGINES, 0, NULL);
		wait_on_bit(&i915->gpu_error.flags,
			    I915_RESET_HANDOFF,
			    TASK_UNINTERRUPTIBLE);
4237
	}
4238

4239
	fs_reclaim_acquire(GFP_KERNEL);
4240
	if (val & DROP_BOUND)
4241
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_BOUND);
4242

4243
	if (val & DROP_UNBOUND)
4244
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
4245

4246
	if (val & DROP_SHRINK_ALL)
4247
		i915_gem_shrink_all(i915);
4248
	fs_reclaim_release(GFP_KERNEL);
4249

4250 4251
	if (val & DROP_IDLE) {
		do {
4252 4253 4254 4255
			if (READ_ONCE(i915->gt.active_requests))
				flush_delayed_work(&i915->gt.retire_work);
			drain_delayed_work(&i915->gt.idle_work);
		} while (READ_ONCE(i915->gt.awake));
4256
	}
4257

4258
	if (val & DROP_FREED)
4259
		i915_gem_drain_freed_objects(i915);
4260

4261
out:
4262 4263
	intel_runtime_pm_put(i915);

4264
	return ret;
4265 4266
}

4267 4268 4269
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4270

4271 4272
static int
i915_cache_sharing_get(void *data, u64 *val)
4273
{
4274
	struct drm_i915_private *dev_priv = data;
4275 4276
	u32 snpcr;

4277
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
4278 4279
		return -ENODEV;

4280
	intel_runtime_pm_get(dev_priv);
4281

4282
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4283 4284

	intel_runtime_pm_put(dev_priv);
4285

4286
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4287

4288
	return 0;
4289 4290
}

4291 4292
static int
i915_cache_sharing_set(void *data, u64 val)
4293
{
4294
	struct drm_i915_private *dev_priv = data;
4295 4296
	u32 snpcr;

4297
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
4298 4299
		return -ENODEV;

4300
	if (val > 3)
4301 4302
		return -EINVAL;

4303
	intel_runtime_pm_get(dev_priv);
4304
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4305 4306 4307 4308 4309 4310 4311

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4312
	intel_runtime_pm_put(dev_priv);
4313
	return 0;
4314 4315
}

4316 4317 4318
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4319

4320
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4321
					  struct sseu_dev_info *sseu)
4322
{
4323 4324 4325
#define SS_MAX 2
	const int ss_max = SS_MAX;
	u32 sig1[SS_MAX], sig2[SS_MAX];
4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339
	int ss;

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

4340
		sseu->slice_mask = BIT(0);
4341
		sseu->subslice_mask[0] |= BIT(ss);
4342 4343 4344 4345
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4346 4347 4348
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
4349
	}
4350
#undef SS_MAX
4351 4352
}

4353 4354 4355
static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
				     struct sseu_dev_info *sseu)
{
4356
#define SS_MAX 6
4357
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
4358
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
4359 4360
	int s, ss;

4361
	for (s = 0; s < info->sseu.max_slices; s++) {
4362 4363
		/*
		 * FIXME: Valid SS Mask respects the spec and read
4364
		 * only valid bits for those registers, excluding reserved
4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382
		 * although this seems wrong because it would leave many
		 * subslices without ACK.
		 */
		s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
			GEN10_PGCTL_VALID_SS_MASK(s);
		eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
		eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
	}

	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

4383
	for (s = 0; s < info->sseu.max_slices; s++) {
4384 4385 4386 4387 4388
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		sseu->slice_mask |= BIT(s);
4389
		sseu->subslice_mask[s] = info->sseu.subslice_mask[s];
4390

4391
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405
			unsigned int eu_cnt;

			if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
					       eu_mask[ss % 2]);
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
		}
	}
4406
#undef SS_MAX
4407 4408
}

4409
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4410
				    struct sseu_dev_info *sseu)
4411
{
4412
#define SS_MAX 3
4413
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
4414
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
4415
	int s, ss;
4416

4417
	for (s = 0; s < info->sseu.max_slices; s++) {
4418 4419 4420 4421 4422
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4423 4424 4425 4426 4427 4428 4429 4430 4431
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

4432
	for (s = 0; s < info->sseu.max_slices; s++) {
4433 4434 4435 4436
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

4437
		sseu->slice_mask |= BIT(s);
4438

4439
		if (IS_GEN9_BC(dev_priv))
4440 4441
			sseu->subslice_mask[s] =
				INTEL_INFO(dev_priv)->sseu.subslice_mask[s];
4442

4443
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
4444 4445
			unsigned int eu_cnt;

4446
			if (IS_GEN9_LP(dev_priv)) {
4447 4448 4449
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
4450

4451
				sseu->subslice_mask[s] |= BIT(ss);
4452
			}
4453

4454 4455
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
4456 4457 4458 4459
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
4460 4461
		}
	}
4462
#undef SS_MAX
4463 4464
}

4465
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4466
					 struct sseu_dev_info *sseu)
4467 4468
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4469
	int s;
4470

4471
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4472

4473
	if (sseu->slice_mask) {
4474 4475
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
4476 4477 4478 4479
		for (s = 0; s < fls(sseu->slice_mask); s++) {
			sseu->subslice_mask[s] =
				INTEL_INFO(dev_priv)->sseu.subslice_mask[s];
		}
4480 4481
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
4482 4483

		/* subtract fused off EU(s) from enabled slice(s) */
4484
		for (s = 0; s < fls(sseu->slice_mask); s++) {
4485 4486
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
4487

4488
			sseu->eu_total -= hweight8(subslice_7eu);
4489 4490 4491 4492
		}
	}
}

4493 4494 4495 4496 4497
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";
4498
	int s;
4499

4500 4501
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
4502
	seq_printf(m, "  %s Slice Total: %u\n", type,
4503
		   hweight8(sseu->slice_mask));
4504
	seq_printf(m, "  %s Subslice Total: %u\n", type,
4505
		   sseu_subslice_total(sseu));
4506 4507 4508 4509
	for (s = 0; s < fls(sseu->slice_mask); s++) {
		seq_printf(m, "  %s Slice%i subslices: %u\n", type,
			   s, hweight8(sseu->subslice_mask[s]));
	}
4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4530 4531
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4532
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
4533
	struct sseu_dev_info sseu;
4534

4535
	if (INTEL_GEN(dev_priv) < 8)
4536 4537 4538
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
4539
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
4540

4541
	seq_puts(m, "SSEU Device Status\n");
4542
	memset(&sseu, 0, sizeof(sseu));
4543 4544 4545 4546
	sseu.max_slices = INTEL_INFO(dev_priv)->sseu.max_slices;
	sseu.max_subslices = INTEL_INFO(dev_priv)->sseu.max_subslices;
	sseu.max_eus_per_subslice =
		INTEL_INFO(dev_priv)->sseu.max_eus_per_subslice;
4547 4548 4549

	intel_runtime_pm_get(dev_priv);

4550
	if (IS_CHERRYVIEW(dev_priv)) {
4551
		cherryview_sseu_device_status(dev_priv, &sseu);
4552
	} else if (IS_BROADWELL(dev_priv)) {
4553
		broadwell_sseu_device_status(dev_priv, &sseu);
4554
	} else if (IS_GEN(dev_priv, 9)) {
4555
		gen9_sseu_device_status(dev_priv, &sseu);
4556 4557
	} else if (INTEL_GEN(dev_priv) >= 10) {
		gen10_sseu_device_status(dev_priv, &sseu);
4558
	}
4559 4560 4561

	intel_runtime_pm_put(dev_priv);

4562
	i915_print_sseu_info(m, false, &sseu);
4563

4564 4565 4566
	return 0;
}

4567 4568
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4569
	struct drm_i915_private *i915 = inode->i_private;
4570

4571
	if (INTEL_GEN(i915) < 6)
4572 4573
		return 0;

4574 4575
	intel_runtime_pm_get(i915);
	intel_uncore_forcewake_user_get(i915);
4576 4577 4578 4579

	return 0;
}

4580
static int i915_forcewake_release(struct inode *inode, struct file *file)
4581
{
4582
	struct drm_i915_private *i915 = inode->i_private;
4583

4584
	if (INTEL_GEN(i915) < 6)
4585 4586
		return 0;

4587 4588
	intel_uncore_forcewake_user_put(i915);
	intel_runtime_pm_put(i915);
4589 4590 4591 4592 4593 4594 4595 4596 4597 4598

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4599 4600 4601 4602 4603
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

4604 4605 4606 4607 4608 4609 4610
	/* Synchronize with everything first in case there's been an HPD
	 * storm, but we haven't finished handling it in the kernel yet
	 */
	synchronize_irq(dev_priv->drm.irq);
	flush_work(&dev_priv->hotplug.dig_port_work);
	flush_work(&dev_priv->hotplug.hotplug_work);

L
Lyude 已提交
4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680
	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753
static int i915_hpd_short_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Enabled: %s\n",
		   yesno(dev_priv->hotplug.hpd_short_storm_enabled));

	return 0;
}

static int
i915_hpd_short_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_short_storm_ctl_show,
			   inode->i_private);
}

static ssize_t i915_hpd_short_storm_ctl_write(struct file *file,
					      const char __user *ubuf,
					      size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	char *newline;
	char tmp[16];
	int i;
	bool new_state;

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	/* Reset to the "default" state for this system */
	if (strcmp(tmp, "reset") == 0)
		new_state = !HAS_DP_MST(dev_priv);
	else if (kstrtobool(tmp, &new_state) != 0)
		return -EINVAL;

	DRM_DEBUG_KMS("%sabling HPD short storm detection\n",
		      new_state ? "En" : "Dis");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_short_storm_enabled = new_state;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static const struct file_operations i915_hpd_short_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_short_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_short_storm_ctl_write,
};

4754 4755 4756 4757
static int i915_drrs_ctl_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4758
	struct intel_crtc *crtc;
4759 4760 4761 4762

	if (INTEL_GEN(dev_priv) < 7)
		return -ENODEV;

4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778
	for_each_intel_crtc(dev, crtc) {
		struct drm_connector_list_iter conn_iter;
		struct intel_crtc_state *crtc_state;
		struct drm_connector *connector;
		struct drm_crtc_commit *commit;
		int ret;

		ret = drm_modeset_lock_single_interruptible(&crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		if (!crtc_state->base.active ||
		    !crtc_state->has_drrs)
			goto out;
4779

4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (ret)
				goto out;
		}

		drm_connector_list_iter_begin(dev, &conn_iter);
		drm_for_each_connector_iter(connector, &conn_iter) {
			struct intel_encoder *encoder;
			struct intel_dp *intel_dp;

			if (!(crtc_state->base.connector_mask &
			      drm_connector_mask(connector)))
				continue;

			encoder = intel_attached_encoder(connector);
4797 4798 4799 4800 4801 4802 4803 4804 4805
			if (encoder->type != INTEL_OUTPUT_EDP)
				continue;

			DRM_DEBUG_DRIVER("Manually %sabling DRRS. %llu\n",
						val ? "en" : "dis", val);

			intel_dp = enc_to_intel_dp(&encoder->base);
			if (val)
				intel_edp_drrs_enable(intel_dp,
4806
						      crtc_state);
4807 4808
			else
				intel_edp_drrs_disable(intel_dp,
4809
						       crtc_state);
4810
		}
4811 4812 4813 4814 4815 4816
		drm_connector_list_iter_end(&conn_iter);

out:
		drm_modeset_unlock(&crtc->base.mutex);
		if (ret)
			return ret;
4817 4818 4819 4820 4821 4822 4823
	}

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_drrs_ctl_fops, NULL, i915_drrs_ctl_set, "%llu\n");

4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884
static ssize_t
i915_fifo_underrun_reset_write(struct file *filp,
			       const char __user *ubuf,
			       size_t cnt, loff_t *ppos)
{
	struct drm_i915_private *dev_priv = filp->private_data;
	struct intel_crtc *intel_crtc;
	struct drm_device *dev = &dev_priv->drm;
	int ret;
	bool reset;

	ret = kstrtobool_from_user(ubuf, cnt, &reset);
	if (ret)
		return ret;

	if (!reset)
		return cnt;

	for_each_intel_crtc(dev, intel_crtc) {
		struct drm_crtc_commit *commit;
		struct intel_crtc_state *crtc_state;

		ret = drm_modeset_lock_single_interruptible(&intel_crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(intel_crtc->base.state);
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (!ret)
				ret = wait_for_completion_interruptible(&commit->flip_done);
		}

		if (!ret && crtc_state->base.active) {
			DRM_DEBUG_KMS("Re-arming FIFO underruns on pipe %c\n",
				      pipe_name(intel_crtc->pipe));

			intel_crtc_arm_fifo_underrun(intel_crtc, crtc_state);
		}

		drm_modeset_unlock(&intel_crtc->base.mutex);

		if (ret)
			return ret;
	}

	ret = intel_fbc_reset_underrun(dev_priv);
	if (ret)
		return ret;

	return cnt;
}

static const struct file_operations i915_fifo_underrun_reset_ops = {
	.owner = THIS_MODULE,
	.open = simple_open,
	.write = i915_fifo_underrun_reset_write,
	.llseek = default_llseek,
};

4885
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4886
	{"i915_capabilities", i915_capabilities, 0},
4887
	{"i915_gem_objects", i915_gem_object_info, 0},
4888
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4889
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4890
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4891
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4892
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4893
	{"i915_guc_info", i915_guc_info, 0},
4894
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4895
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4896
	{"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4897
	{"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4898
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4899
	{"i915_frequency_info", i915_frequency_info, 0},
4900
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4901
	{"i915_reset_info", i915_reset_info, 0},
4902
	{"i915_drpc_info", i915_drpc_info, 0},
4903
	{"i915_emon_status", i915_emon_status, 0},
4904
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4905
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4906
	{"i915_fbc_status", i915_fbc_status, 0},
4907
	{"i915_ips_status", i915_ips_status, 0},
4908
	{"i915_sr_status", i915_sr_status, 0},
4909
	{"i915_opregion", i915_opregion, 0},
4910
	{"i915_vbt", i915_vbt, 0},
4911
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4912
	{"i915_context_status", i915_context_status, 0},
4913
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4914
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
4915
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
4916
	{"i915_llc", i915_llc, 0},
4917
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4918
	{"i915_energy_uJ", i915_energy_uJ, 0},
4919
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4920
	{"i915_power_domain_info", i915_power_domain_info, 0},
4921
	{"i915_dmc_info", i915_dmc_info, 0},
4922
	{"i915_display_info", i915_display_info, 0},
4923
	{"i915_engine_info", i915_engine_info, 0},
4924
	{"i915_rcs_topology", i915_rcs_topology, 0},
4925
	{"i915_shrinker_info", i915_shrinker_info, 0},
4926
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4927
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4928
	{"i915_wa_registers", i915_wa_registers, 0},
4929
	{"i915_ddb_info", i915_ddb_info, 0},
4930
	{"i915_sseu_status", i915_sseu_status, 0},
4931
	{"i915_drrs_status", i915_drrs_status, 0},
4932
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4933
};
4934
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4935

4936
static const struct i915_debugfs_files {
4937 4938 4939 4940 4941
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
4942 4943
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4944
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4945
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4946
	{"i915_error_state", &i915_error_state_fops},
4947
	{"i915_gpu_info", &i915_gpu_info_fops},
4948
#endif
4949
	{"i915_fifo_underrun_reset", &i915_fifo_underrun_reset_ops},
4950
	{"i915_next_seqno", &i915_next_seqno_fops},
4951 4952 4953
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4954
	{"i915_fbc_false_color", &i915_fbc_false_color_fops},
4955 4956
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4957
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
4958 4959
	{"i915_guc_log_level", &i915_guc_log_level_fops},
	{"i915_guc_log_relay", &i915_guc_log_relay_fops},
4960
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4961
	{"i915_hpd_short_storm_ctl", &i915_hpd_short_storm_ctl_fops},
4962
	{"i915_ipc_status", &i915_ipc_status_fops},
4963 4964
	{"i915_drrs_ctl", &i915_drrs_ctl_fops},
	{"i915_edp_psr_debug", &i915_edp_psr_debug_fops}
4965 4966
};

4967
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4968
{
4969
	struct drm_minor *minor = dev_priv->drm.primary;
4970
	struct dentry *ent;
4971
	int i;
4972

4973 4974 4975 4976 4977
	ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
				  minor->debugfs_root, to_i915(minor->dev),
				  &i915_forcewake_fops);
	if (!ent)
		return -ENOMEM;
4978

4979
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4980 4981 4982 4983
		ent = debugfs_create_file(i915_debugfs_files[i].name,
					  S_IRUGO | S_IWUSR,
					  minor->debugfs_root,
					  to_i915(minor->dev),
4984
					  i915_debugfs_files[i].fops);
4985 4986
		if (!ent)
			return -ENOMEM;
4987
	}
4988

4989 4990
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4991 4992 4993
					minor->debugfs_root, minor);
}

4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

5027 5028 5029
	if (connector->status != connector_status_connected)
		return -ENODEV;

5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5043 5044 5045 5046
		if (err < 0)
			seq_printf(m, "%04x: ERROR %d\n", b->offset, (int)err);
		else
			seq_printf(m, "%04x: %*ph\n", b->offset, (int)err, buf);
5047
	}
5048 5049 5050

	return 0;
}
5051
DEFINE_SHOW_ATTRIBUTE(i915_dpcd);
5052

5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}
5073
DEFINE_SHOW_ATTRIBUTE(i915_panel);
5074

5075 5076 5077 5078 5079 5080 5081 5082 5083
static int i915_hdcp_sink_capability_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_connector *intel_connector = to_intel_connector(connector);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	/* HDCP is supported by connector */
5084
	if (!intel_connector->hdcp.shim)
5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096
		return -EINVAL;

	seq_printf(m, "%s:%d HDCP version: ", connector->name,
		   connector->base.id);
	seq_printf(m, "%s ", !intel_hdcp_capable(intel_connector) ?
		   "None" : "HDCP1.4");
	seq_puts(m, "\n");

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_hdcp_sink_capability);

5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5116 5117 5118
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

5119
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
5120 5121
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
5122 5123 5124
		debugfs_create_file("i915_psr_sink_status", S_IRUGO, root,
				    connector, &i915_psr_sink_status_fops);
	}
5125

5126 5127 5128 5129 5130 5131 5132
	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIB) {
		debugfs_create_file("i915_hdcp_sink_capability", S_IRUGO, root,
				    connector, &i915_hdcp_sink_capability_fops);
	}

5133 5134
	return 0;
}