i915_debugfs.c 141.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/debugfs.h>
30
#include <linux/sort.h>
31
#include "intel_drv.h"
32

33 34 35 36 37
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

38 39 40 41 42 43 44 45 46 47 48
static __always_inline void seq_print_param(struct seq_file *m,
					    const char *name,
					    const char *type,
					    const void *x)
{
	if (!__builtin_strcmp(type, "bool"))
		seq_printf(m, "i915.%s=%s\n", name, yesno(*(const bool *)x));
	else if (!__builtin_strcmp(type, "int"))
		seq_printf(m, "i915.%s=%d\n", name, *(const int *)x);
	else if (!__builtin_strcmp(type, "unsigned int"))
		seq_printf(m, "i915.%s=%u\n", name, *(const unsigned int *)x);
49 50
	else if (!__builtin_strcmp(type, "char *"))
		seq_printf(m, "i915.%s=%s\n", name, *(const char **)x);
51 52 53 54
	else
		BUILD_BUG();
}

55 56
static int i915_capabilities(struct seq_file *m, void *data)
{
57 58
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
59

60
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
61
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
62
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
63

64
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
65
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
66
#undef PRINT_FLAG
67

68 69 70 71 72 73
	kernel_param_lock(THIS_MODULE);
#define PRINT_PARAM(T, x) seq_print_param(m, #x, #T, &i915.x);
	I915_PARAMS_FOR_EACH(PRINT_PARAM);
#undef PRINT_PARAM
	kernel_param_unlock(THIS_MODULE);

74 75
	return 0;
}
76

77
static char get_active_flag(struct drm_i915_gem_object *obj)
78
{
79
	return i915_gem_object_is_active(obj) ? '*' : ' ';
80 81
}

82
static char get_pin_flag(struct drm_i915_gem_object *obj)
83 84 85 86
{
	return obj->pin_display ? 'p' : ' ';
}

87
static char get_tiling_flag(struct drm_i915_gem_object *obj)
88
{
89
	switch (i915_gem_object_get_tiling(obj)) {
90
	default:
91 92 93
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
94
	}
95 96
}

97
static char get_global_flag(struct drm_i915_gem_object *obj)
98
{
99
	return !list_empty(&obj->userfault_link) ? 'g' : ' ';
100 101
}

102
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
103
{
C
Chris Wilson 已提交
104
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
105 106
}

107 108 109 110 111
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

112
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
113
		if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
114 115 116 117 118 119
			size += vma->node.size;
	}

	return size;
}

120 121 122
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
123
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
124
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
125
	struct i915_vma *vma;
126
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
127 128
	int pin_count = 0;

129 130
	lockdep_assert_held(&obj->base.dev->struct_mutex);

131
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
132
		   &obj->base,
133
		   get_active_flag(obj),
134 135
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
136
		   get_global_flag(obj),
137
		   get_pin_mapped_flag(obj),
138
		   obj->base.size / 1024,
139
		   obj->base.read_domains,
140
		   obj->base.write_domain,
141
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
142 143
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
144 145
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
146
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
147
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
148
			pin_count++;
D
Dan Carpenter 已提交
149 150
	}
	seq_printf(m, " (pinned x %d)", pin_count);
151 152
	if (obj->pin_display)
		seq_printf(m, " (display)");
153
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
154 155 156
		if (!drm_mm_node_allocated(&vma->node))
			continue;

157
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
158
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
159
			   vma->node.start, vma->node.size);
160 161 162 163 164 165 166 167
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
168 169
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
170 171 172 173
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
174 175 176 177 178 179 180 181
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
182 183 184 185 186 187 188
				break;

			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
189 190 191 192
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
193
		seq_puts(m, ")");
B
Ben Widawsky 已提交
194
	}
195
	if (obj->stolen)
196
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
197

198
	engine = i915_gem_object_last_write_engine(obj);
199 200 201
	if (engine)
		seq_printf(m, " (%s)", engine->name);

202 203 204
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
205 206
}

207
static int obj_rank_by_stolen(const void *A, const void *B)
208
{
209 210 211 212
	const struct drm_i915_gem_object *a =
		*(const struct drm_i915_gem_object **)A;
	const struct drm_i915_gem_object *b =
		*(const struct drm_i915_gem_object **)B;
213

R
Rasmus Villemoes 已提交
214 215 216 217 218
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
219 220 221 222
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
223 224
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
225
	struct drm_i915_gem_object **objects;
226
	struct drm_i915_gem_object *obj;
227
	u64 total_obj_size, total_gtt_size;
228 229 230 231
	unsigned long total, count, n;
	int ret;

	total = READ_ONCE(dev_priv->mm.object_count);
M
Michal Hocko 已提交
232
	objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
233 234
	if (!objects)
		return -ENOMEM;
235 236 237

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
238
		goto out;
239 240

	total_obj_size = total_gtt_size = count = 0;
241
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
242 243 244
		if (count == total)
			break;

245 246 247
		if (obj->stolen == NULL)
			continue;

248
		objects[count++] = obj;
249
		total_obj_size += obj->base.size;
250
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
251

252
	}
253
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
254 255 256
		if (count == total)
			break;

257 258 259
		if (obj->stolen == NULL)
			continue;

260
		objects[count++] = obj;
261 262
		total_obj_size += obj->base.size;
	}
263 264 265

	sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);

266
	seq_puts(m, "Stolen:\n");
267
	for (n = 0; n < count; n++) {
268
		seq_puts(m, "   ");
269
		describe_obj(m, objects[n]);
270 271
		seq_putc(m, '\n');
	}
272
	seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
273
		   count, total_obj_size, total_gtt_size);
274 275 276

	mutex_unlock(&dev->struct_mutex);
out:
M
Michal Hocko 已提交
277
	kvfree(objects);
278
	return ret;
279 280
}

281
struct file_stats {
282
	struct drm_i915_file_private *file_priv;
283 284 285 286
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
287 288 289 290 291 292
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
293
	struct i915_vma *vma;
294

295 296
	lockdep_assert_held(&obj->base.dev->struct_mutex);

297 298
	stats->count++;
	stats->total += obj->base.size;
299 300
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
301 302 303
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

304 305 306
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
307

308
		if (i915_vma_is_ggtt(vma)) {
309 310 311
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
312

313
			if (ppgtt->base.file != stats->file_priv)
314 315
				continue;
		}
316

317
		if (i915_vma_is_active(vma))
318 319 320
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
321 322 323 324 325
	}

	return 0;
}

326 327
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
328
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
329 330 331 332 333 334 335 336 337
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
338 339 340 341 342 343

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
344
	struct intel_engine_cs *engine;
345
	enum intel_engine_id id;
346
	int j;
347 348 349

	memset(&stats, 0, sizeof(stats));

350
	for_each_engine(engine, dev_priv, id) {
351
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
352
			list_for_each_entry(obj,
353
					    &engine->batch_pool.cache_list[j],
354 355 356
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
357
	}
358

359
	print_file_stats(m, "[k]batch pool", stats);
360 361
}

362 363 364 365 366 367 368
static int per_file_ctx_stats(int id, void *ptr, void *data)
{
	struct i915_gem_context *ctx = ptr;
	int n;

	for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
		if (ctx->engine[n].state)
369
			per_file_stats(0, ctx->engine[n].state->obj, data);
370
		if (ctx->engine[n].ring)
371
			per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
372 373 374 375 376 377 378 379
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
380
	struct drm_device *dev = &dev_priv->drm;
381 382 383 384 385
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

386
	mutex_lock(&dev->struct_mutex);
387 388 389
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

390
	list_for_each_entry(file, &dev->filelist, lhead) {
391 392 393
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
394
	mutex_unlock(&dev->struct_mutex);
395 396 397 398

	print_file_stats(m, "[k]contexts", stats);
}

399
static int i915_gem_object_info(struct seq_file *m, void *data)
400
{
401 402
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
403
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
404 405
	u32 count, mapped_count, purgeable_count, dpy_count;
	u64 size, mapped_size, purgeable_size, dpy_size;
406
	struct drm_i915_gem_object *obj;
407
	struct drm_file *file;
408 409 410 411 412 413
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

414
	seq_printf(m, "%u objects, %llu bytes\n",
415 416 417
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

418 419 420
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
421
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
422 423 424
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
425
		if (obj->mm.madv == I915_MADV_DONTNEED) {
426 427 428 429
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
430
		if (obj->mm.mapping) {
431 432
			mapped_count++;
			mapped_size += obj->base.size;
433
		}
434
	}
435
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
436

437
	size = count = dpy_size = dpy_count = 0;
438
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
439 440 441
		size += obj->base.size;
		++count;

442
		if (obj->pin_display) {
443 444
			dpy_size += obj->base.size;
			++dpy_count;
445
		}
446

C
Chris Wilson 已提交
447
		if (obj->mm.madv == I915_MADV_DONTNEED) {
448 449 450
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
451

C
Chris Wilson 已提交
452
		if (obj->mm.mapping) {
453 454
			mapped_count++;
			mapped_size += obj->base.size;
455
		}
456
	}
457 458
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
459
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
460
		   purgeable_count, purgeable_size);
461 462 463 464
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
	seq_printf(m, "%u display objects (pinned), %llu bytes\n",
		   dpy_count, dpy_size);
465

466
	seq_printf(m, "%llu [%llu] gtt total\n",
467
		   ggtt->base.total, ggtt->mappable_end);
468

469 470
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
471 472 473
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
474
	print_context_stats(m, dev_priv);
475 476
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
477 478
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct drm_i915_gem_request *request;
479
		struct task_struct *task;
480

481 482
		mutex_lock(&dev->struct_mutex);

483
		memset(&stats, 0, sizeof(stats));
484
		stats.file_priv = file->driver_priv;
485
		spin_lock(&file->table_lock);
486
		idr_for_each(&file->object_idr, per_file_stats, &stats);
487
		spin_unlock(&file->table_lock);
488 489 490 491 492 493
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
494 495
		request = list_first_entry_or_null(&file_priv->mm.request_list,
						   struct drm_i915_gem_request,
496
						   client_link);
497
		rcu_read_lock();
498 499 500
		task = pid_task(request && request->ctx->pid ?
				request->ctx->pid : file->pid,
				PIDTYPE_PID);
501
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
502
		rcu_read_unlock();
503

504
		mutex_unlock(&dev->struct_mutex);
505
	}
506
	mutex_unlock(&dev->filelist_mutex);
507 508 509 510

	return 0;
}

511
static int i915_gem_gtt_info(struct seq_file *m, void *data)
512
{
513
	struct drm_info_node *node = m->private;
514 515
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
516
	bool show_pin_display_only = !!node->info_ent->data;
517
	struct drm_i915_gem_object *obj;
518
	u64 total_obj_size, total_gtt_size;
519 520 521 522 523 524 525
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
526
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
527
		if (show_pin_display_only && !obj->pin_display)
528 529
			continue;

530
		seq_puts(m, "   ");
531
		describe_obj(m, obj);
532
		seq_putc(m, '\n');
533
		total_obj_size += obj->base.size;
534
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
535 536 537 538 539
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

540
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
541 542 543 544 545
		   count, total_obj_size, total_gtt_size);

	return 0;
}

546 547
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
548 549
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
550
	struct intel_crtc *crtc;
551 552 553 554 555
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
556

557
	for_each_intel_crtc(dev, crtc) {
558 559
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
560
		struct intel_flip_work *work;
561

562
		spin_lock_irq(&dev->event_lock);
563 564
		work = crtc->flip_work;
		if (work == NULL) {
565
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
566 567
				   pipe, plane);
		} else {
568 569 570 571 572 573 574 575 576 577 578 579
			u32 pending;
			u32 addr;

			pending = atomic_read(&work->pending);
			if (pending) {
				seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
					   pipe, plane);
			} else {
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
					   pipe, plane);
			}
			if (work->flip_queued_req) {
580
				struct intel_engine_cs *engine = work->flip_queued_req->engine;
581

582
				seq_printf(m, "Flip queued on %s at seqno %x, last submitted seqno %x [current breadcrumb %x], completed? %d\n",
583
					   engine->name,
584
					   work->flip_queued_req->global_seqno,
585
					   intel_engine_last_submit(engine),
586
					   intel_engine_get_seqno(engine),
587
					   i915_gem_request_completed(work->flip_queued_req));
588 589 590 591 592 593 594 595
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
				   intel_crtc_get_vblank_counter(crtc));
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));

596
			if (INTEL_GEN(dev_priv) >= 4)
597 598 599 600 601 602 603 604
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

			if (work->pending_flip_obj) {
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
605 606
			}
		}
607
		spin_unlock_irq(&dev->event_lock);
608 609
	}

610 611
	mutex_unlock(&dev->struct_mutex);

612 613 614
	return 0;
}

615 616
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
617 618
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
619
	struct drm_i915_gem_object *obj;
620
	struct intel_engine_cs *engine;
621
	enum intel_engine_id id;
622
	int total = 0;
623
	int ret, j;
624 625 626 627 628

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

629
	for_each_engine(engine, dev_priv, id) {
630
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
631 632 633 634
			int count;

			count = 0;
			list_for_each_entry(obj,
635
					    &engine->batch_pool.cache_list[j],
636 637 638
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
639
				   engine->name, j, count);
640 641

			list_for_each_entry(obj,
642
					    &engine->batch_pool.cache_list[j],
643 644 645 646 647 648 649
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
650
		}
651 652
	}

653
	seq_printf(m, "total: %d\n", total);
654 655 656 657 658 659

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

660 661 662 663
static void print_request(struct seq_file *m,
			  struct drm_i915_gem_request *rq,
			  const char *prefix)
{
664
	seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
665
		   rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
666
		   rq->priotree.priority,
667
		   jiffies_to_msecs(jiffies - rq->emitted_jiffies),
668
		   rq->timeline->common->name);
669 670
}

671 672
static int i915_gem_request_info(struct seq_file *m, void *data)
{
673 674
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
D
Daniel Vetter 已提交
675
	struct drm_i915_gem_request *req;
676 677
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
678
	int ret, any;
679 680 681 682

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
683

684
	any = 0;
685
	for_each_engine(engine, dev_priv, id) {
686 687 688
		int count;

		count = 0;
689
		list_for_each_entry(req, &engine->timeline->requests, link)
690 691
			count++;
		if (count == 0)
692 693
			continue;

694
		seq_printf(m, "%s requests: %d\n", engine->name, count);
695
		list_for_each_entry(req, &engine->timeline->requests, link)
696
			print_request(m, req, "    ");
697 698

		any++;
699
	}
700 701
	mutex_unlock(&dev->struct_mutex);

702
	if (any == 0)
703
		seq_puts(m, "No requests\n");
704

705 706 707
	return 0;
}

708
static void i915_ring_seqno_info(struct seq_file *m,
709
				 struct intel_engine_cs *engine)
710
{
711 712 713
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct rb_node *rb;

714
	seq_printf(m, "Current sequence (%s): %x\n",
715
		   engine->name, intel_engine_get_seqno(engine));
716

717
	spin_lock_irq(&b->rb_lock);
718
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
719
		struct intel_wait *w = rb_entry(rb, typeof(*w), node);
720 721 722 723

		seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
			   engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
	}
724
	spin_unlock_irq(&b->rb_lock);
725 726
}

727 728
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
729
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
730
	struct intel_engine_cs *engine;
731
	enum intel_engine_id id;
732

733
	for_each_engine(engine, dev_priv, id)
734
		i915_ring_seqno_info(m, engine);
735

736 737 738 739 740 741
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
742
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
743
	struct intel_engine_cs *engine;
744
	enum intel_engine_id id;
745
	int i, pipe;
746

747
	intel_runtime_pm_get(dev_priv);
748

749
	if (IS_CHERRYVIEW(dev_priv)) {
750 751 752 753 754 755 756 757 758 759 760
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
761 762 763 764 765 766 767 768 769 770 771
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

772 773 774 775
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

776 777 778 779
			intel_display_power_put(dev_priv, power_domain);
		}

		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
780 781 782 783 784 785
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
786
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
803
	} else if (INTEL_GEN(dev_priv) >= 8) {
804 805 806 807 808 809 810 811 812 813 814 815
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

816
		for_each_pipe(dev_priv, pipe) {
817 818 819 820 821
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
822 823 824 825
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
826
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
827 828
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
829
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
830 831
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
832
			seq_printf(m, "Pipe %c IER:\t%08x\n",
833 834
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
835 836

			intel_display_power_put(dev_priv, power_domain);
837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
859
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
860 861 862 863 864 865 866 867
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
868 869 870 871 872 873 874 875 876 877 878
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
879 880 881
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
882 883
			intel_display_power_put(dev_priv, power_domain);
		}
J
Jesse Barnes 已提交
884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

909
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
910 911 912 913 914 915
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
916
		for_each_pipe(dev_priv, pipe)
917 918 919
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
940
	for_each_engine(engine, dev_priv, id) {
941
		if (INTEL_GEN(dev_priv) >= 6) {
942 943
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
944
				   engine->name, I915_READ_IMR(engine));
945
		}
946
		i915_ring_seqno_info(m, engine);
947
	}
948
	intel_runtime_pm_put(dev_priv);
949

950 951 952
	return 0;
}

953 954
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
955 956
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
957 958 959 960 961
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
962 963 964

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
965
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
966

C
Chris Wilson 已提交
967 968
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
969
		if (!vma)
970
			seq_puts(m, "unused");
971
		else
972
			describe_obj(m, vma->obj);
973
		seq_putc(m, '\n');
974 975
	}

976
	mutex_unlock(&dev->struct_mutex);
977 978 979
	return 0;
}

980
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
981 982
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
983
{
984 985 986 987
	struct i915_gpu_state *error = file->private_data;
	struct drm_i915_error_state_buf str;
	ssize_t ret;
	loff_t tmp;
988

989 990
	if (!error)
		return 0;
991

992 993 994
	ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
	if (ret)
		return ret;
995

996 997 998
	ret = i915_error_state_to_str(&str, error);
	if (ret)
		goto out;
999

1000 1001 1002 1003
	tmp = 0;
	ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
	if (ret < 0)
		goto out;
1004

1005 1006 1007 1008 1009
	*pos = str.start + ret;
out:
	i915_error_state_buf_release(&str);
	return ret;
}
1010

1011 1012 1013
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
1014
	return 0;
1015 1016
}

1017
static int i915_gpu_info_open(struct inode *inode, struct file *file)
1018
{
1019
	struct drm_i915_private *i915 = inode->i_private;
1020
	struct i915_gpu_state *gpu;
1021

1022 1023 1024
	intel_runtime_pm_get(i915);
	gpu = i915_capture_gpu_state(i915);
	intel_runtime_pm_put(i915);
1025 1026
	if (!gpu)
		return -ENOMEM;
1027

1028
	file->private_data = gpu;
1029 1030 1031
	return 0;
}

1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
1045
{
1046
	struct i915_gpu_state *error = filp->private_data;
1047

1048 1049
	if (!error)
		return 0;
1050

1051 1052
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
1053

1054 1055
	return cnt;
}
1056

1057 1058 1059 1060
static int i915_error_state_open(struct inode *inode, struct file *file)
{
	file->private_data = i915_first_error_state(inode->i_private);
	return 0;
1061 1062 1063 1064 1065
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1066
	.read = gpu_state_read,
1067 1068
	.write = i915_error_state_write,
	.llseek = default_llseek,
1069
	.release = gpu_state_release,
1070
};
1071 1072
#endif

1073 1074 1075
static int
i915_next_seqno_set(void *data, u64 val)
{
1076 1077
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
1078 1079 1080 1081 1082 1083
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1084
	ret = i915_gem_set_global_seqno(dev, val);
1085 1086
	mutex_unlock(&dev->struct_mutex);

1087
	return ret;
1088 1089
}

1090
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1091
			NULL, i915_next_seqno_set,
1092
			"0x%llx\n");
1093

1094
static int i915_frequency_info(struct seq_file *m, void *unused)
1095
{
1096
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1097 1098 1099
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1100

1101
	if (IS_GEN5(dev_priv)) {
1102 1103 1104 1105 1106 1107 1108 1109 1110
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1111
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137
		u32 freq_sts;

		mutex_lock(&dev_priv->rps.hw_lock);
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

		seq_printf(m, "max GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));

		seq_printf(m, "min GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));

		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
		mutex_unlock(&dev_priv->rps.hw_lock);
1138
	} else if (INTEL_GEN(dev_priv) >= 6) {
1139 1140 1141
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1142
		u32 rpmodectl, rpinclimit, rpdeclimit;
1143
		u32 rpstat, cagf, reqf;
1144 1145
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1146
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1147 1148
		int max_freq;

1149
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1150
		if (IS_GEN9_LP(dev_priv)) {
1151 1152 1153 1154 1155 1156 1157
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1158
		/* RPSTAT1 is in the GT power well */
1159
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1160

1161
		reqf = I915_READ(GEN6_RPNSWREQ);
1162
		if (INTEL_GEN(dev_priv) >= 9)
1163 1164 1165
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1166
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1167 1168 1169 1170
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1171
		reqf = intel_gpu_freq(dev_priv, reqf);
1172

1173 1174 1175 1176
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1177
		rpstat = I915_READ(GEN6_RPSTAT1);
1178 1179 1180 1181 1182 1183
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
1184
		if (INTEL_GEN(dev_priv) >= 9)
1185
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1186
		else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
B
Ben Widawsky 已提交
1187 1188 1189
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1190
		cagf = intel_gpu_freq(dev_priv, cagf);
1191

1192
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1193

1194
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1207
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1208
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1209 1210
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
			   dev_priv->rps.pm_intrmsk_mbz);
1211 1212
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1213
			   (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
1214 1215 1216 1217
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1218 1219 1220 1221
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1222
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1223
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1224 1225 1226 1227 1228 1229
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1230 1231 1232
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1233 1234 1235 1236 1237 1238
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1239 1240
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1241

1242
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1243
			    rp_state_cap >> 16) & 0xff;
1244 1245
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1246
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1247
			   intel_gpu_freq(dev_priv, max_freq));
1248 1249

		max_freq = (rp_state_cap & 0xff00) >> 8;
1250 1251
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1252
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1253
			   intel_gpu_freq(dev_priv, max_freq));
1254

1255
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1256
			    rp_state_cap >> 0) & 0xff;
1257 1258
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1259
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1260
			   intel_gpu_freq(dev_priv, max_freq));
1261
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1262
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1263

1264 1265 1266
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1267 1268
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1269 1270
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1271 1272
		seq_printf(m, "Boost freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
1273 1274 1275 1276 1277
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1278
	} else {
1279
		seq_puts(m, "no P-state info available\n");
1280
	}
1281

1282
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1283 1284 1285
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1286 1287
	intel_runtime_pm_put(dev_priv);
	return ret;
1288 1289
}

1290 1291 1292 1293
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1294 1295 1296
	int slice;
	int subslice;

1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1309 1310 1311 1312 1313 1314 1315
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1316 1317
}

1318 1319
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1320
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1321
	struct intel_engine_cs *engine;
1322 1323
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1324
	struct intel_instdone instdone;
1325
	enum intel_engine_id id;
1326

1327
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1328 1329 1330 1331 1332
		seq_puts(m, "Wedged\n");
	if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: struct_mutex backoff\n");
	if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: reset handoff to waiter\n");
1333
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1334
		seq_puts(m, "Waiter holding struct mutex\n");
1335
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1336
		seq_puts(m, "struct_mutex blocked for reset\n");
1337

1338
	if (!i915.enable_hangcheck) {
1339
		seq_puts(m, "Hangcheck disabled\n");
1340 1341 1342
		return 0;
	}

1343 1344
	intel_runtime_pm_get(dev_priv);

1345
	for_each_engine(engine, dev_priv, id) {
1346
		acthd[id] = intel_engine_get_active_head(engine);
1347
		seqno[id] = intel_engine_get_seqno(engine);
1348 1349
	}

1350
	intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1351

1352 1353
	intel_runtime_pm_put(dev_priv);

1354 1355
	if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1356 1357
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
1358 1359 1360 1361
	else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1362

1363 1364
	seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));

1365
	for_each_engine(engine, dev_priv, id) {
1366 1367 1368
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1369
		seq_printf(m, "%s:\n", engine->name);
1370
		seq_printf(m, "\tseqno = %x [current %x, last %x], inflight %d\n",
1371
			   engine->hangcheck.seqno, seqno[id],
1372 1373
			   intel_engine_last_submit(engine),
			   engine->timeline->inflight_seqnos);
1374
		seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
1375 1376
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
1377 1378 1379
					  &dev_priv->gpu_error.missed_irq_rings)),
			   yesno(engine->hangcheck.stalled));

1380
		spin_lock_irq(&b->rb_lock);
1381
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
1382
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1383 1384 1385 1386

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
1387
		spin_unlock_irq(&b->rb_lock);
1388

1389
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1390
			   (long long)engine->hangcheck.acthd,
1391
			   (long long)acthd[id]);
1392 1393 1394 1395 1396
		seq_printf(m, "\taction = %s(%d) %d ms ago\n",
			   hangcheck_action_to_str(engine->hangcheck.action),
			   engine->hangcheck.action,
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1397

1398
		if (engine->id == RCS) {
1399
			seq_puts(m, "\tinstdone read =\n");
1400

1401
			i915_instdone_info(dev_priv, m, &instdone);
1402

1403
			seq_puts(m, "\tinstdone accu =\n");
1404

1405 1406
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1407
		}
1408 1409 1410 1411 1412
	}

	return 0;
}

1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
static int i915_reset_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));

	for_each_engine(engine, dev_priv, id) {
		seq_printf(m, "%s = %u\n", engine->name,
			   i915_reset_engine_count(error, engine));
	}

	return 0;
}

1430
static int ironlake_drpc_info(struct seq_file *m)
1431
{
1432
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1433 1434 1435 1436 1437 1438 1439
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1440
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1441 1442 1443 1444
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1445
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1446
	seq_printf(m, "SW control enabled: %s\n",
1447
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1448
	seq_printf(m, "Gated voltage change: %s\n",
1449
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1450 1451
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1452
	seq_printf(m, "Max P-state: P%d\n",
1453
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1454 1455 1456 1457
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1458
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1459
	seq_puts(m, "Current RS state: ");
1460 1461
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1462
		seq_puts(m, "on\n");
1463 1464
		break;
	case RSX_STATUS_RC1:
1465
		seq_puts(m, "RC1\n");
1466 1467
		break;
	case RSX_STATUS_RC1E:
1468
		seq_puts(m, "RC1E\n");
1469 1470
		break;
	case RSX_STATUS_RS1:
1471
		seq_puts(m, "RS1\n");
1472 1473
		break;
	case RSX_STATUS_RS2:
1474
		seq_puts(m, "RS2 (RC6)\n");
1475 1476
		break;
	case RSX_STATUS_RS3:
1477
		seq_puts(m, "RC3 (RC6+)\n");
1478 1479
		break;
	default:
1480
		seq_puts(m, "unknown\n");
1481 1482
		break;
	}
1483 1484 1485 1486

	return 0;
}

1487
static int i915_forcewake_domains(struct seq_file *m, void *data)
1488
{
1489
	struct drm_i915_private *i915 = node_to_i915(m->private);
1490
	struct intel_uncore_forcewake_domain *fw_domain;
C
Chris Wilson 已提交
1491
	unsigned int tmp;
1492

1493
	for_each_fw_domain(fw_domain, i915, tmp)
1494
		seq_printf(m, "%s.wake_count = %u\n",
1495
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1496
			   READ_ONCE(fw_domain->wake_count));
1497

1498 1499 1500
	return 0;
}

1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);

	seq_printf(m, "%s %u (%llu us)\n",
		   title, I915_READ(reg),
		   intel_rc6_residency_us(dev_priv, reg));
}

1512 1513
static int vlv_drpc_info(struct seq_file *m)
{
1514
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1515
	u32 rpmodectl1, rcctl1, pw_status;
1516

1517
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1534
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1535
	seq_printf(m, "Media Power Well: %s\n",
1536
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1537

1538 1539
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1540

1541
	return i915_forcewake_domains(m, NULL);
1542 1543
}

1544 1545
static int gen6_drpc_info(struct seq_file *m)
{
1546
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
B
Ben Widawsky 已提交
1547
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1548
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1549
	unsigned forcewake_count;
1550
	int count = 0;
1551

1552
	forcewake_count = READ_ONCE(dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count);
1553
	if (forcewake_count) {
1554 1555
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1556 1557 1558 1559 1560 1561 1562
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

1563
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1564
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1565 1566 1567

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1568
	if (INTEL_GEN(dev_priv) >= 9) {
1569 1570 1571
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1572

1573 1574 1575
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1576 1577 1578 1579 1580 1581 1582 1583

	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1584
	seq_printf(m, "RC1e Enabled: %s\n",
1585 1586 1587
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1588
	if (INTEL_GEN(dev_priv) >= 9) {
1589 1590 1591 1592 1593
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1594 1595 1596 1597
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1598
	seq_puts(m, "Current RC state: ");
1599 1600 1601
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1602
			seq_puts(m, "Core Power Down\n");
1603
		else
1604
			seq_puts(m, "on\n");
1605 1606
		break;
	case GEN6_RC3:
1607
		seq_puts(m, "RC3\n");
1608 1609
		break;
	case GEN6_RC6:
1610
		seq_puts(m, "RC6\n");
1611 1612
		break;
	case GEN6_RC7:
1613
		seq_puts(m, "RC7\n");
1614 1615
		break;
	default:
1616
		seq_puts(m, "Unknown\n");
1617 1618 1619 1620 1621
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1622
	if (INTEL_GEN(dev_priv) >= 9) {
1623 1624 1625 1626 1627 1628 1629
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1630 1631

	/* Not exactly sure what this is */
1632 1633 1634 1635 1636
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1637

B
Ben Widawsky 已提交
1638 1639 1640 1641 1642 1643
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1644
	return i915_forcewake_domains(m, NULL);
1645 1646 1647 1648
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1649
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1650 1651 1652
	int err;

	intel_runtime_pm_get(dev_priv);
1653

1654
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1655
		err = vlv_drpc_info(m);
1656
	else if (INTEL_GEN(dev_priv) >= 6)
1657
		err = gen6_drpc_info(m);
1658
	else
1659 1660 1661 1662 1663
		err = ironlake_drpc_info(m);

	intel_runtime_pm_put(dev_priv);

	return err;
1664 1665
}

1666 1667
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1668
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1669 1670 1671 1672 1673 1674 1675 1676 1677 1678

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1679 1680
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1681
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1682

1683
	if (!HAS_FBC(dev_priv)) {
1684
		seq_puts(m, "FBC unsupported on this chipset\n");
1685 1686 1687
		return 0;
	}

1688
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1689
	mutex_lock(&dev_priv->fbc.lock);
1690

1691
	if (intel_fbc_is_active(dev_priv))
1692
		seq_puts(m, "FBC enabled\n");
1693 1694
	else
		seq_printf(m, "FBC disabled: %s\n",
1695
			   dev_priv->fbc.no_fbc_reason);
1696

1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712
	if (intel_fbc_is_active(dev_priv)) {
		u32 mask;

		if (INTEL_GEN(dev_priv) >= 8)
			mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 7)
			mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 5)
			mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
		else if (IS_G4X(dev_priv))
			mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
		else
			mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
							FBC_STAT_COMPRESSED);

		seq_printf(m, "Compressing: %s\n", yesno(mask));
1713
	}
1714

P
Paulo Zanoni 已提交
1715
	mutex_unlock(&dev_priv->fbc.lock);
1716 1717
	intel_runtime_pm_put(dev_priv);

1718 1719 1720
	return 0;
}

1721
static int i915_fbc_false_color_get(void *data, u64 *val)
1722
{
1723
	struct drm_i915_private *dev_priv = data;
1724

1725
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1726 1727 1728 1729 1730 1731 1732
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

1733
static int i915_fbc_false_color_set(void *data, u64 val)
1734
{
1735
	struct drm_i915_private *dev_priv = data;
1736 1737
	u32 reg;

1738
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1739 1740
		return -ENODEV;

P
Paulo Zanoni 已提交
1741
	mutex_lock(&dev_priv->fbc.lock);
1742 1743 1744 1745 1746 1747 1748 1749

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1750
	mutex_unlock(&dev_priv->fbc.lock);
1751 1752 1753
	return 0;
}

1754 1755
DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
			i915_fbc_false_color_get, i915_fbc_false_color_set,
1756 1757
			"%llu\n");

1758 1759
static int i915_ips_status(struct seq_file *m, void *unused)
{
1760
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1761

1762
	if (!HAS_IPS(dev_priv)) {
1763 1764 1765 1766
		seq_puts(m, "not supported\n");
		return 0;
	}

1767 1768
	intel_runtime_pm_get(dev_priv);

1769 1770 1771
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

1772
	if (INTEL_GEN(dev_priv) >= 8) {
1773 1774 1775 1776 1777 1778 1779
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1780

1781 1782
	intel_runtime_pm_put(dev_priv);

1783 1784 1785
	return 0;
}

1786 1787
static int i915_sr_status(struct seq_file *m, void *unused)
{
1788
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1789 1790
	bool sr_enabled = false;

1791
	intel_runtime_pm_get(dev_priv);
1792
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1793

1794 1795 1796
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1797
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1798
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1799
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1800
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1801
	else if (IS_I915GM(dev_priv))
1802
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1803
	else if (IS_PINEVIEW(dev_priv))
1804
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1805
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1806
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1807

1808
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1809 1810
	intel_runtime_pm_put(dev_priv);

1811
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1812 1813 1814 1815

	return 0;
}

1816 1817
static int i915_emon_status(struct seq_file *m, void *unused)
{
1818 1819
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1820
	unsigned long temp, chipset, gfx;
1821 1822
	int ret;

1823
	if (!IS_GEN5(dev_priv))
1824 1825
		return -ENODEV;

1826 1827 1828
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1829 1830 1831 1832

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1833
	mutex_unlock(&dev->struct_mutex);
1834 1835 1836 1837 1838 1839 1840 1841 1842

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1843 1844
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1845
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1846
	int ret = 0;
1847
	int gpu_freq, ia_freq;
1848
	unsigned int max_gpu_freq, min_gpu_freq;
1849

1850
	if (!HAS_LLC(dev_priv)) {
1851
		seq_puts(m, "unsupported on this chipset\n");
1852 1853 1854
		return 0;
	}

1855 1856
	intel_runtime_pm_get(dev_priv);

1857
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1858
	if (ret)
1859
		goto out;
1860

1861
	if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
		/* Convert GT frequency to 50 HZ units */
		min_gpu_freq =
			dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq =
			dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
	} else {
		min_gpu_freq = dev_priv->rps.min_freq_softlimit;
		max_gpu_freq = dev_priv->rps.max_freq_softlimit;
	}

1872
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1873

1874
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1875 1876 1877 1878
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1879
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1880
			   intel_gpu_freq(dev_priv, (gpu_freq *
1881 1882
						     (IS_GEN9_BC(dev_priv) ||
						      IS_CANNONLAKE(dev_priv) ?
1883
						      GEN9_FREQ_SCALER : 1))),
1884 1885
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1886 1887
	}

1888
	mutex_unlock(&dev_priv->rps.hw_lock);
1889

1890 1891 1892
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1893 1894
}

1895 1896
static int i915_opregion(struct seq_file *m, void *unused)
{
1897 1898
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1899 1900 1901 1902 1903
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1904
		goto out;
1905

1906 1907
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1908 1909 1910

	mutex_unlock(&dev->struct_mutex);

1911
out:
1912 1913 1914
	return 0;
}

1915 1916
static int i915_vbt(struct seq_file *m, void *unused)
{
1917
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1918 1919 1920 1921 1922 1923 1924

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1925 1926
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1927 1928
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1929
	struct intel_framebuffer *fbdev_fb = NULL;
1930
	struct drm_framebuffer *drm_fb;
1931 1932 1933 1934 1935
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1936

1937
#ifdef CONFIG_DRM_FBDEV_EMULATION
1938 1939
	if (dev_priv->fbdev) {
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1940 1941 1942 1943

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1944
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1945
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1946
			   fbdev_fb->base.modifier,
1947 1948 1949 1950
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
		describe_obj(m, fbdev_fb->obj);
		seq_putc(m, '\n');
	}
1951
#endif
1952

1953
	mutex_lock(&dev->mode_config.fb_lock);
1954
	drm_for_each_fb(drm_fb, dev) {
1955 1956
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1957 1958
			continue;

1959
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1960 1961
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1962
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1963
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1964
			   fb->base.modifier,
1965
			   drm_framebuffer_read_refcount(&fb->base));
1966
		describe_obj(m, fb->obj);
1967
		seq_putc(m, '\n');
1968
	}
1969
	mutex_unlock(&dev->mode_config.fb_lock);
1970
	mutex_unlock(&dev->struct_mutex);
1971 1972 1973 1974

	return 0;
}

1975
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1976
{
1977 1978
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u)",
		   ring->space, ring->head, ring->tail);
1979 1980
}

1981 1982
static int i915_context_status(struct seq_file *m, void *unused)
{
1983 1984
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1985
	struct intel_engine_cs *engine;
1986
	struct i915_gem_context *ctx;
1987
	enum intel_engine_id id;
1988
	int ret;
1989

1990
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1991 1992 1993
	if (ret)
		return ret;

1994
	list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
1995
		seq_printf(m, "HW context %u ", ctx->hw_id);
1996
		if (ctx->pid) {
1997 1998
			struct task_struct *task;

1999
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
2000 2001 2002 2003 2004
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
2005 2006
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
2007 2008 2009 2010
		} else {
			seq_puts(m, "(kernel) ");
		}

2011 2012
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
2013

2014
		for_each_engine(engine, dev_priv, id) {
2015 2016 2017 2018 2019
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			seq_putc(m, ce->initialised ? 'I' : 'i');
			if (ce->state)
2020
				describe_obj(m, ce->state->obj);
2021
			if (ce->ring)
2022
				describe_ctx_ring(m, ce->ring);
2023 2024
			seq_putc(m, '\n');
		}
2025

2026 2027 2028 2029 2030 2031
		seq_printf(m,
			   "\tvma hashtable size=%u (actual %lu), count=%u\n",
			   ctx->vma_lut.ht_size,
			   BIT(ctx->vma_lut.ht_bits),
			   ctx->vma_lut.ht_count);

2032
		seq_putc(m, '\n');
2033 2034
	}

2035
	mutex_unlock(&dev->struct_mutex);
2036 2037 2038 2039

	return 0;
}

2040
static void i915_dump_lrc_obj(struct seq_file *m,
2041
			      struct i915_gem_context *ctx,
2042
			      struct intel_engine_cs *engine)
2043
{
2044
	struct i915_vma *vma = ctx->engine[engine->id].state;
2045 2046 2047
	struct page *page;
	int j;

2048 2049
	seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);

2050 2051
	if (!vma) {
		seq_puts(m, "\tFake context\n");
2052 2053 2054
		return;
	}

2055 2056
	if (vma->flags & I915_VMA_GLOBAL_BIND)
		seq_printf(m, "\tBound in GGTT at 0x%08x\n",
2057
			   i915_ggtt_offset(vma));
2058

C
Chris Wilson 已提交
2059
	if (i915_gem_object_pin_pages(vma->obj)) {
2060
		seq_puts(m, "\tFailed to get pages for context object\n\n");
2061 2062 2063
		return;
	}

2064 2065 2066
	page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
	if (page) {
		u32 *reg_state = kmap_atomic(page);
2067 2068

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2069 2070 2071
			seq_printf(m,
				   "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   j * 4,
2072 2073 2074 2075 2076 2077
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

C
Chris Wilson 已提交
2078
	i915_gem_object_unpin_pages(vma->obj);
2079 2080 2081
	seq_putc(m, '\n');
}

2082 2083
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
2084 2085
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2086
	struct intel_engine_cs *engine;
2087
	struct i915_gem_context *ctx;
2088
	enum intel_engine_id id;
2089
	int ret;
2090 2091 2092 2093 2094 2095 2096 2097 2098 2099

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

2100
	list_for_each_entry(ctx, &dev_priv->contexts.list, link)
2101
		for_each_engine(engine, dev_priv, id)
2102
			i915_dump_lrc_obj(m, ctx, engine);
2103 2104 2105 2106 2107 2108

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2109 2110
static const char *swizzle_string(unsigned swizzle)
{
2111
	switch (swizzle) {
2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2127
		return "unknown";
2128 2129 2130 2131 2132 2133 2134
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2135
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2136

2137
	intel_runtime_pm_get(dev_priv);
2138 2139 2140 2141 2142 2143

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2144
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
2145 2146
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2147 2148
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2149 2150 2151 2152
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2153
	} else if (INTEL_GEN(dev_priv) >= 6) {
2154 2155 2156 2157 2158 2159 2160 2161
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2162
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2163 2164 2165 2166 2167
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2168 2169
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2170
	}
2171 2172 2173 2174

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2175
	intel_runtime_pm_put(dev_priv);
2176 2177 2178 2179

	return 0;
}

B
Ben Widawsky 已提交
2180 2181
static int per_file_ctx(int id, void *ptr, void *data)
{
2182
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2183
	struct seq_file *m = data;
2184 2185 2186 2187 2188 2189 2190
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2191

2192 2193 2194
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2195
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2196 2197 2198 2199 2200
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2201 2202
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2203
{
B
Ben Widawsky 已提交
2204
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2205 2206
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
2207
	int i;
D
Daniel Vetter 已提交
2208

B
Ben Widawsky 已提交
2209 2210 2211
	if (!ppgtt)
		return;

2212
	for_each_engine(engine, dev_priv, id) {
2213
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2214
		for (i = 0; i < 4; i++) {
2215
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2216
			pdp <<= 32;
2217
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2218
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2219 2220 2221 2222
		}
	}
}

2223 2224
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2225
{
2226
	struct intel_engine_cs *engine;
2227
	enum intel_engine_id id;
D
Daniel Vetter 已提交
2228

2229
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2230 2231
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2232
	for_each_engine(engine, dev_priv, id) {
2233
		seq_printf(m, "%s\n", engine->name);
2234
		if (IS_GEN7(dev_priv))
2235 2236 2237 2238 2239 2240 2241 2242
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2243 2244 2245 2246
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2247
		seq_puts(m, "aliasing PPGTT:\n");
2248
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2249

B
Ben Widawsky 已提交
2250
		ppgtt->debug_dump(ppgtt, m);
2251
	}
B
Ben Widawsky 已提交
2252

D
Daniel Vetter 已提交
2253
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2254 2255 2256 2257
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2258 2259
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2260
	struct drm_file *file;
2261
	int ret;
B
Ben Widawsky 已提交
2262

2263 2264
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2265
	if (ret)
2266 2267
		goto out_unlock;

2268
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2269

2270 2271 2272 2273
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2274

2275 2276
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2277
		struct task_struct *task;
2278

2279
		task = get_pid_task(file->pid, PIDTYPE_PID);
2280 2281
		if (!task) {
			ret = -ESRCH;
2282
			goto out_rpm;
2283
		}
2284 2285
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2286 2287 2288 2289
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2290
out_rpm:
2291
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2292
	mutex_unlock(&dev->struct_mutex);
2293 2294
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2295
	return ret;
D
Daniel Vetter 已提交
2296 2297
}

2298 2299
static int count_irq_waiters(struct drm_i915_private *i915)
{
2300
	struct intel_engine_cs *engine;
2301
	enum intel_engine_id id;
2302 2303
	int count = 0;

2304
	for_each_engine(engine, i915, id)
2305
		count += intel_engine_has_waiter(engine);
2306 2307 2308 2309

	return count;
}

2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2324 2325
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2326 2327
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2328 2329
	struct drm_file *file;

2330
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2331 2332
	seq_printf(m, "GPU busy? %s [%d requests]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2333
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2334 2335
	seq_printf(m, "Boosts outstanding? %d\n",
		   atomic_read(&dev_priv->rps.num_waiters));
2336 2337 2338
	seq_printf(m, "Frequency requested %d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2339 2340 2341 2342
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2343 2344 2345 2346
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
2347 2348

	mutex_lock(&dev->filelist_mutex);
2349 2350 2351 2352 2353 2354
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
2355
		seq_printf(m, "%s [%d]: %d boosts\n",
2356 2357
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2358
			   atomic_read(&file_priv->rps.boosts));
2359 2360
		rcu_read_unlock();
	}
2361 2362
	seq_printf(m, "Kernel (anonymous) boosts: %d\n",
		   atomic_read(&dev_priv->rps.boosts));
2363
	mutex_unlock(&dev->filelist_mutex);
2364

2365 2366
	if (INTEL_GEN(dev_priv) >= 6 &&
	    dev_priv->rps.enabled &&
2367
	    dev_priv->gt.active_requests) {
2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
			   rps_power_to_str(dev_priv->rps.power));
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
2381
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
2382 2383
			   dev_priv->rps.up_threshold);
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
2384
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
2385 2386 2387 2388 2389
			   dev_priv->rps.down_threshold);
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2390
	return 0;
2391 2392
}

2393 2394
static int i915_llc(struct seq_file *m, void *data)
{
2395
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2396
	const bool edram = INTEL_GEN(dev_priv) > 8;
2397

2398
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2399 2400
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2401 2402 2403 2404

	return 0;
}

2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;

	if (!HAS_HUC_UCODE(dev_priv))
		return 0;

	seq_puts(m, "HuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n", huc_fw->path);
	seq_printf(m, "\tfetch: %s\n",
		intel_uc_fw_status_repr(huc_fw->fetch_status));
	seq_printf(m, "\tload: %s\n",
		intel_uc_fw_status_repr(huc_fw->load_status));
	seq_printf(m, "\tversion wanted: %d.%d\n",
		huc_fw->major_ver_wanted, huc_fw->minor_ver_wanted);
	seq_printf(m, "\tversion found: %d.%d\n",
		huc_fw->major_ver_found, huc_fw->minor_ver_found);
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		huc_fw->header_offset, huc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		huc_fw->ucode_offset, huc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		huc_fw->rsa_offset, huc_fw->rsa_size);

2430
	intel_runtime_pm_get(dev_priv);
2431
	seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
2432
	intel_runtime_pm_put(dev_priv);
2433 2434 2435 2436

	return 0;
}

2437 2438
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2439
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2440
	struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
2441 2442
	u32 tmp, i;

2443
	if (!HAS_GUC_UCODE(dev_priv))
2444 2445 2446 2447
		return 0;

	seq_printf(m, "GuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n",
2448
		guc_fw->path);
2449
	seq_printf(m, "\tfetch: %s\n",
2450
		intel_uc_fw_status_repr(guc_fw->fetch_status));
2451
	seq_printf(m, "\tload: %s\n",
2452
		intel_uc_fw_status_repr(guc_fw->load_status));
2453
	seq_printf(m, "\tversion wanted: %d.%d\n",
2454
		guc_fw->major_ver_wanted, guc_fw->minor_ver_wanted);
2455
	seq_printf(m, "\tversion found: %d.%d\n",
2456
		guc_fw->major_ver_found, guc_fw->minor_ver_found);
A
Alex Dai 已提交
2457 2458 2459 2460 2461 2462
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		guc_fw->header_offset, guc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		guc_fw->ucode_offset, guc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		guc_fw->rsa_offset, guc_fw->rsa_size);
2463

2464 2465
	intel_runtime_pm_get(dev_priv);

2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478
	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

2479 2480
	intel_runtime_pm_put(dev_priv);

2481 2482 2483
	return 0;
}

2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
	struct intel_guc *guc = &dev_priv->guc;

	seq_puts(m, "\nGuC logging stats:\n");

	seq_printf(m, "\tISR:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_ISR_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);

	seq_printf(m, "\tDPC:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_DPC_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);

	seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);

	seq_printf(m, "\tTotal flush interrupt count: %u\n",
		   guc->log.flush_interrupt_count);

	seq_printf(m, "\tCapture miss count: %u\n",
		   guc->log.capture_miss_count);
}

2510 2511 2512 2513
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
				 struct i915_guc_client *client)
{
2514
	struct intel_engine_cs *engine;
2515
	enum intel_engine_id id;
2516 2517
	uint64_t tot = 0;

2518 2519
	seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
		client->priority, client->stage_id, client->proc_desc_offset);
2520
	seq_printf(m, "\tDoorbell id %d, offset: 0x%lx, cookie 0x%x\n",
2521
		client->doorbell_id, client->doorbell_offset, client->doorbell_cookie);
2522 2523 2524
	seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
		client->wq_size, client->wq_offset, client->wq_tail);

2525
	seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
2526

2527
	for_each_engine(engine, dev_priv, id) {
2528 2529
		u64 submissions = client->submissions[id];
		tot += submissions;
2530
		seq_printf(m, "\tSubmissions: %llu %s\n",
2531
				submissions, engine->name);
2532 2533 2534 2535
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

2536
static bool check_guc_submission(struct seq_file *m)
2537
{
2538
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2539
	const struct intel_guc *guc = &dev_priv->guc;
2540

2541 2542 2543 2544 2545
	if (!guc->execbuf_client) {
		seq_printf(m, "GuC submission %s\n",
			   HAS_GUC_SCHED(dev_priv) ?
			   "disabled" :
			   "not supported");
2546
		return false;
2547
	}
2548

2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559
	return true;
}

static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_guc *guc = &dev_priv->guc;

	if (!check_guc_submission(m))
		return 0;

2560
	seq_printf(m, "Doorbell map:\n");
2561
	seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
2562
	seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
2563

2564 2565
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2566

2567 2568
	i915_guc_log_info(m, dev_priv);

2569 2570 2571 2572 2573
	/* Add more as required ... */

	return 0;
}

2574
static int i915_guc_stage_pool(struct seq_file *m, void *data)
A
Alex Dai 已提交
2575
{
2576
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2577 2578 2579 2580 2581
	const struct intel_guc *guc = &dev_priv->guc;
	struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
	struct i915_guc_client *client = guc->execbuf_client;
	unsigned int tmp;
	int index;
A
Alex Dai 已提交
2582

2583
	if (!check_guc_submission(m))
A
Alex Dai 已提交
2584 2585
		return 0;

2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
	for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
		struct intel_engine_cs *engine;

		if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
			continue;

		seq_printf(m, "GuC stage descriptor %u:\n", index);
		seq_printf(m, "\tIndex: %u\n", desc->stage_id);
		seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
		seq_printf(m, "\tPriority: %d\n", desc->priority);
		seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
		seq_printf(m, "\tEngines used: 0x%x\n",
			   desc->engines_used);
		seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
			   desc->db_trigger_phy,
			   desc->db_trigger_cpu,
			   desc->db_trigger_uk);
		seq_printf(m, "\tProcess descriptor: 0x%x\n",
			   desc->process_desc);
2605
		seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627
			   desc->wq_addr, desc->wq_size);
		seq_putc(m, '\n');

		for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
			u32 guc_engine_id = engine->guc_id;
			struct guc_execlist_context *lrc =
						&desc->lrc[guc_engine_id];

			seq_printf(m, "\t%s LRC:\n", engine->name);
			seq_printf(m, "\t\tContext desc: 0x%x\n",
				   lrc->context_desc);
			seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
			seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
			seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
			seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
			seq_putc(m, '\n');
		}
	}

	return 0;
}

A
Alex Dai 已提交
2628 2629
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2630 2631 2632 2633 2634 2635
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node_to_i915(node);
	bool dump_load_err = !!node->info_ent->data;
	struct drm_i915_gem_object *obj = NULL;
	u32 *log;
	int i = 0;
A
Alex Dai 已提交
2636

2637 2638 2639 2640
	if (dump_load_err)
		obj = dev_priv->guc.load_err_log;
	else if (dev_priv->guc.log.vma)
		obj = dev_priv->guc.log.vma->obj;
A
Alex Dai 已提交
2641

2642 2643
	if (!obj)
		return 0;
A
Alex Dai 已提交
2644

2645 2646 2647 2648 2649
	log = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(log)) {
		DRM_DEBUG("Failed to pin object\n");
		seq_puts(m, "(log data unaccessible)\n");
		return PTR_ERR(log);
A
Alex Dai 已提交
2650 2651
	}

2652 2653 2654 2655 2656
	for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
		seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
			   *(log + i), *(log + i + 1),
			   *(log + i + 2), *(log + i + 3));

A
Alex Dai 已提交
2657 2658
	seq_putc(m, '\n');

2659 2660
	i915_gem_object_unpin_map(obj);

A
Alex Dai 已提交
2661 2662 2663
	return 0;
}

2664 2665
static int i915_guc_log_control_get(void *data, u64 *val)
{
2666
	struct drm_i915_private *dev_priv = data;
2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

	*val = i915.guc_log_level;

	return 0;
}

static int i915_guc_log_control_set(void *data, u64 val)
{
2678
	struct drm_i915_private *dev_priv = data;
2679 2680 2681 2682 2683
	int ret;

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

2684
	ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
2685 2686 2687 2688 2689 2690 2691
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);
	ret = i915_guc_log_control(dev_priv, val);
	intel_runtime_pm_put(dev_priv);

2692
	mutex_unlock(&dev_priv->drm.struct_mutex);
2693 2694 2695 2696 2697 2698 2699
	return ret;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
			i915_guc_log_control_get, i915_guc_log_control_set,
			"%lld\n");

2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722
static const char *psr2_live_status(u32 val)
{
	static const char * const live_status[] = {
		"IDLE",
		"CAPTURE",
		"CAPTURE_FS",
		"SLEEP",
		"BUFON_FW",
		"ML_UP",
		"SU_STANDBY",
		"FAST_SLEEP",
		"DEEP_SLEEP",
		"BUF_ON",
		"TG_ON"
	};

	val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
	if (val < ARRAY_SIZE(live_status))
		return live_status[val];

	return "unknown";
}

2723 2724
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2725
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2726
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2727 2728
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2729
	bool enabled = false;
2730

2731
	if (!HAS_PSR(dev_priv)) {
2732 2733 2734 2735
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2736 2737
	intel_runtime_pm_get(dev_priv);

2738
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2739 2740
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2741
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2742
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2743 2744 2745 2746
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2747

2748 2749 2750 2751 2752 2753
	if (HAS_DDI(dev_priv)) {
		if (dev_priv->psr.psr2_support)
			enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
		else
			enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
	} else {
2754
		for_each_pipe(dev_priv, pipe) {
2755 2756 2757 2758 2759 2760 2761 2762 2763
			enum transcoder cpu_transcoder =
				intel_pipe_to_cpu_transcoder(dev_priv, pipe);
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain))
				continue;

2764 2765 2766 2767 2768
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
2769 2770

			intel_display_power_put(dev_priv, power_domain);
R
Rodrigo Vivi 已提交
2771 2772
		}
	}
2773 2774 2775 2776

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2777 2778
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

2779
	if (!HAS_DDI(dev_priv))
R
Rodrigo Vivi 已提交
2780 2781 2782 2783 2784 2785
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2786

2787 2788 2789 2790
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2791
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2792
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2793
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2794 2795 2796

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2797
	if (dev_priv->psr.psr2_support) {
2798 2799 2800 2801
		u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);

		seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
			   psr2, psr2_live_status(psr2));
2802
	}
2803
	mutex_unlock(&dev_priv->psr.lock);
2804

2805
	intel_runtime_pm_put(dev_priv);
2806 2807 2808
	return 0;
}

2809 2810
static int i915_sink_crc(struct seq_file *m, void *data)
{
2811 2812
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2813
	struct intel_connector *connector;
2814
	struct drm_connector_list_iter conn_iter;
2815 2816 2817 2818 2819
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2820 2821
	drm_connector_list_iter_begin(dev, &conn_iter);
	for_each_intel_connector_iter(connector, &conn_iter) {
2822
		struct drm_crtc *crtc;
2823

2824
		if (!connector->base.state->best_encoder)
2825 2826
			continue;

2827 2828
		crtc = connector->base.state->crtc;
		if (!crtc->state->active)
2829 2830
			continue;

2831
		if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2832 2833
			continue;

2834
		intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
2847
	drm_connector_list_iter_end(&conn_iter);
2848 2849 2850 2851
	drm_modeset_unlock_all(dev);
	return ret;
}

2852 2853
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2854
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2855 2856 2857
	u64 power;
	u32 units;

2858
	if (INTEL_GEN(dev_priv) < 6)
2859 2860
		return -ENODEV;

2861 2862
	intel_runtime_pm_get(dev_priv);

2863 2864 2865 2866 2867 2868
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2869 2870
	intel_runtime_pm_put(dev_priv);

2871
	seq_printf(m, "%llu", (long long unsigned)power);
2872 2873 2874 2875

	return 0;
}

2876
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2877
{
2878
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2879
	struct pci_dev *pdev = dev_priv->drm.pdev;
2880

2881 2882
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2883

2884
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2885
	seq_printf(m, "IRQs disabled: %s\n",
2886
		   yesno(!intel_irqs_enabled(dev_priv)));
2887
#ifdef CONFIG_PM
2888
	seq_printf(m, "Usage count: %d\n",
2889
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2890 2891 2892
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2893
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2894 2895
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2896

2897 2898 2899
	return 0;
}

2900 2901
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2902
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

2917
		for_each_power_domain(power_domain, power_well->domains)
2918
			seq_printf(m, "  %-23s %d\n",
2919
				 intel_display_power_domain_str(power_domain),
2920 2921 2922 2923 2924 2925 2926 2927
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2928 2929
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2930
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2931 2932
	struct intel_csr *csr;

2933
	if (!HAS_CSR(dev_priv)) {
2934 2935 2936 2937 2938 2939
		seq_puts(m, "not supported\n");
		return 0;
	}

	csr = &dev_priv->csr;

2940 2941
	intel_runtime_pm_get(dev_priv);

2942 2943 2944 2945
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2946
		goto out;
2947 2948 2949 2950

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2951 2952
	if (IS_KABYLAKE(dev_priv) ||
	    (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6))) {
2953 2954 2955 2956
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2957
	} else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2958 2959
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2960 2961
	}

2962 2963 2964 2965 2966
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2967 2968
	intel_runtime_pm_put(dev_priv);

2969 2970 2971
	return 0;
}

2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2994 2995
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2996 2997 2998 2999 3000 3001
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
3002
		   encoder->base.id, encoder->name);
3003 3004 3005 3006
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
3007
			   connector->name,
3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3021 3022
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3023 3024
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
3025 3026
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
3027

3028
	if (fb)
3029
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
3030 3031
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
3032 3033
	else
		seq_puts(m, "\tprimary plane disabled\n");
3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
3053
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
3054
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
3055
		intel_panel_info(m, &intel_connector->panel);
3056 3057 3058

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
3059 3060
}

L
Libin Yang 已提交
3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

3075 3076 3077 3078 3079 3080
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

3081
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
3095
	struct drm_display_mode *mode;
3096 3097

	seq_printf(m, "connector %d: type %s, status: %s\n",
3098
		   connector->base.id, connector->name,
3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
3110 3111 3112 3113 3114 3115 3116

	if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
3117 3118 3119 3120
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
3121 3122 3123
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
3124
			intel_lvds_info(m, intel_connector);
3125 3126 3127 3128 3129 3130 3131 3132
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
		    intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
3133
	}
3134

3135 3136 3137
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
3138 3139
}

3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
3162
	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
3163 3164 3165 3166
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
3167 3168 3169 3170 3171 3172
		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
3173 3174 3175 3176 3177 3178 3179
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3180 3181
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3182 3183 3184 3185 3186
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
3187
		struct drm_format_name_buf format_name;
3188 3189 3190 3191 3192 3193 3194 3195

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

3196
		if (state->fb) {
V
Ville Syrjälä 已提交
3197 3198
			drm_get_format_name(state->fb->format->format,
					    &format_name);
3199
		} else {
3200
			sprintf(format_name.str, "N/A");
3201 3202
		}

3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3216
			   format_name.str,
3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3236
		for (i = 0; i < num_scalers; i++) {
3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3249 3250
static int i915_display_info(struct seq_file *m, void *unused)
{
3251 3252
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3253
	struct intel_crtc *crtc;
3254
	struct drm_connector *connector;
3255
	struct drm_connector_list_iter conn_iter;
3256

3257
	intel_runtime_pm_get(dev_priv);
3258 3259
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3260
	for_each_intel_crtc(dev, crtc) {
3261
		struct intel_crtc_state *pipe_config;
3262

3263
		drm_modeset_lock(&crtc->base.mutex, NULL);
3264 3265
		pipe_config = to_intel_crtc_state(crtc->base.state);

3266
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3267
			   crtc->base.base.id, pipe_name(crtc->pipe),
3268
			   yesno(pipe_config->base.active),
3269 3270 3271
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3272
		if (pipe_config->base.active) {
3273 3274 3275
			struct intel_plane *cursor =
				to_intel_plane(crtc->base.cursor);

3276 3277
			intel_crtc_info(m, crtc);

3278 3279 3280 3281 3282 3283 3284
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
				   yesno(cursor->base.state->visible),
				   cursor->base.state->crtc_x,
				   cursor->base.state->crtc_y,
				   cursor->base.state->crtc_w,
				   cursor->base.state->crtc_h,
				   cursor->cursor.base);
3285 3286
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3287
		}
3288 3289 3290 3291

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3292
		drm_modeset_unlock(&crtc->base.mutex);
3293 3294 3295 3296 3297
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
3298 3299 3300
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
3301
		intel_connector_info(m, connector);
3302 3303 3304
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

3305
	intel_runtime_pm_put(dev_priv);
3306 3307 3308 3309

	return 0;
}

3310 3311 3312
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
3313
	struct i915_gpu_error *error = &dev_priv->gpu_error;
3314
	struct intel_engine_cs *engine;
3315
	enum intel_engine_id id;
3316

3317 3318
	intel_runtime_pm_get(dev_priv);

3319 3320 3321 3322 3323
	seq_printf(m, "GT awake? %s\n",
		   yesno(dev_priv->gt.awake));
	seq_printf(m, "Global active requests: %d\n",
		   dev_priv->gt.active_requests);

3324
	for_each_engine(engine, dev_priv, id) {
3325 3326 3327 3328 3329 3330
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct drm_i915_gem_request *rq;
		struct rb_node *rb;
		u64 addr;

		seq_printf(m, "%s\n", engine->name);
3331
		seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms], inflight %d\n",
3332
			   intel_engine_get_seqno(engine),
3333
			   intel_engine_last_submit(engine),
3334
			   engine->hangcheck.seqno,
3335 3336
			   jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp),
			   engine->timeline->inflight_seqnos);
3337 3338
		seq_printf(m, "\tReset count: %d\n",
			   i915_reset_engine_count(error, engine));
3339 3340 3341 3342 3343

		rcu_read_lock();

		seq_printf(m, "\tRequests:\n");

3344 3345 3346
		rq = list_first_entry(&engine->timeline->requests,
				      struct drm_i915_gem_request, link);
		if (&rq->link != &engine->timeline->requests)
3347 3348
			print_request(m, rq, "\t\tfirst  ");

3349 3350 3351
		rq = list_last_entry(&engine->timeline->requests,
				     struct drm_i915_gem_request, link);
		if (&rq->link != &engine->timeline->requests)
3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387
			print_request(m, rq, "\t\tlast   ");

		rq = i915_gem_find_active_request(engine);
		if (rq) {
			print_request(m, rq, "\t\tactive ");
			seq_printf(m,
				   "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
				   rq->head, rq->postfix, rq->tail,
				   rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
				   rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
		}

		seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
			   I915_READ(RING_START(engine->mmio_base)),
			   rq ? i915_ggtt_offset(rq->ring->vma) : 0);
		seq_printf(m, "\tRING_HEAD:  0x%08x [0x%08x]\n",
			   I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
			   rq ? rq->ring->head : 0);
		seq_printf(m, "\tRING_TAIL:  0x%08x [0x%08x]\n",
			   I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
			   rq ? rq->ring->tail : 0);
		seq_printf(m, "\tRING_CTL:   0x%08x [%s]\n",
			   I915_READ(RING_CTL(engine->mmio_base)),
			   I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");

		rcu_read_unlock();

		addr = intel_engine_get_active_head(engine);
		seq_printf(m, "\tACTHD:  0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));
		addr = intel_engine_get_last_batch_head(engine);
		seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));

		if (i915.enable_execlists) {
			u32 ptr, read, write;
3388
			unsigned int idx;
3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405

			seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
				   I915_READ(RING_EXECLIST_STATUS_LO(engine)),
				   I915_READ(RING_EXECLIST_STATUS_HI(engine)));

			ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
			read = GEN8_CSB_READ_PTR(ptr);
			write = GEN8_CSB_WRITE_PTR(ptr);
			seq_printf(m, "\tExeclist CSB read %d, write %d\n",
				   read, write);
			if (read >= GEN8_CSB_ENTRIES)
				read = 0;
			if (write >= GEN8_CSB_ENTRIES)
				write = 0;
			if (read > write)
				write += GEN8_CSB_ENTRIES;
			while (read < write) {
3406
				idx = ++read % GEN8_CSB_ENTRIES;
3407 3408 3409 3410 3411 3412 3413
				seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
					   idx,
					   I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
					   I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
			}

			rcu_read_lock();
3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426
			for (idx = 0; idx < ARRAY_SIZE(engine->execlist_port); idx++) {
				unsigned int count;

				rq = port_unpack(&engine->execlist_port[idx],
						 &count);
				if (rq) {
					seq_printf(m, "\t\tELSP[%d] count=%d, ",
						   idx, count);
					print_request(m, rq, "rq: ");
				} else {
					seq_printf(m, "\t\tELSP[%d] idle\n",
						   idx);
				}
3427
			}
3428
			rcu_read_unlock();
3429

3430
			spin_lock_irq(&engine->timeline->lock);
3431 3432 3433 3434 3435 3436 3437
			for (rb = engine->execlist_first; rb; rb = rb_next(rb)){
				struct i915_priolist *p =
					rb_entry(rb, typeof(*p), node);

				list_for_each_entry(rq, &p->requests,
						    priotree.link)
					print_request(m, rq, "\t\tQ ");
3438
			}
3439
			spin_unlock_irq(&engine->timeline->lock);
3440 3441 3442 3443 3444 3445 3446 3447 3448
		} else if (INTEL_GEN(dev_priv) > 6) {
			seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE(engine)));
			seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE_READ(engine)));
			seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
				   I915_READ(RING_PP_DIR_DCLV(engine)));
		}

3449
		spin_lock_irq(&b->rb_lock);
3450
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
3451
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
3452 3453 3454 3455

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
3456
		spin_unlock_irq(&b->rb_lock);
3457 3458 3459 3460

		seq_puts(m, "\n");
	}

3461 3462
	intel_runtime_pm_put(dev_priv);

3463 3464 3465
	return 0;
}

B
Ben Widawsky 已提交
3466 3467
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
3468 3469
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3470
	struct intel_engine_cs *engine;
3471
	int num_rings = INTEL_INFO(dev_priv)->num_rings;
3472 3473
	enum intel_engine_id id;
	int j, ret;
B
Ben Widawsky 已提交
3474

3475
	if (!i915.semaphores) {
B
Ben Widawsky 已提交
3476 3477 3478 3479 3480 3481 3482
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3483
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
3484

3485
	if (IS_BROADWELL(dev_priv)) {
B
Ben Widawsky 已提交
3486 3487 3488
		struct page *page;
		uint64_t *seqno;

3489
		page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
B
Ben Widawsky 已提交
3490 3491

		seqno = (uint64_t *)kmap_atomic(page);
3492
		for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
3493 3494
			uint64_t offset;

3495
			seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
3496 3497 3498

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
3499
				offset = id * I915_NUM_ENGINES + j;
B
Ben Widawsky 已提交
3500 3501 3502 3503 3504 3505 3506
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
3507
				offset = id + (j * I915_NUM_ENGINES);
B
Ben Widawsky 已提交
3508 3509 3510 3511 3512 3513 3514 3515 3516
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
3517
		for_each_engine(engine, dev_priv, id)
B
Ben Widawsky 已提交
3518 3519
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
3520
					   I915_READ(engine->semaphore.mbox.signal[j]));
B
Ben Widawsky 已提交
3521 3522 3523
		seq_putc(m, '\n');
	}

3524
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
3525 3526 3527 3528
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

3529 3530
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3531 3532
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3533 3534 3535 3536 3537 3538 3539
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3540
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3541
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
3542
		seq_printf(m, " tracked hardware state:\n");
3543
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
3544
		seq_printf(m, " dpll_md: 0x%08x\n",
3545 3546 3547 3548
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
3549 3550 3551 3552 3553 3554
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3555
static int i915_wa_registers(struct seq_file *m, void *unused)
3556 3557 3558
{
	int i;
	int ret;
3559
	struct intel_engine_cs *engine;
3560 3561
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3562
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3563
	enum intel_engine_id id;
3564 3565 3566 3567 3568 3569 3570

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3571
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3572
	for_each_engine(engine, dev_priv, id)
3573
		seq_printf(m, "HW whitelist count for %s: %d\n",
3574
			   engine->name, workarounds->hw_whitelist_count[id]);
3575
	for (i = 0; i < workarounds->count; ++i) {
3576 3577
		i915_reg_t addr;
		u32 mask, value, read;
3578
		bool ok;
3579

3580 3581 3582
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3583 3584 3585
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3586
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3587 3588 3589 3590 3591 3592 3593 3594
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3595 3596
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3597 3598
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3599 3600 3601 3602 3603
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3604
	if (INTEL_GEN(dev_priv) < 9)
3605 3606
		return 0;

3607 3608 3609 3610 3611 3612 3613 3614 3615
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3616
		for_each_universal_plane(dev_priv, pipe, plane) {
3617 3618 3619 3620 3621 3622
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3623
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3624 3625 3626 3627 3628 3629 3630 3631 3632
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3633
static void drrs_status_per_crtc(struct seq_file *m,
3634 3635
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3636
{
3637
	struct drm_i915_private *dev_priv = to_i915(dev);
3638 3639
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3640
	struct drm_connector *connector;
3641
	struct drm_connector_list_iter conn_iter;
3642

3643 3644
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3645 3646 3647 3648
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3649
	}
3650
	drm_connector_list_iter_end(&conn_iter);
3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3663
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3707 3708
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3709 3710 3711
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3712
	drm_modeset_lock_all(dev);
3713
	for_each_intel_crtc(dev, intel_crtc) {
3714
		if (intel_crtc->base.state->active) {
3715 3716 3717 3718 3719 3720
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3721
	drm_modeset_unlock_all(dev);
3722 3723 3724 3725 3726 3727 3728

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3729 3730
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3731 3732
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3733 3734
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3735
	struct drm_connector *connector;
3736
	struct drm_connector_list_iter conn_iter;
3737

3738 3739
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3740
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3741
			continue;
3742 3743 3744 3745 3746 3747

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3748 3749
		if (!intel_dig_port->dp.can_mst)
			continue;
3750

3751 3752
		seq_printf(m, "MST Source Port %c\n",
			   port_name(intel_dig_port->port));
3753 3754
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3755 3756
	drm_connector_list_iter_end(&conn_iter);

3757 3758 3759
	return 0;
}

3760
static ssize_t i915_displayport_test_active_write(struct file *file,
3761 3762
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3763 3764 3765 3766 3767
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3768
	struct drm_connector_list_iter conn_iter;
3769 3770 3771
	struct intel_dp *intel_dp;
	int val = 0;

3772
	dev = ((struct seq_file *)file->private_data)->private;
3773 3774 3775 3776

	if (len == 0)
		return 0;

G
Geliang Tang 已提交
3777 3778 3779
	input_buffer = memdup_user_nul(ubuf, len);
	if (IS_ERR(input_buffer))
		return PTR_ERR(input_buffer);
3780 3781 3782

	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3783 3784
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3785 3786
		struct intel_encoder *encoder;

3787 3788 3789 3790
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3791 3792 3793 3794 3795 3796
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3797 3798
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3799
				break;
3800 3801 3802 3803 3804
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3805
				intel_dp->compliance.test_active = 1;
3806
			else
3807
				intel_dp->compliance.test_active = 0;
3808 3809
		}
	}
3810
	drm_connector_list_iter_end(&conn_iter);
3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3823
	struct drm_connector_list_iter conn_iter;
3824 3825
	struct intel_dp *intel_dp;

3826 3827
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3828 3829
		struct intel_encoder *encoder;

3830 3831 3832 3833
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3834 3835 3836 3837 3838 3839
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3840
			if (intel_dp->compliance.test_active)
3841 3842 3843 3844 3845 3846
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3847
	drm_connector_list_iter_end(&conn_iter);
3848 3849 3850 3851 3852

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3853
					     struct file *file)
3854
{
3855
	struct drm_i915_private *dev_priv = inode->i_private;
3856

3857 3858
	return single_open(file, i915_displayport_test_active_show,
			   &dev_priv->drm);
3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3874
	struct drm_connector_list_iter conn_iter;
3875 3876
	struct intel_dp *intel_dp;

3877 3878
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3879 3880
		struct intel_encoder *encoder;

3881 3882 3883 3884
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3885 3886 3887 3888 3889 3890
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3891 3892 3893 3894
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3895 3896 3897 3898 3899 3900 3901 3902 3903
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3904 3905 3906
		} else
			seq_puts(m, "0");
	}
3907
	drm_connector_list_iter_end(&conn_iter);
3908 3909 3910 3911

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
3912
					   struct file *file)
3913
{
3914
	struct drm_i915_private *dev_priv = inode->i_private;
3915

3916 3917
	return single_open(file, i915_displayport_test_data_show,
			   &dev_priv->drm);
3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3932
	struct drm_connector_list_iter conn_iter;
3933 3934
	struct intel_dp *intel_dp;

3935 3936
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3937 3938
		struct intel_encoder *encoder;

3939 3940 3941 3942
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3943 3944 3945 3946 3947 3948
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3949
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3950 3951 3952
		} else
			seq_puts(m, "0");
	}
3953
	drm_connector_list_iter_end(&conn_iter);
3954 3955 3956 3957 3958 3959 3960

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
3961
	struct drm_i915_private *dev_priv = inode->i_private;
3962

3963 3964
	return single_open(file, i915_displayport_test_type_show,
			   &dev_priv->drm);
3965 3966 3967 3968 3969 3970 3971 3972 3973 3974
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

3975
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3976
{
3977 3978
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3979
	int level;
3980 3981
	int num_levels;

3982
	if (IS_CHERRYVIEW(dev_priv))
3983
		num_levels = 3;
3984
	else if (IS_VALLEYVIEW(dev_priv))
3985
		num_levels = 1;
3986 3987
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3988
	else
3989
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3990 3991 3992 3993 3994 3995

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3996 3997
		/*
		 * - WM1+ latency values in 0.5us units
3998
		 * - latencies are in us on gen9/vlv/chv
3999
		 */
4000 4001 4002 4003
		if (INTEL_GEN(dev_priv) >= 9 ||
		    IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv) ||
		    IS_G4X(dev_priv))
4004 4005
			latency *= 10;
		else if (level > 0)
4006 4007 4008
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
4009
			   level, wm[level], latency / 10, latency % 10);
4010 4011 4012 4013 4014 4015 4016
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
4017
	struct drm_i915_private *dev_priv = m->private;
4018 4019
	const uint16_t *latencies;

4020
	if (INTEL_GEN(dev_priv) >= 9)
4021 4022
		latencies = dev_priv->wm.skl_latency;
	else
4023
		latencies = dev_priv->wm.pri_latency;
4024

4025
	wm_latency_show(m, latencies);
4026 4027 4028 4029 4030 4031

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
4032
	struct drm_i915_private *dev_priv = m->private;
4033 4034
	const uint16_t *latencies;

4035
	if (INTEL_GEN(dev_priv) >= 9)
4036 4037
		latencies = dev_priv->wm.skl_latency;
	else
4038
		latencies = dev_priv->wm.spr_latency;
4039

4040
	wm_latency_show(m, latencies);
4041 4042 4043 4044 4045 4046

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
4047
	struct drm_i915_private *dev_priv = m->private;
4048 4049
	const uint16_t *latencies;

4050
	if (INTEL_GEN(dev_priv) >= 9)
4051 4052
		latencies = dev_priv->wm.skl_latency;
	else
4053
		latencies = dev_priv->wm.cur_latency;
4054

4055
	wm_latency_show(m, latencies);
4056 4057 4058 4059 4060 4061

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
4062
	struct drm_i915_private *dev_priv = inode->i_private;
4063

4064
	if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
4065 4066
		return -ENODEV;

4067
	return single_open(file, pri_wm_latency_show, dev_priv);
4068 4069 4070 4071
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
4072
	struct drm_i915_private *dev_priv = inode->i_private;
4073

4074
	if (HAS_GMCH_DISPLAY(dev_priv))
4075 4076
		return -ENODEV;

4077
	return single_open(file, spr_wm_latency_show, dev_priv);
4078 4079 4080 4081
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
4082
	struct drm_i915_private *dev_priv = inode->i_private;
4083

4084
	if (HAS_GMCH_DISPLAY(dev_priv))
4085 4086
		return -ENODEV;

4087
	return single_open(file, cur_wm_latency_show, dev_priv);
4088 4089 4090
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
4091
				size_t len, loff_t *offp, uint16_t wm[8])
4092 4093
{
	struct seq_file *m = file->private_data;
4094 4095
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
4096
	uint16_t new[8] = { 0 };
4097
	int num_levels;
4098 4099 4100 4101
	int level;
	int ret;
	char tmp[32];

4102
	if (IS_CHERRYVIEW(dev_priv))
4103
		num_levels = 3;
4104
	else if (IS_VALLEYVIEW(dev_priv))
4105
		num_levels = 1;
4106 4107
	else if (IS_G4X(dev_priv))
		num_levels = 3;
4108
	else
4109
		num_levels = ilk_wm_max_level(dev_priv) + 1;
4110

4111 4112 4113 4114 4115 4116 4117 4118
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

4119 4120 4121
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4140
	struct drm_i915_private *dev_priv = m->private;
4141
	uint16_t *latencies;
4142

4143
	if (INTEL_GEN(dev_priv) >= 9)
4144 4145
		latencies = dev_priv->wm.skl_latency;
	else
4146
		latencies = dev_priv->wm.pri_latency;
4147 4148

	return wm_latency_write(file, ubuf, len, offp, latencies);
4149 4150 4151 4152 4153 4154
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4155
	struct drm_i915_private *dev_priv = m->private;
4156
	uint16_t *latencies;
4157

4158
	if (INTEL_GEN(dev_priv) >= 9)
4159 4160
		latencies = dev_priv->wm.skl_latency;
	else
4161
		latencies = dev_priv->wm.spr_latency;
4162 4163

	return wm_latency_write(file, ubuf, len, offp, latencies);
4164 4165 4166 4167 4168 4169
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4170
	struct drm_i915_private *dev_priv = m->private;
4171 4172
	uint16_t *latencies;

4173
	if (INTEL_GEN(dev_priv) >= 9)
4174 4175
		latencies = dev_priv->wm.skl_latency;
	else
4176
		latencies = dev_priv->wm.cur_latency;
4177

4178
	return wm_latency_write(file, ubuf, len, offp, latencies);
4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4208 4209
static int
i915_wedged_get(void *data, u64 *val)
4210
{
4211
	struct drm_i915_private *dev_priv = data;
4212

4213
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
4214

4215
	return 0;
4216 4217
}

4218 4219
static int
i915_wedged_set(void *data, u64 val)
4220
{
4221 4222 4223
	struct drm_i915_private *i915 = data;
	struct intel_engine_cs *engine;
	unsigned int tmp;
4224

4225 4226 4227 4228 4229 4230 4231 4232
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

4233
	if (i915_reset_backoff(&i915->gpu_error))
4234 4235
		return -EAGAIN;

4236 4237 4238 4239 4240 4241
	for_each_engine_masked(engine, i915, val, tmp) {
		engine->hangcheck.seqno = intel_engine_get_seqno(engine);
		engine->hangcheck.stalled = true;
	}

	i915_handle_error(i915, val, "Manually setting wedged to %llu", val);
4242

4243
	wait_on_bit(&i915->gpu_error.flags,
4244 4245 4246
		    I915_RESET_HANDOFF,
		    TASK_UNINTERRUPTIBLE);

4247
	return 0;
4248 4249
}

4250 4251
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4252
			"%llu\n");
4253

4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284
static int
fault_irq_set(struct drm_i915_private *i915,
	      unsigned long *irq,
	      unsigned long val)
{
	int err;

	err = mutex_lock_interruptible(&i915->drm.struct_mutex);
	if (err)
		return err;

	err = i915_gem_wait_for_idle(i915,
				     I915_WAIT_LOCKED |
				     I915_WAIT_INTERRUPTIBLE);
	if (err)
		goto err_unlock;

	*irq = val;
	mutex_unlock(&i915->drm.struct_mutex);

	/* Flush idle worker to disarm irq */
	while (flush_delayed_work(&i915->gt.idle_work))
		;

	return 0;

err_unlock:
	mutex_unlock(&i915->drm.struct_mutex);
	return err;
}

4285 4286 4287
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
4288
	struct drm_i915_private *dev_priv = data;
4289 4290 4291 4292 4293 4294 4295 4296

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
4297
	struct drm_i915_private *i915 = data;
4298

4299
	return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
4300 4301 4302 4303 4304 4305 4306 4307 4308
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4309
	struct drm_i915_private *dev_priv = data;
4310 4311 4312 4313 4314 4315 4316 4317 4318

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4319
	struct drm_i915_private *i915 = data;
4320

4321
	val &= INTEL_INFO(i915)->ring_mask;
4322 4323
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

4324
	return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
4325 4326 4327 4328 4329 4330
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4331 4332 4333 4334
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
4335
#define DROP_FREED 0x10
4336
#define DROP_SHRINK_ALL 0x20
4337 4338 4339 4340
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
4341 4342
		  DROP_FREED	| \
		  DROP_SHRINK_ALL)
4343 4344
static int
i915_drop_caches_get(void *data, u64 *val)
4345
{
4346
	*val = DROP_ALL;
4347

4348
	return 0;
4349 4350
}

4351 4352
static int
i915_drop_caches_set(void *data, u64 val)
4353
{
4354 4355
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4356
	int ret = 0;
4357

4358
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4359 4360 4361

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
4362 4363
	if (val & (DROP_ACTIVE | DROP_RETIRE)) {
		ret = mutex_lock_interruptible(&dev->struct_mutex);
4364
		if (ret)
4365
			return ret;
4366

4367 4368 4369 4370 4371 4372 4373 4374 4375 4376
		if (val & DROP_ACTIVE)
			ret = i915_gem_wait_for_idle(dev_priv,
						     I915_WAIT_INTERRUPTIBLE |
						     I915_WAIT_LOCKED);

		if (val & DROP_RETIRE)
			i915_gem_retire_requests(dev_priv);

		mutex_unlock(&dev->struct_mutex);
	}
4377

4378
	lockdep_set_current_reclaim_state(GFP_KERNEL);
4379 4380
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4381

4382 4383
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4384

4385 4386
	if (val & DROP_SHRINK_ALL)
		i915_gem_shrink_all(dev_priv);
4387
	lockdep_clear_current_reclaim_state();
4388

4389 4390
	if (val & DROP_FREED) {
		synchronize_rcu();
4391
		i915_gem_drain_freed_objects(dev_priv);
4392 4393
	}

4394
	return ret;
4395 4396
}

4397 4398 4399
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4400

4401 4402
static int
i915_max_freq_get(void *data, u64 *val)
4403
{
4404
	struct drm_i915_private *dev_priv = data;
4405

4406
	if (INTEL_GEN(dev_priv) < 6)
4407 4408
		return -ENODEV;

4409
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4410
	return 0;
4411 4412
}

4413 4414
static int
i915_max_freq_set(void *data, u64 val)
4415
{
4416
	struct drm_i915_private *dev_priv = data;
4417
	u32 hw_max, hw_min;
4418
	int ret;
4419

4420
	if (INTEL_GEN(dev_priv) < 6)
4421
		return -ENODEV;
4422

4423
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4424

4425
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4426 4427 4428
	if (ret)
		return ret;

4429 4430 4431
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4432
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4433

4434 4435
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4436

4437
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4438 4439
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4440 4441
	}

4442
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4443

4444 4445
	if (intel_set_rps(dev_priv, val))
		DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
J
Jeff McGee 已提交
4446

4447
	mutex_unlock(&dev_priv->rps.hw_lock);
4448

4449
	return 0;
4450 4451
}

4452 4453
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4454
			"%llu\n");
4455

4456 4457
static int
i915_min_freq_get(void *data, u64 *val)
4458
{
4459
	struct drm_i915_private *dev_priv = data;
4460

4461
	if (INTEL_GEN(dev_priv) < 6)
4462 4463
		return -ENODEV;

4464
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4465
	return 0;
4466 4467
}

4468 4469
static int
i915_min_freq_set(void *data, u64 val)
4470
{
4471
	struct drm_i915_private *dev_priv = data;
4472
	u32 hw_max, hw_min;
4473
	int ret;
4474

4475
	if (INTEL_GEN(dev_priv) < 6)
4476
		return -ENODEV;
4477

4478
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4479

4480
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4481 4482 4483
	if (ret)
		return ret;

4484 4485 4486
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4487
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4488

4489 4490
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4491

4492 4493
	if (val < hw_min ||
	    val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
4494 4495
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4496
	}
J
Jeff McGee 已提交
4497

4498
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
4499

4500 4501
	if (intel_set_rps(dev_priv, val))
		DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
J
Jeff McGee 已提交
4502

4503
	mutex_unlock(&dev_priv->rps.hw_lock);
4504

4505
	return 0;
4506 4507
}

4508 4509
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4510
			"%llu\n");
4511

4512 4513
static int
i915_cache_sharing_get(void *data, u64 *val)
4514
{
4515
	struct drm_i915_private *dev_priv = data;
4516 4517
	u32 snpcr;

4518
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4519 4520
		return -ENODEV;

4521
	intel_runtime_pm_get(dev_priv);
4522

4523
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4524 4525

	intel_runtime_pm_put(dev_priv);
4526

4527
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4528

4529
	return 0;
4530 4531
}

4532 4533
static int
i915_cache_sharing_set(void *data, u64 val)
4534
{
4535
	struct drm_i915_private *dev_priv = data;
4536 4537
	u32 snpcr;

4538
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4539 4540
		return -ENODEV;

4541
	if (val > 3)
4542 4543
		return -EINVAL;

4544
	intel_runtime_pm_get(dev_priv);
4545
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4546 4547 4548 4549 4550 4551 4552

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4553
	intel_runtime_pm_put(dev_priv);
4554
	return 0;
4555 4556
}

4557 4558 4559
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4560

4561
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4562
					  struct sseu_dev_info *sseu)
4563
{
4564
	int ss_max = 2;
4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

4580
		sseu->slice_mask = BIT(0);
4581
		sseu->subslice_mask |= BIT(ss);
4582 4583 4584 4585
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4586 4587 4588
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
4589 4590 4591
	}
}

4592
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4593
				    struct sseu_dev_info *sseu)
4594
{
4595
	int s_max = 3, ss_max = 4;
4596 4597 4598
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

4599
	/* BXT has a single slice and at most 3 subslices. */
4600
	if (IS_GEN9_LP(dev_priv)) {
4601 4602 4603 4604 4605 4606 4607 4608 4609 4610
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

4625
		sseu->slice_mask |= BIT(s);
4626

4627
		if (IS_GEN9_BC(dev_priv))
4628 4629
			sseu->subslice_mask =
				INTEL_INFO(dev_priv)->sseu.subslice_mask;
4630

4631 4632 4633
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

4634
			if (IS_GEN9_LP(dev_priv)) {
4635 4636 4637
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
4638

4639 4640
				sseu->subslice_mask |= BIT(ss);
			}
4641

4642 4643
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
4644 4645 4646 4647
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
4648 4649 4650 4651
		}
	}
}

4652
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4653
					 struct sseu_dev_info *sseu)
4654 4655
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4656
	int s;
4657

4658
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4659

4660
	if (sseu->slice_mask) {
4661
		sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
4662 4663
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
4664 4665
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
4666 4667

		/* subtract fused off EU(s) from enabled slice(s) */
4668
		for (s = 0; s < fls(sseu->slice_mask); s++) {
4669 4670
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
4671

4672
			sseu->eu_total -= hweight8(subslice_7eu);
4673 4674 4675 4676
		}
	}
}

4677 4678 4679 4680 4681 4682
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";

4683 4684
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
4685
	seq_printf(m, "  %s Slice Total: %u\n", type,
4686
		   hweight8(sseu->slice_mask));
4687
	seq_printf(m, "  %s Subslice Total: %u\n", type,
4688
		   sseu_subslice_total(sseu));
4689 4690
	seq_printf(m, "  %s Subslice Mask: %04x\n", type,
		   sseu->subslice_mask);
4691
	seq_printf(m, "  %s Subslice Per Slice: %u\n", type,
4692
		   hweight8(sseu->subslice_mask));
4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4713 4714
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4715
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
4716
	struct sseu_dev_info sseu;
4717

4718
	if (INTEL_GEN(dev_priv) < 8)
4719 4720 4721
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
4722
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
4723

4724
	seq_puts(m, "SSEU Device Status\n");
4725
	memset(&sseu, 0, sizeof(sseu));
4726 4727 4728

	intel_runtime_pm_get(dev_priv);

4729
	if (IS_CHERRYVIEW(dev_priv)) {
4730
		cherryview_sseu_device_status(dev_priv, &sseu);
4731
	} else if (IS_BROADWELL(dev_priv)) {
4732
		broadwell_sseu_device_status(dev_priv, &sseu);
4733
	} else if (INTEL_GEN(dev_priv) >= 9) {
4734
		gen9_sseu_device_status(dev_priv, &sseu);
4735
	}
4736 4737 4738

	intel_runtime_pm_put(dev_priv);

4739
	i915_print_sseu_info(m, false, &sseu);
4740

4741 4742 4743
	return 0;
}

4744 4745
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4746
	struct drm_i915_private *dev_priv = inode->i_private;
4747

4748
	if (INTEL_GEN(dev_priv) < 6)
4749 4750
		return 0;

4751
	intel_runtime_pm_get(dev_priv);
4752
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4753 4754 4755 4756

	return 0;
}

4757
static int i915_forcewake_release(struct inode *inode, struct file *file)
4758
{
4759
	struct drm_i915_private *dev_priv = inode->i_private;
4760

4761
	if (INTEL_GEN(dev_priv) < 6)
4762 4763
		return 0;

4764
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4765
	intel_runtime_pm_put(dev_priv);
4766 4767 4768 4769 4770 4771 4772 4773 4774 4775

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4851
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4852
	{"i915_capabilities", i915_capabilities, 0},
4853
	{"i915_gem_objects", i915_gem_object_info, 0},
4854
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4855
	{"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
4856
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4857
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
4858 4859
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
4860
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4861
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4862
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4863
	{"i915_guc_info", i915_guc_info, 0},
4864
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4865
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4866
	{"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4867
	{"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4868
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4869
	{"i915_frequency_info", i915_frequency_info, 0},
4870
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4871
	{"i915_reset_info", i915_reset_info, 0},
4872
	{"i915_drpc_info", i915_drpc_info, 0},
4873
	{"i915_emon_status", i915_emon_status, 0},
4874
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4875
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4876
	{"i915_fbc_status", i915_fbc_status, 0},
4877
	{"i915_ips_status", i915_ips_status, 0},
4878
	{"i915_sr_status", i915_sr_status, 0},
4879
	{"i915_opregion", i915_opregion, 0},
4880
	{"i915_vbt", i915_vbt, 0},
4881
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4882
	{"i915_context_status", i915_context_status, 0},
4883
	{"i915_dump_lrc", i915_dump_lrc, 0},
4884
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4885
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
4886
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
4887
	{"i915_llc", i915_llc, 0},
4888
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4889
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
4890
	{"i915_energy_uJ", i915_energy_uJ, 0},
4891
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4892
	{"i915_power_domain_info", i915_power_domain_info, 0},
4893
	{"i915_dmc_info", i915_dmc_info, 0},
4894
	{"i915_display_info", i915_display_info, 0},
4895
	{"i915_engine_info", i915_engine_info, 0},
B
Ben Widawsky 已提交
4896
	{"i915_semaphore_status", i915_semaphore_status, 0},
4897
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4898
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4899
	{"i915_wa_registers", i915_wa_registers, 0},
4900
	{"i915_ddb_info", i915_ddb_info, 0},
4901
	{"i915_sseu_status", i915_sseu_status, 0},
4902
	{"i915_drrs_status", i915_drrs_status, 0},
4903
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4904
};
4905
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4906

4907
static const struct i915_debugfs_files {
4908 4909 4910 4911 4912 4913 4914
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
4915 4916
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4917
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4918
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4919
	{"i915_error_state", &i915_error_state_fops},
4920
	{"i915_gpu_info", &i915_gpu_info_fops},
4921
#endif
4922
	{"i915_next_seqno", &i915_next_seqno_fops},
4923
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
4924 4925 4926
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4927
	{"i915_fbc_false_color", &i915_fbc_false_color_fops},
4928 4929
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4930
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
L
Lyude 已提交
4931 4932
	{"i915_guc_log_control", &i915_guc_log_control_fops},
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops}
4933 4934
};

4935
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4936
{
4937
	struct drm_minor *minor = dev_priv->drm.primary;
4938
	struct dentry *ent;
4939
	int ret, i;
4940

4941 4942 4943 4944 4945
	ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
				  minor->debugfs_root, to_i915(minor->dev),
				  &i915_forcewake_fops);
	if (!ent)
		return -ENOMEM;
4946

4947 4948 4949
	ret = intel_pipe_crc_create(minor);
	if (ret)
		return ret;
4950

4951
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4952 4953 4954 4955
		ent = debugfs_create_file(i915_debugfs_files[i].name,
					  S_IRUGO | S_IWUSR,
					  minor->debugfs_root,
					  to_i915(minor->dev),
4956
					  i915_debugfs_files[i].fops);
4957 4958
		if (!ent)
			return -ENOMEM;
4959
	}
4960

4961 4962
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4963 4964 4965
					minor->debugfs_root, minor);
}

4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

4999 5000 5001
	if (connector->status != connector_status_connected)
		return -ENODEV;

5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
5022
	}
5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}

static int i915_panel_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_panel_show, inode->i_private);
}

static const struct file_operations i915_panel_fops = {
	.owner = THIS_MODULE,
	.open = i915_panel_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5093 5094 5095 5096 5097 5098
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
5099 5100 5101

	return 0;
}