i915_debugfs.c 129.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/sched/mm.h>
30 31
#include <linux/sort.h>

32 33
#include <drm/drm_debugfs.h>
#include <drm/drm_fourcc.h>
34

35
#include "display/intel_display_types.h"
36
#include "display/intel_dp.h"
37 38
#include "display/intel_fbc.h"
#include "display/intel_hdcp.h"
39
#include "display/intel_hdmi.h"
40
#include "display/intel_psr.h"
41

42
#include "gem/i915_gem_context.h"
43
#include "gt/intel_gt_pm.h"
44
#include "gt/intel_reset.h"
45
#include "gt/uc/intel_guc_submission.h"
46

47
#include "i915_debugfs.h"
48
#include "i915_irq.h"
49
#include "i915_trace.h"
50
#include "intel_csr.h"
51
#include "intel_pm.h"
52
#include "intel_sideband.h"
53

54 55 56 57 58
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

59 60
static int i915_capabilities(struct seq_file *m, void *data)
{
61 62
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
63
	struct drm_printer p = drm_seq_file_printer(m);
64

65
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
66
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
67
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
68

69
	intel_device_info_dump_flags(info, &p);
70
	intel_device_info_dump_runtime(RUNTIME_INFO(dev_priv), &p);
71
	intel_driver_caps_print(&dev_priv->caps, &p);
72

73
	kernel_param_lock(THIS_MODULE);
74
	i915_params_dump(&i915_modparams, &p);
75 76
	kernel_param_unlock(THIS_MODULE);

77 78
	return 0;
}
79

80
static char get_pin_flag(struct drm_i915_gem_object *obj)
81
{
82
	return obj->pin_global ? 'p' : ' ';
83 84
}

85
static char get_tiling_flag(struct drm_i915_gem_object *obj)
86
{
87
	switch (i915_gem_object_get_tiling(obj)) {
88
	default:
89 90 91
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
92
	}
93 94
}

95
static char get_global_flag(struct drm_i915_gem_object *obj)
96
{
97
	return obj->userfault_count ? 'g' : ' ';
98 99
}

100
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
101
{
C
Chris Wilson 已提交
102
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
103 104
}

105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
static const char *
stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
{
	size_t x = 0;

	switch (page_sizes) {
	case 0:
		return "";
	case I915_GTT_PAGE_SIZE_4K:
		return "4K";
	case I915_GTT_PAGE_SIZE_64K:
		return "64K";
	case I915_GTT_PAGE_SIZE_2M:
		return "2M";
	default:
		if (!buf)
			return "M";

		if (page_sizes & I915_GTT_PAGE_SIZE_2M)
			x += snprintf(buf + x, len - x, "2M, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_64K)
			x += snprintf(buf + x, len - x, "64K, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_4K)
			x += snprintf(buf + x, len - x, "4K, ");
		buf[x-2] = '\0';

		return buf;
	}
}

135 136 137
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
138
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
139
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
140
	struct i915_vma *vma;
141
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
142 143
	int pin_count = 0;

144
	seq_printf(m, "%pK: %c%c%c%c %8zdKiB %02x %02x %s%s%s",
145 146 147
		   &obj->base,
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
148
		   get_global_flag(obj),
149
		   get_pin_mapped_flag(obj),
150
		   obj->base.size / 1024,
151 152
		   obj->read_domains,
		   obj->write_domain,
153
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
154 155
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
156 157
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
158 159

	spin_lock(&obj->vma.lock);
160
	list_for_each_entry(vma, &obj->vma.list, obj_link) {
161 162 163
		if (!drm_mm_node_allocated(&vma->node))
			continue;

164 165 166 167 168
		spin_unlock(&obj->vma.lock);

		if (i915_vma_is_pinned(vma))
			pin_count++;

169
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
170
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
171 172
			   vma->node.start, vma->node.size,
			   stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
173 174 175 176 177 178 179 180
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
181 182
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
183 184 185 186
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
187 188 189 190 191 192 193 194
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
195 196
				break;

197 198 199 200 201 202 203 204 205 206 207 208
			case I915_GGTT_VIEW_REMAPPED:
				seq_printf(m, ", remapped [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
					   vma->ggtt_view.remapped.plane[0].width,
					   vma->ggtt_view.remapped.plane[0].height,
					   vma->ggtt_view.remapped.plane[0].stride,
					   vma->ggtt_view.remapped.plane[0].offset,
					   vma->ggtt_view.remapped.plane[1].width,
					   vma->ggtt_view.remapped.plane[1].height,
					   vma->ggtt_view.remapped.plane[1].stride,
					   vma->ggtt_view.remapped.plane[1].offset);
				break;

209 210 211 212 213
			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
214 215 216
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
217
				   i915_active_request_isset(&vma->last_fence) ? "*" : "");
218
		seq_puts(m, ")");
219 220

		spin_lock(&obj->vma.lock);
B
Ben Widawsky 已提交
221
	}
222 223 224
	spin_unlock(&obj->vma.lock);

	seq_printf(m, " (pinned x %d)", pin_count);
225
	if (obj->stolen)
226
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
227 228
	if (obj->pin_global)
		seq_printf(m, " (global)");
229

230
	engine = i915_gem_object_last_write_engine(obj);
231 232 233
	if (engine)
		seq_printf(m, " (%s)", engine->name);

234 235 236
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
237 238
}

239
struct file_stats {
240
	struct i915_address_space *vm;
241 242 243 244
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
245
	u64 closed;
246 247 248 249 250 251
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
252
	struct i915_vma *vma;
253

254 255
	lockdep_assert_held(&obj->base.dev->struct_mutex);

256 257
	stats->count++;
	stats->total += obj->base.size;
258
	if (!atomic_read(&obj->bind_count))
259
		stats->unbound += obj->base.size;
260 261 262
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

263
	list_for_each_entry(vma, &obj->vma.list, obj_link) {
264 265
		if (!drm_mm_node_allocated(&vma->node))
			continue;
266

267
		if (i915_vma_is_ggtt(vma)) {
268 269
			stats->global += vma->node.size;
		} else {
270
			if (vma->vm != stats->vm)
271 272
				continue;
		}
273

274
		if (i915_vma_is_active(vma))
275 276 277
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
278 279 280

		if (i915_vma_is_closed(vma))
			stats->closed += vma->node.size;
281 282 283 284 285
	}

	return 0;
}

286 287
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
288
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound, %llu closed)\n", \
289 290 291 292 293 294 295
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
296 297
			   stats.unbound, \
			   stats.closed); \
298
} while (0)
299

300 301
static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *i915)
302
{
303 304
	struct file_stats kstats = {};
	struct i915_gem_context *ctx;
305

306
	list_for_each_entry(ctx, &i915->contexts.list, link) {
307
		struct i915_gem_engines_iter it;
308
		struct intel_context *ce;
309

310 311
		for_each_gem_engine(ce,
				    i915_gem_context_lock_engines(ctx), it) {
312 313 314 315 316
			if (ce->state)
				per_file_stats(0, ce->state->obj, &kstats);
			if (ce->ring)
				per_file_stats(0, ce->ring->vma->obj, &kstats);
		}
317
		i915_gem_context_unlock_engines(ctx);
318

319
		if (!IS_ERR_OR_NULL(ctx->file_priv)) {
320
			struct file_stats stats = { .vm = ctx->vm, };
321 322 323
			struct drm_file *file = ctx->file_priv->file;
			struct task_struct *task;
			char name[80];
324

325 326 327
			spin_lock(&file->table_lock);
			idr_for_each(&file->object_idr, per_file_stats, &stats);
			spin_unlock(&file->table_lock);
328

329 330
			rcu_read_lock();
			task = pid_task(ctx->pid ?: file->pid, PIDTYPE_PID);
331 332
			snprintf(name, sizeof(name), "%s",
				 task ? task->comm : "<unknown>");
333
			rcu_read_unlock();
334

335 336
			print_file_stats(m, name, stats);
		}
337 338
	}

339
	print_file_stats(m, "[k]contexts", kstats);
340 341
}

342
static int i915_gem_object_info(struct seq_file *m, void *data)
343
{
344
	struct drm_i915_private *i915 = node_to_i915(m->private);
345 346
	int ret;

347
	seq_printf(m, "%u shrinkable [%u free] objects, %llu bytes\n",
348
		   i915->mm.shrink_count,
349
		   atomic_read(&i915->mm.free_count),
350
		   i915->mm.shrink_memory);
351

352
	seq_putc(m, '\n');
353

354
	ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
355 356 357
	if (ret)
		return ret;

358 359
	print_context_stats(m, i915);
	mutex_unlock(&i915->drm.struct_mutex);
360 361 362 363

	return 0;
}

364 365 366 367 368 369 370
static void gen8_display_interrupt_info(struct seq_file *m)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	int pipe;

	for_each_pipe(dev_priv, pipe) {
		enum intel_display_power_domain power_domain;
371
		intel_wakeref_t wakeref;
372 373

		power_domain = POWER_DOMAIN_PIPE(pipe);
374 375 376
		wakeref = intel_display_power_get_if_enabled(dev_priv,
							     power_domain);
		if (!wakeref) {
377 378 379 380 381 382 383 384 385 386 387 388 389 390
			seq_printf(m, "Pipe %c power disabled\n",
				   pipe_name(pipe));
			continue;
		}
		seq_printf(m, "Pipe %c IMR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
		seq_printf(m, "Pipe %c IIR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
		seq_printf(m, "Pipe %c IER:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IER(pipe)));

391
		intel_display_power_put(dev_priv, power_domain, wakeref);
392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415
	}

	seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IMR));
	seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IIR));
	seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IER));

	seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IMR));
	seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IIR));
	seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IER));

	seq_printf(m, "PCU interrupt mask:\t%08x\n",
		   I915_READ(GEN8_PCU_IMR));
	seq_printf(m, "PCU interrupt identity:\t%08x\n",
		   I915_READ(GEN8_PCU_IIR));
	seq_printf(m, "PCU interrupt enable:\t%08x\n",
		   I915_READ(GEN8_PCU_IER));
}

416 417
static int i915_interrupt_info(struct seq_file *m, void *data)
{
418
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
419
	struct intel_engine_cs *engine;
420
	intel_wakeref_t wakeref;
421
	int i, pipe;
422

423
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
424

425
	if (IS_CHERRYVIEW(dev_priv)) {
426 427
		intel_wakeref_t pref;

428 429 430 431 432 433 434 435 436 437 438
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
439 440 441 442
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
443 444 445
			pref = intel_display_power_get_if_enabled(dev_priv,
								  power_domain);
			if (!pref) {
446 447 448 449 450
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

451 452 453 454
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

455
			intel_display_power_put(dev_priv, power_domain, pref);
456 457
		}

458
		pref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
459 460 461 462 463 464
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
465
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, pref);
466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502
	} else if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "Master Interrupt Control:  %08x\n",
			   I915_READ(GEN11_GFX_MSTR_IRQ));

		seq_printf(m, "Render/Copy Intr Enable:   %08x\n",
			   I915_READ(GEN11_RENDER_COPY_INTR_ENABLE));
		seq_printf(m, "VCS/VECS Intr Enable:      %08x\n",
			   I915_READ(GEN11_VCS_VECS_INTR_ENABLE));
		seq_printf(m, "GUC/SG Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_ENABLE));
		seq_printf(m, "GPM/WGBOXPERF Intr Enable: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE));
		seq_printf(m, "Crypto Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE));
		seq_printf(m, "GUnit/CSME Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE));

		seq_printf(m, "Display Interrupt Control:\t%08x\n",
			   I915_READ(GEN11_DISPLAY_INT_CTL));

		gen8_display_interrupt_info(m);
503
	} else if (INTEL_GEN(dev_priv) >= 8) {
504 505 506 507 508 509 510 511 512 513 514 515
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

516
		gen8_display_interrupt_info(m);
517
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
518 519 520 521 522 523 524 525
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
526 527
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;
528
			intel_wakeref_t pref;
529 530

			power_domain = POWER_DOMAIN_PIPE(pipe);
531 532 533
			pref = intel_display_power_get_if_enabled(dev_priv,
								  power_domain);
			if (!pref) {
534 535 536 537 538
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
539 540 541
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
542
			intel_display_power_put(dev_priv, power_domain, pref);
543
		}
J
Jesse Barnes 已提交
544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

569
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
570
		seq_printf(m, "Interrupt enable:    %08x\n",
571
			   I915_READ(GEN2_IER));
572
		seq_printf(m, "Interrupt identity:  %08x\n",
573
			   I915_READ(GEN2_IIR));
574
		seq_printf(m, "Interrupt mask:      %08x\n",
575
			   I915_READ(GEN2_IMR));
576
		for_each_pipe(dev_priv, pipe)
577 578 579
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621

	if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "RCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_RCS0_RSVD_INTR_MASK));
		seq_printf(m, "BCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_BCS_RSVD_INTR_MASK));
		seq_printf(m, "VCS0/VCS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS0_VCS1_INTR_MASK));
		seq_printf(m, "VCS2/VCS3 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS2_VCS3_INTR_MASK));
		seq_printf(m, "VECS0/VECS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VECS0_VECS1_INTR_MASK));
		seq_printf(m, "GUC/SG Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_MASK));
		seq_printf(m, "GPM/WGBOXPERF Intr Mask: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK));
		seq_printf(m, "Crypto Intr Mask:\t %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_MASK));
		seq_printf(m, "Gunit/CSME Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_MASK));

	} else if (INTEL_GEN(dev_priv) >= 6) {
622
		for_each_uabi_engine(engine, dev_priv) {
623 624
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
625
				   engine->name, ENGINE_READ(engine, RING_IMR));
626 627
		}
	}
628

629
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
630

631 632 633
	return 0;
}

634 635
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
636 637
	struct drm_i915_private *i915 = node_to_i915(m->private);
	unsigned int i;
638

639
	seq_printf(m, "Total fences = %d\n", i915->ggtt.num_fences);
640

641 642 643
	rcu_read_lock();
	for (i = 0; i < i915->ggtt.num_fences; i++) {
		struct i915_vma *vma = i915->ggtt.fence_regs[i].vma;
644

C
Chris Wilson 已提交
645
		seq_printf(m, "Fence %d, pin count = %d, object = ",
646
			   i, i915->ggtt.fence_regs[i].pin_count);
647
		if (!vma)
648
			seq_puts(m, "unused");
649
		else
650
			describe_obj(m, vma->obj);
651
		seq_putc(m, '\n');
652
	}
653
	rcu_read_unlock();
654 655 656 657

	return 0;
}

658
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
659 660
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
661
{
C
Chris Wilson 已提交
662
	struct i915_gpu_state *error;
663
	ssize_t ret;
C
Chris Wilson 已提交
664
	void *buf;
665

C
Chris Wilson 已提交
666
	error = file->private_data;
667 668
	if (!error)
		return 0;
669

C
Chris Wilson 已提交
670 671 672 673
	/* Bounce buffer required because of kernfs __user API convenience. */
	buf = kmalloc(count, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;
674

C
Chris Wilson 已提交
675 676
	ret = i915_gpu_state_copy_to_buffer(error, buf, *pos, count);
	if (ret <= 0)
677
		goto out;
678

C
Chris Wilson 已提交
679 680 681 682
	if (!copy_to_user(ubuf, buf, ret))
		*pos += ret;
	else
		ret = -EFAULT;
683

684
out:
C
Chris Wilson 已提交
685
	kfree(buf);
686 687
	return ret;
}
688

689 690 691
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
692
	return 0;
693 694
}

695
static int i915_gpu_info_open(struct inode *inode, struct file *file)
696
{
697
	struct drm_i915_private *i915 = inode->i_private;
698
	struct i915_gpu_state *gpu;
699
	intel_wakeref_t wakeref;
700

701
	gpu = NULL;
702
	with_intel_runtime_pm(&i915->runtime_pm, wakeref)
703
		gpu = i915_capture_gpu_state(i915);
704 705
	if (IS_ERR(gpu))
		return PTR_ERR(gpu);
706

707
	file->private_data = gpu;
708 709 710
	return 0;
}

711 712 713 714 715 716 717 718 719 720 721 722 723
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
724
{
725
	struct i915_gpu_state *error = filp->private_data;
726

727 728
	if (!error)
		return 0;
729

730 731
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
732

733 734
	return cnt;
}
735

736 737
static int i915_error_state_open(struct inode *inode, struct file *file)
{
738 739 740 741 742 743 744
	struct i915_gpu_state *error;

	error = i915_first_error_state(inode->i_private);
	if (IS_ERR(error))
		return PTR_ERR(error);

	file->private_data  = error;
745
	return 0;
746 747 748 749 750
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
751
	.read = gpu_state_read,
752 753
	.write = i915_error_state_write,
	.llseek = default_llseek,
754
	.release = gpu_state_release,
755
};
756 757
#endif

758
static int i915_frequency_info(struct seq_file *m, void *unused)
759
{
760
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
761
	struct intel_uncore *uncore = &dev_priv->uncore;
762
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
763
	intel_wakeref_t wakeref;
764 765
	int ret = 0;

766
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
767

768
	if (IS_GEN(dev_priv, 5)) {
769 770
		u16 rgvswctl = intel_uncore_read16(uncore, MEMSWCTL);
		u16 rgvstat = intel_uncore_read16(uncore, MEMSTAT_ILK);
771 772 773 774 775 776 777

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
778
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
779
		u32 rpmodectl, freq_sts;
780

781 782 783 784 785 786 787 788 789
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));

790
		vlv_punit_get(dev_priv);
791
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
792 793
		vlv_punit_put(dev_priv);

794 795 796 797 798 799 800
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
801
			   intel_gpu_freq(dev_priv, rps->cur_freq));
802 803

		seq_printf(m, "max GPU freq: %d MHz\n",
804
			   intel_gpu_freq(dev_priv, rps->max_freq));
805 806

		seq_printf(m, "min GPU freq: %d MHz\n",
807
			   intel_gpu_freq(dev_priv, rps->min_freq));
808 809

		seq_printf(m, "idle GPU freq: %d MHz\n",
810
			   intel_gpu_freq(dev_priv, rps->idle_freq));
811 812 813

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
814
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
815
	} else if (INTEL_GEN(dev_priv) >= 6) {
816 817 818
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
819
		u32 rpmodectl, rpinclimit, rpdeclimit;
820
		u32 rpstat, cagf, reqf;
821 822
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
823
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
824 825
		int max_freq;

826
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
827
		if (IS_GEN9_LP(dev_priv)) {
828 829 830 831 832 833 834
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

835
		/* RPSTAT1 is in the GT power well */
836
		intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
837

838
		reqf = I915_READ(GEN6_RPNSWREQ);
839
		if (INTEL_GEN(dev_priv) >= 9)
840 841 842
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
843
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
844 845 846 847
				reqf >>= 24;
			else
				reqf >>= 25;
		}
848
		reqf = intel_gpu_freq(dev_priv, reqf);
849

850 851 852 853
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

854
		rpstat = I915_READ(GEN6_RPSTAT1);
855 856 857 858 859 860
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
T
Tvrtko Ursulin 已提交
861 862
		cagf = intel_gpu_freq(dev_priv,
				      intel_get_cagf(dev_priv, rpstat));
863

864
		intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
865

866 867 868 869 870 871 872 873 874 875
		if (INTEL_GEN(dev_priv) >= 11) {
			pm_ier = I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE);
			pm_imr = I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK);
			/*
			 * The equivalent to the PM ISR & IIR cannot be read
			 * without affecting the current state of the system
			 */
			pm_isr = 0;
			pm_iir = 0;
		} else if (INTEL_GEN(dev_priv) >= 8) {
876 877 878 879
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
880 881 882 883 884
		} else {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
885
		}
886 887
		pm_mask = I915_READ(GEN6_PMINTRMSK);

888 889 890 891 892 893 894
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));
895 896 897 898 899 900

		seq_printf(m, "PM IER=0x%08x IMR=0x%08x, MASK=0x%08x\n",
			   pm_ier, pm_imr, pm_mask);
		if (INTEL_GEN(dev_priv) <= 10)
			seq_printf(m, "PM ISR=0x%08x IIR=0x%08x\n",
				   pm_isr, pm_iir);
901
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
902
			   rps->pm_intrmsk_mbz);
903 904
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
905
			   (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
906 907 908 909
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
910 911 912 913
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
914
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
915
		seq_printf(m, "CAGF: %dMHz\n", cagf);
916 917 918 919 920 921
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
C
Chris Wilson 已提交
922 923
		seq_printf(m, "Up threshold: %d%%\n",
			   rps->power.up_threshold);
924

925 926 927 928 929 930
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
C
Chris Wilson 已提交
931 932
		seq_printf(m, "Down threshold: %d%%\n",
			   rps->power.down_threshold);
933

934
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
935
			    rp_state_cap >> 16) & 0xff;
936
		max_freq *= (IS_GEN9_BC(dev_priv) ||
937
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
938
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
939
			   intel_gpu_freq(dev_priv, max_freq));
940 941

		max_freq = (rp_state_cap & 0xff00) >> 8;
942
		max_freq *= (IS_GEN9_BC(dev_priv) ||
943
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
944
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
945
			   intel_gpu_freq(dev_priv, max_freq));
946

947
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
948
			    rp_state_cap >> 0) & 0xff;
949
		max_freq *= (IS_GEN9_BC(dev_priv) ||
950
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
951
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
952
			   intel_gpu_freq(dev_priv, max_freq));
953
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
954
			   intel_gpu_freq(dev_priv, rps->max_freq));
955

956
		seq_printf(m, "Current freq: %d MHz\n",
957
			   intel_gpu_freq(dev_priv, rps->cur_freq));
958
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
959
		seq_printf(m, "Idle freq: %d MHz\n",
960
			   intel_gpu_freq(dev_priv, rps->idle_freq));
961
		seq_printf(m, "Min freq: %d MHz\n",
962
			   intel_gpu_freq(dev_priv, rps->min_freq));
963
		seq_printf(m, "Boost freq: %d MHz\n",
964
			   intel_gpu_freq(dev_priv, rps->boost_freq));
965
		seq_printf(m, "Max freq: %d MHz\n",
966
			   intel_gpu_freq(dev_priv, rps->max_freq));
967 968
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
969
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
970
	} else {
971
		seq_puts(m, "no P-state info available\n");
972
	}
973

974
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
975 976 977
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

978
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
979
	return ret;
980 981
}

982 983 984 985
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
986 987 988
	int slice;
	int subslice;

989 990 991 992 993 994 995 996 997 998 999 1000
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1001
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1002 1003 1004
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

1005
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1006 1007
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1008 1009
}

1010 1011
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1012 1013
	struct drm_i915_private *i915 = node_to_i915(m->private);
	struct intel_gt *gt = &i915->gt;
1014
	struct intel_engine_cs *engine;
1015
	intel_wakeref_t wakeref;
1016
	enum intel_engine_id id;
1017

1018 1019
	seq_printf(m, "Reset flags: %lx\n", gt->reset.flags);
	if (test_bit(I915_WEDGED, &gt->reset.flags))
1020
		seq_puts(m, "\tWedged\n");
1021
	if (test_bit(I915_RESET_BACKOFF, &gt->reset.flags))
1022
		seq_puts(m, "\tDevice (global) reset in progress\n");
1023

1024
	if (!i915_modparams.enable_hangcheck) {
1025
		seq_puts(m, "Hangcheck disabled\n");
1026 1027 1028
		return 0;
	}

1029
	if (timer_pending(&gt->hangcheck.work.timer))
1030
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1031
			   jiffies_to_msecs(gt->hangcheck.work.timer.expires -
1032
					    jiffies));
1033
	else if (delayed_work_pending(&gt->hangcheck.work))
1034 1035 1036
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1037

1038
	seq_printf(m, "GT active? %s\n", yesno(gt->awake));
1039

1040 1041
	with_intel_runtime_pm(&i915->runtime_pm, wakeref) {
		for_each_engine(engine, i915, id) {
1042
			struct intel_instdone instdone;
1043

1044 1045 1046 1047
			seq_printf(m, "%s: %d ms ago\n",
				   engine->name,
				   jiffies_to_msecs(jiffies -
						    engine->hangcheck.action_timestamp));
1048

1049 1050 1051 1052 1053
			seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
				   (long long)engine->hangcheck.acthd,
				   intel_engine_get_active_head(engine));

			intel_engine_get_instdone(engine, &instdone);
1054

1055
			seq_puts(m, "\tinstdone read =\n");
1056
			i915_instdone_info(i915, m, &instdone);
1057

1058
			seq_puts(m, "\tinstdone accu =\n");
1059
			i915_instdone_info(i915, m,
1060
					   &engine->hangcheck.instdone);
1061
		}
1062 1063 1064 1065 1066
	}

	return 0;
}

1067
static int ironlake_drpc_info(struct seq_file *m)
1068
{
1069 1070
	struct drm_i915_private *i915 = node_to_i915(m->private);
	struct intel_uncore *uncore = &i915->uncore;
1071 1072 1073
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

1074 1075 1076
	rgvmodectl = intel_uncore_read(uncore, MEMMODECTL);
	rstdbyctl = intel_uncore_read(uncore, RSTDBYCTL);
	crstandvid = intel_uncore_read16(uncore, CRSTANDVID);
1077

1078
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1079 1080 1081 1082
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1083
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1084
	seq_printf(m, "SW control enabled: %s\n",
1085
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1086
	seq_printf(m, "Gated voltage change: %s\n",
1087
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1088 1089
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1090
	seq_printf(m, "Max P-state: P%d\n",
1091
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1092 1093 1094 1095
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1096
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1097
	seq_puts(m, "Current RS state: ");
1098 1099
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1100
		seq_puts(m, "on\n");
1101 1102
		break;
	case RSX_STATUS_RC1:
1103
		seq_puts(m, "RC1\n");
1104 1105
		break;
	case RSX_STATUS_RC1E:
1106
		seq_puts(m, "RC1E\n");
1107 1108
		break;
	case RSX_STATUS_RS1:
1109
		seq_puts(m, "RS1\n");
1110 1111
		break;
	case RSX_STATUS_RS2:
1112
		seq_puts(m, "RS2 (RC6)\n");
1113 1114
		break;
	case RSX_STATUS_RS3:
1115
		seq_puts(m, "RC3 (RC6+)\n");
1116 1117
		break;
	default:
1118
		seq_puts(m, "unknown\n");
1119 1120
		break;
	}
1121 1122 1123 1124

	return 0;
}

1125
static int i915_forcewake_domains(struct seq_file *m, void *data)
1126
{
1127
	struct drm_i915_private *i915 = node_to_i915(m->private);
1128
	struct intel_uncore *uncore = &i915->uncore;
1129
	struct intel_uncore_forcewake_domain *fw_domain;
C
Chris Wilson 已提交
1130
	unsigned int tmp;
1131

1132
	seq_printf(m, "user.bypass_count = %u\n",
1133
		   uncore->user_forcewake.count);
1134

1135
	for_each_fw_domain(fw_domain, uncore, tmp)
1136
		seq_printf(m, "%s.wake_count = %u\n",
1137
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1138
			   READ_ONCE(fw_domain->wake_count));
1139

1140 1141 1142
	return 0;
}

1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);

	seq_printf(m, "%s %u (%llu us)\n",
		   title, I915_READ(reg),
		   intel_rc6_residency_us(dev_priv, reg));
}

1154 1155
static int vlv_drpc_info(struct seq_file *m)
{
1156
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1157
	u32 rcctl1, pw_status;
1158

1159
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1160 1161 1162 1163 1164 1165
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1166
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1167
	seq_printf(m, "Media Power Well: %s\n",
1168
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1169

1170 1171
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1172

1173
	return i915_forcewake_domains(m, NULL);
1174 1175
}

1176 1177
static int gen6_drpc_info(struct seq_file *m)
{
1178
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1179
	u32 gt_core_status, rcctl1, rc6vids = 0;
1180
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1181

1182
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1183
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1184 1185

	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1186
	if (INTEL_GEN(dev_priv) >= 9) {
1187 1188 1189
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1190

1191
	if (INTEL_GEN(dev_priv) <= 7)
1192
		sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS,
1193
				       &rc6vids, NULL);
1194

1195
	seq_printf(m, "RC1e Enabled: %s\n",
1196 1197 1198
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1199
	if (INTEL_GEN(dev_priv) >= 9) {
1200 1201 1202 1203 1204
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1205 1206 1207 1208
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1209
	seq_puts(m, "Current RC state: ");
1210 1211 1212
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1213
			seq_puts(m, "Core Power Down\n");
1214
		else
1215
			seq_puts(m, "on\n");
1216 1217
		break;
	case GEN6_RC3:
1218
		seq_puts(m, "RC3\n");
1219 1220
		break;
	case GEN6_RC6:
1221
		seq_puts(m, "RC6\n");
1222 1223
		break;
	case GEN6_RC7:
1224
		seq_puts(m, "RC7\n");
1225 1226
		break;
	default:
1227
		seq_puts(m, "Unknown\n");
1228 1229 1230 1231 1232
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1233
	if (INTEL_GEN(dev_priv) >= 9) {
1234 1235 1236 1237 1238 1239 1240
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1241 1242

	/* Not exactly sure what this is */
1243 1244 1245 1246 1247
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1248

1249 1250 1251 1252 1253 1254 1255 1256 1257
	if (INTEL_GEN(dev_priv) <= 7) {
		seq_printf(m, "RC6   voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
		seq_printf(m, "RC6+  voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
		seq_printf(m, "RC6++ voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
	}

1258
	return i915_forcewake_domains(m, NULL);
1259 1260 1261 1262
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1263
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1264
	intel_wakeref_t wakeref;
1265
	int err = -ENODEV;
1266

1267
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
1268 1269 1270 1271 1272 1273 1274
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			err = vlv_drpc_info(m);
		else if (INTEL_GEN(dev_priv) >= 6)
			err = gen6_drpc_info(m);
		else
			err = ironlake_drpc_info(m);
	}
1275 1276

	return err;
1277 1278
}

1279 1280
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1281
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1282 1283 1284 1285 1286 1287 1288 1289 1290 1291

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1292 1293
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1294
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1295
	struct intel_fbc *fbc = &dev_priv->fbc;
1296
	intel_wakeref_t wakeref;
1297

1298 1299
	if (!HAS_FBC(dev_priv))
		return -ENODEV;
1300

1301
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1302
	mutex_lock(&fbc->lock);
1303

1304
	if (intel_fbc_is_active(dev_priv))
1305
		seq_puts(m, "FBC enabled\n");
1306
	else
1307 1308
		seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);

1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
	if (intel_fbc_is_active(dev_priv)) {
		u32 mask;

		if (INTEL_GEN(dev_priv) >= 8)
			mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 7)
			mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 5)
			mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
		else if (IS_G4X(dev_priv))
			mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
		else
			mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
							FBC_STAT_COMPRESSED);

		seq_printf(m, "Compressing: %s\n", yesno(mask));
1325
	}
1326

1327
	mutex_unlock(&fbc->lock);
1328
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1329

1330 1331 1332
	return 0;
}

1333
static int i915_fbc_false_color_get(void *data, u64 *val)
1334
{
1335
	struct drm_i915_private *dev_priv = data;
1336

1337
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1338 1339 1340 1341 1342 1343 1344
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

1345
static int i915_fbc_false_color_set(void *data, u64 val)
1346
{
1347
	struct drm_i915_private *dev_priv = data;
1348 1349
	u32 reg;

1350
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1351 1352
		return -ENODEV;

P
Paulo Zanoni 已提交
1353
	mutex_lock(&dev_priv->fbc.lock);
1354 1355 1356 1357 1358 1359 1360 1361

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1362
	mutex_unlock(&dev_priv->fbc.lock);
1363 1364 1365
	return 0;
}

1366 1367
DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
			i915_fbc_false_color_get, i915_fbc_false_color_set,
1368 1369
			"%llu\n");

1370 1371
static int i915_ips_status(struct seq_file *m, void *unused)
{
1372
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1373
	intel_wakeref_t wakeref;
1374

1375 1376
	if (!HAS_IPS(dev_priv))
		return -ENODEV;
1377

1378
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1379

1380
	seq_printf(m, "Enabled by kernel parameter: %s\n",
1381
		   yesno(i915_modparams.enable_ips));
1382

1383
	if (INTEL_GEN(dev_priv) >= 8) {
1384 1385 1386 1387 1388 1389 1390
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1391

1392
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1393

1394 1395 1396
	return 0;
}

1397 1398
static int i915_sr_status(struct seq_file *m, void *unused)
{
1399
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1400
	intel_wakeref_t wakeref;
1401 1402
	bool sr_enabled = false;

1403
	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1404

1405 1406 1407
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1408
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1409
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1410
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1411
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1412
	else if (IS_I915GM(dev_priv))
1413
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1414
	else if (IS_PINEVIEW(dev_priv))
1415
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1416
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1417
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1418

1419
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, wakeref);
1420

1421
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1422 1423 1424 1425

	return 0;
}

1426 1427
static int i915_emon_status(struct seq_file *m, void *unused)
{
1428
	struct drm_i915_private *i915 = node_to_i915(m->private);
1429
	intel_wakeref_t wakeref;
1430

1431
	if (!IS_GEN(i915, 5))
1432 1433
		return -ENODEV;

1434
	with_intel_runtime_pm(&i915->runtime_pm, wakeref) {
1435
		unsigned long temp, chipset, gfx;
1436

1437 1438 1439
		temp = i915_mch_val(i915);
		chipset = i915_chipset_val(i915);
		gfx = i915_gfx_val(i915);
1440

1441 1442 1443 1444 1445
		seq_printf(m, "GMCH temp: %ld\n", temp);
		seq_printf(m, "Chipset power: %ld\n", chipset);
		seq_printf(m, "GFX power: %ld\n", gfx);
		seq_printf(m, "Total power: %ld\n", chipset + gfx);
	}
1446 1447 1448 1449

	return 0;
}

1450 1451
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1452
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1453
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1454
	unsigned int max_gpu_freq, min_gpu_freq;
1455
	intel_wakeref_t wakeref;
1456
	int gpu_freq, ia_freq;
1457

1458 1459
	if (!HAS_LLC(dev_priv))
		return -ENODEV;
1460

1461 1462
	min_gpu_freq = rps->min_freq;
	max_gpu_freq = rps->max_freq;
1463
	if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
1464
		/* Convert GT frequency to 50 HZ units */
1465 1466
		min_gpu_freq /= GEN9_FREQ_SCALER;
		max_gpu_freq /= GEN9_FREQ_SCALER;
1467 1468
	}

1469
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1470

1471
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1472
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1473 1474 1475
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
1476
				       &ia_freq, NULL);
1477
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1478
			   intel_gpu_freq(dev_priv, (gpu_freq *
1479
						     (IS_GEN9_BC(dev_priv) ||
1480
						      INTEL_GEN(dev_priv) >= 10 ?
1481
						      GEN9_FREQ_SCALER : 1))),
1482 1483
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1484
	}
1485
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1486 1487

	return 0;
1488 1489
}

1490 1491
static int i915_opregion(struct seq_file *m, void *unused)
{
1492 1493
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1494 1495 1496 1497 1498
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1499
		goto out;
1500

1501 1502
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1503 1504 1505

	mutex_unlock(&dev->struct_mutex);

1506
out:
1507 1508 1509
	return 0;
}

1510 1511
static int i915_vbt(struct seq_file *m, void *unused)
{
1512
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1513 1514 1515 1516 1517 1518 1519

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1520 1521
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1522 1523
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1524
	struct intel_framebuffer *fbdev_fb = NULL;
1525
	struct drm_framebuffer *drm_fb;
1526 1527 1528 1529 1530
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1531

1532
#ifdef CONFIG_DRM_FBDEV_EMULATION
1533
	if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
1534
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1535 1536 1537 1538

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1539
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1540
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1541
			   fbdev_fb->base.modifier,
1542
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
1543
		describe_obj(m, intel_fb_obj(&fbdev_fb->base));
1544 1545
		seq_putc(m, '\n');
	}
1546
#endif
1547

1548
	mutex_lock(&dev->mode_config.fb_lock);
1549
	drm_for_each_fb(drm_fb, dev) {
1550 1551
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1552 1553
			continue;

1554
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1555 1556
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1557
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1558
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1559
			   fb->base.modifier,
1560
			   drm_framebuffer_read_refcount(&fb->base));
1561
		describe_obj(m, intel_fb_obj(&fb->base));
1562
		seq_putc(m, '\n');
1563
	}
1564
	mutex_unlock(&dev->mode_config.fb_lock);
1565
	mutex_unlock(&dev->struct_mutex);
1566 1567 1568 1569

	return 0;
}

1570
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1571
{
1572 1573
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, emit: %u)",
		   ring->space, ring->head, ring->tail, ring->emit);
1574 1575
}

1576 1577
static int i915_context_status(struct seq_file *m, void *unused)
{
1578 1579
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1580
	struct i915_gem_context *ctx;
1581
	int ret;
1582

1583
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1584 1585 1586
	if (ret)
		return ret;

1587
	list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
1588
		struct i915_gem_engines_iter it;
1589 1590
		struct intel_context *ce;

1591 1592 1593 1594
		seq_puts(m, "HW context ");
		if (!list_empty(&ctx->hw_id_link))
			seq_printf(m, "%x [pin %u]", ctx->hw_id,
				   atomic_read(&ctx->hw_id_pin_count));
1595
		if (ctx->pid) {
1596 1597
			struct task_struct *task;

1598
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1599 1600 1601 1602 1603
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1604 1605
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1606 1607 1608 1609
		} else {
			seq_puts(m, "(kernel) ");
		}

1610 1611
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1612

1613 1614
		for_each_gem_engine(ce,
				    i915_gem_context_lock_engines(ctx), it) {
1615
			seq_printf(m, "%s: ", ce->engine->name);
1616
			if (ce->state)
1617
				describe_obj(m, ce->state->obj);
1618
			if (ce->ring)
1619
				describe_ctx_ring(m, ce->ring);
1620 1621
			seq_putc(m, '\n');
		}
1622
		i915_gem_context_unlock_engines(ctx);
1623 1624

		seq_putc(m, '\n');
1625 1626
	}

1627
	mutex_unlock(&dev->struct_mutex);
1628 1629 1630 1631

	return 0;
}

1632 1633
static const char *swizzle_string(unsigned swizzle)
{
1634
	switch (swizzle) {
1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1650
		return "unknown";
1651 1652 1653 1654 1655 1656 1657
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
1658
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1659
	struct intel_uncore *uncore = &dev_priv->uncore;
1660
	intel_wakeref_t wakeref;
1661

1662
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1663 1664 1665 1666 1667 1668

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

1669
	if (IS_GEN_RANGE(dev_priv, 3, 4)) {
1670
		seq_printf(m, "DDC = 0x%08x\n",
1671
			   intel_uncore_read(uncore, DCC));
1672
		seq_printf(m, "DDC2 = 0x%08x\n",
1673
			   intel_uncore_read(uncore, DCC2));
1674
		seq_printf(m, "C0DRB3 = 0x%04x\n",
1675
			   intel_uncore_read16(uncore, C0DRB3));
1676
		seq_printf(m, "C1DRB3 = 0x%04x\n",
1677
			   intel_uncore_read16(uncore, C1DRB3));
1678
	} else if (INTEL_GEN(dev_priv) >= 6) {
1679
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1680
			   intel_uncore_read(uncore, MAD_DIMM_C0));
1681
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1682
			   intel_uncore_read(uncore, MAD_DIMM_C1));
1683
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1684
			   intel_uncore_read(uncore, MAD_DIMM_C2));
1685
		seq_printf(m, "TILECTL = 0x%08x\n",
1686
			   intel_uncore_read(uncore, TILECTL));
1687
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
1688
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1689
				   intel_uncore_read(uncore, GAMTARBMODE));
B
Ben Widawsky 已提交
1690 1691
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
1692
				   intel_uncore_read(uncore, ARB_MODE));
1693
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1694
			   intel_uncore_read(uncore, DISP_ARB_CTL));
1695
	}
1696 1697 1698 1699

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

1700
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1701 1702 1703 1704

	return 0;
}

1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

1719 1720
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
1721
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1722
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1723
	u32 act_freq = rps->cur_freq;
1724
	intel_wakeref_t wakeref;
1725

1726
	with_intel_runtime_pm_if_in_use(&dev_priv->runtime_pm, wakeref) {
1727
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1728
			vlv_punit_get(dev_priv);
1729 1730
			act_freq = vlv_punit_read(dev_priv,
						  PUNIT_REG_GPU_FREQ_STS);
1731
			vlv_punit_put(dev_priv);
1732 1733 1734 1735 1736 1737 1738
			act_freq = (act_freq >> 8) & 0xff;
		} else {
			act_freq = intel_get_cagf(dev_priv,
						  I915_READ(GEN6_RPSTAT1));
		}
	}

1739
	seq_printf(m, "RPS enabled? %d\n", rps->enabled);
1740
	seq_printf(m, "GPU busy? %s\n", yesno(dev_priv->gt.awake));
1741
	seq_printf(m, "Boosts outstanding? %d\n",
1742
		   atomic_read(&rps->num_waiters));
C
Chris Wilson 已提交
1743
	seq_printf(m, "Interactive? %d\n", READ_ONCE(rps->power.interactive));
1744 1745 1746
	seq_printf(m, "Frequency requested %d, actual %d\n",
		   intel_gpu_freq(dev_priv, rps->cur_freq),
		   intel_gpu_freq(dev_priv, act_freq));
1747
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
1748 1749 1750 1751
		   intel_gpu_freq(dev_priv, rps->min_freq),
		   intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq));
1752
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
1753 1754 1755
		   intel_gpu_freq(dev_priv, rps->idle_freq),
		   intel_gpu_freq(dev_priv, rps->efficient_freq),
		   intel_gpu_freq(dev_priv, rps->boost_freq));
1756

1757
	seq_printf(m, "Wait boosts: %d\n", atomic_read(&rps->boosts));
1758

1759
	if (INTEL_GEN(dev_priv) >= 6 && rps->enabled && dev_priv->gt.awake) {
1760 1761 1762
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

1763
		intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
1764 1765 1766 1767
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
1768
		intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
1769 1770

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
C
Chris Wilson 已提交
1771
			   rps_power_to_str(rps->power.mode));
1772
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
1773
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
C
Chris Wilson 已提交
1774
			   rps->power.up_threshold);
1775
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
1776
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
C
Chris Wilson 已提交
1777
			   rps->power.down_threshold);
1778 1779 1780 1781
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

1782
	return 0;
1783 1784
}

1785 1786
static int i915_llc(struct seq_file *m, void *data)
{
1787
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1788
	const bool edram = INTEL_GEN(dev_priv) > 8;
1789

1790
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
1791 1792
	seq_printf(m, "%s: %uMB\n", edram ? "eDRAM" : "eLLC",
		   dev_priv->edram_size_mb);
1793 1794 1795 1796

	return 0;
}

1797 1798 1799
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1800
	intel_wakeref_t wakeref;
1801
	struct drm_printer p;
1802

1803
	if (!HAS_GT_UC(dev_priv))
1804
		return -ENODEV;
1805

1806
	p = drm_seq_file_printer(m);
1807
	intel_uc_fw_dump(&dev_priv->gt.uc.huc.fw, &p);
1808

1809
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref)
1810
		seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
1811 1812 1813 1814

	return 0;
}

1815 1816
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
1817
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1818
	intel_wakeref_t wakeref;
1819
	struct drm_printer p;
1820

1821
	if (!HAS_GT_UC(dev_priv))
1822
		return -ENODEV;
1823

1824
	p = drm_seq_file_printer(m);
1825
	intel_uc_fw_dump(&dev_priv->gt.uc.guc.fw, &p);
1826

1827
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
		u32 tmp = I915_READ(GUC_STATUS);
		u32 i;

		seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
		seq_printf(m, "\tBootrom status = 0x%x\n",
			   (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
		seq_printf(m, "\tuKernel status = 0x%x\n",
			   (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
		seq_printf(m, "\tMIA Core status = 0x%x\n",
			   (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
		seq_puts(m, "\nScratch registers:\n");
		for (i = 0; i < 16; i++) {
			seq_printf(m, "\t%2d: \t0x%x\n",
				   i, I915_READ(SOFT_SCRATCH(i)));
		}
	}
1844

1845 1846 1847
	return 0;
}

1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
static const char *
stringify_guc_log_type(enum guc_log_buffer_type type)
{
	switch (type) {
	case GUC_ISR_LOG_BUFFER:
		return "ISR";
	case GUC_DPC_LOG_BUFFER:
		return "DPC";
	case GUC_CRASH_DUMP_LOG_BUFFER:
		return "CRASH";
	default:
		MISSING_CASE(type);
	}

	return "";
}

1865 1866 1867
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
1868
	struct intel_guc_log *log = &dev_priv->gt.uc.guc.log;
1869
	enum guc_log_buffer_type type;
1870

1871 1872 1873 1874
	if (!intel_guc_log_relay_enabled(log)) {
		seq_puts(m, "GuC log relay disabled\n");
		return;
	}
1875

1876
	seq_puts(m, "GuC logging stats:\n");
1877

1878
	seq_printf(m, "\tRelay full count: %u\n",
1879 1880 1881 1882 1883 1884 1885 1886
		   log->relay.full_count);

	for (type = GUC_ISR_LOG_BUFFER; type < GUC_MAX_LOG_BUFFER; type++) {
		seq_printf(m, "\t%s:\tflush count %10u, overflow count %10u\n",
			   stringify_guc_log_type(type),
			   log->stats[type].flush,
			   log->stats[type].sampled_overflow);
	}
1887 1888
}

1889 1890
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
1891
				 struct intel_guc_client *client)
1892
{
1893
	struct intel_engine_cs *engine;
1894
	u64 tot = 0;
1895

1896 1897
	seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
		client->priority, client->stage_id, client->proc_desc_offset);
1898 1899
	seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
		client->doorbell_id, client->doorbell_offset);
1900

1901 1902
	for_each_uabi_engine(engine, dev_priv) {
		u64 submissions = client->submissions[engine->guc_id];
1903
		tot += submissions;
1904
		seq_printf(m, "\tSubmissions: %llu %s\n",
1905
				submissions, engine->name);
1906 1907 1908 1909
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

1910 1911 1912
static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1913
	const struct intel_guc *guc = &dev_priv->gt.uc.guc;
1914

1915
	if (!USES_GUC(dev_priv))
1916 1917
		return -ENODEV;

1918 1919 1920 1921 1922
	i915_guc_log_info(m, dev_priv);

	if (!USES_GUC_SUBMISSION(dev_priv))
		return 0;

1923
	GEM_BUG_ON(!guc->execbuf_client);
1924

1925
	seq_printf(m, "\nDoorbell map:\n");
1926
	seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
1927
	seq_printf(m, "Doorbell next cacheline: 0x%x\n", guc->db_cacheline);
1928

1929 1930
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
1931 1932 1933 1934 1935 1936

	/* Add more as required ... */

	return 0;
}

1937
static int i915_guc_stage_pool(struct seq_file *m, void *data)
A
Alex Dai 已提交
1938
{
1939
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1940
	const struct intel_guc *guc = &dev_priv->gt.uc.guc;
1941 1942
	struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
	int index;
A
Alex Dai 已提交
1943

1944 1945
	if (!USES_GUC_SUBMISSION(dev_priv))
		return -ENODEV;
A
Alex Dai 已提交
1946

1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965
	for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
		struct intel_engine_cs *engine;

		if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
			continue;

		seq_printf(m, "GuC stage descriptor %u:\n", index);
		seq_printf(m, "\tIndex: %u\n", desc->stage_id);
		seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
		seq_printf(m, "\tPriority: %d\n", desc->priority);
		seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
		seq_printf(m, "\tEngines used: 0x%x\n",
			   desc->engines_used);
		seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
			   desc->db_trigger_phy,
			   desc->db_trigger_cpu,
			   desc->db_trigger_uk);
		seq_printf(m, "\tProcess descriptor: 0x%x\n",
			   desc->process_desc);
1966
		seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
1967 1968 1969
			   desc->wq_addr, desc->wq_size);
		seq_putc(m, '\n');

1970
		for_each_uabi_engine(engine, dev_priv) {
1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988
			u32 guc_engine_id = engine->guc_id;
			struct guc_execlist_context *lrc =
						&desc->lrc[guc_engine_id];

			seq_printf(m, "\t%s LRC:\n", engine->name);
			seq_printf(m, "\t\tContext desc: 0x%x\n",
				   lrc->context_desc);
			seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
			seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
			seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
			seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
			seq_putc(m, '\n');
		}
	}

	return 0;
}

A
Alex Dai 已提交
1989 1990
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
1991 1992 1993 1994 1995 1996
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node_to_i915(node);
	bool dump_load_err = !!node->info_ent->data;
	struct drm_i915_gem_object *obj = NULL;
	u32 *log;
	int i = 0;
A
Alex Dai 已提交
1997

1998
	if (!HAS_GT_UC(dev_priv))
1999 2000
		return -ENODEV;

2001
	if (dump_load_err)
2002
		obj = dev_priv->gt.uc.load_err_log;
2003 2004
	else if (dev_priv->gt.uc.guc.log.vma)
		obj = dev_priv->gt.uc.guc.log.vma->obj;
A
Alex Dai 已提交
2005

2006 2007
	if (!obj)
		return 0;
A
Alex Dai 已提交
2008

2009 2010 2011 2012 2013
	log = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(log)) {
		DRM_DEBUG("Failed to pin object\n");
		seq_puts(m, "(log data unaccessible)\n");
		return PTR_ERR(log);
A
Alex Dai 已提交
2014 2015
	}

2016 2017 2018 2019 2020
	for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
		seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
			   *(log + i), *(log + i + 1),
			   *(log + i + 2), *(log + i + 3));

A
Alex Dai 已提交
2021 2022
	seq_putc(m, '\n');

2023 2024
	i915_gem_object_unpin_map(obj);

A
Alex Dai 已提交
2025 2026 2027
	return 0;
}

2028
static int i915_guc_log_level_get(void *data, u64 *val)
2029
{
2030
	struct drm_i915_private *dev_priv = data;
2031

2032
	if (!USES_GUC(dev_priv))
2033 2034
		return -ENODEV;

2035
	*val = intel_guc_log_get_level(&dev_priv->gt.uc.guc.log);
2036 2037 2038 2039

	return 0;
}

2040
static int i915_guc_log_level_set(void *data, u64 val)
2041
{
2042
	struct drm_i915_private *dev_priv = data;
2043

2044
	if (!USES_GUC(dev_priv))
2045 2046
		return -ENODEV;

2047
	return intel_guc_log_set_level(&dev_priv->gt.uc.guc.log, val);
2048 2049
}

2050 2051
DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_level_fops,
			i915_guc_log_level_get, i915_guc_log_level_set,
2052 2053
			"%lld\n");

2054 2055 2056 2057 2058 2059 2060
static int i915_guc_log_relay_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!USES_GUC(dev_priv))
		return -ENODEV;

2061
	file->private_data = &dev_priv->gt.uc.guc.log;
2062

2063
	return intel_guc_log_relay_open(&dev_priv->gt.uc.guc.log);
2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082
}

static ssize_t
i915_guc_log_relay_write(struct file *filp,
			 const char __user *ubuf,
			 size_t cnt,
			 loff_t *ppos)
{
	struct intel_guc_log *log = filp->private_data;

	intel_guc_log_relay_flush(log);

	return cnt;
}

static int i915_guc_log_relay_release(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

2083
	intel_guc_log_relay_close(&dev_priv->gt.uc.guc.log);
2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094

	return 0;
}

static const struct file_operations i915_guc_log_relay_fops = {
	.owner = THIS_MODULE,
	.open = i915_guc_log_relay_open,
	.write = i915_guc_log_relay_write,
	.release = i915_guc_log_relay_release,
};

2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108
static int i915_psr_sink_status_show(struct seq_file *m, void *data)
{
	u8 val;
	static const char * const sink_status[] = {
		"inactive",
		"transition to active, capture and display",
		"active, display from RFB",
		"active, capture and display on sink device timings",
		"transition to inactive, capture and display, timing re-sync",
		"reserved",
		"reserved",
		"sink internal error",
	};
	struct drm_connector *connector = m->private;
2109
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
2110 2111
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
2112 2113 2114 2115 2116 2117
	int ret;

	if (!CAN_PSR(dev_priv)) {
		seq_puts(m, "PSR Unsupported\n");
		return -ENODEV;
	}
2118 2119 2120 2121

	if (connector->status != connector_status_connected)
		return -ENODEV;

2122 2123 2124
	ret = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_STATUS, &val);

	if (ret == 1) {
2125 2126 2127 2128 2129 2130 2131
		const char *str = "unknown";

		val &= DP_PSR_SINK_STATE_MASK;
		if (val < ARRAY_SIZE(sink_status))
			str = sink_status[val];
		seq_printf(m, "Sink PSR status: 0x%x [%s]\n", val, str);
	} else {
2132
		return ret;
2133 2134 2135 2136 2137 2138
	}

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_psr_sink_status);

2139 2140 2141
static void
psr_source_status(struct drm_i915_private *dev_priv, struct seq_file *m)
{
2142 2143
	u32 val, status_val;
	const char *status = "unknown";
2144

2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158
	if (dev_priv->psr.psr2_enabled) {
		static const char * const live_status[] = {
			"IDLE",
			"CAPTURE",
			"CAPTURE_FS",
			"SLEEP",
			"BUFON_FW",
			"ML_UP",
			"SU_STANDBY",
			"FAST_SLEEP",
			"DEEP_SLEEP",
			"BUF_ON",
			"TG_ON"
		};
2159 2160 2161 2162 2163
		val = I915_READ(EDP_PSR2_STATUS);
		status_val = (val & EDP_PSR2_STATUS_STATE_MASK) >>
			      EDP_PSR2_STATUS_STATE_SHIFT;
		if (status_val < ARRAY_SIZE(live_status))
			status = live_status[status_val];
2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174
	} else {
		static const char * const live_status[] = {
			"IDLE",
			"SRDONACK",
			"SRDENT",
			"BUFOFF",
			"BUFON",
			"AUXACK",
			"SRDOFFACK",
			"SRDENT_ON",
		};
2175 2176 2177 2178 2179
		val = I915_READ(EDP_PSR_STATUS);
		status_val = (val & EDP_PSR_STATUS_STATE_MASK) >>
			      EDP_PSR_STATUS_STATE_SHIFT;
		if (status_val < ARRAY_SIZE(live_status))
			status = live_status[status_val];
2180
	}
2181

2182
	seq_printf(m, "Source PSR status: %s [0x%08x]\n", status, val);
2183 2184
}

2185 2186
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2187
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2188
	struct i915_psr *psr = &dev_priv->psr;
2189
	intel_wakeref_t wakeref;
2190 2191 2192
	const char *status;
	bool enabled;
	u32 val;
2193

2194 2195
	if (!HAS_PSR(dev_priv))
		return -ENODEV;
2196

2197 2198 2199 2200 2201 2202
	seq_printf(m, "Sink support: %s", yesno(psr->sink_support));
	if (psr->dp)
		seq_printf(m, " [0x%02x]", psr->dp->psr_dpcd[0]);
	seq_puts(m, "\n");

	if (!psr->sink_support)
2203 2204
		return 0;

2205
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2206
	mutex_lock(&psr->lock);
2207

2208 2209
	if (psr->enabled)
		status = psr->psr2_enabled ? "PSR2 enabled" : "PSR1 enabled";
2210
	else
2211 2212
		status = "disabled";
	seq_printf(m, "PSR mode: %s\n", status);
2213

2214 2215
	if (!psr->enabled)
		goto unlock;
2216

2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228
	if (psr->psr2_enabled) {
		val = I915_READ(EDP_PSR2_CTL);
		enabled = val & EDP_PSR2_ENABLE;
	} else {
		val = I915_READ(EDP_PSR_CTL);
		enabled = val & EDP_PSR_ENABLE;
	}
	seq_printf(m, "Source PSR ctl: %s [0x%08x]\n",
		   enableddisabled(enabled), val);
	psr_source_status(dev_priv, m);
	seq_printf(m, "Busy frontbuffer bits: 0x%08x\n",
		   psr->busy_frontbuffer_bits);
2229

2230 2231 2232
	/*
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2233
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2234 2235
		val = I915_READ(EDP_PSR_PERF_CNT) & EDP_PSR_PERF_CNT_MASK;
		seq_printf(m, "Performance counter: %u\n", val);
R
Rodrigo Vivi 已提交
2236
	}
2237

2238
	if (psr->debug & I915_PSR_DEBUG_IRQ) {
2239
		seq_printf(m, "Last attempted entry at: %lld\n",
2240 2241
			   psr->last_entry_attempt);
		seq_printf(m, "Last exit at: %lld\n", psr->last_exit);
2242 2243
	}

2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266
	if (psr->psr2_enabled) {
		u32 su_frames_val[3];
		int frame;

		/*
		 * Reading all 3 registers before hand to minimize crossing a
		 * frame boundary between register reads
		 */
		for (frame = 0; frame < PSR2_SU_STATUS_FRAMES; frame += 3)
			su_frames_val[frame / 3] = I915_READ(PSR2_SU_STATUS(frame));

		seq_puts(m, "Frame:\tPSR2 SU blocks:\n");

		for (frame = 0; frame < PSR2_SU_STATUS_FRAMES; frame++) {
			u32 su_blocks;

			su_blocks = su_frames_val[frame / 3] &
				    PSR2_SU_STATUS_MASK(frame);
			su_blocks = su_blocks >> PSR2_SU_STATUS_SHIFT(frame);
			seq_printf(m, "%d\t%d\n", frame, su_blocks);
		}
	}

2267 2268
unlock:
	mutex_unlock(&psr->lock);
2269
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2270

2271 2272 2273
	return 0;
}

2274 2275 2276 2277
static int
i915_edp_psr_debug_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
2278
	intel_wakeref_t wakeref;
2279
	int ret;
2280 2281 2282 2283

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

2284
	DRM_DEBUG_KMS("Setting PSR debug to %llx\n", val);
2285

2286
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2287

2288
	ret = intel_psr_debug_set(dev_priv, val);
2289

2290
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2291

2292
	return ret;
2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310
}

static int
i915_edp_psr_debug_get(void *data, u64 *val)
{
	struct drm_i915_private *dev_priv = data;

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

	*val = READ_ONCE(dev_priv->psr.debug);
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_edp_psr_debug_fops,
			i915_edp_psr_debug_get, i915_edp_psr_debug_set,
			"%llu\n");

2311 2312
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2313
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2314
	unsigned long long power;
2315
	intel_wakeref_t wakeref;
2316 2317
	u32 units;

2318
	if (INTEL_GEN(dev_priv) < 6)
2319 2320
		return -ENODEV;

2321
	if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power))
2322 2323 2324
		return -ENODEV;

	units = (power & 0x1f00) >> 8;
2325
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref)
2326
		power = I915_READ(MCH_SECP_NRG_STTS);
2327

2328
	power = (1000000 * power) >> units; /* convert to uJ */
2329
	seq_printf(m, "%llu", power);
2330 2331 2332 2333

	return 0;
}

2334
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2335
{
2336
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2337
	struct pci_dev *pdev = dev_priv->drm.pdev;
2338

2339 2340
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2341

2342 2343 2344
	seq_printf(m, "Runtime power status: %s\n",
		   enableddisabled(!dev_priv->power_domains.wakeref));

2345
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2346
	seq_printf(m, "IRQs disabled: %s\n",
2347
		   yesno(!intel_irqs_enabled(dev_priv)));
2348
#ifdef CONFIG_PM
2349
	seq_printf(m, "Usage count: %d\n",
2350
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2351 2352 2353
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2354
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2355 2356
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2357

2358 2359 2360
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)) {
		struct drm_printer p = drm_seq_file_printer(m);

2361
		print_intel_runtime_pm_wakeref(&dev_priv->runtime_pm, &p);
2362 2363
	}

2364 2365 2366
	return 0;
}

2367 2368
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2369
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
2381
		seq_printf(m, "%-25s %d\n", power_well->desc->name,
2382 2383
			   power_well->count);

2384
		for_each_power_domain(power_domain, power_well->desc->domains)
2385
			seq_printf(m, "  %-23s %d\n",
I
Imre Deak 已提交
2386 2387
				 intel_display_power_domain_str(dev_priv,
								power_domain),
2388 2389 2390 2391 2392 2393 2394 2395
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2396 2397
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2398
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2399
	intel_wakeref_t wakeref;
2400
	struct intel_csr *csr;
2401
	i915_reg_t dc5_reg, dc6_reg = {};
2402

2403 2404
	if (!HAS_CSR(dev_priv))
		return -ENODEV;
2405 2406 2407

	csr = &dev_priv->csr;

2408
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2409

2410 2411 2412 2413
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2414
		goto out;
2415 2416 2417 2418

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2419 2420 2421 2422 2423 2424 2425 2426 2427
	if (INTEL_GEN(dev_priv) >= 12) {
		dc5_reg = TGL_DMC_DEBUG_DC5_COUNT;
		dc6_reg = TGL_DMC_DEBUG_DC6_COUNT;
	} else {
		dc5_reg = IS_BROXTON(dev_priv) ? BXT_CSR_DC3_DC5_COUNT :
						 SKL_CSR_DC3_DC5_COUNT;
		if (!IS_GEN9_LP(dev_priv))
			dc6_reg = SKL_CSR_DC5_DC6_COUNT;
	}
2428

2429 2430 2431
	seq_printf(m, "DC3 -> DC5 count: %d\n", I915_READ(dc5_reg));
	if (dc6_reg.reg)
		seq_printf(m, "DC5 -> DC6 count: %d\n", I915_READ(dc6_reg));
2432

2433 2434 2435 2436 2437
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2438
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2439

2440 2441 2442
	return 0;
}

2443 2444 2445 2446 2447 2448 2449 2450
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

2451
	seq_printf(m, DRM_MODE_FMT "\n", DRM_MODE_ARG(mode));
2452 2453 2454 2455 2456 2457
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2458 2459
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2460 2461 2462 2463 2464 2465
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2466
		   encoder->base.id, encoder->name);
2467 2468 2469 2470
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2471
			   connector->name,
2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2485 2486
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2487 2488
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2489 2490
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2491

2492
	if (fb)
2493
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2494 2495
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2496 2497
	else
		seq_puts(m, "\tprimary plane disabled\n");
2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528
static void intel_hdcp_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	bool hdcp_cap, hdcp2_cap;

	hdcp_cap = intel_hdcp_capable(intel_connector);
	hdcp2_cap = intel_hdcp2_capable(intel_connector);

	if (hdcp_cap)
		seq_puts(m, "HDCP1.4 ");
	if (hdcp2_cap)
		seq_puts(m, "HDCP2.2 ");

	if (!hdcp_cap && !hdcp2_cap)
		seq_puts(m, "None");

	seq_puts(m, "\n");
}

2529 2530 2531 2532 2533 2534 2535
static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2536
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2537
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2538
		intel_panel_info(m, &intel_connector->panel);
2539 2540 2541

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2542 2543 2544 2545
	if (intel_connector->hdcp.shim) {
		seq_puts(m, "\tHDCP version: ");
		intel_hdcp_info(m, intel_connector);
	}
2546 2547
}

L
Libin Yang 已提交
2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2562 2563 2564 2565 2566 2567
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2568
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2569 2570 2571 2572
	if (intel_connector->hdcp.shim) {
		seq_puts(m, "\tHDCP version: ");
		intel_hdcp_info(m, intel_connector);
	}
2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2586
	struct drm_display_mode *mode;
2587 2588

	seq_printf(m, "connector %d: type %s, status: %s\n",
2589
		   connector->base.id, connector->name,
2590
		   drm_get_connector_status_name(connector->status));
2591 2592 2593 2594 2595 2596 2597 2598 2599 2600

	if (connector->status == connector_status_disconnected)
		return;

	seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
		   connector->display_info.width_mm,
		   connector->display_info.height_mm);
	seq_printf(m, "\tsubpixel order: %s\n",
		   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
	seq_printf(m, "\tCEA rev: %d\n", connector->display_info.cea_rev);
2601

2602
	if (!intel_encoder)
2603 2604 2605 2606 2607
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
2608 2609 2610 2611
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
2612 2613 2614
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2615
			intel_lvds_info(m, intel_connector);
2616 2617 2618
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2619
		    intel_encoder->type == INTEL_OUTPUT_DDI)
2620 2621 2622 2623
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
2624
	}
2625

2626 2627 2628
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2629 2630
}

2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

2649
static void plane_rotation(char *buf, size_t bufsize, unsigned int rotation)
2650 2651
{
	/*
2652
	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
2653 2654
	 * will print them all to visualize if the values are misused
	 */
2655
	snprintf(buf, bufsize,
2656
		 "%s%s%s%s%s%s(0x%08x)",
2657 2658 2659 2660 2661 2662
		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
2663 2664 2665 2666 2667
		 rotation);
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2668 2669
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2670 2671 2672 2673 2674
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
2675
		struct drm_format_name_buf format_name;
2676
		char rot_str[48];
2677 2678 2679 2680 2681 2682 2683 2684

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

2685
		if (state->fb) {
V
Ville Syrjälä 已提交
2686 2687
			drm_get_format_name(state->fb->format->format,
					    &format_name);
2688
		} else {
2689
			sprintf(format_name.str, "N/A");
2690 2691
		}

2692 2693
		plane_rotation(rot_str, sizeof(rot_str), state->rotation);

2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
2707
			   format_name.str,
2708
			   rot_str);
2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

2727
		for (i = 0; i < num_scalers; i++) {
2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

2740 2741
static int i915_display_info(struct seq_file *m, void *unused)
{
2742 2743
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2744
	struct intel_crtc *crtc;
2745
	struct drm_connector *connector;
2746
	struct drm_connector_list_iter conn_iter;
2747 2748
	intel_wakeref_t wakeref;

2749
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2750 2751 2752

	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
2753
	for_each_intel_crtc(dev, crtc) {
2754
		struct intel_crtc_state *pipe_config;
2755

2756
		drm_modeset_lock(&crtc->base.mutex, NULL);
2757 2758
		pipe_config = to_intel_crtc_state(crtc->base.state);

2759
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
2760
			   crtc->base.base.id, pipe_name(crtc->pipe),
2761
			   yesno(pipe_config->base.active),
2762 2763 2764
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

2765
		if (pipe_config->base.active) {
2766 2767 2768
			struct intel_plane *cursor =
				to_intel_plane(crtc->base.cursor);

2769 2770
			intel_crtc_info(m, crtc);

2771 2772 2773 2774 2775 2776 2777
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
				   yesno(cursor->base.state->visible),
				   cursor->base.state->crtc_x,
				   cursor->base.state->crtc_y,
				   cursor->base.state->crtc_w,
				   cursor->base.state->crtc_h,
				   cursor->cursor.base);
2778 2779
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
2780
		}
2781 2782 2783 2784

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
2785
		drm_modeset_unlock(&crtc->base.mutex);
2786 2787 2788 2789 2790
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
2791 2792 2793
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
2794
		intel_connector_info(m, connector);
2795 2796 2797
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

2798
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2799 2800 2801 2802

	return 0;
}

2803 2804 2805 2806
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
2807
	intel_wakeref_t wakeref;
2808
	struct drm_printer p;
2809

2810
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2811

2812 2813 2814
	seq_printf(m, "GT awake? %s [%d]\n",
		   yesno(dev_priv->gt.awake),
		   atomic_read(&dev_priv->gt.wakeref.count));
L
Lionel Landwerlin 已提交
2815
	seq_printf(m, "CS timestamp frequency: %u kHz\n",
2816
		   RUNTIME_INFO(dev_priv)->cs_timestamp_frequency_khz);
2817

2818
	p = drm_seq_file_printer(m);
2819
	for_each_uabi_engine(engine, dev_priv)
2820
		intel_engine_dump(engine, &p, "%s\n", engine->name);
2821

2822
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2823

2824 2825 2826
	return 0;
}

2827 2828 2829 2830 2831
static int i915_rcs_topology(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_printer p = drm_seq_file_printer(m);

2832
	intel_device_info_dump_topology(&RUNTIME_INFO(dev_priv)->sseu, &p);
2833 2834 2835 2836

	return 0;
}

2837 2838 2839 2840 2841 2842 2843 2844 2845 2846
static int i915_shrinker_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *i915 = node_to_i915(m->private);

	seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
	seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);

	return 0;
}

2847 2848
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
2849 2850
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2851 2852 2853 2854 2855 2856
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

2857
		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->info->name,
2858
			   pll->info->id);
2859
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
2860
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
2861
		seq_printf(m, " tracked hardware state:\n");
2862
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
2863
		seq_printf(m, " dpll_md: 0x%08x\n",
2864 2865 2866 2867
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889
		seq_printf(m, " cfgcr0:  0x%08x\n", pll->state.hw_state.cfgcr0);
		seq_printf(m, " cfgcr1:  0x%08x\n", pll->state.hw_state.cfgcr1);
		seq_printf(m, " mg_refclkin_ctl:        0x%08x\n",
			   pll->state.hw_state.mg_refclkin_ctl);
		seq_printf(m, " mg_clktop2_coreclkctl1: 0x%08x\n",
			   pll->state.hw_state.mg_clktop2_coreclkctl1);
		seq_printf(m, " mg_clktop2_hsclkctl:    0x%08x\n",
			   pll->state.hw_state.mg_clktop2_hsclkctl);
		seq_printf(m, " mg_pll_div0:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div0);
		seq_printf(m, " mg_pll_div1:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div1);
		seq_printf(m, " mg_pll_lf:    0x%08x\n",
			   pll->state.hw_state.mg_pll_lf);
		seq_printf(m, " mg_pll_frac_lock: 0x%08x\n",
			   pll->state.hw_state.mg_pll_frac_lock);
		seq_printf(m, " mg_pll_ssc:   0x%08x\n",
			   pll->state.hw_state.mg_pll_ssc);
		seq_printf(m, " mg_pll_bias:  0x%08x\n",
			   pll->state.hw_state.mg_pll_bias);
		seq_printf(m, " mg_pll_tdc_coldst_bias: 0x%08x\n",
			   pll->state.hw_state.mg_pll_tdc_coldst_bias);
2890 2891 2892 2893 2894 2895
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

2896
static int i915_wa_registers(struct seq_file *m, void *unused)
2897
{
2898
	struct drm_i915_private *i915 = node_to_i915(m->private);
2899
	struct intel_engine_cs *engine;
2900

2901
	for_each_uabi_engine(engine, i915) {
2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919
		const struct i915_wa_list *wal = &engine->ctx_wa_list;
		const struct i915_wa *wa;
		unsigned int count;

		count = wal->count;
		if (!count)
			continue;

		seq_printf(m, "%s: Workarounds applied: %u\n",
			   engine->name, count);

		for (wa = wal->list; count--; wa++)
			seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X\n",
				   i915_mmio_reg_offset(wa->reg),
				   wa->val, wa->mask);

		seq_printf(m, "\n");
	}
2920 2921 2922 2923

	return 0;
}

2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947
static int i915_ipc_status_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Isochronous Priority Control: %s\n",
			yesno(dev_priv->ipc_enabled));
	return 0;
}

static int i915_ipc_status_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!HAS_IPC(dev_priv))
		return -ENODEV;

	return single_open(file, i915_ipc_status_show, dev_priv);
}

static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
2948
	intel_wakeref_t wakeref;
2949
	bool enable;
2950
	int ret;
2951 2952 2953 2954 2955

	ret = kstrtobool_from_user(ubuf, len, &enable);
	if (ret < 0)
		return ret;

2956
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
2957 2958 2959 2960 2961 2962
		if (!dev_priv->ipc_enabled && enable)
			DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
		dev_priv->wm.distrust_bios_wm = true;
		dev_priv->ipc_enabled = enable;
		intel_enable_ipc(dev_priv);
	}
2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975

	return len;
}

static const struct file_operations i915_ipc_status_fops = {
	.owner = THIS_MODULE,
	.open = i915_ipc_status_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_ipc_status_write
};

2976 2977
static int i915_ddb_info(struct seq_file *m, void *unused)
{
2978 2979
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2980
	struct skl_ddb_entry *entry;
2981
	struct intel_crtc *crtc;
2982

2983
	if (INTEL_GEN(dev_priv) < 9)
2984
		return -ENODEV;
2985

2986 2987 2988 2989
	drm_modeset_lock_all(dev);

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

2990 2991 2992 2993 2994 2995
	for_each_intel_crtc(&dev_priv->drm, crtc) {
		struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
		enum pipe pipe = crtc->pipe;
		enum plane_id plane_id;

2996 2997
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

2998 2999 3000
		for_each_plane_id_on_crtc(crtc, plane_id) {
			entry = &crtc_state->wm.skl.plane_ddb_y[plane_id];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane_id + 1,
3001 3002 3003 3004
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3005
		entry = &crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR];
3006 3007 3008 3009 3010 3011 3012 3013 3014
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3015
static void drrs_status_per_crtc(struct seq_file *m,
3016 3017
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3018
{
3019
	struct drm_i915_private *dev_priv = to_i915(dev);
3020 3021
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3022
	struct drm_connector *connector;
3023
	struct drm_connector_list_iter conn_iter;
3024

3025 3026
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3027 3028 3029 3030
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3031
	}
3032
	drm_connector_list_iter_end(&conn_iter);
3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3045
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3046 3047 3048 3049 3050 3051 3052 3053
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
3054 3055 3056 3057
			seq_puts(m, "Idleness DRRS: Disabled\n");
			if (dev_priv->psr.enabled)
				seq_puts(m,
				"\tAs PSR is enabled, DRRS is not enabled\n");
3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3092 3093
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3094 3095 3096
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3097
	drm_modeset_lock_all(dev);
3098
	for_each_intel_crtc(dev, intel_crtc) {
3099
		if (intel_crtc->base.state->active) {
3100 3101 3102 3103 3104 3105
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3106
	drm_modeset_unlock_all(dev);
3107 3108 3109 3110 3111 3112 3113

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3114 3115
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3116 3117
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3118 3119
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3120
	struct drm_connector *connector;
3121
	struct drm_connector_list_iter conn_iter;
3122

3123 3124
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3125
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3126
			continue;
3127 3128 3129 3130 3131 3132

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3133 3134
		if (!intel_dig_port->dp.can_mst)
			continue;
3135

3136
		seq_printf(m, "MST Source Port %c\n",
3137
			   port_name(intel_dig_port->base.port));
3138 3139
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3140 3141
	drm_connector_list_iter_end(&conn_iter);

3142 3143 3144
	return 0;
}

3145
static ssize_t i915_displayport_test_active_write(struct file *file,
3146 3147
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3148 3149 3150 3151 3152
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3153
	struct drm_connector_list_iter conn_iter;
3154 3155 3156
	struct intel_dp *intel_dp;
	int val = 0;

3157
	dev = ((struct seq_file *)file->private_data)->private;
3158 3159 3160 3161

	if (len == 0)
		return 0;

G
Geliang Tang 已提交
3162 3163 3164
	input_buffer = memdup_user_nul(ubuf, len);
	if (IS_ERR(input_buffer))
		return PTR_ERR(input_buffer);
3165 3166 3167

	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3168 3169
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3170 3171
		struct intel_encoder *encoder;

3172 3173 3174 3175
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3176 3177 3178 3179 3180 3181
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3182 3183
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3184
				break;
3185 3186 3187 3188 3189
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3190
				intel_dp->compliance.test_active = 1;
3191
			else
3192
				intel_dp->compliance.test_active = 0;
3193 3194
		}
	}
3195
	drm_connector_list_iter_end(&conn_iter);
3196 3197 3198 3199 3200 3201 3202 3203 3204 3205
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
3206 3207
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3208
	struct drm_connector *connector;
3209
	struct drm_connector_list_iter conn_iter;
3210 3211
	struct intel_dp *intel_dp;

3212 3213
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3214 3215
		struct intel_encoder *encoder;

3216 3217 3218 3219
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3220 3221 3222 3223 3224 3225
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3226
			if (intel_dp->compliance.test_active)
3227 3228 3229 3230 3231 3232
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3233
	drm_connector_list_iter_end(&conn_iter);
3234 3235 3236 3237 3238

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3239
					     struct file *file)
3240
{
3241
	return single_open(file, i915_displayport_test_active_show,
3242
			   inode->i_private);
3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
3256 3257
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3258
	struct drm_connector *connector;
3259
	struct drm_connector_list_iter conn_iter;
3260 3261
	struct intel_dp *intel_dp;

3262 3263
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3264 3265
		struct intel_encoder *encoder;

3266 3267 3268 3269
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3270 3271 3272 3273 3274 3275
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3276 3277 3278 3279
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3280 3281 3282 3283 3284 3285 3286 3287 3288
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3289 3290 3291
		} else
			seq_puts(m, "0");
	}
3292
	drm_connector_list_iter_end(&conn_iter);
3293 3294 3295

	return 0;
}
3296
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_data);
3297 3298 3299

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
3300 3301
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3302
	struct drm_connector *connector;
3303
	struct drm_connector_list_iter conn_iter;
3304 3305
	struct intel_dp *intel_dp;

3306 3307
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3308 3309
		struct intel_encoder *encoder;

3310 3311 3312 3313
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3314 3315 3316 3317 3318 3319
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3320
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3321 3322 3323
		} else
			seq_puts(m, "0");
	}
3324
	drm_connector_list_iter_end(&conn_iter);
3325 3326 3327

	return 0;
}
3328
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_type);
3329

3330
static void wm_latency_show(struct seq_file *m, const u16 wm[8])
3331
{
3332 3333
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3334
	int level;
3335 3336
	int num_levels;

3337
	if (IS_CHERRYVIEW(dev_priv))
3338
		num_levels = 3;
3339
	else if (IS_VALLEYVIEW(dev_priv))
3340
		num_levels = 1;
3341 3342
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3343
	else
3344
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3345 3346 3347 3348 3349 3350

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3351 3352
		/*
		 * - WM1+ latency values in 0.5us units
3353
		 * - latencies are in us on gen9/vlv/chv
3354
		 */
3355 3356 3357 3358
		if (INTEL_GEN(dev_priv) >= 9 ||
		    IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv) ||
		    IS_G4X(dev_priv))
3359 3360
			latency *= 10;
		else if (level > 0)
3361 3362 3363
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3364
			   level, wm[level], latency / 10, latency % 10);
3365 3366 3367 3368 3369 3370 3371
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3372
	struct drm_i915_private *dev_priv = m->private;
3373
	const u16 *latencies;
3374

3375
	if (INTEL_GEN(dev_priv) >= 9)
3376 3377
		latencies = dev_priv->wm.skl_latency;
	else
3378
		latencies = dev_priv->wm.pri_latency;
3379

3380
	wm_latency_show(m, latencies);
3381 3382 3383 3384 3385 3386

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3387
	struct drm_i915_private *dev_priv = m->private;
3388
	const u16 *latencies;
3389

3390
	if (INTEL_GEN(dev_priv) >= 9)
3391 3392
		latencies = dev_priv->wm.skl_latency;
	else
3393
		latencies = dev_priv->wm.spr_latency;
3394

3395
	wm_latency_show(m, latencies);
3396 3397 3398 3399 3400 3401

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3402
	struct drm_i915_private *dev_priv = m->private;
3403
	const u16 *latencies;
3404

3405
	if (INTEL_GEN(dev_priv) >= 9)
3406 3407
		latencies = dev_priv->wm.skl_latency;
	else
3408
		latencies = dev_priv->wm.cur_latency;
3409

3410
	wm_latency_show(m, latencies);
3411 3412 3413 3414 3415 3416

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3417
	struct drm_i915_private *dev_priv = inode->i_private;
3418

3419
	if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
3420 3421
		return -ENODEV;

3422
	return single_open(file, pri_wm_latency_show, dev_priv);
3423 3424 3425 3426
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3427
	struct drm_i915_private *dev_priv = inode->i_private;
3428

R
Rodrigo Vivi 已提交
3429
	if (HAS_GMCH(dev_priv))
3430 3431
		return -ENODEV;

3432
	return single_open(file, spr_wm_latency_show, dev_priv);
3433 3434 3435 3436
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3437
	struct drm_i915_private *dev_priv = inode->i_private;
3438

R
Rodrigo Vivi 已提交
3439
	if (HAS_GMCH(dev_priv))
3440 3441
		return -ENODEV;

3442
	return single_open(file, cur_wm_latency_show, dev_priv);
3443 3444 3445
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3446
				size_t len, loff_t *offp, u16 wm[8])
3447 3448
{
	struct seq_file *m = file->private_data;
3449 3450
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3451
	u16 new[8] = { 0 };
3452
	int num_levels;
3453 3454 3455 3456
	int level;
	int ret;
	char tmp[32];

3457
	if (IS_CHERRYVIEW(dev_priv))
3458
		num_levels = 3;
3459
	else if (IS_VALLEYVIEW(dev_priv))
3460
		num_levels = 1;
3461 3462
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3463
	else
3464
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3465

3466 3467 3468 3469 3470 3471 3472 3473
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3474 3475 3476
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3495
	struct drm_i915_private *dev_priv = m->private;
3496
	u16 *latencies;
3497

3498
	if (INTEL_GEN(dev_priv) >= 9)
3499 3500
		latencies = dev_priv->wm.skl_latency;
	else
3501
		latencies = dev_priv->wm.pri_latency;
3502 3503

	return wm_latency_write(file, ubuf, len, offp, latencies);
3504 3505 3506 3507 3508 3509
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3510
	struct drm_i915_private *dev_priv = m->private;
3511
	u16 *latencies;
3512

3513
	if (INTEL_GEN(dev_priv) >= 9)
3514 3515
		latencies = dev_priv->wm.skl_latency;
	else
3516
		latencies = dev_priv->wm.spr_latency;
3517 3518

	return wm_latency_write(file, ubuf, len, offp, latencies);
3519 3520 3521 3522 3523 3524
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3525
	struct drm_i915_private *dev_priv = m->private;
3526
	u16 *latencies;
3527

3528
	if (INTEL_GEN(dev_priv) >= 9)
3529 3530
		latencies = dev_priv->wm.skl_latency;
	else
3531
		latencies = dev_priv->wm.cur_latency;
3532

3533
	return wm_latency_write(file, ubuf, len, offp, latencies);
3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3563 3564
static int
i915_wedged_get(void *data, u64 *val)
3565
{
3566 3567
	struct drm_i915_private *i915 = data;
	int ret = intel_gt_terminally_wedged(&i915->gt);
3568

3569 3570 3571 3572 3573 3574 3575 3576 3577 3578
	switch (ret) {
	case -EIO:
		*val = 1;
		return 0;
	case 0:
		*val = 0;
		return 0;
	default:
		return ret;
	}
3579 3580
}

3581 3582
static int
i915_wedged_set(void *data, u64 val)
3583
{
3584
	struct drm_i915_private *i915 = data;
3585

3586
	/* Flush any previous reset before applying for a new one */
3587 3588
	wait_event(i915->gt.reset.queue,
		   !test_bit(I915_RESET_BACKOFF, &i915->gt.reset.flags));
3589

3590 3591
	intel_gt_handle_error(&i915->gt, val, I915_ERROR_CAPTURE,
			      "Manually set wedged engine mask = %llx", val);
3592
	return 0;
3593 3594
}

3595 3596
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
3597
			"%llu\n");
3598

3599 3600 3601 3602 3603 3604 3605
#define DROP_UNBOUND	BIT(0)
#define DROP_BOUND	BIT(1)
#define DROP_RETIRE	BIT(2)
#define DROP_ACTIVE	BIT(3)
#define DROP_FREED	BIT(4)
#define DROP_SHRINK_ALL	BIT(5)
#define DROP_IDLE	BIT(6)
3606 3607
#define DROP_RESET_ACTIVE	BIT(7)
#define DROP_RESET_SEQNO	BIT(8)
3608 3609 3610 3611
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
3612
		  DROP_FREED	| \
3613
		  DROP_SHRINK_ALL |\
3614 3615 3616
		  DROP_IDLE	| \
		  DROP_RESET_ACTIVE | \
		  DROP_RESET_SEQNO)
3617 3618
static int
i915_drop_caches_get(void *data, u64 *val)
3619
{
3620
	*val = DROP_ALL;
3621

3622
	return 0;
3623 3624
}

3625 3626
static int
i915_drop_caches_set(void *data, u64 val)
3627
{
3628
	struct drm_i915_private *i915 = data;
3629

3630 3631
	DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
		  val, val & DROP_ALL);
3632

3633
	if (val & DROP_RESET_ACTIVE &&
3634 3635 3636
	    wait_for(intel_engines_are_idle(&i915->gt),
		     I915_IDLE_ENGINES_TIMEOUT))
		intel_gt_set_wedged(&i915->gt);
3637

3638 3639
	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
3640
	if (val & (DROP_ACTIVE | DROP_IDLE | DROP_RETIRE | DROP_RESET_SEQNO)) {
3641 3642
		int ret;

3643
		ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
3644
		if (ret)
3645
			return ret;
3646

3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659
		/*
		 * To finish the flush of the idle_worker, we must complete
		 * the switch-to-kernel-context, which requires a double
		 * pass through wait_for_idle: first queues the switch,
		 * second waits for the switch.
		 */
		if (ret == 0 && val & (DROP_IDLE | DROP_ACTIVE))
			ret = i915_gem_wait_for_idle(i915,
						     I915_WAIT_INTERRUPTIBLE |
						     I915_WAIT_LOCKED,
						     MAX_SCHEDULE_TIMEOUT);

		if (ret == 0 && val & DROP_IDLE)
3660
			ret = i915_gem_wait_for_idle(i915,
3661
						     I915_WAIT_INTERRUPTIBLE |
3662 3663
						     I915_WAIT_LOCKED,
						     MAX_SCHEDULE_TIMEOUT);
3664 3665

		if (val & DROP_RETIRE)
3666
			i915_retire_requests(i915);
3667

3668
		mutex_unlock(&i915->drm.struct_mutex);
3669 3670 3671

		if (ret == 0 && val & DROP_IDLE)
			ret = intel_gt_pm_wait_for_idle(&i915->gt);
3672 3673
	}

3674 3675
	if (val & DROP_RESET_ACTIVE && intel_gt_terminally_wedged(&i915->gt))
		intel_gt_handle_error(&i915->gt, ALL_ENGINES, 0, NULL);
3676

3677
	fs_reclaim_acquire(GFP_KERNEL);
3678
	if (val & DROP_BOUND)
3679
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_BOUND);
3680

3681
	if (val & DROP_UNBOUND)
3682
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
3683

3684
	if (val & DROP_SHRINK_ALL)
3685
		i915_gem_shrink_all(i915);
3686
	fs_reclaim_release(GFP_KERNEL);
3687

3688
	if (val & DROP_IDLE) {
3689
		flush_delayed_work(&i915->gem.retire_work);
3690
		flush_work(&i915->gem.idle_work);
3691
	}
3692

3693
	if (val & DROP_FREED)
3694
		i915_gem_drain_freed_objects(i915);
3695

3696
	return 0;
3697 3698
}

3699 3700 3701
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
3702

3703 3704
static int
i915_cache_sharing_get(void *data, u64 *val)
3705
{
3706
	struct drm_i915_private *dev_priv = data;
3707
	intel_wakeref_t wakeref;
3708
	u32 snpcr = 0;
3709

3710
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
3711 3712
		return -ENODEV;

3713
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref)
3714
		snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3715

3716
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
3717

3718
	return 0;
3719 3720
}

3721 3722
static int
i915_cache_sharing_set(void *data, u64 val)
3723
{
3724
	struct drm_i915_private *dev_priv = data;
3725
	intel_wakeref_t wakeref;
3726

3727
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
3728 3729
		return -ENODEV;

3730
	if (val > 3)
3731 3732
		return -EINVAL;

3733
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
3734
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
3735 3736 3737 3738 3739 3740 3741 3742
		u32 snpcr;

		/* Update the cache sharing policy here as well */
		snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
		snpcr &= ~GEN6_MBC_SNPCR_MASK;
		snpcr |= val << GEN6_MBC_SNPCR_SHIFT;
		I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
	}
3743

3744
	return 0;
3745 3746
}

3747 3748 3749
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
3750

3751
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
3752
					  struct sseu_dev_info *sseu)
3753
{
3754 3755 3756
#define SS_MAX 2
	const int ss_max = SS_MAX;
	u32 sig1[SS_MAX], sig2[SS_MAX];
3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770
	int ss;

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

3771
		sseu->slice_mask = BIT(0);
3772
		sseu->subslice_mask[0] |= BIT(ss);
3773 3774 3775 3776
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
3777 3778 3779
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
3780
	}
3781
#undef SS_MAX
3782 3783
}

3784 3785 3786
static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
				     struct sseu_dev_info *sseu)
{
3787
#define SS_MAX 6
3788
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
3789
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
3790 3791
	int s, ss;

3792
	for (s = 0; s < info->sseu.max_slices; s++) {
3793 3794
		/*
		 * FIXME: Valid SS Mask respects the spec and read
3795
		 * only valid bits for those registers, excluding reserved
3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813
		 * although this seems wrong because it would leave many
		 * subslices without ACK.
		 */
		s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
			GEN10_PGCTL_VALID_SS_MASK(s);
		eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
		eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
	}

	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

3814
	for (s = 0; s < info->sseu.max_slices; s++) {
3815 3816 3817 3818 3819
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		sseu->slice_mask |= BIT(s);
3820
		sseu->subslice_mask[s] = info->sseu.subslice_mask[s];
3821

3822
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836
			unsigned int eu_cnt;

			if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
					       eu_mask[ss % 2]);
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
		}
	}
3837
#undef SS_MAX
3838 3839
}

3840
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
3841
				    struct sseu_dev_info *sseu)
3842
{
3843
#define SS_MAX 3
3844
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
3845
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
3846
	int s, ss;
3847

3848
	for (s = 0; s < info->sseu.max_slices; s++) {
3849 3850 3851 3852 3853
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

3854 3855 3856 3857 3858 3859 3860 3861 3862
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

3863
	for (s = 0; s < info->sseu.max_slices; s++) {
3864 3865 3866 3867
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

3868
		sseu->slice_mask |= BIT(s);
3869

3870
		if (IS_GEN9_BC(dev_priv))
3871 3872
			sseu->subslice_mask[s] =
				RUNTIME_INFO(dev_priv)->sseu.subslice_mask[s];
3873

3874
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
3875 3876
			unsigned int eu_cnt;

3877
			if (IS_GEN9_LP(dev_priv)) {
3878 3879 3880
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
3881

3882
				sseu->subslice_mask[s] |= BIT(ss);
3883
			}
3884

3885 3886
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
3887 3888 3889 3890
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
3891 3892
		}
	}
3893
#undef SS_MAX
3894 3895
}

3896
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
3897
					 struct sseu_dev_info *sseu)
3898 3899
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
3900
	int s;
3901

3902
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
3903

3904
	if (sseu->slice_mask) {
3905 3906 3907 3908 3909 3910
		sseu->eu_per_subslice =
			RUNTIME_INFO(dev_priv)->sseu.eu_per_subslice;
		for (s = 0; s < fls(sseu->slice_mask); s++) {
			sseu->subslice_mask[s] =
				RUNTIME_INFO(dev_priv)->sseu.subslice_mask[s];
		}
3911
		sseu->eu_total = sseu->eu_per_subslice *
3912
				 intel_sseu_subslice_total(sseu);
3913 3914

		/* subtract fused off EU(s) from enabled slice(s) */
3915
		for (s = 0; s < fls(sseu->slice_mask); s++) {
3916 3917
			u8 subslice_7eu =
				RUNTIME_INFO(dev_priv)->sseu.subslice_7eu[s];
3918

3919
			sseu->eu_total -= hweight8(subslice_7eu);
3920 3921 3922 3923
		}
	}
}

3924 3925 3926 3927 3928
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";
3929
	int s;
3930

3931 3932
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
3933
	seq_printf(m, "  %s Slice Total: %u\n", type,
3934
		   hweight8(sseu->slice_mask));
3935
	seq_printf(m, "  %s Subslice Total: %u\n", type,
3936
		   intel_sseu_subslice_total(sseu));
3937 3938
	for (s = 0; s < fls(sseu->slice_mask); s++) {
		seq_printf(m, "  %s Slice%i subslices: %u\n", type,
3939
			   s, intel_sseu_subslices_per_slice(sseu, s));
3940
	}
3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

3961 3962
static int i915_sseu_status(struct seq_file *m, void *unused)
{
3963
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
3964
	struct sseu_dev_info sseu;
3965
	intel_wakeref_t wakeref;
3966

3967
	if (INTEL_GEN(dev_priv) < 8)
3968 3969 3970
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
3971
	i915_print_sseu_info(m, true, &RUNTIME_INFO(dev_priv)->sseu);
3972

3973
	seq_puts(m, "SSEU Device Status\n");
3974
	memset(&sseu, 0, sizeof(sseu));
3975 3976 3977 3978
	sseu.max_slices = RUNTIME_INFO(dev_priv)->sseu.max_slices;
	sseu.max_subslices = RUNTIME_INFO(dev_priv)->sseu.max_subslices;
	sseu.max_eus_per_subslice =
		RUNTIME_INFO(dev_priv)->sseu.max_eus_per_subslice;
3979

3980
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
3981 3982 3983 3984 3985 3986 3987 3988
		if (IS_CHERRYVIEW(dev_priv))
			cherryview_sseu_device_status(dev_priv, &sseu);
		else if (IS_BROADWELL(dev_priv))
			broadwell_sseu_device_status(dev_priv, &sseu);
		else if (IS_GEN(dev_priv, 9))
			gen9_sseu_device_status(dev_priv, &sseu);
		else if (INTEL_GEN(dev_priv) >= 10)
			gen10_sseu_device_status(dev_priv, &sseu);
3989
	}
3990

3991
	i915_print_sseu_info(m, false, &sseu);
3992

3993 3994 3995
	return 0;
}

3996 3997
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
3998
	struct drm_i915_private *i915 = inode->i_private;
3999

4000
	if (INTEL_GEN(i915) < 6)
4001 4002
		return 0;

4003 4004
	file->private_data =
		(void *)(uintptr_t)intel_runtime_pm_get(&i915->runtime_pm);
4005
	intel_uncore_forcewake_user_get(&i915->uncore);
4006 4007 4008 4009

	return 0;
}

4010
static int i915_forcewake_release(struct inode *inode, struct file *file)
4011
{
4012
	struct drm_i915_private *i915 = inode->i_private;
4013

4014
	if (INTEL_GEN(i915) < 6)
4015 4016
		return 0;

4017
	intel_uncore_forcewake_user_put(&i915->uncore);
4018
	intel_runtime_pm_put(&i915->runtime_pm,
4019
			     (intel_wakeref_t)(uintptr_t)file->private_data);
4020 4021 4022 4023 4024 4025 4026 4027 4028 4029

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4030 4031 4032 4033 4034
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

4035 4036 4037
	/* Synchronize with everything first in case there's been an HPD
	 * storm, but we haven't finished handling it in the kernel yet
	 */
4038
	intel_synchronize_irq(dev_priv);
4039
	flush_work(&dev_priv->hotplug.dig_port_work);
4040
	flush_delayed_work(&dev_priv->hotplug.hotplug_work);
4041

L
Lyude 已提交
4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111
	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184
static int i915_hpd_short_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Enabled: %s\n",
		   yesno(dev_priv->hotplug.hpd_short_storm_enabled));

	return 0;
}

static int
i915_hpd_short_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_short_storm_ctl_show,
			   inode->i_private);
}

static ssize_t i915_hpd_short_storm_ctl_write(struct file *file,
					      const char __user *ubuf,
					      size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	char *newline;
	char tmp[16];
	int i;
	bool new_state;

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	/* Reset to the "default" state for this system */
	if (strcmp(tmp, "reset") == 0)
		new_state = !HAS_DP_MST(dev_priv);
	else if (kstrtobool(tmp, &new_state) != 0)
		return -EINVAL;

	DRM_DEBUG_KMS("%sabling HPD short storm detection\n",
		      new_state ? "En" : "Dis");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_short_storm_enabled = new_state;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static const struct file_operations i915_hpd_short_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_short_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_short_storm_ctl_write,
};

4185 4186 4187 4188
static int i915_drrs_ctl_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4189
	struct intel_crtc *crtc;
4190 4191 4192 4193

	if (INTEL_GEN(dev_priv) < 7)
		return -ENODEV;

4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209
	for_each_intel_crtc(dev, crtc) {
		struct drm_connector_list_iter conn_iter;
		struct intel_crtc_state *crtc_state;
		struct drm_connector *connector;
		struct drm_crtc_commit *commit;
		int ret;

		ret = drm_modeset_lock_single_interruptible(&crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		if (!crtc_state->base.active ||
		    !crtc_state->has_drrs)
			goto out;
4210

4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (ret)
				goto out;
		}

		drm_connector_list_iter_begin(dev, &conn_iter);
		drm_for_each_connector_iter(connector, &conn_iter) {
			struct intel_encoder *encoder;
			struct intel_dp *intel_dp;

			if (!(crtc_state->base.connector_mask &
			      drm_connector_mask(connector)))
				continue;

			encoder = intel_attached_encoder(connector);
4228 4229 4230 4231 4232 4233 4234 4235 4236
			if (encoder->type != INTEL_OUTPUT_EDP)
				continue;

			DRM_DEBUG_DRIVER("Manually %sabling DRRS. %llu\n",
						val ? "en" : "dis", val);

			intel_dp = enc_to_intel_dp(&encoder->base);
			if (val)
				intel_edp_drrs_enable(intel_dp,
4237
						      crtc_state);
4238 4239
			else
				intel_edp_drrs_disable(intel_dp,
4240
						       crtc_state);
4241
		}
4242 4243 4244 4245 4246 4247
		drm_connector_list_iter_end(&conn_iter);

out:
		drm_modeset_unlock(&crtc->base.mutex);
		if (ret)
			return ret;
4248 4249 4250 4251 4252 4253 4254
	}

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_drrs_ctl_fops, NULL, i915_drrs_ctl_set, "%llu\n");

4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315
static ssize_t
i915_fifo_underrun_reset_write(struct file *filp,
			       const char __user *ubuf,
			       size_t cnt, loff_t *ppos)
{
	struct drm_i915_private *dev_priv = filp->private_data;
	struct intel_crtc *intel_crtc;
	struct drm_device *dev = &dev_priv->drm;
	int ret;
	bool reset;

	ret = kstrtobool_from_user(ubuf, cnt, &reset);
	if (ret)
		return ret;

	if (!reset)
		return cnt;

	for_each_intel_crtc(dev, intel_crtc) {
		struct drm_crtc_commit *commit;
		struct intel_crtc_state *crtc_state;

		ret = drm_modeset_lock_single_interruptible(&intel_crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(intel_crtc->base.state);
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (!ret)
				ret = wait_for_completion_interruptible(&commit->flip_done);
		}

		if (!ret && crtc_state->base.active) {
			DRM_DEBUG_KMS("Re-arming FIFO underruns on pipe %c\n",
				      pipe_name(intel_crtc->pipe));

			intel_crtc_arm_fifo_underrun(intel_crtc, crtc_state);
		}

		drm_modeset_unlock(&intel_crtc->base.mutex);

		if (ret)
			return ret;
	}

	ret = intel_fbc_reset_underrun(dev_priv);
	if (ret)
		return ret;

	return cnt;
}

static const struct file_operations i915_fifo_underrun_reset_ops = {
	.owner = THIS_MODULE,
	.open = simple_open,
	.write = i915_fifo_underrun_reset_write,
	.llseek = default_llseek,
};

4316
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4317
	{"i915_capabilities", i915_capabilities, 0},
4318
	{"i915_gem_objects", i915_gem_object_info, 0},
4319
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4320
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4321
	{"i915_guc_info", i915_guc_info, 0},
4322
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4323
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4324
	{"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4325
	{"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4326
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4327
	{"i915_frequency_info", i915_frequency_info, 0},
4328
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4329
	{"i915_drpc_info", i915_drpc_info, 0},
4330
	{"i915_emon_status", i915_emon_status, 0},
4331
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4332
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4333
	{"i915_fbc_status", i915_fbc_status, 0},
4334
	{"i915_ips_status", i915_ips_status, 0},
4335
	{"i915_sr_status", i915_sr_status, 0},
4336
	{"i915_opregion", i915_opregion, 0},
4337
	{"i915_vbt", i915_vbt, 0},
4338
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4339
	{"i915_context_status", i915_context_status, 0},
4340
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4341
	{"i915_swizzle_info", i915_swizzle_info, 0},
4342
	{"i915_llc", i915_llc, 0},
4343
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4344
	{"i915_energy_uJ", i915_energy_uJ, 0},
4345
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4346
	{"i915_power_domain_info", i915_power_domain_info, 0},
4347
	{"i915_dmc_info", i915_dmc_info, 0},
4348
	{"i915_display_info", i915_display_info, 0},
4349
	{"i915_engine_info", i915_engine_info, 0},
4350
	{"i915_rcs_topology", i915_rcs_topology, 0},
4351
	{"i915_shrinker_info", i915_shrinker_info, 0},
4352
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4353
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4354
	{"i915_wa_registers", i915_wa_registers, 0},
4355
	{"i915_ddb_info", i915_ddb_info, 0},
4356
	{"i915_sseu_status", i915_sseu_status, 0},
4357
	{"i915_drrs_status", i915_drrs_status, 0},
4358
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4359
};
4360
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4361

4362
static const struct i915_debugfs_files {
4363 4364 4365 4366 4367 4368
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4369
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4370
	{"i915_error_state", &i915_error_state_fops},
4371
	{"i915_gpu_info", &i915_gpu_info_fops},
4372
#endif
4373
	{"i915_fifo_underrun_reset", &i915_fifo_underrun_reset_ops},
4374 4375 4376
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4377
	{"i915_fbc_false_color", &i915_fbc_false_color_fops},
4378 4379
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4380
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
4381 4382
	{"i915_guc_log_level", &i915_guc_log_level_fops},
	{"i915_guc_log_relay", &i915_guc_log_relay_fops},
4383
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4384
	{"i915_hpd_short_storm_ctl", &i915_hpd_short_storm_ctl_fops},
4385
	{"i915_ipc_status", &i915_ipc_status_fops},
4386 4387
	{"i915_drrs_ctl", &i915_drrs_ctl_fops},
	{"i915_edp_psr_debug", &i915_edp_psr_debug_fops}
4388 4389
};

4390
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4391
{
4392
	struct drm_minor *minor = dev_priv->drm.primary;
4393
	int i;
4394

4395 4396
	debugfs_create_file("i915_forcewake_user", S_IRUSR, minor->debugfs_root,
			    to_i915(minor->dev), &i915_forcewake_fops);
4397

4398
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4399 4400 4401 4402 4403
		debugfs_create_file(i915_debugfs_files[i].name,
				    S_IRUGO | S_IWUSR,
				    minor->debugfs_root,
				    to_i915(minor->dev),
				    i915_debugfs_files[i].fops);
4404
	}
4405

4406 4407
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4408 4409 4410
					minor->debugfs_root, minor);
}

4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4440
	u8 buf[16];
4441 4442 4443
	ssize_t err;
	int i;

4444 4445 4446
	if (connector->status != connector_status_connected)
		return -ENODEV;

4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4460 4461 4462 4463
		if (err < 0)
			seq_printf(m, "%04x: ERROR %d\n", b->offset, (int)err);
		else
			seq_printf(m, "%04x: %*ph\n", b->offset, (int)err, buf);
4464
	}
4465 4466 4467

	return 0;
}
4468
DEFINE_SHOW_ATTRIBUTE(i915_dpcd);
4469

4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}
4490
DEFINE_SHOW_ATTRIBUTE(i915_panel);
4491

4492 4493 4494 4495 4496 4497 4498 4499 4500
static int i915_hdcp_sink_capability_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_connector *intel_connector = to_intel_connector(connector);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	/* HDCP is supported by connector */
4501
	if (!intel_connector->hdcp.shim)
4502 4503 4504 4505
		return -EINVAL;

	seq_printf(m, "%s:%d HDCP version: ", connector->name,
		   connector->base.id);
4506
	intel_hdcp_info(m, intel_connector);
4507 4508 4509 4510 4511

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_hdcp_sink_capability);

4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525
static int i915_dsc_fec_support_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct drm_device *dev = connector->dev;
	struct drm_crtc *crtc;
	struct intel_dp *intel_dp;
	struct drm_modeset_acquire_ctx ctx;
	struct intel_crtc_state *crtc_state = NULL;
	int ret = 0;
	bool try_again = false;

	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);

	do {
4526
		try_again = false;
4527 4528 4529
		ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
				       &ctx);
		if (ret) {
4530 4531 4532 4533
			if (ret == -EDEADLK && !drm_modeset_backoff(&ctx)) {
				try_again = true;
				continue;
			}
4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555
			break;
		}
		crtc = connector->state->crtc;
		if (connector->status != connector_status_connected || !crtc) {
			ret = -ENODEV;
			break;
		}
		ret = drm_modeset_lock(&crtc->mutex, &ctx);
		if (ret == -EDEADLK) {
			ret = drm_modeset_backoff(&ctx);
			if (!ret) {
				try_again = true;
				continue;
			}
			break;
		} else if (ret) {
			break;
		}
		intel_dp = enc_to_intel_dp(&intel_attached_encoder(connector)->base);
		crtc_state = to_intel_crtc_state(crtc->state);
		seq_printf(m, "DSC_Enabled: %s\n",
			   yesno(crtc_state->dsc_params.compression_enable));
4556 4557
		seq_printf(m, "DSC_Sink_Support: %s\n",
			   yesno(drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)));
4558 4559
		seq_printf(m, "Force_DSC_Enable: %s\n",
			   yesno(intel_dp->force_dsc_en));
4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615
		if (!intel_dp_is_edp(intel_dp))
			seq_printf(m, "FEC_Sink_Support: %s\n",
				   yesno(drm_dp_sink_supports_fec(intel_dp->fec_capable)));
	} while (try_again);

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);

	return ret;
}

static ssize_t i915_dsc_fec_support_write(struct file *file,
					  const char __user *ubuf,
					  size_t len, loff_t *offp)
{
	bool dsc_enable = false;
	int ret;
	struct drm_connector *connector =
		((struct seq_file *)file->private_data)->private;
	struct intel_encoder *encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	if (len == 0)
		return 0;

	DRM_DEBUG_DRIVER("Copied %zu bytes from user to force DSC\n",
			 len);

	ret = kstrtobool_from_user(ubuf, len, &dsc_enable);
	if (ret < 0)
		return ret;

	DRM_DEBUG_DRIVER("Got %s for DSC Enable\n",
			 (dsc_enable) ? "true" : "false");
	intel_dp->force_dsc_en = dsc_enable;

	*offp += len;
	return len;
}

static int i915_dsc_fec_support_open(struct inode *inode,
				     struct file *file)
{
	return single_open(file, i915_dsc_fec_support_show,
			   inode->i_private);
}

static const struct file_operations i915_dsc_fec_support_fops = {
	.owner = THIS_MODULE,
	.open = i915_dsc_fec_support_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_dsc_fec_support_write
};

4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;
4628
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4629 4630 4631 4632 4633 4634 4635

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4636 4637 4638
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

4639
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
4640 4641
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
4642 4643 4644
		debugfs_create_file("i915_psr_sink_status", S_IRUGO, root,
				    connector, &i915_psr_sink_status_fops);
	}
4645

4646 4647 4648 4649 4650 4651 4652
	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIB) {
		debugfs_create_file("i915_hdcp_sink_capability", S_IRUGO, root,
				    connector, &i915_hdcp_sink_capability_fops);
	}

4653 4654 4655 4656 4657 4658
	if (INTEL_GEN(dev_priv) >= 10 &&
	    (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	     connector->connector_type == DRM_MODE_CONNECTOR_eDP))
		debugfs_create_file("i915_dsc_fec_support", S_IRUGO, root,
				    connector, &i915_dsc_fec_support_fops);

4659 4660
	return 0;
}