i915_debugfs.c 139.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/debugfs.h>
30
#include <linux/sort.h>
31
#include <linux/sched/mm.h>
32
#include "intel_drv.h"
33
#include "intel_guc_submission.h"
34

35 36 37 38 39
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

40 41
static int i915_capabilities(struct seq_file *m, void *data)
{
42 43
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
44
	struct drm_printer p = drm_seq_file_printer(m);
45

46
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
47
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
48
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
49

50
	intel_device_info_dump_flags(info, &p);
51
	intel_device_info_dump_runtime(RUNTIME_INFO(dev_priv), &p);
52
	intel_driver_caps_print(&dev_priv->caps, &p);
53

54
	kernel_param_lock(THIS_MODULE);
55
	i915_params_dump(&i915_modparams, &p);
56 57
	kernel_param_unlock(THIS_MODULE);

58 59
	return 0;
}
60

61
static char get_active_flag(struct drm_i915_gem_object *obj)
62
{
63
	return i915_gem_object_is_active(obj) ? '*' : ' ';
64 65
}

66
static char get_pin_flag(struct drm_i915_gem_object *obj)
67
{
68
	return obj->pin_global ? 'p' : ' ';
69 70
}

71
static char get_tiling_flag(struct drm_i915_gem_object *obj)
72
{
73
	switch (i915_gem_object_get_tiling(obj)) {
74
	default:
75 76 77
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
78
	}
79 80
}

81
static char get_global_flag(struct drm_i915_gem_object *obj)
82
{
83
	return obj->userfault_count ? 'g' : ' ';
84 85
}

86
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
87
{
C
Chris Wilson 已提交
88
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
89 90
}

91 92 93 94 95
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

96 97
	for_each_ggtt_vma(vma, obj) {
		if (drm_mm_node_allocated(&vma->node))
98 99 100 101 102 103
			size += vma->node.size;
	}

	return size;
}

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
static const char *
stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
{
	size_t x = 0;

	switch (page_sizes) {
	case 0:
		return "";
	case I915_GTT_PAGE_SIZE_4K:
		return "4K";
	case I915_GTT_PAGE_SIZE_64K:
		return "64K";
	case I915_GTT_PAGE_SIZE_2M:
		return "2M";
	default:
		if (!buf)
			return "M";

		if (page_sizes & I915_GTT_PAGE_SIZE_2M)
			x += snprintf(buf + x, len - x, "2M, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_64K)
			x += snprintf(buf + x, len - x, "64K, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_4K)
			x += snprintf(buf + x, len - x, "4K, ");
		buf[x-2] = '\0';

		return buf;
	}
}

134 135 136
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
137
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
138
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
139
	struct i915_vma *vma;
140
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
141 142
	int pin_count = 0;

143 144
	lockdep_assert_held(&obj->base.dev->struct_mutex);

145
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
146
		   &obj->base,
147
		   get_active_flag(obj),
148 149
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
150
		   get_global_flag(obj),
151
		   get_pin_mapped_flag(obj),
152
		   obj->base.size / 1024,
153 154
		   obj->read_domains,
		   obj->write_domain,
155
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
156 157
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
158 159
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
160
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
161
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
162
			pin_count++;
D
Dan Carpenter 已提交
163 164
	}
	seq_printf(m, " (pinned x %d)", pin_count);
165 166
	if (obj->pin_global)
		seq_printf(m, " (global)");
167
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
168 169 170
		if (!drm_mm_node_allocated(&vma->node))
			continue;

171
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
172
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
173 174
			   vma->node.start, vma->node.size,
			   stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
175 176 177 178 179 180 181 182
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
183 184
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
185 186 187 188
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
189 190 191 192 193 194 195 196
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
197 198 199 200 201 202 203
				break;

			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
204 205 206 207
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
208
		seq_puts(m, ")");
B
Ben Widawsky 已提交
209
	}
210
	if (obj->stolen)
211
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
212

213
	engine = i915_gem_object_last_write_engine(obj);
214 215 216
	if (engine)
		seq_printf(m, " (%s)", engine->name);

217 218 219
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
220 221
}

222
static int obj_rank_by_stolen(const void *A, const void *B)
223
{
224 225 226 227
	const struct drm_i915_gem_object *a =
		*(const struct drm_i915_gem_object **)A;
	const struct drm_i915_gem_object *b =
		*(const struct drm_i915_gem_object **)B;
228

R
Rasmus Villemoes 已提交
229 230 231 232 233
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
234 235 236 237
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
238 239
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
240
	struct drm_i915_gem_object **objects;
241
	struct drm_i915_gem_object *obj;
242
	u64 total_obj_size, total_gtt_size;
243 244 245 246
	unsigned long total, count, n;
	int ret;

	total = READ_ONCE(dev_priv->mm.object_count);
M
Michal Hocko 已提交
247
	objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
248 249
	if (!objects)
		return -ENOMEM;
250 251 252

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
253
		goto out;
254 255

	total_obj_size = total_gtt_size = count = 0;
256 257 258

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
259 260 261
		if (count == total)
			break;

262 263 264
		if (obj->stolen == NULL)
			continue;

265
		objects[count++] = obj;
266
		total_obj_size += obj->base.size;
267
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
268

269
	}
270
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
271 272 273
		if (count == total)
			break;

274 275 276
		if (obj->stolen == NULL)
			continue;

277
		objects[count++] = obj;
278 279
		total_obj_size += obj->base.size;
	}
280
	spin_unlock(&dev_priv->mm.obj_lock);
281 282 283

	sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);

284
	seq_puts(m, "Stolen:\n");
285
	for (n = 0; n < count; n++) {
286
		seq_puts(m, "   ");
287
		describe_obj(m, objects[n]);
288 289
		seq_putc(m, '\n');
	}
290
	seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
291
		   count, total_obj_size, total_gtt_size);
292 293 294

	mutex_unlock(&dev->struct_mutex);
out:
M
Michal Hocko 已提交
295
	kvfree(objects);
296
	return ret;
297 298
}

299
struct file_stats {
300
	struct drm_i915_file_private *file_priv;
301 302 303 304
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
305 306 307 308 309 310
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
311
	struct i915_vma *vma;
312

313 314
	lockdep_assert_held(&obj->base.dev->struct_mutex);

315 316
	stats->count++;
	stats->total += obj->base.size;
317 318
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
319 320 321
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

322 323 324
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
325

326
		if (i915_vma_is_ggtt(vma)) {
327 328 329
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
330

331
			if (ppgtt->vm.file != stats->file_priv)
332 333
				continue;
		}
334

335
		if (i915_vma_is_active(vma))
336 337 338
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
339 340 341 342 343
	}

	return 0;
}

344 345
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
346
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
347 348 349 350 351 352 353 354 355
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
356 357 358 359 360 361

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
362
	struct intel_engine_cs *engine;
363
	enum intel_engine_id id;
364
	int j;
365 366 367

	memset(&stats, 0, sizeof(stats));

368
	for_each_engine(engine, dev_priv, id) {
369
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
370
			list_for_each_entry(obj,
371
					    &engine->batch_pool.cache_list[j],
372 373 374
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
375
	}
376

377
	print_file_stats(m, "[k]batch pool", stats);
378 379
}

380
static int per_file_ctx_stats(int idx, void *ptr, void *data)
381 382
{
	struct i915_gem_context *ctx = ptr;
383 384 385 386 387
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	for_each_engine(engine, ctx->i915, id) {
		struct intel_context *ce = to_intel_context(ctx, engine);
388

389 390 391 392
		if (ce->state)
			per_file_stats(0, ce->state->obj, data);
		if (ce->ring)
			per_file_stats(0, ce->ring->vma->obj, data);
393 394 395 396 397 398 399 400
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
401
	struct drm_device *dev = &dev_priv->drm;
402 403 404 405 406
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

407
	mutex_lock(&dev->struct_mutex);
408 409 410
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

411
	list_for_each_entry(file, &dev->filelist, lhead) {
412 413 414
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
415
	mutex_unlock(&dev->struct_mutex);
416 417 418 419

	print_file_stats(m, "[k]contexts", stats);
}

420
static int i915_gem_object_info(struct seq_file *m, void *data)
421
{
422 423
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
424
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
425 426
	u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
	u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
427
	struct drm_i915_gem_object *obj;
428
	unsigned int page_sizes = 0;
429
	struct drm_file *file;
430
	char buf[80];
431 432 433 434 435 436
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

437
	seq_printf(m, "%u objects, %llu bytes\n",
438 439 440
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

441 442 443
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
444
	huge_size = huge_count = 0;
445 446 447

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
448 449 450
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
451
		if (obj->mm.madv == I915_MADV_DONTNEED) {
452 453 454 455
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
456
		if (obj->mm.mapping) {
457 458
			mapped_count++;
			mapped_size += obj->base.size;
459
		}
460 461 462 463 464 465

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
466
	}
467
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
468

469
	size = count = dpy_size = dpy_count = 0;
470
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
471 472 473
		size += obj->base.size;
		++count;

474
		if (obj->pin_global) {
475 476
			dpy_size += obj->base.size;
			++dpy_count;
477
		}
478

C
Chris Wilson 已提交
479
		if (obj->mm.madv == I915_MADV_DONTNEED) {
480 481 482
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
483

C
Chris Wilson 已提交
484
		if (obj->mm.mapping) {
485 486
			mapped_count++;
			mapped_size += obj->base.size;
487
		}
488 489 490 491 492 493

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
494
	}
495 496
	spin_unlock(&dev_priv->mm.obj_lock);

497 498
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
499
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
500
		   purgeable_count, purgeable_size);
501 502
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
503 504 505 506
	seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
		   huge_count,
		   stringify_page_sizes(page_sizes, buf, sizeof(buf)),
		   huge_size);
507
	seq_printf(m, "%u display objects (globally pinned), %llu bytes\n",
508
		   dpy_count, dpy_size);
509

510
	seq_printf(m, "%llu [%pa] gtt total\n",
511
		   ggtt->vm.total, &ggtt->mappable_end);
512 513 514
	seq_printf(m, "Supported page sizes: %s\n",
		   stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
					buf, sizeof(buf)));
515

516 517
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
518 519 520
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
521
	print_context_stats(m, dev_priv);
522 523
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
524
		struct drm_i915_file_private *file_priv = file->driver_priv;
525
		struct i915_request *request;
526
		struct task_struct *task;
527

528 529
		mutex_lock(&dev->struct_mutex);

530
		memset(&stats, 0, sizeof(stats));
531
		stats.file_priv = file->driver_priv;
532
		spin_lock(&file->table_lock);
533
		idr_for_each(&file->object_idr, per_file_stats, &stats);
534
		spin_unlock(&file->table_lock);
535 536 537 538 539 540
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
541
		request = list_first_entry_or_null(&file_priv->mm.request_list,
542
						   struct i915_request,
543
						   client_link);
544
		rcu_read_lock();
C
Chris Wilson 已提交
545 546
		task = pid_task(request && request->gem_context->pid ?
				request->gem_context->pid : file->pid,
547
				PIDTYPE_PID);
548
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
549
		rcu_read_unlock();
550

551
		mutex_unlock(&dev->struct_mutex);
552
	}
553
	mutex_unlock(&dev->filelist_mutex);
554 555 556 557

	return 0;
}

558
static int i915_gem_gtt_info(struct seq_file *m, void *data)
559
{
560
	struct drm_info_node *node = m->private;
561 562
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
563
	struct drm_i915_gem_object **objects;
564
	struct drm_i915_gem_object *obj;
565
	u64 total_obj_size, total_gtt_size;
566
	unsigned long nobject, n;
567 568
	int count, ret;

569 570 571 572 573
	nobject = READ_ONCE(dev_priv->mm.object_count);
	objects = kvmalloc_array(nobject, sizeof(*objects), GFP_KERNEL);
	if (!objects)
		return -ENOMEM;

574 575 576 577
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

578 579 580 581 582 583 584 585 586 587 588 589 590
	count = 0;
	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
		objects[count++] = obj;
		if (count == nobject)
			break;
	}
	spin_unlock(&dev_priv->mm.obj_lock);

	total_obj_size = total_gtt_size = 0;
	for (n = 0;  n < count; n++) {
		obj = objects[n];

591
		seq_puts(m, "   ");
592
		describe_obj(m, obj);
593
		seq_putc(m, '\n');
594
		total_obj_size += obj->base.size;
595
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
596 597 598 599
	}

	mutex_unlock(&dev->struct_mutex);

600
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
601
		   count, total_obj_size, total_gtt_size);
602
	kvfree(objects);
603 604 605 606

	return 0;
}

607 608
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
609 610
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
611
	struct drm_i915_gem_object *obj;
612
	struct intel_engine_cs *engine;
613
	enum intel_engine_id id;
614
	int total = 0;
615
	int ret, j;
616 617 618 619 620

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

621
	for_each_engine(engine, dev_priv, id) {
622
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
623 624 625 626
			int count;

			count = 0;
			list_for_each_entry(obj,
627
					    &engine->batch_pool.cache_list[j],
628 629 630
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
631
				   engine->name, j, count);
632 633

			list_for_each_entry(obj,
634
					    &engine->batch_pool.cache_list[j],
635 636 637 638 639 640 641
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
642
		}
643 644
	}

645
	seq_printf(m, "total: %d\n", total);
646 647 648 649 650 651

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701
static void gen8_display_interrupt_info(struct seq_file *m)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	int pipe;

	for_each_pipe(dev_priv, pipe) {
		enum intel_display_power_domain power_domain;

		power_domain = POWER_DOMAIN_PIPE(pipe);
		if (!intel_display_power_get_if_enabled(dev_priv,
							power_domain)) {
			seq_printf(m, "Pipe %c power disabled\n",
				   pipe_name(pipe));
			continue;
		}
		seq_printf(m, "Pipe %c IMR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
		seq_printf(m, "Pipe %c IIR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
		seq_printf(m, "Pipe %c IER:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IER(pipe)));

		intel_display_power_put(dev_priv, power_domain);
	}

	seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IMR));
	seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IIR));
	seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IER));

	seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IMR));
	seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IIR));
	seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IER));

	seq_printf(m, "PCU interrupt mask:\t%08x\n",
		   I915_READ(GEN8_PCU_IMR));
	seq_printf(m, "PCU interrupt identity:\t%08x\n",
		   I915_READ(GEN8_PCU_IIR));
	seq_printf(m, "PCU interrupt enable:\t%08x\n",
		   I915_READ(GEN8_PCU_IER));
}

702 703
static int i915_interrupt_info(struct seq_file *m, void *data)
{
704
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
705
	struct intel_engine_cs *engine;
706
	enum intel_engine_id id;
707
	int i, pipe;
708

709
	intel_runtime_pm_get(dev_priv);
710

711
	if (IS_CHERRYVIEW(dev_priv)) {
712 713 714 715 716 717 718 719 720 721 722
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
723 724 725 726 727 728 729 730 731 732 733
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

734 735 736 737
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

738 739 740 741
			intel_display_power_put(dev_priv, power_domain);
		}

		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
742 743 744 745 746 747
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
748
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785
	} else if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "Master Interrupt Control:  %08x\n",
			   I915_READ(GEN11_GFX_MSTR_IRQ));

		seq_printf(m, "Render/Copy Intr Enable:   %08x\n",
			   I915_READ(GEN11_RENDER_COPY_INTR_ENABLE));
		seq_printf(m, "VCS/VECS Intr Enable:      %08x\n",
			   I915_READ(GEN11_VCS_VECS_INTR_ENABLE));
		seq_printf(m, "GUC/SG Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_ENABLE));
		seq_printf(m, "GPM/WGBOXPERF Intr Enable: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE));
		seq_printf(m, "Crypto Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE));
		seq_printf(m, "GUnit/CSME Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE));

		seq_printf(m, "Display Interrupt Control:\t%08x\n",
			   I915_READ(GEN11_DISPLAY_INT_CTL));

		gen8_display_interrupt_info(m);
786
	} else if (INTEL_GEN(dev_priv) >= 8) {
787 788 789 790 791 792 793 794 795 796 797 798
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

799
		gen8_display_interrupt_info(m);
800
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
801 802 803 804 805 806 807 808
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
809 810 811 812 813 814 815 816 817 818 819
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
820 821 822
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
823 824
			intel_display_power_put(dev_priv, power_domain);
		}
J
Jesse Barnes 已提交
825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

850
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
851 852 853 854 855 856
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
857
		for_each_pipe(dev_priv, pipe)
858 859 860
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902

	if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "RCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_RCS0_RSVD_INTR_MASK));
		seq_printf(m, "BCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_BCS_RSVD_INTR_MASK));
		seq_printf(m, "VCS0/VCS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS0_VCS1_INTR_MASK));
		seq_printf(m, "VCS2/VCS3 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS2_VCS3_INTR_MASK));
		seq_printf(m, "VECS0/VECS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VECS0_VECS1_INTR_MASK));
		seq_printf(m, "GUC/SG Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_MASK));
		seq_printf(m, "GPM/WGBOXPERF Intr Mask: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK));
		seq_printf(m, "Crypto Intr Mask:\t %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_MASK));
		seq_printf(m, "Gunit/CSME Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_MASK));

	} else if (INTEL_GEN(dev_priv) >= 6) {
903
		for_each_engine(engine, dev_priv, id) {
904 905
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
906
				   engine->name, I915_READ_IMR(engine));
907 908
		}
	}
909

910
	intel_runtime_pm_put(dev_priv);
911

912 913 914
	return 0;
}

915 916
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
917 918
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
919 920 921 922 923
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
924 925 926

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
927
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
928

C
Chris Wilson 已提交
929 930
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
931
		if (!vma)
932
			seq_puts(m, "unused");
933
		else
934
			describe_obj(m, vma->obj);
935
		seq_putc(m, '\n');
936 937
	}

938
	mutex_unlock(&dev->struct_mutex);
939 940 941
	return 0;
}

942
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
943 944
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
945
{
C
Chris Wilson 已提交
946
	struct i915_gpu_state *error;
947
	ssize_t ret;
C
Chris Wilson 已提交
948
	void *buf;
949

C
Chris Wilson 已提交
950
	error = file->private_data;
951 952
	if (!error)
		return 0;
953

C
Chris Wilson 已提交
954 955 956 957
	/* Bounce buffer required because of kernfs __user API convenience. */
	buf = kmalloc(count, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;
958

C
Chris Wilson 已提交
959 960
	ret = i915_gpu_state_copy_to_buffer(error, buf, *pos, count);
	if (ret <= 0)
961
		goto out;
962

C
Chris Wilson 已提交
963 964 965 966
	if (!copy_to_user(ubuf, buf, ret))
		*pos += ret;
	else
		ret = -EFAULT;
967

968
out:
C
Chris Wilson 已提交
969
	kfree(buf);
970 971
	return ret;
}
972

973 974 975
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
976
	return 0;
977 978
}

979
static int i915_gpu_info_open(struct inode *inode, struct file *file)
980
{
981
	struct drm_i915_private *i915 = inode->i_private;
982
	struct i915_gpu_state *gpu;
983

984 985 986
	intel_runtime_pm_get(i915);
	gpu = i915_capture_gpu_state(i915);
	intel_runtime_pm_put(i915);
987 988
	if (IS_ERR(gpu))
		return PTR_ERR(gpu);
989

990
	file->private_data = gpu;
991 992 993
	return 0;
}

994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
1007
{
1008
	struct i915_gpu_state *error = filp->private_data;
1009

1010 1011
	if (!error)
		return 0;
1012

1013 1014
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
1015

1016 1017
	return cnt;
}
1018

1019 1020
static int i915_error_state_open(struct inode *inode, struct file *file)
{
1021 1022 1023 1024 1025 1026 1027
	struct i915_gpu_state *error;

	error = i915_first_error_state(inode->i_private);
	if (IS_ERR(error))
		return PTR_ERR(error);

	file->private_data  = error;
1028
	return 0;
1029 1030 1031 1032 1033
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1034
	.read = gpu_state_read,
1035 1036
	.write = i915_error_state_write,
	.llseek = default_llseek,
1037
	.release = gpu_state_release,
1038
};
1039 1040
#endif

1041
static int i915_frequency_info(struct seq_file *m, void *unused)
1042
{
1043
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1044
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1045 1046 1047
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1048

1049
	if (IS_GEN(dev_priv, 5)) {
1050 1051 1052 1053 1054 1055 1056 1057 1058
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1059
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1060
		u32 rpmodectl, freq_sts;
1061

1062
		mutex_lock(&dev_priv->pcu_lock);
1063 1064 1065 1066 1067 1068 1069 1070 1071 1072

		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));

1073 1074 1075 1076 1077 1078 1079 1080
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
1081
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1082 1083

		seq_printf(m, "max GPU freq: %d MHz\n",
1084
			   intel_gpu_freq(dev_priv, rps->max_freq));
1085 1086

		seq_printf(m, "min GPU freq: %d MHz\n",
1087
			   intel_gpu_freq(dev_priv, rps->min_freq));
1088 1089

		seq_printf(m, "idle GPU freq: %d MHz\n",
1090
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1091 1092 1093

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1094
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1095
		mutex_unlock(&dev_priv->pcu_lock);
1096
	} else if (INTEL_GEN(dev_priv) >= 6) {
1097 1098 1099
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1100
		u32 rpmodectl, rpinclimit, rpdeclimit;
1101
		u32 rpstat, cagf, reqf;
1102 1103
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1104
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1105 1106
		int max_freq;

1107
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1108
		if (IS_GEN9_LP(dev_priv)) {
1109 1110 1111 1112 1113 1114 1115
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1116
		/* RPSTAT1 is in the GT power well */
1117
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1118

1119
		reqf = I915_READ(GEN6_RPNSWREQ);
1120
		if (INTEL_GEN(dev_priv) >= 9)
1121 1122 1123
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1124
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1125 1126 1127 1128
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1129
		reqf = intel_gpu_freq(dev_priv, reqf);
1130

1131 1132 1133 1134
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1135
		rpstat = I915_READ(GEN6_RPSTAT1);
1136 1137 1138 1139 1140 1141
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
T
Tvrtko Ursulin 已提交
1142 1143
		cagf = intel_gpu_freq(dev_priv,
				      intel_get_cagf(dev_priv, rpstat));
1144

1145
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1146

1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
		if (INTEL_GEN(dev_priv) >= 11) {
			pm_ier = I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE);
			pm_imr = I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK);
			/*
			 * The equivalent to the PM ISR & IIR cannot be read
			 * without affecting the current state of the system
			 */
			pm_isr = 0;
			pm_iir = 0;
		} else if (INTEL_GEN(dev_priv) >= 8) {
1157 1158 1159 1160
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
1161 1162 1163 1164 1165
		} else {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
1166
		}
1167 1168
		pm_mask = I915_READ(GEN6_PMINTRMSK);

1169 1170 1171 1172 1173 1174 1175
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));
1176 1177 1178 1179 1180 1181

		seq_printf(m, "PM IER=0x%08x IMR=0x%08x, MASK=0x%08x\n",
			   pm_ier, pm_imr, pm_mask);
		if (INTEL_GEN(dev_priv) <= 10)
			seq_printf(m, "PM ISR=0x%08x IIR=0x%08x\n",
				   pm_isr, pm_iir);
1182
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
1183
			   rps->pm_intrmsk_mbz);
1184 1185
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1186
			   (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
1187 1188 1189 1190
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1191 1192 1193 1194
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1195
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1196
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1197 1198 1199 1200 1201 1202
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
C
Chris Wilson 已提交
1203 1204
		seq_printf(m, "Up threshold: %d%%\n",
			   rps->power.up_threshold);
1205

1206 1207 1208 1209 1210 1211
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
C
Chris Wilson 已提交
1212 1213
		seq_printf(m, "Down threshold: %d%%\n",
			   rps->power.down_threshold);
1214

1215
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1216
			    rp_state_cap >> 16) & 0xff;
1217
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1218
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1219
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1220
			   intel_gpu_freq(dev_priv, max_freq));
1221 1222

		max_freq = (rp_state_cap & 0xff00) >> 8;
1223
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1224
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1225
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1226
			   intel_gpu_freq(dev_priv, max_freq));
1227

1228
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1229
			    rp_state_cap >> 0) & 0xff;
1230
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1231
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1232
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1233
			   intel_gpu_freq(dev_priv, max_freq));
1234
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1235
			   intel_gpu_freq(dev_priv, rps->max_freq));
1236

1237
		seq_printf(m, "Current freq: %d MHz\n",
1238
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1239
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1240
		seq_printf(m, "Idle freq: %d MHz\n",
1241
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1242
		seq_printf(m, "Min freq: %d MHz\n",
1243
			   intel_gpu_freq(dev_priv, rps->min_freq));
1244
		seq_printf(m, "Boost freq: %d MHz\n",
1245
			   intel_gpu_freq(dev_priv, rps->boost_freq));
1246
		seq_printf(m, "Max freq: %d MHz\n",
1247
			   intel_gpu_freq(dev_priv, rps->max_freq));
1248 1249
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1250
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1251
	} else {
1252
		seq_puts(m, "no P-state info available\n");
1253
	}
1254

1255
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1256 1257 1258
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1259 1260
	intel_runtime_pm_put(dev_priv);
	return ret;
1261 1262
}

1263 1264 1265 1266
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1267 1268 1269
	int slice;
	int subslice;

1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1282 1283 1284 1285 1286 1287 1288
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1289 1290
}

1291 1292
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1293
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1294
	struct intel_engine_cs *engine;
1295 1296
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1297
	struct intel_instdone instdone;
1298
	enum intel_engine_id id;
1299

1300
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1301 1302 1303 1304 1305
		seq_puts(m, "Wedged\n");
	if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: struct_mutex backoff\n");
	if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: reset handoff to waiter\n");
1306
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1307
		seq_puts(m, "Waiter holding struct mutex\n");
1308
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1309
		seq_puts(m, "struct_mutex blocked for reset\n");
1310

1311
	if (!i915_modparams.enable_hangcheck) {
1312
		seq_puts(m, "Hangcheck disabled\n");
1313 1314 1315
		return 0;
	}

1316 1317
	intel_runtime_pm_get(dev_priv);

1318
	for_each_engine(engine, dev_priv, id) {
1319
		acthd[id] = intel_engine_get_active_head(engine);
1320
		seqno[id] = intel_engine_get_seqno(engine);
1321 1322
	}

1323
	intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1324

1325 1326
	intel_runtime_pm_put(dev_priv);

1327 1328
	if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1329 1330
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
1331 1332 1333 1334
	else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1335

1336 1337
	seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));

1338
	for_each_engine(engine, dev_priv, id) {
1339 1340 1341
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1342
		seq_printf(m, "%s:\n", engine->name);
1343
		seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1344
			   engine->hangcheck.seqno, seqno[id],
1345
			   intel_engine_last_submit(engine));
1346
		seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s, wedged? %s\n",
1347 1348
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
1349
					  &dev_priv->gpu_error.missed_irq_rings)),
1350 1351
			   yesno(engine->hangcheck.stalled),
			   yesno(engine->hangcheck.wedged));
1352

1353
		spin_lock_irq(&b->rb_lock);
1354
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
1355
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1356 1357 1358 1359

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
1360
		spin_unlock_irq(&b->rb_lock);
1361

1362
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1363
			   (long long)engine->hangcheck.acthd,
1364
			   (long long)acthd[id]);
1365 1366 1367 1368 1369
		seq_printf(m, "\taction = %s(%d) %d ms ago\n",
			   hangcheck_action_to_str(engine->hangcheck.action),
			   engine->hangcheck.action,
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1370

1371
		if (engine->id == RCS) {
1372
			seq_puts(m, "\tinstdone read =\n");
1373

1374
			i915_instdone_info(dev_priv, m, &instdone);
1375

1376
			seq_puts(m, "\tinstdone accu =\n");
1377

1378 1379
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1380
		}
1381 1382 1383 1384 1385
	}

	return 0;
}

1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402
static int i915_reset_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));

	for_each_engine(engine, dev_priv, id) {
		seq_printf(m, "%s = %u\n", engine->name,
			   i915_reset_engine_count(error, engine));
	}

	return 0;
}

1403
static int ironlake_drpc_info(struct seq_file *m)
1404
{
1405
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1406 1407 1408 1409 1410 1411 1412
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1413
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1414 1415 1416 1417
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1418
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1419
	seq_printf(m, "SW control enabled: %s\n",
1420
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1421
	seq_printf(m, "Gated voltage change: %s\n",
1422
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1423 1424
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1425
	seq_printf(m, "Max P-state: P%d\n",
1426
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1427 1428 1429 1430
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1431
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1432
	seq_puts(m, "Current RS state: ");
1433 1434
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1435
		seq_puts(m, "on\n");
1436 1437
		break;
	case RSX_STATUS_RC1:
1438
		seq_puts(m, "RC1\n");
1439 1440
		break;
	case RSX_STATUS_RC1E:
1441
		seq_puts(m, "RC1E\n");
1442 1443
		break;
	case RSX_STATUS_RS1:
1444
		seq_puts(m, "RS1\n");
1445 1446
		break;
	case RSX_STATUS_RS2:
1447
		seq_puts(m, "RS2 (RC6)\n");
1448 1449
		break;
	case RSX_STATUS_RS3:
1450
		seq_puts(m, "RC3 (RC6+)\n");
1451 1452
		break;
	default:
1453
		seq_puts(m, "unknown\n");
1454 1455
		break;
	}
1456 1457 1458 1459

	return 0;
}

1460
static int i915_forcewake_domains(struct seq_file *m, void *data)
1461
{
1462
	struct drm_i915_private *i915 = node_to_i915(m->private);
1463
	struct intel_uncore_forcewake_domain *fw_domain;
C
Chris Wilson 已提交
1464
	unsigned int tmp;
1465

1466 1467 1468
	seq_printf(m, "user.bypass_count = %u\n",
		   i915->uncore.user_forcewake.count);

1469
	for_each_fw_domain(fw_domain, i915, tmp)
1470
		seq_printf(m, "%s.wake_count = %u\n",
1471
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1472
			   READ_ONCE(fw_domain->wake_count));
1473

1474 1475 1476
	return 0;
}

1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);

	seq_printf(m, "%s %u (%llu us)\n",
		   title, I915_READ(reg),
		   intel_rc6_residency_us(dev_priv, reg));
}

1488 1489
static int vlv_drpc_info(struct seq_file *m)
{
1490
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1491
	u32 rcctl1, pw_status;
1492

1493
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1494 1495 1496 1497 1498 1499
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1500
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1501
	seq_printf(m, "Media Power Well: %s\n",
1502
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1503

1504 1505
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1506

1507
	return i915_forcewake_domains(m, NULL);
1508 1509
}

1510 1511
static int gen6_drpc_info(struct seq_file *m)
{
1512
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1513
	u32 gt_core_status, rcctl1, rc6vids = 0;
1514
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1515

1516
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1517
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1518 1519

	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1520
	if (INTEL_GEN(dev_priv) >= 9) {
1521 1522 1523
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1524

1525 1526 1527 1528 1529 1530
	if (INTEL_GEN(dev_priv) <= 7) {
		mutex_lock(&dev_priv->pcu_lock);
		sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS,
				       &rc6vids);
		mutex_unlock(&dev_priv->pcu_lock);
	}
1531

1532
	seq_printf(m, "RC1e Enabled: %s\n",
1533 1534 1535
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1536
	if (INTEL_GEN(dev_priv) >= 9) {
1537 1538 1539 1540 1541
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1542 1543 1544 1545
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1546
	seq_puts(m, "Current RC state: ");
1547 1548 1549
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1550
			seq_puts(m, "Core Power Down\n");
1551
		else
1552
			seq_puts(m, "on\n");
1553 1554
		break;
	case GEN6_RC3:
1555
		seq_puts(m, "RC3\n");
1556 1557
		break;
	case GEN6_RC6:
1558
		seq_puts(m, "RC6\n");
1559 1560
		break;
	case GEN6_RC7:
1561
		seq_puts(m, "RC7\n");
1562 1563
		break;
	default:
1564
		seq_puts(m, "Unknown\n");
1565 1566 1567 1568 1569
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1570
	if (INTEL_GEN(dev_priv) >= 9) {
1571 1572 1573 1574 1575 1576 1577
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1578 1579

	/* Not exactly sure what this is */
1580 1581 1582 1583 1584
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1585

1586 1587 1588 1589 1590 1591 1592 1593 1594
	if (INTEL_GEN(dev_priv) <= 7) {
		seq_printf(m, "RC6   voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
		seq_printf(m, "RC6+  voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
		seq_printf(m, "RC6++ voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
	}

1595
	return i915_forcewake_domains(m, NULL);
1596 1597 1598 1599
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1600
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1601 1602 1603
	int err;

	intel_runtime_pm_get(dev_priv);
1604

1605
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1606
		err = vlv_drpc_info(m);
1607
	else if (INTEL_GEN(dev_priv) >= 6)
1608
		err = gen6_drpc_info(m);
1609
	else
1610 1611 1612 1613 1614
		err = ironlake_drpc_info(m);

	intel_runtime_pm_put(dev_priv);

	return err;
1615 1616
}

1617 1618
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1619
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1620 1621 1622 1623 1624 1625 1626 1627 1628 1629

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1630 1631
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1632
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1633
	struct intel_fbc *fbc = &dev_priv->fbc;
1634

1635 1636
	if (!HAS_FBC(dev_priv))
		return -ENODEV;
1637

1638
	intel_runtime_pm_get(dev_priv);
1639
	mutex_lock(&fbc->lock);
1640

1641
	if (intel_fbc_is_active(dev_priv))
1642
		seq_puts(m, "FBC enabled\n");
1643
	else
1644 1645
		seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);

1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
	if (intel_fbc_is_active(dev_priv)) {
		u32 mask;

		if (INTEL_GEN(dev_priv) >= 8)
			mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 7)
			mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 5)
			mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
		else if (IS_G4X(dev_priv))
			mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
		else
			mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
							FBC_STAT_COMPRESSED);

		seq_printf(m, "Compressing: %s\n", yesno(mask));
1662
	}
1663

1664
	mutex_unlock(&fbc->lock);
1665 1666
	intel_runtime_pm_put(dev_priv);

1667 1668 1669
	return 0;
}

1670
static int i915_fbc_false_color_get(void *data, u64 *val)
1671
{
1672
	struct drm_i915_private *dev_priv = data;
1673

1674
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1675 1676 1677 1678 1679 1680 1681
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

1682
static int i915_fbc_false_color_set(void *data, u64 val)
1683
{
1684
	struct drm_i915_private *dev_priv = data;
1685 1686
	u32 reg;

1687
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1688 1689
		return -ENODEV;

P
Paulo Zanoni 已提交
1690
	mutex_lock(&dev_priv->fbc.lock);
1691 1692 1693 1694 1695 1696 1697 1698

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1699
	mutex_unlock(&dev_priv->fbc.lock);
1700 1701 1702
	return 0;
}

1703 1704
DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
			i915_fbc_false_color_get, i915_fbc_false_color_set,
1705 1706
			"%llu\n");

1707 1708
static int i915_ips_status(struct seq_file *m, void *unused)
{
1709
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1710

1711 1712
	if (!HAS_IPS(dev_priv))
		return -ENODEV;
1713

1714 1715
	intel_runtime_pm_get(dev_priv);

1716
	seq_printf(m, "Enabled by kernel parameter: %s\n",
1717
		   yesno(i915_modparams.enable_ips));
1718

1719
	if (INTEL_GEN(dev_priv) >= 8) {
1720 1721 1722 1723 1724 1725 1726
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1727

1728 1729
	intel_runtime_pm_put(dev_priv);

1730 1731 1732
	return 0;
}

1733 1734
static int i915_sr_status(struct seq_file *m, void *unused)
{
1735
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1736 1737
	bool sr_enabled = false;

1738
	intel_runtime_pm_get(dev_priv);
1739
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1740

1741 1742 1743
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1744
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1745
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1746
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1747
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1748
	else if (IS_I915GM(dev_priv))
1749
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1750
	else if (IS_PINEVIEW(dev_priv))
1751
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1752
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1753
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1754

1755
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1756 1757
	intel_runtime_pm_put(dev_priv);

1758
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1759 1760 1761 1762

	return 0;
}

1763 1764
static int i915_emon_status(struct seq_file *m, void *unused)
{
1765 1766
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1767
	unsigned long temp, chipset, gfx;
1768 1769
	int ret;

1770
	if (!IS_GEN(dev_priv, 5))
1771 1772
		return -ENODEV;

1773 1774
	intel_runtime_pm_get(dev_priv);

1775 1776 1777
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1778 1779 1780 1781

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1782
	mutex_unlock(&dev->struct_mutex);
1783 1784 1785 1786 1787 1788

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

1789 1790
	intel_runtime_pm_put(dev_priv);

1791 1792 1793
	return 0;
}

1794 1795
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1796
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1797
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1798
	unsigned int max_gpu_freq, min_gpu_freq;
1799 1800
	int gpu_freq, ia_freq;
	int ret;
1801

1802 1803
	if (!HAS_LLC(dev_priv))
		return -ENODEV;
1804

1805 1806
	intel_runtime_pm_get(dev_priv);

1807
	ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
1808
	if (ret)
1809
		goto out;
1810

1811 1812
	min_gpu_freq = rps->min_freq;
	max_gpu_freq = rps->max_freq;
1813
	if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
1814
		/* Convert GT frequency to 50 HZ units */
1815 1816
		min_gpu_freq /= GEN9_FREQ_SCALER;
		max_gpu_freq /= GEN9_FREQ_SCALER;
1817 1818
	}

1819
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1820

1821
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1822 1823 1824 1825
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1826
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1827
			   intel_gpu_freq(dev_priv, (gpu_freq *
1828
						     (IS_GEN9_BC(dev_priv) ||
1829
						      INTEL_GEN(dev_priv) >= 10 ?
1830
						      GEN9_FREQ_SCALER : 1))),
1831 1832
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1833 1834
	}

1835
	mutex_unlock(&dev_priv->pcu_lock);
1836

1837 1838 1839
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1840 1841
}

1842 1843
static int i915_opregion(struct seq_file *m, void *unused)
{
1844 1845
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1846 1847 1848 1849 1850
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1851
		goto out;
1852

1853 1854
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1855 1856 1857

	mutex_unlock(&dev->struct_mutex);

1858
out:
1859 1860 1861
	return 0;
}

1862 1863
static int i915_vbt(struct seq_file *m, void *unused)
{
1864
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1865 1866 1867 1868 1869 1870 1871

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1872 1873
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1874 1875
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1876
	struct intel_framebuffer *fbdev_fb = NULL;
1877
	struct drm_framebuffer *drm_fb;
1878 1879 1880 1881 1882
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1883

1884
#ifdef CONFIG_DRM_FBDEV_EMULATION
1885
	if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
1886
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1887 1888 1889 1890

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1891
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1892
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1893
			   fbdev_fb->base.modifier,
1894
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
1895
		describe_obj(m, intel_fb_obj(&fbdev_fb->base));
1896 1897
		seq_putc(m, '\n');
	}
1898
#endif
1899

1900
	mutex_lock(&dev->mode_config.fb_lock);
1901
	drm_for_each_fb(drm_fb, dev) {
1902 1903
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1904 1905
			continue;

1906
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1907 1908
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1909
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1910
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1911
			   fb->base.modifier,
1912
			   drm_framebuffer_read_refcount(&fb->base));
1913
		describe_obj(m, intel_fb_obj(&fb->base));
1914
		seq_putc(m, '\n');
1915
	}
1916
	mutex_unlock(&dev->mode_config.fb_lock);
1917
	mutex_unlock(&dev->struct_mutex);
1918 1919 1920 1921

	return 0;
}

1922
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1923
{
1924 1925
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, emit: %u)",
		   ring->space, ring->head, ring->tail, ring->emit);
1926 1927
}

1928 1929
static int i915_context_status(struct seq_file *m, void *unused)
{
1930 1931
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1932
	struct intel_engine_cs *engine;
1933
	struct i915_gem_context *ctx;
1934
	enum intel_engine_id id;
1935
	int ret;
1936

1937
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1938 1939 1940
	if (ret)
		return ret;

1941
	list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
1942 1943 1944 1945
		seq_puts(m, "HW context ");
		if (!list_empty(&ctx->hw_id_link))
			seq_printf(m, "%x [pin %u]", ctx->hw_id,
				   atomic_read(&ctx->hw_id_pin_count));
1946
		if (ctx->pid) {
1947 1948
			struct task_struct *task;

1949
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1950 1951 1952 1953 1954
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1955 1956
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1957 1958 1959 1960
		} else {
			seq_puts(m, "(kernel) ");
		}

1961 1962
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1963

1964
		for_each_engine(engine, dev_priv, id) {
1965 1966
			struct intel_context *ce =
				to_intel_context(ctx, engine);
1967 1968 1969

			seq_printf(m, "%s: ", engine->name);
			if (ce->state)
1970
				describe_obj(m, ce->state->obj);
1971
			if (ce->ring)
1972
				describe_ctx_ring(m, ce->ring);
1973 1974
			seq_putc(m, '\n');
		}
1975 1976

		seq_putc(m, '\n');
1977 1978
	}

1979
	mutex_unlock(&dev->struct_mutex);
1980 1981 1982 1983

	return 0;
}

1984 1985
static const char *swizzle_string(unsigned swizzle)
{
1986
	switch (swizzle) {
1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2002
		return "unknown";
2003 2004 2005 2006 2007 2008 2009
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2010
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2011

2012
	intel_runtime_pm_get(dev_priv);
2013 2014 2015 2016 2017 2018

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2019
	if (IS_GEN_RANGE(dev_priv, 3, 4)) {
2020 2021
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2022 2023
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2024 2025 2026 2027
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2028
	} else if (INTEL_GEN(dev_priv) >= 6) {
2029 2030 2031 2032 2033 2034 2035 2036
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2037
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2038 2039 2040 2041 2042
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2043 2044
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2045
	}
2046 2047 2048 2049

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2050
	intel_runtime_pm_put(dev_priv);
2051 2052 2053 2054

	return 0;
}

2055 2056
static int count_irq_waiters(struct drm_i915_private *i915)
{
2057
	struct intel_engine_cs *engine;
2058
	enum intel_engine_id id;
2059 2060
	int count = 0;

2061
	for_each_engine(engine, i915, id)
2062
		count += intel_engine_has_waiter(engine);
2063 2064 2065 2066

	return count;
}

2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2081 2082
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2083 2084
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2085
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
2086
	u32 act_freq = rps->cur_freq;
2087 2088
	struct drm_file *file;

2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102
	if (intel_runtime_pm_get_if_in_use(dev_priv)) {
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
			mutex_lock(&dev_priv->pcu_lock);
			act_freq = vlv_punit_read(dev_priv,
						  PUNIT_REG_GPU_FREQ_STS);
			act_freq = (act_freq >> 8) & 0xff;
			mutex_unlock(&dev_priv->pcu_lock);
		} else {
			act_freq = intel_get_cagf(dev_priv,
						  I915_READ(GEN6_RPSTAT1));
		}
		intel_runtime_pm_put(dev_priv);
	}

2103
	seq_printf(m, "RPS enabled? %d\n", rps->enabled);
2104 2105
	seq_printf(m, "GPU busy? %s [%d requests]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2106
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2107
	seq_printf(m, "Boosts outstanding? %d\n",
2108
		   atomic_read(&rps->num_waiters));
C
Chris Wilson 已提交
2109
	seq_printf(m, "Interactive? %d\n", READ_ONCE(rps->power.interactive));
2110 2111 2112
	seq_printf(m, "Frequency requested %d, actual %d\n",
		   intel_gpu_freq(dev_priv, rps->cur_freq),
		   intel_gpu_freq(dev_priv, act_freq));
2113
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2114 2115 2116 2117
		   intel_gpu_freq(dev_priv, rps->min_freq),
		   intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq));
2118
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
2119 2120 2121
		   intel_gpu_freq(dev_priv, rps->idle_freq),
		   intel_gpu_freq(dev_priv, rps->efficient_freq),
		   intel_gpu_freq(dev_priv, rps->boost_freq));
2122 2123

	mutex_lock(&dev->filelist_mutex);
2124 2125 2126 2127 2128 2129
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
2130
		seq_printf(m, "%s [%d]: %d boosts\n",
2131 2132
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2133
			   atomic_read(&file_priv->rps_client.boosts));
2134 2135
		rcu_read_unlock();
	}
2136
	seq_printf(m, "Kernel (anonymous) boosts: %d\n",
2137
		   atomic_read(&rps->boosts));
2138
	mutex_unlock(&dev->filelist_mutex);
2139

2140
	if (INTEL_GEN(dev_priv) >= 6 &&
2141
	    rps->enabled &&
2142
	    dev_priv->gt.active_requests) {
2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
C
Chris Wilson 已提交
2154
			   rps_power_to_str(rps->power.mode));
2155
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
2156
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
C
Chris Wilson 已提交
2157
			   rps->power.up_threshold);
2158
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
2159
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
C
Chris Wilson 已提交
2160
			   rps->power.down_threshold);
2161 2162 2163 2164
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2165
	return 0;
2166 2167
}

2168 2169
static int i915_llc(struct seq_file *m, void *data)
{
2170
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2171
	const bool edram = INTEL_GEN(dev_priv) > 8;
2172

2173
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2174 2175
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2176 2177 2178 2179

	return 0;
}

2180 2181 2182
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2183
	struct drm_printer p;
2184

2185 2186
	if (!HAS_HUC(dev_priv))
		return -ENODEV;
2187

2188 2189
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->huc.fw, &p);
2190

2191
	intel_runtime_pm_get(dev_priv);
2192
	seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
2193
	intel_runtime_pm_put(dev_priv);
2194 2195 2196 2197

	return 0;
}

2198 2199
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2200
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2201
	struct drm_printer p;
2202 2203
	u32 tmp, i;

2204 2205
	if (!HAS_GUC(dev_priv))
		return -ENODEV;
2206

2207 2208
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->guc.fw, &p);
2209

2210 2211
	intel_runtime_pm_get(dev_priv);

2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224
	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

2225 2226
	intel_runtime_pm_put(dev_priv);

2227 2228 2229
	return 0;
}

2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246
static const char *
stringify_guc_log_type(enum guc_log_buffer_type type)
{
	switch (type) {
	case GUC_ISR_LOG_BUFFER:
		return "ISR";
	case GUC_DPC_LOG_BUFFER:
		return "DPC";
	case GUC_CRASH_DUMP_LOG_BUFFER:
		return "CRASH";
	default:
		MISSING_CASE(type);
	}

	return "";
}

2247 2248 2249
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
2250 2251
	struct intel_guc_log *log = &dev_priv->guc.log;
	enum guc_log_buffer_type type;
2252

2253 2254 2255 2256
	if (!intel_guc_log_relay_enabled(log)) {
		seq_puts(m, "GuC log relay disabled\n");
		return;
	}
2257

2258
	seq_puts(m, "GuC logging stats:\n");
2259

2260
	seq_printf(m, "\tRelay full count: %u\n",
2261 2262 2263 2264 2265 2266 2267 2268
		   log->relay.full_count);

	for (type = GUC_ISR_LOG_BUFFER; type < GUC_MAX_LOG_BUFFER; type++) {
		seq_printf(m, "\t%s:\tflush count %10u, overflow count %10u\n",
			   stringify_guc_log_type(type),
			   log->stats[type].flush,
			   log->stats[type].sampled_overflow);
	}
2269 2270
}

2271 2272
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
2273
				 struct intel_guc_client *client)
2274
{
2275
	struct intel_engine_cs *engine;
2276
	enum intel_engine_id id;
2277 2278
	uint64_t tot = 0;

2279 2280
	seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
		client->priority, client->stage_id, client->proc_desc_offset);
2281 2282
	seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
		client->doorbell_id, client->doorbell_offset);
2283

2284
	for_each_engine(engine, dev_priv, id) {
2285 2286
		u64 submissions = client->submissions[id];
		tot += submissions;
2287
		seq_printf(m, "\tSubmissions: %llu %s\n",
2288
				submissions, engine->name);
2289 2290 2291 2292
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

2293 2294 2295 2296 2297
static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_guc *guc = &dev_priv->guc;

2298
	if (!USES_GUC(dev_priv))
2299 2300
		return -ENODEV;

2301 2302 2303 2304 2305
	i915_guc_log_info(m, dev_priv);

	if (!USES_GUC_SUBMISSION(dev_priv))
		return 0;

2306
	GEM_BUG_ON(!guc->execbuf_client);
2307

2308
	seq_printf(m, "\nDoorbell map:\n");
2309
	seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
2310
	seq_printf(m, "Doorbell next cacheline: 0x%x\n", guc->db_cacheline);
2311

2312 2313
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2314 2315 2316 2317 2318
	if (guc->preempt_client) {
		seq_printf(m, "\nGuC preempt client @ %p:\n",
			   guc->preempt_client);
		i915_guc_client_info(m, dev_priv, guc->preempt_client);
	}
2319 2320 2321 2322 2323 2324

	/* Add more as required ... */

	return 0;
}

2325
static int i915_guc_stage_pool(struct seq_file *m, void *data)
A
Alex Dai 已提交
2326
{
2327
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2328 2329
	const struct intel_guc *guc = &dev_priv->guc;
	struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
2330
	struct intel_guc_client *client = guc->execbuf_client;
2331 2332
	unsigned int tmp;
	int index;
A
Alex Dai 已提交
2333

2334 2335
	if (!USES_GUC_SUBMISSION(dev_priv))
		return -ENODEV;
A
Alex Dai 已提交
2336

2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355
	for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
		struct intel_engine_cs *engine;

		if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
			continue;

		seq_printf(m, "GuC stage descriptor %u:\n", index);
		seq_printf(m, "\tIndex: %u\n", desc->stage_id);
		seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
		seq_printf(m, "\tPriority: %d\n", desc->priority);
		seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
		seq_printf(m, "\tEngines used: 0x%x\n",
			   desc->engines_used);
		seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
			   desc->db_trigger_phy,
			   desc->db_trigger_cpu,
			   desc->db_trigger_uk);
		seq_printf(m, "\tProcess descriptor: 0x%x\n",
			   desc->process_desc);
2356
		seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378
			   desc->wq_addr, desc->wq_size);
		seq_putc(m, '\n');

		for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
			u32 guc_engine_id = engine->guc_id;
			struct guc_execlist_context *lrc =
						&desc->lrc[guc_engine_id];

			seq_printf(m, "\t%s LRC:\n", engine->name);
			seq_printf(m, "\t\tContext desc: 0x%x\n",
				   lrc->context_desc);
			seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
			seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
			seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
			seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
			seq_putc(m, '\n');
		}
	}

	return 0;
}

A
Alex Dai 已提交
2379 2380
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2381 2382 2383 2384 2385 2386
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node_to_i915(node);
	bool dump_load_err = !!node->info_ent->data;
	struct drm_i915_gem_object *obj = NULL;
	u32 *log;
	int i = 0;
A
Alex Dai 已提交
2387

2388 2389 2390
	if (!HAS_GUC(dev_priv))
		return -ENODEV;

2391 2392 2393 2394
	if (dump_load_err)
		obj = dev_priv->guc.load_err_log;
	else if (dev_priv->guc.log.vma)
		obj = dev_priv->guc.log.vma->obj;
A
Alex Dai 已提交
2395

2396 2397
	if (!obj)
		return 0;
A
Alex Dai 已提交
2398

2399 2400 2401 2402 2403
	log = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(log)) {
		DRM_DEBUG("Failed to pin object\n");
		seq_puts(m, "(log data unaccessible)\n");
		return PTR_ERR(log);
A
Alex Dai 已提交
2404 2405
	}

2406 2407 2408 2409 2410
	for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
		seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
			   *(log + i), *(log + i + 1),
			   *(log + i + 2), *(log + i + 3));

A
Alex Dai 已提交
2411 2412
	seq_putc(m, '\n');

2413 2414
	i915_gem_object_unpin_map(obj);

A
Alex Dai 已提交
2415 2416 2417
	return 0;
}

2418
static int i915_guc_log_level_get(void *data, u64 *val)
2419
{
2420
	struct drm_i915_private *dev_priv = data;
2421

2422
	if (!USES_GUC(dev_priv))
2423 2424
		return -ENODEV;

2425
	*val = intel_guc_log_get_level(&dev_priv->guc.log);
2426 2427 2428 2429

	return 0;
}

2430
static int i915_guc_log_level_set(void *data, u64 val)
2431
{
2432
	struct drm_i915_private *dev_priv = data;
2433

2434
	if (!USES_GUC(dev_priv))
2435 2436
		return -ENODEV;

2437
	return intel_guc_log_set_level(&dev_priv->guc.log, val);
2438 2439
}

2440 2441
DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_level_fops,
			i915_guc_log_level_get, i915_guc_log_level_set,
2442 2443
			"%lld\n");

2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484
static int i915_guc_log_relay_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!USES_GUC(dev_priv))
		return -ENODEV;

	file->private_data = &dev_priv->guc.log;

	return intel_guc_log_relay_open(&dev_priv->guc.log);
}

static ssize_t
i915_guc_log_relay_write(struct file *filp,
			 const char __user *ubuf,
			 size_t cnt,
			 loff_t *ppos)
{
	struct intel_guc_log *log = filp->private_data;

	intel_guc_log_relay_flush(log);

	return cnt;
}

static int i915_guc_log_relay_release(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	intel_guc_log_relay_close(&dev_priv->guc.log);

	return 0;
}

static const struct file_operations i915_guc_log_relay_fops = {
	.owner = THIS_MODULE,
	.open = i915_guc_log_relay_open,
	.write = i915_guc_log_relay_write,
	.release = i915_guc_log_relay_release,
};

2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498
static int i915_psr_sink_status_show(struct seq_file *m, void *data)
{
	u8 val;
	static const char * const sink_status[] = {
		"inactive",
		"transition to active, capture and display",
		"active, display from RFB",
		"active, capture and display on sink device timings",
		"transition to inactive, capture and display, timing re-sync",
		"reserved",
		"reserved",
		"sink internal error",
	};
	struct drm_connector *connector = m->private;
2499
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
2500 2501
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
2502 2503 2504 2505 2506 2507
	int ret;

	if (!CAN_PSR(dev_priv)) {
		seq_puts(m, "PSR Unsupported\n");
		return -ENODEV;
	}
2508 2509 2510 2511

	if (connector->status != connector_status_connected)
		return -ENODEV;

2512 2513 2514
	ret = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_STATUS, &val);

	if (ret == 1) {
2515 2516 2517 2518 2519 2520 2521
		const char *str = "unknown";

		val &= DP_PSR_SINK_STATE_MASK;
		if (val < ARRAY_SIZE(sink_status))
			str = sink_status[val];
		seq_printf(m, "Sink PSR status: 0x%x [%s]\n", val, str);
	} else {
2522
		return ret;
2523 2524 2525 2526 2527 2528
	}

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_psr_sink_status);

2529 2530 2531 2532
static void
psr_source_status(struct drm_i915_private *dev_priv, struct seq_file *m)
{
	u32 val, psr_status;
2533

2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575
	if (dev_priv->psr.psr2_enabled) {
		static const char * const live_status[] = {
			"IDLE",
			"CAPTURE",
			"CAPTURE_FS",
			"SLEEP",
			"BUFON_FW",
			"ML_UP",
			"SU_STANDBY",
			"FAST_SLEEP",
			"DEEP_SLEEP",
			"BUF_ON",
			"TG_ON"
		};
		psr_status = I915_READ(EDP_PSR2_STATUS);
		val = (psr_status & EDP_PSR2_STATUS_STATE_MASK) >>
			EDP_PSR2_STATUS_STATE_SHIFT;
		if (val < ARRAY_SIZE(live_status)) {
			seq_printf(m, "Source PSR status: 0x%x [%s]\n",
				   psr_status, live_status[val]);
			return;
		}
	} else {
		static const char * const live_status[] = {
			"IDLE",
			"SRDONACK",
			"SRDENT",
			"BUFOFF",
			"BUFON",
			"AUXACK",
			"SRDOFFACK",
			"SRDENT_ON",
		};
		psr_status = I915_READ(EDP_PSR_STATUS);
		val = (psr_status & EDP_PSR_STATUS_STATE_MASK) >>
			EDP_PSR_STATUS_STATE_SHIFT;
		if (val < ARRAY_SIZE(live_status)) {
			seq_printf(m, "Source PSR status: 0x%x [%s]\n",
				   psr_status, live_status[val]);
			return;
		}
	}
2576

2577
	seq_printf(m, "Source PSR status: 0x%x [%s]\n", psr_status, "unknown");
2578 2579
}

2580 2581
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2582
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2583 2584
	u32 psrperf = 0;
	bool enabled = false;
2585
	bool sink_support;
2586

2587 2588
	if (!HAS_PSR(dev_priv))
		return -ENODEV;
2589

2590 2591 2592 2593 2594
	sink_support = dev_priv->psr.sink_support;
	seq_printf(m, "Sink_Support: %s\n", yesno(sink_support));
	if (!sink_support)
		return 0;

2595 2596
	intel_runtime_pm_get(dev_priv);

2597
	mutex_lock(&dev_priv->psr.lock);
2598 2599
	seq_printf(m, "PSR mode: %s\n",
		   dev_priv->psr.psr2_enabled ? "PSR2" : "PSR1");
2600
	seq_printf(m, "Enabled: %s\n", yesno(dev_priv->psr.enabled));
2601 2602
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
2603

2604 2605 2606 2607
	if (dev_priv->psr.psr2_enabled)
		enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
	else
		enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2608 2609 2610 2611

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

2612
	seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
2613

2614 2615 2616
	/*
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2617
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2618
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2619
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2620 2621 2622

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2623

2624
	psr_source_status(dev_priv, m);
2625
	mutex_unlock(&dev_priv->psr.lock);
2626

2627
	if (READ_ONCE(dev_priv->psr.debug) & I915_PSR_DEBUG_IRQ) {
2628 2629 2630 2631 2632 2633
		seq_printf(m, "Last attempted entry at: %lld\n",
			   dev_priv->psr.last_entry_attempt);
		seq_printf(m, "Last exit at: %lld\n",
			   dev_priv->psr.last_exit);
	}

2634
	intel_runtime_pm_put(dev_priv);
2635 2636 2637
	return 0;
}

2638 2639 2640 2641
static int
i915_edp_psr_debug_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
2642 2643
	struct drm_modeset_acquire_ctx ctx;
	int ret;
2644 2645 2646 2647

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

2648
	DRM_DEBUG_KMS("Setting PSR debug to %llx\n", val);
2649 2650

	intel_runtime_pm_get(dev_priv);
2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664

	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);

retry:
	ret = intel_psr_set_debugfs_mode(dev_priv, &ctx, val);
	if (ret == -EDEADLK) {
		ret = drm_modeset_backoff(&ctx);
		if (!ret)
			goto retry;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);

2665 2666
	intel_runtime_pm_put(dev_priv);

2667
	return ret;
2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685
}

static int
i915_edp_psr_debug_get(void *data, u64 *val)
{
	struct drm_i915_private *dev_priv = data;

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

	*val = READ_ONCE(dev_priv->psr.debug);
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_edp_psr_debug_fops,
			i915_edp_psr_debug_get, i915_edp_psr_debug_set,
			"%llu\n");

2686 2687
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2688
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2689
	unsigned long long power;
2690 2691
	u32 units;

2692
	if (INTEL_GEN(dev_priv) < 6)
2693 2694
		return -ENODEV;

2695 2696
	intel_runtime_pm_get(dev_priv);

2697 2698 2699 2700 2701 2702
	if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power)) {
		intel_runtime_pm_put(dev_priv);
		return -ENODEV;
	}

	units = (power & 0x1f00) >> 8;
2703
	power = I915_READ(MCH_SECP_NRG_STTS);
2704
	power = (1000000 * power) >> units; /* convert to uJ */
2705

2706 2707
	intel_runtime_pm_put(dev_priv);

2708
	seq_printf(m, "%llu", power);
2709 2710 2711 2712

	return 0;
}

2713
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2714
{
2715
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2716
	struct pci_dev *pdev = dev_priv->drm.pdev;
2717

2718 2719
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2720

2721 2722
	seq_printf(m, "GPU idle: %s (epoch %u)\n",
		   yesno(!dev_priv->gt.awake), dev_priv->gt.epoch);
2723
	seq_printf(m, "IRQs disabled: %s\n",
2724
		   yesno(!intel_irqs_enabled(dev_priv)));
2725
#ifdef CONFIG_PM
2726
	seq_printf(m, "Usage count: %d\n",
2727
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2728 2729 2730
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2731
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2732 2733
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2734

2735 2736 2737
	return 0;
}

2738 2739
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2740
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
2752
		seq_printf(m, "%-25s %d\n", power_well->desc->name,
2753 2754
			   power_well->count);

2755
		for_each_power_domain(power_domain, power_well->desc->domains)
2756
			seq_printf(m, "  %-23s %d\n",
2757
				 intel_display_power_domain_str(power_domain),
2758 2759 2760 2761 2762 2763 2764 2765
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2766 2767
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2768
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2769 2770
	struct intel_csr *csr;

2771 2772
	if (!HAS_CSR(dev_priv))
		return -ENODEV;
2773 2774 2775

	csr = &dev_priv->csr;

2776 2777
	intel_runtime_pm_get(dev_priv);

2778 2779 2780 2781
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2782
		goto out;
2783 2784 2785 2786

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2787 2788 2789 2790 2791 2792 2793
	if (WARN_ON(INTEL_GEN(dev_priv) > 11))
		goto out;

	seq_printf(m, "DC3 -> DC5 count: %d\n",
		   I915_READ(IS_BROXTON(dev_priv) ? BXT_CSR_DC3_DC5_COUNT :
						    SKL_CSR_DC3_DC5_COUNT));
	if (!IS_GEN9_LP(dev_priv))
2794 2795 2796
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));

2797 2798 2799 2800 2801
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2802 2803
	intel_runtime_pm_put(dev_priv);

2804 2805 2806
	return 0;
}

2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2829 2830
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2831 2832 2833 2834 2835 2836
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2837
		   encoder->base.id, encoder->name);
2838 2839 2840 2841
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2842
			   connector->name,
2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2856 2857
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2858 2859
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2860 2861
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2862

2863
	if (fb)
2864
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2865 2866
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2867 2868
	else
		seq_puts(m, "\tprimary plane disabled\n");
2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2888
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2889
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2890
		intel_panel_info(m, &intel_connector->panel);
2891 2892 2893

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2894 2895
}

L
Libin Yang 已提交
2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2910 2911 2912 2913 2914 2915
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2916
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2930
	struct drm_display_mode *mode;
2931 2932

	seq_printf(m, "connector %d: type %s, status: %s\n",
2933
		   connector->base.id, connector->name,
2934
		   drm_get_connector_status_name(connector->status));
2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945

	if (connector->status == connector_status_disconnected)
		return;

	seq_printf(m, "\tname: %s\n", connector->display_info.name);
	seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
		   connector->display_info.width_mm,
		   connector->display_info.height_mm);
	seq_printf(m, "\tsubpixel order: %s\n",
		   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
	seq_printf(m, "\tCEA rev: %d\n", connector->display_info.cea_rev);
2946

2947
	if (!intel_encoder)
2948 2949 2950 2951 2952
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
2953 2954 2955 2956
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
2957 2958 2959
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2960
			intel_lvds_info(m, intel_connector);
2961 2962 2963
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2964
		    intel_encoder->type == INTEL_OUTPUT_DDI)
2965 2966 2967 2968
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
2969
	}
2970

2971 2972 2973
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2974 2975
}

2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
2998
	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
2999 3000 3001 3002
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
3003 3004 3005 3006 3007 3008
		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
3009 3010 3011 3012 3013 3014 3015
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3016 3017
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3018 3019 3020 3021 3022
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
3023
		struct drm_format_name_buf format_name;
3024 3025 3026 3027 3028 3029 3030 3031

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

3032
		if (state->fb) {
V
Ville Syrjälä 已提交
3033 3034
			drm_get_format_name(state->fb->format->format,
					    &format_name);
3035
		} else {
3036
			sprintf(format_name.str, "N/A");
3037 3038
		}

3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3052
			   format_name.str,
3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3072
		for (i = 0; i < num_scalers; i++) {
3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3085 3086
static int i915_display_info(struct seq_file *m, void *unused)
{
3087 3088
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3089
	struct intel_crtc *crtc;
3090
	struct drm_connector *connector;
3091
	struct drm_connector_list_iter conn_iter;
3092

3093
	intel_runtime_pm_get(dev_priv);
3094 3095
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3096
	for_each_intel_crtc(dev, crtc) {
3097
		struct intel_crtc_state *pipe_config;
3098

3099
		drm_modeset_lock(&crtc->base.mutex, NULL);
3100 3101
		pipe_config = to_intel_crtc_state(crtc->base.state);

3102
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3103
			   crtc->base.base.id, pipe_name(crtc->pipe),
3104
			   yesno(pipe_config->base.active),
3105 3106 3107
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3108
		if (pipe_config->base.active) {
3109 3110 3111
			struct intel_plane *cursor =
				to_intel_plane(crtc->base.cursor);

3112 3113
			intel_crtc_info(m, crtc);

3114 3115 3116 3117 3118 3119 3120
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
				   yesno(cursor->base.state->visible),
				   cursor->base.state->crtc_x,
				   cursor->base.state->crtc_y,
				   cursor->base.state->crtc_w,
				   cursor->base.state->crtc_h,
				   cursor->cursor.base);
3121 3122
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3123
		}
3124 3125 3126 3127

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3128
		drm_modeset_unlock(&crtc->base.mutex);
3129 3130 3131 3132 3133
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
3134 3135 3136
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
3137
		intel_connector_info(m, connector);
3138 3139 3140
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

3141
	intel_runtime_pm_put(dev_priv);
3142 3143 3144 3145

	return 0;
}

3146 3147 3148 3149
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
3150
	enum intel_engine_id id;
3151
	struct drm_printer p;
3152

3153 3154
	intel_runtime_pm_get(dev_priv);

3155 3156
	seq_printf(m, "GT awake? %s (epoch %u)\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.epoch);
3157 3158
	seq_printf(m, "Global active requests: %d\n",
		   dev_priv->gt.active_requests);
L
Lionel Landwerlin 已提交
3159
	seq_printf(m, "CS timestamp frequency: %u kHz\n",
3160
		   RUNTIME_INFO(dev_priv)->cs_timestamp_frequency_khz);
3161

3162 3163
	p = drm_seq_file_printer(m);
	for_each_engine(engine, dev_priv, id)
3164
		intel_engine_dump(engine, &p, "%s\n", engine->name);
3165

3166 3167
	intel_runtime_pm_put(dev_priv);

3168 3169 3170
	return 0;
}

3171 3172 3173 3174 3175
static int i915_rcs_topology(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_printer p = drm_seq_file_printer(m);

3176
	intel_device_info_dump_topology(&RUNTIME_INFO(dev_priv)->sseu, &p);
3177 3178 3179 3180

	return 0;
}

3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
static int i915_shrinker_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *i915 = node_to_i915(m->private);

	seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
	seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);

	return 0;
}

3191 3192
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3193 3194
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3195 3196 3197 3198 3199 3200
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

3201
		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->info->name,
3202
			   pll->info->id);
3203
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3204
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
3205
		seq_printf(m, " tracked hardware state:\n");
3206
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
3207
		seq_printf(m, " dpll_md: 0x%08x\n",
3208 3209 3210 3211
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233
		seq_printf(m, " cfgcr0:  0x%08x\n", pll->state.hw_state.cfgcr0);
		seq_printf(m, " cfgcr1:  0x%08x\n", pll->state.hw_state.cfgcr1);
		seq_printf(m, " mg_refclkin_ctl:        0x%08x\n",
			   pll->state.hw_state.mg_refclkin_ctl);
		seq_printf(m, " mg_clktop2_coreclkctl1: 0x%08x\n",
			   pll->state.hw_state.mg_clktop2_coreclkctl1);
		seq_printf(m, " mg_clktop2_hsclkctl:    0x%08x\n",
			   pll->state.hw_state.mg_clktop2_hsclkctl);
		seq_printf(m, " mg_pll_div0:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div0);
		seq_printf(m, " mg_pll_div1:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div1);
		seq_printf(m, " mg_pll_lf:    0x%08x\n",
			   pll->state.hw_state.mg_pll_lf);
		seq_printf(m, " mg_pll_frac_lock: 0x%08x\n",
			   pll->state.hw_state.mg_pll_frac_lock);
		seq_printf(m, " mg_pll_ssc:   0x%08x\n",
			   pll->state.hw_state.mg_pll_ssc);
		seq_printf(m, " mg_pll_bias:  0x%08x\n",
			   pll->state.hw_state.mg_pll_bias);
		seq_printf(m, " mg_pll_tdc_coldst_bias: 0x%08x\n",
			   pll->state.hw_state.mg_pll_tdc_coldst_bias);
3234 3235 3236 3237 3238 3239
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3240
static int i915_wa_registers(struct seq_file *m, void *unused)
3241
{
3242 3243 3244 3245
	struct drm_i915_private *i915 = node_to_i915(m->private);
	const struct i915_wa_list *wal = &i915->engine[RCS]->ctx_wa_list;
	struct i915_wa *wa;
	unsigned int i;
3246

3247 3248
	seq_printf(m, "Workarounds applied: %u\n", wal->count);
	for (i = 0, wa = wal->list; i < wal->count; i++, wa++)
3249
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X\n",
3250
			   i915_mmio_reg_offset(wa->reg), wa->val, wa->mask);
3251 3252 3253 3254

	return 0;
}

3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305
static int i915_ipc_status_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Isochronous Priority Control: %s\n",
			yesno(dev_priv->ipc_enabled));
	return 0;
}

static int i915_ipc_status_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!HAS_IPC(dev_priv))
		return -ENODEV;

	return single_open(file, i915_ipc_status_show, dev_priv);
}

static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	int ret;
	bool enable;

	ret = kstrtobool_from_user(ubuf, len, &enable);
	if (ret < 0)
		return ret;

	intel_runtime_pm_get(dev_priv);
	if (!dev_priv->ipc_enabled && enable)
		DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
	dev_priv->wm.distrust_bios_wm = true;
	dev_priv->ipc_enabled = enable;
	intel_enable_ipc(dev_priv);
	intel_runtime_pm_put(dev_priv);

	return len;
}

static const struct file_operations i915_ipc_status_fops = {
	.owner = THIS_MODULE,
	.open = i915_ipc_status_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_ipc_status_write
};

3306 3307
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3308 3309
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3310
	struct skl_ddb_entry *entry;
3311
	struct intel_crtc *crtc;
3312

3313
	if (INTEL_GEN(dev_priv) < 9)
3314
		return -ENODEV;
3315

3316 3317 3318 3319
	drm_modeset_lock_all(dev);

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

3320 3321 3322 3323 3324 3325
	for_each_intel_crtc(&dev_priv->drm, crtc) {
		struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
		enum pipe pipe = crtc->pipe;
		enum plane_id plane_id;

3326 3327
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3328 3329 3330
		for_each_plane_id_on_crtc(crtc, plane_id) {
			entry = &crtc_state->wm.skl.plane_ddb_y[plane_id];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane_id + 1,
3331 3332 3333 3334
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3335
		entry = &crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR];
3336 3337 3338 3339 3340 3341 3342 3343 3344
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3345
static void drrs_status_per_crtc(struct seq_file *m,
3346 3347
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3348
{
3349
	struct drm_i915_private *dev_priv = to_i915(dev);
3350 3351
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3352
	struct drm_connector *connector;
3353
	struct drm_connector_list_iter conn_iter;
3354

3355 3356
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3357 3358 3359 3360
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3361
	}
3362
	drm_connector_list_iter_end(&conn_iter);
3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3375
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3376 3377 3378 3379 3380 3381 3382 3383
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
3384 3385 3386 3387
			seq_puts(m, "Idleness DRRS: Disabled\n");
			if (dev_priv->psr.enabled)
				seq_puts(m,
				"\tAs PSR is enabled, DRRS is not enabled\n");
3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3422 3423
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3424 3425 3426
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3427
	drm_modeset_lock_all(dev);
3428
	for_each_intel_crtc(dev, intel_crtc) {
3429
		if (intel_crtc->base.state->active) {
3430 3431 3432 3433 3434 3435
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3436
	drm_modeset_unlock_all(dev);
3437 3438 3439 3440 3441 3442 3443

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3444 3445
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3446 3447
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3448 3449
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3450
	struct drm_connector *connector;
3451
	struct drm_connector_list_iter conn_iter;
3452

3453 3454
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3455
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3456
			continue;
3457 3458 3459 3460 3461 3462

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3463 3464
		if (!intel_dig_port->dp.can_mst)
			continue;
3465

3466
		seq_printf(m, "MST Source Port %c\n",
3467
			   port_name(intel_dig_port->base.port));
3468 3469
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3470 3471
	drm_connector_list_iter_end(&conn_iter);

3472 3473 3474
	return 0;
}

3475
static ssize_t i915_displayport_test_active_write(struct file *file,
3476 3477
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3478 3479 3480 3481 3482
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3483
	struct drm_connector_list_iter conn_iter;
3484 3485 3486
	struct intel_dp *intel_dp;
	int val = 0;

3487
	dev = ((struct seq_file *)file->private_data)->private;
3488 3489 3490 3491

	if (len == 0)
		return 0;

G
Geliang Tang 已提交
3492 3493 3494
	input_buffer = memdup_user_nul(ubuf, len);
	if (IS_ERR(input_buffer))
		return PTR_ERR(input_buffer);
3495 3496 3497

	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3498 3499
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3500 3501
		struct intel_encoder *encoder;

3502 3503 3504 3505
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3506 3507 3508 3509 3510 3511
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3512 3513
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3514
				break;
3515 3516 3517 3518 3519
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3520
				intel_dp->compliance.test_active = 1;
3521
			else
3522
				intel_dp->compliance.test_active = 0;
3523 3524
		}
	}
3525
	drm_connector_list_iter_end(&conn_iter);
3526 3527 3528 3529 3530 3531 3532 3533 3534 3535
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
3536 3537
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3538
	struct drm_connector *connector;
3539
	struct drm_connector_list_iter conn_iter;
3540 3541
	struct intel_dp *intel_dp;

3542 3543
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3544 3545
		struct intel_encoder *encoder;

3546 3547 3548 3549
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3550 3551 3552 3553 3554 3555
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3556
			if (intel_dp->compliance.test_active)
3557 3558 3559 3560 3561 3562
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3563
	drm_connector_list_iter_end(&conn_iter);
3564 3565 3566 3567 3568

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3569
					     struct file *file)
3570
{
3571
	return single_open(file, i915_displayport_test_active_show,
3572
			   inode->i_private);
3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
3586 3587
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3588
	struct drm_connector *connector;
3589
	struct drm_connector_list_iter conn_iter;
3590 3591
	struct intel_dp *intel_dp;

3592 3593
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3594 3595
		struct intel_encoder *encoder;

3596 3597 3598 3599
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3600 3601 3602 3603 3604 3605
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3606 3607 3608 3609
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3610 3611 3612 3613 3614 3615 3616 3617 3618
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3619 3620 3621
		} else
			seq_puts(m, "0");
	}
3622
	drm_connector_list_iter_end(&conn_iter);
3623 3624 3625

	return 0;
}
3626
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_data);
3627 3628 3629

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
3630 3631
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3632
	struct drm_connector *connector;
3633
	struct drm_connector_list_iter conn_iter;
3634 3635
	struct intel_dp *intel_dp;

3636 3637
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3638 3639
		struct intel_encoder *encoder;

3640 3641 3642 3643
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3644 3645 3646 3647 3648 3649
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3650
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3651 3652 3653
		} else
			seq_puts(m, "0");
	}
3654
	drm_connector_list_iter_end(&conn_iter);
3655 3656 3657

	return 0;
}
3658
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_type);
3659

3660
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3661
{
3662 3663
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3664
	int level;
3665 3666
	int num_levels;

3667
	if (IS_CHERRYVIEW(dev_priv))
3668
		num_levels = 3;
3669
	else if (IS_VALLEYVIEW(dev_priv))
3670
		num_levels = 1;
3671 3672
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3673
	else
3674
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3675 3676 3677 3678 3679 3680

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3681 3682
		/*
		 * - WM1+ latency values in 0.5us units
3683
		 * - latencies are in us on gen9/vlv/chv
3684
		 */
3685 3686 3687 3688
		if (INTEL_GEN(dev_priv) >= 9 ||
		    IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv) ||
		    IS_G4X(dev_priv))
3689 3690
			latency *= 10;
		else if (level > 0)
3691 3692 3693
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3694
			   level, wm[level], latency / 10, latency % 10);
3695 3696 3697 3698 3699 3700 3701
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3702
	struct drm_i915_private *dev_priv = m->private;
3703 3704
	const uint16_t *latencies;

3705
	if (INTEL_GEN(dev_priv) >= 9)
3706 3707
		latencies = dev_priv->wm.skl_latency;
	else
3708
		latencies = dev_priv->wm.pri_latency;
3709

3710
	wm_latency_show(m, latencies);
3711 3712 3713 3714 3715 3716

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3717
	struct drm_i915_private *dev_priv = m->private;
3718 3719
	const uint16_t *latencies;

3720
	if (INTEL_GEN(dev_priv) >= 9)
3721 3722
		latencies = dev_priv->wm.skl_latency;
	else
3723
		latencies = dev_priv->wm.spr_latency;
3724

3725
	wm_latency_show(m, latencies);
3726 3727 3728 3729 3730 3731

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3732
	struct drm_i915_private *dev_priv = m->private;
3733 3734
	const uint16_t *latencies;

3735
	if (INTEL_GEN(dev_priv) >= 9)
3736 3737
		latencies = dev_priv->wm.skl_latency;
	else
3738
		latencies = dev_priv->wm.cur_latency;
3739

3740
	wm_latency_show(m, latencies);
3741 3742 3743 3744 3745 3746

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3747
	struct drm_i915_private *dev_priv = inode->i_private;
3748

3749
	if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
3750 3751
		return -ENODEV;

3752
	return single_open(file, pri_wm_latency_show, dev_priv);
3753 3754 3755 3756
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3757
	struct drm_i915_private *dev_priv = inode->i_private;
3758

3759
	if (HAS_GMCH_DISPLAY(dev_priv))
3760 3761
		return -ENODEV;

3762
	return single_open(file, spr_wm_latency_show, dev_priv);
3763 3764 3765 3766
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3767
	struct drm_i915_private *dev_priv = inode->i_private;
3768

3769
	if (HAS_GMCH_DISPLAY(dev_priv))
3770 3771
		return -ENODEV;

3772
	return single_open(file, cur_wm_latency_show, dev_priv);
3773 3774 3775
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3776
				size_t len, loff_t *offp, uint16_t wm[8])
3777 3778
{
	struct seq_file *m = file->private_data;
3779 3780
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3781
	uint16_t new[8] = { 0 };
3782
	int num_levels;
3783 3784 3785 3786
	int level;
	int ret;
	char tmp[32];

3787
	if (IS_CHERRYVIEW(dev_priv))
3788
		num_levels = 3;
3789
	else if (IS_VALLEYVIEW(dev_priv))
3790
		num_levels = 1;
3791 3792
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3793
	else
3794
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3795

3796 3797 3798 3799 3800 3801 3802 3803
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3804 3805 3806
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3825
	struct drm_i915_private *dev_priv = m->private;
3826
	uint16_t *latencies;
3827

3828
	if (INTEL_GEN(dev_priv) >= 9)
3829 3830
		latencies = dev_priv->wm.skl_latency;
	else
3831
		latencies = dev_priv->wm.pri_latency;
3832 3833

	return wm_latency_write(file, ubuf, len, offp, latencies);
3834 3835 3836 3837 3838 3839
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3840
	struct drm_i915_private *dev_priv = m->private;
3841
	uint16_t *latencies;
3842

3843
	if (INTEL_GEN(dev_priv) >= 9)
3844 3845
		latencies = dev_priv->wm.skl_latency;
	else
3846
		latencies = dev_priv->wm.spr_latency;
3847 3848

	return wm_latency_write(file, ubuf, len, offp, latencies);
3849 3850 3851 3852 3853 3854
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3855
	struct drm_i915_private *dev_priv = m->private;
3856 3857
	uint16_t *latencies;

3858
	if (INTEL_GEN(dev_priv) >= 9)
3859 3860
		latencies = dev_priv->wm.skl_latency;
	else
3861
		latencies = dev_priv->wm.cur_latency;
3862

3863
	return wm_latency_write(file, ubuf, len, offp, latencies);
3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3893 3894
static int
i915_wedged_get(void *data, u64 *val)
3895
{
3896
	struct drm_i915_private *dev_priv = data;
3897

3898
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
3899

3900
	return 0;
3901 3902
}

3903 3904
static int
i915_wedged_set(void *data, u64 val)
3905
{
3906 3907 3908
	struct drm_i915_private *i915 = data;
	struct intel_engine_cs *engine;
	unsigned int tmp;
3909

3910 3911 3912 3913 3914 3915 3916 3917
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

3918
	if (i915_reset_backoff(&i915->gpu_error))
3919 3920
		return -EAGAIN;

3921 3922 3923 3924 3925
	for_each_engine_masked(engine, i915, val, tmp) {
		engine->hangcheck.seqno = intel_engine_get_seqno(engine);
		engine->hangcheck.stalled = true;
	}

3926 3927
	i915_handle_error(i915, val, I915_ERROR_CAPTURE,
			  "Manually set wedged engine mask = %llx", val);
3928

3929
	wait_on_bit(&i915->gpu_error.flags,
3930 3931 3932
		    I915_RESET_HANDOFF,
		    TASK_UNINTERRUPTIBLE);

3933
	return 0;
3934 3935
}

3936 3937
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
3938
			"%llu\n");
3939

3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952
static int
fault_irq_set(struct drm_i915_private *i915,
	      unsigned long *irq,
	      unsigned long val)
{
	int err;

	err = mutex_lock_interruptible(&i915->drm.struct_mutex);
	if (err)
		return err;

	err = i915_gem_wait_for_idle(i915,
				     I915_WAIT_LOCKED |
3953 3954
				     I915_WAIT_INTERRUPTIBLE,
				     MAX_SCHEDULE_TIMEOUT);
3955 3956 3957 3958 3959 3960 3961
	if (err)
		goto err_unlock;

	*irq = val;
	mutex_unlock(&i915->drm.struct_mutex);

	/* Flush idle worker to disarm irq */
3962
	drain_delayed_work(&i915->gt.idle_work);
3963 3964 3965 3966 3967 3968 3969 3970

	return 0;

err_unlock:
	mutex_unlock(&i915->drm.struct_mutex);
	return err;
}

3971 3972 3973
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
3974
	struct drm_i915_private *dev_priv = data;
3975 3976 3977 3978 3979 3980 3981 3982

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
3983
	struct drm_i915_private *i915 = data;
3984

3985
	return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
3986 3987 3988 3989 3990 3991 3992 3993 3994
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
3995
	struct drm_i915_private *dev_priv = data;
3996 3997 3998 3999 4000 4001 4002 4003 4004

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4005
	struct drm_i915_private *i915 = data;
4006

4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017
	/* GuC keeps the user interrupt permanently enabled for submission */
	if (USES_GUC_SUBMISSION(i915))
		return -ENODEV;

	/*
	 * From icl, we can no longer individually mask interrupt generation
	 * from each engine.
	 */
	if (INTEL_GEN(i915) >= 11)
		return -ENODEV;

4018
	val &= INTEL_INFO(i915)->ring_mask;
4019 4020
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

4021
	return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
4022 4023 4024 4025 4026 4027
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4028 4029 4030 4031 4032 4033 4034
#define DROP_UNBOUND	BIT(0)
#define DROP_BOUND	BIT(1)
#define DROP_RETIRE	BIT(2)
#define DROP_ACTIVE	BIT(3)
#define DROP_FREED	BIT(4)
#define DROP_SHRINK_ALL	BIT(5)
#define DROP_IDLE	BIT(6)
4035 4036
#define DROP_RESET_ACTIVE	BIT(7)
#define DROP_RESET_SEQNO	BIT(8)
4037 4038 4039 4040
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
4041
		  DROP_FREED	| \
4042
		  DROP_SHRINK_ALL |\
4043 4044 4045
		  DROP_IDLE	| \
		  DROP_RESET_ACTIVE | \
		  DROP_RESET_SEQNO)
4046 4047
static int
i915_drop_caches_get(void *data, u64 *val)
4048
{
4049
	*val = DROP_ALL;
4050

4051
	return 0;
4052 4053
}

4054 4055
static int
i915_drop_caches_set(void *data, u64 val)
4056
{
4057
	struct drm_i915_private *i915 = data;
4058
	int ret = 0;
4059

4060 4061
	DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
		  val, val & DROP_ALL);
4062
	intel_runtime_pm_get(i915);
4063

4064 4065 4066
	if (val & DROP_RESET_ACTIVE && !intel_engines_are_idle(i915))
		i915_gem_set_wedged(i915);

4067 4068
	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
4069 4070
	if (val & (DROP_ACTIVE | DROP_RETIRE | DROP_RESET_SEQNO)) {
		ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
4071
		if (ret)
4072
			goto out;
4073

4074
		if (val & DROP_ACTIVE)
4075
			ret = i915_gem_wait_for_idle(i915,
4076
						     I915_WAIT_INTERRUPTIBLE |
4077 4078
						     I915_WAIT_LOCKED,
						     MAX_SCHEDULE_TIMEOUT);
4079 4080

		if (val & DROP_RETIRE)
4081
			i915_retire_requests(i915);
4082

4083 4084 4085 4086 4087 4088 4089 4090 4091
		mutex_unlock(&i915->drm.struct_mutex);
	}

	if (val & DROP_RESET_ACTIVE &&
	    i915_terminally_wedged(&i915->gpu_error)) {
		i915_handle_error(i915, ALL_ENGINES, 0, NULL);
		wait_on_bit(&i915->gpu_error.flags,
			    I915_RESET_HANDOFF,
			    TASK_UNINTERRUPTIBLE);
4092
	}
4093

4094
	fs_reclaim_acquire(GFP_KERNEL);
4095
	if (val & DROP_BOUND)
4096
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_BOUND);
4097

4098
	if (val & DROP_UNBOUND)
4099
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
4100

4101
	if (val & DROP_SHRINK_ALL)
4102
		i915_gem_shrink_all(i915);
4103
	fs_reclaim_release(GFP_KERNEL);
4104

4105 4106
	if (val & DROP_IDLE) {
		do {
4107 4108 4109 4110
			if (READ_ONCE(i915->gt.active_requests))
				flush_delayed_work(&i915->gt.retire_work);
			drain_delayed_work(&i915->gt.idle_work);
		} while (READ_ONCE(i915->gt.awake));
4111
	}
4112

4113
	if (val & DROP_FREED)
4114
		i915_gem_drain_freed_objects(i915);
4115

4116
out:
4117 4118
	intel_runtime_pm_put(i915);

4119
	return ret;
4120 4121
}

4122 4123 4124
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4125

4126 4127
static int
i915_cache_sharing_get(void *data, u64 *val)
4128
{
4129
	struct drm_i915_private *dev_priv = data;
4130 4131
	u32 snpcr;

4132
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
4133 4134
		return -ENODEV;

4135
	intel_runtime_pm_get(dev_priv);
4136

4137
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4138 4139

	intel_runtime_pm_put(dev_priv);
4140

4141
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4142

4143
	return 0;
4144 4145
}

4146 4147
static int
i915_cache_sharing_set(void *data, u64 val)
4148
{
4149
	struct drm_i915_private *dev_priv = data;
4150 4151
	u32 snpcr;

4152
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
4153 4154
		return -ENODEV;

4155
	if (val > 3)
4156 4157
		return -EINVAL;

4158
	intel_runtime_pm_get(dev_priv);
4159
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4160 4161 4162 4163 4164 4165 4166

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4167
	intel_runtime_pm_put(dev_priv);
4168
	return 0;
4169 4170
}

4171 4172 4173
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4174

4175
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4176
					  struct sseu_dev_info *sseu)
4177
{
4178 4179 4180
#define SS_MAX 2
	const int ss_max = SS_MAX;
	u32 sig1[SS_MAX], sig2[SS_MAX];
4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194
	int ss;

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

4195
		sseu->slice_mask = BIT(0);
4196
		sseu->subslice_mask[0] |= BIT(ss);
4197 4198 4199 4200
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4201 4202 4203
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
4204
	}
4205
#undef SS_MAX
4206 4207
}

4208 4209 4210
static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
				     struct sseu_dev_info *sseu)
{
4211
#define SS_MAX 6
4212
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
4213
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
4214 4215
	int s, ss;

4216
	for (s = 0; s < info->sseu.max_slices; s++) {
4217 4218
		/*
		 * FIXME: Valid SS Mask respects the spec and read
4219
		 * only valid bits for those registers, excluding reserved
4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237
		 * although this seems wrong because it would leave many
		 * subslices without ACK.
		 */
		s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
			GEN10_PGCTL_VALID_SS_MASK(s);
		eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
		eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
	}

	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

4238
	for (s = 0; s < info->sseu.max_slices; s++) {
4239 4240 4241 4242 4243
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		sseu->slice_mask |= BIT(s);
4244
		sseu->subslice_mask[s] = info->sseu.subslice_mask[s];
4245

4246
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260
			unsigned int eu_cnt;

			if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
					       eu_mask[ss % 2]);
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
		}
	}
4261
#undef SS_MAX
4262 4263
}

4264
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4265
				    struct sseu_dev_info *sseu)
4266
{
4267
#define SS_MAX 3
4268
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
4269
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
4270
	int s, ss;
4271

4272
	for (s = 0; s < info->sseu.max_slices; s++) {
4273 4274 4275 4276 4277
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4278 4279 4280 4281 4282 4283 4284 4285 4286
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

4287
	for (s = 0; s < info->sseu.max_slices; s++) {
4288 4289 4290 4291
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

4292
		sseu->slice_mask |= BIT(s);
4293

4294
		if (IS_GEN9_BC(dev_priv))
4295
			sseu->subslice_mask[s] =
4296
				RUNTIME_INFO(dev_priv)->sseu.subslice_mask[s];
4297

4298
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
4299 4300
			unsigned int eu_cnt;

4301
			if (IS_GEN9_LP(dev_priv)) {
4302 4303 4304
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
4305

4306
				sseu->subslice_mask[s] |= BIT(ss);
4307
			}
4308

4309 4310
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
4311 4312 4313 4314
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
4315 4316
		}
	}
4317
#undef SS_MAX
4318 4319
}

4320
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4321
					 struct sseu_dev_info *sseu)
4322 4323
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4324
	int s;
4325

4326
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4327

4328
	if (sseu->slice_mask) {
4329
		sseu->eu_per_subslice =
4330
			RUNTIME_INFO(dev_priv)->sseu.eu_per_subslice;
4331 4332
		for (s = 0; s < fls(sseu->slice_mask); s++) {
			sseu->subslice_mask[s] =
4333
				RUNTIME_INFO(dev_priv)->sseu.subslice_mask[s];
4334
		}
4335 4336
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
4337 4338

		/* subtract fused off EU(s) from enabled slice(s) */
4339
		for (s = 0; s < fls(sseu->slice_mask); s++) {
4340
			u8 subslice_7eu =
4341
				RUNTIME_INFO(dev_priv)->sseu.subslice_7eu[s];
4342

4343
			sseu->eu_total -= hweight8(subslice_7eu);
4344 4345 4346 4347
		}
	}
}

4348 4349 4350 4351 4352
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";
4353
	int s;
4354

4355 4356
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
4357
	seq_printf(m, "  %s Slice Total: %u\n", type,
4358
		   hweight8(sseu->slice_mask));
4359
	seq_printf(m, "  %s Subslice Total: %u\n", type,
4360
		   sseu_subslice_total(sseu));
4361 4362 4363 4364
	for (s = 0; s < fls(sseu->slice_mask); s++) {
		seq_printf(m, "  %s Slice%i subslices: %u\n", type,
			   s, hweight8(sseu->subslice_mask[s]));
	}
4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4385 4386
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4387
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
4388
	struct sseu_dev_info sseu;
4389

4390
	if (INTEL_GEN(dev_priv) < 8)
4391 4392 4393
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
4394
	i915_print_sseu_info(m, true, &RUNTIME_INFO(dev_priv)->sseu);
4395

4396
	seq_puts(m, "SSEU Device Status\n");
4397
	memset(&sseu, 0, sizeof(sseu));
4398 4399
	sseu.max_slices = RUNTIME_INFO(dev_priv)->sseu.max_slices;
	sseu.max_subslices = RUNTIME_INFO(dev_priv)->sseu.max_subslices;
4400
	sseu.max_eus_per_subslice =
4401
		RUNTIME_INFO(dev_priv)->sseu.max_eus_per_subslice;
4402 4403 4404

	intel_runtime_pm_get(dev_priv);

4405
	if (IS_CHERRYVIEW(dev_priv)) {
4406
		cherryview_sseu_device_status(dev_priv, &sseu);
4407
	} else if (IS_BROADWELL(dev_priv)) {
4408
		broadwell_sseu_device_status(dev_priv, &sseu);
4409
	} else if (IS_GEN(dev_priv, 9)) {
4410
		gen9_sseu_device_status(dev_priv, &sseu);
4411 4412
	} else if (INTEL_GEN(dev_priv) >= 10) {
		gen10_sseu_device_status(dev_priv, &sseu);
4413
	}
4414 4415 4416

	intel_runtime_pm_put(dev_priv);

4417
	i915_print_sseu_info(m, false, &sseu);
4418

4419 4420 4421
	return 0;
}

4422 4423
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4424
	struct drm_i915_private *i915 = inode->i_private;
4425

4426
	if (INTEL_GEN(i915) < 6)
4427 4428
		return 0;

4429 4430
	intel_runtime_pm_get(i915);
	intel_uncore_forcewake_user_get(i915);
4431 4432 4433 4434

	return 0;
}

4435
static int i915_forcewake_release(struct inode *inode, struct file *file)
4436
{
4437
	struct drm_i915_private *i915 = inode->i_private;
4438

4439
	if (INTEL_GEN(i915) < 6)
4440 4441
		return 0;

4442 4443
	intel_uncore_forcewake_user_put(i915);
	intel_runtime_pm_put(i915);
4444 4445 4446 4447 4448 4449 4450 4451 4452 4453

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4454 4455 4456 4457 4458
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

4459 4460 4461 4462 4463 4464 4465
	/* Synchronize with everything first in case there's been an HPD
	 * storm, but we haven't finished handling it in the kernel yet
	 */
	synchronize_irq(dev_priv->drm.irq);
	flush_work(&dev_priv->hotplug.dig_port_work);
	flush_work(&dev_priv->hotplug.hotplug_work);

L
Lyude 已提交
4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535
	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608
static int i915_hpd_short_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Enabled: %s\n",
		   yesno(dev_priv->hotplug.hpd_short_storm_enabled));

	return 0;
}

static int
i915_hpd_short_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_short_storm_ctl_show,
			   inode->i_private);
}

static ssize_t i915_hpd_short_storm_ctl_write(struct file *file,
					      const char __user *ubuf,
					      size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	char *newline;
	char tmp[16];
	int i;
	bool new_state;

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	/* Reset to the "default" state for this system */
	if (strcmp(tmp, "reset") == 0)
		new_state = !HAS_DP_MST(dev_priv);
	else if (kstrtobool(tmp, &new_state) != 0)
		return -EINVAL;

	DRM_DEBUG_KMS("%sabling HPD short storm detection\n",
		      new_state ? "En" : "Dis");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_short_storm_enabled = new_state;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static const struct file_operations i915_hpd_short_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_short_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_short_storm_ctl_write,
};

4609 4610 4611 4612
static int i915_drrs_ctl_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4613
	struct intel_crtc *crtc;
4614 4615 4616 4617

	if (INTEL_GEN(dev_priv) < 7)
		return -ENODEV;

4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633
	for_each_intel_crtc(dev, crtc) {
		struct drm_connector_list_iter conn_iter;
		struct intel_crtc_state *crtc_state;
		struct drm_connector *connector;
		struct drm_crtc_commit *commit;
		int ret;

		ret = drm_modeset_lock_single_interruptible(&crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		if (!crtc_state->base.active ||
		    !crtc_state->has_drrs)
			goto out;
4634

4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (ret)
				goto out;
		}

		drm_connector_list_iter_begin(dev, &conn_iter);
		drm_for_each_connector_iter(connector, &conn_iter) {
			struct intel_encoder *encoder;
			struct intel_dp *intel_dp;

			if (!(crtc_state->base.connector_mask &
			      drm_connector_mask(connector)))
				continue;

			encoder = intel_attached_encoder(connector);
4652 4653 4654 4655 4656 4657 4658 4659 4660
			if (encoder->type != INTEL_OUTPUT_EDP)
				continue;

			DRM_DEBUG_DRIVER("Manually %sabling DRRS. %llu\n",
						val ? "en" : "dis", val);

			intel_dp = enc_to_intel_dp(&encoder->base);
			if (val)
				intel_edp_drrs_enable(intel_dp,
4661
						      crtc_state);
4662 4663
			else
				intel_edp_drrs_disable(intel_dp,
4664
						       crtc_state);
4665
		}
4666 4667 4668 4669 4670 4671
		drm_connector_list_iter_end(&conn_iter);

out:
		drm_modeset_unlock(&crtc->base.mutex);
		if (ret)
			return ret;
4672 4673 4674 4675 4676 4677 4678
	}

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_drrs_ctl_fops, NULL, i915_drrs_ctl_set, "%llu\n");

4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739
static ssize_t
i915_fifo_underrun_reset_write(struct file *filp,
			       const char __user *ubuf,
			       size_t cnt, loff_t *ppos)
{
	struct drm_i915_private *dev_priv = filp->private_data;
	struct intel_crtc *intel_crtc;
	struct drm_device *dev = &dev_priv->drm;
	int ret;
	bool reset;

	ret = kstrtobool_from_user(ubuf, cnt, &reset);
	if (ret)
		return ret;

	if (!reset)
		return cnt;

	for_each_intel_crtc(dev, intel_crtc) {
		struct drm_crtc_commit *commit;
		struct intel_crtc_state *crtc_state;

		ret = drm_modeset_lock_single_interruptible(&intel_crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(intel_crtc->base.state);
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (!ret)
				ret = wait_for_completion_interruptible(&commit->flip_done);
		}

		if (!ret && crtc_state->base.active) {
			DRM_DEBUG_KMS("Re-arming FIFO underruns on pipe %c\n",
				      pipe_name(intel_crtc->pipe));

			intel_crtc_arm_fifo_underrun(intel_crtc, crtc_state);
		}

		drm_modeset_unlock(&intel_crtc->base.mutex);

		if (ret)
			return ret;
	}

	ret = intel_fbc_reset_underrun(dev_priv);
	if (ret)
		return ret;

	return cnt;
}

static const struct file_operations i915_fifo_underrun_reset_ops = {
	.owner = THIS_MODULE,
	.open = simple_open,
	.write = i915_fifo_underrun_reset_write,
	.llseek = default_llseek,
};

4740
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4741
	{"i915_capabilities", i915_capabilities, 0},
4742
	{"i915_gem_objects", i915_gem_object_info, 0},
4743
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4744
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4745
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4746
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4747
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4748
	{"i915_guc_info", i915_guc_info, 0},
4749
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4750
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4751
	{"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4752
	{"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4753
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4754
	{"i915_frequency_info", i915_frequency_info, 0},
4755
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4756
	{"i915_reset_info", i915_reset_info, 0},
4757
	{"i915_drpc_info", i915_drpc_info, 0},
4758
	{"i915_emon_status", i915_emon_status, 0},
4759
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4760
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4761
	{"i915_fbc_status", i915_fbc_status, 0},
4762
	{"i915_ips_status", i915_ips_status, 0},
4763
	{"i915_sr_status", i915_sr_status, 0},
4764
	{"i915_opregion", i915_opregion, 0},
4765
	{"i915_vbt", i915_vbt, 0},
4766
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4767
	{"i915_context_status", i915_context_status, 0},
4768
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4769
	{"i915_swizzle_info", i915_swizzle_info, 0},
4770
	{"i915_llc", i915_llc, 0},
4771
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4772
	{"i915_energy_uJ", i915_energy_uJ, 0},
4773
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4774
	{"i915_power_domain_info", i915_power_domain_info, 0},
4775
	{"i915_dmc_info", i915_dmc_info, 0},
4776
	{"i915_display_info", i915_display_info, 0},
4777
	{"i915_engine_info", i915_engine_info, 0},
4778
	{"i915_rcs_topology", i915_rcs_topology, 0},
4779
	{"i915_shrinker_info", i915_shrinker_info, 0},
4780
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4781
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4782
	{"i915_wa_registers", i915_wa_registers, 0},
4783
	{"i915_ddb_info", i915_ddb_info, 0},
4784
	{"i915_sseu_status", i915_sseu_status, 0},
4785
	{"i915_drrs_status", i915_drrs_status, 0},
4786
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4787
};
4788
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4789

4790
static const struct i915_debugfs_files {
4791 4792 4793 4794 4795
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
4796 4797
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4798
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4799
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4800
	{"i915_error_state", &i915_error_state_fops},
4801
	{"i915_gpu_info", &i915_gpu_info_fops},
4802
#endif
4803
	{"i915_fifo_underrun_reset", &i915_fifo_underrun_reset_ops},
4804 4805 4806
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4807
	{"i915_fbc_false_color", &i915_fbc_false_color_fops},
4808 4809
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4810
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
4811 4812
	{"i915_guc_log_level", &i915_guc_log_level_fops},
	{"i915_guc_log_relay", &i915_guc_log_relay_fops},
4813
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4814
	{"i915_hpd_short_storm_ctl", &i915_hpd_short_storm_ctl_fops},
4815
	{"i915_ipc_status", &i915_ipc_status_fops},
4816 4817
	{"i915_drrs_ctl", &i915_drrs_ctl_fops},
	{"i915_edp_psr_debug", &i915_edp_psr_debug_fops}
4818 4819
};

4820
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4821
{
4822
	struct drm_minor *minor = dev_priv->drm.primary;
4823
	struct dentry *ent;
4824
	int i;
4825

4826 4827 4828 4829 4830
	ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
				  minor->debugfs_root, to_i915(minor->dev),
				  &i915_forcewake_fops);
	if (!ent)
		return -ENOMEM;
4831

4832
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4833 4834 4835 4836
		ent = debugfs_create_file(i915_debugfs_files[i].name,
					  S_IRUGO | S_IWUSR,
					  minor->debugfs_root,
					  to_i915(minor->dev),
4837
					  i915_debugfs_files[i].fops);
4838 4839
		if (!ent)
			return -ENOMEM;
4840
	}
4841

4842 4843
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4844 4845 4846
					minor->debugfs_root, minor);
}

4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

4880 4881 4882
	if (connector->status != connector_status_connected)
		return -ENODEV;

4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4896 4897 4898 4899
		if (err < 0)
			seq_printf(m, "%04x: ERROR %d\n", b->offset, (int)err);
		else
			seq_printf(m, "%04x: %*ph\n", b->offset, (int)err, buf);
4900
	}
4901 4902 4903

	return 0;
}
4904
DEFINE_SHOW_ATTRIBUTE(i915_dpcd);
4905

4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}
4926
DEFINE_SHOW_ATTRIBUTE(i915_panel);
4927

4928 4929 4930 4931 4932 4933 4934 4935 4936
static int i915_hdcp_sink_capability_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_connector *intel_connector = to_intel_connector(connector);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	/* HDCP is supported by connector */
4937
	if (!intel_connector->hdcp.shim)
4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949
		return -EINVAL;

	seq_printf(m, "%s:%d HDCP version: ", connector->name,
		   connector->base.id);
	seq_printf(m, "%s ", !intel_hdcp_capable(intel_connector) ?
		   "None" : "HDCP1.4");
	seq_puts(m, "\n");

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_hdcp_sink_capability);

4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963
static int i915_dsc_fec_support_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct drm_device *dev = connector->dev;
	struct drm_crtc *crtc;
	struct intel_dp *intel_dp;
	struct drm_modeset_acquire_ctx ctx;
	struct intel_crtc_state *crtc_state = NULL;
	int ret = 0;
	bool try_again = false;

	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);

	do {
4964
		try_again = false;
4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049
		ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
				       &ctx);
		if (ret) {
			ret = -EINTR;
			break;
		}
		crtc = connector->state->crtc;
		if (connector->status != connector_status_connected || !crtc) {
			ret = -ENODEV;
			break;
		}
		ret = drm_modeset_lock(&crtc->mutex, &ctx);
		if (ret == -EDEADLK) {
			ret = drm_modeset_backoff(&ctx);
			if (!ret) {
				try_again = true;
				continue;
			}
			break;
		} else if (ret) {
			break;
		}
		intel_dp = enc_to_intel_dp(&intel_attached_encoder(connector)->base);
		crtc_state = to_intel_crtc_state(crtc->state);
		seq_printf(m, "DSC_Enabled: %s\n",
			   yesno(crtc_state->dsc_params.compression_enable));
		if (intel_dp->dsc_dpcd)
			seq_printf(m, "DSC_Sink_Support: %s\n",
				   yesno(drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)));
		if (!intel_dp_is_edp(intel_dp))
			seq_printf(m, "FEC_Sink_Support: %s\n",
				   yesno(drm_dp_sink_supports_fec(intel_dp->fec_capable)));
	} while (try_again);

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);

	return ret;
}

static ssize_t i915_dsc_fec_support_write(struct file *file,
					  const char __user *ubuf,
					  size_t len, loff_t *offp)
{
	bool dsc_enable = false;
	int ret;
	struct drm_connector *connector =
		((struct seq_file *)file->private_data)->private;
	struct intel_encoder *encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	if (len == 0)
		return 0;

	DRM_DEBUG_DRIVER("Copied %zu bytes from user to force DSC\n",
			 len);

	ret = kstrtobool_from_user(ubuf, len, &dsc_enable);
	if (ret < 0)
		return ret;

	DRM_DEBUG_DRIVER("Got %s for DSC Enable\n",
			 (dsc_enable) ? "true" : "false");
	intel_dp->force_dsc_en = dsc_enable;

	*offp += len;
	return len;
}

static int i915_dsc_fec_support_open(struct inode *inode,
				     struct file *file)
{
	return single_open(file, i915_dsc_fec_support_show,
			   inode->i_private);
}

static const struct file_operations i915_dsc_fec_support_fops = {
	.owner = THIS_MODULE,
	.open = i915_dsc_fec_support_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_dsc_fec_support_write
};

5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;
5062
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
5063 5064 5065 5066 5067 5068 5069

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5070 5071 5072
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

5073
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
5074 5075
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
5076 5077 5078
		debugfs_create_file("i915_psr_sink_status", S_IRUGO, root,
				    connector, &i915_psr_sink_status_fops);
	}
5079

5080 5081 5082 5083 5084 5085 5086
	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIB) {
		debugfs_create_file("i915_hdcp_sink_capability", S_IRUGO, root,
				    connector, &i915_hdcp_sink_capability_fops);
	}

5087 5088 5089 5090 5091 5092
	if (INTEL_GEN(dev_priv) >= 10 &&
	    (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	     connector->connector_type == DRM_MODE_CONNECTOR_eDP))
		debugfs_create_file("i915_dsc_fec_support", S_IRUGO, root,
				    connector, &i915_dsc_fec_support_fops);

5093 5094
	return 0;
}