i915_debugfs.c 128.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/sched/mm.h>
30 31
#include <linux/sort.h>

32 33
#include <drm/drm_debugfs.h>
#include <drm/drm_fourcc.h>
34

35
#include "display/intel_display_types.h"
36
#include "display/intel_dp.h"
37 38
#include "display/intel_fbc.h"
#include "display/intel_hdcp.h"
39
#include "display/intel_hdmi.h"
40
#include "display/intel_psr.h"
41

42
#include "gem/i915_gem_context.h"
43
#include "gt/intel_gt_pm.h"
44
#include "gt/intel_reset.h"
45
#include "gt/uc/intel_guc_submission.h"
46

47
#include "i915_debugfs.h"
48
#include "i915_irq.h"
49
#include "i915_trace.h"
50
#include "intel_csr.h"
51
#include "intel_pm.h"
52
#include "intel_sideband.h"
53

54 55 56 57 58
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

59 60
static int i915_capabilities(struct seq_file *m, void *data)
{
61 62
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
63
	struct drm_printer p = drm_seq_file_printer(m);
64

65
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
66
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
67
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
68

69
	intel_device_info_dump_flags(info, &p);
70
	intel_device_info_dump_runtime(RUNTIME_INFO(dev_priv), &p);
71
	intel_driver_caps_print(&dev_priv->caps, &p);
72

73
	kernel_param_lock(THIS_MODULE);
74
	i915_params_dump(&i915_modparams, &p);
75 76
	kernel_param_unlock(THIS_MODULE);

77 78
	return 0;
}
79

80
static char get_pin_flag(struct drm_i915_gem_object *obj)
81
{
82
	return obj->pin_global ? 'p' : ' ';
83 84
}

85
static char get_tiling_flag(struct drm_i915_gem_object *obj)
86
{
87
	switch (i915_gem_object_get_tiling(obj)) {
88
	default:
89 90 91
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
92
	}
93 94
}

95
static char get_global_flag(struct drm_i915_gem_object *obj)
96
{
97
	return READ_ONCE(obj->userfault_count) ? 'g' : ' ';
98 99
}

100
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
101
{
C
Chris Wilson 已提交
102
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
103 104
}

105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
static const char *
stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
{
	size_t x = 0;

	switch (page_sizes) {
	case 0:
		return "";
	case I915_GTT_PAGE_SIZE_4K:
		return "4K";
	case I915_GTT_PAGE_SIZE_64K:
		return "64K";
	case I915_GTT_PAGE_SIZE_2M:
		return "2M";
	default:
		if (!buf)
			return "M";

		if (page_sizes & I915_GTT_PAGE_SIZE_2M)
			x += snprintf(buf + x, len - x, "2M, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_64K)
			x += snprintf(buf + x, len - x, "64K, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_4K)
			x += snprintf(buf + x, len - x, "4K, ");
		buf[x-2] = '\0';

		return buf;
	}
}

135 136 137
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
138
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
139
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
140
	struct i915_vma *vma;
B
Ben Widawsky 已提交
141 142
	int pin_count = 0;

143
	seq_printf(m, "%pK: %c%c%c%c %8zdKiB %02x %02x %s%s%s",
144 145 146
		   &obj->base,
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
147
		   get_global_flag(obj),
148
		   get_pin_mapped_flag(obj),
149
		   obj->base.size / 1024,
150 151
		   obj->read_domains,
		   obj->write_domain,
152
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
153 154
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
155 156
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
157 158

	spin_lock(&obj->vma.lock);
159
	list_for_each_entry(vma, &obj->vma.list, obj_link) {
160 161 162
		if (!drm_mm_node_allocated(&vma->node))
			continue;

163 164 165 166 167
		spin_unlock(&obj->vma.lock);

		if (i915_vma_is_pinned(vma))
			pin_count++;

168
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
169
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
170 171
			   vma->node.start, vma->node.size,
			   stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
172 173 174 175 176 177 178 179
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
180 181
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
182 183 184 185
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
186 187 188 189 190 191 192 193
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
194 195
				break;

196 197 198 199 200 201 202 203 204 205 206 207
			case I915_GGTT_VIEW_REMAPPED:
				seq_printf(m, ", remapped [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
					   vma->ggtt_view.remapped.plane[0].width,
					   vma->ggtt_view.remapped.plane[0].height,
					   vma->ggtt_view.remapped.plane[0].stride,
					   vma->ggtt_view.remapped.plane[0].offset,
					   vma->ggtt_view.remapped.plane[1].width,
					   vma->ggtt_view.remapped.plane[1].height,
					   vma->ggtt_view.remapped.plane[1].stride,
					   vma->ggtt_view.remapped.plane[1].offset);
				break;

208 209 210 211 212
			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
213
		if (vma->fence)
214
			seq_printf(m, " , fence: %d", vma->fence->id);
215
		seq_puts(m, ")");
216 217

		spin_lock(&obj->vma.lock);
B
Ben Widawsky 已提交
218
	}
219 220 221
	spin_unlock(&obj->vma.lock);

	seq_printf(m, " (pinned x %d)", pin_count);
222
	if (obj->stolen)
223
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
224 225
	if (obj->pin_global)
		seq_printf(m, " (global)");
226

227
	engine = i915_gem_object_last_write_engine(obj);
228 229
	if (engine)
		seq_printf(m, " (%s)", engine->name);
230 231
}

232
struct file_stats {
233
	struct i915_address_space *vm;
234 235 236
	unsigned long count;
	u64 total, unbound;
	u64 active, inactive;
237
	u64 closed;
238 239 240 241 242 243
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
244
	struct i915_vma *vma;
245 246 247

	stats->count++;
	stats->total += obj->base.size;
248
	if (!atomic_read(&obj->bind_count))
249
		stats->unbound += obj->base.size;
250

251 252 253 254
	spin_lock(&obj->vma.lock);
	if (!stats->vm) {
		for_each_ggtt_vma(vma, obj) {
			if (!drm_mm_node_allocated(&vma->node))
255
				continue;
256

257 258 259 260
			if (i915_vma_is_active(vma))
				stats->active += vma->node.size;
			else
				stats->inactive += vma->node.size;
261

262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
			if (i915_vma_is_closed(vma))
				stats->closed += vma->node.size;
		}
	} else {
		struct rb_node *p = obj->vma.tree.rb_node;

		while (p) {
			long cmp;

			vma = rb_entry(p, typeof(*vma), obj_node);
			cmp = i915_vma_compare(vma, stats->vm, NULL);
			if (cmp == 0) {
				if (drm_mm_node_allocated(&vma->node)) {
					if (i915_vma_is_active(vma))
						stats->active += vma->node.size;
					else
						stats->inactive += vma->node.size;

					if (i915_vma_is_closed(vma))
						stats->closed += vma->node.size;
				}
				break;
			}
			if (cmp < 0)
				p = p->rb_right;
			else
				p = p->rb_left;
		}
290
	}
291
	spin_unlock(&obj->vma.lock);
292 293 294 295

	return 0;
}

296 297
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
298
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu unbound, %llu closed)\n", \
299 300 301 302 303
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
304 305
			   stats.unbound, \
			   stats.closed); \
306
} while (0)
307

308 309
static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *i915)
310
{
311 312
	struct file_stats kstats = {};
	struct i915_gem_context *ctx;
313

314
	list_for_each_entry(ctx, &i915->contexts.list, link) {
315
		struct i915_gem_engines_iter it;
316
		struct intel_context *ce;
317

318 319
		for_each_gem_engine(ce,
				    i915_gem_context_lock_engines(ctx), it) {
320 321 322 323 324
			intel_context_lock_pinned(ce);
			if (intel_context_is_pinned(ce)) {
				if (ce->state)
					per_file_stats(0,
						       ce->state->obj, &kstats);
325
				per_file_stats(0, ce->ring->vma->obj, &kstats);
326 327
			}
			intel_context_unlock_pinned(ce);
328
		}
329
		i915_gem_context_unlock_engines(ctx);
330

331
		if (!IS_ERR_OR_NULL(ctx->file_priv)) {
332
			struct file_stats stats = { .vm = ctx->vm, };
333 334 335
			struct drm_file *file = ctx->file_priv->file;
			struct task_struct *task;
			char name[80];
336

337 338 339
			spin_lock(&file->table_lock);
			idr_for_each(&file->object_idr, per_file_stats, &stats);
			spin_unlock(&file->table_lock);
340

341 342
			rcu_read_lock();
			task = pid_task(ctx->pid ?: file->pid, PIDTYPE_PID);
343 344
			snprintf(name, sizeof(name), "%s",
				 task ? task->comm : "<unknown>");
345
			rcu_read_unlock();
346

347 348
			print_file_stats(m, name, stats);
		}
349 350
	}

351
	print_file_stats(m, "[k]contexts", kstats);
352 353
}

354
static int i915_gem_object_info(struct seq_file *m, void *data)
355
{
356
	struct drm_i915_private *i915 = node_to_i915(m->private);
357 358
	int ret;

359
	seq_printf(m, "%u shrinkable [%u free] objects, %llu bytes\n",
360
		   i915->mm.shrink_count,
361
		   atomic_read(&i915->mm.free_count),
362
		   i915->mm.shrink_memory);
363

364
	seq_putc(m, '\n');
365

366
	ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
367 368 369
	if (ret)
		return ret;

370 371
	print_context_stats(m, i915);
	mutex_unlock(&i915->drm.struct_mutex);
372 373 374 375

	return 0;
}

376 377 378 379 380 381 382
static void gen8_display_interrupt_info(struct seq_file *m)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	int pipe;

	for_each_pipe(dev_priv, pipe) {
		enum intel_display_power_domain power_domain;
383
		intel_wakeref_t wakeref;
384 385

		power_domain = POWER_DOMAIN_PIPE(pipe);
386 387 388
		wakeref = intel_display_power_get_if_enabled(dev_priv,
							     power_domain);
		if (!wakeref) {
389 390 391 392 393 394 395 396 397 398 399 400 401 402
			seq_printf(m, "Pipe %c power disabled\n",
				   pipe_name(pipe));
			continue;
		}
		seq_printf(m, "Pipe %c IMR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
		seq_printf(m, "Pipe %c IIR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
		seq_printf(m, "Pipe %c IER:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IER(pipe)));

403
		intel_display_power_put(dev_priv, power_domain, wakeref);
404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427
	}

	seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IMR));
	seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IIR));
	seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IER));

	seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IMR));
	seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IIR));
	seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IER));

	seq_printf(m, "PCU interrupt mask:\t%08x\n",
		   I915_READ(GEN8_PCU_IMR));
	seq_printf(m, "PCU interrupt identity:\t%08x\n",
		   I915_READ(GEN8_PCU_IIR));
	seq_printf(m, "PCU interrupt enable:\t%08x\n",
		   I915_READ(GEN8_PCU_IER));
}

428 429
static int i915_interrupt_info(struct seq_file *m, void *data)
{
430
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
431
	struct intel_engine_cs *engine;
432
	intel_wakeref_t wakeref;
433
	int i, pipe;
434

435
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
436

437
	if (IS_CHERRYVIEW(dev_priv)) {
438 439
		intel_wakeref_t pref;

440 441 442 443 444 445 446 447 448 449 450
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
451 452 453 454
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
455 456 457
			pref = intel_display_power_get_if_enabled(dev_priv,
								  power_domain);
			if (!pref) {
458 459 460 461 462
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

463 464 465 466
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

467
			intel_display_power_put(dev_priv, power_domain, pref);
468 469
		}

470
		pref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
471 472 473 474 475 476
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
477
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, pref);
478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514
	} else if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "Master Interrupt Control:  %08x\n",
			   I915_READ(GEN11_GFX_MSTR_IRQ));

		seq_printf(m, "Render/Copy Intr Enable:   %08x\n",
			   I915_READ(GEN11_RENDER_COPY_INTR_ENABLE));
		seq_printf(m, "VCS/VECS Intr Enable:      %08x\n",
			   I915_READ(GEN11_VCS_VECS_INTR_ENABLE));
		seq_printf(m, "GUC/SG Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_ENABLE));
		seq_printf(m, "GPM/WGBOXPERF Intr Enable: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE));
		seq_printf(m, "Crypto Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE));
		seq_printf(m, "GUnit/CSME Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE));

		seq_printf(m, "Display Interrupt Control:\t%08x\n",
			   I915_READ(GEN11_DISPLAY_INT_CTL));

		gen8_display_interrupt_info(m);
515
	} else if (INTEL_GEN(dev_priv) >= 8) {
516 517 518 519 520 521 522 523 524 525 526 527
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

528
		gen8_display_interrupt_info(m);
529
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
530 531 532 533 534 535 536 537
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
538 539
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;
540
			intel_wakeref_t pref;
541 542

			power_domain = POWER_DOMAIN_PIPE(pipe);
543 544 545
			pref = intel_display_power_get_if_enabled(dev_priv,
								  power_domain);
			if (!pref) {
546 547 548 549 550
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
551 552 553
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
554
			intel_display_power_put(dev_priv, power_domain, pref);
555
		}
J
Jesse Barnes 已提交
556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

581
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
582
		seq_printf(m, "Interrupt enable:    %08x\n",
583
			   I915_READ(GEN2_IER));
584
		seq_printf(m, "Interrupt identity:  %08x\n",
585
			   I915_READ(GEN2_IIR));
586
		seq_printf(m, "Interrupt mask:      %08x\n",
587
			   I915_READ(GEN2_IMR));
588
		for_each_pipe(dev_priv, pipe)
589 590 591
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633

	if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "RCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_RCS0_RSVD_INTR_MASK));
		seq_printf(m, "BCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_BCS_RSVD_INTR_MASK));
		seq_printf(m, "VCS0/VCS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS0_VCS1_INTR_MASK));
		seq_printf(m, "VCS2/VCS3 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS2_VCS3_INTR_MASK));
		seq_printf(m, "VECS0/VECS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VECS0_VECS1_INTR_MASK));
		seq_printf(m, "GUC/SG Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_MASK));
		seq_printf(m, "GPM/WGBOXPERF Intr Mask: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK));
		seq_printf(m, "Crypto Intr Mask:\t %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_MASK));
		seq_printf(m, "Gunit/CSME Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_MASK));

	} else if (INTEL_GEN(dev_priv) >= 6) {
634
		for_each_uabi_engine(engine, dev_priv) {
635 636
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
637
				   engine->name, ENGINE_READ(engine, RING_IMR));
638 639
		}
	}
640

641
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
642

643 644 645
	return 0;
}

646 647
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
648 649
	struct drm_i915_private *i915 = node_to_i915(m->private);
	unsigned int i;
650

651
	seq_printf(m, "Total fences = %d\n", i915->ggtt.num_fences);
652

653 654
	rcu_read_lock();
	for (i = 0; i < i915->ggtt.num_fences; i++) {
655 656
		struct i915_fence_reg *reg = &i915->ggtt.fence_regs[i];
		struct i915_vma *vma = reg->vma;
657

C
Chris Wilson 已提交
658
		seq_printf(m, "Fence %d, pin count = %d, object = ",
659
			   i, atomic_read(&reg->pin_count));
660
		if (!vma)
661
			seq_puts(m, "unused");
662
		else
663
			describe_obj(m, vma->obj);
664
		seq_putc(m, '\n');
665
	}
666
	rcu_read_unlock();
667 668 669 670

	return 0;
}

671
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
672 673
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
674
{
C
Chris Wilson 已提交
675
	struct i915_gpu_state *error;
676
	ssize_t ret;
C
Chris Wilson 已提交
677
	void *buf;
678

C
Chris Wilson 已提交
679
	error = file->private_data;
680 681
	if (!error)
		return 0;
682

C
Chris Wilson 已提交
683 684 685 686
	/* Bounce buffer required because of kernfs __user API convenience. */
	buf = kmalloc(count, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;
687

C
Chris Wilson 已提交
688 689
	ret = i915_gpu_state_copy_to_buffer(error, buf, *pos, count);
	if (ret <= 0)
690
		goto out;
691

C
Chris Wilson 已提交
692 693 694 695
	if (!copy_to_user(ubuf, buf, ret))
		*pos += ret;
	else
		ret = -EFAULT;
696

697
out:
C
Chris Wilson 已提交
698
	kfree(buf);
699 700
	return ret;
}
701

702 703 704
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
705
	return 0;
706 707
}

708
static int i915_gpu_info_open(struct inode *inode, struct file *file)
709
{
710
	struct drm_i915_private *i915 = inode->i_private;
711
	struct i915_gpu_state *gpu;
712
	intel_wakeref_t wakeref;
713

714
	gpu = NULL;
715
	with_intel_runtime_pm(&i915->runtime_pm, wakeref)
716
		gpu = i915_capture_gpu_state(i915);
717 718
	if (IS_ERR(gpu))
		return PTR_ERR(gpu);
719

720
	file->private_data = gpu;
721 722 723
	return 0;
}

724 725 726 727 728 729 730 731 732 733 734 735 736
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
737
{
738
	struct i915_gpu_state *error = filp->private_data;
739

740 741
	if (!error)
		return 0;
742

743 744
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
745

746 747
	return cnt;
}
748

749 750
static int i915_error_state_open(struct inode *inode, struct file *file)
{
751 752 753 754 755 756 757
	struct i915_gpu_state *error;

	error = i915_first_error_state(inode->i_private);
	if (IS_ERR(error))
		return PTR_ERR(error);

	file->private_data  = error;
758
	return 0;
759 760 761 762 763
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
764
	.read = gpu_state_read,
765 766
	.write = i915_error_state_write,
	.llseek = default_llseek,
767
	.release = gpu_state_release,
768
};
769 770
#endif

771
static int i915_frequency_info(struct seq_file *m, void *unused)
772
{
773
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
774
	struct intel_uncore *uncore = &dev_priv->uncore;
775
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
776
	intel_wakeref_t wakeref;
777 778
	int ret = 0;

779
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
780

781
	if (IS_GEN(dev_priv, 5)) {
782 783
		u16 rgvswctl = intel_uncore_read16(uncore, MEMSWCTL);
		u16 rgvstat = intel_uncore_read16(uncore, MEMSTAT_ILK);
784 785 786 787 788 789 790

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
791
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
792
		u32 rpmodectl, freq_sts;
793

794 795 796 797 798 799 800 801 802
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));

803
		vlv_punit_get(dev_priv);
804
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
805 806
		vlv_punit_put(dev_priv);

807 808 809 810 811 812 813
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
814
			   intel_gpu_freq(dev_priv, rps->cur_freq));
815 816

		seq_printf(m, "max GPU freq: %d MHz\n",
817
			   intel_gpu_freq(dev_priv, rps->max_freq));
818 819

		seq_printf(m, "min GPU freq: %d MHz\n",
820
			   intel_gpu_freq(dev_priv, rps->min_freq));
821 822

		seq_printf(m, "idle GPU freq: %d MHz\n",
823
			   intel_gpu_freq(dev_priv, rps->idle_freq));
824 825 826

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
827
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
828
	} else if (INTEL_GEN(dev_priv) >= 6) {
829 830 831
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
832
		u32 rpmodectl, rpinclimit, rpdeclimit;
833
		u32 rpstat, cagf, reqf;
834 835
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
836
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
837 838
		int max_freq;

839
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
840
		if (IS_GEN9_LP(dev_priv)) {
841 842 843 844 845 846 847
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

848
		/* RPSTAT1 is in the GT power well */
849
		intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
850

851
		reqf = I915_READ(GEN6_RPNSWREQ);
852
		if (INTEL_GEN(dev_priv) >= 9)
853 854 855
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
856
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
857 858 859 860
				reqf >>= 24;
			else
				reqf >>= 25;
		}
861
		reqf = intel_gpu_freq(dev_priv, reqf);
862

863 864 865 866
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

867
		rpstat = I915_READ(GEN6_RPSTAT1);
868 869 870 871 872 873
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
T
Tvrtko Ursulin 已提交
874 875
		cagf = intel_gpu_freq(dev_priv,
				      intel_get_cagf(dev_priv, rpstat));
876

877
		intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
878

879 880 881 882 883 884 885 886 887 888
		if (INTEL_GEN(dev_priv) >= 11) {
			pm_ier = I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE);
			pm_imr = I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK);
			/*
			 * The equivalent to the PM ISR & IIR cannot be read
			 * without affecting the current state of the system
			 */
			pm_isr = 0;
			pm_iir = 0;
		} else if (INTEL_GEN(dev_priv) >= 8) {
889 890 891 892
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
893 894 895 896 897
		} else {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
898
		}
899 900
		pm_mask = I915_READ(GEN6_PMINTRMSK);

901 902 903 904 905 906 907
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));
908 909 910 911 912 913

		seq_printf(m, "PM IER=0x%08x IMR=0x%08x, MASK=0x%08x\n",
			   pm_ier, pm_imr, pm_mask);
		if (INTEL_GEN(dev_priv) <= 10)
			seq_printf(m, "PM ISR=0x%08x IIR=0x%08x\n",
				   pm_isr, pm_iir);
914
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
915
			   rps->pm_intrmsk_mbz);
916 917
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
918
			   (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
919 920 921 922
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
923 924 925 926
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
927
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
928
		seq_printf(m, "CAGF: %dMHz\n", cagf);
929 930 931 932 933 934
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
C
Chris Wilson 已提交
935 936
		seq_printf(m, "Up threshold: %d%%\n",
			   rps->power.up_threshold);
937

938 939 940 941 942 943
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
C
Chris Wilson 已提交
944 945
		seq_printf(m, "Down threshold: %d%%\n",
			   rps->power.down_threshold);
946

947
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
948
			    rp_state_cap >> 16) & 0xff;
949
		max_freq *= (IS_GEN9_BC(dev_priv) ||
950
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
951
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
952
			   intel_gpu_freq(dev_priv, max_freq));
953 954

		max_freq = (rp_state_cap & 0xff00) >> 8;
955
		max_freq *= (IS_GEN9_BC(dev_priv) ||
956
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
957
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
958
			   intel_gpu_freq(dev_priv, max_freq));
959

960
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
961
			    rp_state_cap >> 0) & 0xff;
962
		max_freq *= (IS_GEN9_BC(dev_priv) ||
963
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
964
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
965
			   intel_gpu_freq(dev_priv, max_freq));
966
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
967
			   intel_gpu_freq(dev_priv, rps->max_freq));
968

969
		seq_printf(m, "Current freq: %d MHz\n",
970
			   intel_gpu_freq(dev_priv, rps->cur_freq));
971
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
972
		seq_printf(m, "Idle freq: %d MHz\n",
973
			   intel_gpu_freq(dev_priv, rps->idle_freq));
974
		seq_printf(m, "Min freq: %d MHz\n",
975
			   intel_gpu_freq(dev_priv, rps->min_freq));
976
		seq_printf(m, "Boost freq: %d MHz\n",
977
			   intel_gpu_freq(dev_priv, rps->boost_freq));
978
		seq_printf(m, "Max freq: %d MHz\n",
979
			   intel_gpu_freq(dev_priv, rps->max_freq));
980 981
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
982
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
983
	} else {
984
		seq_puts(m, "no P-state info available\n");
985
	}
986

987
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
988 989 990
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

991
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
992
	return ret;
993 994
}

995 996 997 998
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
999 1000 1001
	int slice;
	int subslice;

1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1014
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1015 1016 1017
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

1018
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1019 1020
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1021 1022
}

1023 1024
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1025 1026
	struct drm_i915_private *i915 = node_to_i915(m->private);
	struct intel_gt *gt = &i915->gt;
1027
	struct intel_engine_cs *engine;
1028
	intel_wakeref_t wakeref;
1029
	enum intel_engine_id id;
1030

1031 1032
	seq_printf(m, "Reset flags: %lx\n", gt->reset.flags);
	if (test_bit(I915_WEDGED, &gt->reset.flags))
1033
		seq_puts(m, "\tWedged\n");
1034
	if (test_bit(I915_RESET_BACKOFF, &gt->reset.flags))
1035
		seq_puts(m, "\tDevice (global) reset in progress\n");
1036

1037
	if (!i915_modparams.enable_hangcheck) {
1038
		seq_puts(m, "Hangcheck disabled\n");
1039 1040 1041
		return 0;
	}

1042
	if (timer_pending(&gt->hangcheck.work.timer))
1043
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1044
			   jiffies_to_msecs(gt->hangcheck.work.timer.expires -
1045
					    jiffies));
1046
	else if (delayed_work_pending(&gt->hangcheck.work))
1047 1048 1049
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1050

1051
	seq_printf(m, "GT active? %s\n", yesno(gt->awake));
1052

1053 1054
	with_intel_runtime_pm(&i915->runtime_pm, wakeref) {
		for_each_engine(engine, i915, id) {
1055
			struct intel_instdone instdone;
1056

1057 1058 1059 1060
			seq_printf(m, "%s: %d ms ago\n",
				   engine->name,
				   jiffies_to_msecs(jiffies -
						    engine->hangcheck.action_timestamp));
1061

1062 1063 1064 1065 1066
			seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
				   (long long)engine->hangcheck.acthd,
				   intel_engine_get_active_head(engine));

			intel_engine_get_instdone(engine, &instdone);
1067

1068
			seq_puts(m, "\tinstdone read =\n");
1069
			i915_instdone_info(i915, m, &instdone);
1070

1071
			seq_puts(m, "\tinstdone accu =\n");
1072
			i915_instdone_info(i915, m,
1073
					   &engine->hangcheck.instdone);
1074
		}
1075 1076 1077 1078 1079
	}

	return 0;
}

1080
static int ironlake_drpc_info(struct seq_file *m)
1081
{
1082 1083
	struct drm_i915_private *i915 = node_to_i915(m->private);
	struct intel_uncore *uncore = &i915->uncore;
1084 1085 1086
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

1087 1088 1089
	rgvmodectl = intel_uncore_read(uncore, MEMMODECTL);
	rstdbyctl = intel_uncore_read(uncore, RSTDBYCTL);
	crstandvid = intel_uncore_read16(uncore, CRSTANDVID);
1090

1091
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1092 1093 1094 1095
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1096
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1097
	seq_printf(m, "SW control enabled: %s\n",
1098
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1099
	seq_printf(m, "Gated voltage change: %s\n",
1100
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1101 1102
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1103
	seq_printf(m, "Max P-state: P%d\n",
1104
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1105 1106 1107 1108
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1109
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1110
	seq_puts(m, "Current RS state: ");
1111 1112
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1113
		seq_puts(m, "on\n");
1114 1115
		break;
	case RSX_STATUS_RC1:
1116
		seq_puts(m, "RC1\n");
1117 1118
		break;
	case RSX_STATUS_RC1E:
1119
		seq_puts(m, "RC1E\n");
1120 1121
		break;
	case RSX_STATUS_RS1:
1122
		seq_puts(m, "RS1\n");
1123 1124
		break;
	case RSX_STATUS_RS2:
1125
		seq_puts(m, "RS2 (RC6)\n");
1126 1127
		break;
	case RSX_STATUS_RS3:
1128
		seq_puts(m, "RC3 (RC6+)\n");
1129 1130
		break;
	default:
1131
		seq_puts(m, "unknown\n");
1132 1133
		break;
	}
1134 1135 1136 1137

	return 0;
}

1138
static int i915_forcewake_domains(struct seq_file *m, void *data)
1139
{
1140
	struct drm_i915_private *i915 = node_to_i915(m->private);
1141
	struct intel_uncore *uncore = &i915->uncore;
1142
	struct intel_uncore_forcewake_domain *fw_domain;
C
Chris Wilson 已提交
1143
	unsigned int tmp;
1144

1145
	seq_printf(m, "user.bypass_count = %u\n",
1146
		   uncore->user_forcewake_count);
1147

1148
	for_each_fw_domain(fw_domain, uncore, tmp)
1149
		seq_printf(m, "%s.wake_count = %u\n",
1150
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1151
			   READ_ONCE(fw_domain->wake_count));
1152

1153 1154 1155
	return 0;
}

1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);

	seq_printf(m, "%s %u (%llu us)\n",
		   title, I915_READ(reg),
		   intel_rc6_residency_us(dev_priv, reg));
}

1167 1168
static int vlv_drpc_info(struct seq_file *m)
{
1169
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1170
	u32 rcctl1, pw_status;
1171

1172
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1173 1174 1175 1176 1177 1178
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1179
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1180
	seq_printf(m, "Media Power Well: %s\n",
1181
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1182

1183 1184
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1185

1186
	return i915_forcewake_domains(m, NULL);
1187 1188
}

1189 1190
static int gen6_drpc_info(struct seq_file *m)
{
1191
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1192
	u32 gt_core_status, rcctl1, rc6vids = 0;
1193
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1194

1195
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1196
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1197 1198

	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1199
	if (INTEL_GEN(dev_priv) >= 9) {
1200 1201 1202
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1203

1204
	if (INTEL_GEN(dev_priv) <= 7)
1205
		sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS,
1206
				       &rc6vids, NULL);
1207

1208
	seq_printf(m, "RC1e Enabled: %s\n",
1209 1210 1211
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1212
	if (INTEL_GEN(dev_priv) >= 9) {
1213 1214 1215 1216 1217
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1218 1219 1220 1221
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1222
	seq_puts(m, "Current RC state: ");
1223 1224 1225
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1226
			seq_puts(m, "Core Power Down\n");
1227
		else
1228
			seq_puts(m, "on\n");
1229 1230
		break;
	case GEN6_RC3:
1231
		seq_puts(m, "RC3\n");
1232 1233
		break;
	case GEN6_RC6:
1234
		seq_puts(m, "RC6\n");
1235 1236
		break;
	case GEN6_RC7:
1237
		seq_puts(m, "RC7\n");
1238 1239
		break;
	default:
1240
		seq_puts(m, "Unknown\n");
1241 1242 1243 1244 1245
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1246
	if (INTEL_GEN(dev_priv) >= 9) {
1247 1248 1249 1250 1251 1252 1253
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1254 1255

	/* Not exactly sure what this is */
1256 1257 1258 1259 1260
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1261

1262 1263 1264 1265 1266 1267 1268 1269 1270
	if (INTEL_GEN(dev_priv) <= 7) {
		seq_printf(m, "RC6   voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
		seq_printf(m, "RC6+  voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
		seq_printf(m, "RC6++ voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
	}

1271
	return i915_forcewake_domains(m, NULL);
1272 1273 1274 1275
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1276
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1277
	intel_wakeref_t wakeref;
1278
	int err = -ENODEV;
1279

1280
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
1281 1282 1283 1284 1285 1286 1287
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			err = vlv_drpc_info(m);
		else if (INTEL_GEN(dev_priv) >= 6)
			err = gen6_drpc_info(m);
		else
			err = ironlake_drpc_info(m);
	}
1288 1289

	return err;
1290 1291
}

1292 1293
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1294
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1295 1296 1297 1298 1299 1300 1301 1302 1303 1304

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1305 1306
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1307
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1308
	struct intel_fbc *fbc = &dev_priv->fbc;
1309
	intel_wakeref_t wakeref;
1310

1311 1312
	if (!HAS_FBC(dev_priv))
		return -ENODEV;
1313

1314
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1315
	mutex_lock(&fbc->lock);
1316

1317
	if (intel_fbc_is_active(dev_priv))
1318
		seq_puts(m, "FBC enabled\n");
1319
	else
1320 1321
		seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);

1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
	if (intel_fbc_is_active(dev_priv)) {
		u32 mask;

		if (INTEL_GEN(dev_priv) >= 8)
			mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 7)
			mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 5)
			mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
		else if (IS_G4X(dev_priv))
			mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
		else
			mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
							FBC_STAT_COMPRESSED);

		seq_printf(m, "Compressing: %s\n", yesno(mask));
1338
	}
1339

1340
	mutex_unlock(&fbc->lock);
1341
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1342

1343 1344 1345
	return 0;
}

1346
static int i915_fbc_false_color_get(void *data, u64 *val)
1347
{
1348
	struct drm_i915_private *dev_priv = data;
1349

1350
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1351 1352 1353 1354 1355 1356 1357
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

1358
static int i915_fbc_false_color_set(void *data, u64 val)
1359
{
1360
	struct drm_i915_private *dev_priv = data;
1361 1362
	u32 reg;

1363
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1364 1365
		return -ENODEV;

P
Paulo Zanoni 已提交
1366
	mutex_lock(&dev_priv->fbc.lock);
1367 1368 1369 1370 1371 1372 1373 1374

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1375
	mutex_unlock(&dev_priv->fbc.lock);
1376 1377 1378
	return 0;
}

1379 1380
DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
			i915_fbc_false_color_get, i915_fbc_false_color_set,
1381 1382
			"%llu\n");

1383 1384
static int i915_ips_status(struct seq_file *m, void *unused)
{
1385
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1386
	intel_wakeref_t wakeref;
1387

1388 1389
	if (!HAS_IPS(dev_priv))
		return -ENODEV;
1390

1391
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1392

1393
	seq_printf(m, "Enabled by kernel parameter: %s\n",
1394
		   yesno(i915_modparams.enable_ips));
1395

1396
	if (INTEL_GEN(dev_priv) >= 8) {
1397 1398 1399 1400 1401 1402 1403
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1404

1405
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1406

1407 1408 1409
	return 0;
}

1410 1411
static int i915_sr_status(struct seq_file *m, void *unused)
{
1412
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1413
	intel_wakeref_t wakeref;
1414 1415
	bool sr_enabled = false;

1416
	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1417

1418 1419 1420
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1421
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1422
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1423
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1424
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1425
	else if (IS_I915GM(dev_priv))
1426
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1427
	else if (IS_PINEVIEW(dev_priv))
1428
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1429
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1430
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1431

1432
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, wakeref);
1433

1434
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1435 1436 1437 1438

	return 0;
}

1439 1440
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1441
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1442
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1443
	unsigned int max_gpu_freq, min_gpu_freq;
1444
	intel_wakeref_t wakeref;
1445
	int gpu_freq, ia_freq;
1446

1447 1448
	if (!HAS_LLC(dev_priv))
		return -ENODEV;
1449

1450 1451
	min_gpu_freq = rps->min_freq;
	max_gpu_freq = rps->max_freq;
1452
	if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
1453
		/* Convert GT frequency to 50 HZ units */
1454 1455
		min_gpu_freq /= GEN9_FREQ_SCALER;
		max_gpu_freq /= GEN9_FREQ_SCALER;
1456 1457
	}

1458
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1459

1460
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1461
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1462 1463 1464
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
1465
				       &ia_freq, NULL);
1466
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1467
			   intel_gpu_freq(dev_priv, (gpu_freq *
1468
						     (IS_GEN9_BC(dev_priv) ||
1469
						      INTEL_GEN(dev_priv) >= 10 ?
1470
						      GEN9_FREQ_SCALER : 1))),
1471 1472
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1473
	}
1474
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1475 1476

	return 0;
1477 1478
}

1479 1480
static int i915_opregion(struct seq_file *m, void *unused)
{
1481 1482
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1483 1484 1485 1486 1487
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1488
		goto out;
1489

1490 1491
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1492 1493 1494

	mutex_unlock(&dev->struct_mutex);

1495
out:
1496 1497 1498
	return 0;
}

1499 1500
static int i915_vbt(struct seq_file *m, void *unused)
{
1501
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1502 1503 1504 1505 1506 1507 1508

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1509 1510
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1511 1512
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1513
	struct intel_framebuffer *fbdev_fb = NULL;
1514
	struct drm_framebuffer *drm_fb;
1515 1516 1517 1518 1519
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1520

1521
#ifdef CONFIG_DRM_FBDEV_EMULATION
1522
	if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
1523
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1524 1525 1526 1527

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1528
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1529
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1530
			   fbdev_fb->base.modifier,
1531
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
1532
		describe_obj(m, intel_fb_obj(&fbdev_fb->base));
1533 1534
		seq_putc(m, '\n');
	}
1535
#endif
1536

1537
	mutex_lock(&dev->mode_config.fb_lock);
1538
	drm_for_each_fb(drm_fb, dev) {
1539 1540
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1541 1542
			continue;

1543
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1544 1545
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1546
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1547
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1548
			   fb->base.modifier,
1549
			   drm_framebuffer_read_refcount(&fb->base));
1550
		describe_obj(m, intel_fb_obj(&fb->base));
1551
		seq_putc(m, '\n');
1552
	}
1553
	mutex_unlock(&dev->mode_config.fb_lock);
1554
	mutex_unlock(&dev->struct_mutex);
1555 1556 1557 1558

	return 0;
}

1559
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1560
{
1561 1562
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, emit: %u)",
		   ring->space, ring->head, ring->tail, ring->emit);
1563 1564
}

1565 1566
static int i915_context_status(struct seq_file *m, void *unused)
{
1567 1568
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1569
	struct i915_gem_context *ctx;
1570
	int ret;
1571

1572
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1573 1574 1575
	if (ret)
		return ret;

1576
	list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
1577
		struct i915_gem_engines_iter it;
1578 1579
		struct intel_context *ce;

1580 1581 1582 1583
		seq_puts(m, "HW context ");
		if (!list_empty(&ctx->hw_id_link))
			seq_printf(m, "%x [pin %u]", ctx->hw_id,
				   atomic_read(&ctx->hw_id_pin_count));
1584
		if (ctx->pid) {
1585 1586
			struct task_struct *task;

1587
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1588 1589 1590 1591 1592
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1593 1594
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1595 1596 1597 1598
		} else {
			seq_puts(m, "(kernel) ");
		}

1599 1600
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1601

1602 1603
		for_each_gem_engine(ce,
				    i915_gem_context_lock_engines(ctx), it) {
1604 1605 1606 1607 1608
			intel_context_lock_pinned(ce);
			if (intel_context_is_pinned(ce)) {
				seq_printf(m, "%s: ", ce->engine->name);
				if (ce->state)
					describe_obj(m, ce->state->obj);
1609
				describe_ctx_ring(m, ce->ring);
1610 1611 1612
				seq_putc(m, '\n');
			}
			intel_context_unlock_pinned(ce);
1613
		}
1614
		i915_gem_context_unlock_engines(ctx);
1615 1616

		seq_putc(m, '\n');
1617 1618
	}

1619
	mutex_unlock(&dev->struct_mutex);
1620 1621 1622 1623

	return 0;
}

1624 1625
static const char *swizzle_string(unsigned swizzle)
{
1626
	switch (swizzle) {
1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1642
		return "unknown";
1643 1644 1645 1646 1647 1648 1649
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
1650
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1651
	struct intel_uncore *uncore = &dev_priv->uncore;
1652
	intel_wakeref_t wakeref;
1653

1654
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1655 1656 1657 1658 1659 1660

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

1661
	if (IS_GEN_RANGE(dev_priv, 3, 4)) {
1662
		seq_printf(m, "DDC = 0x%08x\n",
1663
			   intel_uncore_read(uncore, DCC));
1664
		seq_printf(m, "DDC2 = 0x%08x\n",
1665
			   intel_uncore_read(uncore, DCC2));
1666
		seq_printf(m, "C0DRB3 = 0x%04x\n",
1667
			   intel_uncore_read16(uncore, C0DRB3));
1668
		seq_printf(m, "C1DRB3 = 0x%04x\n",
1669
			   intel_uncore_read16(uncore, C1DRB3));
1670
	} else if (INTEL_GEN(dev_priv) >= 6) {
1671
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1672
			   intel_uncore_read(uncore, MAD_DIMM_C0));
1673
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1674
			   intel_uncore_read(uncore, MAD_DIMM_C1));
1675
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1676
			   intel_uncore_read(uncore, MAD_DIMM_C2));
1677
		seq_printf(m, "TILECTL = 0x%08x\n",
1678
			   intel_uncore_read(uncore, TILECTL));
1679
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
1680
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1681
				   intel_uncore_read(uncore, GAMTARBMODE));
B
Ben Widawsky 已提交
1682 1683
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
1684
				   intel_uncore_read(uncore, ARB_MODE));
1685
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1686
			   intel_uncore_read(uncore, DISP_ARB_CTL));
1687
	}
1688 1689 1690 1691

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

1692
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1693 1694 1695 1696

	return 0;
}

1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

1711 1712
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
1713
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1714
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1715
	u32 act_freq = rps->cur_freq;
1716
	intel_wakeref_t wakeref;
1717

1718
	with_intel_runtime_pm_if_in_use(&dev_priv->runtime_pm, wakeref) {
1719
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1720
			vlv_punit_get(dev_priv);
1721 1722
			act_freq = vlv_punit_read(dev_priv,
						  PUNIT_REG_GPU_FREQ_STS);
1723
			vlv_punit_put(dev_priv);
1724 1725 1726 1727 1728 1729 1730
			act_freq = (act_freq >> 8) & 0xff;
		} else {
			act_freq = intel_get_cagf(dev_priv,
						  I915_READ(GEN6_RPSTAT1));
		}
	}

1731
	seq_printf(m, "RPS enabled? %d\n", rps->enabled);
1732
	seq_printf(m, "GPU busy? %s\n", yesno(dev_priv->gt.awake));
1733
	seq_printf(m, "Boosts outstanding? %d\n",
1734
		   atomic_read(&rps->num_waiters));
C
Chris Wilson 已提交
1735
	seq_printf(m, "Interactive? %d\n", READ_ONCE(rps->power.interactive));
1736 1737 1738
	seq_printf(m, "Frequency requested %d, actual %d\n",
		   intel_gpu_freq(dev_priv, rps->cur_freq),
		   intel_gpu_freq(dev_priv, act_freq));
1739
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
1740 1741 1742 1743
		   intel_gpu_freq(dev_priv, rps->min_freq),
		   intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq));
1744
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
1745 1746 1747
		   intel_gpu_freq(dev_priv, rps->idle_freq),
		   intel_gpu_freq(dev_priv, rps->efficient_freq),
		   intel_gpu_freq(dev_priv, rps->boost_freq));
1748

1749
	seq_printf(m, "Wait boosts: %d\n", atomic_read(&rps->boosts));
1750

1751
	if (INTEL_GEN(dev_priv) >= 6 && rps->enabled && dev_priv->gt.awake) {
1752 1753 1754
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

1755
		intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
1756 1757 1758 1759
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
1760
		intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
1761 1762

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
C
Chris Wilson 已提交
1763
			   rps_power_to_str(rps->power.mode));
1764
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
1765
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
C
Chris Wilson 已提交
1766
			   rps->power.up_threshold);
1767
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
1768
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
C
Chris Wilson 已提交
1769
			   rps->power.down_threshold);
1770 1771 1772 1773
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

1774
	return 0;
1775 1776
}

1777 1778
static int i915_llc(struct seq_file *m, void *data)
{
1779
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1780
	const bool edram = INTEL_GEN(dev_priv) > 8;
1781

1782
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
1783 1784
	seq_printf(m, "%s: %uMB\n", edram ? "eDRAM" : "eLLC",
		   dev_priv->edram_size_mb);
1785 1786 1787 1788

	return 0;
}

1789 1790 1791
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1792
	intel_wakeref_t wakeref;
1793
	struct drm_printer p;
1794

1795
	if (!HAS_GT_UC(dev_priv))
1796
		return -ENODEV;
1797

1798
	p = drm_seq_file_printer(m);
1799
	intel_uc_fw_dump(&dev_priv->gt.uc.huc.fw, &p);
1800

1801
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref)
1802
		seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
1803 1804 1805 1806

	return 0;
}

1807 1808
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
1809
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1810
	intel_wakeref_t wakeref;
1811
	struct drm_printer p;
1812

1813
	if (!HAS_GT_UC(dev_priv))
1814
		return -ENODEV;
1815

1816
	p = drm_seq_file_printer(m);
1817
	intel_uc_fw_dump(&dev_priv->gt.uc.guc.fw, &p);
1818

1819
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835
		u32 tmp = I915_READ(GUC_STATUS);
		u32 i;

		seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
		seq_printf(m, "\tBootrom status = 0x%x\n",
			   (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
		seq_printf(m, "\tuKernel status = 0x%x\n",
			   (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
		seq_printf(m, "\tMIA Core status = 0x%x\n",
			   (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
		seq_puts(m, "\nScratch registers:\n");
		for (i = 0; i < 16; i++) {
			seq_printf(m, "\t%2d: \t0x%x\n",
				   i, I915_READ(SOFT_SCRATCH(i)));
		}
	}
1836

1837 1838 1839
	return 0;
}

1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856
static const char *
stringify_guc_log_type(enum guc_log_buffer_type type)
{
	switch (type) {
	case GUC_ISR_LOG_BUFFER:
		return "ISR";
	case GUC_DPC_LOG_BUFFER:
		return "DPC";
	case GUC_CRASH_DUMP_LOG_BUFFER:
		return "CRASH";
	default:
		MISSING_CASE(type);
	}

	return "";
}

1857 1858 1859
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
1860
	struct intel_guc_log *log = &dev_priv->gt.uc.guc.log;
1861
	enum guc_log_buffer_type type;
1862

1863 1864 1865 1866
	if (!intel_guc_log_relay_enabled(log)) {
		seq_puts(m, "GuC log relay disabled\n");
		return;
	}
1867

1868
	seq_puts(m, "GuC logging stats:\n");
1869

1870
	seq_printf(m, "\tRelay full count: %u\n",
1871 1872 1873 1874 1875 1876 1877 1878
		   log->relay.full_count);

	for (type = GUC_ISR_LOG_BUFFER; type < GUC_MAX_LOG_BUFFER; type++) {
		seq_printf(m, "\t%s:\tflush count %10u, overflow count %10u\n",
			   stringify_guc_log_type(type),
			   log->stats[type].flush,
			   log->stats[type].sampled_overflow);
	}
1879 1880
}

1881 1882 1883
static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1884
	const struct intel_guc *guc = &dev_priv->gt.uc.guc;
1885
	struct intel_guc_client *client = guc->execbuf_client;
1886

1887
	if (!USES_GUC(dev_priv))
1888 1889
		return -ENODEV;

1890 1891 1892 1893 1894
	i915_guc_log_info(m, dev_priv);

	if (!USES_GUC_SUBMISSION(dev_priv))
		return 0;

1895
	GEM_BUG_ON(!guc->execbuf_client);
1896

1897
	seq_printf(m, "\nDoorbell map:\n");
1898
	seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
1899
	seq_printf(m, "Doorbell next cacheline: 0x%x\n", guc->db_cacheline);
1900

1901 1902 1903 1904 1905 1906 1907
	seq_printf(m, "\nGuC execbuf client @ %p:\n", client);
	seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
		   client->priority,
		   client->stage_id,
		   client->proc_desc_offset);
	seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
		   client->doorbell_id, client->doorbell_offset);
1908 1909 1910 1911 1912
	/* Add more as required ... */

	return 0;
}

1913
static int i915_guc_stage_pool(struct seq_file *m, void *data)
A
Alex Dai 已提交
1914
{
1915
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1916
	const struct intel_guc *guc = &dev_priv->gt.uc.guc;
1917 1918
	struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
	int index;
A
Alex Dai 已提交
1919

1920 1921
	if (!USES_GUC_SUBMISSION(dev_priv))
		return -ENODEV;
A
Alex Dai 已提交
1922

1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941
	for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
		struct intel_engine_cs *engine;

		if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
			continue;

		seq_printf(m, "GuC stage descriptor %u:\n", index);
		seq_printf(m, "\tIndex: %u\n", desc->stage_id);
		seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
		seq_printf(m, "\tPriority: %d\n", desc->priority);
		seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
		seq_printf(m, "\tEngines used: 0x%x\n",
			   desc->engines_used);
		seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
			   desc->db_trigger_phy,
			   desc->db_trigger_cpu,
			   desc->db_trigger_uk);
		seq_printf(m, "\tProcess descriptor: 0x%x\n",
			   desc->process_desc);
1942
		seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
1943 1944 1945
			   desc->wq_addr, desc->wq_size);
		seq_putc(m, '\n');

1946
		for_each_uabi_engine(engine, dev_priv) {
1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964
			u32 guc_engine_id = engine->guc_id;
			struct guc_execlist_context *lrc =
						&desc->lrc[guc_engine_id];

			seq_printf(m, "\t%s LRC:\n", engine->name);
			seq_printf(m, "\t\tContext desc: 0x%x\n",
				   lrc->context_desc);
			seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
			seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
			seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
			seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
			seq_putc(m, '\n');
		}
	}

	return 0;
}

A
Alex Dai 已提交
1965 1966
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
1967 1968 1969 1970 1971 1972
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node_to_i915(node);
	bool dump_load_err = !!node->info_ent->data;
	struct drm_i915_gem_object *obj = NULL;
	u32 *log;
	int i = 0;
A
Alex Dai 已提交
1973

1974
	if (!HAS_GT_UC(dev_priv))
1975 1976
		return -ENODEV;

1977
	if (dump_load_err)
1978
		obj = dev_priv->gt.uc.load_err_log;
1979 1980
	else if (dev_priv->gt.uc.guc.log.vma)
		obj = dev_priv->gt.uc.guc.log.vma->obj;
A
Alex Dai 已提交
1981

1982 1983
	if (!obj)
		return 0;
A
Alex Dai 已提交
1984

1985 1986 1987 1988 1989
	log = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(log)) {
		DRM_DEBUG("Failed to pin object\n");
		seq_puts(m, "(log data unaccessible)\n");
		return PTR_ERR(log);
A
Alex Dai 已提交
1990 1991
	}

1992 1993 1994 1995 1996
	for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
		seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
			   *(log + i), *(log + i + 1),
			   *(log + i + 2), *(log + i + 3));

A
Alex Dai 已提交
1997 1998
	seq_putc(m, '\n');

1999 2000
	i915_gem_object_unpin_map(obj);

A
Alex Dai 已提交
2001 2002 2003
	return 0;
}

2004
static int i915_guc_log_level_get(void *data, u64 *val)
2005
{
2006
	struct drm_i915_private *dev_priv = data;
2007

2008
	if (!USES_GUC(dev_priv))
2009 2010
		return -ENODEV;

2011
	*val = intel_guc_log_get_level(&dev_priv->gt.uc.guc.log);
2012 2013 2014 2015

	return 0;
}

2016
static int i915_guc_log_level_set(void *data, u64 val)
2017
{
2018
	struct drm_i915_private *dev_priv = data;
2019

2020
	if (!USES_GUC(dev_priv))
2021 2022
		return -ENODEV;

2023
	return intel_guc_log_set_level(&dev_priv->gt.uc.guc.log, val);
2024 2025
}

2026 2027
DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_level_fops,
			i915_guc_log_level_get, i915_guc_log_level_set,
2028 2029
			"%lld\n");

2030 2031
static int i915_guc_log_relay_open(struct inode *inode, struct file *file)
{
2032 2033 2034
	struct drm_i915_private *i915 = inode->i_private;
	struct intel_guc *guc = &i915->gt.uc.guc;
	struct intel_guc_log *log = &guc->log;
2035

2036
	if (!intel_guc_is_running(guc))
2037 2038
		return -ENODEV;

2039
	file->private_data = log;
2040

2041
	return intel_guc_log_relay_open(log);
2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057
}

static ssize_t
i915_guc_log_relay_write(struct file *filp,
			 const char __user *ubuf,
			 size_t cnt,
			 loff_t *ppos)
{
	struct intel_guc_log *log = filp->private_data;

	intel_guc_log_relay_flush(log);
	return cnt;
}

static int i915_guc_log_relay_release(struct inode *inode, struct file *file)
{
2058 2059
	struct drm_i915_private *i915 = inode->i_private;
	struct intel_guc *guc = &i915->gt.uc.guc;
2060

2061
	intel_guc_log_relay_close(&guc->log);
2062 2063 2064 2065 2066 2067 2068 2069 2070 2071
	return 0;
}

static const struct file_operations i915_guc_log_relay_fops = {
	.owner = THIS_MODULE,
	.open = i915_guc_log_relay_open,
	.write = i915_guc_log_relay_write,
	.release = i915_guc_log_relay_release,
};

2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085
static int i915_psr_sink_status_show(struct seq_file *m, void *data)
{
	u8 val;
	static const char * const sink_status[] = {
		"inactive",
		"transition to active, capture and display",
		"active, display from RFB",
		"active, capture and display on sink device timings",
		"transition to inactive, capture and display, timing re-sync",
		"reserved",
		"reserved",
		"sink internal error",
	};
	struct drm_connector *connector = m->private;
2086
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
2087 2088
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
2089 2090 2091 2092 2093 2094
	int ret;

	if (!CAN_PSR(dev_priv)) {
		seq_puts(m, "PSR Unsupported\n");
		return -ENODEV;
	}
2095 2096 2097 2098

	if (connector->status != connector_status_connected)
		return -ENODEV;

2099 2100 2101
	ret = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_STATUS, &val);

	if (ret == 1) {
2102 2103 2104 2105 2106 2107 2108
		const char *str = "unknown";

		val &= DP_PSR_SINK_STATE_MASK;
		if (val < ARRAY_SIZE(sink_status))
			str = sink_status[val];
		seq_printf(m, "Sink PSR status: 0x%x [%s]\n", val, str);
	} else {
2109
		return ret;
2110 2111 2112 2113 2114 2115
	}

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_psr_sink_status);

2116 2117 2118
static void
psr_source_status(struct drm_i915_private *dev_priv, struct seq_file *m)
{
2119 2120
	u32 val, status_val;
	const char *status = "unknown";
2121

2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135
	if (dev_priv->psr.psr2_enabled) {
		static const char * const live_status[] = {
			"IDLE",
			"CAPTURE",
			"CAPTURE_FS",
			"SLEEP",
			"BUFON_FW",
			"ML_UP",
			"SU_STANDBY",
			"FAST_SLEEP",
			"DEEP_SLEEP",
			"BUF_ON",
			"TG_ON"
		};
2136
		val = I915_READ(EDP_PSR2_STATUS(dev_priv->psr.transcoder));
2137 2138 2139 2140
		status_val = (val & EDP_PSR2_STATUS_STATE_MASK) >>
			      EDP_PSR2_STATUS_STATE_SHIFT;
		if (status_val < ARRAY_SIZE(live_status))
			status = live_status[status_val];
2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151
	} else {
		static const char * const live_status[] = {
			"IDLE",
			"SRDONACK",
			"SRDENT",
			"BUFOFF",
			"BUFON",
			"AUXACK",
			"SRDOFFACK",
			"SRDENT_ON",
		};
2152
		val = I915_READ(EDP_PSR_STATUS(dev_priv->psr.transcoder));
2153 2154 2155 2156
		status_val = (val & EDP_PSR_STATUS_STATE_MASK) >>
			      EDP_PSR_STATUS_STATE_SHIFT;
		if (status_val < ARRAY_SIZE(live_status))
			status = live_status[status_val];
2157
	}
2158

2159
	seq_printf(m, "Source PSR status: %s [0x%08x]\n", status, val);
2160 2161
}

2162 2163
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2164
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2165
	struct i915_psr *psr = &dev_priv->psr;
2166
	intel_wakeref_t wakeref;
2167 2168 2169
	const char *status;
	bool enabled;
	u32 val;
2170

2171 2172
	if (!HAS_PSR(dev_priv))
		return -ENODEV;
2173

2174 2175 2176 2177 2178 2179
	seq_printf(m, "Sink support: %s", yesno(psr->sink_support));
	if (psr->dp)
		seq_printf(m, " [0x%02x]", psr->dp->psr_dpcd[0]);
	seq_puts(m, "\n");

	if (!psr->sink_support)
2180 2181
		return 0;

2182
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2183
	mutex_lock(&psr->lock);
2184

2185 2186
	if (psr->enabled)
		status = psr->psr2_enabled ? "PSR2 enabled" : "PSR1 enabled";
2187
	else
2188 2189
		status = "disabled";
	seq_printf(m, "PSR mode: %s\n", status);
2190

2191 2192
	if (!psr->enabled)
		goto unlock;
2193

2194
	if (psr->psr2_enabled) {
2195
		val = I915_READ(EDP_PSR2_CTL(dev_priv->psr.transcoder));
2196 2197
		enabled = val & EDP_PSR2_ENABLE;
	} else {
2198
		val = I915_READ(EDP_PSR_CTL(dev_priv->psr.transcoder));
2199 2200 2201 2202 2203 2204 2205
		enabled = val & EDP_PSR_ENABLE;
	}
	seq_printf(m, "Source PSR ctl: %s [0x%08x]\n",
		   enableddisabled(enabled), val);
	psr_source_status(dev_priv, m);
	seq_printf(m, "Busy frontbuffer bits: 0x%08x\n",
		   psr->busy_frontbuffer_bits);
2206

2207 2208 2209
	/*
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2210
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2211 2212
		val = I915_READ(EDP_PSR_PERF_CNT(dev_priv->psr.transcoder));
		val &= EDP_PSR_PERF_CNT_MASK;
2213
		seq_printf(m, "Performance counter: %u\n", val);
R
Rodrigo Vivi 已提交
2214
	}
2215

2216
	if (psr->debug & I915_PSR_DEBUG_IRQ) {
2217
		seq_printf(m, "Last attempted entry at: %lld\n",
2218 2219
			   psr->last_entry_attempt);
		seq_printf(m, "Last exit at: %lld\n", psr->last_exit);
2220 2221
	}

2222 2223 2224 2225 2226 2227 2228 2229
	if (psr->psr2_enabled) {
		u32 su_frames_val[3];
		int frame;

		/*
		 * Reading all 3 registers before hand to minimize crossing a
		 * frame boundary between register reads
		 */
2230 2231 2232 2233 2234
		for (frame = 0; frame < PSR2_SU_STATUS_FRAMES; frame += 3) {
			val = I915_READ(PSR2_SU_STATUS(dev_priv->psr.transcoder,
						       frame));
			su_frames_val[frame / 3] = val;
		}
2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247

		seq_puts(m, "Frame:\tPSR2 SU blocks:\n");

		for (frame = 0; frame < PSR2_SU_STATUS_FRAMES; frame++) {
			u32 su_blocks;

			su_blocks = su_frames_val[frame / 3] &
				    PSR2_SU_STATUS_MASK(frame);
			su_blocks = su_blocks >> PSR2_SU_STATUS_SHIFT(frame);
			seq_printf(m, "%d\t%d\n", frame, su_blocks);
		}
	}

2248 2249
unlock:
	mutex_unlock(&psr->lock);
2250
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2251

2252 2253 2254
	return 0;
}

2255 2256 2257 2258
static int
i915_edp_psr_debug_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
2259
	intel_wakeref_t wakeref;
2260
	int ret;
2261 2262 2263 2264

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

2265
	DRM_DEBUG_KMS("Setting PSR debug to %llx\n", val);
2266

2267
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2268

2269
	ret = intel_psr_debug_set(dev_priv, val);
2270

2271
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2272

2273
	return ret;
2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291
}

static int
i915_edp_psr_debug_get(void *data, u64 *val)
{
	struct drm_i915_private *dev_priv = data;

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

	*val = READ_ONCE(dev_priv->psr.debug);
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_edp_psr_debug_fops,
			i915_edp_psr_debug_get, i915_edp_psr_debug_set,
			"%llu\n");

2292 2293
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2294
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2295
	unsigned long long power;
2296
	intel_wakeref_t wakeref;
2297 2298
	u32 units;

2299
	if (INTEL_GEN(dev_priv) < 6)
2300 2301
		return -ENODEV;

2302
	if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power))
2303 2304 2305
		return -ENODEV;

	units = (power & 0x1f00) >> 8;
2306
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref)
2307
		power = I915_READ(MCH_SECP_NRG_STTS);
2308

2309
	power = (1000000 * power) >> units; /* convert to uJ */
2310
	seq_printf(m, "%llu", power);
2311 2312 2313 2314

	return 0;
}

2315
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2316
{
2317
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2318
	struct pci_dev *pdev = dev_priv->drm.pdev;
2319

2320 2321
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2322

2323 2324 2325
	seq_printf(m, "Runtime power status: %s\n",
		   enableddisabled(!dev_priv->power_domains.wakeref));

2326
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2327
	seq_printf(m, "IRQs disabled: %s\n",
2328
		   yesno(!intel_irqs_enabled(dev_priv)));
2329
#ifdef CONFIG_PM
2330
	seq_printf(m, "Usage count: %d\n",
2331
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2332 2333 2334
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2335
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2336 2337
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2338

2339 2340 2341
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)) {
		struct drm_printer p = drm_seq_file_printer(m);

2342
		print_intel_runtime_pm_wakeref(&dev_priv->runtime_pm, &p);
2343 2344
	}

2345 2346 2347
	return 0;
}

2348 2349
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2350
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
2362
		seq_printf(m, "%-25s %d\n", power_well->desc->name,
2363 2364
			   power_well->count);

2365
		for_each_power_domain(power_domain, power_well->desc->domains)
2366
			seq_printf(m, "  %-23s %d\n",
I
Imre Deak 已提交
2367 2368
				 intel_display_power_domain_str(dev_priv,
								power_domain),
2369 2370 2371 2372 2373 2374 2375 2376
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2377 2378
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2379
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2380
	intel_wakeref_t wakeref;
2381
	struct intel_csr *csr;
2382
	i915_reg_t dc5_reg, dc6_reg = {};
2383

2384 2385
	if (!HAS_CSR(dev_priv))
		return -ENODEV;
2386 2387 2388

	csr = &dev_priv->csr;

2389
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2390

2391 2392 2393 2394
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2395
		goto out;
2396 2397 2398 2399

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2400 2401 2402 2403 2404 2405 2406 2407 2408
	if (INTEL_GEN(dev_priv) >= 12) {
		dc5_reg = TGL_DMC_DEBUG_DC5_COUNT;
		dc6_reg = TGL_DMC_DEBUG_DC6_COUNT;
	} else {
		dc5_reg = IS_BROXTON(dev_priv) ? BXT_CSR_DC3_DC5_COUNT :
						 SKL_CSR_DC3_DC5_COUNT;
		if (!IS_GEN9_LP(dev_priv))
			dc6_reg = SKL_CSR_DC5_DC6_COUNT;
	}
2409

2410 2411 2412
	seq_printf(m, "DC3 -> DC5 count: %d\n", I915_READ(dc5_reg));
	if (dc6_reg.reg)
		seq_printf(m, "DC5 -> DC6 count: %d\n", I915_READ(dc6_reg));
2413

2414 2415 2416 2417 2418
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2419
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2420

2421 2422 2423
	return 0;
}

2424 2425 2426 2427 2428 2429 2430 2431
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

2432
	seq_printf(m, DRM_MODE_FMT "\n", DRM_MODE_ARG(mode));
2433 2434 2435 2436 2437 2438
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2439 2440
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2441 2442 2443 2444 2445 2446
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2447
		   encoder->base.id, encoder->name);
2448 2449 2450 2451
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2452
			   connector->name,
2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2466 2467
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2468 2469
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2470 2471
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2472

2473
	if (fb)
2474
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2475 2476
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2477 2478
	else
		seq_puts(m, "\tprimary plane disabled\n");
2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509
static void intel_hdcp_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	bool hdcp_cap, hdcp2_cap;

	hdcp_cap = intel_hdcp_capable(intel_connector);
	hdcp2_cap = intel_hdcp2_capable(intel_connector);

	if (hdcp_cap)
		seq_puts(m, "HDCP1.4 ");
	if (hdcp2_cap)
		seq_puts(m, "HDCP2.2 ");

	if (!hdcp_cap && !hdcp2_cap)
		seq_puts(m, "None");

	seq_puts(m, "\n");
}

2510 2511 2512 2513 2514 2515 2516
static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2517
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2518
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2519
		intel_panel_info(m, &intel_connector->panel);
2520 2521 2522

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2523 2524 2525 2526
	if (intel_connector->hdcp.shim) {
		seq_puts(m, "\tHDCP version: ");
		intel_hdcp_info(m, intel_connector);
	}
2527 2528
}

L
Libin Yang 已提交
2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2543 2544 2545 2546 2547 2548
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2549
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2550 2551 2552 2553
	if (intel_connector->hdcp.shim) {
		seq_puts(m, "\tHDCP version: ");
		intel_hdcp_info(m, intel_connector);
	}
2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2567
	struct drm_display_mode *mode;
2568 2569

	seq_printf(m, "connector %d: type %s, status: %s\n",
2570
		   connector->base.id, connector->name,
2571
		   drm_get_connector_status_name(connector->status));
2572 2573 2574 2575 2576 2577 2578 2579 2580 2581

	if (connector->status == connector_status_disconnected)
		return;

	seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
		   connector->display_info.width_mm,
		   connector->display_info.height_mm);
	seq_printf(m, "\tsubpixel order: %s\n",
		   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
	seq_printf(m, "\tCEA rev: %d\n", connector->display_info.cea_rev);
2582

2583
	if (!intel_encoder)
2584 2585 2586 2587 2588
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
2589 2590 2591 2592
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
2593 2594 2595
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2596
			intel_lvds_info(m, intel_connector);
2597 2598 2599
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2600
		    intel_encoder->type == INTEL_OUTPUT_DDI)
2601 2602 2603 2604
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
2605
	}
2606

2607 2608 2609
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2610 2611
}

2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

2630
static void plane_rotation(char *buf, size_t bufsize, unsigned int rotation)
2631 2632
{
	/*
2633
	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
2634 2635
	 * will print them all to visualize if the values are misused
	 */
2636
	snprintf(buf, bufsize,
2637
		 "%s%s%s%s%s%s(0x%08x)",
2638 2639 2640 2641 2642 2643
		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
2644 2645 2646 2647 2648
		 rotation);
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2649 2650
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2651 2652 2653 2654 2655
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
2656
		struct drm_format_name_buf format_name;
2657
		char rot_str[48];
2658 2659 2660 2661 2662 2663 2664 2665

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

2666
		if (state->fb) {
V
Ville Syrjälä 已提交
2667 2668
			drm_get_format_name(state->fb->format->format,
					    &format_name);
2669
		} else {
2670
			sprintf(format_name.str, "N/A");
2671 2672
		}

2673 2674
		plane_rotation(rot_str, sizeof(rot_str), state->rotation);

2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
2688
			   format_name.str,
2689
			   rot_str);
2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

2708
		for (i = 0; i < num_scalers; i++) {
2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

2721 2722
static int i915_display_info(struct seq_file *m, void *unused)
{
2723 2724
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2725
	struct intel_crtc *crtc;
2726
	struct drm_connector *connector;
2727
	struct drm_connector_list_iter conn_iter;
2728 2729
	intel_wakeref_t wakeref;

2730
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2731 2732 2733

	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
2734
	for_each_intel_crtc(dev, crtc) {
2735
		struct intel_crtc_state *pipe_config;
2736

2737
		drm_modeset_lock(&crtc->base.mutex, NULL);
2738 2739
		pipe_config = to_intel_crtc_state(crtc->base.state);

2740
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
2741
			   crtc->base.base.id, pipe_name(crtc->pipe),
2742
			   yesno(pipe_config->base.active),
2743 2744 2745
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

2746
		if (pipe_config->base.active) {
2747 2748 2749
			struct intel_plane *cursor =
				to_intel_plane(crtc->base.cursor);

2750 2751
			intel_crtc_info(m, crtc);

2752 2753 2754 2755 2756 2757 2758
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
				   yesno(cursor->base.state->visible),
				   cursor->base.state->crtc_x,
				   cursor->base.state->crtc_y,
				   cursor->base.state->crtc_w,
				   cursor->base.state->crtc_h,
				   cursor->cursor.base);
2759 2760
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
2761
		}
2762 2763 2764 2765

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
2766
		drm_modeset_unlock(&crtc->base.mutex);
2767 2768 2769 2770 2771
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
2772 2773 2774
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
2775
		intel_connector_info(m, connector);
2776 2777 2778
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

2779
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2780 2781 2782 2783

	return 0;
}

2784 2785 2786 2787
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
2788
	intel_wakeref_t wakeref;
2789
	struct drm_printer p;
2790

2791
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2792

2793 2794 2795
	seq_printf(m, "GT awake? %s [%d]\n",
		   yesno(dev_priv->gt.awake),
		   atomic_read(&dev_priv->gt.wakeref.count));
L
Lionel Landwerlin 已提交
2796
	seq_printf(m, "CS timestamp frequency: %u kHz\n",
2797
		   RUNTIME_INFO(dev_priv)->cs_timestamp_frequency_khz);
2798

2799
	p = drm_seq_file_printer(m);
2800
	for_each_uabi_engine(engine, dev_priv)
2801
		intel_engine_dump(engine, &p, "%s\n", engine->name);
2802

2803
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2804

2805 2806 2807
	return 0;
}

2808 2809 2810 2811 2812
static int i915_rcs_topology(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_printer p = drm_seq_file_printer(m);

2813
	intel_device_info_dump_topology(&RUNTIME_INFO(dev_priv)->sseu, &p);
2814 2815 2816 2817

	return 0;
}

2818 2819 2820 2821 2822 2823 2824 2825 2826 2827
static int i915_shrinker_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *i915 = node_to_i915(m->private);

	seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
	seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);

	return 0;
}

2828 2829
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
2830 2831
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2832 2833 2834 2835 2836 2837
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

2838
		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->info->name,
2839
			   pll->info->id);
2840
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
2841
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
2842
		seq_printf(m, " tracked hardware state:\n");
2843
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
2844
		seq_printf(m, " dpll_md: 0x%08x\n",
2845 2846 2847 2848
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870
		seq_printf(m, " cfgcr0:  0x%08x\n", pll->state.hw_state.cfgcr0);
		seq_printf(m, " cfgcr1:  0x%08x\n", pll->state.hw_state.cfgcr1);
		seq_printf(m, " mg_refclkin_ctl:        0x%08x\n",
			   pll->state.hw_state.mg_refclkin_ctl);
		seq_printf(m, " mg_clktop2_coreclkctl1: 0x%08x\n",
			   pll->state.hw_state.mg_clktop2_coreclkctl1);
		seq_printf(m, " mg_clktop2_hsclkctl:    0x%08x\n",
			   pll->state.hw_state.mg_clktop2_hsclkctl);
		seq_printf(m, " mg_pll_div0:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div0);
		seq_printf(m, " mg_pll_div1:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div1);
		seq_printf(m, " mg_pll_lf:    0x%08x\n",
			   pll->state.hw_state.mg_pll_lf);
		seq_printf(m, " mg_pll_frac_lock: 0x%08x\n",
			   pll->state.hw_state.mg_pll_frac_lock);
		seq_printf(m, " mg_pll_ssc:   0x%08x\n",
			   pll->state.hw_state.mg_pll_ssc);
		seq_printf(m, " mg_pll_bias:  0x%08x\n",
			   pll->state.hw_state.mg_pll_bias);
		seq_printf(m, " mg_pll_tdc_coldst_bias: 0x%08x\n",
			   pll->state.hw_state.mg_pll_tdc_coldst_bias);
2871 2872 2873 2874 2875 2876
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

2877
static int i915_wa_registers(struct seq_file *m, void *unused)
2878
{
2879
	struct drm_i915_private *i915 = node_to_i915(m->private);
2880
	struct intel_engine_cs *engine;
2881

2882
	for_each_uabi_engine(engine, i915) {
2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900
		const struct i915_wa_list *wal = &engine->ctx_wa_list;
		const struct i915_wa *wa;
		unsigned int count;

		count = wal->count;
		if (!count)
			continue;

		seq_printf(m, "%s: Workarounds applied: %u\n",
			   engine->name, count);

		for (wa = wal->list; count--; wa++)
			seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X\n",
				   i915_mmio_reg_offset(wa->reg),
				   wa->val, wa->mask);

		seq_printf(m, "\n");
	}
2901 2902 2903 2904

	return 0;
}

2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928
static int i915_ipc_status_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Isochronous Priority Control: %s\n",
			yesno(dev_priv->ipc_enabled));
	return 0;
}

static int i915_ipc_status_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!HAS_IPC(dev_priv))
		return -ENODEV;

	return single_open(file, i915_ipc_status_show, dev_priv);
}

static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
2929
	intel_wakeref_t wakeref;
2930
	bool enable;
2931
	int ret;
2932 2933 2934 2935 2936

	ret = kstrtobool_from_user(ubuf, len, &enable);
	if (ret < 0)
		return ret;

2937
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
2938 2939 2940 2941 2942 2943
		if (!dev_priv->ipc_enabled && enable)
			DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
		dev_priv->wm.distrust_bios_wm = true;
		dev_priv->ipc_enabled = enable;
		intel_enable_ipc(dev_priv);
	}
2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956

	return len;
}

static const struct file_operations i915_ipc_status_fops = {
	.owner = THIS_MODULE,
	.open = i915_ipc_status_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_ipc_status_write
};

2957 2958
static int i915_ddb_info(struct seq_file *m, void *unused)
{
2959 2960
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2961
	struct skl_ddb_entry *entry;
2962
	struct intel_crtc *crtc;
2963

2964
	if (INTEL_GEN(dev_priv) < 9)
2965
		return -ENODEV;
2966

2967 2968 2969 2970
	drm_modeset_lock_all(dev);

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

2971 2972 2973 2974 2975 2976
	for_each_intel_crtc(&dev_priv->drm, crtc) {
		struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
		enum pipe pipe = crtc->pipe;
		enum plane_id plane_id;

2977 2978
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

2979 2980 2981
		for_each_plane_id_on_crtc(crtc, plane_id) {
			entry = &crtc_state->wm.skl.plane_ddb_y[plane_id];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane_id + 1,
2982 2983 2984 2985
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

2986
		entry = &crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR];
2987 2988 2989 2990 2991 2992 2993 2994 2995
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

2996
static void drrs_status_per_crtc(struct seq_file *m,
2997 2998
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
2999
{
3000
	struct drm_i915_private *dev_priv = to_i915(dev);
3001 3002
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3003
	struct drm_connector *connector;
3004
	struct drm_connector_list_iter conn_iter;
3005

3006 3007
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3008 3009 3010 3011
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3012
	}
3013
	drm_connector_list_iter_end(&conn_iter);
3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3026
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3027 3028 3029 3030 3031 3032 3033 3034
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
3035 3036 3037 3038
			seq_puts(m, "Idleness DRRS: Disabled\n");
			if (dev_priv->psr.enabled)
				seq_puts(m,
				"\tAs PSR is enabled, DRRS is not enabled\n");
3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3073 3074
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3075 3076 3077
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3078
	drm_modeset_lock_all(dev);
3079
	for_each_intel_crtc(dev, intel_crtc) {
3080
		if (intel_crtc->base.state->active) {
3081 3082 3083 3084 3085 3086
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3087
	drm_modeset_unlock_all(dev);
3088 3089 3090 3091 3092 3093 3094

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3095 3096
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3097 3098
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3099 3100
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3101
	struct drm_connector *connector;
3102
	struct drm_connector_list_iter conn_iter;
3103

3104 3105
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3106
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3107
			continue;
3108 3109 3110 3111 3112 3113

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3114 3115
		if (!intel_dig_port->dp.can_mst)
			continue;
3116

3117
		seq_printf(m, "MST Source Port %c\n",
3118
			   port_name(intel_dig_port->base.port));
3119 3120
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3121 3122
	drm_connector_list_iter_end(&conn_iter);

3123 3124 3125
	return 0;
}

3126
static ssize_t i915_displayport_test_active_write(struct file *file,
3127 3128
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3129 3130 3131 3132 3133
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3134
	struct drm_connector_list_iter conn_iter;
3135 3136 3137
	struct intel_dp *intel_dp;
	int val = 0;

3138
	dev = ((struct seq_file *)file->private_data)->private;
3139 3140 3141 3142

	if (len == 0)
		return 0;

G
Geliang Tang 已提交
3143 3144 3145
	input_buffer = memdup_user_nul(ubuf, len);
	if (IS_ERR(input_buffer))
		return PTR_ERR(input_buffer);
3146 3147 3148

	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3149 3150
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3151 3152
		struct intel_encoder *encoder;

3153 3154 3155 3156
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3157 3158 3159 3160 3161 3162
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3163 3164
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3165
				break;
3166 3167 3168 3169 3170
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3171
				intel_dp->compliance.test_active = 1;
3172
			else
3173
				intel_dp->compliance.test_active = 0;
3174 3175
		}
	}
3176
	drm_connector_list_iter_end(&conn_iter);
3177 3178 3179 3180 3181 3182 3183 3184 3185 3186
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
3187 3188
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3189
	struct drm_connector *connector;
3190
	struct drm_connector_list_iter conn_iter;
3191 3192
	struct intel_dp *intel_dp;

3193 3194
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3195 3196
		struct intel_encoder *encoder;

3197 3198 3199 3200
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3201 3202 3203 3204 3205 3206
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3207
			if (intel_dp->compliance.test_active)
3208 3209 3210 3211 3212 3213
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3214
	drm_connector_list_iter_end(&conn_iter);
3215 3216 3217 3218 3219

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3220
					     struct file *file)
3221
{
3222
	return single_open(file, i915_displayport_test_active_show,
3223
			   inode->i_private);
3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
3237 3238
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3239
	struct drm_connector *connector;
3240
	struct drm_connector_list_iter conn_iter;
3241 3242
	struct intel_dp *intel_dp;

3243 3244
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3245 3246
		struct intel_encoder *encoder;

3247 3248 3249 3250
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3251 3252 3253 3254 3255 3256
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3257 3258 3259 3260
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3261 3262 3263 3264 3265 3266 3267 3268 3269
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3270 3271 3272
		} else
			seq_puts(m, "0");
	}
3273
	drm_connector_list_iter_end(&conn_iter);
3274 3275 3276

	return 0;
}
3277
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_data);
3278 3279 3280

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
3281 3282
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3283
	struct drm_connector *connector;
3284
	struct drm_connector_list_iter conn_iter;
3285 3286
	struct intel_dp *intel_dp;

3287 3288
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3289 3290
		struct intel_encoder *encoder;

3291 3292 3293 3294
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3295 3296 3297 3298 3299 3300
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3301
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3302 3303 3304
		} else
			seq_puts(m, "0");
	}
3305
	drm_connector_list_iter_end(&conn_iter);
3306 3307 3308

	return 0;
}
3309
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_type);
3310

3311
static void wm_latency_show(struct seq_file *m, const u16 wm[8])
3312
{
3313 3314
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3315
	int level;
3316 3317
	int num_levels;

3318
	if (IS_CHERRYVIEW(dev_priv))
3319
		num_levels = 3;
3320
	else if (IS_VALLEYVIEW(dev_priv))
3321
		num_levels = 1;
3322 3323
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3324
	else
3325
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3326 3327 3328 3329 3330 3331

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3332 3333
		/*
		 * - WM1+ latency values in 0.5us units
3334
		 * - latencies are in us on gen9/vlv/chv
3335
		 */
3336 3337 3338 3339
		if (INTEL_GEN(dev_priv) >= 9 ||
		    IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv) ||
		    IS_G4X(dev_priv))
3340 3341
			latency *= 10;
		else if (level > 0)
3342 3343 3344
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3345
			   level, wm[level], latency / 10, latency % 10);
3346 3347 3348 3349 3350 3351 3352
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3353
	struct drm_i915_private *dev_priv = m->private;
3354
	const u16 *latencies;
3355

3356
	if (INTEL_GEN(dev_priv) >= 9)
3357 3358
		latencies = dev_priv->wm.skl_latency;
	else
3359
		latencies = dev_priv->wm.pri_latency;
3360

3361
	wm_latency_show(m, latencies);
3362 3363 3364 3365 3366 3367

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3368
	struct drm_i915_private *dev_priv = m->private;
3369
	const u16 *latencies;
3370

3371
	if (INTEL_GEN(dev_priv) >= 9)
3372 3373
		latencies = dev_priv->wm.skl_latency;
	else
3374
		latencies = dev_priv->wm.spr_latency;
3375

3376
	wm_latency_show(m, latencies);
3377 3378 3379 3380 3381 3382

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3383
	struct drm_i915_private *dev_priv = m->private;
3384
	const u16 *latencies;
3385

3386
	if (INTEL_GEN(dev_priv) >= 9)
3387 3388
		latencies = dev_priv->wm.skl_latency;
	else
3389
		latencies = dev_priv->wm.cur_latency;
3390

3391
	wm_latency_show(m, latencies);
3392 3393 3394 3395 3396 3397

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3398
	struct drm_i915_private *dev_priv = inode->i_private;
3399

3400
	if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
3401 3402
		return -ENODEV;

3403
	return single_open(file, pri_wm_latency_show, dev_priv);
3404 3405 3406 3407
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3408
	struct drm_i915_private *dev_priv = inode->i_private;
3409

R
Rodrigo Vivi 已提交
3410
	if (HAS_GMCH(dev_priv))
3411 3412
		return -ENODEV;

3413
	return single_open(file, spr_wm_latency_show, dev_priv);
3414 3415 3416 3417
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3418
	struct drm_i915_private *dev_priv = inode->i_private;
3419

R
Rodrigo Vivi 已提交
3420
	if (HAS_GMCH(dev_priv))
3421 3422
		return -ENODEV;

3423
	return single_open(file, cur_wm_latency_show, dev_priv);
3424 3425 3426
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3427
				size_t len, loff_t *offp, u16 wm[8])
3428 3429
{
	struct seq_file *m = file->private_data;
3430 3431
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3432
	u16 new[8] = { 0 };
3433
	int num_levels;
3434 3435 3436 3437
	int level;
	int ret;
	char tmp[32];

3438
	if (IS_CHERRYVIEW(dev_priv))
3439
		num_levels = 3;
3440
	else if (IS_VALLEYVIEW(dev_priv))
3441
		num_levels = 1;
3442 3443
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3444
	else
3445
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3446

3447 3448 3449 3450 3451 3452 3453 3454
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3455 3456 3457
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3476
	struct drm_i915_private *dev_priv = m->private;
3477
	u16 *latencies;
3478

3479
	if (INTEL_GEN(dev_priv) >= 9)
3480 3481
		latencies = dev_priv->wm.skl_latency;
	else
3482
		latencies = dev_priv->wm.pri_latency;
3483 3484

	return wm_latency_write(file, ubuf, len, offp, latencies);
3485 3486 3487 3488 3489 3490
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3491
	struct drm_i915_private *dev_priv = m->private;
3492
	u16 *latencies;
3493

3494
	if (INTEL_GEN(dev_priv) >= 9)
3495 3496
		latencies = dev_priv->wm.skl_latency;
	else
3497
		latencies = dev_priv->wm.spr_latency;
3498 3499

	return wm_latency_write(file, ubuf, len, offp, latencies);
3500 3501 3502 3503 3504 3505
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3506
	struct drm_i915_private *dev_priv = m->private;
3507
	u16 *latencies;
3508

3509
	if (INTEL_GEN(dev_priv) >= 9)
3510 3511
		latencies = dev_priv->wm.skl_latency;
	else
3512
		latencies = dev_priv->wm.cur_latency;
3513

3514
	return wm_latency_write(file, ubuf, len, offp, latencies);
3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3544 3545
static int
i915_wedged_get(void *data, u64 *val)
3546
{
3547 3548
	struct drm_i915_private *i915 = data;
	int ret = intel_gt_terminally_wedged(&i915->gt);
3549

3550 3551 3552 3553 3554 3555 3556 3557 3558 3559
	switch (ret) {
	case -EIO:
		*val = 1;
		return 0;
	case 0:
		*val = 0;
		return 0;
	default:
		return ret;
	}
3560 3561
}

3562 3563
static int
i915_wedged_set(void *data, u64 val)
3564
{
3565
	struct drm_i915_private *i915 = data;
3566

3567
	/* Flush any previous reset before applying for a new one */
3568 3569
	wait_event(i915->gt.reset.queue,
		   !test_bit(I915_RESET_BACKOFF, &i915->gt.reset.flags));
3570

3571 3572
	intel_gt_handle_error(&i915->gt, val, I915_ERROR_CAPTURE,
			      "Manually set wedged engine mask = %llx", val);
3573
	return 0;
3574 3575
}

3576 3577
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
3578
			"%llu\n");
3579

3580 3581 3582 3583 3584 3585 3586
#define DROP_UNBOUND	BIT(0)
#define DROP_BOUND	BIT(1)
#define DROP_RETIRE	BIT(2)
#define DROP_ACTIVE	BIT(3)
#define DROP_FREED	BIT(4)
#define DROP_SHRINK_ALL	BIT(5)
#define DROP_IDLE	BIT(6)
3587 3588
#define DROP_RESET_ACTIVE	BIT(7)
#define DROP_RESET_SEQNO	BIT(8)
3589 3590 3591 3592
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
3593
		  DROP_FREED	| \
3594
		  DROP_SHRINK_ALL |\
3595 3596 3597
		  DROP_IDLE	| \
		  DROP_RESET_ACTIVE | \
		  DROP_RESET_SEQNO)
3598 3599
static int
i915_drop_caches_get(void *data, u64 *val)
3600
{
3601
	*val = DROP_ALL;
3602

3603
	return 0;
3604 3605
}

3606 3607
static int
i915_drop_caches_set(void *data, u64 val)
3608
{
3609
	struct drm_i915_private *i915 = data;
3610

3611 3612
	DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
		  val, val & DROP_ALL);
3613

3614
	if (val & DROP_RESET_ACTIVE &&
3615 3616 3617
	    wait_for(intel_engines_are_idle(&i915->gt),
		     I915_IDLE_ENGINES_TIMEOUT))
		intel_gt_set_wedged(&i915->gt);
3618

3619 3620
	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
3621
	if (val & (DROP_ACTIVE | DROP_IDLE | DROP_RETIRE | DROP_RESET_SEQNO)) {
3622 3623
		int ret;

3624
		ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
3625
		if (ret)
3626
			return ret;
3627

3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640
		/*
		 * To finish the flush of the idle_worker, we must complete
		 * the switch-to-kernel-context, which requires a double
		 * pass through wait_for_idle: first queues the switch,
		 * second waits for the switch.
		 */
		if (ret == 0 && val & (DROP_IDLE | DROP_ACTIVE))
			ret = i915_gem_wait_for_idle(i915,
						     I915_WAIT_INTERRUPTIBLE |
						     I915_WAIT_LOCKED,
						     MAX_SCHEDULE_TIMEOUT);

		if (ret == 0 && val & DROP_IDLE)
3641
			ret = i915_gem_wait_for_idle(i915,
3642
						     I915_WAIT_INTERRUPTIBLE |
3643 3644
						     I915_WAIT_LOCKED,
						     MAX_SCHEDULE_TIMEOUT);
3645 3646

		if (val & DROP_RETIRE)
3647
			i915_retire_requests(i915);
3648

3649
		mutex_unlock(&i915->drm.struct_mutex);
3650 3651 3652

		if (ret == 0 && val & DROP_IDLE)
			ret = intel_gt_pm_wait_for_idle(&i915->gt);
3653 3654
	}

3655 3656
	if (val & DROP_RESET_ACTIVE && intel_gt_terminally_wedged(&i915->gt))
		intel_gt_handle_error(&i915->gt, ALL_ENGINES, 0, NULL);
3657

3658
	fs_reclaim_acquire(GFP_KERNEL);
3659
	if (val & DROP_BOUND)
3660
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_BOUND);
3661

3662
	if (val & DROP_UNBOUND)
3663
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
3664

3665
	if (val & DROP_SHRINK_ALL)
3666
		i915_gem_shrink_all(i915);
3667
	fs_reclaim_release(GFP_KERNEL);
3668

3669
	if (val & DROP_IDLE) {
3670
		flush_delayed_work(&i915->gem.retire_work);
3671
		flush_work(&i915->gem.idle_work);
3672
	}
3673

3674
	if (val & DROP_FREED)
3675
		i915_gem_drain_freed_objects(i915);
3676

3677
	return 0;
3678 3679
}

3680 3681 3682
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
3683

3684 3685
static int
i915_cache_sharing_get(void *data, u64 *val)
3686
{
3687
	struct drm_i915_private *dev_priv = data;
3688
	intel_wakeref_t wakeref;
3689
	u32 snpcr = 0;
3690

3691
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
3692 3693
		return -ENODEV;

3694
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref)
3695
		snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3696

3697
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
3698

3699
	return 0;
3700 3701
}

3702 3703
static int
i915_cache_sharing_set(void *data, u64 val)
3704
{
3705
	struct drm_i915_private *dev_priv = data;
3706
	intel_wakeref_t wakeref;
3707

3708
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
3709 3710
		return -ENODEV;

3711
	if (val > 3)
3712 3713
		return -EINVAL;

3714
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
3715
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
3716 3717 3718 3719 3720 3721 3722 3723
		u32 snpcr;

		/* Update the cache sharing policy here as well */
		snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
		snpcr &= ~GEN6_MBC_SNPCR_MASK;
		snpcr |= val << GEN6_MBC_SNPCR_SHIFT;
		I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
	}
3724

3725
	return 0;
3726 3727
}

3728 3729 3730
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
3731

3732
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
3733
					  struct sseu_dev_info *sseu)
3734
{
3735 3736 3737
#define SS_MAX 2
	const int ss_max = SS_MAX;
	u32 sig1[SS_MAX], sig2[SS_MAX];
3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751
	int ss;

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

3752
		sseu->slice_mask = BIT(0);
3753
		sseu->subslice_mask[0] |= BIT(ss);
3754 3755 3756 3757
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
3758 3759 3760
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
3761
	}
3762
#undef SS_MAX
3763 3764
}

3765 3766 3767
static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
				     struct sseu_dev_info *sseu)
{
3768
#define SS_MAX 6
3769
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
3770
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
3771 3772
	int s, ss;

3773
	for (s = 0; s < info->sseu.max_slices; s++) {
3774 3775
		/*
		 * FIXME: Valid SS Mask respects the spec and read
3776
		 * only valid bits for those registers, excluding reserved
3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794
		 * although this seems wrong because it would leave many
		 * subslices without ACK.
		 */
		s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
			GEN10_PGCTL_VALID_SS_MASK(s);
		eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
		eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
	}

	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

3795
	for (s = 0; s < info->sseu.max_slices; s++) {
3796 3797 3798 3799 3800
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		sseu->slice_mask |= BIT(s);
3801
		sseu->subslice_mask[s] = info->sseu.subslice_mask[s];
3802

3803
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817
			unsigned int eu_cnt;

			if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
					       eu_mask[ss % 2]);
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
		}
	}
3818
#undef SS_MAX
3819 3820
}

3821
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
3822
				    struct sseu_dev_info *sseu)
3823
{
3824
#define SS_MAX 3
3825
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
3826
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
3827
	int s, ss;
3828

3829
	for (s = 0; s < info->sseu.max_slices; s++) {
3830 3831 3832 3833 3834
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

3835 3836 3837 3838 3839 3840 3841 3842 3843
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

3844
	for (s = 0; s < info->sseu.max_slices; s++) {
3845 3846 3847 3848
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

3849
		sseu->slice_mask |= BIT(s);
3850

3851
		if (IS_GEN9_BC(dev_priv))
3852 3853
			sseu->subslice_mask[s] =
				RUNTIME_INFO(dev_priv)->sseu.subslice_mask[s];
3854

3855
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
3856 3857
			unsigned int eu_cnt;

3858
			if (IS_GEN9_LP(dev_priv)) {
3859 3860 3861
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
3862

3863
				sseu->subslice_mask[s] |= BIT(ss);
3864
			}
3865

3866 3867
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
3868 3869 3870 3871
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
3872 3873
		}
	}
3874
#undef SS_MAX
3875 3876
}

3877
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
3878
					 struct sseu_dev_info *sseu)
3879 3880
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
3881
	int s;
3882

3883
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
3884

3885
	if (sseu->slice_mask) {
3886 3887 3888 3889 3890 3891
		sseu->eu_per_subslice =
			RUNTIME_INFO(dev_priv)->sseu.eu_per_subslice;
		for (s = 0; s < fls(sseu->slice_mask); s++) {
			sseu->subslice_mask[s] =
				RUNTIME_INFO(dev_priv)->sseu.subslice_mask[s];
		}
3892
		sseu->eu_total = sseu->eu_per_subslice *
3893
				 intel_sseu_subslice_total(sseu);
3894 3895

		/* subtract fused off EU(s) from enabled slice(s) */
3896
		for (s = 0; s < fls(sseu->slice_mask); s++) {
3897 3898
			u8 subslice_7eu =
				RUNTIME_INFO(dev_priv)->sseu.subslice_7eu[s];
3899

3900
			sseu->eu_total -= hweight8(subslice_7eu);
3901 3902 3903 3904
		}
	}
}

3905 3906 3907 3908 3909
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";
3910
	int s;
3911

3912 3913
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
3914
	seq_printf(m, "  %s Slice Total: %u\n", type,
3915
		   hweight8(sseu->slice_mask));
3916
	seq_printf(m, "  %s Subslice Total: %u\n", type,
3917
		   intel_sseu_subslice_total(sseu));
3918 3919
	for (s = 0; s < fls(sseu->slice_mask); s++) {
		seq_printf(m, "  %s Slice%i subslices: %u\n", type,
3920
			   s, intel_sseu_subslices_per_slice(sseu, s));
3921
	}
3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

3942 3943
static int i915_sseu_status(struct seq_file *m, void *unused)
{
3944
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
3945
	struct sseu_dev_info sseu;
3946
	intel_wakeref_t wakeref;
3947

3948
	if (INTEL_GEN(dev_priv) < 8)
3949 3950 3951
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
3952
	i915_print_sseu_info(m, true, &RUNTIME_INFO(dev_priv)->sseu);
3953

3954
	seq_puts(m, "SSEU Device Status\n");
3955
	memset(&sseu, 0, sizeof(sseu));
3956 3957 3958 3959
	sseu.max_slices = RUNTIME_INFO(dev_priv)->sseu.max_slices;
	sseu.max_subslices = RUNTIME_INFO(dev_priv)->sseu.max_subslices;
	sseu.max_eus_per_subslice =
		RUNTIME_INFO(dev_priv)->sseu.max_eus_per_subslice;
3960

3961
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
3962 3963 3964 3965 3966 3967 3968 3969
		if (IS_CHERRYVIEW(dev_priv))
			cherryview_sseu_device_status(dev_priv, &sseu);
		else if (IS_BROADWELL(dev_priv))
			broadwell_sseu_device_status(dev_priv, &sseu);
		else if (IS_GEN(dev_priv, 9))
			gen9_sseu_device_status(dev_priv, &sseu);
		else if (INTEL_GEN(dev_priv) >= 10)
			gen10_sseu_device_status(dev_priv, &sseu);
3970
	}
3971

3972
	i915_print_sseu_info(m, false, &sseu);
3973

3974 3975 3976
	return 0;
}

3977 3978
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
3979
	struct drm_i915_private *i915 = inode->i_private;
3980

3981
	if (INTEL_GEN(i915) < 6)
3982 3983
		return 0;

3984 3985
	file->private_data =
		(void *)(uintptr_t)intel_runtime_pm_get(&i915->runtime_pm);
3986
	intel_uncore_forcewake_user_get(&i915->uncore);
3987 3988 3989 3990

	return 0;
}

3991
static int i915_forcewake_release(struct inode *inode, struct file *file)
3992
{
3993
	struct drm_i915_private *i915 = inode->i_private;
3994

3995
	if (INTEL_GEN(i915) < 6)
3996 3997
		return 0;

3998
	intel_uncore_forcewake_user_put(&i915->uncore);
3999
	intel_runtime_pm_put(&i915->runtime_pm,
4000
			     (intel_wakeref_t)(uintptr_t)file->private_data);
4001 4002 4003 4004 4005 4006 4007 4008 4009 4010

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4011 4012 4013 4014 4015
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

4016 4017 4018
	/* Synchronize with everything first in case there's been an HPD
	 * storm, but we haven't finished handling it in the kernel yet
	 */
4019
	intel_synchronize_irq(dev_priv);
4020
	flush_work(&dev_priv->hotplug.dig_port_work);
4021
	flush_delayed_work(&dev_priv->hotplug.hotplug_work);
4022

L
Lyude 已提交
4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092
	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165
static int i915_hpd_short_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Enabled: %s\n",
		   yesno(dev_priv->hotplug.hpd_short_storm_enabled));

	return 0;
}

static int
i915_hpd_short_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_short_storm_ctl_show,
			   inode->i_private);
}

static ssize_t i915_hpd_short_storm_ctl_write(struct file *file,
					      const char __user *ubuf,
					      size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	char *newline;
	char tmp[16];
	int i;
	bool new_state;

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	/* Reset to the "default" state for this system */
	if (strcmp(tmp, "reset") == 0)
		new_state = !HAS_DP_MST(dev_priv);
	else if (kstrtobool(tmp, &new_state) != 0)
		return -EINVAL;

	DRM_DEBUG_KMS("%sabling HPD short storm detection\n",
		      new_state ? "En" : "Dis");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_short_storm_enabled = new_state;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static const struct file_operations i915_hpd_short_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_short_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_short_storm_ctl_write,
};

4166 4167 4168 4169
static int i915_drrs_ctl_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4170
	struct intel_crtc *crtc;
4171 4172 4173 4174

	if (INTEL_GEN(dev_priv) < 7)
		return -ENODEV;

4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190
	for_each_intel_crtc(dev, crtc) {
		struct drm_connector_list_iter conn_iter;
		struct intel_crtc_state *crtc_state;
		struct drm_connector *connector;
		struct drm_crtc_commit *commit;
		int ret;

		ret = drm_modeset_lock_single_interruptible(&crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		if (!crtc_state->base.active ||
		    !crtc_state->has_drrs)
			goto out;
4191

4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (ret)
				goto out;
		}

		drm_connector_list_iter_begin(dev, &conn_iter);
		drm_for_each_connector_iter(connector, &conn_iter) {
			struct intel_encoder *encoder;
			struct intel_dp *intel_dp;

			if (!(crtc_state->base.connector_mask &
			      drm_connector_mask(connector)))
				continue;

			encoder = intel_attached_encoder(connector);
4209 4210 4211 4212 4213 4214 4215 4216 4217
			if (encoder->type != INTEL_OUTPUT_EDP)
				continue;

			DRM_DEBUG_DRIVER("Manually %sabling DRRS. %llu\n",
						val ? "en" : "dis", val);

			intel_dp = enc_to_intel_dp(&encoder->base);
			if (val)
				intel_edp_drrs_enable(intel_dp,
4218
						      crtc_state);
4219 4220
			else
				intel_edp_drrs_disable(intel_dp,
4221
						       crtc_state);
4222
		}
4223 4224 4225 4226 4227 4228
		drm_connector_list_iter_end(&conn_iter);

out:
		drm_modeset_unlock(&crtc->base.mutex);
		if (ret)
			return ret;
4229 4230 4231 4232 4233 4234 4235
	}

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_drrs_ctl_fops, NULL, i915_drrs_ctl_set, "%llu\n");

4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296
static ssize_t
i915_fifo_underrun_reset_write(struct file *filp,
			       const char __user *ubuf,
			       size_t cnt, loff_t *ppos)
{
	struct drm_i915_private *dev_priv = filp->private_data;
	struct intel_crtc *intel_crtc;
	struct drm_device *dev = &dev_priv->drm;
	int ret;
	bool reset;

	ret = kstrtobool_from_user(ubuf, cnt, &reset);
	if (ret)
		return ret;

	if (!reset)
		return cnt;

	for_each_intel_crtc(dev, intel_crtc) {
		struct drm_crtc_commit *commit;
		struct intel_crtc_state *crtc_state;

		ret = drm_modeset_lock_single_interruptible(&intel_crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(intel_crtc->base.state);
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (!ret)
				ret = wait_for_completion_interruptible(&commit->flip_done);
		}

		if (!ret && crtc_state->base.active) {
			DRM_DEBUG_KMS("Re-arming FIFO underruns on pipe %c\n",
				      pipe_name(intel_crtc->pipe));

			intel_crtc_arm_fifo_underrun(intel_crtc, crtc_state);
		}

		drm_modeset_unlock(&intel_crtc->base.mutex);

		if (ret)
			return ret;
	}

	ret = intel_fbc_reset_underrun(dev_priv);
	if (ret)
		return ret;

	return cnt;
}

static const struct file_operations i915_fifo_underrun_reset_ops = {
	.owner = THIS_MODULE,
	.open = simple_open,
	.write = i915_fifo_underrun_reset_write,
	.llseek = default_llseek,
};

4297
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4298
	{"i915_capabilities", i915_capabilities, 0},
4299
	{"i915_gem_objects", i915_gem_object_info, 0},
4300
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4301
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4302
	{"i915_guc_info", i915_guc_info, 0},
4303
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4304
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4305
	{"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4306
	{"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4307
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4308
	{"i915_frequency_info", i915_frequency_info, 0},
4309
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4310
	{"i915_drpc_info", i915_drpc_info, 0},
4311
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4312
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4313
	{"i915_fbc_status", i915_fbc_status, 0},
4314
	{"i915_ips_status", i915_ips_status, 0},
4315
	{"i915_sr_status", i915_sr_status, 0},
4316
	{"i915_opregion", i915_opregion, 0},
4317
	{"i915_vbt", i915_vbt, 0},
4318
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4319
	{"i915_context_status", i915_context_status, 0},
4320
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4321
	{"i915_swizzle_info", i915_swizzle_info, 0},
4322
	{"i915_llc", i915_llc, 0},
4323
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4324
	{"i915_energy_uJ", i915_energy_uJ, 0},
4325
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4326
	{"i915_power_domain_info", i915_power_domain_info, 0},
4327
	{"i915_dmc_info", i915_dmc_info, 0},
4328
	{"i915_display_info", i915_display_info, 0},
4329
	{"i915_engine_info", i915_engine_info, 0},
4330
	{"i915_rcs_topology", i915_rcs_topology, 0},
4331
	{"i915_shrinker_info", i915_shrinker_info, 0},
4332
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4333
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4334
	{"i915_wa_registers", i915_wa_registers, 0},
4335
	{"i915_ddb_info", i915_ddb_info, 0},
4336
	{"i915_sseu_status", i915_sseu_status, 0},
4337
	{"i915_drrs_status", i915_drrs_status, 0},
4338
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4339
};
4340
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4341

4342
static const struct i915_debugfs_files {
4343 4344 4345 4346 4347 4348
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4349
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4350
	{"i915_error_state", &i915_error_state_fops},
4351
	{"i915_gpu_info", &i915_gpu_info_fops},
4352
#endif
4353
	{"i915_fifo_underrun_reset", &i915_fifo_underrun_reset_ops},
4354 4355 4356
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4357
	{"i915_fbc_false_color", &i915_fbc_false_color_fops},
4358 4359
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4360
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
4361 4362
	{"i915_guc_log_level", &i915_guc_log_level_fops},
	{"i915_guc_log_relay", &i915_guc_log_relay_fops},
4363
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4364
	{"i915_hpd_short_storm_ctl", &i915_hpd_short_storm_ctl_fops},
4365
	{"i915_ipc_status", &i915_ipc_status_fops},
4366 4367
	{"i915_drrs_ctl", &i915_drrs_ctl_fops},
	{"i915_edp_psr_debug", &i915_edp_psr_debug_fops}
4368 4369
};

4370
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4371
{
4372
	struct drm_minor *minor = dev_priv->drm.primary;
4373
	int i;
4374

4375 4376
	debugfs_create_file("i915_forcewake_user", S_IRUSR, minor->debugfs_root,
			    to_i915(minor->dev), &i915_forcewake_fops);
4377

4378
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4379 4380 4381 4382 4383
		debugfs_create_file(i915_debugfs_files[i].name,
				    S_IRUGO | S_IWUSR,
				    minor->debugfs_root,
				    to_i915(minor->dev),
				    i915_debugfs_files[i].fops);
4384
	}
4385

4386 4387
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4388 4389 4390
					minor->debugfs_root, minor);
}

4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4420
	u8 buf[16];
4421 4422 4423
	ssize_t err;
	int i;

4424 4425 4426
	if (connector->status != connector_status_connected)
		return -ENODEV;

4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4440 4441 4442 4443
		if (err < 0)
			seq_printf(m, "%04x: ERROR %d\n", b->offset, (int)err);
		else
			seq_printf(m, "%04x: %*ph\n", b->offset, (int)err, buf);
4444
	}
4445 4446 4447

	return 0;
}
4448
DEFINE_SHOW_ATTRIBUTE(i915_dpcd);
4449

4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}
4470
DEFINE_SHOW_ATTRIBUTE(i915_panel);
4471

4472 4473 4474 4475 4476 4477 4478 4479 4480
static int i915_hdcp_sink_capability_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_connector *intel_connector = to_intel_connector(connector);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	/* HDCP is supported by connector */
4481
	if (!intel_connector->hdcp.shim)
4482 4483 4484 4485
		return -EINVAL;

	seq_printf(m, "%s:%d HDCP version: ", connector->name,
		   connector->base.id);
4486
	intel_hdcp_info(m, intel_connector);
4487 4488 4489 4490 4491

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_hdcp_sink_capability);

4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505
static int i915_dsc_fec_support_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct drm_device *dev = connector->dev;
	struct drm_crtc *crtc;
	struct intel_dp *intel_dp;
	struct drm_modeset_acquire_ctx ctx;
	struct intel_crtc_state *crtc_state = NULL;
	int ret = 0;
	bool try_again = false;

	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);

	do {
4506
		try_again = false;
4507 4508 4509
		ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
				       &ctx);
		if (ret) {
4510 4511 4512 4513
			if (ret == -EDEADLK && !drm_modeset_backoff(&ctx)) {
				try_again = true;
				continue;
			}
4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535
			break;
		}
		crtc = connector->state->crtc;
		if (connector->status != connector_status_connected || !crtc) {
			ret = -ENODEV;
			break;
		}
		ret = drm_modeset_lock(&crtc->mutex, &ctx);
		if (ret == -EDEADLK) {
			ret = drm_modeset_backoff(&ctx);
			if (!ret) {
				try_again = true;
				continue;
			}
			break;
		} else if (ret) {
			break;
		}
		intel_dp = enc_to_intel_dp(&intel_attached_encoder(connector)->base);
		crtc_state = to_intel_crtc_state(crtc->state);
		seq_printf(m, "DSC_Enabled: %s\n",
			   yesno(crtc_state->dsc_params.compression_enable));
4536 4537
		seq_printf(m, "DSC_Sink_Support: %s\n",
			   yesno(drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)));
4538 4539
		seq_printf(m, "Force_DSC_Enable: %s\n",
			   yesno(intel_dp->force_dsc_en));
4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595
		if (!intel_dp_is_edp(intel_dp))
			seq_printf(m, "FEC_Sink_Support: %s\n",
				   yesno(drm_dp_sink_supports_fec(intel_dp->fec_capable)));
	} while (try_again);

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);

	return ret;
}

static ssize_t i915_dsc_fec_support_write(struct file *file,
					  const char __user *ubuf,
					  size_t len, loff_t *offp)
{
	bool dsc_enable = false;
	int ret;
	struct drm_connector *connector =
		((struct seq_file *)file->private_data)->private;
	struct intel_encoder *encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	if (len == 0)
		return 0;

	DRM_DEBUG_DRIVER("Copied %zu bytes from user to force DSC\n",
			 len);

	ret = kstrtobool_from_user(ubuf, len, &dsc_enable);
	if (ret < 0)
		return ret;

	DRM_DEBUG_DRIVER("Got %s for DSC Enable\n",
			 (dsc_enable) ? "true" : "false");
	intel_dp->force_dsc_en = dsc_enable;

	*offp += len;
	return len;
}

static int i915_dsc_fec_support_open(struct inode *inode,
				     struct file *file)
{
	return single_open(file, i915_dsc_fec_support_show,
			   inode->i_private);
}

static const struct file_operations i915_dsc_fec_support_fops = {
	.owner = THIS_MODULE,
	.open = i915_dsc_fec_support_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_dsc_fec_support_write
};

4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;
4608
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4609 4610 4611 4612 4613 4614 4615

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4616 4617 4618
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

4619
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
4620 4621
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
4622 4623 4624
		debugfs_create_file("i915_psr_sink_status", S_IRUGO, root,
				    connector, &i915_psr_sink_status_fops);
	}
4625

4626 4627 4628 4629 4630 4631 4632
	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIB) {
		debugfs_create_file("i915_hdcp_sink_capability", S_IRUGO, root,
				    connector, &i915_hdcp_sink_capability_fops);
	}

4633 4634 4635 4636 4637 4638
	if (INTEL_GEN(dev_priv) >= 10 &&
	    (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	     connector->connector_type == DRM_MODE_CONNECTOR_eDP))
		debugfs_create_file("i915_dsc_fec_support", S_IRUGO, root,
				    connector, &i915_dsc_fec_support_fops);

4639 4640
	return 0;
}