i915_debugfs.c 140.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/debugfs.h>
30
#include <linux/sort.h>
31
#include "intel_drv.h"
32

33 34 35 36 37
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

38 39 40 41 42 43 44 45 46 47 48
static __always_inline void seq_print_param(struct seq_file *m,
					    const char *name,
					    const char *type,
					    const void *x)
{
	if (!__builtin_strcmp(type, "bool"))
		seq_printf(m, "i915.%s=%s\n", name, yesno(*(const bool *)x));
	else if (!__builtin_strcmp(type, "int"))
		seq_printf(m, "i915.%s=%d\n", name, *(const int *)x);
	else if (!__builtin_strcmp(type, "unsigned int"))
		seq_printf(m, "i915.%s=%u\n", name, *(const unsigned int *)x);
49 50
	else if (!__builtin_strcmp(type, "char *"))
		seq_printf(m, "i915.%s=%s\n", name, *(const char **)x);
51 52 53 54
	else
		BUILD_BUG();
}

55 56
static int i915_capabilities(struct seq_file *m, void *data)
{
57 58
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
59

60
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
61
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
62
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
63

64
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
65
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
66
#undef PRINT_FLAG
67

68 69 70 71 72 73
	kernel_param_lock(THIS_MODULE);
#define PRINT_PARAM(T, x) seq_print_param(m, #x, #T, &i915.x);
	I915_PARAMS_FOR_EACH(PRINT_PARAM);
#undef PRINT_PARAM
	kernel_param_unlock(THIS_MODULE);

74 75
	return 0;
}
76

77
static char get_active_flag(struct drm_i915_gem_object *obj)
78
{
79
	return i915_gem_object_is_active(obj) ? '*' : ' ';
80 81
}

82
static char get_pin_flag(struct drm_i915_gem_object *obj)
83 84 85 86
{
	return obj->pin_display ? 'p' : ' ';
}

87
static char get_tiling_flag(struct drm_i915_gem_object *obj)
88
{
89
	switch (i915_gem_object_get_tiling(obj)) {
90
	default:
91 92 93
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
94
	}
95 96
}

97
static char get_global_flag(struct drm_i915_gem_object *obj)
98
{
99
	return !list_empty(&obj->userfault_link) ? 'g' : ' ';
100 101
}

102
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
103
{
C
Chris Wilson 已提交
104
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
105 106
}

107 108 109 110 111
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

112
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
113
		if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
114 115 116 117 118 119
			size += vma->node.size;
	}

	return size;
}

120 121 122
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
123
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
124
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
125
	struct i915_vma *vma;
126
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
127 128
	int pin_count = 0;

129 130
	lockdep_assert_held(&obj->base.dev->struct_mutex);

131
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
132
		   &obj->base,
133
		   get_active_flag(obj),
134 135
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
136
		   get_global_flag(obj),
137
		   get_pin_mapped_flag(obj),
138
		   obj->base.size / 1024,
139
		   obj->base.read_domains,
140
		   obj->base.write_domain,
141
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
142 143
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
144 145
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
146
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
147
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
148
			pin_count++;
D
Dan Carpenter 已提交
149 150
	}
	seq_printf(m, " (pinned x %d)", pin_count);
151 152
	if (obj->pin_display)
		seq_printf(m, " (display)");
153
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
154 155 156
		if (!drm_mm_node_allocated(&vma->node))
			continue;

157
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
158
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
159
			   vma->node.start, vma->node.size);
160 161 162 163 164 165 166 167
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
168 169
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
170 171 172 173
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
174 175 176 177 178 179 180 181
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
182 183 184 185 186 187 188
				break;

			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
189 190 191 192
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
193
		seq_puts(m, ")");
B
Ben Widawsky 已提交
194
	}
195
	if (obj->stolen)
196
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
197

198
	engine = i915_gem_object_last_write_engine(obj);
199 200 201
	if (engine)
		seq_printf(m, " (%s)", engine->name);

202 203 204
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
205 206
}

207
static int obj_rank_by_stolen(const void *A, const void *B)
208
{
209 210 211 212
	const struct drm_i915_gem_object *a =
		*(const struct drm_i915_gem_object **)A;
	const struct drm_i915_gem_object *b =
		*(const struct drm_i915_gem_object **)B;
213

R
Rasmus Villemoes 已提交
214 215 216 217 218
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
219 220 221 222
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
223 224
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
225
	struct drm_i915_gem_object **objects;
226
	struct drm_i915_gem_object *obj;
227
	u64 total_obj_size, total_gtt_size;
228 229 230 231
	unsigned long total, count, n;
	int ret;

	total = READ_ONCE(dev_priv->mm.object_count);
M
Michal Hocko 已提交
232
	objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
233 234
	if (!objects)
		return -ENOMEM;
235 236 237

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
238
		goto out;
239 240

	total_obj_size = total_gtt_size = count = 0;
241
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
242 243 244
		if (count == total)
			break;

245 246 247
		if (obj->stolen == NULL)
			continue;

248
		objects[count++] = obj;
249
		total_obj_size += obj->base.size;
250
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
251

252
	}
253
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
254 255 256
		if (count == total)
			break;

257 258 259
		if (obj->stolen == NULL)
			continue;

260
		objects[count++] = obj;
261 262
		total_obj_size += obj->base.size;
	}
263 264 265

	sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);

266
	seq_puts(m, "Stolen:\n");
267
	for (n = 0; n < count; n++) {
268
		seq_puts(m, "   ");
269
		describe_obj(m, objects[n]);
270 271
		seq_putc(m, '\n');
	}
272
	seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
273
		   count, total_obj_size, total_gtt_size);
274 275 276

	mutex_unlock(&dev->struct_mutex);
out:
M
Michal Hocko 已提交
277
	kvfree(objects);
278
	return ret;
279 280
}

281
struct file_stats {
282
	struct drm_i915_file_private *file_priv;
283 284 285 286
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
287 288 289 290 291 292
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
293
	struct i915_vma *vma;
294

295 296
	lockdep_assert_held(&obj->base.dev->struct_mutex);

297 298
	stats->count++;
	stats->total += obj->base.size;
299 300
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
301 302 303
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

304 305 306
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
307

308
		if (i915_vma_is_ggtt(vma)) {
309 310 311
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
312

313
			if (ppgtt->base.file != stats->file_priv)
314 315
				continue;
		}
316

317
		if (i915_vma_is_active(vma))
318 319 320
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
321 322 323 324 325
	}

	return 0;
}

326 327
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
328
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
329 330 331 332 333 334 335 336 337
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
338 339 340 341 342 343

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
344
	struct intel_engine_cs *engine;
345
	enum intel_engine_id id;
346
	int j;
347 348 349

	memset(&stats, 0, sizeof(stats));

350
	for_each_engine(engine, dev_priv, id) {
351
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
352
			list_for_each_entry(obj,
353
					    &engine->batch_pool.cache_list[j],
354 355 356
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
357
	}
358

359
	print_file_stats(m, "[k]batch pool", stats);
360 361
}

362 363 364 365 366 367 368
static int per_file_ctx_stats(int id, void *ptr, void *data)
{
	struct i915_gem_context *ctx = ptr;
	int n;

	for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
		if (ctx->engine[n].state)
369
			per_file_stats(0, ctx->engine[n].state->obj, data);
370
		if (ctx->engine[n].ring)
371
			per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
372 373 374 375 376 377 378 379
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
380
	struct drm_device *dev = &dev_priv->drm;
381 382 383 384 385
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

386
	mutex_lock(&dev->struct_mutex);
387 388 389
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

390
	list_for_each_entry(file, &dev->filelist, lhead) {
391 392 393
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
394
	mutex_unlock(&dev->struct_mutex);
395 396 397 398

	print_file_stats(m, "[k]contexts", stats);
}

399
static int i915_gem_object_info(struct seq_file *m, void *data)
400
{
401 402
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
403
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
404 405
	u32 count, mapped_count, purgeable_count, dpy_count;
	u64 size, mapped_size, purgeable_size, dpy_size;
406
	struct drm_i915_gem_object *obj;
407
	struct drm_file *file;
408 409 410 411 412 413
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

414
	seq_printf(m, "%u objects, %llu bytes\n",
415 416 417
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

418 419 420
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
421
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
422 423 424
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
425
		if (obj->mm.madv == I915_MADV_DONTNEED) {
426 427 428 429
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
430
		if (obj->mm.mapping) {
431 432
			mapped_count++;
			mapped_size += obj->base.size;
433
		}
434
	}
435
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
436

437
	size = count = dpy_size = dpy_count = 0;
438
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
439 440 441
		size += obj->base.size;
		++count;

442
		if (obj->pin_display) {
443 444
			dpy_size += obj->base.size;
			++dpy_count;
445
		}
446

C
Chris Wilson 已提交
447
		if (obj->mm.madv == I915_MADV_DONTNEED) {
448 449 450
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
451

C
Chris Wilson 已提交
452
		if (obj->mm.mapping) {
453 454
			mapped_count++;
			mapped_size += obj->base.size;
455
		}
456
	}
457 458
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
459
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
460
		   purgeable_count, purgeable_size);
461 462 463 464
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
	seq_printf(m, "%u display objects (pinned), %llu bytes\n",
		   dpy_count, dpy_size);
465

466
	seq_printf(m, "%llu [%llu] gtt total\n",
467
		   ggtt->base.total, ggtt->mappable_end);
468

469 470
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
471 472 473
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
474
	print_context_stats(m, dev_priv);
475 476
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
477 478
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct drm_i915_gem_request *request;
479
		struct task_struct *task;
480

481 482
		mutex_lock(&dev->struct_mutex);

483
		memset(&stats, 0, sizeof(stats));
484
		stats.file_priv = file->driver_priv;
485
		spin_lock(&file->table_lock);
486
		idr_for_each(&file->object_idr, per_file_stats, &stats);
487
		spin_unlock(&file->table_lock);
488 489 490 491 492 493
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
494 495
		request = list_first_entry_or_null(&file_priv->mm.request_list,
						   struct drm_i915_gem_request,
496
						   client_link);
497
		rcu_read_lock();
498 499 500
		task = pid_task(request && request->ctx->pid ?
				request->ctx->pid : file->pid,
				PIDTYPE_PID);
501
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
502
		rcu_read_unlock();
503

504
		mutex_unlock(&dev->struct_mutex);
505
	}
506
	mutex_unlock(&dev->filelist_mutex);
507 508 509 510

	return 0;
}

511
static int i915_gem_gtt_info(struct seq_file *m, void *data)
512
{
513
	struct drm_info_node *node = m->private;
514 515
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
516
	bool show_pin_display_only = !!node->info_ent->data;
517
	struct drm_i915_gem_object *obj;
518
	u64 total_obj_size, total_gtt_size;
519 520 521 522 523 524 525
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
526
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
527
		if (show_pin_display_only && !obj->pin_display)
528 529
			continue;

530
		seq_puts(m, "   ");
531
		describe_obj(m, obj);
532
		seq_putc(m, '\n');
533
		total_obj_size += obj->base.size;
534
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
535 536 537 538 539
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

540
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
541 542 543 544 545
		   count, total_obj_size, total_gtt_size);

	return 0;
}

546 547
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
548 549
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
550
	struct drm_i915_gem_object *obj;
551
	struct intel_engine_cs *engine;
552
	enum intel_engine_id id;
553
	int total = 0;
554
	int ret, j;
555 556 557 558 559

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

560
	for_each_engine(engine, dev_priv, id) {
561
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
562 563 564 565
			int count;

			count = 0;
			list_for_each_entry(obj,
566
					    &engine->batch_pool.cache_list[j],
567 568 569
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
570
				   engine->name, j, count);
571 572

			list_for_each_entry(obj,
573
					    &engine->batch_pool.cache_list[j],
574 575 576 577 578 579 580
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
581
		}
582 583
	}

584
	seq_printf(m, "total: %d\n", total);
585 586 587 588 589 590

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

591 592 593 594
static void print_request(struct seq_file *m,
			  struct drm_i915_gem_request *rq,
			  const char *prefix)
{
595
	seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
596
		   rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
597
		   rq->priotree.priority,
598
		   jiffies_to_msecs(jiffies - rq->emitted_jiffies),
599
		   rq->timeline->common->name);
600 601
}

602 603
static int i915_gem_request_info(struct seq_file *m, void *data)
{
604 605
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
D
Daniel Vetter 已提交
606
	struct drm_i915_gem_request *req;
607 608
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
609
	int ret, any;
610 611 612 613

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
614

615
	any = 0;
616
	for_each_engine(engine, dev_priv, id) {
617 618 619
		int count;

		count = 0;
620
		list_for_each_entry(req, &engine->timeline->requests, link)
621 622
			count++;
		if (count == 0)
623 624
			continue;

625
		seq_printf(m, "%s requests: %d\n", engine->name, count);
626
		list_for_each_entry(req, &engine->timeline->requests, link)
627
			print_request(m, req, "    ");
628 629

		any++;
630
	}
631 632
	mutex_unlock(&dev->struct_mutex);

633
	if (any == 0)
634
		seq_puts(m, "No requests\n");
635

636 637 638
	return 0;
}

639
static void i915_ring_seqno_info(struct seq_file *m,
640
				 struct intel_engine_cs *engine)
641
{
642 643 644
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct rb_node *rb;

645
	seq_printf(m, "Current sequence (%s): %x\n",
646
		   engine->name, intel_engine_get_seqno(engine));
647

648
	spin_lock_irq(&b->rb_lock);
649
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
650
		struct intel_wait *w = rb_entry(rb, typeof(*w), node);
651 652 653 654

		seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
			   engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
	}
655
	spin_unlock_irq(&b->rb_lock);
656 657
}

658 659
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
660
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
661
	struct intel_engine_cs *engine;
662
	enum intel_engine_id id;
663

664
	for_each_engine(engine, dev_priv, id)
665
		i915_ring_seqno_info(m, engine);
666

667 668 669 670 671 672
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
673
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
674
	struct intel_engine_cs *engine;
675
	enum intel_engine_id id;
676
	int i, pipe;
677

678
	intel_runtime_pm_get(dev_priv);
679

680
	if (IS_CHERRYVIEW(dev_priv)) {
681 682 683 684 685 686 687 688 689 690 691
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
692 693 694 695 696 697 698 699 700 701 702
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

703 704 705 706
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

707 708 709 710
			intel_display_power_put(dev_priv, power_domain);
		}

		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
711 712 713 714 715 716
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
717
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
734
	} else if (INTEL_GEN(dev_priv) >= 8) {
735 736 737 738 739 740 741 742 743 744 745 746
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

747
		for_each_pipe(dev_priv, pipe) {
748 749 750 751 752
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
753 754 755 756
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
757
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
758 759
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
760
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
761 762
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
763
			seq_printf(m, "Pipe %c IER:\t%08x\n",
764 765
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
766 767

			intel_display_power_put(dev_priv, power_domain);
768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
790
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
791 792 793 794 795 796 797 798
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
799 800 801 802 803 804 805 806 807 808 809
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
810 811 812
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
813 814
			intel_display_power_put(dev_priv, power_domain);
		}
J
Jesse Barnes 已提交
815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

840
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
841 842 843 844 845 846
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
847
		for_each_pipe(dev_priv, pipe)
848 849 850
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
871
	for_each_engine(engine, dev_priv, id) {
872
		if (INTEL_GEN(dev_priv) >= 6) {
873 874
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
875
				   engine->name, I915_READ_IMR(engine));
876
		}
877
		i915_ring_seqno_info(m, engine);
878
	}
879
	intel_runtime_pm_put(dev_priv);
880

881 882 883
	return 0;
}

884 885
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
886 887
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
888 889 890 891 892
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
893 894 895

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
896
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
897

C
Chris Wilson 已提交
898 899
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
900
		if (!vma)
901
			seq_puts(m, "unused");
902
		else
903
			describe_obj(m, vma->obj);
904
		seq_putc(m, '\n');
905 906
	}

907
	mutex_unlock(&dev->struct_mutex);
908 909 910
	return 0;
}

911
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
912 913
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
914
{
915 916 917 918
	struct i915_gpu_state *error = file->private_data;
	struct drm_i915_error_state_buf str;
	ssize_t ret;
	loff_t tmp;
919

920 921
	if (!error)
		return 0;
922

923 924 925
	ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
	if (ret)
		return ret;
926

927 928 929
	ret = i915_error_state_to_str(&str, error);
	if (ret)
		goto out;
930

931 932 933 934
	tmp = 0;
	ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
	if (ret < 0)
		goto out;
935

936 937 938 939 940
	*pos = str.start + ret;
out:
	i915_error_state_buf_release(&str);
	return ret;
}
941

942 943 944
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
945
	return 0;
946 947
}

948
static int i915_gpu_info_open(struct inode *inode, struct file *file)
949
{
950
	struct drm_i915_private *i915 = inode->i_private;
951
	struct i915_gpu_state *gpu;
952

953 954 955
	intel_runtime_pm_get(i915);
	gpu = i915_capture_gpu_state(i915);
	intel_runtime_pm_put(i915);
956 957
	if (!gpu)
		return -ENOMEM;
958

959
	file->private_data = gpu;
960 961 962
	return 0;
}

963 964 965 966 967 968 969 970 971 972 973 974 975
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
976
{
977
	struct i915_gpu_state *error = filp->private_data;
978

979 980
	if (!error)
		return 0;
981

982 983
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
984

985 986
	return cnt;
}
987

988 989 990 991
static int i915_error_state_open(struct inode *inode, struct file *file)
{
	file->private_data = i915_first_error_state(inode->i_private);
	return 0;
992 993 994 995 996
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
997
	.read = gpu_state_read,
998 999
	.write = i915_error_state_write,
	.llseek = default_llseek,
1000
	.release = gpu_state_release,
1001
};
1002 1003
#endif

1004 1005 1006
static int
i915_next_seqno_set(void *data, u64 val)
{
1007 1008
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
1009 1010 1011 1012 1013 1014
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1015
	ret = i915_gem_set_global_seqno(dev, val);
1016 1017
	mutex_unlock(&dev->struct_mutex);

1018
	return ret;
1019 1020
}

1021
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1022
			NULL, i915_next_seqno_set,
1023
			"0x%llx\n");
1024

1025
static int i915_frequency_info(struct seq_file *m, void *unused)
1026
{
1027
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1028 1029 1030
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1031

1032
	if (IS_GEN5(dev_priv)) {
1033 1034 1035 1036 1037 1038 1039 1040 1041
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1042
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
		u32 freq_sts;

		mutex_lock(&dev_priv->rps.hw_lock);
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

		seq_printf(m, "max GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));

		seq_printf(m, "min GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));

		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
		mutex_unlock(&dev_priv->rps.hw_lock);
1069
	} else if (INTEL_GEN(dev_priv) >= 6) {
1070 1071 1072
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1073
		u32 rpmodectl, rpinclimit, rpdeclimit;
1074
		u32 rpstat, cagf, reqf;
1075 1076
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1077
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1078 1079
		int max_freq;

1080
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1081
		if (IS_GEN9_LP(dev_priv)) {
1082 1083 1084 1085 1086 1087 1088
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1089
		/* RPSTAT1 is in the GT power well */
1090
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1091

1092
		reqf = I915_READ(GEN6_RPNSWREQ);
1093
		if (INTEL_GEN(dev_priv) >= 9)
1094 1095 1096
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1097
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1098 1099 1100 1101
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1102
		reqf = intel_gpu_freq(dev_priv, reqf);
1103

1104 1105 1106 1107
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1108
		rpstat = I915_READ(GEN6_RPSTAT1);
1109 1110 1111 1112 1113 1114
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
1115
		if (INTEL_GEN(dev_priv) >= 9)
1116
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1117
		else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
B
Ben Widawsky 已提交
1118 1119 1120
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1121
		cagf = intel_gpu_freq(dev_priv, cagf);
1122

1123
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1124

1125
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1138
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1139
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1140 1141
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
			   dev_priv->rps.pm_intrmsk_mbz);
1142 1143
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1144
			   (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
1145 1146 1147 1148
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1149 1150 1151 1152
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1153
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1154
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1155 1156 1157 1158 1159 1160
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1161 1162 1163
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1164 1165 1166 1167 1168 1169
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1170 1171
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1172

1173
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1174
			    rp_state_cap >> 16) & 0xff;
1175 1176
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1177
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1178
			   intel_gpu_freq(dev_priv, max_freq));
1179 1180

		max_freq = (rp_state_cap & 0xff00) >> 8;
1181 1182
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1183
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1184
			   intel_gpu_freq(dev_priv, max_freq));
1185

1186
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1187
			    rp_state_cap >> 0) & 0xff;
1188 1189
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1190
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1191
			   intel_gpu_freq(dev_priv, max_freq));
1192
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1193
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1194

1195 1196 1197
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1198 1199
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1200 1201
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1202 1203
		seq_printf(m, "Boost freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
1204 1205 1206 1207 1208
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1209
	} else {
1210
		seq_puts(m, "no P-state info available\n");
1211
	}
1212

1213
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1214 1215 1216
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1217 1218
	intel_runtime_pm_put(dev_priv);
	return ret;
1219 1220
}

1221 1222 1223 1224
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1225 1226 1227
	int slice;
	int subslice;

1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1240 1241 1242 1243 1244 1245 1246
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1247 1248
}

1249 1250
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1251
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1252
	struct intel_engine_cs *engine;
1253 1254
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1255
	struct intel_instdone instdone;
1256
	enum intel_engine_id id;
1257

1258
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1259 1260 1261 1262 1263
		seq_puts(m, "Wedged\n");
	if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: struct_mutex backoff\n");
	if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: reset handoff to waiter\n");
1264
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1265
		seq_puts(m, "Waiter holding struct mutex\n");
1266
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1267
		seq_puts(m, "struct_mutex blocked for reset\n");
1268

1269
	if (!i915.enable_hangcheck) {
1270
		seq_puts(m, "Hangcheck disabled\n");
1271 1272 1273
		return 0;
	}

1274 1275
	intel_runtime_pm_get(dev_priv);

1276
	for_each_engine(engine, dev_priv, id) {
1277
		acthd[id] = intel_engine_get_active_head(engine);
1278
		seqno[id] = intel_engine_get_seqno(engine);
1279 1280
	}

1281
	intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1282

1283 1284
	intel_runtime_pm_put(dev_priv);

1285 1286
	if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1287 1288
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
1289 1290 1291 1292
	else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1293

1294 1295
	seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));

1296
	for_each_engine(engine, dev_priv, id) {
1297 1298 1299
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1300
		seq_printf(m, "%s:\n", engine->name);
1301
		seq_printf(m, "\tseqno = %x [current %x, last %x], inflight %d\n",
1302
			   engine->hangcheck.seqno, seqno[id],
1303 1304
			   intel_engine_last_submit(engine),
			   engine->timeline->inflight_seqnos);
1305
		seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
1306 1307
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
1308 1309 1310
					  &dev_priv->gpu_error.missed_irq_rings)),
			   yesno(engine->hangcheck.stalled));

1311
		spin_lock_irq(&b->rb_lock);
1312
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
1313
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1314 1315 1316 1317

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
1318
		spin_unlock_irq(&b->rb_lock);
1319

1320
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1321
			   (long long)engine->hangcheck.acthd,
1322
			   (long long)acthd[id]);
1323 1324 1325 1326 1327
		seq_printf(m, "\taction = %s(%d) %d ms ago\n",
			   hangcheck_action_to_str(engine->hangcheck.action),
			   engine->hangcheck.action,
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1328

1329
		if (engine->id == RCS) {
1330
			seq_puts(m, "\tinstdone read =\n");
1331

1332
			i915_instdone_info(dev_priv, m, &instdone);
1333

1334
			seq_puts(m, "\tinstdone accu =\n");
1335

1336 1337
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1338
		}
1339 1340 1341 1342 1343
	}

	return 0;
}

1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
static int i915_reset_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));

	for_each_engine(engine, dev_priv, id) {
		seq_printf(m, "%s = %u\n", engine->name,
			   i915_reset_engine_count(error, engine));
	}

	return 0;
}

1361
static int ironlake_drpc_info(struct seq_file *m)
1362
{
1363
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1364 1365 1366 1367 1368 1369 1370
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1371
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1372 1373 1374 1375
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1376
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1377
	seq_printf(m, "SW control enabled: %s\n",
1378
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1379
	seq_printf(m, "Gated voltage change: %s\n",
1380
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1381 1382
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1383
	seq_printf(m, "Max P-state: P%d\n",
1384
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1385 1386 1387 1388
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1389
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1390
	seq_puts(m, "Current RS state: ");
1391 1392
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1393
		seq_puts(m, "on\n");
1394 1395
		break;
	case RSX_STATUS_RC1:
1396
		seq_puts(m, "RC1\n");
1397 1398
		break;
	case RSX_STATUS_RC1E:
1399
		seq_puts(m, "RC1E\n");
1400 1401
		break;
	case RSX_STATUS_RS1:
1402
		seq_puts(m, "RS1\n");
1403 1404
		break;
	case RSX_STATUS_RS2:
1405
		seq_puts(m, "RS2 (RC6)\n");
1406 1407
		break;
	case RSX_STATUS_RS3:
1408
		seq_puts(m, "RC3 (RC6+)\n");
1409 1410
		break;
	default:
1411
		seq_puts(m, "unknown\n");
1412 1413
		break;
	}
1414 1415 1416 1417

	return 0;
}

1418
static int i915_forcewake_domains(struct seq_file *m, void *data)
1419
{
1420
	struct drm_i915_private *i915 = node_to_i915(m->private);
1421
	struct intel_uncore_forcewake_domain *fw_domain;
C
Chris Wilson 已提交
1422
	unsigned int tmp;
1423

1424 1425 1426
	seq_printf(m, "user.bypass_count = %u\n",
		   i915->uncore.user_forcewake.count);

1427
	for_each_fw_domain(fw_domain, i915, tmp)
1428
		seq_printf(m, "%s.wake_count = %u\n",
1429
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1430
			   READ_ONCE(fw_domain->wake_count));
1431

1432 1433 1434
	return 0;
}

1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);

	seq_printf(m, "%s %u (%llu us)\n",
		   title, I915_READ(reg),
		   intel_rc6_residency_us(dev_priv, reg));
}

1446 1447
static int vlv_drpc_info(struct seq_file *m)
{
1448
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1449
	u32 rpmodectl1, rcctl1, pw_status;
1450

1451
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1468
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1469
	seq_printf(m, "Media Power Well: %s\n",
1470
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1471

1472 1473
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1474

1475
	return i915_forcewake_domains(m, NULL);
1476 1477
}

1478 1479
static int gen6_drpc_info(struct seq_file *m)
{
1480
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
B
Ben Widawsky 已提交
1481
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1482
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1483
	unsigned forcewake_count;
1484
	int count = 0;
1485

1486
	forcewake_count = READ_ONCE(dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count);
1487
	if (forcewake_count) {
1488 1489
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1490 1491 1492 1493 1494 1495 1496
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

1497
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1498
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1499 1500 1501

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1502
	if (INTEL_GEN(dev_priv) >= 9) {
1503 1504 1505
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1506

1507 1508 1509
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1510 1511 1512 1513 1514 1515 1516 1517

	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1518
	seq_printf(m, "RC1e Enabled: %s\n",
1519 1520 1521
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1522
	if (INTEL_GEN(dev_priv) >= 9) {
1523 1524 1525 1526 1527
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1528 1529 1530 1531
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1532
	seq_puts(m, "Current RC state: ");
1533 1534 1535
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1536
			seq_puts(m, "Core Power Down\n");
1537
		else
1538
			seq_puts(m, "on\n");
1539 1540
		break;
	case GEN6_RC3:
1541
		seq_puts(m, "RC3\n");
1542 1543
		break;
	case GEN6_RC6:
1544
		seq_puts(m, "RC6\n");
1545 1546
		break;
	case GEN6_RC7:
1547
		seq_puts(m, "RC7\n");
1548 1549
		break;
	default:
1550
		seq_puts(m, "Unknown\n");
1551 1552 1553 1554 1555
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1556
	if (INTEL_GEN(dev_priv) >= 9) {
1557 1558 1559 1560 1561 1562 1563
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1564 1565

	/* Not exactly sure what this is */
1566 1567 1568 1569 1570
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1571

B
Ben Widawsky 已提交
1572 1573 1574 1575 1576 1577
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1578
	return i915_forcewake_domains(m, NULL);
1579 1580 1581 1582
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1583
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1584 1585 1586
	int err;

	intel_runtime_pm_get(dev_priv);
1587

1588
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1589
		err = vlv_drpc_info(m);
1590
	else if (INTEL_GEN(dev_priv) >= 6)
1591
		err = gen6_drpc_info(m);
1592
	else
1593 1594 1595 1596 1597
		err = ironlake_drpc_info(m);

	intel_runtime_pm_put(dev_priv);

	return err;
1598 1599
}

1600 1601
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1602
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1603 1604 1605 1606 1607 1608 1609 1610 1611 1612

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1613 1614
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1615
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1616

1617
	if (!HAS_FBC(dev_priv)) {
1618
		seq_puts(m, "FBC unsupported on this chipset\n");
1619 1620 1621
		return 0;
	}

1622
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1623
	mutex_lock(&dev_priv->fbc.lock);
1624

1625
	if (intel_fbc_is_active(dev_priv))
1626
		seq_puts(m, "FBC enabled\n");
1627 1628
	else
		seq_printf(m, "FBC disabled: %s\n",
1629
			   dev_priv->fbc.no_fbc_reason);
1630

1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
	if (intel_fbc_is_active(dev_priv)) {
		u32 mask;

		if (INTEL_GEN(dev_priv) >= 8)
			mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 7)
			mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 5)
			mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
		else if (IS_G4X(dev_priv))
			mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
		else
			mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
							FBC_STAT_COMPRESSED);

		seq_printf(m, "Compressing: %s\n", yesno(mask));
1647
	}
1648

P
Paulo Zanoni 已提交
1649
	mutex_unlock(&dev_priv->fbc.lock);
1650 1651
	intel_runtime_pm_put(dev_priv);

1652 1653 1654
	return 0;
}

1655
static int i915_fbc_false_color_get(void *data, u64 *val)
1656
{
1657
	struct drm_i915_private *dev_priv = data;
1658

1659
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1660 1661 1662 1663 1664 1665 1666
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

1667
static int i915_fbc_false_color_set(void *data, u64 val)
1668
{
1669
	struct drm_i915_private *dev_priv = data;
1670 1671
	u32 reg;

1672
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1673 1674
		return -ENODEV;

P
Paulo Zanoni 已提交
1675
	mutex_lock(&dev_priv->fbc.lock);
1676 1677 1678 1679 1680 1681 1682 1683

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1684
	mutex_unlock(&dev_priv->fbc.lock);
1685 1686 1687
	return 0;
}

1688 1689
DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
			i915_fbc_false_color_get, i915_fbc_false_color_set,
1690 1691
			"%llu\n");

1692 1693
static int i915_ips_status(struct seq_file *m, void *unused)
{
1694
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1695

1696
	if (!HAS_IPS(dev_priv)) {
1697 1698 1699 1700
		seq_puts(m, "not supported\n");
		return 0;
	}

1701 1702
	intel_runtime_pm_get(dev_priv);

1703 1704 1705
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

1706
	if (INTEL_GEN(dev_priv) >= 8) {
1707 1708 1709 1710 1711 1712 1713
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1714

1715 1716
	intel_runtime_pm_put(dev_priv);

1717 1718 1719
	return 0;
}

1720 1721
static int i915_sr_status(struct seq_file *m, void *unused)
{
1722
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1723 1724
	bool sr_enabled = false;

1725
	intel_runtime_pm_get(dev_priv);
1726
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1727

1728 1729 1730
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1731
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1732
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1733
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1734
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1735
	else if (IS_I915GM(dev_priv))
1736
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1737
	else if (IS_PINEVIEW(dev_priv))
1738
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1739
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1740
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1741

1742
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1743 1744
	intel_runtime_pm_put(dev_priv);

1745
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1746 1747 1748 1749

	return 0;
}

1750 1751
static int i915_emon_status(struct seq_file *m, void *unused)
{
1752 1753
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1754
	unsigned long temp, chipset, gfx;
1755 1756
	int ret;

1757
	if (!IS_GEN5(dev_priv))
1758 1759
		return -ENODEV;

1760 1761 1762
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1763 1764 1765 1766

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1767
	mutex_unlock(&dev->struct_mutex);
1768 1769 1770 1771 1772 1773 1774 1775 1776

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1777 1778
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1779
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1780
	int ret = 0;
1781
	int gpu_freq, ia_freq;
1782
	unsigned int max_gpu_freq, min_gpu_freq;
1783

1784
	if (!HAS_LLC(dev_priv)) {
1785
		seq_puts(m, "unsupported on this chipset\n");
1786 1787 1788
		return 0;
	}

1789 1790
	intel_runtime_pm_get(dev_priv);

1791
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1792
	if (ret)
1793
		goto out;
1794

1795
	if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
		/* Convert GT frequency to 50 HZ units */
		min_gpu_freq =
			dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq =
			dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
	} else {
		min_gpu_freq = dev_priv->rps.min_freq_softlimit;
		max_gpu_freq = dev_priv->rps.max_freq_softlimit;
	}

1806
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1807

1808
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1809 1810 1811 1812
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1813
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1814
			   intel_gpu_freq(dev_priv, (gpu_freq *
1815 1816
						     (IS_GEN9_BC(dev_priv) ||
						      IS_CANNONLAKE(dev_priv) ?
1817
						      GEN9_FREQ_SCALER : 1))),
1818 1819
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1820 1821
	}

1822
	mutex_unlock(&dev_priv->rps.hw_lock);
1823

1824 1825 1826
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1827 1828
}

1829 1830
static int i915_opregion(struct seq_file *m, void *unused)
{
1831 1832
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1833 1834 1835 1836 1837
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1838
		goto out;
1839

1840 1841
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1842 1843 1844

	mutex_unlock(&dev->struct_mutex);

1845
out:
1846 1847 1848
	return 0;
}

1849 1850
static int i915_vbt(struct seq_file *m, void *unused)
{
1851
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1852 1853 1854 1855 1856 1857 1858

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1859 1860
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1861 1862
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1863
	struct intel_framebuffer *fbdev_fb = NULL;
1864
	struct drm_framebuffer *drm_fb;
1865 1866 1867 1868 1869
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1870

1871
#ifdef CONFIG_DRM_FBDEV_EMULATION
1872
	if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
1873
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1874 1875 1876 1877

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1878
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1879
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1880
			   fbdev_fb->base.modifier,
1881 1882 1883 1884
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
		describe_obj(m, fbdev_fb->obj);
		seq_putc(m, '\n');
	}
1885
#endif
1886

1887
	mutex_lock(&dev->mode_config.fb_lock);
1888
	drm_for_each_fb(drm_fb, dev) {
1889 1890
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1891 1892
			continue;

1893
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1894 1895
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1896
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1897
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1898
			   fb->base.modifier,
1899
			   drm_framebuffer_read_refcount(&fb->base));
1900
		describe_obj(m, fb->obj);
1901
		seq_putc(m, '\n');
1902
	}
1903
	mutex_unlock(&dev->mode_config.fb_lock);
1904
	mutex_unlock(&dev->struct_mutex);
1905 1906 1907 1908

	return 0;
}

1909
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1910
{
1911 1912
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u)",
		   ring->space, ring->head, ring->tail);
1913 1914
}

1915 1916
static int i915_context_status(struct seq_file *m, void *unused)
{
1917 1918
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1919
	struct intel_engine_cs *engine;
1920
	struct i915_gem_context *ctx;
1921
	enum intel_engine_id id;
1922
	int ret;
1923

1924
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1925 1926 1927
	if (ret)
		return ret;

1928
	list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
1929
		seq_printf(m, "HW context %u ", ctx->hw_id);
1930
		if (ctx->pid) {
1931 1932
			struct task_struct *task;

1933
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1934 1935 1936 1937 1938
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1939 1940
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1941 1942 1943 1944
		} else {
			seq_puts(m, "(kernel) ");
		}

1945 1946
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1947

1948
		for_each_engine(engine, dev_priv, id) {
1949 1950 1951 1952 1953
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			seq_putc(m, ce->initialised ? 'I' : 'i');
			if (ce->state)
1954
				describe_obj(m, ce->state->obj);
1955
			if (ce->ring)
1956
				describe_ctx_ring(m, ce->ring);
1957 1958
			seq_putc(m, '\n');
		}
1959 1960

		seq_putc(m, '\n');
1961 1962
	}

1963
	mutex_unlock(&dev->struct_mutex);
1964 1965 1966 1967

	return 0;
}

1968
static void i915_dump_lrc_obj(struct seq_file *m,
1969
			      struct i915_gem_context *ctx,
1970
			      struct intel_engine_cs *engine)
1971
{
1972
	struct i915_vma *vma = ctx->engine[engine->id].state;
1973 1974 1975
	struct page *page;
	int j;

1976 1977
	seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);

1978 1979
	if (!vma) {
		seq_puts(m, "\tFake context\n");
1980 1981 1982
		return;
	}

1983 1984
	if (vma->flags & I915_VMA_GLOBAL_BIND)
		seq_printf(m, "\tBound in GGTT at 0x%08x\n",
1985
			   i915_ggtt_offset(vma));
1986

C
Chris Wilson 已提交
1987
	if (i915_gem_object_pin_pages(vma->obj)) {
1988
		seq_puts(m, "\tFailed to get pages for context object\n\n");
1989 1990 1991
		return;
	}

1992 1993 1994
	page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
	if (page) {
		u32 *reg_state = kmap_atomic(page);
1995 1996

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
1997 1998 1999
			seq_printf(m,
				   "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   j * 4,
2000 2001 2002 2003 2004 2005
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

C
Chris Wilson 已提交
2006
	i915_gem_object_unpin_pages(vma->obj);
2007 2008 2009
	seq_putc(m, '\n');
}

2010 2011
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
2012 2013
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2014
	struct intel_engine_cs *engine;
2015
	struct i915_gem_context *ctx;
2016
	enum intel_engine_id id;
2017
	int ret;
2018 2019 2020 2021 2022 2023 2024 2025 2026 2027

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

2028
	list_for_each_entry(ctx, &dev_priv->contexts.list, link)
2029
		for_each_engine(engine, dev_priv, id)
2030
			i915_dump_lrc_obj(m, ctx, engine);
2031 2032 2033 2034 2035 2036

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2037 2038
static const char *swizzle_string(unsigned swizzle)
{
2039
	switch (swizzle) {
2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2055
		return "unknown";
2056 2057 2058 2059 2060 2061 2062
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2063
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2064

2065
	intel_runtime_pm_get(dev_priv);
2066 2067 2068 2069 2070 2071

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2072
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
2073 2074
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2075 2076
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2077 2078 2079 2080
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2081
	} else if (INTEL_GEN(dev_priv) >= 6) {
2082 2083 2084 2085 2086 2087 2088 2089
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2090
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2091 2092 2093 2094 2095
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2096 2097
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2098
	}
2099 2100 2101 2102

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2103
	intel_runtime_pm_put(dev_priv);
2104 2105 2106 2107

	return 0;
}

B
Ben Widawsky 已提交
2108 2109
static int per_file_ctx(int id, void *ptr, void *data)
{
2110
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2111
	struct seq_file *m = data;
2112 2113 2114 2115 2116 2117 2118
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2119

2120 2121 2122
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2123
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2124 2125 2126 2127 2128
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2129 2130
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2131
{
B
Ben Widawsky 已提交
2132
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2133 2134
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
2135
	int i;
D
Daniel Vetter 已提交
2136

B
Ben Widawsky 已提交
2137 2138 2139
	if (!ppgtt)
		return;

2140
	for_each_engine(engine, dev_priv, id) {
2141
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2142
		for (i = 0; i < 4; i++) {
2143
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2144
			pdp <<= 32;
2145
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2146
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2147 2148 2149 2150
		}
	}
}

2151 2152
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2153
{
2154
	struct intel_engine_cs *engine;
2155
	enum intel_engine_id id;
D
Daniel Vetter 已提交
2156

2157
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2158 2159
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2160
	for_each_engine(engine, dev_priv, id) {
2161
		seq_printf(m, "%s\n", engine->name);
2162
		if (IS_GEN7(dev_priv))
2163 2164 2165 2166 2167 2168 2169 2170
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2171 2172 2173 2174
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2175
		seq_puts(m, "aliasing PPGTT:\n");
2176
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2177

B
Ben Widawsky 已提交
2178
		ppgtt->debug_dump(ppgtt, m);
2179
	}
B
Ben Widawsky 已提交
2180

D
Daniel Vetter 已提交
2181
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2182 2183 2184 2185
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2186 2187
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2188
	struct drm_file *file;
2189
	int ret;
B
Ben Widawsky 已提交
2190

2191 2192
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2193
	if (ret)
2194 2195
		goto out_unlock;

2196
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2197

2198 2199 2200 2201
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2202

2203 2204
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2205
		struct task_struct *task;
2206

2207
		task = get_pid_task(file->pid, PIDTYPE_PID);
2208 2209
		if (!task) {
			ret = -ESRCH;
2210
			goto out_rpm;
2211
		}
2212 2213
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2214 2215 2216 2217
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2218
out_rpm:
2219
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2220
	mutex_unlock(&dev->struct_mutex);
2221 2222
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2223
	return ret;
D
Daniel Vetter 已提交
2224 2225
}

2226 2227
static int count_irq_waiters(struct drm_i915_private *i915)
{
2228
	struct intel_engine_cs *engine;
2229
	enum intel_engine_id id;
2230 2231
	int count = 0;

2232
	for_each_engine(engine, i915, id)
2233
		count += intel_engine_has_waiter(engine);
2234 2235 2236 2237

	return count;
}

2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2252 2253
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2254 2255
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2256 2257
	struct drm_file *file;

2258
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2259 2260
	seq_printf(m, "GPU busy? %s [%d requests]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2261
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2262 2263
	seq_printf(m, "Boosts outstanding? %d\n",
		   atomic_read(&dev_priv->rps.num_waiters));
2264 2265 2266
	seq_printf(m, "Frequency requested %d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2267 2268 2269 2270
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2271 2272 2273 2274
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
2275 2276

	mutex_lock(&dev->filelist_mutex);
2277 2278 2279 2280 2281 2282
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
2283
		seq_printf(m, "%s [%d]: %d boosts\n",
2284 2285
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2286
			   atomic_read(&file_priv->rps.boosts));
2287 2288
		rcu_read_unlock();
	}
2289 2290
	seq_printf(m, "Kernel (anonymous) boosts: %d\n",
		   atomic_read(&dev_priv->rps.boosts));
2291
	mutex_unlock(&dev->filelist_mutex);
2292

2293 2294
	if (INTEL_GEN(dev_priv) >= 6 &&
	    dev_priv->rps.enabled &&
2295
	    dev_priv->gt.active_requests) {
2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
			   rps_power_to_str(dev_priv->rps.power));
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
2309
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
2310 2311
			   dev_priv->rps.up_threshold);
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
2312
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
2313 2314 2315 2316 2317
			   dev_priv->rps.down_threshold);
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2318
	return 0;
2319 2320
}

2321 2322
static int i915_llc(struct seq_file *m, void *data)
{
2323
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2324
	const bool edram = INTEL_GEN(dev_priv) > 8;
2325

2326
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2327 2328
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2329 2330 2331 2332

	return 0;
}

2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;

	if (!HAS_HUC_UCODE(dev_priv))
		return 0;

	seq_puts(m, "HuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n", huc_fw->path);
	seq_printf(m, "\tfetch: %s\n",
		intel_uc_fw_status_repr(huc_fw->fetch_status));
	seq_printf(m, "\tload: %s\n",
		intel_uc_fw_status_repr(huc_fw->load_status));
	seq_printf(m, "\tversion wanted: %d.%d\n",
		huc_fw->major_ver_wanted, huc_fw->minor_ver_wanted);
	seq_printf(m, "\tversion found: %d.%d\n",
		huc_fw->major_ver_found, huc_fw->minor_ver_found);
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		huc_fw->header_offset, huc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		huc_fw->ucode_offset, huc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		huc_fw->rsa_offset, huc_fw->rsa_size);

2358
	intel_runtime_pm_get(dev_priv);
2359
	seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
2360
	intel_runtime_pm_put(dev_priv);
2361 2362 2363 2364

	return 0;
}

2365 2366
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2367
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2368
	struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
2369 2370
	u32 tmp, i;

2371
	if (!HAS_GUC_UCODE(dev_priv))
2372 2373 2374 2375
		return 0;

	seq_printf(m, "GuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n",
2376
		guc_fw->path);
2377
	seq_printf(m, "\tfetch: %s\n",
2378
		intel_uc_fw_status_repr(guc_fw->fetch_status));
2379
	seq_printf(m, "\tload: %s\n",
2380
		intel_uc_fw_status_repr(guc_fw->load_status));
2381
	seq_printf(m, "\tversion wanted: %d.%d\n",
2382
		guc_fw->major_ver_wanted, guc_fw->minor_ver_wanted);
2383
	seq_printf(m, "\tversion found: %d.%d\n",
2384
		guc_fw->major_ver_found, guc_fw->minor_ver_found);
A
Alex Dai 已提交
2385 2386 2387 2388 2389 2390
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		guc_fw->header_offset, guc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		guc_fw->ucode_offset, guc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		guc_fw->rsa_offset, guc_fw->rsa_size);
2391

2392 2393
	intel_runtime_pm_get(dev_priv);

2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

2407 2408
	intel_runtime_pm_put(dev_priv);

2409 2410 2411
	return 0;
}

2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
	struct intel_guc *guc = &dev_priv->guc;

	seq_puts(m, "\nGuC logging stats:\n");

	seq_printf(m, "\tISR:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_ISR_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);

	seq_printf(m, "\tDPC:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_DPC_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);

	seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);

	seq_printf(m, "\tTotal flush interrupt count: %u\n",
		   guc->log.flush_interrupt_count);

	seq_printf(m, "\tCapture miss count: %u\n",
		   guc->log.capture_miss_count);
}

2438 2439 2440 2441
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
				 struct i915_guc_client *client)
{
2442
	struct intel_engine_cs *engine;
2443
	enum intel_engine_id id;
2444 2445
	uint64_t tot = 0;

2446 2447
	seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
		client->priority, client->stage_id, client->proc_desc_offset);
2448 2449
	seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
		client->doorbell_id, client->doorbell_offset);
2450

2451
	for_each_engine(engine, dev_priv, id) {
2452 2453
		u64 submissions = client->submissions[id];
		tot += submissions;
2454
		seq_printf(m, "\tSubmissions: %llu %s\n",
2455
				submissions, engine->name);
2456 2457 2458 2459
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

2460
static bool check_guc_submission(struct seq_file *m)
2461
{
2462
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2463
	const struct intel_guc *guc = &dev_priv->guc;
2464

2465 2466 2467 2468 2469
	if (!guc->execbuf_client) {
		seq_printf(m, "GuC submission %s\n",
			   HAS_GUC_SCHED(dev_priv) ?
			   "disabled" :
			   "not supported");
2470
		return false;
2471
	}
2472

2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483
	return true;
}

static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_guc *guc = &dev_priv->guc;

	if (!check_guc_submission(m))
		return 0;

2484
	seq_printf(m, "Doorbell map:\n");
2485
	seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
2486
	seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
2487

2488 2489
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2490

2491 2492
	i915_guc_log_info(m, dev_priv);

2493 2494 2495 2496 2497
	/* Add more as required ... */

	return 0;
}

2498
static int i915_guc_stage_pool(struct seq_file *m, void *data)
A
Alex Dai 已提交
2499
{
2500
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2501 2502 2503 2504 2505
	const struct intel_guc *guc = &dev_priv->guc;
	struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
	struct i915_guc_client *client = guc->execbuf_client;
	unsigned int tmp;
	int index;
A
Alex Dai 已提交
2506

2507
	if (!check_guc_submission(m))
A
Alex Dai 已提交
2508 2509
		return 0;

2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528
	for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
		struct intel_engine_cs *engine;

		if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
			continue;

		seq_printf(m, "GuC stage descriptor %u:\n", index);
		seq_printf(m, "\tIndex: %u\n", desc->stage_id);
		seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
		seq_printf(m, "\tPriority: %d\n", desc->priority);
		seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
		seq_printf(m, "\tEngines used: 0x%x\n",
			   desc->engines_used);
		seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
			   desc->db_trigger_phy,
			   desc->db_trigger_cpu,
			   desc->db_trigger_uk);
		seq_printf(m, "\tProcess descriptor: 0x%x\n",
			   desc->process_desc);
2529
		seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551
			   desc->wq_addr, desc->wq_size);
		seq_putc(m, '\n');

		for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
			u32 guc_engine_id = engine->guc_id;
			struct guc_execlist_context *lrc =
						&desc->lrc[guc_engine_id];

			seq_printf(m, "\t%s LRC:\n", engine->name);
			seq_printf(m, "\t\tContext desc: 0x%x\n",
				   lrc->context_desc);
			seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
			seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
			seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
			seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
			seq_putc(m, '\n');
		}
	}

	return 0;
}

A
Alex Dai 已提交
2552 2553
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2554 2555 2556 2557 2558 2559
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node_to_i915(node);
	bool dump_load_err = !!node->info_ent->data;
	struct drm_i915_gem_object *obj = NULL;
	u32 *log;
	int i = 0;
A
Alex Dai 已提交
2560

2561 2562 2563 2564
	if (dump_load_err)
		obj = dev_priv->guc.load_err_log;
	else if (dev_priv->guc.log.vma)
		obj = dev_priv->guc.log.vma->obj;
A
Alex Dai 已提交
2565

2566 2567
	if (!obj)
		return 0;
A
Alex Dai 已提交
2568

2569 2570 2571 2572 2573
	log = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(log)) {
		DRM_DEBUG("Failed to pin object\n");
		seq_puts(m, "(log data unaccessible)\n");
		return PTR_ERR(log);
A
Alex Dai 已提交
2574 2575
	}

2576 2577 2578 2579 2580
	for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
		seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
			   *(log + i), *(log + i + 1),
			   *(log + i + 2), *(log + i + 3));

A
Alex Dai 已提交
2581 2582
	seq_putc(m, '\n');

2583 2584
	i915_gem_object_unpin_map(obj);

A
Alex Dai 已提交
2585 2586 2587
	return 0;
}

2588 2589
static int i915_guc_log_control_get(void *data, u64 *val)
{
2590
	struct drm_i915_private *dev_priv = data;
2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

	*val = i915.guc_log_level;

	return 0;
}

static int i915_guc_log_control_set(void *data, u64 val)
{
2602
	struct drm_i915_private *dev_priv = data;
2603 2604 2605 2606 2607
	int ret;

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

2608
	ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
2609 2610 2611 2612 2613 2614 2615
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);
	ret = i915_guc_log_control(dev_priv, val);
	intel_runtime_pm_put(dev_priv);

2616
	mutex_unlock(&dev_priv->drm.struct_mutex);
2617 2618 2619 2620 2621 2622 2623
	return ret;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
			i915_guc_log_control_get, i915_guc_log_control_set,
			"%lld\n");

2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646
static const char *psr2_live_status(u32 val)
{
	static const char * const live_status[] = {
		"IDLE",
		"CAPTURE",
		"CAPTURE_FS",
		"SLEEP",
		"BUFON_FW",
		"ML_UP",
		"SU_STANDBY",
		"FAST_SLEEP",
		"DEEP_SLEEP",
		"BUF_ON",
		"TG_ON"
	};

	val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
	if (val < ARRAY_SIZE(live_status))
		return live_status[val];

	return "unknown";
}

2647 2648
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2649
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2650
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2651 2652
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2653
	bool enabled = false;
2654

2655
	if (!HAS_PSR(dev_priv)) {
2656 2657 2658 2659
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2660 2661
	intel_runtime_pm_get(dev_priv);

2662
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2663 2664
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2665
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2666
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2667 2668 2669 2670
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2671

2672 2673 2674 2675 2676 2677
	if (HAS_DDI(dev_priv)) {
		if (dev_priv->psr.psr2_support)
			enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
		else
			enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
	} else {
2678
		for_each_pipe(dev_priv, pipe) {
2679 2680 2681 2682 2683 2684 2685 2686 2687
			enum transcoder cpu_transcoder =
				intel_pipe_to_cpu_transcoder(dev_priv, pipe);
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain))
				continue;

2688 2689 2690 2691 2692
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
2693 2694

			intel_display_power_put(dev_priv, power_domain);
R
Rodrigo Vivi 已提交
2695 2696
		}
	}
2697 2698 2699 2700

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2701 2702
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

2703
	if (!HAS_DDI(dev_priv))
R
Rodrigo Vivi 已提交
2704 2705 2706 2707 2708 2709
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2710

2711 2712 2713 2714
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2715
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2716
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2717
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2718 2719 2720

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2721
	if (dev_priv->psr.psr2_support) {
2722 2723 2724 2725
		u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);

		seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
			   psr2, psr2_live_status(psr2));
2726
	}
2727
	mutex_unlock(&dev_priv->psr.lock);
2728

2729
	intel_runtime_pm_put(dev_priv);
2730 2731 2732
	return 0;
}

2733 2734
static int i915_sink_crc(struct seq_file *m, void *data)
{
2735 2736
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2737
	struct intel_connector *connector;
2738
	struct drm_connector_list_iter conn_iter;
2739 2740 2741 2742 2743
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2744 2745
	drm_connector_list_iter_begin(dev, &conn_iter);
	for_each_intel_connector_iter(connector, &conn_iter) {
2746
		struct drm_crtc *crtc;
2747

2748
		if (!connector->base.state->best_encoder)
2749 2750
			continue;

2751 2752
		crtc = connector->base.state->crtc;
		if (!crtc->state->active)
2753 2754
			continue;

2755
		if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2756 2757
			continue;

2758
		intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
2771
	drm_connector_list_iter_end(&conn_iter);
2772 2773 2774 2775
	drm_modeset_unlock_all(dev);
	return ret;
}

2776 2777
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2778
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2779
	unsigned long long power;
2780 2781
	u32 units;

2782
	if (INTEL_GEN(dev_priv) < 6)
2783 2784
		return -ENODEV;

2785 2786
	intel_runtime_pm_get(dev_priv);

2787 2788 2789 2790 2791 2792
	if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power)) {
		intel_runtime_pm_put(dev_priv);
		return -ENODEV;
	}

	units = (power & 0x1f00) >> 8;
2793
	power = I915_READ(MCH_SECP_NRG_STTS);
2794
	power = (1000000 * power) >> units; /* convert to uJ */
2795

2796 2797
	intel_runtime_pm_put(dev_priv);

2798
	seq_printf(m, "%llu", power);
2799 2800 2801 2802

	return 0;
}

2803
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2804
{
2805
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2806
	struct pci_dev *pdev = dev_priv->drm.pdev;
2807

2808 2809
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2810

2811
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2812
	seq_printf(m, "IRQs disabled: %s\n",
2813
		   yesno(!intel_irqs_enabled(dev_priv)));
2814
#ifdef CONFIG_PM
2815
	seq_printf(m, "Usage count: %d\n",
2816
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2817 2818 2819
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2820
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2821 2822
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2823

2824 2825 2826
	return 0;
}

2827 2828
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2829
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

2844
		for_each_power_domain(power_domain, power_well->domains)
2845
			seq_printf(m, "  %-23s %d\n",
2846
				 intel_display_power_domain_str(power_domain),
2847 2848 2849 2850 2851 2852 2853 2854
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2855 2856
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2857
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2858 2859
	struct intel_csr *csr;

2860
	if (!HAS_CSR(dev_priv)) {
2861 2862 2863 2864 2865 2866
		seq_puts(m, "not supported\n");
		return 0;
	}

	csr = &dev_priv->csr;

2867 2868
	intel_runtime_pm_get(dev_priv);

2869 2870 2871 2872
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2873
		goto out;
2874 2875 2876 2877

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2878 2879
	if (IS_KABYLAKE(dev_priv) ||
	    (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6))) {
2880 2881 2882 2883
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2884
	} else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2885 2886
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2887 2888
	}

2889 2890 2891 2892 2893
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2894 2895
	intel_runtime_pm_put(dev_priv);

2896 2897 2898
	return 0;
}

2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2921 2922
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2923 2924 2925 2926 2927 2928
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2929
		   encoder->base.id, encoder->name);
2930 2931 2932 2933
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2934
			   connector->name,
2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2948 2949
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2950 2951
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2952 2953
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2954

2955
	if (fb)
2956
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2957 2958
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2959 2960
	else
		seq_puts(m, "\tprimary plane disabled\n");
2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2980
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2981
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2982
		intel_panel_info(m, &intel_connector->panel);
2983 2984 2985

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2986 2987
}

L
Libin Yang 已提交
2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

3002 3003 3004 3005 3006 3007
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

3008
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
3022
	struct drm_display_mode *mode;
3023 3024

	seq_printf(m, "connector %d: type %s, status: %s\n",
3025
		   connector->base.id, connector->name,
3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
3037

3038
	if (!intel_encoder)
3039 3040 3041 3042 3043
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
3044 3045 3046 3047
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
3048 3049 3050
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
3051
			intel_lvds_info(m, intel_connector);
3052 3053 3054 3055 3056 3057 3058 3059
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
		    intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
3060
	}
3061

3062 3063 3064
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
3065 3066
}

3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
3089
	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
3090 3091 3092 3093
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
3094 3095 3096 3097 3098 3099
		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
3100 3101 3102 3103 3104 3105 3106
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3107 3108
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3109 3110 3111 3112 3113
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
3114
		struct drm_format_name_buf format_name;
3115 3116 3117 3118 3119 3120 3121 3122

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

3123
		if (state->fb) {
V
Ville Syrjälä 已提交
3124 3125
			drm_get_format_name(state->fb->format->format,
					    &format_name);
3126
		} else {
3127
			sprintf(format_name.str, "N/A");
3128 3129
		}

3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3143
			   format_name.str,
3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3163
		for (i = 0; i < num_scalers; i++) {
3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3176 3177
static int i915_display_info(struct seq_file *m, void *unused)
{
3178 3179
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3180
	struct intel_crtc *crtc;
3181
	struct drm_connector *connector;
3182
	struct drm_connector_list_iter conn_iter;
3183

3184
	intel_runtime_pm_get(dev_priv);
3185 3186
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3187
	for_each_intel_crtc(dev, crtc) {
3188
		struct intel_crtc_state *pipe_config;
3189

3190
		drm_modeset_lock(&crtc->base.mutex, NULL);
3191 3192
		pipe_config = to_intel_crtc_state(crtc->base.state);

3193
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3194
			   crtc->base.base.id, pipe_name(crtc->pipe),
3195
			   yesno(pipe_config->base.active),
3196 3197 3198
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3199
		if (pipe_config->base.active) {
3200 3201 3202
			struct intel_plane *cursor =
				to_intel_plane(crtc->base.cursor);

3203 3204
			intel_crtc_info(m, crtc);

3205 3206 3207 3208 3209 3210 3211
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
				   yesno(cursor->base.state->visible),
				   cursor->base.state->crtc_x,
				   cursor->base.state->crtc_y,
				   cursor->base.state->crtc_w,
				   cursor->base.state->crtc_h,
				   cursor->cursor.base);
3212 3213
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3214
		}
3215 3216 3217 3218

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3219
		drm_modeset_unlock(&crtc->base.mutex);
3220 3221 3222 3223 3224
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
3225 3226 3227
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
3228
		intel_connector_info(m, connector);
3229 3230 3231
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

3232
	intel_runtime_pm_put(dev_priv);
3233 3234 3235 3236

	return 0;
}

3237 3238 3239
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
3240
	struct i915_gpu_error *error = &dev_priv->gpu_error;
3241
	struct intel_engine_cs *engine;
3242
	enum intel_engine_id id;
3243

3244 3245
	intel_runtime_pm_get(dev_priv);

3246 3247 3248 3249 3250
	seq_printf(m, "GT awake? %s\n",
		   yesno(dev_priv->gt.awake));
	seq_printf(m, "Global active requests: %d\n",
		   dev_priv->gt.active_requests);

3251
	for_each_engine(engine, dev_priv, id) {
3252 3253 3254 3255 3256 3257
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct drm_i915_gem_request *rq;
		struct rb_node *rb;
		u64 addr;

		seq_printf(m, "%s\n", engine->name);
3258
		seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms], inflight %d\n",
3259
			   intel_engine_get_seqno(engine),
3260
			   intel_engine_last_submit(engine),
3261
			   engine->hangcheck.seqno,
3262 3263
			   jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp),
			   engine->timeline->inflight_seqnos);
3264 3265
		seq_printf(m, "\tReset count: %d\n",
			   i915_reset_engine_count(error, engine));
3266 3267 3268 3269 3270

		rcu_read_lock();

		seq_printf(m, "\tRequests:\n");

3271 3272 3273
		rq = list_first_entry(&engine->timeline->requests,
				      struct drm_i915_gem_request, link);
		if (&rq->link != &engine->timeline->requests)
3274 3275
			print_request(m, rq, "\t\tfirst  ");

3276 3277 3278
		rq = list_last_entry(&engine->timeline->requests,
				     struct drm_i915_gem_request, link);
		if (&rq->link != &engine->timeline->requests)
3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313
			print_request(m, rq, "\t\tlast   ");

		rq = i915_gem_find_active_request(engine);
		if (rq) {
			print_request(m, rq, "\t\tactive ");
			seq_printf(m,
				   "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
				   rq->head, rq->postfix, rq->tail,
				   rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
				   rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
		}

		seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
			   I915_READ(RING_START(engine->mmio_base)),
			   rq ? i915_ggtt_offset(rq->ring->vma) : 0);
		seq_printf(m, "\tRING_HEAD:  0x%08x [0x%08x]\n",
			   I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
			   rq ? rq->ring->head : 0);
		seq_printf(m, "\tRING_TAIL:  0x%08x [0x%08x]\n",
			   I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
			   rq ? rq->ring->tail : 0);
		seq_printf(m, "\tRING_CTL:   0x%08x [%s]\n",
			   I915_READ(RING_CTL(engine->mmio_base)),
			   I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");

		rcu_read_unlock();

		addr = intel_engine_get_active_head(engine);
		seq_printf(m, "\tACTHD:  0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));
		addr = intel_engine_get_last_batch_head(engine);
		seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));

		if (i915.enable_execlists) {
3314
			const u32 *hws = &engine->status_page.page_addr[I915_HWS_CSB_BUF0_INDEX];
3315
			u32 ptr, read, write;
3316
			unsigned int idx;
3317 3318 3319 3320 3321 3322 3323 3324

			seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
				   I915_READ(RING_EXECLIST_STATUS_LO(engine)),
				   I915_READ(RING_EXECLIST_STATUS_HI(engine)));

			ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
			read = GEN8_CSB_READ_PTR(ptr);
			write = GEN8_CSB_WRITE_PTR(ptr);
3325 3326 3327 3328
			seq_printf(m, "\tExeclist CSB read %d [%d cached], write %d [%d from hws], interrupt posted? %s\n",
				   read, engine->csb_head,
				   write,
				   intel_read_status_page(engine, intel_hws_csb_write_index(engine->i915)),
3329 3330
				   yesno(test_bit(ENGINE_IRQ_EXECLIST,
						  &engine->irq_posted)));
3331 3332 3333 3334 3335 3336 3337
			if (read >= GEN8_CSB_ENTRIES)
				read = 0;
			if (write >= GEN8_CSB_ENTRIES)
				write = 0;
			if (read > write)
				write += GEN8_CSB_ENTRIES;
			while (read < write) {
3338
				idx = ++read % GEN8_CSB_ENTRIES;
3339
				seq_printf(m, "\tExeclist CSB[%d]: 0x%08x [0x%08x in hwsp], context: %d [%d in hwsp]\n",
3340 3341
					   idx,
					   I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
3342 3343 3344
					   hws[idx * 2],
					   I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)),
					   hws[idx * 2 + 1]);
3345 3346 3347
			}

			rcu_read_lock();
3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360
			for (idx = 0; idx < ARRAY_SIZE(engine->execlist_port); idx++) {
				unsigned int count;

				rq = port_unpack(&engine->execlist_port[idx],
						 &count);
				if (rq) {
					seq_printf(m, "\t\tELSP[%d] count=%d, ",
						   idx, count);
					print_request(m, rq, "rq: ");
				} else {
					seq_printf(m, "\t\tELSP[%d] idle\n",
						   idx);
				}
3361
			}
3362
			rcu_read_unlock();
3363

3364
			spin_lock_irq(&engine->timeline->lock);
3365 3366 3367 3368 3369 3370 3371
			for (rb = engine->execlist_first; rb; rb = rb_next(rb)){
				struct i915_priolist *p =
					rb_entry(rb, typeof(*p), node);

				list_for_each_entry(rq, &p->requests,
						    priotree.link)
					print_request(m, rq, "\t\tQ ");
3372
			}
3373
			spin_unlock_irq(&engine->timeline->lock);
3374 3375 3376 3377 3378 3379 3380 3381 3382
		} else if (INTEL_GEN(dev_priv) > 6) {
			seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE(engine)));
			seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE_READ(engine)));
			seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
				   I915_READ(RING_PP_DIR_DCLV(engine)));
		}

3383
		spin_lock_irq(&b->rb_lock);
3384
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
3385
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
3386 3387 3388 3389

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
3390
		spin_unlock_irq(&b->rb_lock);
3391 3392 3393 3394

		seq_puts(m, "\n");
	}

3395 3396
	intel_runtime_pm_put(dev_priv);

3397 3398 3399
	return 0;
}

B
Ben Widawsky 已提交
3400 3401
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
3402 3403
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3404
	struct intel_engine_cs *engine;
3405
	int num_rings = INTEL_INFO(dev_priv)->num_rings;
3406 3407
	enum intel_engine_id id;
	int j, ret;
B
Ben Widawsky 已提交
3408

3409
	if (!i915.semaphores) {
B
Ben Widawsky 已提交
3410 3411 3412 3413 3414 3415 3416
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3417
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
3418

3419
	if (IS_BROADWELL(dev_priv)) {
B
Ben Widawsky 已提交
3420 3421 3422
		struct page *page;
		uint64_t *seqno;

3423
		page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
B
Ben Widawsky 已提交
3424 3425

		seqno = (uint64_t *)kmap_atomic(page);
3426
		for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
3427 3428
			uint64_t offset;

3429
			seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
3430 3431 3432

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
3433
				offset = id * I915_NUM_ENGINES + j;
B
Ben Widawsky 已提交
3434 3435 3436 3437 3438 3439 3440
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
3441
				offset = id + (j * I915_NUM_ENGINES);
B
Ben Widawsky 已提交
3442 3443 3444 3445 3446 3447 3448 3449 3450
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
3451
		for_each_engine(engine, dev_priv, id)
B
Ben Widawsky 已提交
3452 3453
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
3454
					   I915_READ(engine->semaphore.mbox.signal[j]));
B
Ben Widawsky 已提交
3455 3456 3457
		seq_putc(m, '\n');
	}

3458
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
3459 3460 3461 3462
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

3463 3464
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3465 3466
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3467 3468 3469 3470 3471 3472 3473
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3474
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3475
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
3476
		seq_printf(m, " tracked hardware state:\n");
3477
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
3478
		seq_printf(m, " dpll_md: 0x%08x\n",
3479 3480 3481 3482
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
3483 3484 3485 3486 3487 3488
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3489
static int i915_wa_registers(struct seq_file *m, void *unused)
3490 3491 3492
{
	int i;
	int ret;
3493
	struct intel_engine_cs *engine;
3494 3495
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3496
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3497
	enum intel_engine_id id;
3498 3499 3500 3501 3502 3503 3504

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3505
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3506
	for_each_engine(engine, dev_priv, id)
3507
		seq_printf(m, "HW whitelist count for %s: %d\n",
3508
			   engine->name, workarounds->hw_whitelist_count[id]);
3509
	for (i = 0; i < workarounds->count; ++i) {
3510 3511
		i915_reg_t addr;
		u32 mask, value, read;
3512
		bool ok;
3513

3514 3515 3516
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3517 3518 3519
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3520
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3521 3522 3523 3524 3525 3526 3527 3528
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579
static int i915_ipc_status_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Isochronous Priority Control: %s\n",
			yesno(dev_priv->ipc_enabled));
	return 0;
}

static int i915_ipc_status_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!HAS_IPC(dev_priv))
		return -ENODEV;

	return single_open(file, i915_ipc_status_show, dev_priv);
}

static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	int ret;
	bool enable;

	ret = kstrtobool_from_user(ubuf, len, &enable);
	if (ret < 0)
		return ret;

	intel_runtime_pm_get(dev_priv);
	if (!dev_priv->ipc_enabled && enable)
		DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
	dev_priv->wm.distrust_bios_wm = true;
	dev_priv->ipc_enabled = enable;
	intel_enable_ipc(dev_priv);
	intel_runtime_pm_put(dev_priv);

	return len;
}

static const struct file_operations i915_ipc_status_fops = {
	.owner = THIS_MODULE,
	.open = i915_ipc_status_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_ipc_status_write
};

3580 3581
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3582 3583
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3584 3585 3586 3587 3588
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3589
	if (INTEL_GEN(dev_priv) < 9)
3590 3591
		return 0;

3592 3593 3594 3595 3596 3597 3598 3599 3600
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3601
		for_each_universal_plane(dev_priv, pipe, plane) {
3602 3603 3604 3605 3606 3607
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3608
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3609 3610 3611 3612 3613 3614 3615 3616 3617
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3618
static void drrs_status_per_crtc(struct seq_file *m,
3619 3620
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3621
{
3622
	struct drm_i915_private *dev_priv = to_i915(dev);
3623 3624
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3625
	struct drm_connector *connector;
3626
	struct drm_connector_list_iter conn_iter;
3627

3628 3629
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3630 3631 3632 3633
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3634
	}
3635
	drm_connector_list_iter_end(&conn_iter);
3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3648
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3692 3693
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3694 3695 3696
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3697
	drm_modeset_lock_all(dev);
3698
	for_each_intel_crtc(dev, intel_crtc) {
3699
		if (intel_crtc->base.state->active) {
3700 3701 3702 3703 3704 3705
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3706
	drm_modeset_unlock_all(dev);
3707 3708 3709 3710 3711 3712 3713

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3714 3715
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3716 3717
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3718 3719
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3720
	struct drm_connector *connector;
3721
	struct drm_connector_list_iter conn_iter;
3722

3723 3724
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3725
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3726
			continue;
3727 3728 3729 3730 3731 3732

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3733 3734
		if (!intel_dig_port->dp.can_mst)
			continue;
3735

3736 3737
		seq_printf(m, "MST Source Port %c\n",
			   port_name(intel_dig_port->port));
3738 3739
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3740 3741
	drm_connector_list_iter_end(&conn_iter);

3742 3743 3744
	return 0;
}

3745
static ssize_t i915_displayport_test_active_write(struct file *file,
3746 3747
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3748 3749 3750 3751 3752
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3753
	struct drm_connector_list_iter conn_iter;
3754 3755 3756
	struct intel_dp *intel_dp;
	int val = 0;

3757
	dev = ((struct seq_file *)file->private_data)->private;
3758 3759 3760 3761

	if (len == 0)
		return 0;

G
Geliang Tang 已提交
3762 3763 3764
	input_buffer = memdup_user_nul(ubuf, len);
	if (IS_ERR(input_buffer))
		return PTR_ERR(input_buffer);
3765 3766 3767

	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3768 3769
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3770 3771
		struct intel_encoder *encoder;

3772 3773 3774 3775
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3776 3777 3778 3779 3780 3781
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3782 3783
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3784
				break;
3785 3786 3787 3788 3789
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3790
				intel_dp->compliance.test_active = 1;
3791
			else
3792
				intel_dp->compliance.test_active = 0;
3793 3794
		}
	}
3795
	drm_connector_list_iter_end(&conn_iter);
3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3808
	struct drm_connector_list_iter conn_iter;
3809 3810
	struct intel_dp *intel_dp;

3811 3812
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3813 3814
		struct intel_encoder *encoder;

3815 3816 3817 3818
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3819 3820 3821 3822 3823 3824
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3825
			if (intel_dp->compliance.test_active)
3826 3827 3828 3829 3830 3831
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3832
	drm_connector_list_iter_end(&conn_iter);
3833 3834 3835 3836 3837

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3838
					     struct file *file)
3839
{
3840
	struct drm_i915_private *dev_priv = inode->i_private;
3841

3842 3843
	return single_open(file, i915_displayport_test_active_show,
			   &dev_priv->drm);
3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3859
	struct drm_connector_list_iter conn_iter;
3860 3861
	struct intel_dp *intel_dp;

3862 3863
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3864 3865
		struct intel_encoder *encoder;

3866 3867 3868 3869
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3870 3871 3872 3873 3874 3875
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3876 3877 3878 3879
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3880 3881 3882 3883 3884 3885 3886 3887 3888
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3889 3890 3891
		} else
			seq_puts(m, "0");
	}
3892
	drm_connector_list_iter_end(&conn_iter);
3893 3894 3895 3896

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
3897
					   struct file *file)
3898
{
3899
	struct drm_i915_private *dev_priv = inode->i_private;
3900

3901 3902
	return single_open(file, i915_displayport_test_data_show,
			   &dev_priv->drm);
3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3917
	struct drm_connector_list_iter conn_iter;
3918 3919
	struct intel_dp *intel_dp;

3920 3921
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3922 3923
		struct intel_encoder *encoder;

3924 3925 3926 3927
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3928 3929 3930 3931 3932 3933
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3934
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3935 3936 3937
		} else
			seq_puts(m, "0");
	}
3938
	drm_connector_list_iter_end(&conn_iter);
3939 3940 3941 3942 3943 3944 3945

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
3946
	struct drm_i915_private *dev_priv = inode->i_private;
3947

3948 3949
	return single_open(file, i915_displayport_test_type_show,
			   &dev_priv->drm);
3950 3951 3952 3953 3954 3955 3956 3957 3958 3959
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

3960
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3961
{
3962 3963
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3964
	int level;
3965 3966
	int num_levels;

3967
	if (IS_CHERRYVIEW(dev_priv))
3968
		num_levels = 3;
3969
	else if (IS_VALLEYVIEW(dev_priv))
3970
		num_levels = 1;
3971 3972
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3973
	else
3974
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3975 3976 3977 3978 3979 3980

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3981 3982
		/*
		 * - WM1+ latency values in 0.5us units
3983
		 * - latencies are in us on gen9/vlv/chv
3984
		 */
3985 3986 3987 3988
		if (INTEL_GEN(dev_priv) >= 9 ||
		    IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv) ||
		    IS_G4X(dev_priv))
3989 3990
			latency *= 10;
		else if (level > 0)
3991 3992 3993
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3994
			   level, wm[level], latency / 10, latency % 10);
3995 3996 3997 3998 3999 4000 4001
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
4002
	struct drm_i915_private *dev_priv = m->private;
4003 4004
	const uint16_t *latencies;

4005
	if (INTEL_GEN(dev_priv) >= 9)
4006 4007
		latencies = dev_priv->wm.skl_latency;
	else
4008
		latencies = dev_priv->wm.pri_latency;
4009

4010
	wm_latency_show(m, latencies);
4011 4012 4013 4014 4015 4016

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
4017
	struct drm_i915_private *dev_priv = m->private;
4018 4019
	const uint16_t *latencies;

4020
	if (INTEL_GEN(dev_priv) >= 9)
4021 4022
		latencies = dev_priv->wm.skl_latency;
	else
4023
		latencies = dev_priv->wm.spr_latency;
4024

4025
	wm_latency_show(m, latencies);
4026 4027 4028 4029 4030 4031

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
4032
	struct drm_i915_private *dev_priv = m->private;
4033 4034
	const uint16_t *latencies;

4035
	if (INTEL_GEN(dev_priv) >= 9)
4036 4037
		latencies = dev_priv->wm.skl_latency;
	else
4038
		latencies = dev_priv->wm.cur_latency;
4039

4040
	wm_latency_show(m, latencies);
4041 4042 4043 4044 4045 4046

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
4047
	struct drm_i915_private *dev_priv = inode->i_private;
4048

4049
	if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
4050 4051
		return -ENODEV;

4052
	return single_open(file, pri_wm_latency_show, dev_priv);
4053 4054 4055 4056
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
4057
	struct drm_i915_private *dev_priv = inode->i_private;
4058

4059
	if (HAS_GMCH_DISPLAY(dev_priv))
4060 4061
		return -ENODEV;

4062
	return single_open(file, spr_wm_latency_show, dev_priv);
4063 4064 4065 4066
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
4067
	struct drm_i915_private *dev_priv = inode->i_private;
4068

4069
	if (HAS_GMCH_DISPLAY(dev_priv))
4070 4071
		return -ENODEV;

4072
	return single_open(file, cur_wm_latency_show, dev_priv);
4073 4074 4075
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
4076
				size_t len, loff_t *offp, uint16_t wm[8])
4077 4078
{
	struct seq_file *m = file->private_data;
4079 4080
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
4081
	uint16_t new[8] = { 0 };
4082
	int num_levels;
4083 4084 4085 4086
	int level;
	int ret;
	char tmp[32];

4087
	if (IS_CHERRYVIEW(dev_priv))
4088
		num_levels = 3;
4089
	else if (IS_VALLEYVIEW(dev_priv))
4090
		num_levels = 1;
4091 4092
	else if (IS_G4X(dev_priv))
		num_levels = 3;
4093
	else
4094
		num_levels = ilk_wm_max_level(dev_priv) + 1;
4095

4096 4097 4098 4099 4100 4101 4102 4103
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

4104 4105 4106
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4125
	struct drm_i915_private *dev_priv = m->private;
4126
	uint16_t *latencies;
4127

4128
	if (INTEL_GEN(dev_priv) >= 9)
4129 4130
		latencies = dev_priv->wm.skl_latency;
	else
4131
		latencies = dev_priv->wm.pri_latency;
4132 4133

	return wm_latency_write(file, ubuf, len, offp, latencies);
4134 4135 4136 4137 4138 4139
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4140
	struct drm_i915_private *dev_priv = m->private;
4141
	uint16_t *latencies;
4142

4143
	if (INTEL_GEN(dev_priv) >= 9)
4144 4145
		latencies = dev_priv->wm.skl_latency;
	else
4146
		latencies = dev_priv->wm.spr_latency;
4147 4148

	return wm_latency_write(file, ubuf, len, offp, latencies);
4149 4150 4151 4152 4153 4154
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4155
	struct drm_i915_private *dev_priv = m->private;
4156 4157
	uint16_t *latencies;

4158
	if (INTEL_GEN(dev_priv) >= 9)
4159 4160
		latencies = dev_priv->wm.skl_latency;
	else
4161
		latencies = dev_priv->wm.cur_latency;
4162

4163
	return wm_latency_write(file, ubuf, len, offp, latencies);
4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4193 4194
static int
i915_wedged_get(void *data, u64 *val)
4195
{
4196
	struct drm_i915_private *dev_priv = data;
4197

4198
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
4199

4200
	return 0;
4201 4202
}

4203 4204
static int
i915_wedged_set(void *data, u64 val)
4205
{
4206 4207 4208
	struct drm_i915_private *i915 = data;
	struct intel_engine_cs *engine;
	unsigned int tmp;
4209

4210 4211 4212 4213 4214 4215 4216 4217
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

4218
	if (i915_reset_backoff(&i915->gpu_error))
4219 4220
		return -EAGAIN;

4221 4222 4223 4224 4225 4226
	for_each_engine_masked(engine, i915, val, tmp) {
		engine->hangcheck.seqno = intel_engine_get_seqno(engine);
		engine->hangcheck.stalled = true;
	}

	i915_handle_error(i915, val, "Manually setting wedged to %llu", val);
4227

4228
	wait_on_bit(&i915->gpu_error.flags,
4229 4230 4231
		    I915_RESET_HANDOFF,
		    TASK_UNINTERRUPTIBLE);

4232
	return 0;
4233 4234
}

4235 4236
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4237
			"%llu\n");
4238

4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269
static int
fault_irq_set(struct drm_i915_private *i915,
	      unsigned long *irq,
	      unsigned long val)
{
	int err;

	err = mutex_lock_interruptible(&i915->drm.struct_mutex);
	if (err)
		return err;

	err = i915_gem_wait_for_idle(i915,
				     I915_WAIT_LOCKED |
				     I915_WAIT_INTERRUPTIBLE);
	if (err)
		goto err_unlock;

	*irq = val;
	mutex_unlock(&i915->drm.struct_mutex);

	/* Flush idle worker to disarm irq */
	while (flush_delayed_work(&i915->gt.idle_work))
		;

	return 0;

err_unlock:
	mutex_unlock(&i915->drm.struct_mutex);
	return err;
}

4270 4271 4272
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
4273
	struct drm_i915_private *dev_priv = data;
4274 4275 4276 4277 4278 4279 4280 4281

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
4282
	struct drm_i915_private *i915 = data;
4283

4284
	return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
4285 4286 4287 4288 4289 4290 4291 4292 4293
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4294
	struct drm_i915_private *dev_priv = data;
4295 4296 4297 4298 4299 4300 4301 4302 4303

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4304
	struct drm_i915_private *i915 = data;
4305

4306
	val &= INTEL_INFO(i915)->ring_mask;
4307 4308
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

4309
	return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
4310 4311 4312 4313 4314 4315
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4316 4317 4318 4319
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
4320
#define DROP_FREED 0x10
4321
#define DROP_SHRINK_ALL 0x20
4322 4323 4324 4325
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
4326 4327
		  DROP_FREED	| \
		  DROP_SHRINK_ALL)
4328 4329
static int
i915_drop_caches_get(void *data, u64 *val)
4330
{
4331
	*val = DROP_ALL;
4332

4333
	return 0;
4334 4335
}

4336 4337
static int
i915_drop_caches_set(void *data, u64 val)
4338
{
4339 4340
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4341
	int ret = 0;
4342

4343
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4344 4345 4346

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
4347 4348
	if (val & (DROP_ACTIVE | DROP_RETIRE)) {
		ret = mutex_lock_interruptible(&dev->struct_mutex);
4349
		if (ret)
4350
			return ret;
4351

4352 4353 4354 4355 4356 4357 4358 4359 4360 4361
		if (val & DROP_ACTIVE)
			ret = i915_gem_wait_for_idle(dev_priv,
						     I915_WAIT_INTERRUPTIBLE |
						     I915_WAIT_LOCKED);

		if (val & DROP_RETIRE)
			i915_gem_retire_requests(dev_priv);

		mutex_unlock(&dev->struct_mutex);
	}
4362

4363
	lockdep_set_current_reclaim_state(GFP_KERNEL);
4364 4365
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4366

4367 4368
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4369

4370 4371
	if (val & DROP_SHRINK_ALL)
		i915_gem_shrink_all(dev_priv);
4372
	lockdep_clear_current_reclaim_state();
4373

4374 4375
	if (val & DROP_FREED) {
		synchronize_rcu();
4376
		i915_gem_drain_freed_objects(dev_priv);
4377 4378
	}

4379
	return ret;
4380 4381
}

4382 4383 4384
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4385

4386 4387
static int
i915_max_freq_get(void *data, u64 *val)
4388
{
4389
	struct drm_i915_private *dev_priv = data;
4390

4391
	if (INTEL_GEN(dev_priv) < 6)
4392 4393
		return -ENODEV;

4394
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4395
	return 0;
4396 4397
}

4398 4399
static int
i915_max_freq_set(void *data, u64 val)
4400
{
4401
	struct drm_i915_private *dev_priv = data;
4402
	u32 hw_max, hw_min;
4403
	int ret;
4404

4405
	if (INTEL_GEN(dev_priv) < 6)
4406
		return -ENODEV;
4407

4408
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4409

4410
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4411 4412 4413
	if (ret)
		return ret;

4414 4415 4416
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4417
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4418

4419 4420
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4421

4422
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4423 4424
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4425 4426
	}

4427
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4428

4429 4430
	if (intel_set_rps(dev_priv, val))
		DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
J
Jeff McGee 已提交
4431

4432
	mutex_unlock(&dev_priv->rps.hw_lock);
4433

4434
	return 0;
4435 4436
}

4437 4438
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4439
			"%llu\n");
4440

4441 4442
static int
i915_min_freq_get(void *data, u64 *val)
4443
{
4444
	struct drm_i915_private *dev_priv = data;
4445

4446
	if (INTEL_GEN(dev_priv) < 6)
4447 4448
		return -ENODEV;

4449
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4450
	return 0;
4451 4452
}

4453 4454
static int
i915_min_freq_set(void *data, u64 val)
4455
{
4456
	struct drm_i915_private *dev_priv = data;
4457
	u32 hw_max, hw_min;
4458
	int ret;
4459

4460
	if (INTEL_GEN(dev_priv) < 6)
4461
		return -ENODEV;
4462

4463
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4464

4465
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4466 4467 4468
	if (ret)
		return ret;

4469 4470 4471
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4472
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4473

4474 4475
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4476

4477 4478
	if (val < hw_min ||
	    val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
4479 4480
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4481
	}
J
Jeff McGee 已提交
4482

4483
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
4484

4485 4486
	if (intel_set_rps(dev_priv, val))
		DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
J
Jeff McGee 已提交
4487

4488
	mutex_unlock(&dev_priv->rps.hw_lock);
4489

4490
	return 0;
4491 4492
}

4493 4494
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4495
			"%llu\n");
4496

4497 4498
static int
i915_cache_sharing_get(void *data, u64 *val)
4499
{
4500
	struct drm_i915_private *dev_priv = data;
4501 4502
	u32 snpcr;

4503
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4504 4505
		return -ENODEV;

4506
	intel_runtime_pm_get(dev_priv);
4507

4508
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4509 4510

	intel_runtime_pm_put(dev_priv);
4511

4512
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4513

4514
	return 0;
4515 4516
}

4517 4518
static int
i915_cache_sharing_set(void *data, u64 val)
4519
{
4520
	struct drm_i915_private *dev_priv = data;
4521 4522
	u32 snpcr;

4523
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4524 4525
		return -ENODEV;

4526
	if (val > 3)
4527 4528
		return -EINVAL;

4529
	intel_runtime_pm_get(dev_priv);
4530
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4531 4532 4533 4534 4535 4536 4537

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4538
	intel_runtime_pm_put(dev_priv);
4539
	return 0;
4540 4541
}

4542 4543 4544
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4545

4546
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4547
					  struct sseu_dev_info *sseu)
4548
{
4549
	int ss_max = 2;
4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

4565
		sseu->slice_mask = BIT(0);
4566
		sseu->subslice_mask |= BIT(ss);
4567 4568 4569 4570
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4571 4572 4573
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
4574 4575 4576
	}
}

4577
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4578
				    struct sseu_dev_info *sseu)
4579
{
4580
	int s_max = 3, ss_max = 4;
4581 4582 4583
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

4584
	/* BXT has a single slice and at most 3 subslices. */
4585
	if (IS_GEN9_LP(dev_priv)) {
4586 4587 4588 4589 4590 4591 4592 4593 4594 4595
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

4610
		sseu->slice_mask |= BIT(s);
4611

4612
		if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv))
4613 4614
			sseu->subslice_mask =
				INTEL_INFO(dev_priv)->sseu.subslice_mask;
4615

4616 4617 4618
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

4619
			if (IS_GEN9_LP(dev_priv)) {
4620 4621 4622
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
4623

4624 4625
				sseu->subslice_mask |= BIT(ss);
			}
4626

4627 4628
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
4629 4630 4631 4632
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
4633 4634 4635 4636
		}
	}
}

4637
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4638
					 struct sseu_dev_info *sseu)
4639 4640
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4641
	int s;
4642

4643
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4644

4645
	if (sseu->slice_mask) {
4646
		sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
4647 4648
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
4649 4650
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
4651 4652

		/* subtract fused off EU(s) from enabled slice(s) */
4653
		for (s = 0; s < fls(sseu->slice_mask); s++) {
4654 4655
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
4656

4657
			sseu->eu_total -= hweight8(subslice_7eu);
4658 4659 4660 4661
		}
	}
}

4662 4663 4664 4665 4666 4667
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";

4668 4669
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
4670
	seq_printf(m, "  %s Slice Total: %u\n", type,
4671
		   hweight8(sseu->slice_mask));
4672
	seq_printf(m, "  %s Subslice Total: %u\n", type,
4673
		   sseu_subslice_total(sseu));
4674 4675
	seq_printf(m, "  %s Subslice Mask: %04x\n", type,
		   sseu->subslice_mask);
4676
	seq_printf(m, "  %s Subslice Per Slice: %u\n", type,
4677
		   hweight8(sseu->subslice_mask));
4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4698 4699
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4700
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
4701
	struct sseu_dev_info sseu;
4702

4703
	if (INTEL_GEN(dev_priv) < 8)
4704 4705 4706
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
4707
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
4708

4709
	seq_puts(m, "SSEU Device Status\n");
4710
	memset(&sseu, 0, sizeof(sseu));
4711 4712 4713

	intel_runtime_pm_get(dev_priv);

4714
	if (IS_CHERRYVIEW(dev_priv)) {
4715
		cherryview_sseu_device_status(dev_priv, &sseu);
4716
	} else if (IS_BROADWELL(dev_priv)) {
4717
		broadwell_sseu_device_status(dev_priv, &sseu);
4718
	} else if (INTEL_GEN(dev_priv) >= 9) {
4719
		gen9_sseu_device_status(dev_priv, &sseu);
4720
	}
4721 4722 4723

	intel_runtime_pm_put(dev_priv);

4724
	i915_print_sseu_info(m, false, &sseu);
4725

4726 4727 4728
	return 0;
}

4729 4730
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4731
	struct drm_i915_private *i915 = inode->i_private;
4732

4733
	if (INTEL_GEN(i915) < 6)
4734 4735
		return 0;

4736 4737
	intel_runtime_pm_get(i915);
	intel_uncore_forcewake_user_get(i915);
4738 4739 4740 4741

	return 0;
}

4742
static int i915_forcewake_release(struct inode *inode, struct file *file)
4743
{
4744
	struct drm_i915_private *i915 = inode->i_private;
4745

4746
	if (INTEL_GEN(i915) < 6)
4747 4748
		return 0;

4749 4750
	intel_uncore_forcewake_user_put(i915);
	intel_runtime_pm_put(i915);
4751 4752 4753 4754 4755 4756 4757 4758 4759 4760

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4836
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4837
	{"i915_capabilities", i915_capabilities, 0},
4838
	{"i915_gem_objects", i915_gem_object_info, 0},
4839
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4840
	{"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
4841
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4842 4843
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
4844
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4845
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4846
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4847
	{"i915_guc_info", i915_guc_info, 0},
4848
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4849
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4850
	{"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4851
	{"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4852
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4853
	{"i915_frequency_info", i915_frequency_info, 0},
4854
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4855
	{"i915_reset_info", i915_reset_info, 0},
4856
	{"i915_drpc_info", i915_drpc_info, 0},
4857
	{"i915_emon_status", i915_emon_status, 0},
4858
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4859
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4860
	{"i915_fbc_status", i915_fbc_status, 0},
4861
	{"i915_ips_status", i915_ips_status, 0},
4862
	{"i915_sr_status", i915_sr_status, 0},
4863
	{"i915_opregion", i915_opregion, 0},
4864
	{"i915_vbt", i915_vbt, 0},
4865
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4866
	{"i915_context_status", i915_context_status, 0},
4867
	{"i915_dump_lrc", i915_dump_lrc, 0},
4868
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4869
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
4870
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
4871
	{"i915_llc", i915_llc, 0},
4872
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4873
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
4874
	{"i915_energy_uJ", i915_energy_uJ, 0},
4875
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4876
	{"i915_power_domain_info", i915_power_domain_info, 0},
4877
	{"i915_dmc_info", i915_dmc_info, 0},
4878
	{"i915_display_info", i915_display_info, 0},
4879
	{"i915_engine_info", i915_engine_info, 0},
B
Ben Widawsky 已提交
4880
	{"i915_semaphore_status", i915_semaphore_status, 0},
4881
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4882
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4883
	{"i915_wa_registers", i915_wa_registers, 0},
4884
	{"i915_ddb_info", i915_ddb_info, 0},
4885
	{"i915_sseu_status", i915_sseu_status, 0},
4886
	{"i915_drrs_status", i915_drrs_status, 0},
4887
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4888
};
4889
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4890

4891
static const struct i915_debugfs_files {
4892 4893 4894 4895 4896 4897 4898
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
4899 4900
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4901
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4902
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4903
	{"i915_error_state", &i915_error_state_fops},
4904
	{"i915_gpu_info", &i915_gpu_info_fops},
4905
#endif
4906
	{"i915_next_seqno", &i915_next_seqno_fops},
4907
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
4908 4909 4910
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4911
	{"i915_fbc_false_color", &i915_fbc_false_color_fops},
4912 4913
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4914
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
L
Lyude 已提交
4915
	{"i915_guc_log_control", &i915_guc_log_control_fops},
4916 4917
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
	{"i915_ipc_status", &i915_ipc_status_fops}
4918 4919
};

4920
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4921
{
4922
	struct drm_minor *minor = dev_priv->drm.primary;
4923
	struct dentry *ent;
4924
	int ret, i;
4925

4926 4927 4928 4929 4930
	ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
				  minor->debugfs_root, to_i915(minor->dev),
				  &i915_forcewake_fops);
	if (!ent)
		return -ENOMEM;
4931

4932 4933 4934
	ret = intel_pipe_crc_create(minor);
	if (ret)
		return ret;
4935

4936
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4937 4938 4939 4940
		ent = debugfs_create_file(i915_debugfs_files[i].name,
					  S_IRUGO | S_IWUSR,
					  minor->debugfs_root,
					  to_i915(minor->dev),
4941
					  i915_debugfs_files[i].fops);
4942 4943
		if (!ent)
			return -ENOMEM;
4944
	}
4945

4946 4947
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4948 4949 4950
					minor->debugfs_root, minor);
}

4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

4984 4985 4986
	if (connector->status != connector_status_connected)
		return -ENODEV;

4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
5007
	}
5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}

static int i915_panel_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_panel_show, inode->i_private);
}

static const struct file_operations i915_panel_fops = {
	.owner = THIS_MODULE,
	.open = i915_panel_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5078 5079 5080 5081 5082 5083
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
5084 5085 5086

	return 0;
}