i915_debugfs.c 139.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/debugfs.h>
30
#include <linux/sort.h>
31
#include <linux/sched/mm.h>
32
#include "intel_drv.h"
33
#include "intel_guc_submission.h"
34

35 36
#include "i915_reset.h"

37 38 39 40 41
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

42 43
static int i915_capabilities(struct seq_file *m, void *data)
{
44 45
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
46
	struct drm_printer p = drm_seq_file_printer(m);
47

48
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
49
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
50
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
51

52
	intel_device_info_dump_flags(info, &p);
53
	intel_device_info_dump_runtime(RUNTIME_INFO(dev_priv), &p);
54
	intel_driver_caps_print(&dev_priv->caps, &p);
55

56
	kernel_param_lock(THIS_MODULE);
57
	i915_params_dump(&i915_modparams, &p);
58 59
	kernel_param_unlock(THIS_MODULE);

60 61
	return 0;
}
62

63
static char get_active_flag(struct drm_i915_gem_object *obj)
64
{
65
	return i915_gem_object_is_active(obj) ? '*' : ' ';
66 67
}

68
static char get_pin_flag(struct drm_i915_gem_object *obj)
69
{
70
	return obj->pin_global ? 'p' : ' ';
71 72
}

73
static char get_tiling_flag(struct drm_i915_gem_object *obj)
74
{
75
	switch (i915_gem_object_get_tiling(obj)) {
76
	default:
77 78 79
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
80
	}
81 82
}

83
static char get_global_flag(struct drm_i915_gem_object *obj)
84
{
85
	return obj->userfault_count ? 'g' : ' ';
86 87
}

88
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
89
{
C
Chris Wilson 已提交
90
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
91 92
}

93 94 95 96 97
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

98 99
	for_each_ggtt_vma(vma, obj) {
		if (drm_mm_node_allocated(&vma->node))
100 101 102 103 104 105
			size += vma->node.size;
	}

	return size;
}

106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135
static const char *
stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
{
	size_t x = 0;

	switch (page_sizes) {
	case 0:
		return "";
	case I915_GTT_PAGE_SIZE_4K:
		return "4K";
	case I915_GTT_PAGE_SIZE_64K:
		return "64K";
	case I915_GTT_PAGE_SIZE_2M:
		return "2M";
	default:
		if (!buf)
			return "M";

		if (page_sizes & I915_GTT_PAGE_SIZE_2M)
			x += snprintf(buf + x, len - x, "2M, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_64K)
			x += snprintf(buf + x, len - x, "64K, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_4K)
			x += snprintf(buf + x, len - x, "4K, ");
		buf[x-2] = '\0';

		return buf;
	}
}

136 137 138
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
139
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
140
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
141
	struct i915_vma *vma;
142
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
143 144
	int pin_count = 0;

145 146
	lockdep_assert_held(&obj->base.dev->struct_mutex);

147
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
148
		   &obj->base,
149
		   get_active_flag(obj),
150 151
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
152
		   get_global_flag(obj),
153
		   get_pin_mapped_flag(obj),
154
		   obj->base.size / 1024,
155 156
		   obj->read_domains,
		   obj->write_domain,
157
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
158 159
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
160 161
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
162
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
163
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
164
			pin_count++;
D
Dan Carpenter 已提交
165 166
	}
	seq_printf(m, " (pinned x %d)", pin_count);
167 168
	if (obj->pin_global)
		seq_printf(m, " (global)");
169
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
170 171 172
		if (!drm_mm_node_allocated(&vma->node))
			continue;

173
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
174
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
175 176
			   vma->node.start, vma->node.size,
			   stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
177 178 179 180 181 182 183 184
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
185 186
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
187 188 189 190
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
191 192 193 194 195 196 197 198
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
199 200 201 202 203 204 205
				break;

			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
206 207 208 209
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
210
		seq_puts(m, ")");
B
Ben Widawsky 已提交
211
	}
212
	if (obj->stolen)
213
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
214

215
	engine = i915_gem_object_last_write_engine(obj);
216 217 218
	if (engine)
		seq_printf(m, " (%s)", engine->name);

219 220 221
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
222 223
}

224
static int obj_rank_by_stolen(const void *A, const void *B)
225
{
226 227 228 229
	const struct drm_i915_gem_object *a =
		*(const struct drm_i915_gem_object **)A;
	const struct drm_i915_gem_object *b =
		*(const struct drm_i915_gem_object **)B;
230

R
Rasmus Villemoes 已提交
231 232 233 234 235
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
236 237 238 239
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
240 241
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
242
	struct drm_i915_gem_object **objects;
243
	struct drm_i915_gem_object *obj;
244
	u64 total_obj_size, total_gtt_size;
245 246 247 248
	unsigned long total, count, n;
	int ret;

	total = READ_ONCE(dev_priv->mm.object_count);
M
Michal Hocko 已提交
249
	objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
250 251
	if (!objects)
		return -ENOMEM;
252 253 254

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
255
		goto out;
256 257

	total_obj_size = total_gtt_size = count = 0;
258 259 260

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
261 262 263
		if (count == total)
			break;

264 265 266
		if (obj->stolen == NULL)
			continue;

267
		objects[count++] = obj;
268
		total_obj_size += obj->base.size;
269
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
270

271
	}
272
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
273 274 275
		if (count == total)
			break;

276 277 278
		if (obj->stolen == NULL)
			continue;

279
		objects[count++] = obj;
280 281
		total_obj_size += obj->base.size;
	}
282
	spin_unlock(&dev_priv->mm.obj_lock);
283 284 285

	sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);

286
	seq_puts(m, "Stolen:\n");
287
	for (n = 0; n < count; n++) {
288
		seq_puts(m, "   ");
289
		describe_obj(m, objects[n]);
290 291
		seq_putc(m, '\n');
	}
292
	seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
293
		   count, total_obj_size, total_gtt_size);
294 295 296

	mutex_unlock(&dev->struct_mutex);
out:
M
Michal Hocko 已提交
297
	kvfree(objects);
298
	return ret;
299 300
}

301
struct file_stats {
302
	struct i915_address_space *vm;
303 304 305 306
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
307
	u64 closed;
308 309 310 311 312 313
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
314
	struct i915_vma *vma;
315

316 317
	lockdep_assert_held(&obj->base.dev->struct_mutex);

318 319
	stats->count++;
	stats->total += obj->base.size;
320 321
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
322 323 324
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

325 326 327
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
328

329
		if (i915_vma_is_ggtt(vma)) {
330 331
			stats->global += vma->node.size;
		} else {
332
			if (vma->vm != stats->vm)
333 334
				continue;
		}
335

336
		if (i915_vma_is_active(vma))
337 338 339
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
340 341 342

		if (i915_vma_is_closed(vma))
			stats->closed += vma->node.size;
343 344 345 346 347
	}

	return 0;
}

348 349
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
350
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound, %llu closed)\n", \
351 352 353 354 355 356 357
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
358 359
			   stats.unbound, \
			   stats.closed); \
360
} while (0)
361 362 363 364 365

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
366
	struct intel_engine_cs *engine;
367
	struct file_stats stats = {};
368
	enum intel_engine_id id;
369
	int j;
370

371
	for_each_engine(engine, dev_priv, id) {
372
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
373
			list_for_each_entry(obj,
374
					    &engine->batch_pool.cache_list[j],
375 376 377
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
378
	}
379

380
	print_file_stats(m, "[k]batch pool", stats);
381 382
}

383 384
static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *i915)
385
{
386 387
	struct file_stats kstats = {};
	struct i915_gem_context *ctx;
388

389 390 391
	list_for_each_entry(ctx, &i915->contexts.list, link) {
		struct intel_engine_cs *engine;
		enum intel_engine_id id;
392

393 394
		for_each_engine(engine, i915, id) {
			struct intel_context *ce = to_intel_context(ctx, engine);
395

396 397 398 399 400
			if (ce->state)
				per_file_stats(0, ce->state->obj, &kstats);
			if (ce->ring)
				per_file_stats(0, ce->ring->vma->obj, &kstats);
		}
401

402 403 404 405 406
		if (!IS_ERR_OR_NULL(ctx->file_priv)) {
			struct file_stats stats = { .vm = &ctx->ppgtt->vm, };
			struct drm_file *file = ctx->file_priv->file;
			struct task_struct *task;
			char name[80];
407

408 409 410
			spin_lock(&file->table_lock);
			idr_for_each(&file->object_idr, per_file_stats, &stats);
			spin_unlock(&file->table_lock);
411

412 413 414 415 416 417
			rcu_read_lock();
			task = pid_task(ctx->pid ?: file->pid, PIDTYPE_PID);
			snprintf(name, sizeof(name), "%s/%d",
				 task ? task->comm : "<unknown>",
				 ctx->user_handle);
			rcu_read_unlock();
418

419 420
			print_file_stats(m, name, stats);
		}
421 422
	}

423
	print_file_stats(m, "[k]contexts", kstats);
424 425
}

426
static int i915_gem_object_info(struct seq_file *m, void *data)
427
{
428 429
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
430
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
431 432
	u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
	u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
433
	struct drm_i915_gem_object *obj;
434 435
	unsigned int page_sizes = 0;
	char buf[80];
436 437
	int ret;

438
	seq_printf(m, "%u objects, %llu bytes\n",
439 440 441
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

442 443 444
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
445
	huge_size = huge_count = 0;
446 447 448

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
449 450 451
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
452
		if (obj->mm.madv == I915_MADV_DONTNEED) {
453 454 455 456
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
457
		if (obj->mm.mapping) {
458 459
			mapped_count++;
			mapped_size += obj->base.size;
460
		}
461 462 463 464 465 466

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
467
	}
468
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
469

470
	size = count = dpy_size = dpy_count = 0;
471
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
472 473 474
		size += obj->base.size;
		++count;

475
		if (obj->pin_global) {
476 477
			dpy_size += obj->base.size;
			++dpy_count;
478
		}
479

C
Chris Wilson 已提交
480
		if (obj->mm.madv == I915_MADV_DONTNEED) {
481 482 483
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
484

C
Chris Wilson 已提交
485
		if (obj->mm.mapping) {
486 487
			mapped_count++;
			mapped_size += obj->base.size;
488
		}
489 490 491 492 493 494

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
495
	}
496 497
	spin_unlock(&dev_priv->mm.obj_lock);

498 499
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
500
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
501
		   purgeable_count, purgeable_size);
502 503
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
504 505 506 507
	seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
		   huge_count,
		   stringify_page_sizes(page_sizes, buf, sizeof(buf)),
		   huge_size);
508
	seq_printf(m, "%u display objects (globally pinned), %llu bytes\n",
509
		   dpy_count, dpy_size);
510

511
	seq_printf(m, "%llu [%pa] gtt total\n",
512
		   ggtt->vm.total, &ggtt->mappable_end);
513 514 515
	seq_printf(m, "Supported page sizes: %s\n",
		   stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
					buf, sizeof(buf)));
516

517
	seq_putc(m, '\n');
518

519 520 521 522 523
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	print_batch_pool_stats(m, dev_priv);
524
	print_context_stats(m, dev_priv);
525
	mutex_unlock(&dev->struct_mutex);
526 527 528 529

	return 0;
}

530
static int i915_gem_gtt_info(struct seq_file *m, void *data)
531
{
532
	struct drm_info_node *node = m->private;
533 534
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
535
	struct drm_i915_gem_object **objects;
536
	struct drm_i915_gem_object *obj;
537
	u64 total_obj_size, total_gtt_size;
538
	unsigned long nobject, n;
539 540
	int count, ret;

541 542 543 544 545
	nobject = READ_ONCE(dev_priv->mm.object_count);
	objects = kvmalloc_array(nobject, sizeof(*objects), GFP_KERNEL);
	if (!objects)
		return -ENOMEM;

546 547 548 549
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

550 551 552 553 554 555 556 557 558 559 560 561 562
	count = 0;
	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
		objects[count++] = obj;
		if (count == nobject)
			break;
	}
	spin_unlock(&dev_priv->mm.obj_lock);

	total_obj_size = total_gtt_size = 0;
	for (n = 0;  n < count; n++) {
		obj = objects[n];

563
		seq_puts(m, "   ");
564
		describe_obj(m, obj);
565
		seq_putc(m, '\n');
566
		total_obj_size += obj->base.size;
567
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
568 569 570 571
	}

	mutex_unlock(&dev->struct_mutex);

572
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
573
		   count, total_obj_size, total_gtt_size);
574
	kvfree(objects);
575 576 577 578

	return 0;
}

579 580
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
581 582
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
583
	struct drm_i915_gem_object *obj;
584
	struct intel_engine_cs *engine;
585
	enum intel_engine_id id;
586
	int total = 0;
587
	int ret, j;
588 589 590 591 592

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

593
	for_each_engine(engine, dev_priv, id) {
594
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
595 596 597 598
			int count;

			count = 0;
			list_for_each_entry(obj,
599
					    &engine->batch_pool.cache_list[j],
600 601 602
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
603
				   engine->name, j, count);
604 605

			list_for_each_entry(obj,
606
					    &engine->batch_pool.cache_list[j],
607 608 609 610 611 612 613
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
614
		}
615 616
	}

617
	seq_printf(m, "total: %d\n", total);
618 619 620 621 622 623

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

624 625 626 627 628 629 630
static void gen8_display_interrupt_info(struct seq_file *m)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	int pipe;

	for_each_pipe(dev_priv, pipe) {
		enum intel_display_power_domain power_domain;
631
		intel_wakeref_t wakeref;
632 633

		power_domain = POWER_DOMAIN_PIPE(pipe);
634 635 636
		wakeref = intel_display_power_get_if_enabled(dev_priv,
							     power_domain);
		if (!wakeref) {
637 638 639 640 641 642 643 644 645 646 647 648 649 650
			seq_printf(m, "Pipe %c power disabled\n",
				   pipe_name(pipe));
			continue;
		}
		seq_printf(m, "Pipe %c IMR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
		seq_printf(m, "Pipe %c IIR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
		seq_printf(m, "Pipe %c IER:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IER(pipe)));

651
		intel_display_power_put(dev_priv, power_domain, wakeref);
652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675
	}

	seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IMR));
	seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IIR));
	seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IER));

	seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IMR));
	seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IIR));
	seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IER));

	seq_printf(m, "PCU interrupt mask:\t%08x\n",
		   I915_READ(GEN8_PCU_IMR));
	seq_printf(m, "PCU interrupt identity:\t%08x\n",
		   I915_READ(GEN8_PCU_IIR));
	seq_printf(m, "PCU interrupt enable:\t%08x\n",
		   I915_READ(GEN8_PCU_IER));
}

676 677
static int i915_interrupt_info(struct seq_file *m, void *data)
{
678
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
679
	struct intel_engine_cs *engine;
680
	enum intel_engine_id id;
681
	intel_wakeref_t wakeref;
682
	int i, pipe;
683

684
	wakeref = intel_runtime_pm_get(dev_priv);
685

686
	if (IS_CHERRYVIEW(dev_priv)) {
687 688
		intel_wakeref_t pref;

689 690 691 692 693 694 695 696 697 698 699
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
700 701 702 703
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
704 705 706
			pref = intel_display_power_get_if_enabled(dev_priv,
								  power_domain);
			if (!pref) {
707 708 709 710 711
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

712 713 714 715
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

716
			intel_display_power_put(dev_priv, power_domain, pref);
717 718
		}

719
		pref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
720 721 722 723 724 725
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
726
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, pref);
727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763
	} else if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "Master Interrupt Control:  %08x\n",
			   I915_READ(GEN11_GFX_MSTR_IRQ));

		seq_printf(m, "Render/Copy Intr Enable:   %08x\n",
			   I915_READ(GEN11_RENDER_COPY_INTR_ENABLE));
		seq_printf(m, "VCS/VECS Intr Enable:      %08x\n",
			   I915_READ(GEN11_VCS_VECS_INTR_ENABLE));
		seq_printf(m, "GUC/SG Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_ENABLE));
		seq_printf(m, "GPM/WGBOXPERF Intr Enable: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE));
		seq_printf(m, "Crypto Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE));
		seq_printf(m, "GUnit/CSME Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE));

		seq_printf(m, "Display Interrupt Control:\t%08x\n",
			   I915_READ(GEN11_DISPLAY_INT_CTL));

		gen8_display_interrupt_info(m);
764
	} else if (INTEL_GEN(dev_priv) >= 8) {
765 766 767 768 769 770 771 772 773 774 775 776
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

777
		gen8_display_interrupt_info(m);
778
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
779 780 781 782 783 784 785 786
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
787 788
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;
789
			intel_wakeref_t pref;
790 791

			power_domain = POWER_DOMAIN_PIPE(pipe);
792 793 794
			pref = intel_display_power_get_if_enabled(dev_priv,
								  power_domain);
			if (!pref) {
795 796 797 798 799
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
800 801 802
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
803
			intel_display_power_put(dev_priv, power_domain, pref);
804
		}
J
Jesse Barnes 已提交
805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

830
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
831 832 833 834 835 836
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
837
		for_each_pipe(dev_priv, pipe)
838 839 840
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882

	if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "RCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_RCS0_RSVD_INTR_MASK));
		seq_printf(m, "BCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_BCS_RSVD_INTR_MASK));
		seq_printf(m, "VCS0/VCS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS0_VCS1_INTR_MASK));
		seq_printf(m, "VCS2/VCS3 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS2_VCS3_INTR_MASK));
		seq_printf(m, "VECS0/VECS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VECS0_VECS1_INTR_MASK));
		seq_printf(m, "GUC/SG Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_MASK));
		seq_printf(m, "GPM/WGBOXPERF Intr Mask: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK));
		seq_printf(m, "Crypto Intr Mask:\t %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_MASK));
		seq_printf(m, "Gunit/CSME Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_MASK));

	} else if (INTEL_GEN(dev_priv) >= 6) {
883
		for_each_engine(engine, dev_priv, id) {
884 885
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
886
				   engine->name, I915_READ_IMR(engine));
887 888
		}
	}
889

890
	intel_runtime_pm_put(dev_priv, wakeref);
891

892 893 894
	return 0;
}

895 896
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
897 898
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
899 900 901 902 903
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
904 905 906

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
907
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
908

C
Chris Wilson 已提交
909 910
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
911
		if (!vma)
912
			seq_puts(m, "unused");
913
		else
914
			describe_obj(m, vma->obj);
915
		seq_putc(m, '\n');
916 917
	}

918
	mutex_unlock(&dev->struct_mutex);
919 920 921
	return 0;
}

922
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
923 924
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
925
{
C
Chris Wilson 已提交
926
	struct i915_gpu_state *error;
927
	ssize_t ret;
C
Chris Wilson 已提交
928
	void *buf;
929

C
Chris Wilson 已提交
930
	error = file->private_data;
931 932
	if (!error)
		return 0;
933

C
Chris Wilson 已提交
934 935 936 937
	/* Bounce buffer required because of kernfs __user API convenience. */
	buf = kmalloc(count, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;
938

C
Chris Wilson 已提交
939 940
	ret = i915_gpu_state_copy_to_buffer(error, buf, *pos, count);
	if (ret <= 0)
941
		goto out;
942

C
Chris Wilson 已提交
943 944 945 946
	if (!copy_to_user(ubuf, buf, ret))
		*pos += ret;
	else
		ret = -EFAULT;
947

948
out:
C
Chris Wilson 已提交
949
	kfree(buf);
950 951
	return ret;
}
952

953 954 955
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
956
	return 0;
957 958
}

959
static int i915_gpu_info_open(struct inode *inode, struct file *file)
960
{
961
	struct drm_i915_private *i915 = inode->i_private;
962
	struct i915_gpu_state *gpu;
963
	intel_wakeref_t wakeref;
964

965 966 967
	gpu = NULL;
	with_intel_runtime_pm(i915, wakeref)
		gpu = i915_capture_gpu_state(i915);
968 969
	if (IS_ERR(gpu))
		return PTR_ERR(gpu);
970

971
	file->private_data = gpu;
972 973 974
	return 0;
}

975 976 977 978 979 980 981 982 983 984 985 986 987
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
988
{
989
	struct i915_gpu_state *error = filp->private_data;
990

991 992
	if (!error)
		return 0;
993

994 995
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
996

997 998
	return cnt;
}
999

1000 1001
static int i915_error_state_open(struct inode *inode, struct file *file)
{
1002 1003 1004 1005 1006 1007 1008
	struct i915_gpu_state *error;

	error = i915_first_error_state(inode->i_private);
	if (IS_ERR(error))
		return PTR_ERR(error);

	file->private_data  = error;
1009
	return 0;
1010 1011 1012 1013 1014
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1015
	.read = gpu_state_read,
1016 1017
	.write = i915_error_state_write,
	.llseek = default_llseek,
1018
	.release = gpu_state_release,
1019
};
1020 1021
#endif

1022
static int i915_frequency_info(struct seq_file *m, void *unused)
1023
{
1024
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1025
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1026
	intel_wakeref_t wakeref;
1027 1028
	int ret = 0;

1029
	wakeref = intel_runtime_pm_get(dev_priv);
1030

1031
	if (IS_GEN(dev_priv, 5)) {
1032 1033 1034 1035 1036 1037 1038 1039 1040
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1041
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1042
		u32 rpmodectl, freq_sts;
1043

1044
		mutex_lock(&dev_priv->pcu_lock);
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054

		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));

1055 1056 1057 1058 1059 1060 1061 1062
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
1063
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1064 1065

		seq_printf(m, "max GPU freq: %d MHz\n",
1066
			   intel_gpu_freq(dev_priv, rps->max_freq));
1067 1068

		seq_printf(m, "min GPU freq: %d MHz\n",
1069
			   intel_gpu_freq(dev_priv, rps->min_freq));
1070 1071

		seq_printf(m, "idle GPU freq: %d MHz\n",
1072
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1073 1074 1075

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1076
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1077
		mutex_unlock(&dev_priv->pcu_lock);
1078
	} else if (INTEL_GEN(dev_priv) >= 6) {
1079 1080 1081
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1082
		u32 rpmodectl, rpinclimit, rpdeclimit;
1083
		u32 rpstat, cagf, reqf;
1084 1085
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1086
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1087 1088
		int max_freq;

1089
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1090
		if (IS_GEN9_LP(dev_priv)) {
1091 1092 1093 1094 1095 1096 1097
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1098
		/* RPSTAT1 is in the GT power well */
1099
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1100

1101
		reqf = I915_READ(GEN6_RPNSWREQ);
1102
		if (INTEL_GEN(dev_priv) >= 9)
1103 1104 1105
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1106
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1107 1108 1109 1110
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1111
		reqf = intel_gpu_freq(dev_priv, reqf);
1112

1113 1114 1115 1116
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1117
		rpstat = I915_READ(GEN6_RPSTAT1);
1118 1119 1120 1121 1122 1123
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
T
Tvrtko Ursulin 已提交
1124 1125
		cagf = intel_gpu_freq(dev_priv,
				      intel_get_cagf(dev_priv, rpstat));
1126

1127
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1128

1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
		if (INTEL_GEN(dev_priv) >= 11) {
			pm_ier = I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE);
			pm_imr = I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK);
			/*
			 * The equivalent to the PM ISR & IIR cannot be read
			 * without affecting the current state of the system
			 */
			pm_isr = 0;
			pm_iir = 0;
		} else if (INTEL_GEN(dev_priv) >= 8) {
1139 1140 1141 1142
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
1143 1144 1145 1146 1147
		} else {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
1148
		}
1149 1150
		pm_mask = I915_READ(GEN6_PMINTRMSK);

1151 1152 1153 1154 1155 1156 1157
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));
1158 1159 1160 1161 1162 1163

		seq_printf(m, "PM IER=0x%08x IMR=0x%08x, MASK=0x%08x\n",
			   pm_ier, pm_imr, pm_mask);
		if (INTEL_GEN(dev_priv) <= 10)
			seq_printf(m, "PM ISR=0x%08x IIR=0x%08x\n",
				   pm_isr, pm_iir);
1164
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
1165
			   rps->pm_intrmsk_mbz);
1166 1167
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1168
			   (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
1169 1170 1171 1172
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1173 1174 1175 1176
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1177
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1178
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1179 1180 1181 1182 1183 1184
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
C
Chris Wilson 已提交
1185 1186
		seq_printf(m, "Up threshold: %d%%\n",
			   rps->power.up_threshold);
1187

1188 1189 1190 1191 1192 1193
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
C
Chris Wilson 已提交
1194 1195
		seq_printf(m, "Down threshold: %d%%\n",
			   rps->power.down_threshold);
1196

1197
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1198
			    rp_state_cap >> 16) & 0xff;
1199
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1200
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1201
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1202
			   intel_gpu_freq(dev_priv, max_freq));
1203 1204

		max_freq = (rp_state_cap & 0xff00) >> 8;
1205
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1206
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1207
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1208
			   intel_gpu_freq(dev_priv, max_freq));
1209

1210
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1211
			    rp_state_cap >> 0) & 0xff;
1212
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1213
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1214
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1215
			   intel_gpu_freq(dev_priv, max_freq));
1216
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1217
			   intel_gpu_freq(dev_priv, rps->max_freq));
1218

1219
		seq_printf(m, "Current freq: %d MHz\n",
1220
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1221
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1222
		seq_printf(m, "Idle freq: %d MHz\n",
1223
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1224
		seq_printf(m, "Min freq: %d MHz\n",
1225
			   intel_gpu_freq(dev_priv, rps->min_freq));
1226
		seq_printf(m, "Boost freq: %d MHz\n",
1227
			   intel_gpu_freq(dev_priv, rps->boost_freq));
1228
		seq_printf(m, "Max freq: %d MHz\n",
1229
			   intel_gpu_freq(dev_priv, rps->max_freq));
1230 1231
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1232
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1233
	} else {
1234
		seq_puts(m, "no P-state info available\n");
1235
	}
1236

1237
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1238 1239 1240
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1241
	intel_runtime_pm_put(dev_priv, wakeref);
1242
	return ret;
1243 1244
}

1245 1246 1247 1248
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1249 1250 1251
	int slice;
	int subslice;

1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1264 1265 1266 1267 1268 1269 1270
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1271 1272
}

1273 1274
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1275
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1276
	struct intel_engine_cs *engine;
1277 1278
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1279
	struct intel_instdone instdone;
1280
	intel_wakeref_t wakeref;
1281
	enum intel_engine_id id;
1282

1283
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1284 1285 1286 1287 1288
		seq_puts(m, "Wedged\n");
	if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: struct_mutex backoff\n");
	if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: reset handoff to waiter\n");
1289
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1290
		seq_puts(m, "Waiter holding struct mutex\n");
1291
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1292
		seq_puts(m, "struct_mutex blocked for reset\n");
1293

1294
	if (!i915_modparams.enable_hangcheck) {
1295
		seq_puts(m, "Hangcheck disabled\n");
1296 1297 1298
		return 0;
	}

1299 1300 1301 1302 1303
	with_intel_runtime_pm(dev_priv, wakeref) {
		for_each_engine(engine, dev_priv, id) {
			acthd[id] = intel_engine_get_active_head(engine);
			seqno[id] = intel_engine_get_seqno(engine);
		}
1304

1305
		intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1306 1307
	}

1308 1309
	if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1310 1311
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
1312 1313 1314 1315
	else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1316

1317 1318
	seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));

1319
	for_each_engine(engine, dev_priv, id) {
1320 1321 1322
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1323
		seq_printf(m, "%s:\n", engine->name);
1324
		seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1325
			   engine->hangcheck.seqno, seqno[id],
1326
			   intel_engine_last_submit(engine));
1327
		seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s, wedged? %s\n",
1328 1329
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
1330
					  &dev_priv->gpu_error.missed_irq_rings)),
1331 1332
			   yesno(engine->hangcheck.stalled),
			   yesno(engine->hangcheck.wedged));
1333

1334
		spin_lock_irq(&b->rb_lock);
1335
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
1336
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1337 1338 1339 1340

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
1341
		spin_unlock_irq(&b->rb_lock);
1342

1343
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1344
			   (long long)engine->hangcheck.acthd,
1345
			   (long long)acthd[id]);
1346 1347 1348 1349 1350
		seq_printf(m, "\taction = %s(%d) %d ms ago\n",
			   hangcheck_action_to_str(engine->hangcheck.action),
			   engine->hangcheck.action,
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1351

1352
		if (engine->id == RCS) {
1353
			seq_puts(m, "\tinstdone read =\n");
1354

1355
			i915_instdone_info(dev_priv, m, &instdone);
1356

1357
			seq_puts(m, "\tinstdone accu =\n");
1358

1359 1360
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1361
		}
1362 1363 1364 1365 1366
	}

	return 0;
}

1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
static int i915_reset_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));

	for_each_engine(engine, dev_priv, id) {
		seq_printf(m, "%s = %u\n", engine->name,
			   i915_reset_engine_count(error, engine));
	}

	return 0;
}

1384
static int ironlake_drpc_info(struct seq_file *m)
1385
{
1386
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1387 1388 1389 1390 1391 1392 1393
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1394
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1395 1396 1397 1398
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1399
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1400
	seq_printf(m, "SW control enabled: %s\n",
1401
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1402
	seq_printf(m, "Gated voltage change: %s\n",
1403
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1404 1405
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1406
	seq_printf(m, "Max P-state: P%d\n",
1407
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1408 1409 1410 1411
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1412
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1413
	seq_puts(m, "Current RS state: ");
1414 1415
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1416
		seq_puts(m, "on\n");
1417 1418
		break;
	case RSX_STATUS_RC1:
1419
		seq_puts(m, "RC1\n");
1420 1421
		break;
	case RSX_STATUS_RC1E:
1422
		seq_puts(m, "RC1E\n");
1423 1424
		break;
	case RSX_STATUS_RS1:
1425
		seq_puts(m, "RS1\n");
1426 1427
		break;
	case RSX_STATUS_RS2:
1428
		seq_puts(m, "RS2 (RC6)\n");
1429 1430
		break;
	case RSX_STATUS_RS3:
1431
		seq_puts(m, "RC3 (RC6+)\n");
1432 1433
		break;
	default:
1434
		seq_puts(m, "unknown\n");
1435 1436
		break;
	}
1437 1438 1439 1440

	return 0;
}

1441
static int i915_forcewake_domains(struct seq_file *m, void *data)
1442
{
1443
	struct drm_i915_private *i915 = node_to_i915(m->private);
1444
	struct intel_uncore_forcewake_domain *fw_domain;
C
Chris Wilson 已提交
1445
	unsigned int tmp;
1446

1447 1448 1449
	seq_printf(m, "user.bypass_count = %u\n",
		   i915->uncore.user_forcewake.count);

1450
	for_each_fw_domain(fw_domain, i915, tmp)
1451
		seq_printf(m, "%s.wake_count = %u\n",
1452
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1453
			   READ_ONCE(fw_domain->wake_count));
1454

1455 1456 1457
	return 0;
}

1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);

	seq_printf(m, "%s %u (%llu us)\n",
		   title, I915_READ(reg),
		   intel_rc6_residency_us(dev_priv, reg));
}

1469 1470
static int vlv_drpc_info(struct seq_file *m)
{
1471
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1472
	u32 rcctl1, pw_status;
1473

1474
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1475 1476 1477 1478 1479 1480
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1481
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1482
	seq_printf(m, "Media Power Well: %s\n",
1483
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1484

1485 1486
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1487

1488
	return i915_forcewake_domains(m, NULL);
1489 1490
}

1491 1492
static int gen6_drpc_info(struct seq_file *m)
{
1493
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1494
	u32 gt_core_status, rcctl1, rc6vids = 0;
1495
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1496

1497
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1498
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1499 1500

	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1501
	if (INTEL_GEN(dev_priv) >= 9) {
1502 1503 1504
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1505

1506 1507 1508 1509 1510 1511
	if (INTEL_GEN(dev_priv) <= 7) {
		mutex_lock(&dev_priv->pcu_lock);
		sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS,
				       &rc6vids);
		mutex_unlock(&dev_priv->pcu_lock);
	}
1512

1513
	seq_printf(m, "RC1e Enabled: %s\n",
1514 1515 1516
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1517
	if (INTEL_GEN(dev_priv) >= 9) {
1518 1519 1520 1521 1522
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1523 1524 1525 1526
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1527
	seq_puts(m, "Current RC state: ");
1528 1529 1530
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1531
			seq_puts(m, "Core Power Down\n");
1532
		else
1533
			seq_puts(m, "on\n");
1534 1535
		break;
	case GEN6_RC3:
1536
		seq_puts(m, "RC3\n");
1537 1538
		break;
	case GEN6_RC6:
1539
		seq_puts(m, "RC6\n");
1540 1541
		break;
	case GEN6_RC7:
1542
		seq_puts(m, "RC7\n");
1543 1544
		break;
	default:
1545
		seq_puts(m, "Unknown\n");
1546 1547 1548 1549 1550
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1551
	if (INTEL_GEN(dev_priv) >= 9) {
1552 1553 1554 1555 1556 1557 1558
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1559 1560

	/* Not exactly sure what this is */
1561 1562 1563 1564 1565
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1566

1567 1568 1569 1570 1571 1572 1573 1574 1575
	if (INTEL_GEN(dev_priv) <= 7) {
		seq_printf(m, "RC6   voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
		seq_printf(m, "RC6+  voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
		seq_printf(m, "RC6++ voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
	}

1576
	return i915_forcewake_domains(m, NULL);
1577 1578 1579 1580
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1581
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1582
	intel_wakeref_t wakeref;
1583
	int err = -ENODEV;
1584

1585 1586 1587 1588 1589 1590 1591 1592
	with_intel_runtime_pm(dev_priv, wakeref) {
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			err = vlv_drpc_info(m);
		else if (INTEL_GEN(dev_priv) >= 6)
			err = gen6_drpc_info(m);
		else
			err = ironlake_drpc_info(m);
	}
1593 1594

	return err;
1595 1596
}

1597 1598
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1599
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1600 1601 1602 1603 1604 1605 1606 1607 1608 1609

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1610 1611
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1612
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1613
	struct intel_fbc *fbc = &dev_priv->fbc;
1614
	intel_wakeref_t wakeref;
1615

1616 1617
	if (!HAS_FBC(dev_priv))
		return -ENODEV;
1618

1619
	wakeref = intel_runtime_pm_get(dev_priv);
1620
	mutex_lock(&fbc->lock);
1621

1622
	if (intel_fbc_is_active(dev_priv))
1623
		seq_puts(m, "FBC enabled\n");
1624
	else
1625 1626
		seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);

1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
	if (intel_fbc_is_active(dev_priv)) {
		u32 mask;

		if (INTEL_GEN(dev_priv) >= 8)
			mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 7)
			mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 5)
			mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
		else if (IS_G4X(dev_priv))
			mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
		else
			mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
							FBC_STAT_COMPRESSED);

		seq_printf(m, "Compressing: %s\n", yesno(mask));
1643
	}
1644

1645
	mutex_unlock(&fbc->lock);
1646
	intel_runtime_pm_put(dev_priv, wakeref);
1647

1648 1649 1650
	return 0;
}

1651
static int i915_fbc_false_color_get(void *data, u64 *val)
1652
{
1653
	struct drm_i915_private *dev_priv = data;
1654

1655
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1656 1657 1658 1659 1660 1661 1662
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

1663
static int i915_fbc_false_color_set(void *data, u64 val)
1664
{
1665
	struct drm_i915_private *dev_priv = data;
1666 1667
	u32 reg;

1668
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1669 1670
		return -ENODEV;

P
Paulo Zanoni 已提交
1671
	mutex_lock(&dev_priv->fbc.lock);
1672 1673 1674 1675 1676 1677 1678 1679

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1680
	mutex_unlock(&dev_priv->fbc.lock);
1681 1682 1683
	return 0;
}

1684 1685
DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
			i915_fbc_false_color_get, i915_fbc_false_color_set,
1686 1687
			"%llu\n");

1688 1689
static int i915_ips_status(struct seq_file *m, void *unused)
{
1690
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1691
	intel_wakeref_t wakeref;
1692

1693 1694
	if (!HAS_IPS(dev_priv))
		return -ENODEV;
1695

1696
	wakeref = intel_runtime_pm_get(dev_priv);
1697

1698
	seq_printf(m, "Enabled by kernel parameter: %s\n",
1699
		   yesno(i915_modparams.enable_ips));
1700

1701
	if (INTEL_GEN(dev_priv) >= 8) {
1702 1703 1704 1705 1706 1707 1708
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1709

1710
	intel_runtime_pm_put(dev_priv, wakeref);
1711

1712 1713 1714
	return 0;
}

1715 1716
static int i915_sr_status(struct seq_file *m, void *unused)
{
1717
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1718
	intel_wakeref_t wakeref;
1719 1720
	bool sr_enabled = false;

1721
	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1722

1723 1724 1725
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1726
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1727
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1728
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1729
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1730
	else if (IS_I915GM(dev_priv))
1731
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1732
	else if (IS_PINEVIEW(dev_priv))
1733
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1734
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1735
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1736

1737
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, wakeref);
1738

1739
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1740 1741 1742 1743

	return 0;
}

1744 1745
static int i915_emon_status(struct seq_file *m, void *unused)
{
1746
	struct drm_i915_private *i915 = node_to_i915(m->private);
1747
	intel_wakeref_t wakeref;
1748

1749
	if (!IS_GEN(i915, 5))
1750 1751
		return -ENODEV;

1752 1753
	with_intel_runtime_pm(i915, wakeref) {
		unsigned long temp, chipset, gfx;
1754

1755 1756 1757
		temp = i915_mch_val(i915);
		chipset = i915_chipset_val(i915);
		gfx = i915_gfx_val(i915);
1758

1759 1760 1761 1762 1763
		seq_printf(m, "GMCH temp: %ld\n", temp);
		seq_printf(m, "Chipset power: %ld\n", chipset);
		seq_printf(m, "GFX power: %ld\n", gfx);
		seq_printf(m, "Total power: %ld\n", chipset + gfx);
	}
1764 1765 1766 1767

	return 0;
}

1768 1769
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1770
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1771
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1772
	unsigned int max_gpu_freq, min_gpu_freq;
1773
	intel_wakeref_t wakeref;
1774 1775
	int gpu_freq, ia_freq;
	int ret;
1776

1777 1778
	if (!HAS_LLC(dev_priv))
		return -ENODEV;
1779

1780
	wakeref = intel_runtime_pm_get(dev_priv);
1781

1782
	ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
1783
	if (ret)
1784
		goto out;
1785

1786 1787
	min_gpu_freq = rps->min_freq;
	max_gpu_freq = rps->max_freq;
1788
	if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
1789
		/* Convert GT frequency to 50 HZ units */
1790 1791
		min_gpu_freq /= GEN9_FREQ_SCALER;
		max_gpu_freq /= GEN9_FREQ_SCALER;
1792 1793
	}

1794
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1795

1796
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1797 1798 1799 1800
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1801
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1802
			   intel_gpu_freq(dev_priv, (gpu_freq *
1803
						     (IS_GEN9_BC(dev_priv) ||
1804
						      INTEL_GEN(dev_priv) >= 10 ?
1805
						      GEN9_FREQ_SCALER : 1))),
1806 1807
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1808 1809
	}

1810
	mutex_unlock(&dev_priv->pcu_lock);
1811

1812
out:
1813
	intel_runtime_pm_put(dev_priv, wakeref);
1814
	return ret;
1815 1816
}

1817 1818
static int i915_opregion(struct seq_file *m, void *unused)
{
1819 1820
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1821 1822 1823 1824 1825
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1826
		goto out;
1827

1828 1829
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1830 1831 1832

	mutex_unlock(&dev->struct_mutex);

1833
out:
1834 1835 1836
	return 0;
}

1837 1838
static int i915_vbt(struct seq_file *m, void *unused)
{
1839
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1840 1841 1842 1843 1844 1845 1846

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1847 1848
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1849 1850
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1851
	struct intel_framebuffer *fbdev_fb = NULL;
1852
	struct drm_framebuffer *drm_fb;
1853 1854 1855 1856 1857
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1858

1859
#ifdef CONFIG_DRM_FBDEV_EMULATION
1860
	if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
1861
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1862 1863 1864 1865

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1866
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1867
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1868
			   fbdev_fb->base.modifier,
1869
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
1870
		describe_obj(m, intel_fb_obj(&fbdev_fb->base));
1871 1872
		seq_putc(m, '\n');
	}
1873
#endif
1874

1875
	mutex_lock(&dev->mode_config.fb_lock);
1876
	drm_for_each_fb(drm_fb, dev) {
1877 1878
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1879 1880
			continue;

1881
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1882 1883
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1884
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1885
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1886
			   fb->base.modifier,
1887
			   drm_framebuffer_read_refcount(&fb->base));
1888
		describe_obj(m, intel_fb_obj(&fb->base));
1889
		seq_putc(m, '\n');
1890
	}
1891
	mutex_unlock(&dev->mode_config.fb_lock);
1892
	mutex_unlock(&dev->struct_mutex);
1893 1894 1895 1896

	return 0;
}

1897
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1898
{
1899 1900
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, emit: %u)",
		   ring->space, ring->head, ring->tail, ring->emit);
1901 1902
}

1903 1904
static int i915_context_status(struct seq_file *m, void *unused)
{
1905 1906
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1907
	struct intel_engine_cs *engine;
1908
	struct i915_gem_context *ctx;
1909
	enum intel_engine_id id;
1910
	int ret;
1911

1912
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1913 1914 1915
	if (ret)
		return ret;

1916
	list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
1917 1918 1919 1920
		seq_puts(m, "HW context ");
		if (!list_empty(&ctx->hw_id_link))
			seq_printf(m, "%x [pin %u]", ctx->hw_id,
				   atomic_read(&ctx->hw_id_pin_count));
1921
		if (ctx->pid) {
1922 1923
			struct task_struct *task;

1924
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1925 1926 1927 1928 1929
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1930 1931
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1932 1933 1934 1935
		} else {
			seq_puts(m, "(kernel) ");
		}

1936 1937
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1938

1939
		for_each_engine(engine, dev_priv, id) {
1940 1941
			struct intel_context *ce =
				to_intel_context(ctx, engine);
1942 1943 1944

			seq_printf(m, "%s: ", engine->name);
			if (ce->state)
1945
				describe_obj(m, ce->state->obj);
1946
			if (ce->ring)
1947
				describe_ctx_ring(m, ce->ring);
1948 1949
			seq_putc(m, '\n');
		}
1950 1951

		seq_putc(m, '\n');
1952 1953
	}

1954
	mutex_unlock(&dev->struct_mutex);
1955 1956 1957 1958

	return 0;
}

1959 1960
static const char *swizzle_string(unsigned swizzle)
{
1961
	switch (swizzle) {
1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1977
		return "unknown";
1978 1979 1980 1981 1982 1983 1984
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
1985
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1986
	intel_wakeref_t wakeref;
1987

1988
	wakeref = intel_runtime_pm_get(dev_priv);
1989 1990 1991 1992 1993 1994

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

1995
	if (IS_GEN_RANGE(dev_priv, 3, 4)) {
1996 1997
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
1998 1999
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2000 2001 2002 2003
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2004
	} else if (INTEL_GEN(dev_priv) >= 6) {
2005 2006 2007 2008 2009 2010 2011 2012
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2013
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2014 2015 2016 2017 2018
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2019 2020
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2021
	}
2022 2023 2024 2025

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2026
	intel_runtime_pm_put(dev_priv, wakeref);
2027 2028 2029 2030

	return 0;
}

2031 2032
static int count_irq_waiters(struct drm_i915_private *i915)
{
2033
	struct intel_engine_cs *engine;
2034
	enum intel_engine_id id;
2035 2036
	int count = 0;

2037
	for_each_engine(engine, i915, id)
2038
		count += intel_engine_has_waiter(engine);
2039 2040 2041 2042

	return count;
}

2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2057 2058
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2059 2060
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2061
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
2062
	u32 act_freq = rps->cur_freq;
2063
	intel_wakeref_t wakeref;
2064 2065
	struct drm_file *file;

2066
	with_intel_runtime_pm_if_in_use(dev_priv, wakeref) {
2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
			mutex_lock(&dev_priv->pcu_lock);
			act_freq = vlv_punit_read(dev_priv,
						  PUNIT_REG_GPU_FREQ_STS);
			act_freq = (act_freq >> 8) & 0xff;
			mutex_unlock(&dev_priv->pcu_lock);
		} else {
			act_freq = intel_get_cagf(dev_priv,
						  I915_READ(GEN6_RPSTAT1));
		}
	}

2079
	seq_printf(m, "RPS enabled? %d\n", rps->enabled);
2080 2081
	seq_printf(m, "GPU busy? %s [%d requests]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2082
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2083
	seq_printf(m, "Boosts outstanding? %d\n",
2084
		   atomic_read(&rps->num_waiters));
C
Chris Wilson 已提交
2085
	seq_printf(m, "Interactive? %d\n", READ_ONCE(rps->power.interactive));
2086 2087 2088
	seq_printf(m, "Frequency requested %d, actual %d\n",
		   intel_gpu_freq(dev_priv, rps->cur_freq),
		   intel_gpu_freq(dev_priv, act_freq));
2089
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2090 2091 2092 2093
		   intel_gpu_freq(dev_priv, rps->min_freq),
		   intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq));
2094
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
2095 2096 2097
		   intel_gpu_freq(dev_priv, rps->idle_freq),
		   intel_gpu_freq(dev_priv, rps->efficient_freq),
		   intel_gpu_freq(dev_priv, rps->boost_freq));
2098 2099

	mutex_lock(&dev->filelist_mutex);
2100 2101 2102 2103 2104 2105
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
2106
		seq_printf(m, "%s [%d]: %d boosts\n",
2107 2108
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2109
			   atomic_read(&file_priv->rps_client.boosts));
2110 2111
		rcu_read_unlock();
	}
2112
	seq_printf(m, "Kernel (anonymous) boosts: %d\n",
2113
		   atomic_read(&rps->boosts));
2114
	mutex_unlock(&dev->filelist_mutex);
2115

2116
	if (INTEL_GEN(dev_priv) >= 6 &&
2117
	    rps->enabled &&
2118
	    dev_priv->gt.active_requests) {
2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
C
Chris Wilson 已提交
2130
			   rps_power_to_str(rps->power.mode));
2131
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
2132
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
C
Chris Wilson 已提交
2133
			   rps->power.up_threshold);
2134
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
2135
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
C
Chris Wilson 已提交
2136
			   rps->power.down_threshold);
2137 2138 2139 2140
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2141
	return 0;
2142 2143
}

2144 2145
static int i915_llc(struct seq_file *m, void *data)
{
2146
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2147
	const bool edram = INTEL_GEN(dev_priv) > 8;
2148

2149
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2150 2151
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2152 2153 2154 2155

	return 0;
}

2156 2157 2158
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2159
	intel_wakeref_t wakeref;
2160
	struct drm_printer p;
2161

2162 2163
	if (!HAS_HUC(dev_priv))
		return -ENODEV;
2164

2165 2166
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->huc.fw, &p);
2167

2168 2169
	with_intel_runtime_pm(dev_priv, wakeref)
		seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
2170 2171 2172 2173

	return 0;
}

2174 2175
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2176
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2177
	intel_wakeref_t wakeref;
2178
	struct drm_printer p;
2179

2180 2181
	if (!HAS_GUC(dev_priv))
		return -ENODEV;
2182

2183 2184
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->guc.fw, &p);
2185

2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202
	with_intel_runtime_pm(dev_priv, wakeref) {
		u32 tmp = I915_READ(GUC_STATUS);
		u32 i;

		seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
		seq_printf(m, "\tBootrom status = 0x%x\n",
			   (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
		seq_printf(m, "\tuKernel status = 0x%x\n",
			   (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
		seq_printf(m, "\tMIA Core status = 0x%x\n",
			   (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
		seq_puts(m, "\nScratch registers:\n");
		for (i = 0; i < 16; i++) {
			seq_printf(m, "\t%2d: \t0x%x\n",
				   i, I915_READ(SOFT_SCRATCH(i)));
		}
	}
2203

2204 2205 2206
	return 0;
}

2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223
static const char *
stringify_guc_log_type(enum guc_log_buffer_type type)
{
	switch (type) {
	case GUC_ISR_LOG_BUFFER:
		return "ISR";
	case GUC_DPC_LOG_BUFFER:
		return "DPC";
	case GUC_CRASH_DUMP_LOG_BUFFER:
		return "CRASH";
	default:
		MISSING_CASE(type);
	}

	return "";
}

2224 2225 2226
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
2227 2228
	struct intel_guc_log *log = &dev_priv->guc.log;
	enum guc_log_buffer_type type;
2229

2230 2231 2232 2233
	if (!intel_guc_log_relay_enabled(log)) {
		seq_puts(m, "GuC log relay disabled\n");
		return;
	}
2234

2235
	seq_puts(m, "GuC logging stats:\n");
2236

2237
	seq_printf(m, "\tRelay full count: %u\n",
2238 2239 2240 2241 2242 2243 2244 2245
		   log->relay.full_count);

	for (type = GUC_ISR_LOG_BUFFER; type < GUC_MAX_LOG_BUFFER; type++) {
		seq_printf(m, "\t%s:\tflush count %10u, overflow count %10u\n",
			   stringify_guc_log_type(type),
			   log->stats[type].flush,
			   log->stats[type].sampled_overflow);
	}
2246 2247
}

2248 2249
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
2250
				 struct intel_guc_client *client)
2251
{
2252
	struct intel_engine_cs *engine;
2253
	enum intel_engine_id id;
2254
	u64 tot = 0;
2255

2256 2257
	seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
		client->priority, client->stage_id, client->proc_desc_offset);
2258 2259
	seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
		client->doorbell_id, client->doorbell_offset);
2260

2261
	for_each_engine(engine, dev_priv, id) {
2262 2263
		u64 submissions = client->submissions[id];
		tot += submissions;
2264
		seq_printf(m, "\tSubmissions: %llu %s\n",
2265
				submissions, engine->name);
2266 2267 2268 2269
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

2270 2271 2272 2273 2274
static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_guc *guc = &dev_priv->guc;

2275
	if (!USES_GUC(dev_priv))
2276 2277
		return -ENODEV;

2278 2279 2280 2281 2282
	i915_guc_log_info(m, dev_priv);

	if (!USES_GUC_SUBMISSION(dev_priv))
		return 0;

2283
	GEM_BUG_ON(!guc->execbuf_client);
2284

2285
	seq_printf(m, "\nDoorbell map:\n");
2286
	seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
2287
	seq_printf(m, "Doorbell next cacheline: 0x%x\n", guc->db_cacheline);
2288

2289 2290
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2291 2292 2293 2294 2295
	if (guc->preempt_client) {
		seq_printf(m, "\nGuC preempt client @ %p:\n",
			   guc->preempt_client);
		i915_guc_client_info(m, dev_priv, guc->preempt_client);
	}
2296 2297 2298 2299 2300 2301

	/* Add more as required ... */

	return 0;
}

2302
static int i915_guc_stage_pool(struct seq_file *m, void *data)
A
Alex Dai 已提交
2303
{
2304
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2305 2306
	const struct intel_guc *guc = &dev_priv->guc;
	struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
2307
	struct intel_guc_client *client = guc->execbuf_client;
2308 2309
	unsigned int tmp;
	int index;
A
Alex Dai 已提交
2310

2311 2312
	if (!USES_GUC_SUBMISSION(dev_priv))
		return -ENODEV;
A
Alex Dai 已提交
2313

2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332
	for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
		struct intel_engine_cs *engine;

		if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
			continue;

		seq_printf(m, "GuC stage descriptor %u:\n", index);
		seq_printf(m, "\tIndex: %u\n", desc->stage_id);
		seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
		seq_printf(m, "\tPriority: %d\n", desc->priority);
		seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
		seq_printf(m, "\tEngines used: 0x%x\n",
			   desc->engines_used);
		seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
			   desc->db_trigger_phy,
			   desc->db_trigger_cpu,
			   desc->db_trigger_uk);
		seq_printf(m, "\tProcess descriptor: 0x%x\n",
			   desc->process_desc);
2333
		seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355
			   desc->wq_addr, desc->wq_size);
		seq_putc(m, '\n');

		for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
			u32 guc_engine_id = engine->guc_id;
			struct guc_execlist_context *lrc =
						&desc->lrc[guc_engine_id];

			seq_printf(m, "\t%s LRC:\n", engine->name);
			seq_printf(m, "\t\tContext desc: 0x%x\n",
				   lrc->context_desc);
			seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
			seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
			seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
			seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
			seq_putc(m, '\n');
		}
	}

	return 0;
}

A
Alex Dai 已提交
2356 2357
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2358 2359 2360 2361 2362 2363
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node_to_i915(node);
	bool dump_load_err = !!node->info_ent->data;
	struct drm_i915_gem_object *obj = NULL;
	u32 *log;
	int i = 0;
A
Alex Dai 已提交
2364

2365 2366 2367
	if (!HAS_GUC(dev_priv))
		return -ENODEV;

2368 2369 2370 2371
	if (dump_load_err)
		obj = dev_priv->guc.load_err_log;
	else if (dev_priv->guc.log.vma)
		obj = dev_priv->guc.log.vma->obj;
A
Alex Dai 已提交
2372

2373 2374
	if (!obj)
		return 0;
A
Alex Dai 已提交
2375

2376 2377 2378 2379 2380
	log = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(log)) {
		DRM_DEBUG("Failed to pin object\n");
		seq_puts(m, "(log data unaccessible)\n");
		return PTR_ERR(log);
A
Alex Dai 已提交
2381 2382
	}

2383 2384 2385 2386 2387
	for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
		seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
			   *(log + i), *(log + i + 1),
			   *(log + i + 2), *(log + i + 3));

A
Alex Dai 已提交
2388 2389
	seq_putc(m, '\n');

2390 2391
	i915_gem_object_unpin_map(obj);

A
Alex Dai 已提交
2392 2393 2394
	return 0;
}

2395
static int i915_guc_log_level_get(void *data, u64 *val)
2396
{
2397
	struct drm_i915_private *dev_priv = data;
2398

2399
	if (!USES_GUC(dev_priv))
2400 2401
		return -ENODEV;

2402
	*val = intel_guc_log_get_level(&dev_priv->guc.log);
2403 2404 2405 2406

	return 0;
}

2407
static int i915_guc_log_level_set(void *data, u64 val)
2408
{
2409
	struct drm_i915_private *dev_priv = data;
2410

2411
	if (!USES_GUC(dev_priv))
2412 2413
		return -ENODEV;

2414
	return intel_guc_log_set_level(&dev_priv->guc.log, val);
2415 2416
}

2417 2418
DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_level_fops,
			i915_guc_log_level_get, i915_guc_log_level_set,
2419 2420
			"%lld\n");

2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461
static int i915_guc_log_relay_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!USES_GUC(dev_priv))
		return -ENODEV;

	file->private_data = &dev_priv->guc.log;

	return intel_guc_log_relay_open(&dev_priv->guc.log);
}

static ssize_t
i915_guc_log_relay_write(struct file *filp,
			 const char __user *ubuf,
			 size_t cnt,
			 loff_t *ppos)
{
	struct intel_guc_log *log = filp->private_data;

	intel_guc_log_relay_flush(log);

	return cnt;
}

static int i915_guc_log_relay_release(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	intel_guc_log_relay_close(&dev_priv->guc.log);

	return 0;
}

static const struct file_operations i915_guc_log_relay_fops = {
	.owner = THIS_MODULE,
	.open = i915_guc_log_relay_open,
	.write = i915_guc_log_relay_write,
	.release = i915_guc_log_relay_release,
};

2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475
static int i915_psr_sink_status_show(struct seq_file *m, void *data)
{
	u8 val;
	static const char * const sink_status[] = {
		"inactive",
		"transition to active, capture and display",
		"active, display from RFB",
		"active, capture and display on sink device timings",
		"transition to inactive, capture and display, timing re-sync",
		"reserved",
		"reserved",
		"sink internal error",
	};
	struct drm_connector *connector = m->private;
2476
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
2477 2478
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
2479 2480 2481 2482 2483 2484
	int ret;

	if (!CAN_PSR(dev_priv)) {
		seq_puts(m, "PSR Unsupported\n");
		return -ENODEV;
	}
2485 2486 2487 2488

	if (connector->status != connector_status_connected)
		return -ENODEV;

2489 2490 2491
	ret = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_STATUS, &val);

	if (ret == 1) {
2492 2493 2494 2495 2496 2497 2498
		const char *str = "unknown";

		val &= DP_PSR_SINK_STATE_MASK;
		if (val < ARRAY_SIZE(sink_status))
			str = sink_status[val];
		seq_printf(m, "Sink PSR status: 0x%x [%s]\n", val, str);
	} else {
2499
		return ret;
2500 2501 2502 2503 2504 2505
	}

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_psr_sink_status);

2506 2507 2508 2509
static void
psr_source_status(struct drm_i915_private *dev_priv, struct seq_file *m)
{
	u32 val, psr_status;
2510

2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552
	if (dev_priv->psr.psr2_enabled) {
		static const char * const live_status[] = {
			"IDLE",
			"CAPTURE",
			"CAPTURE_FS",
			"SLEEP",
			"BUFON_FW",
			"ML_UP",
			"SU_STANDBY",
			"FAST_SLEEP",
			"DEEP_SLEEP",
			"BUF_ON",
			"TG_ON"
		};
		psr_status = I915_READ(EDP_PSR2_STATUS);
		val = (psr_status & EDP_PSR2_STATUS_STATE_MASK) >>
			EDP_PSR2_STATUS_STATE_SHIFT;
		if (val < ARRAY_SIZE(live_status)) {
			seq_printf(m, "Source PSR status: 0x%x [%s]\n",
				   psr_status, live_status[val]);
			return;
		}
	} else {
		static const char * const live_status[] = {
			"IDLE",
			"SRDONACK",
			"SRDENT",
			"BUFOFF",
			"BUFON",
			"AUXACK",
			"SRDOFFACK",
			"SRDENT_ON",
		};
		psr_status = I915_READ(EDP_PSR_STATUS);
		val = (psr_status & EDP_PSR_STATUS_STATE_MASK) >>
			EDP_PSR_STATUS_STATE_SHIFT;
		if (val < ARRAY_SIZE(live_status)) {
			seq_printf(m, "Source PSR status: 0x%x [%s]\n",
				   psr_status, live_status[val]);
			return;
		}
	}
2553

2554
	seq_printf(m, "Source PSR status: 0x%x [%s]\n", psr_status, "unknown");
2555 2556
}

2557 2558
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2559
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2560
	intel_wakeref_t wakeref;
R
Rodrigo Vivi 已提交
2561 2562
	u32 psrperf = 0;
	bool enabled = false;
2563
	bool sink_support;
2564

2565 2566
	if (!HAS_PSR(dev_priv))
		return -ENODEV;
2567

2568 2569 2570 2571 2572
	sink_support = dev_priv->psr.sink_support;
	seq_printf(m, "Sink_Support: %s\n", yesno(sink_support));
	if (!sink_support)
		return 0;

2573
	wakeref = intel_runtime_pm_get(dev_priv);
2574

2575
	mutex_lock(&dev_priv->psr.lock);
2576 2577
	seq_printf(m, "PSR mode: %s\n",
		   dev_priv->psr.psr2_enabled ? "PSR2" : "PSR1");
2578
	seq_printf(m, "Enabled: %s\n", yesno(dev_priv->psr.enabled));
2579 2580
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
2581

2582 2583 2584 2585
	if (dev_priv->psr.psr2_enabled)
		enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
	else
		enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2586 2587 2588 2589

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

2590
	seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
2591

2592 2593 2594
	/*
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2595
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2596
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2597
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2598 2599 2600

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2601

2602
	psr_source_status(dev_priv, m);
2603
	mutex_unlock(&dev_priv->psr.lock);
2604

2605
	if (READ_ONCE(dev_priv->psr.debug) & I915_PSR_DEBUG_IRQ) {
2606 2607 2608 2609 2610 2611
		seq_printf(m, "Last attempted entry at: %lld\n",
			   dev_priv->psr.last_entry_attempt);
		seq_printf(m, "Last exit at: %lld\n",
			   dev_priv->psr.last_exit);
	}

2612
	intel_runtime_pm_put(dev_priv, wakeref);
2613 2614 2615
	return 0;
}

2616 2617 2618 2619
static int
i915_edp_psr_debug_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
2620
	struct drm_modeset_acquire_ctx ctx;
2621
	intel_wakeref_t wakeref;
2622
	int ret;
2623 2624 2625 2626

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

2627
	DRM_DEBUG_KMS("Setting PSR debug to %llx\n", val);
2628

2629
	wakeref = intel_runtime_pm_get(dev_priv);
2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643

	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);

retry:
	ret = intel_psr_set_debugfs_mode(dev_priv, &ctx, val);
	if (ret == -EDEADLK) {
		ret = drm_modeset_backoff(&ctx);
		if (!ret)
			goto retry;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);

2644
	intel_runtime_pm_put(dev_priv, wakeref);
2645

2646
	return ret;
2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664
}

static int
i915_edp_psr_debug_get(void *data, u64 *val)
{
	struct drm_i915_private *dev_priv = data;

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

	*val = READ_ONCE(dev_priv->psr.debug);
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_edp_psr_debug_fops,
			i915_edp_psr_debug_get, i915_edp_psr_debug_set,
			"%llu\n");

2665 2666
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2667
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2668
	unsigned long long power;
2669
	intel_wakeref_t wakeref;
2670 2671
	u32 units;

2672
	if (INTEL_GEN(dev_priv) < 6)
2673 2674
		return -ENODEV;

2675
	if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power))
2676 2677 2678
		return -ENODEV;

	units = (power & 0x1f00) >> 8;
2679 2680
	with_intel_runtime_pm(dev_priv, wakeref)
		power = I915_READ(MCH_SECP_NRG_STTS);
2681

2682
	power = (1000000 * power) >> units; /* convert to uJ */
2683
	seq_printf(m, "%llu", power);
2684 2685 2686 2687

	return 0;
}

2688
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2689
{
2690
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2691
	struct pci_dev *pdev = dev_priv->drm.pdev;
2692

2693 2694
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2695

2696 2697 2698
	seq_printf(m, "Runtime power status: %s\n",
		   enableddisabled(!dev_priv->power_domains.wakeref));

2699 2700
	seq_printf(m, "GPU idle: %s (epoch %u)\n",
		   yesno(!dev_priv->gt.awake), dev_priv->gt.epoch);
2701
	seq_printf(m, "IRQs disabled: %s\n",
2702
		   yesno(!intel_irqs_enabled(dev_priv)));
2703
#ifdef CONFIG_PM
2704
	seq_printf(m, "Usage count: %d\n",
2705
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2706 2707 2708
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2709
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2710 2711
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2712

2713 2714 2715 2716 2717 2718
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)) {
		struct drm_printer p = drm_seq_file_printer(m);

		print_intel_runtime_pm_wakeref(dev_priv, &p);
	}

2719 2720 2721
	return 0;
}

2722 2723
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2724
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
2736
		seq_printf(m, "%-25s %d\n", power_well->desc->name,
2737 2738
			   power_well->count);

2739
		for_each_power_domain(power_domain, power_well->desc->domains)
2740
			seq_printf(m, "  %-23s %d\n",
2741
				 intel_display_power_domain_str(power_domain),
2742 2743 2744 2745 2746 2747 2748 2749
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2750 2751
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2752
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2753
	intel_wakeref_t wakeref;
2754 2755
	struct intel_csr *csr;

2756 2757
	if (!HAS_CSR(dev_priv))
		return -ENODEV;
2758 2759 2760

	csr = &dev_priv->csr;

2761
	wakeref = intel_runtime_pm_get(dev_priv);
2762

2763 2764 2765 2766
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2767
		goto out;
2768 2769 2770 2771

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2772 2773 2774 2775 2776 2777 2778
	if (WARN_ON(INTEL_GEN(dev_priv) > 11))
		goto out;

	seq_printf(m, "DC3 -> DC5 count: %d\n",
		   I915_READ(IS_BROXTON(dev_priv) ? BXT_CSR_DC3_DC5_COUNT :
						    SKL_CSR_DC3_DC5_COUNT));
	if (!IS_GEN9_LP(dev_priv))
2779 2780 2781
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));

2782 2783 2784 2785 2786
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2787
	intel_runtime_pm_put(dev_priv, wakeref);
2788

2789 2790 2791
	return 0;
}

2792 2793 2794 2795 2796 2797 2798 2799
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

2800
	seq_printf(m, DRM_MODE_FMT "\n", DRM_MODE_ARG(mode));
2801 2802 2803 2804 2805 2806
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2807 2808
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2809 2810 2811 2812 2813 2814
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2815
		   encoder->base.id, encoder->name);
2816 2817 2818 2819
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2820
			   connector->name,
2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2834 2835
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2836 2837
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2838 2839
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2840

2841
	if (fb)
2842
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2843 2844
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2845 2846
	else
		seq_puts(m, "\tprimary plane disabled\n");
2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2866
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2867
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2868
		intel_panel_info(m, &intel_connector->panel);
2869 2870 2871

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2872 2873
}

L
Libin Yang 已提交
2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2888 2889 2890 2891 2892 2893
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2894
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2908
	struct drm_display_mode *mode;
2909 2910

	seq_printf(m, "connector %d: type %s, status: %s\n",
2911
		   connector->base.id, connector->name,
2912
		   drm_get_connector_status_name(connector->status));
2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923

	if (connector->status == connector_status_disconnected)
		return;

	seq_printf(m, "\tname: %s\n", connector->display_info.name);
	seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
		   connector->display_info.width_mm,
		   connector->display_info.height_mm);
	seq_printf(m, "\tsubpixel order: %s\n",
		   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
	seq_printf(m, "\tCEA rev: %d\n", connector->display_info.cea_rev);
2924

2925
	if (!intel_encoder)
2926 2927 2928 2929 2930
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
2931 2932 2933 2934
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
2935 2936 2937
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2938
			intel_lvds_info(m, intel_connector);
2939 2940 2941
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2942
		    intel_encoder->type == INTEL_OUTPUT_DDI)
2943 2944 2945 2946
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
2947
	}
2948

2949 2950 2951
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2952 2953
}

2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

2972
static void plane_rotation(char *buf, size_t bufsize, unsigned int rotation)
2973 2974
{
	/*
2975
	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
2976 2977
	 * will print them all to visualize if the values are misused
	 */
2978
	snprintf(buf, bufsize,
2979
		 "%s%s%s%s%s%s(0x%08x)",
2980 2981 2982 2983 2984 2985
		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
2986 2987 2988 2989 2990
		 rotation);
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2991 2992
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2993 2994 2995 2996 2997
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
2998
		struct drm_format_name_buf format_name;
2999
		char rot_str[48];
3000 3001 3002 3003 3004 3005 3006 3007

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

3008
		if (state->fb) {
V
Ville Syrjälä 已提交
3009 3010
			drm_get_format_name(state->fb->format->format,
					    &format_name);
3011
		} else {
3012
			sprintf(format_name.str, "N/A");
3013 3014
		}

3015 3016
		plane_rotation(rot_str, sizeof(rot_str), state->rotation);

3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3030
			   format_name.str,
3031
			   rot_str);
3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3050
		for (i = 0; i < num_scalers; i++) {
3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3063 3064
static int i915_display_info(struct seq_file *m, void *unused)
{
3065 3066
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3067
	struct intel_crtc *crtc;
3068
	struct drm_connector *connector;
3069
	struct drm_connector_list_iter conn_iter;
3070 3071 3072
	intel_wakeref_t wakeref;

	wakeref = intel_runtime_pm_get(dev_priv);
3073 3074 3075

	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3076
	for_each_intel_crtc(dev, crtc) {
3077
		struct intel_crtc_state *pipe_config;
3078

3079
		drm_modeset_lock(&crtc->base.mutex, NULL);
3080 3081
		pipe_config = to_intel_crtc_state(crtc->base.state);

3082
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3083
			   crtc->base.base.id, pipe_name(crtc->pipe),
3084
			   yesno(pipe_config->base.active),
3085 3086 3087
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3088
		if (pipe_config->base.active) {
3089 3090 3091
			struct intel_plane *cursor =
				to_intel_plane(crtc->base.cursor);

3092 3093
			intel_crtc_info(m, crtc);

3094 3095 3096 3097 3098 3099 3100
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
				   yesno(cursor->base.state->visible),
				   cursor->base.state->crtc_x,
				   cursor->base.state->crtc_y,
				   cursor->base.state->crtc_w,
				   cursor->base.state->crtc_h,
				   cursor->cursor.base);
3101 3102
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3103
		}
3104 3105 3106 3107

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3108
		drm_modeset_unlock(&crtc->base.mutex);
3109 3110 3111 3112 3113
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
3114 3115 3116
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
3117
		intel_connector_info(m, connector);
3118 3119 3120
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

3121
	intel_runtime_pm_put(dev_priv, wakeref);
3122 3123 3124 3125

	return 0;
}

3126 3127 3128 3129
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
3130
	intel_wakeref_t wakeref;
3131
	enum intel_engine_id id;
3132
	struct drm_printer p;
3133

3134
	wakeref = intel_runtime_pm_get(dev_priv);
3135

3136 3137
	seq_printf(m, "GT awake? %s (epoch %u)\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.epoch);
3138 3139
	seq_printf(m, "Global active requests: %d\n",
		   dev_priv->gt.active_requests);
L
Lionel Landwerlin 已提交
3140
	seq_printf(m, "CS timestamp frequency: %u kHz\n",
3141
		   RUNTIME_INFO(dev_priv)->cs_timestamp_frequency_khz);
3142

3143 3144
	p = drm_seq_file_printer(m);
	for_each_engine(engine, dev_priv, id)
3145
		intel_engine_dump(engine, &p, "%s\n", engine->name);
3146

3147
	intel_runtime_pm_put(dev_priv, wakeref);
3148

3149 3150 3151
	return 0;
}

3152 3153 3154 3155 3156
static int i915_rcs_topology(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_printer p = drm_seq_file_printer(m);

3157
	intel_device_info_dump_topology(&RUNTIME_INFO(dev_priv)->sseu, &p);
3158 3159 3160 3161

	return 0;
}

3162 3163 3164 3165 3166 3167 3168 3169 3170 3171
static int i915_shrinker_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *i915 = node_to_i915(m->private);

	seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
	seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);

	return 0;
}

3172 3173
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3174 3175
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3176 3177 3178 3179 3180 3181
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

3182
		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->info->name,
3183
			   pll->info->id);
3184
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3185
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
3186
		seq_printf(m, " tracked hardware state:\n");
3187
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
3188
		seq_printf(m, " dpll_md: 0x%08x\n",
3189 3190 3191 3192
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214
		seq_printf(m, " cfgcr0:  0x%08x\n", pll->state.hw_state.cfgcr0);
		seq_printf(m, " cfgcr1:  0x%08x\n", pll->state.hw_state.cfgcr1);
		seq_printf(m, " mg_refclkin_ctl:        0x%08x\n",
			   pll->state.hw_state.mg_refclkin_ctl);
		seq_printf(m, " mg_clktop2_coreclkctl1: 0x%08x\n",
			   pll->state.hw_state.mg_clktop2_coreclkctl1);
		seq_printf(m, " mg_clktop2_hsclkctl:    0x%08x\n",
			   pll->state.hw_state.mg_clktop2_hsclkctl);
		seq_printf(m, " mg_pll_div0:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div0);
		seq_printf(m, " mg_pll_div1:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div1);
		seq_printf(m, " mg_pll_lf:    0x%08x\n",
			   pll->state.hw_state.mg_pll_lf);
		seq_printf(m, " mg_pll_frac_lock: 0x%08x\n",
			   pll->state.hw_state.mg_pll_frac_lock);
		seq_printf(m, " mg_pll_ssc:   0x%08x\n",
			   pll->state.hw_state.mg_pll_ssc);
		seq_printf(m, " mg_pll_bias:  0x%08x\n",
			   pll->state.hw_state.mg_pll_bias);
		seq_printf(m, " mg_pll_tdc_coldst_bias: 0x%08x\n",
			   pll->state.hw_state.mg_pll_tdc_coldst_bias);
3215 3216 3217 3218 3219 3220
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3221
static int i915_wa_registers(struct seq_file *m, void *unused)
3222
{
3223 3224 3225 3226
	struct drm_i915_private *i915 = node_to_i915(m->private);
	const struct i915_wa_list *wal = &i915->engine[RCS]->ctx_wa_list;
	struct i915_wa *wa;
	unsigned int i;
3227

3228 3229
	seq_printf(m, "Workarounds applied: %u\n", wal->count);
	for (i = 0, wa = wal->list; i < wal->count; i++, wa++)
3230
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X\n",
3231
			   i915_mmio_reg_offset(wa->reg), wa->val, wa->mask);
3232 3233 3234 3235

	return 0;
}

3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259
static int i915_ipc_status_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Isochronous Priority Control: %s\n",
			yesno(dev_priv->ipc_enabled));
	return 0;
}

static int i915_ipc_status_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!HAS_IPC(dev_priv))
		return -ENODEV;

	return single_open(file, i915_ipc_status_show, dev_priv);
}

static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
3260
	intel_wakeref_t wakeref;
3261
	bool enable;
3262
	int ret;
3263 3264 3265 3266 3267

	ret = kstrtobool_from_user(ubuf, len, &enable);
	if (ret < 0)
		return ret;

3268 3269 3270 3271 3272 3273 3274
	with_intel_runtime_pm(dev_priv, wakeref) {
		if (!dev_priv->ipc_enabled && enable)
			DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
		dev_priv->wm.distrust_bios_wm = true;
		dev_priv->ipc_enabled = enable;
		intel_enable_ipc(dev_priv);
	}
3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287

	return len;
}

static const struct file_operations i915_ipc_status_fops = {
	.owner = THIS_MODULE,
	.open = i915_ipc_status_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_ipc_status_write
};

3288 3289
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3290 3291
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3292
	struct skl_ddb_entry *entry;
3293
	struct intel_crtc *crtc;
3294

3295
	if (INTEL_GEN(dev_priv) < 9)
3296
		return -ENODEV;
3297

3298 3299 3300 3301
	drm_modeset_lock_all(dev);

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

3302 3303 3304 3305 3306 3307
	for_each_intel_crtc(&dev_priv->drm, crtc) {
		struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
		enum pipe pipe = crtc->pipe;
		enum plane_id plane_id;

3308 3309
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3310 3311 3312
		for_each_plane_id_on_crtc(crtc, plane_id) {
			entry = &crtc_state->wm.skl.plane_ddb_y[plane_id];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane_id + 1,
3313 3314 3315 3316
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3317
		entry = &crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR];
3318 3319 3320 3321 3322 3323 3324 3325 3326
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3327
static void drrs_status_per_crtc(struct seq_file *m,
3328 3329
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3330
{
3331
	struct drm_i915_private *dev_priv = to_i915(dev);
3332 3333
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3334
	struct drm_connector *connector;
3335
	struct drm_connector_list_iter conn_iter;
3336

3337 3338
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3339 3340 3341 3342
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3343
	}
3344
	drm_connector_list_iter_end(&conn_iter);
3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3357
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3358 3359 3360 3361 3362 3363 3364 3365
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
3366 3367 3368 3369
			seq_puts(m, "Idleness DRRS: Disabled\n");
			if (dev_priv->psr.enabled)
				seq_puts(m,
				"\tAs PSR is enabled, DRRS is not enabled\n");
3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3404 3405
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3406 3407 3408
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3409
	drm_modeset_lock_all(dev);
3410
	for_each_intel_crtc(dev, intel_crtc) {
3411
		if (intel_crtc->base.state->active) {
3412 3413 3414 3415 3416 3417
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3418
	drm_modeset_unlock_all(dev);
3419 3420 3421 3422 3423 3424 3425

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3426 3427
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3428 3429
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3430 3431
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3432
	struct drm_connector *connector;
3433
	struct drm_connector_list_iter conn_iter;
3434

3435 3436
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3437
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3438
			continue;
3439 3440 3441 3442 3443 3444

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3445 3446
		if (!intel_dig_port->dp.can_mst)
			continue;
3447

3448
		seq_printf(m, "MST Source Port %c\n",
3449
			   port_name(intel_dig_port->base.port));
3450 3451
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3452 3453
	drm_connector_list_iter_end(&conn_iter);

3454 3455 3456
	return 0;
}

3457
static ssize_t i915_displayport_test_active_write(struct file *file,
3458 3459
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3460 3461 3462 3463 3464
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3465
	struct drm_connector_list_iter conn_iter;
3466 3467 3468
	struct intel_dp *intel_dp;
	int val = 0;

3469
	dev = ((struct seq_file *)file->private_data)->private;
3470 3471 3472 3473

	if (len == 0)
		return 0;

G
Geliang Tang 已提交
3474 3475 3476
	input_buffer = memdup_user_nul(ubuf, len);
	if (IS_ERR(input_buffer))
		return PTR_ERR(input_buffer);
3477 3478 3479

	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3480 3481
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3482 3483
		struct intel_encoder *encoder;

3484 3485 3486 3487
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3488 3489 3490 3491 3492 3493
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3494 3495
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3496
				break;
3497 3498 3499 3500 3501
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3502
				intel_dp->compliance.test_active = 1;
3503
			else
3504
				intel_dp->compliance.test_active = 0;
3505 3506
		}
	}
3507
	drm_connector_list_iter_end(&conn_iter);
3508 3509 3510 3511 3512 3513 3514 3515 3516 3517
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
3518 3519
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3520
	struct drm_connector *connector;
3521
	struct drm_connector_list_iter conn_iter;
3522 3523
	struct intel_dp *intel_dp;

3524 3525
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3526 3527
		struct intel_encoder *encoder;

3528 3529 3530 3531
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3532 3533 3534 3535 3536 3537
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3538
			if (intel_dp->compliance.test_active)
3539 3540 3541 3542 3543 3544
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3545
	drm_connector_list_iter_end(&conn_iter);
3546 3547 3548 3549 3550

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3551
					     struct file *file)
3552
{
3553
	return single_open(file, i915_displayport_test_active_show,
3554
			   inode->i_private);
3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
3568 3569
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3570
	struct drm_connector *connector;
3571
	struct drm_connector_list_iter conn_iter;
3572 3573
	struct intel_dp *intel_dp;

3574 3575
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3576 3577
		struct intel_encoder *encoder;

3578 3579 3580 3581
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3582 3583 3584 3585 3586 3587
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3588 3589 3590 3591
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3592 3593 3594 3595 3596 3597 3598 3599 3600
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3601 3602 3603
		} else
			seq_puts(m, "0");
	}
3604
	drm_connector_list_iter_end(&conn_iter);
3605 3606 3607

	return 0;
}
3608
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_data);
3609 3610 3611

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
3612 3613
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3614
	struct drm_connector *connector;
3615
	struct drm_connector_list_iter conn_iter;
3616 3617
	struct intel_dp *intel_dp;

3618 3619
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3620 3621
		struct intel_encoder *encoder;

3622 3623 3624 3625
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3626 3627 3628 3629 3630 3631
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3632
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3633 3634 3635
		} else
			seq_puts(m, "0");
	}
3636
	drm_connector_list_iter_end(&conn_iter);
3637 3638 3639

	return 0;
}
3640
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_type);
3641

3642
static void wm_latency_show(struct seq_file *m, const u16 wm[8])
3643
{
3644 3645
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3646
	int level;
3647 3648
	int num_levels;

3649
	if (IS_CHERRYVIEW(dev_priv))
3650
		num_levels = 3;
3651
	else if (IS_VALLEYVIEW(dev_priv))
3652
		num_levels = 1;
3653 3654
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3655
	else
3656
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3657 3658 3659 3660 3661 3662

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3663 3664
		/*
		 * - WM1+ latency values in 0.5us units
3665
		 * - latencies are in us on gen9/vlv/chv
3666
		 */
3667 3668 3669 3670
		if (INTEL_GEN(dev_priv) >= 9 ||
		    IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv) ||
		    IS_G4X(dev_priv))
3671 3672
			latency *= 10;
		else if (level > 0)
3673 3674 3675
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3676
			   level, wm[level], latency / 10, latency % 10);
3677 3678 3679 3680 3681 3682 3683
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3684
	struct drm_i915_private *dev_priv = m->private;
3685
	const u16 *latencies;
3686

3687
	if (INTEL_GEN(dev_priv) >= 9)
3688 3689
		latencies = dev_priv->wm.skl_latency;
	else
3690
		latencies = dev_priv->wm.pri_latency;
3691

3692
	wm_latency_show(m, latencies);
3693 3694 3695 3696 3697 3698

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3699
	struct drm_i915_private *dev_priv = m->private;
3700
	const u16 *latencies;
3701

3702
	if (INTEL_GEN(dev_priv) >= 9)
3703 3704
		latencies = dev_priv->wm.skl_latency;
	else
3705
		latencies = dev_priv->wm.spr_latency;
3706

3707
	wm_latency_show(m, latencies);
3708 3709 3710 3711 3712 3713

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3714
	struct drm_i915_private *dev_priv = m->private;
3715
	const u16 *latencies;
3716

3717
	if (INTEL_GEN(dev_priv) >= 9)
3718 3719
		latencies = dev_priv->wm.skl_latency;
	else
3720
		latencies = dev_priv->wm.cur_latency;
3721

3722
	wm_latency_show(m, latencies);
3723 3724 3725 3726 3727 3728

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3729
	struct drm_i915_private *dev_priv = inode->i_private;
3730

3731
	if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
3732 3733
		return -ENODEV;

3734
	return single_open(file, pri_wm_latency_show, dev_priv);
3735 3736 3737 3738
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3739
	struct drm_i915_private *dev_priv = inode->i_private;
3740

3741
	if (HAS_GMCH_DISPLAY(dev_priv))
3742 3743
		return -ENODEV;

3744
	return single_open(file, spr_wm_latency_show, dev_priv);
3745 3746 3747 3748
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3749
	struct drm_i915_private *dev_priv = inode->i_private;
3750

3751
	if (HAS_GMCH_DISPLAY(dev_priv))
3752 3753
		return -ENODEV;

3754
	return single_open(file, cur_wm_latency_show, dev_priv);
3755 3756 3757
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3758
				size_t len, loff_t *offp, u16 wm[8])
3759 3760
{
	struct seq_file *m = file->private_data;
3761 3762
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3763
	u16 new[8] = { 0 };
3764
	int num_levels;
3765 3766 3767 3768
	int level;
	int ret;
	char tmp[32];

3769
	if (IS_CHERRYVIEW(dev_priv))
3770
		num_levels = 3;
3771
	else if (IS_VALLEYVIEW(dev_priv))
3772
		num_levels = 1;
3773 3774
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3775
	else
3776
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3777

3778 3779 3780 3781 3782 3783 3784 3785
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3786 3787 3788
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3807
	struct drm_i915_private *dev_priv = m->private;
3808
	u16 *latencies;
3809

3810
	if (INTEL_GEN(dev_priv) >= 9)
3811 3812
		latencies = dev_priv->wm.skl_latency;
	else
3813
		latencies = dev_priv->wm.pri_latency;
3814 3815

	return wm_latency_write(file, ubuf, len, offp, latencies);
3816 3817 3818 3819 3820 3821
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3822
	struct drm_i915_private *dev_priv = m->private;
3823
	u16 *latencies;
3824

3825
	if (INTEL_GEN(dev_priv) >= 9)
3826 3827
		latencies = dev_priv->wm.skl_latency;
	else
3828
		latencies = dev_priv->wm.spr_latency;
3829 3830

	return wm_latency_write(file, ubuf, len, offp, latencies);
3831 3832 3833 3834 3835 3836
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3837
	struct drm_i915_private *dev_priv = m->private;
3838
	u16 *latencies;
3839

3840
	if (INTEL_GEN(dev_priv) >= 9)
3841 3842
		latencies = dev_priv->wm.skl_latency;
	else
3843
		latencies = dev_priv->wm.cur_latency;
3844

3845
	return wm_latency_write(file, ubuf, len, offp, latencies);
3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3875 3876
static int
i915_wedged_get(void *data, u64 *val)
3877
{
3878
	struct drm_i915_private *dev_priv = data;
3879

3880
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
3881

3882
	return 0;
3883 3884
}

3885 3886
static int
i915_wedged_set(void *data, u64 val)
3887
{
3888 3889 3890
	struct drm_i915_private *i915 = data;
	struct intel_engine_cs *engine;
	unsigned int tmp;
3891

3892 3893 3894 3895 3896 3897 3898 3899
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

3900
	if (i915_reset_backoff(&i915->gpu_error))
3901 3902
		return -EAGAIN;

3903 3904 3905 3906 3907
	for_each_engine_masked(engine, i915, val, tmp) {
		engine->hangcheck.seqno = intel_engine_get_seqno(engine);
		engine->hangcheck.stalled = true;
	}

3908 3909
	i915_handle_error(i915, val, I915_ERROR_CAPTURE,
			  "Manually set wedged engine mask = %llx", val);
3910

3911
	wait_on_bit(&i915->gpu_error.flags,
3912 3913 3914
		    I915_RESET_HANDOFF,
		    TASK_UNINTERRUPTIBLE);

3915
	return 0;
3916 3917
}

3918 3919
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
3920
			"%llu\n");
3921

3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934
static int
fault_irq_set(struct drm_i915_private *i915,
	      unsigned long *irq,
	      unsigned long val)
{
	int err;

	err = mutex_lock_interruptible(&i915->drm.struct_mutex);
	if (err)
		return err;

	err = i915_gem_wait_for_idle(i915,
				     I915_WAIT_LOCKED |
3935 3936
				     I915_WAIT_INTERRUPTIBLE,
				     MAX_SCHEDULE_TIMEOUT);
3937 3938 3939 3940 3941 3942 3943
	if (err)
		goto err_unlock;

	*irq = val;
	mutex_unlock(&i915->drm.struct_mutex);

	/* Flush idle worker to disarm irq */
3944
	drain_delayed_work(&i915->gt.idle_work);
3945 3946 3947 3948 3949 3950 3951 3952

	return 0;

err_unlock:
	mutex_unlock(&i915->drm.struct_mutex);
	return err;
}

3953 3954 3955
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
3956
	struct drm_i915_private *dev_priv = data;
3957 3958 3959 3960 3961 3962 3963 3964

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
3965
	struct drm_i915_private *i915 = data;
3966

3967
	return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
3968 3969 3970 3971 3972 3973 3974 3975 3976
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
3977
	struct drm_i915_private *dev_priv = data;
3978 3979 3980 3981 3982 3983 3984 3985 3986

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
3987
	struct drm_i915_private *i915 = data;
3988

3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999
	/* GuC keeps the user interrupt permanently enabled for submission */
	if (USES_GUC_SUBMISSION(i915))
		return -ENODEV;

	/*
	 * From icl, we can no longer individually mask interrupt generation
	 * from each engine.
	 */
	if (INTEL_GEN(i915) >= 11)
		return -ENODEV;

4000
	val &= INTEL_INFO(i915)->ring_mask;
4001 4002
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

4003
	return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
4004 4005 4006 4007 4008 4009
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4010 4011 4012 4013 4014 4015 4016
#define DROP_UNBOUND	BIT(0)
#define DROP_BOUND	BIT(1)
#define DROP_RETIRE	BIT(2)
#define DROP_ACTIVE	BIT(3)
#define DROP_FREED	BIT(4)
#define DROP_SHRINK_ALL	BIT(5)
#define DROP_IDLE	BIT(6)
4017 4018
#define DROP_RESET_ACTIVE	BIT(7)
#define DROP_RESET_SEQNO	BIT(8)
4019 4020 4021 4022
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
4023
		  DROP_FREED	| \
4024
		  DROP_SHRINK_ALL |\
4025 4026 4027
		  DROP_IDLE	| \
		  DROP_RESET_ACTIVE | \
		  DROP_RESET_SEQNO)
4028 4029
static int
i915_drop_caches_get(void *data, u64 *val)
4030
{
4031
	*val = DROP_ALL;
4032

4033
	return 0;
4034 4035
}

4036 4037
static int
i915_drop_caches_set(void *data, u64 val)
4038
{
4039
	struct drm_i915_private *i915 = data;
4040
	intel_wakeref_t wakeref;
4041
	int ret = 0;
4042

4043 4044
	DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
		  val, val & DROP_ALL);
4045
	wakeref = intel_runtime_pm_get(i915);
4046

4047 4048 4049
	if (val & DROP_RESET_ACTIVE && !intel_engines_are_idle(i915))
		i915_gem_set_wedged(i915);

4050 4051
	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
4052 4053
	if (val & (DROP_ACTIVE | DROP_RETIRE | DROP_RESET_SEQNO)) {
		ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
4054
		if (ret)
4055
			goto out;
4056

4057
		if (val & DROP_ACTIVE)
4058
			ret = i915_gem_wait_for_idle(i915,
4059
						     I915_WAIT_INTERRUPTIBLE |
4060 4061
						     I915_WAIT_LOCKED,
						     MAX_SCHEDULE_TIMEOUT);
4062 4063

		if (val & DROP_RETIRE)
4064
			i915_retire_requests(i915);
4065

4066 4067 4068 4069 4070 4071 4072 4073 4074
		mutex_unlock(&i915->drm.struct_mutex);
	}

	if (val & DROP_RESET_ACTIVE &&
	    i915_terminally_wedged(&i915->gpu_error)) {
		i915_handle_error(i915, ALL_ENGINES, 0, NULL);
		wait_on_bit(&i915->gpu_error.flags,
			    I915_RESET_HANDOFF,
			    TASK_UNINTERRUPTIBLE);
4075
	}
4076

4077
	fs_reclaim_acquire(GFP_KERNEL);
4078
	if (val & DROP_BOUND)
4079
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_BOUND);
4080

4081
	if (val & DROP_UNBOUND)
4082
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
4083

4084
	if (val & DROP_SHRINK_ALL)
4085
		i915_gem_shrink_all(i915);
4086
	fs_reclaim_release(GFP_KERNEL);
4087

4088 4089
	if (val & DROP_IDLE) {
		do {
4090 4091 4092 4093
			if (READ_ONCE(i915->gt.active_requests))
				flush_delayed_work(&i915->gt.retire_work);
			drain_delayed_work(&i915->gt.idle_work);
		} while (READ_ONCE(i915->gt.awake));
4094
	}
4095

4096
	if (val & DROP_FREED)
4097
		i915_gem_drain_freed_objects(i915);
4098

4099
out:
4100
	intel_runtime_pm_put(i915, wakeref);
4101

4102
	return ret;
4103 4104
}

4105 4106 4107
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4108

4109 4110
static int
i915_cache_sharing_get(void *data, u64 *val)
4111
{
4112
	struct drm_i915_private *dev_priv = data;
4113
	intel_wakeref_t wakeref;
4114
	u32 snpcr = 0;
4115

4116
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
4117 4118
		return -ENODEV;

4119 4120
	with_intel_runtime_pm(dev_priv, wakeref)
		snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4121

4122
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4123

4124
	return 0;
4125 4126
}

4127 4128
static int
i915_cache_sharing_set(void *data, u64 val)
4129
{
4130
	struct drm_i915_private *dev_priv = data;
4131
	intel_wakeref_t wakeref;
4132

4133
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
4134 4135
		return -ENODEV;

4136
	if (val > 3)
4137 4138
		return -EINVAL;

4139
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4140 4141 4142 4143 4144 4145 4146 4147 4148
	with_intel_runtime_pm(dev_priv, wakeref) {
		u32 snpcr;

		/* Update the cache sharing policy here as well */
		snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
		snpcr &= ~GEN6_MBC_SNPCR_MASK;
		snpcr |= val << GEN6_MBC_SNPCR_SHIFT;
		I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
	}
4149

4150
	return 0;
4151 4152
}

4153 4154 4155
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4156

4157
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4158
					  struct sseu_dev_info *sseu)
4159
{
4160 4161 4162
#define SS_MAX 2
	const int ss_max = SS_MAX;
	u32 sig1[SS_MAX], sig2[SS_MAX];
4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176
	int ss;

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

4177
		sseu->slice_mask = BIT(0);
4178
		sseu->subslice_mask[0] |= BIT(ss);
4179 4180 4181 4182
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4183 4184 4185
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
4186
	}
4187
#undef SS_MAX
4188 4189
}

4190 4191 4192
static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
				     struct sseu_dev_info *sseu)
{
4193
#define SS_MAX 6
4194
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
4195
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
4196 4197
	int s, ss;

4198
	for (s = 0; s < info->sseu.max_slices; s++) {
4199 4200
		/*
		 * FIXME: Valid SS Mask respects the spec and read
4201
		 * only valid bits for those registers, excluding reserved
4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219
		 * although this seems wrong because it would leave many
		 * subslices without ACK.
		 */
		s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
			GEN10_PGCTL_VALID_SS_MASK(s);
		eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
		eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
	}

	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

4220
	for (s = 0; s < info->sseu.max_slices; s++) {
4221 4222 4223 4224 4225
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		sseu->slice_mask |= BIT(s);
4226
		sseu->subslice_mask[s] = info->sseu.subslice_mask[s];
4227

4228
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242
			unsigned int eu_cnt;

			if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
					       eu_mask[ss % 2]);
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
		}
	}
4243
#undef SS_MAX
4244 4245
}

4246
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4247
				    struct sseu_dev_info *sseu)
4248
{
4249
#define SS_MAX 3
4250
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
4251
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
4252
	int s, ss;
4253

4254
	for (s = 0; s < info->sseu.max_slices; s++) {
4255 4256 4257 4258 4259
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4260 4261 4262 4263 4264 4265 4266 4267 4268
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

4269
	for (s = 0; s < info->sseu.max_slices; s++) {
4270 4271 4272 4273
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

4274
		sseu->slice_mask |= BIT(s);
4275

4276
		if (IS_GEN9_BC(dev_priv))
4277
			sseu->subslice_mask[s] =
4278
				RUNTIME_INFO(dev_priv)->sseu.subslice_mask[s];
4279

4280
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
4281 4282
			unsigned int eu_cnt;

4283
			if (IS_GEN9_LP(dev_priv)) {
4284 4285 4286
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
4287

4288
				sseu->subslice_mask[s] |= BIT(ss);
4289
			}
4290

4291 4292
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
4293 4294 4295 4296
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
4297 4298
		}
	}
4299
#undef SS_MAX
4300 4301
}

4302
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4303
					 struct sseu_dev_info *sseu)
4304 4305
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4306
	int s;
4307

4308
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4309

4310
	if (sseu->slice_mask) {
4311
		sseu->eu_per_subslice =
4312
			RUNTIME_INFO(dev_priv)->sseu.eu_per_subslice;
4313 4314
		for (s = 0; s < fls(sseu->slice_mask); s++) {
			sseu->subslice_mask[s] =
4315
				RUNTIME_INFO(dev_priv)->sseu.subslice_mask[s];
4316
		}
4317 4318
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
4319 4320

		/* subtract fused off EU(s) from enabled slice(s) */
4321
		for (s = 0; s < fls(sseu->slice_mask); s++) {
4322
			u8 subslice_7eu =
4323
				RUNTIME_INFO(dev_priv)->sseu.subslice_7eu[s];
4324

4325
			sseu->eu_total -= hweight8(subslice_7eu);
4326 4327 4328 4329
		}
	}
}

4330 4331 4332 4333 4334
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";
4335
	int s;
4336

4337 4338
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
4339
	seq_printf(m, "  %s Slice Total: %u\n", type,
4340
		   hweight8(sseu->slice_mask));
4341
	seq_printf(m, "  %s Subslice Total: %u\n", type,
4342
		   sseu_subslice_total(sseu));
4343 4344 4345 4346
	for (s = 0; s < fls(sseu->slice_mask); s++) {
		seq_printf(m, "  %s Slice%i subslices: %u\n", type,
			   s, hweight8(sseu->subslice_mask[s]));
	}
4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4367 4368
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4369
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
4370
	struct sseu_dev_info sseu;
4371
	intel_wakeref_t wakeref;
4372

4373
	if (INTEL_GEN(dev_priv) < 8)
4374 4375 4376
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
4377
	i915_print_sseu_info(m, true, &RUNTIME_INFO(dev_priv)->sseu);
4378

4379
	seq_puts(m, "SSEU Device Status\n");
4380
	memset(&sseu, 0, sizeof(sseu));
4381 4382
	sseu.max_slices = RUNTIME_INFO(dev_priv)->sseu.max_slices;
	sseu.max_subslices = RUNTIME_INFO(dev_priv)->sseu.max_subslices;
4383
	sseu.max_eus_per_subslice =
4384
		RUNTIME_INFO(dev_priv)->sseu.max_eus_per_subslice;
4385

4386 4387 4388 4389 4390 4391 4392 4393 4394
	with_intel_runtime_pm(dev_priv, wakeref) {
		if (IS_CHERRYVIEW(dev_priv))
			cherryview_sseu_device_status(dev_priv, &sseu);
		else if (IS_BROADWELL(dev_priv))
			broadwell_sseu_device_status(dev_priv, &sseu);
		else if (IS_GEN(dev_priv, 9))
			gen9_sseu_device_status(dev_priv, &sseu);
		else if (INTEL_GEN(dev_priv) >= 10)
			gen10_sseu_device_status(dev_priv, &sseu);
4395
	}
4396

4397
	i915_print_sseu_info(m, false, &sseu);
4398

4399 4400 4401
	return 0;
}

4402 4403
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4404
	struct drm_i915_private *i915 = inode->i_private;
4405

4406
	if (INTEL_GEN(i915) < 6)
4407 4408
		return 0;

4409
	file->private_data = (void *)(uintptr_t)intel_runtime_pm_get(i915);
4410
	intel_uncore_forcewake_user_get(i915);
4411 4412 4413 4414

	return 0;
}

4415
static int i915_forcewake_release(struct inode *inode, struct file *file)
4416
{
4417
	struct drm_i915_private *i915 = inode->i_private;
4418

4419
	if (INTEL_GEN(i915) < 6)
4420 4421
		return 0;

4422
	intel_uncore_forcewake_user_put(i915);
4423 4424
	intel_runtime_pm_put(i915,
			     (intel_wakeref_t)(uintptr_t)file->private_data);
4425 4426 4427 4428 4429 4430 4431 4432 4433 4434

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4435 4436 4437 4438 4439
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

4440 4441 4442 4443 4444 4445 4446
	/* Synchronize with everything first in case there's been an HPD
	 * storm, but we haven't finished handling it in the kernel yet
	 */
	synchronize_irq(dev_priv->drm.irq);
	flush_work(&dev_priv->hotplug.dig_port_work);
	flush_work(&dev_priv->hotplug.hotplug_work);

L
Lyude 已提交
4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516
	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589
static int i915_hpd_short_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Enabled: %s\n",
		   yesno(dev_priv->hotplug.hpd_short_storm_enabled));

	return 0;
}

static int
i915_hpd_short_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_short_storm_ctl_show,
			   inode->i_private);
}

static ssize_t i915_hpd_short_storm_ctl_write(struct file *file,
					      const char __user *ubuf,
					      size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	char *newline;
	char tmp[16];
	int i;
	bool new_state;

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	/* Reset to the "default" state for this system */
	if (strcmp(tmp, "reset") == 0)
		new_state = !HAS_DP_MST(dev_priv);
	else if (kstrtobool(tmp, &new_state) != 0)
		return -EINVAL;

	DRM_DEBUG_KMS("%sabling HPD short storm detection\n",
		      new_state ? "En" : "Dis");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_short_storm_enabled = new_state;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static const struct file_operations i915_hpd_short_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_short_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_short_storm_ctl_write,
};

4590 4591 4592 4593
static int i915_drrs_ctl_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4594
	struct intel_crtc *crtc;
4595 4596 4597 4598

	if (INTEL_GEN(dev_priv) < 7)
		return -ENODEV;

4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614
	for_each_intel_crtc(dev, crtc) {
		struct drm_connector_list_iter conn_iter;
		struct intel_crtc_state *crtc_state;
		struct drm_connector *connector;
		struct drm_crtc_commit *commit;
		int ret;

		ret = drm_modeset_lock_single_interruptible(&crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		if (!crtc_state->base.active ||
		    !crtc_state->has_drrs)
			goto out;
4615

4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (ret)
				goto out;
		}

		drm_connector_list_iter_begin(dev, &conn_iter);
		drm_for_each_connector_iter(connector, &conn_iter) {
			struct intel_encoder *encoder;
			struct intel_dp *intel_dp;

			if (!(crtc_state->base.connector_mask &
			      drm_connector_mask(connector)))
				continue;

			encoder = intel_attached_encoder(connector);
4633 4634 4635 4636 4637 4638 4639 4640 4641
			if (encoder->type != INTEL_OUTPUT_EDP)
				continue;

			DRM_DEBUG_DRIVER("Manually %sabling DRRS. %llu\n",
						val ? "en" : "dis", val);

			intel_dp = enc_to_intel_dp(&encoder->base);
			if (val)
				intel_edp_drrs_enable(intel_dp,
4642
						      crtc_state);
4643 4644
			else
				intel_edp_drrs_disable(intel_dp,
4645
						       crtc_state);
4646
		}
4647 4648 4649 4650 4651 4652
		drm_connector_list_iter_end(&conn_iter);

out:
		drm_modeset_unlock(&crtc->base.mutex);
		if (ret)
			return ret;
4653 4654 4655 4656 4657 4658 4659
	}

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_drrs_ctl_fops, NULL, i915_drrs_ctl_set, "%llu\n");

4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720
static ssize_t
i915_fifo_underrun_reset_write(struct file *filp,
			       const char __user *ubuf,
			       size_t cnt, loff_t *ppos)
{
	struct drm_i915_private *dev_priv = filp->private_data;
	struct intel_crtc *intel_crtc;
	struct drm_device *dev = &dev_priv->drm;
	int ret;
	bool reset;

	ret = kstrtobool_from_user(ubuf, cnt, &reset);
	if (ret)
		return ret;

	if (!reset)
		return cnt;

	for_each_intel_crtc(dev, intel_crtc) {
		struct drm_crtc_commit *commit;
		struct intel_crtc_state *crtc_state;

		ret = drm_modeset_lock_single_interruptible(&intel_crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(intel_crtc->base.state);
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (!ret)
				ret = wait_for_completion_interruptible(&commit->flip_done);
		}

		if (!ret && crtc_state->base.active) {
			DRM_DEBUG_KMS("Re-arming FIFO underruns on pipe %c\n",
				      pipe_name(intel_crtc->pipe));

			intel_crtc_arm_fifo_underrun(intel_crtc, crtc_state);
		}

		drm_modeset_unlock(&intel_crtc->base.mutex);

		if (ret)
			return ret;
	}

	ret = intel_fbc_reset_underrun(dev_priv);
	if (ret)
		return ret;

	return cnt;
}

static const struct file_operations i915_fifo_underrun_reset_ops = {
	.owner = THIS_MODULE,
	.open = simple_open,
	.write = i915_fifo_underrun_reset_write,
	.llseek = default_llseek,
};

4721
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4722
	{"i915_capabilities", i915_capabilities, 0},
4723
	{"i915_gem_objects", i915_gem_object_info, 0},
4724
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4725
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4726
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4727
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4728
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4729
	{"i915_guc_info", i915_guc_info, 0},
4730
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4731
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4732
	{"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4733
	{"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4734
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4735
	{"i915_frequency_info", i915_frequency_info, 0},
4736
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4737
	{"i915_reset_info", i915_reset_info, 0},
4738
	{"i915_drpc_info", i915_drpc_info, 0},
4739
	{"i915_emon_status", i915_emon_status, 0},
4740
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4741
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4742
	{"i915_fbc_status", i915_fbc_status, 0},
4743
	{"i915_ips_status", i915_ips_status, 0},
4744
	{"i915_sr_status", i915_sr_status, 0},
4745
	{"i915_opregion", i915_opregion, 0},
4746
	{"i915_vbt", i915_vbt, 0},
4747
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4748
	{"i915_context_status", i915_context_status, 0},
4749
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4750
	{"i915_swizzle_info", i915_swizzle_info, 0},
4751
	{"i915_llc", i915_llc, 0},
4752
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4753
	{"i915_energy_uJ", i915_energy_uJ, 0},
4754
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4755
	{"i915_power_domain_info", i915_power_domain_info, 0},
4756
	{"i915_dmc_info", i915_dmc_info, 0},
4757
	{"i915_display_info", i915_display_info, 0},
4758
	{"i915_engine_info", i915_engine_info, 0},
4759
	{"i915_rcs_topology", i915_rcs_topology, 0},
4760
	{"i915_shrinker_info", i915_shrinker_info, 0},
4761
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4762
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4763
	{"i915_wa_registers", i915_wa_registers, 0},
4764
	{"i915_ddb_info", i915_ddb_info, 0},
4765
	{"i915_sseu_status", i915_sseu_status, 0},
4766
	{"i915_drrs_status", i915_drrs_status, 0},
4767
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4768
};
4769
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4770

4771
static const struct i915_debugfs_files {
4772 4773 4774 4775 4776
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
4777 4778
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4779
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4780
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4781
	{"i915_error_state", &i915_error_state_fops},
4782
	{"i915_gpu_info", &i915_gpu_info_fops},
4783
#endif
4784
	{"i915_fifo_underrun_reset", &i915_fifo_underrun_reset_ops},
4785 4786 4787
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4788
	{"i915_fbc_false_color", &i915_fbc_false_color_fops},
4789 4790
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4791
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
4792 4793
	{"i915_guc_log_level", &i915_guc_log_level_fops},
	{"i915_guc_log_relay", &i915_guc_log_relay_fops},
4794
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4795
	{"i915_hpd_short_storm_ctl", &i915_hpd_short_storm_ctl_fops},
4796
	{"i915_ipc_status", &i915_ipc_status_fops},
4797 4798
	{"i915_drrs_ctl", &i915_drrs_ctl_fops},
	{"i915_edp_psr_debug", &i915_edp_psr_debug_fops}
4799 4800
};

4801
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4802
{
4803
	struct drm_minor *minor = dev_priv->drm.primary;
4804
	struct dentry *ent;
4805
	int i;
4806

4807 4808 4809 4810 4811
	ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
				  minor->debugfs_root, to_i915(minor->dev),
				  &i915_forcewake_fops);
	if (!ent)
		return -ENOMEM;
4812

4813
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4814 4815 4816 4817
		ent = debugfs_create_file(i915_debugfs_files[i].name,
					  S_IRUGO | S_IWUSR,
					  minor->debugfs_root,
					  to_i915(minor->dev),
4818
					  i915_debugfs_files[i].fops);
4819 4820
		if (!ent)
			return -ENOMEM;
4821
	}
4822

4823 4824
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4825 4826 4827
					minor->debugfs_root, minor);
}

4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4857
	u8 buf[16];
4858 4859 4860
	ssize_t err;
	int i;

4861 4862 4863
	if (connector->status != connector_status_connected)
		return -ENODEV;

4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4877 4878 4879 4880
		if (err < 0)
			seq_printf(m, "%04x: ERROR %d\n", b->offset, (int)err);
		else
			seq_printf(m, "%04x: %*ph\n", b->offset, (int)err, buf);
4881
	}
4882 4883 4884

	return 0;
}
4885
DEFINE_SHOW_ATTRIBUTE(i915_dpcd);
4886

4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}
4907
DEFINE_SHOW_ATTRIBUTE(i915_panel);
4908

4909 4910 4911 4912 4913 4914 4915 4916 4917
static int i915_hdcp_sink_capability_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_connector *intel_connector = to_intel_connector(connector);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	/* HDCP is supported by connector */
4918
	if (!intel_connector->hdcp.shim)
4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930
		return -EINVAL;

	seq_printf(m, "%s:%d HDCP version: ", connector->name,
		   connector->base.id);
	seq_printf(m, "%s ", !intel_hdcp_capable(intel_connector) ?
		   "None" : "HDCP1.4");
	seq_puts(m, "\n");

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_hdcp_sink_capability);

4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944
static int i915_dsc_fec_support_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct drm_device *dev = connector->dev;
	struct drm_crtc *crtc;
	struct intel_dp *intel_dp;
	struct drm_modeset_acquire_ctx ctx;
	struct intel_crtc_state *crtc_state = NULL;
	int ret = 0;
	bool try_again = false;

	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);

	do {
4945
		try_again = false;
4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971
		ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
				       &ctx);
		if (ret) {
			ret = -EINTR;
			break;
		}
		crtc = connector->state->crtc;
		if (connector->status != connector_status_connected || !crtc) {
			ret = -ENODEV;
			break;
		}
		ret = drm_modeset_lock(&crtc->mutex, &ctx);
		if (ret == -EDEADLK) {
			ret = drm_modeset_backoff(&ctx);
			if (!ret) {
				try_again = true;
				continue;
			}
			break;
		} else if (ret) {
			break;
		}
		intel_dp = enc_to_intel_dp(&intel_attached_encoder(connector)->base);
		crtc_state = to_intel_crtc_state(crtc->state);
		seq_printf(m, "DSC_Enabled: %s\n",
			   yesno(crtc_state->dsc_params.compression_enable));
4972 4973
		seq_printf(m, "DSC_Sink_Support: %s\n",
			   yesno(drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)));
4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029
		if (!intel_dp_is_edp(intel_dp))
			seq_printf(m, "FEC_Sink_Support: %s\n",
				   yesno(drm_dp_sink_supports_fec(intel_dp->fec_capable)));
	} while (try_again);

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);

	return ret;
}

static ssize_t i915_dsc_fec_support_write(struct file *file,
					  const char __user *ubuf,
					  size_t len, loff_t *offp)
{
	bool dsc_enable = false;
	int ret;
	struct drm_connector *connector =
		((struct seq_file *)file->private_data)->private;
	struct intel_encoder *encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	if (len == 0)
		return 0;

	DRM_DEBUG_DRIVER("Copied %zu bytes from user to force DSC\n",
			 len);

	ret = kstrtobool_from_user(ubuf, len, &dsc_enable);
	if (ret < 0)
		return ret;

	DRM_DEBUG_DRIVER("Got %s for DSC Enable\n",
			 (dsc_enable) ? "true" : "false");
	intel_dp->force_dsc_en = dsc_enable;

	*offp += len;
	return len;
}

static int i915_dsc_fec_support_open(struct inode *inode,
				     struct file *file)
{
	return single_open(file, i915_dsc_fec_support_show,
			   inode->i_private);
}

static const struct file_operations i915_dsc_fec_support_fops = {
	.owner = THIS_MODULE,
	.open = i915_dsc_fec_support_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_dsc_fec_support_write
};

5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;
5042
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
5043 5044 5045 5046 5047 5048 5049

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5050 5051 5052
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

5053
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
5054 5055
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
5056 5057 5058
		debugfs_create_file("i915_psr_sink_status", S_IRUGO, root,
				    connector, &i915_psr_sink_status_fops);
	}
5059

5060 5061 5062 5063 5064 5065 5066
	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIB) {
		debugfs_create_file("i915_hdcp_sink_capability", S_IRUGO, root,
				    connector, &i915_hdcp_sink_capability_fops);
	}

5067 5068 5069 5070 5071 5072
	if (INTEL_GEN(dev_priv) >= 10 &&
	    (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	     connector->connector_type == DRM_MODE_CONNECTOR_eDP))
		debugfs_create_file("i915_dsc_fec_support", S_IRUGO, root,
				    connector, &i915_dsc_fec_support_fops);

5073 5074
	return 0;
}