i915_debugfs.c 128.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/sched/mm.h>
30 31
#include <linux/sort.h>

32 33
#include <drm/drm_debugfs.h>
#include <drm/drm_fourcc.h>
34

35
#include "display/intel_display_types.h"
36
#include "display/intel_dp.h"
37 38
#include "display/intel_fbc.h"
#include "display/intel_hdcp.h"
39
#include "display/intel_hdmi.h"
40
#include "display/intel_psr.h"
41

42
#include "gem/i915_gem_context.h"
43
#include "gt/intel_gt_pm.h"
44
#include "gt/intel_gt_requests.h"
45
#include "gt/intel_reset.h"
46
#include "gt/intel_rc6.h"
47
#include "gt/uc/intel_guc_submission.h"
48

49
#include "i915_debugfs.h"
50
#include "i915_irq.h"
51
#include "i915_trace.h"
52
#include "intel_csr.h"
53
#include "intel_pm.h"
54
#include "intel_sideband.h"
55

56 57 58 59 60
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

61 62
static int i915_capabilities(struct seq_file *m, void *data)
{
63 64
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
65
	struct drm_printer p = drm_seq_file_printer(m);
66
	const char *msg;
67

68
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
69
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
70
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
71

72 73 74 75 76 77
	msg = "n/a";
#ifdef CONFIG_INTEL_IOMMU
	msg = enableddisabled(intel_iommu_gfx_mapped);
#endif
	seq_printf(m, "iommu: %s\n", msg);

78
	intel_device_info_dump_flags(info, &p);
79
	intel_device_info_dump_runtime(RUNTIME_INFO(dev_priv), &p);
80
	intel_driver_caps_print(&dev_priv->caps, &p);
81

82
	kernel_param_lock(THIS_MODULE);
83
	i915_params_dump(&i915_modparams, &p);
84 85
	kernel_param_unlock(THIS_MODULE);

86 87
	return 0;
}
88

89
static char get_tiling_flag(struct drm_i915_gem_object *obj)
90
{
91
	switch (i915_gem_object_get_tiling(obj)) {
92
	default:
93 94 95
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
96
	}
97 98
}

99
static char get_global_flag(struct drm_i915_gem_object *obj)
100
{
101
	return READ_ONCE(obj->userfault_count) ? 'g' : ' ';
102 103
}

104
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
105
{
C
Chris Wilson 已提交
106
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
107 108
}

109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
static const char *
stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
{
	size_t x = 0;

	switch (page_sizes) {
	case 0:
		return "";
	case I915_GTT_PAGE_SIZE_4K:
		return "4K";
	case I915_GTT_PAGE_SIZE_64K:
		return "64K";
	case I915_GTT_PAGE_SIZE_2M:
		return "2M";
	default:
		if (!buf)
			return "M";

		if (page_sizes & I915_GTT_PAGE_SIZE_2M)
			x += snprintf(buf + x, len - x, "2M, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_64K)
			x += snprintf(buf + x, len - x, "64K, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_4K)
			x += snprintf(buf + x, len - x, "4K, ");
		buf[x-2] = '\0';

		return buf;
	}
}

139 140 141
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
142
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
143
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
144
	struct i915_vma *vma;
B
Ben Widawsky 已提交
145 146
	int pin_count = 0;

147
	seq_printf(m, "%pK: %c%c%c %8zdKiB %02x %02x %s%s%s",
148 149
		   &obj->base,
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
150
		   get_global_flag(obj),
151
		   get_pin_mapped_flag(obj),
152
		   obj->base.size / 1024,
153 154
		   obj->read_domains,
		   obj->write_domain,
155
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
156 157
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
158 159
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
160 161

	spin_lock(&obj->vma.lock);
162
	list_for_each_entry(vma, &obj->vma.list, obj_link) {
163 164 165
		if (!drm_mm_node_allocated(&vma->node))
			continue;

166 167 168 169 170
		spin_unlock(&obj->vma.lock);

		if (i915_vma_is_pinned(vma))
			pin_count++;

171
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
172
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
173 174
			   vma->node.start, vma->node.size,
			   stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
175 176 177 178 179 180 181 182
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
183 184
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
185 186 187 188
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
189 190 191 192 193 194 195 196
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
197 198
				break;

199 200 201 202 203 204 205 206 207 208 209 210
			case I915_GGTT_VIEW_REMAPPED:
				seq_printf(m, ", remapped [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
					   vma->ggtt_view.remapped.plane[0].width,
					   vma->ggtt_view.remapped.plane[0].height,
					   vma->ggtt_view.remapped.plane[0].stride,
					   vma->ggtt_view.remapped.plane[0].offset,
					   vma->ggtt_view.remapped.plane[1].width,
					   vma->ggtt_view.remapped.plane[1].height,
					   vma->ggtt_view.remapped.plane[1].stride,
					   vma->ggtt_view.remapped.plane[1].offset);
				break;

211 212 213 214 215
			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
216
		if (vma->fence)
217
			seq_printf(m, " , fence: %d", vma->fence->id);
218
		seq_puts(m, ")");
219 220

		spin_lock(&obj->vma.lock);
B
Ben Widawsky 已提交
221
	}
222 223 224
	spin_unlock(&obj->vma.lock);

	seq_printf(m, " (pinned x %d)", pin_count);
225
	if (obj->stolen)
226
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
227 228
	if (i915_gem_object_is_framebuffer(obj))
		seq_printf(m, " (fb)");
229

230
	engine = i915_gem_object_last_write_engine(obj);
231 232
	if (engine)
		seq_printf(m, " (%s)", engine->name);
233 234
}

235
struct file_stats {
236
	struct i915_address_space *vm;
237 238 239
	unsigned long count;
	u64 total, unbound;
	u64 active, inactive;
240
	u64 closed;
241 242 243 244 245 246
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
247
	struct i915_vma *vma;
248

249 250 251
	if (!kref_get_unless_zero(&obj->base.refcount))
		return 0;

252 253
	stats->count++;
	stats->total += obj->base.size;
254
	if (!atomic_read(&obj->bind_count))
255
		stats->unbound += obj->base.size;
256

257 258 259 260
	spin_lock(&obj->vma.lock);
	if (!stats->vm) {
		for_each_ggtt_vma(vma, obj) {
			if (!drm_mm_node_allocated(&vma->node))
261
				continue;
262

263 264 265 266
			if (i915_vma_is_active(vma))
				stats->active += vma->node.size;
			else
				stats->inactive += vma->node.size;
267

268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
			if (i915_vma_is_closed(vma))
				stats->closed += vma->node.size;
		}
	} else {
		struct rb_node *p = obj->vma.tree.rb_node;

		while (p) {
			long cmp;

			vma = rb_entry(p, typeof(*vma), obj_node);
			cmp = i915_vma_compare(vma, stats->vm, NULL);
			if (cmp == 0) {
				if (drm_mm_node_allocated(&vma->node)) {
					if (i915_vma_is_active(vma))
						stats->active += vma->node.size;
					else
						stats->inactive += vma->node.size;

					if (i915_vma_is_closed(vma))
						stats->closed += vma->node.size;
				}
				break;
			}
			if (cmp < 0)
				p = p->rb_right;
			else
				p = p->rb_left;
		}
296
	}
297
	spin_unlock(&obj->vma.lock);
298

299
	i915_gem_object_put(obj);
300 301 302
	return 0;
}

303 304
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
305
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu unbound, %llu closed)\n", \
306 307 308 309 310
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
311 312
			   stats.unbound, \
			   stats.closed); \
313
} while (0)
314

315 316
static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *i915)
317
{
318
	struct file_stats kstats = {};
319
	struct i915_gem_context *ctx, *cn;
320

321 322
	spin_lock(&i915->gem.contexts.lock);
	list_for_each_entry_safe(ctx, cn, &i915->gem.contexts.list, link) {
323
		struct i915_gem_engines_iter it;
324
		struct intel_context *ce;
325

326 327 328 329 330
		if (!kref_get_unless_zero(&ctx->ref))
			continue;

		spin_unlock(&i915->gem.contexts.lock);

331 332
		for_each_gem_engine(ce,
				    i915_gem_context_lock_engines(ctx), it) {
333 334
			intel_context_lock_pinned(ce);
			if (intel_context_is_pinned(ce)) {
335
				rcu_read_lock();
336 337 338
				if (ce->state)
					per_file_stats(0,
						       ce->state->obj, &kstats);
339
				per_file_stats(0, ce->ring->vma->obj, &kstats);
340
				rcu_read_unlock();
341 342
			}
			intel_context_unlock_pinned(ce);
343
		}
344
		i915_gem_context_unlock_engines(ctx);
345

346
		if (!IS_ERR_OR_NULL(ctx->file_priv)) {
347 348 349
			struct file_stats stats = {
				.vm = rcu_access_pointer(ctx->vm),
			};
350 351 352
			struct drm_file *file = ctx->file_priv->file;
			struct task_struct *task;
			char name[80];
353

354
			rcu_read_lock();
355
			idr_for_each(&file->object_idr, per_file_stats, &stats);
356
			rcu_read_unlock();
357

358 359
			rcu_read_lock();
			task = pid_task(ctx->pid ?: file->pid, PIDTYPE_PID);
360 361
			snprintf(name, sizeof(name), "%s",
				 task ? task->comm : "<unknown>");
362
			rcu_read_unlock();
363

364 365
			print_file_stats(m, name, stats);
		}
366 367 368 369

		spin_lock(&i915->gem.contexts.lock);
		list_safe_reset_next(ctx, cn, link);
		i915_gem_context_put(ctx);
370
	}
371
	spin_unlock(&i915->gem.contexts.lock);
372

373
	print_file_stats(m, "[k]contexts", kstats);
374 375
}

376
static int i915_gem_object_info(struct seq_file *m, void *data)
377
{
378
	struct drm_i915_private *i915 = node_to_i915(m->private);
379

380
	seq_printf(m, "%u shrinkable [%u free] objects, %llu bytes\n",
381
		   i915->mm.shrink_count,
382
		   atomic_read(&i915->mm.free_count),
383
		   i915->mm.shrink_memory);
384

385
	seq_putc(m, '\n');
386

387
	print_context_stats(m, i915);
388 389 390 391

	return 0;
}

392 393 394
static void gen8_display_interrupt_info(struct seq_file *m)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
395
	enum pipe pipe;
396 397 398

	for_each_pipe(dev_priv, pipe) {
		enum intel_display_power_domain power_domain;
399
		intel_wakeref_t wakeref;
400 401

		power_domain = POWER_DOMAIN_PIPE(pipe);
402 403 404
		wakeref = intel_display_power_get_if_enabled(dev_priv,
							     power_domain);
		if (!wakeref) {
405 406 407 408 409 410 411 412 413 414 415 416 417 418
			seq_printf(m, "Pipe %c power disabled\n",
				   pipe_name(pipe));
			continue;
		}
		seq_printf(m, "Pipe %c IMR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
		seq_printf(m, "Pipe %c IIR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
		seq_printf(m, "Pipe %c IER:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IER(pipe)));

419
		intel_display_power_put(dev_priv, power_domain, wakeref);
420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443
	}

	seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IMR));
	seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IIR));
	seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IER));

	seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IMR));
	seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IIR));
	seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IER));

	seq_printf(m, "PCU interrupt mask:\t%08x\n",
		   I915_READ(GEN8_PCU_IMR));
	seq_printf(m, "PCU interrupt identity:\t%08x\n",
		   I915_READ(GEN8_PCU_IIR));
	seq_printf(m, "PCU interrupt enable:\t%08x\n",
		   I915_READ(GEN8_PCU_IER));
}

444 445
static int i915_interrupt_info(struct seq_file *m, void *data)
{
446
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
447
	struct intel_engine_cs *engine;
448
	intel_wakeref_t wakeref;
449
	int i, pipe;
450

451
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
452

453
	if (IS_CHERRYVIEW(dev_priv)) {
454 455
		intel_wakeref_t pref;

456 457 458 459 460 461 462 463 464 465 466
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
467 468 469 470
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
471 472 473
			pref = intel_display_power_get_if_enabled(dev_priv,
								  power_domain);
			if (!pref) {
474 475 476 477 478
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

479 480 481 482
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

483
			intel_display_power_put(dev_priv, power_domain, pref);
484 485
		}

486
		pref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
487 488 489 490 491 492
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
493
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, pref);
494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530
	} else if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "Master Interrupt Control:  %08x\n",
			   I915_READ(GEN11_GFX_MSTR_IRQ));

		seq_printf(m, "Render/Copy Intr Enable:   %08x\n",
			   I915_READ(GEN11_RENDER_COPY_INTR_ENABLE));
		seq_printf(m, "VCS/VECS Intr Enable:      %08x\n",
			   I915_READ(GEN11_VCS_VECS_INTR_ENABLE));
		seq_printf(m, "GUC/SG Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_ENABLE));
		seq_printf(m, "GPM/WGBOXPERF Intr Enable: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE));
		seq_printf(m, "Crypto Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE));
		seq_printf(m, "GUnit/CSME Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE));

		seq_printf(m, "Display Interrupt Control:\t%08x\n",
			   I915_READ(GEN11_DISPLAY_INT_CTL));

		gen8_display_interrupt_info(m);
531
	} else if (INTEL_GEN(dev_priv) >= 8) {
532 533 534 535 536 537 538 539 540 541 542 543
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

544
		gen8_display_interrupt_info(m);
545
	} else if (IS_VALLEYVIEW(dev_priv)) {
546 547
		intel_wakeref_t pref;

J
Jesse Barnes 已提交
548 549 550 551 552 553 554 555
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
556 557 558 559
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
560 561 562
			pref = intel_display_power_get_if_enabled(dev_priv,
								  power_domain);
			if (!pref) {
563 564 565 566 567
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
568 569 570
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
571
			intel_display_power_put(dev_priv, power_domain, pref);
572
		}
J
Jesse Barnes 已提交
573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

591
		pref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
J
Jesse Barnes 已提交
592 593 594 595 596 597
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
598
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, pref);
J
Jesse Barnes 已提交
599

600
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
601
		seq_printf(m, "Interrupt enable:    %08x\n",
602
			   I915_READ(GEN2_IER));
603
		seq_printf(m, "Interrupt identity:  %08x\n",
604
			   I915_READ(GEN2_IIR));
605
		seq_printf(m, "Interrupt mask:      %08x\n",
606
			   I915_READ(GEN2_IMR));
607
		for_each_pipe(dev_priv, pipe)
608 609 610
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652

	if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "RCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_RCS0_RSVD_INTR_MASK));
		seq_printf(m, "BCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_BCS_RSVD_INTR_MASK));
		seq_printf(m, "VCS0/VCS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS0_VCS1_INTR_MASK));
		seq_printf(m, "VCS2/VCS3 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS2_VCS3_INTR_MASK));
		seq_printf(m, "VECS0/VECS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VECS0_VECS1_INTR_MASK));
		seq_printf(m, "GUC/SG Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_MASK));
		seq_printf(m, "GPM/WGBOXPERF Intr Mask: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK));
		seq_printf(m, "Crypto Intr Mask:\t %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_MASK));
		seq_printf(m, "Gunit/CSME Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_MASK));

	} else if (INTEL_GEN(dev_priv) >= 6) {
653
		for_each_uabi_engine(engine, dev_priv) {
654 655
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
656
				   engine->name, ENGINE_READ(engine, RING_IMR));
657 658
		}
	}
659

660
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
661

662 663 664
	return 0;
}

665 666
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
667 668
	struct drm_i915_private *i915 = node_to_i915(m->private);
	unsigned int i;
669

670
	seq_printf(m, "Total fences = %d\n", i915->ggtt.num_fences);
671

672 673
	rcu_read_lock();
	for (i = 0; i < i915->ggtt.num_fences; i++) {
674 675
		struct i915_fence_reg *reg = &i915->ggtt.fence_regs[i];
		struct i915_vma *vma = reg->vma;
676

C
Chris Wilson 已提交
677
		seq_printf(m, "Fence %d, pin count = %d, object = ",
678
			   i, atomic_read(&reg->pin_count));
679
		if (!vma)
680
			seq_puts(m, "unused");
681
		else
682
			describe_obj(m, vma->obj);
683
		seq_putc(m, '\n');
684
	}
685
	rcu_read_unlock();
686 687 688 689

	return 0;
}

690
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
691 692
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
693
{
C
Chris Wilson 已提交
694
	struct i915_gpu_state *error;
695
	ssize_t ret;
C
Chris Wilson 已提交
696
	void *buf;
697

C
Chris Wilson 已提交
698
	error = file->private_data;
699 700
	if (!error)
		return 0;
701

C
Chris Wilson 已提交
702 703 704 705
	/* Bounce buffer required because of kernfs __user API convenience. */
	buf = kmalloc(count, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;
706

C
Chris Wilson 已提交
707 708
	ret = i915_gpu_state_copy_to_buffer(error, buf, *pos, count);
	if (ret <= 0)
709
		goto out;
710

C
Chris Wilson 已提交
711 712 713 714
	if (!copy_to_user(ubuf, buf, ret))
		*pos += ret;
	else
		ret = -EFAULT;
715

716
out:
C
Chris Wilson 已提交
717
	kfree(buf);
718 719
	return ret;
}
720

721 722 723
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
724
	return 0;
725 726
}

727
static int i915_gpu_info_open(struct inode *inode, struct file *file)
728
{
729
	struct drm_i915_private *i915 = inode->i_private;
730
	struct i915_gpu_state *gpu;
731
	intel_wakeref_t wakeref;
732

733
	gpu = NULL;
734
	with_intel_runtime_pm(&i915->runtime_pm, wakeref)
735
		gpu = i915_capture_gpu_state(i915);
736 737
	if (IS_ERR(gpu))
		return PTR_ERR(gpu);
738

739
	file->private_data = gpu;
740 741 742
	return 0;
}

743 744 745 746 747 748 749 750 751 752 753 754 755
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
756
{
757
	struct i915_gpu_state *error = filp->private_data;
758

759 760
	if (!error)
		return 0;
761

762 763
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
764

765 766
	return cnt;
}
767

768 769
static int i915_error_state_open(struct inode *inode, struct file *file)
{
770 771 772 773 774 775 776
	struct i915_gpu_state *error;

	error = i915_first_error_state(inode->i_private);
	if (IS_ERR(error))
		return PTR_ERR(error);

	file->private_data  = error;
777
	return 0;
778 779 780 781 782
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
783
	.read = gpu_state_read,
784 785
	.write = i915_error_state_write,
	.llseek = default_llseek,
786
	.release = gpu_state_release,
787
};
788 789
#endif

790
static int i915_frequency_info(struct seq_file *m, void *unused)
791
{
792
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
793
	struct intel_uncore *uncore = &dev_priv->uncore;
794
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
795
	intel_wakeref_t wakeref;
796 797
	int ret = 0;

798
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
799

800
	if (IS_GEN(dev_priv, 5)) {
801 802
		u16 rgvswctl = intel_uncore_read16(uncore, MEMSWCTL);
		u16 rgvstat = intel_uncore_read16(uncore, MEMSTAT_ILK);
803 804 805 806 807 808 809

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
810
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
811
		u32 rpmodectl, freq_sts;
812

813 814 815 816 817 818 819 820 821
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));

822
		vlv_punit_get(dev_priv);
823
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
824 825
		vlv_punit_put(dev_priv);

826 827 828 829 830 831 832
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
833
			   intel_gpu_freq(dev_priv, rps->cur_freq));
834 835

		seq_printf(m, "max GPU freq: %d MHz\n",
836
			   intel_gpu_freq(dev_priv, rps->max_freq));
837 838

		seq_printf(m, "min GPU freq: %d MHz\n",
839
			   intel_gpu_freq(dev_priv, rps->min_freq));
840 841

		seq_printf(m, "idle GPU freq: %d MHz\n",
842
			   intel_gpu_freq(dev_priv, rps->idle_freq));
843 844 845

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
846
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
847
	} else if (INTEL_GEN(dev_priv) >= 6) {
848 849 850
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
851
		u32 rpmodectl, rpinclimit, rpdeclimit;
852
		u32 rpstat, cagf, reqf;
853 854
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
855
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
856 857
		int max_freq;

858
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
859
		if (IS_GEN9_LP(dev_priv)) {
860 861 862 863 864 865 866
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

867
		/* RPSTAT1 is in the GT power well */
868
		intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
869

870
		reqf = I915_READ(GEN6_RPNSWREQ);
871
		if (INTEL_GEN(dev_priv) >= 9)
872 873 874
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
875
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
876 877 878 879
				reqf >>= 24;
			else
				reqf >>= 25;
		}
880
		reqf = intel_gpu_freq(dev_priv, reqf);
881

882 883 884 885
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

886
		rpstat = I915_READ(GEN6_RPSTAT1);
887 888 889 890 891 892
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
T
Tvrtko Ursulin 已提交
893 894
		cagf = intel_gpu_freq(dev_priv,
				      intel_get_cagf(dev_priv, rpstat));
895

896
		intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
897

898 899 900 901 902 903 904 905 906 907
		if (INTEL_GEN(dev_priv) >= 11) {
			pm_ier = I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE);
			pm_imr = I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK);
			/*
			 * The equivalent to the PM ISR & IIR cannot be read
			 * without affecting the current state of the system
			 */
			pm_isr = 0;
			pm_iir = 0;
		} else if (INTEL_GEN(dev_priv) >= 8) {
908 909 910 911
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
912 913 914 915 916
		} else {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
917
		}
918 919
		pm_mask = I915_READ(GEN6_PMINTRMSK);

920 921 922 923 924 925 926
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));
927 928 929 930 931 932

		seq_printf(m, "PM IER=0x%08x IMR=0x%08x, MASK=0x%08x\n",
			   pm_ier, pm_imr, pm_mask);
		if (INTEL_GEN(dev_priv) <= 10)
			seq_printf(m, "PM ISR=0x%08x IIR=0x%08x\n",
				   pm_isr, pm_iir);
933
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
934
			   rps->pm_intrmsk_mbz);
935 936
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
937
			   (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
938 939 940 941
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
942 943 944 945
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
946
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
947
		seq_printf(m, "CAGF: %dMHz\n", cagf);
948 949 950 951 952 953
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
C
Chris Wilson 已提交
954 955
		seq_printf(m, "Up threshold: %d%%\n",
			   rps->power.up_threshold);
956

957 958 959 960 961 962
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
C
Chris Wilson 已提交
963 964
		seq_printf(m, "Down threshold: %d%%\n",
			   rps->power.down_threshold);
965

966
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
967
			    rp_state_cap >> 16) & 0xff;
968
		max_freq *= (IS_GEN9_BC(dev_priv) ||
969
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
970
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
971
			   intel_gpu_freq(dev_priv, max_freq));
972 973

		max_freq = (rp_state_cap & 0xff00) >> 8;
974
		max_freq *= (IS_GEN9_BC(dev_priv) ||
975
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
976
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
977
			   intel_gpu_freq(dev_priv, max_freq));
978

979
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
980
			    rp_state_cap >> 0) & 0xff;
981
		max_freq *= (IS_GEN9_BC(dev_priv) ||
982
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
983
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
984
			   intel_gpu_freq(dev_priv, max_freq));
985
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
986
			   intel_gpu_freq(dev_priv, rps->max_freq));
987

988
		seq_printf(m, "Current freq: %d MHz\n",
989
			   intel_gpu_freq(dev_priv, rps->cur_freq));
990
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
991
		seq_printf(m, "Idle freq: %d MHz\n",
992
			   intel_gpu_freq(dev_priv, rps->idle_freq));
993
		seq_printf(m, "Min freq: %d MHz\n",
994
			   intel_gpu_freq(dev_priv, rps->min_freq));
995
		seq_printf(m, "Boost freq: %d MHz\n",
996
			   intel_gpu_freq(dev_priv, rps->boost_freq));
997
		seq_printf(m, "Max freq: %d MHz\n",
998
			   intel_gpu_freq(dev_priv, rps->max_freq));
999 1000
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1001
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1002
	} else {
1003
		seq_puts(m, "no P-state info available\n");
1004
	}
1005

1006
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1007 1008 1009
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1010
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1011
	return ret;
1012 1013
}

1014 1015 1016 1017
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1018
	const struct sseu_dev_info *sseu = &RUNTIME_INFO(dev_priv)->sseu;
1019 1020 1021
	int slice;
	int subslice;

1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1034
	for_each_instdone_slice_subslice(dev_priv, sseu, slice, subslice)
1035 1036 1037
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

1038
	for_each_instdone_slice_subslice(dev_priv, sseu, slice, subslice)
1039 1040
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1041 1042
}

1043 1044
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1045 1046
	struct drm_i915_private *i915 = node_to_i915(m->private);
	struct intel_gt *gt = &i915->gt;
1047
	struct intel_engine_cs *engine;
1048
	intel_wakeref_t wakeref;
1049
	enum intel_engine_id id;
1050

1051 1052
	seq_printf(m, "Reset flags: %lx\n", gt->reset.flags);
	if (test_bit(I915_WEDGED, &gt->reset.flags))
1053
		seq_puts(m, "\tWedged\n");
1054
	if (test_bit(I915_RESET_BACKOFF, &gt->reset.flags))
1055
		seq_puts(m, "\tDevice (global) reset in progress\n");
1056

1057
	if (!i915_modparams.enable_hangcheck) {
1058
		seq_puts(m, "Hangcheck disabled\n");
1059 1060 1061
		return 0;
	}

1062
	if (timer_pending(&gt->hangcheck.work.timer))
1063
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1064
			   jiffies_to_msecs(gt->hangcheck.work.timer.expires -
1065
					    jiffies));
1066
	else if (delayed_work_pending(&gt->hangcheck.work))
1067 1068 1069
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1070

1071
	seq_printf(m, "GT active? %s\n", yesno(gt->awake));
1072

1073 1074
	with_intel_runtime_pm(&i915->runtime_pm, wakeref) {
		for_each_engine(engine, i915, id) {
1075
			struct intel_instdone instdone;
1076

1077 1078 1079 1080
			seq_printf(m, "%s: %d ms ago\n",
				   engine->name,
				   jiffies_to_msecs(jiffies -
						    engine->hangcheck.action_timestamp));
1081

1082 1083 1084 1085 1086
			seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
				   (long long)engine->hangcheck.acthd,
				   intel_engine_get_active_head(engine));

			intel_engine_get_instdone(engine, &instdone);
1087

1088
			seq_puts(m, "\tinstdone read =\n");
1089
			i915_instdone_info(i915, m, &instdone);
1090

1091
			seq_puts(m, "\tinstdone accu =\n");
1092
			i915_instdone_info(i915, m,
1093
					   &engine->hangcheck.instdone);
1094
		}
1095 1096 1097 1098 1099
	}

	return 0;
}

1100
static int ironlake_drpc_info(struct seq_file *m)
1101
{
1102 1103
	struct drm_i915_private *i915 = node_to_i915(m->private);
	struct intel_uncore *uncore = &i915->uncore;
1104 1105 1106
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

1107 1108 1109
	rgvmodectl = intel_uncore_read(uncore, MEMMODECTL);
	rstdbyctl = intel_uncore_read(uncore, RSTDBYCTL);
	crstandvid = intel_uncore_read16(uncore, CRSTANDVID);
1110

1111
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1112 1113 1114 1115
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1116
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1117
	seq_printf(m, "SW control enabled: %s\n",
1118
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1119
	seq_printf(m, "Gated voltage change: %s\n",
1120
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1121 1122
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1123
	seq_printf(m, "Max P-state: P%d\n",
1124
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1125 1126 1127 1128
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1129
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1130
	seq_puts(m, "Current RS state: ");
1131 1132
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1133
		seq_puts(m, "on\n");
1134 1135
		break;
	case RSX_STATUS_RC1:
1136
		seq_puts(m, "RC1\n");
1137 1138
		break;
	case RSX_STATUS_RC1E:
1139
		seq_puts(m, "RC1E\n");
1140 1141
		break;
	case RSX_STATUS_RS1:
1142
		seq_puts(m, "RS1\n");
1143 1144
		break;
	case RSX_STATUS_RS2:
1145
		seq_puts(m, "RS2 (RC6)\n");
1146 1147
		break;
	case RSX_STATUS_RS3:
1148
		seq_puts(m, "RC3 (RC6+)\n");
1149 1150
		break;
	default:
1151
		seq_puts(m, "unknown\n");
1152 1153
		break;
	}
1154 1155 1156 1157

	return 0;
}

1158
static int i915_forcewake_domains(struct seq_file *m, void *data)
1159
{
1160
	struct drm_i915_private *i915 = node_to_i915(m->private);
1161
	struct intel_uncore *uncore = &i915->uncore;
1162
	struct intel_uncore_forcewake_domain *fw_domain;
C
Chris Wilson 已提交
1163
	unsigned int tmp;
1164

1165
	seq_printf(m, "user.bypass_count = %u\n",
1166
		   uncore->user_forcewake_count);
1167

1168
	for_each_fw_domain(fw_domain, uncore, tmp)
1169
		seq_printf(m, "%s.wake_count = %u\n",
1170
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1171
			   READ_ONCE(fw_domain->wake_count));
1172

1173 1174 1175
	return 0;
}

1176 1177 1178 1179
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
1180 1181
	struct drm_i915_private *i915 = node_to_i915(m->private);
	intel_wakeref_t wakeref;
1182

1183 1184 1185 1186
	with_intel_runtime_pm(&i915->runtime_pm, wakeref)
		seq_printf(m, "%s %u (%llu us)\n", title,
			   intel_uncore_read(&i915->uncore, reg),
			   intel_rc6_residency_us(&i915->gt.rc6, reg));
1187 1188
}

1189 1190
static int vlv_drpc_info(struct seq_file *m)
{
1191
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1192
	u32 rcctl1, pw_status;
1193

1194
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1195 1196 1197 1198 1199 1200
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1201
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1202
	seq_printf(m, "Media Power Well: %s\n",
1203
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1204

1205 1206
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1207

1208
	return i915_forcewake_domains(m, NULL);
1209 1210
}

1211 1212
static int gen6_drpc_info(struct seq_file *m)
{
1213
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1214
	u32 gt_core_status, rcctl1, rc6vids = 0;
1215
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1216

1217
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1218
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1219 1220

	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1221
	if (INTEL_GEN(dev_priv) >= 9) {
1222 1223 1224
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1225

1226
	if (INTEL_GEN(dev_priv) <= 7)
1227
		sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS,
1228
				       &rc6vids, NULL);
1229

1230
	seq_printf(m, "RC1e Enabled: %s\n",
1231 1232 1233
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1234
	if (INTEL_GEN(dev_priv) >= 9) {
1235 1236 1237 1238 1239
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1240 1241 1242 1243
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1244
	seq_puts(m, "Current RC state: ");
1245 1246 1247
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1248
			seq_puts(m, "Core Power Down\n");
1249
		else
1250
			seq_puts(m, "on\n");
1251 1252
		break;
	case GEN6_RC3:
1253
		seq_puts(m, "RC3\n");
1254 1255
		break;
	case GEN6_RC6:
1256
		seq_puts(m, "RC6\n");
1257 1258
		break;
	case GEN6_RC7:
1259
		seq_puts(m, "RC7\n");
1260 1261
		break;
	default:
1262
		seq_puts(m, "Unknown\n");
1263 1264 1265 1266 1267
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1268
	if (INTEL_GEN(dev_priv) >= 9) {
1269 1270 1271 1272 1273 1274 1275
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1276 1277

	/* Not exactly sure what this is */
1278 1279 1280 1281 1282
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1283

1284 1285 1286 1287 1288 1289 1290 1291 1292
	if (INTEL_GEN(dev_priv) <= 7) {
		seq_printf(m, "RC6   voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
		seq_printf(m, "RC6+  voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
		seq_printf(m, "RC6++ voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
	}

1293
	return i915_forcewake_domains(m, NULL);
1294 1295 1296 1297
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1298
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1299
	intel_wakeref_t wakeref;
1300
	int err = -ENODEV;
1301

1302
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
1303 1304 1305 1306 1307 1308 1309
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			err = vlv_drpc_info(m);
		else if (INTEL_GEN(dev_priv) >= 6)
			err = gen6_drpc_info(m);
		else
			err = ironlake_drpc_info(m);
	}
1310 1311

	return err;
1312 1313
}

1314 1315
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1316
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1317 1318 1319 1320 1321 1322 1323 1324 1325 1326

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1327 1328
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1329
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1330
	struct intel_fbc *fbc = &dev_priv->fbc;
1331
	intel_wakeref_t wakeref;
1332

1333 1334
	if (!HAS_FBC(dev_priv))
		return -ENODEV;
1335

1336
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1337
	mutex_lock(&fbc->lock);
1338

1339
	if (intel_fbc_is_active(dev_priv))
1340
		seq_puts(m, "FBC enabled\n");
1341
	else
1342 1343
		seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);

1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
	if (intel_fbc_is_active(dev_priv)) {
		u32 mask;

		if (INTEL_GEN(dev_priv) >= 8)
			mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 7)
			mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 5)
			mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
		else if (IS_G4X(dev_priv))
			mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
		else
			mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
							FBC_STAT_COMPRESSED);

		seq_printf(m, "Compressing: %s\n", yesno(mask));
1360
	}
1361

1362
	mutex_unlock(&fbc->lock);
1363
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1364

1365 1366 1367
	return 0;
}

1368
static int i915_fbc_false_color_get(void *data, u64 *val)
1369
{
1370
	struct drm_i915_private *dev_priv = data;
1371

1372
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1373 1374 1375 1376 1377 1378 1379
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

1380
static int i915_fbc_false_color_set(void *data, u64 val)
1381
{
1382
	struct drm_i915_private *dev_priv = data;
1383 1384
	u32 reg;

1385
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1386 1387
		return -ENODEV;

P
Paulo Zanoni 已提交
1388
	mutex_lock(&dev_priv->fbc.lock);
1389 1390 1391 1392 1393 1394 1395 1396

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1397
	mutex_unlock(&dev_priv->fbc.lock);
1398 1399 1400
	return 0;
}

1401 1402
DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
			i915_fbc_false_color_get, i915_fbc_false_color_set,
1403 1404
			"%llu\n");

1405 1406
static int i915_ips_status(struct seq_file *m, void *unused)
{
1407
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1408
	intel_wakeref_t wakeref;
1409

1410 1411
	if (!HAS_IPS(dev_priv))
		return -ENODEV;
1412

1413
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1414

1415
	seq_printf(m, "Enabled by kernel parameter: %s\n",
1416
		   yesno(i915_modparams.enable_ips));
1417

1418
	if (INTEL_GEN(dev_priv) >= 8) {
1419 1420 1421 1422 1423 1424 1425
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1426

1427
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1428

1429 1430 1431
	return 0;
}

1432 1433
static int i915_sr_status(struct seq_file *m, void *unused)
{
1434
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1435
	intel_wakeref_t wakeref;
1436 1437
	bool sr_enabled = false;

1438
	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1439

1440 1441 1442
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1443
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1444
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1445
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1446
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1447
	else if (IS_I915GM(dev_priv))
1448
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1449
	else if (IS_PINEVIEW(dev_priv))
1450
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1451
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1452
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1453

1454
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, wakeref);
1455

1456
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1457 1458 1459 1460

	return 0;
}

1461 1462
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1463
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1464
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1465
	unsigned int max_gpu_freq, min_gpu_freq;
1466
	intel_wakeref_t wakeref;
1467
	int gpu_freq, ia_freq;
1468

1469 1470
	if (!HAS_LLC(dev_priv))
		return -ENODEV;
1471

1472 1473
	min_gpu_freq = rps->min_freq;
	max_gpu_freq = rps->max_freq;
1474
	if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
1475
		/* Convert GT frequency to 50 HZ units */
1476 1477
		min_gpu_freq /= GEN9_FREQ_SCALER;
		max_gpu_freq /= GEN9_FREQ_SCALER;
1478 1479
	}

1480
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1481

1482
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1483
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1484 1485 1486
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
1487
				       &ia_freq, NULL);
1488
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1489
			   intel_gpu_freq(dev_priv, (gpu_freq *
1490
						     (IS_GEN9_BC(dev_priv) ||
1491
						      INTEL_GEN(dev_priv) >= 10 ?
1492
						      GEN9_FREQ_SCALER : 1))),
1493 1494
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1495
	}
1496
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1497 1498

	return 0;
1499 1500
}

1501 1502
static int i915_opregion(struct seq_file *m, void *unused)
{
1503
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1504

1505 1506
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1507 1508 1509 1510

	return 0;
}

1511 1512
static int i915_vbt(struct seq_file *m, void *unused)
{
1513
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1514 1515 1516 1517 1518 1519 1520

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1521 1522
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1523 1524
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1525
	struct intel_framebuffer *fbdev_fb = NULL;
1526
	struct drm_framebuffer *drm_fb;
1527

1528
#ifdef CONFIG_DRM_FBDEV_EMULATION
1529
	if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
1530
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1531 1532 1533 1534

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1535
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1536
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1537
			   fbdev_fb->base.modifier,
1538
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
1539
		describe_obj(m, intel_fb_obj(&fbdev_fb->base));
1540 1541
		seq_putc(m, '\n');
	}
1542
#endif
1543

1544
	mutex_lock(&dev->mode_config.fb_lock);
1545
	drm_for_each_fb(drm_fb, dev) {
1546 1547
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1548 1549
			continue;

1550
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1551 1552
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1553
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1554
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1555
			   fb->base.modifier,
1556
			   drm_framebuffer_read_refcount(&fb->base));
1557
		describe_obj(m, intel_fb_obj(&fb->base));
1558
		seq_putc(m, '\n');
1559
	}
1560
	mutex_unlock(&dev->mode_config.fb_lock);
1561 1562 1563 1564

	return 0;
}

1565
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1566
{
1567 1568
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, emit: %u)",
		   ring->space, ring->head, ring->tail, ring->emit);
1569 1570
}

1571 1572
static int i915_context_status(struct seq_file *m, void *unused)
{
1573 1574
	struct drm_i915_private *i915 = node_to_i915(m->private);
	struct i915_gem_context *ctx, *cn;
1575

1576 1577
	spin_lock(&i915->gem.contexts.lock);
	list_for_each_entry_safe(ctx, cn, &i915->gem.contexts.list, link) {
1578
		struct i915_gem_engines_iter it;
1579 1580
		struct intel_context *ce;

1581 1582 1583 1584 1585
		if (!kref_get_unless_zero(&ctx->ref))
			continue;

		spin_unlock(&i915->gem.contexts.lock);

1586
		seq_puts(m, "HW context ");
1587
		if (ctx->pid) {
1588 1589
			struct task_struct *task;

1590
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1591 1592 1593 1594 1595
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1596 1597
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1598 1599 1600 1601
		} else {
			seq_puts(m, "(kernel) ");
		}

1602 1603
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1604

1605 1606
		for_each_gem_engine(ce,
				    i915_gem_context_lock_engines(ctx), it) {
1607 1608 1609 1610 1611
			intel_context_lock_pinned(ce);
			if (intel_context_is_pinned(ce)) {
				seq_printf(m, "%s: ", ce->engine->name);
				if (ce->state)
					describe_obj(m, ce->state->obj);
1612
				describe_ctx_ring(m, ce->ring);
1613 1614 1615
				seq_putc(m, '\n');
			}
			intel_context_unlock_pinned(ce);
1616
		}
1617
		i915_gem_context_unlock_engines(ctx);
1618 1619

		seq_putc(m, '\n');
1620

1621 1622 1623 1624 1625
		spin_lock(&i915->gem.contexts.lock);
		list_safe_reset_next(ctx, cn, link);
		i915_gem_context_put(ctx);
	}
	spin_unlock(&i915->gem.contexts.lock);
1626 1627 1628 1629

	return 0;
}

1630 1631
static const char *swizzle_string(unsigned swizzle)
{
1632
	switch (swizzle) {
1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1648
		return "unknown";
1649 1650 1651 1652 1653 1654 1655
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
1656
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1657
	struct intel_uncore *uncore = &dev_priv->uncore;
1658
	intel_wakeref_t wakeref;
1659

1660
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1661 1662 1663 1664 1665 1666

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

1667
	if (IS_GEN_RANGE(dev_priv, 3, 4)) {
1668
		seq_printf(m, "DDC = 0x%08x\n",
1669
			   intel_uncore_read(uncore, DCC));
1670
		seq_printf(m, "DDC2 = 0x%08x\n",
1671
			   intel_uncore_read(uncore, DCC2));
1672
		seq_printf(m, "C0DRB3 = 0x%04x\n",
1673
			   intel_uncore_read16(uncore, C0DRB3));
1674
		seq_printf(m, "C1DRB3 = 0x%04x\n",
1675
			   intel_uncore_read16(uncore, C1DRB3));
1676
	} else if (INTEL_GEN(dev_priv) >= 6) {
1677
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1678
			   intel_uncore_read(uncore, MAD_DIMM_C0));
1679
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1680
			   intel_uncore_read(uncore, MAD_DIMM_C1));
1681
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1682
			   intel_uncore_read(uncore, MAD_DIMM_C2));
1683
		seq_printf(m, "TILECTL = 0x%08x\n",
1684
			   intel_uncore_read(uncore, TILECTL));
1685
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
1686
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1687
				   intel_uncore_read(uncore, GAMTARBMODE));
B
Ben Widawsky 已提交
1688 1689
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
1690
				   intel_uncore_read(uncore, ARB_MODE));
1691
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1692
			   intel_uncore_read(uncore, DISP_ARB_CTL));
1693
	}
1694 1695 1696 1697

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

1698
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1699 1700 1701 1702

	return 0;
}

1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

1717 1718
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
1719
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1720
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1721
	u32 act_freq = rps->cur_freq;
1722
	intel_wakeref_t wakeref;
1723

1724
	with_intel_runtime_pm_if_in_use(&dev_priv->runtime_pm, wakeref) {
1725
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1726
			vlv_punit_get(dev_priv);
1727 1728
			act_freq = vlv_punit_read(dev_priv,
						  PUNIT_REG_GPU_FREQ_STS);
1729
			vlv_punit_put(dev_priv);
1730 1731 1732 1733 1734 1735 1736
			act_freq = (act_freq >> 8) & 0xff;
		} else {
			act_freq = intel_get_cagf(dev_priv,
						  I915_READ(GEN6_RPSTAT1));
		}
	}

1737
	seq_printf(m, "RPS enabled? %d\n", rps->enabled);
1738
	seq_printf(m, "GPU busy? %s\n", yesno(dev_priv->gt.awake));
1739
	seq_printf(m, "Boosts outstanding? %d\n",
1740
		   atomic_read(&rps->num_waiters));
C
Chris Wilson 已提交
1741
	seq_printf(m, "Interactive? %d\n", READ_ONCE(rps->power.interactive));
1742 1743 1744
	seq_printf(m, "Frequency requested %d, actual %d\n",
		   intel_gpu_freq(dev_priv, rps->cur_freq),
		   intel_gpu_freq(dev_priv, act_freq));
1745
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
1746 1747 1748 1749
		   intel_gpu_freq(dev_priv, rps->min_freq),
		   intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq));
1750
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
1751 1752 1753
		   intel_gpu_freq(dev_priv, rps->idle_freq),
		   intel_gpu_freq(dev_priv, rps->efficient_freq),
		   intel_gpu_freq(dev_priv, rps->boost_freq));
1754

1755
	seq_printf(m, "Wait boosts: %d\n", atomic_read(&rps->boosts));
1756

1757
	if (INTEL_GEN(dev_priv) >= 6 && rps->enabled && dev_priv->gt.awake) {
1758 1759 1760
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

1761
		intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
1762 1763 1764 1765
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
1766
		intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
1767 1768

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
C
Chris Wilson 已提交
1769
			   rps_power_to_str(rps->power.mode));
1770
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
1771
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
C
Chris Wilson 已提交
1772
			   rps->power.up_threshold);
1773
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
1774
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
C
Chris Wilson 已提交
1775
			   rps->power.down_threshold);
1776 1777 1778 1779
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

1780
	return 0;
1781 1782
}

1783 1784
static int i915_llc(struct seq_file *m, void *data)
{
1785
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1786
	const bool edram = INTEL_GEN(dev_priv) > 8;
1787

1788
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
1789 1790
	seq_printf(m, "%s: %uMB\n", edram ? "eDRAM" : "eLLC",
		   dev_priv->edram_size_mb);
1791 1792 1793 1794

	return 0;
}

1795 1796 1797
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1798
	intel_wakeref_t wakeref;
1799
	struct drm_printer p;
1800

1801
	if (!HAS_GT_UC(dev_priv))
1802
		return -ENODEV;
1803

1804
	p = drm_seq_file_printer(m);
1805
	intel_uc_fw_dump(&dev_priv->gt.uc.huc.fw, &p);
1806

1807
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref)
1808
		seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
1809 1810 1811 1812

	return 0;
}

1813 1814
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
1815
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1816
	intel_wakeref_t wakeref;
1817
	struct drm_printer p;
1818

1819
	if (!HAS_GT_UC(dev_priv))
1820
		return -ENODEV;
1821

1822
	p = drm_seq_file_printer(m);
1823
	intel_uc_fw_dump(&dev_priv->gt.uc.guc.fw, &p);
1824

1825
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841
		u32 tmp = I915_READ(GUC_STATUS);
		u32 i;

		seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
		seq_printf(m, "\tBootrom status = 0x%x\n",
			   (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
		seq_printf(m, "\tuKernel status = 0x%x\n",
			   (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
		seq_printf(m, "\tMIA Core status = 0x%x\n",
			   (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
		seq_puts(m, "\nScratch registers:\n");
		for (i = 0; i < 16; i++) {
			seq_printf(m, "\t%2d: \t0x%x\n",
				   i, I915_READ(SOFT_SCRATCH(i)));
		}
	}
1842

1843 1844 1845
	return 0;
}

1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862
static const char *
stringify_guc_log_type(enum guc_log_buffer_type type)
{
	switch (type) {
	case GUC_ISR_LOG_BUFFER:
		return "ISR";
	case GUC_DPC_LOG_BUFFER:
		return "DPC";
	case GUC_CRASH_DUMP_LOG_BUFFER:
		return "CRASH";
	default:
		MISSING_CASE(type);
	}

	return "";
}

1863 1864 1865
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
1866
	struct intel_guc_log *log = &dev_priv->gt.uc.guc.log;
1867
	enum guc_log_buffer_type type;
1868

1869 1870 1871 1872
	if (!intel_guc_log_relay_enabled(log)) {
		seq_puts(m, "GuC log relay disabled\n");
		return;
	}
1873

1874
	seq_puts(m, "GuC logging stats:\n");
1875

1876
	seq_printf(m, "\tRelay full count: %u\n",
1877 1878 1879 1880 1881 1882 1883 1884
		   log->relay.full_count);

	for (type = GUC_ISR_LOG_BUFFER; type < GUC_MAX_LOG_BUFFER; type++) {
		seq_printf(m, "\t%s:\tflush count %10u, overflow count %10u\n",
			   stringify_guc_log_type(type),
			   log->stats[type].flush,
			   log->stats[type].sampled_overflow);
	}
1885 1886
}

1887 1888 1889
static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1890
	const struct intel_guc *guc = &dev_priv->gt.uc.guc;
1891
	struct intel_guc_client *client = guc->execbuf_client;
1892

1893
	if (!USES_GUC(dev_priv))
1894 1895
		return -ENODEV;

1896 1897 1898 1899 1900
	i915_guc_log_info(m, dev_priv);

	if (!USES_GUC_SUBMISSION(dev_priv))
		return 0;

1901
	GEM_BUG_ON(!guc->execbuf_client);
1902

1903
	seq_printf(m, "\nDoorbell map:\n");
1904
	seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
1905
	seq_printf(m, "Doorbell next cacheline: 0x%x\n", guc->db_cacheline);
1906

1907 1908 1909 1910 1911 1912 1913
	seq_printf(m, "\nGuC execbuf client @ %p:\n", client);
	seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
		   client->priority,
		   client->stage_id,
		   client->proc_desc_offset);
	seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
		   client->doorbell_id, client->doorbell_offset);
1914 1915 1916 1917 1918
	/* Add more as required ... */

	return 0;
}

1919
static int i915_guc_stage_pool(struct seq_file *m, void *data)
A
Alex Dai 已提交
1920
{
1921
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1922
	const struct intel_guc *guc = &dev_priv->gt.uc.guc;
1923 1924
	struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
	int index;
A
Alex Dai 已提交
1925

1926 1927
	if (!USES_GUC_SUBMISSION(dev_priv))
		return -ENODEV;
A
Alex Dai 已提交
1928

1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947
	for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
		struct intel_engine_cs *engine;

		if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
			continue;

		seq_printf(m, "GuC stage descriptor %u:\n", index);
		seq_printf(m, "\tIndex: %u\n", desc->stage_id);
		seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
		seq_printf(m, "\tPriority: %d\n", desc->priority);
		seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
		seq_printf(m, "\tEngines used: 0x%x\n",
			   desc->engines_used);
		seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
			   desc->db_trigger_phy,
			   desc->db_trigger_cpu,
			   desc->db_trigger_uk);
		seq_printf(m, "\tProcess descriptor: 0x%x\n",
			   desc->process_desc);
1948
		seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
1949 1950 1951
			   desc->wq_addr, desc->wq_size);
		seq_putc(m, '\n');

1952
		for_each_uabi_engine(engine, dev_priv) {
1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970
			u32 guc_engine_id = engine->guc_id;
			struct guc_execlist_context *lrc =
						&desc->lrc[guc_engine_id];

			seq_printf(m, "\t%s LRC:\n", engine->name);
			seq_printf(m, "\t\tContext desc: 0x%x\n",
				   lrc->context_desc);
			seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
			seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
			seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
			seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
			seq_putc(m, '\n');
		}
	}

	return 0;
}

A
Alex Dai 已提交
1971 1972
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
1973 1974 1975 1976 1977 1978
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node_to_i915(node);
	bool dump_load_err = !!node->info_ent->data;
	struct drm_i915_gem_object *obj = NULL;
	u32 *log;
	int i = 0;
A
Alex Dai 已提交
1979

1980
	if (!HAS_GT_UC(dev_priv))
1981 1982
		return -ENODEV;

1983
	if (dump_load_err)
1984
		obj = dev_priv->gt.uc.load_err_log;
1985 1986
	else if (dev_priv->gt.uc.guc.log.vma)
		obj = dev_priv->gt.uc.guc.log.vma->obj;
A
Alex Dai 已提交
1987

1988 1989
	if (!obj)
		return 0;
A
Alex Dai 已提交
1990

1991 1992 1993 1994 1995
	log = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(log)) {
		DRM_DEBUG("Failed to pin object\n");
		seq_puts(m, "(log data unaccessible)\n");
		return PTR_ERR(log);
A
Alex Dai 已提交
1996 1997
	}

1998 1999 2000 2001 2002
	for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
		seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
			   *(log + i), *(log + i + 1),
			   *(log + i + 2), *(log + i + 3));

A
Alex Dai 已提交
2003 2004
	seq_putc(m, '\n');

2005 2006
	i915_gem_object_unpin_map(obj);

A
Alex Dai 已提交
2007 2008 2009
	return 0;
}

2010
static int i915_guc_log_level_get(void *data, u64 *val)
2011
{
2012
	struct drm_i915_private *dev_priv = data;
2013

2014
	if (!USES_GUC(dev_priv))
2015 2016
		return -ENODEV;

2017
	*val = intel_guc_log_get_level(&dev_priv->gt.uc.guc.log);
2018 2019 2020 2021

	return 0;
}

2022
static int i915_guc_log_level_set(void *data, u64 val)
2023
{
2024
	struct drm_i915_private *dev_priv = data;
2025

2026
	if (!USES_GUC(dev_priv))
2027 2028
		return -ENODEV;

2029
	return intel_guc_log_set_level(&dev_priv->gt.uc.guc.log, val);
2030 2031
}

2032 2033
DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_level_fops,
			i915_guc_log_level_get, i915_guc_log_level_set,
2034 2035
			"%lld\n");

2036 2037
static int i915_guc_log_relay_open(struct inode *inode, struct file *file)
{
2038 2039 2040
	struct drm_i915_private *i915 = inode->i_private;
	struct intel_guc *guc = &i915->gt.uc.guc;
	struct intel_guc_log *log = &guc->log;
2041

2042
	if (!intel_guc_is_running(guc))
2043 2044
		return -ENODEV;

2045
	file->private_data = log;
2046

2047
	return intel_guc_log_relay_open(log);
2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063
}

static ssize_t
i915_guc_log_relay_write(struct file *filp,
			 const char __user *ubuf,
			 size_t cnt,
			 loff_t *ppos)
{
	struct intel_guc_log *log = filp->private_data;

	intel_guc_log_relay_flush(log);
	return cnt;
}

static int i915_guc_log_relay_release(struct inode *inode, struct file *file)
{
2064 2065
	struct drm_i915_private *i915 = inode->i_private;
	struct intel_guc *guc = &i915->gt.uc.guc;
2066

2067
	intel_guc_log_relay_close(&guc->log);
2068 2069 2070 2071 2072 2073 2074 2075 2076 2077
	return 0;
}

static const struct file_operations i915_guc_log_relay_fops = {
	.owner = THIS_MODULE,
	.open = i915_guc_log_relay_open,
	.write = i915_guc_log_relay_write,
	.release = i915_guc_log_relay_release,
};

2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091
static int i915_psr_sink_status_show(struct seq_file *m, void *data)
{
	u8 val;
	static const char * const sink_status[] = {
		"inactive",
		"transition to active, capture and display",
		"active, display from RFB",
		"active, capture and display on sink device timings",
		"transition to inactive, capture and display, timing re-sync",
		"reserved",
		"reserved",
		"sink internal error",
	};
	struct drm_connector *connector = m->private;
2092
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
2093 2094
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
2095 2096 2097 2098 2099 2100
	int ret;

	if (!CAN_PSR(dev_priv)) {
		seq_puts(m, "PSR Unsupported\n");
		return -ENODEV;
	}
2101 2102 2103 2104

	if (connector->status != connector_status_connected)
		return -ENODEV;

2105 2106 2107
	ret = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_STATUS, &val);

	if (ret == 1) {
2108 2109 2110 2111 2112 2113 2114
		const char *str = "unknown";

		val &= DP_PSR_SINK_STATE_MASK;
		if (val < ARRAY_SIZE(sink_status))
			str = sink_status[val];
		seq_printf(m, "Sink PSR status: 0x%x [%s]\n", val, str);
	} else {
2115
		return ret;
2116 2117 2118 2119 2120 2121
	}

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_psr_sink_status);

2122 2123 2124
static void
psr_source_status(struct drm_i915_private *dev_priv, struct seq_file *m)
{
2125 2126
	u32 val, status_val;
	const char *status = "unknown";
2127

2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141
	if (dev_priv->psr.psr2_enabled) {
		static const char * const live_status[] = {
			"IDLE",
			"CAPTURE",
			"CAPTURE_FS",
			"SLEEP",
			"BUFON_FW",
			"ML_UP",
			"SU_STANDBY",
			"FAST_SLEEP",
			"DEEP_SLEEP",
			"BUF_ON",
			"TG_ON"
		};
2142
		val = I915_READ(EDP_PSR2_STATUS(dev_priv->psr.transcoder));
2143 2144 2145 2146
		status_val = (val & EDP_PSR2_STATUS_STATE_MASK) >>
			      EDP_PSR2_STATUS_STATE_SHIFT;
		if (status_val < ARRAY_SIZE(live_status))
			status = live_status[status_val];
2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157
	} else {
		static const char * const live_status[] = {
			"IDLE",
			"SRDONACK",
			"SRDENT",
			"BUFOFF",
			"BUFON",
			"AUXACK",
			"SRDOFFACK",
			"SRDENT_ON",
		};
2158
		val = I915_READ(EDP_PSR_STATUS(dev_priv->psr.transcoder));
2159 2160 2161 2162
		status_val = (val & EDP_PSR_STATUS_STATE_MASK) >>
			      EDP_PSR_STATUS_STATE_SHIFT;
		if (status_val < ARRAY_SIZE(live_status))
			status = live_status[status_val];
2163
	}
2164

2165
	seq_printf(m, "Source PSR status: %s [0x%08x]\n", status, val);
2166 2167
}

2168 2169
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2170
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2171
	struct i915_psr *psr = &dev_priv->psr;
2172
	intel_wakeref_t wakeref;
2173 2174 2175
	const char *status;
	bool enabled;
	u32 val;
2176

2177 2178
	if (!HAS_PSR(dev_priv))
		return -ENODEV;
2179

2180 2181 2182 2183 2184 2185
	seq_printf(m, "Sink support: %s", yesno(psr->sink_support));
	if (psr->dp)
		seq_printf(m, " [0x%02x]", psr->dp->psr_dpcd[0]);
	seq_puts(m, "\n");

	if (!psr->sink_support)
2186 2187
		return 0;

2188
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2189
	mutex_lock(&psr->lock);
2190

2191 2192
	if (psr->enabled)
		status = psr->psr2_enabled ? "PSR2 enabled" : "PSR1 enabled";
2193
	else
2194 2195
		status = "disabled";
	seq_printf(m, "PSR mode: %s\n", status);
2196

2197 2198
	if (!psr->enabled)
		goto unlock;
2199

2200
	if (psr->psr2_enabled) {
2201
		val = I915_READ(EDP_PSR2_CTL(dev_priv->psr.transcoder));
2202 2203
		enabled = val & EDP_PSR2_ENABLE;
	} else {
2204
		val = I915_READ(EDP_PSR_CTL(dev_priv->psr.transcoder));
2205 2206 2207 2208 2209 2210 2211
		enabled = val & EDP_PSR_ENABLE;
	}
	seq_printf(m, "Source PSR ctl: %s [0x%08x]\n",
		   enableddisabled(enabled), val);
	psr_source_status(dev_priv, m);
	seq_printf(m, "Busy frontbuffer bits: 0x%08x\n",
		   psr->busy_frontbuffer_bits);
2212

2213 2214 2215
	/*
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2216
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2217 2218
		val = I915_READ(EDP_PSR_PERF_CNT(dev_priv->psr.transcoder));
		val &= EDP_PSR_PERF_CNT_MASK;
2219
		seq_printf(m, "Performance counter: %u\n", val);
R
Rodrigo Vivi 已提交
2220
	}
2221

2222
	if (psr->debug & I915_PSR_DEBUG_IRQ) {
2223
		seq_printf(m, "Last attempted entry at: %lld\n",
2224 2225
			   psr->last_entry_attempt);
		seq_printf(m, "Last exit at: %lld\n", psr->last_exit);
2226 2227
	}

2228 2229 2230 2231 2232 2233 2234 2235
	if (psr->psr2_enabled) {
		u32 su_frames_val[3];
		int frame;

		/*
		 * Reading all 3 registers before hand to minimize crossing a
		 * frame boundary between register reads
		 */
2236 2237 2238 2239 2240
		for (frame = 0; frame < PSR2_SU_STATUS_FRAMES; frame += 3) {
			val = I915_READ(PSR2_SU_STATUS(dev_priv->psr.transcoder,
						       frame));
			su_frames_val[frame / 3] = val;
		}
2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253

		seq_puts(m, "Frame:\tPSR2 SU blocks:\n");

		for (frame = 0; frame < PSR2_SU_STATUS_FRAMES; frame++) {
			u32 su_blocks;

			su_blocks = su_frames_val[frame / 3] &
				    PSR2_SU_STATUS_MASK(frame);
			su_blocks = su_blocks >> PSR2_SU_STATUS_SHIFT(frame);
			seq_printf(m, "%d\t%d\n", frame, su_blocks);
		}
	}

2254 2255
unlock:
	mutex_unlock(&psr->lock);
2256
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2257

2258 2259 2260
	return 0;
}

2261 2262 2263 2264
static int
i915_edp_psr_debug_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
2265
	intel_wakeref_t wakeref;
2266
	int ret;
2267 2268 2269 2270

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

2271
	DRM_DEBUG_KMS("Setting PSR debug to %llx\n", val);
2272

2273
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2274

2275
	ret = intel_psr_debug_set(dev_priv, val);
2276

2277
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2278

2279
	return ret;
2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297
}

static int
i915_edp_psr_debug_get(void *data, u64 *val)
{
	struct drm_i915_private *dev_priv = data;

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

	*val = READ_ONCE(dev_priv->psr.debug);
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_edp_psr_debug_fops,
			i915_edp_psr_debug_get, i915_edp_psr_debug_set,
			"%llu\n");

2298 2299
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2300
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2301
	unsigned long long power;
2302
	intel_wakeref_t wakeref;
2303 2304
	u32 units;

2305
	if (INTEL_GEN(dev_priv) < 6)
2306 2307
		return -ENODEV;

2308
	if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power))
2309 2310 2311
		return -ENODEV;

	units = (power & 0x1f00) >> 8;
2312
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref)
2313
		power = I915_READ(MCH_SECP_NRG_STTS);
2314

2315
	power = (1000000 * power) >> units; /* convert to uJ */
2316
	seq_printf(m, "%llu", power);
2317 2318 2319 2320

	return 0;
}

2321
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2322
{
2323
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2324
	struct pci_dev *pdev = dev_priv->drm.pdev;
2325

2326 2327
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2328

2329 2330 2331
	seq_printf(m, "Runtime power status: %s\n",
		   enableddisabled(!dev_priv->power_domains.wakeref));

2332
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2333
	seq_printf(m, "IRQs disabled: %s\n",
2334
		   yesno(!intel_irqs_enabled(dev_priv)));
2335
#ifdef CONFIG_PM
2336
	seq_printf(m, "Usage count: %d\n",
2337
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2338 2339 2340
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2341
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2342 2343
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2344

2345 2346 2347
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)) {
		struct drm_printer p = drm_seq_file_printer(m);

2348
		print_intel_runtime_pm_wakeref(&dev_priv->runtime_pm, &p);
2349 2350
	}

2351 2352 2353
	return 0;
}

2354 2355
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2356
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
2368
		seq_printf(m, "%-25s %d\n", power_well->desc->name,
2369 2370
			   power_well->count);

2371
		for_each_power_domain(power_domain, power_well->desc->domains)
2372
			seq_printf(m, "  %-23s %d\n",
2373
				 intel_display_power_domain_str(power_domain),
2374 2375 2376 2377 2378 2379 2380 2381
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2382 2383
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2384
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2385
	intel_wakeref_t wakeref;
2386
	struct intel_csr *csr;
2387
	i915_reg_t dc5_reg, dc6_reg = {};
2388

2389 2390
	if (!HAS_CSR(dev_priv))
		return -ENODEV;
2391 2392 2393

	csr = &dev_priv->csr;

2394
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2395

2396 2397 2398 2399
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2400
		goto out;
2401 2402 2403 2404

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2405 2406 2407 2408 2409 2410 2411 2412 2413
	if (INTEL_GEN(dev_priv) >= 12) {
		dc5_reg = TGL_DMC_DEBUG_DC5_COUNT;
		dc6_reg = TGL_DMC_DEBUG_DC6_COUNT;
	} else {
		dc5_reg = IS_BROXTON(dev_priv) ? BXT_CSR_DC3_DC5_COUNT :
						 SKL_CSR_DC3_DC5_COUNT;
		if (!IS_GEN9_LP(dev_priv))
			dc6_reg = SKL_CSR_DC5_DC6_COUNT;
	}
2414

2415 2416 2417
	seq_printf(m, "DC3 -> DC5 count: %d\n", I915_READ(dc5_reg));
	if (dc6_reg.reg)
		seq_printf(m, "DC5 -> DC6 count: %d\n", I915_READ(dc6_reg));
2418

2419 2420 2421 2422 2423
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2424
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2425

2426 2427 2428
	return 0;
}

2429 2430 2431 2432 2433 2434 2435 2436
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

2437
	seq_printf(m, DRM_MODE_FMT "\n", DRM_MODE_ARG(mode));
2438 2439 2440 2441 2442 2443
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2444 2445
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2446 2447 2448 2449 2450 2451
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2452
		   encoder->base.id, encoder->name);
2453 2454 2455 2456
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2457
			   connector->name,
2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2471 2472
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2473 2474
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2475 2476
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2477

2478
	if (fb)
2479
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2480 2481
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2482 2483
	else
		seq_puts(m, "\tprimary plane disabled\n");
2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514
static void intel_hdcp_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	bool hdcp_cap, hdcp2_cap;

	hdcp_cap = intel_hdcp_capable(intel_connector);
	hdcp2_cap = intel_hdcp2_capable(intel_connector);

	if (hdcp_cap)
		seq_puts(m, "HDCP1.4 ");
	if (hdcp2_cap)
		seq_puts(m, "HDCP2.2 ");

	if (!hdcp_cap && !hdcp2_cap)
		seq_puts(m, "None");

	seq_puts(m, "\n");
}

2515 2516 2517 2518 2519 2520 2521
static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2522
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2523
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2524
		intel_panel_info(m, &intel_connector->panel);
2525 2526 2527

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2528 2529 2530 2531
	if (intel_connector->hdcp.shim) {
		seq_puts(m, "\tHDCP version: ");
		intel_hdcp_info(m, intel_connector);
	}
2532 2533
}

L
Libin Yang 已提交
2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2548 2549 2550 2551 2552 2553
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2554
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2555 2556 2557 2558
	if (intel_connector->hdcp.shim) {
		seq_puts(m, "\tHDCP version: ");
		intel_hdcp_info(m, intel_connector);
	}
2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2572
	struct drm_display_mode *mode;
2573 2574

	seq_printf(m, "connector %d: type %s, status: %s\n",
2575
		   connector->base.id, connector->name,
2576
		   drm_get_connector_status_name(connector->status));
2577 2578 2579 2580 2581 2582 2583 2584 2585 2586

	if (connector->status == connector_status_disconnected)
		return;

	seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
		   connector->display_info.width_mm,
		   connector->display_info.height_mm);
	seq_printf(m, "\tsubpixel order: %s\n",
		   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
	seq_printf(m, "\tCEA rev: %d\n", connector->display_info.cea_rev);
2587

2588
	if (!intel_encoder)
2589 2590 2591 2592 2593
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
2594 2595 2596 2597
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
2598 2599 2600
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2601
			intel_lvds_info(m, intel_connector);
2602 2603 2604
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2605
		    intel_encoder->type == INTEL_OUTPUT_DDI)
2606 2607 2608 2609
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
2610
	}
2611

2612 2613 2614
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2615 2616
}

2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

2635
static void plane_rotation(char *buf, size_t bufsize, unsigned int rotation)
2636 2637
{
	/*
2638
	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
2639 2640
	 * will print them all to visualize if the values are misused
	 */
2641
	snprintf(buf, bufsize,
2642
		 "%s%s%s%s%s%s(0x%08x)",
2643 2644 2645 2646 2647 2648
		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
2649 2650 2651 2652 2653
		 rotation);
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2654 2655
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2656 2657 2658 2659 2660
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
2661
		struct drm_format_name_buf format_name;
2662
		char rot_str[48];
2663 2664 2665 2666 2667 2668 2669 2670

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

2671
		if (state->fb) {
V
Ville Syrjälä 已提交
2672 2673
			drm_get_format_name(state->fb->format->format,
					    &format_name);
2674
		} else {
2675
			sprintf(format_name.str, "N/A");
2676 2677
		}

2678 2679
		plane_rotation(rot_str, sizeof(rot_str), state->rotation);

2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
2693
			   format_name.str,
2694
			   rot_str);
2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

2713
		for (i = 0; i < num_scalers; i++) {
2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

2726 2727
static int i915_display_info(struct seq_file *m, void *unused)
{
2728 2729
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2730
	struct intel_crtc *crtc;
2731
	struct drm_connector *connector;
2732
	struct drm_connector_list_iter conn_iter;
2733 2734
	intel_wakeref_t wakeref;

2735
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2736 2737 2738

	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
2739
	for_each_intel_crtc(dev, crtc) {
2740
		struct intel_crtc_state *pipe_config;
2741

2742
		drm_modeset_lock(&crtc->base.mutex, NULL);
2743 2744
		pipe_config = to_intel_crtc_state(crtc->base.state);

2745
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
2746
			   crtc->base.base.id, pipe_name(crtc->pipe),
2747
			   yesno(pipe_config->base.active),
2748 2749 2750
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

2751
		if (pipe_config->base.active) {
2752 2753 2754
			struct intel_plane *cursor =
				to_intel_plane(crtc->base.cursor);

2755 2756
			intel_crtc_info(m, crtc);

2757 2758 2759 2760 2761 2762 2763
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
				   yesno(cursor->base.state->visible),
				   cursor->base.state->crtc_x,
				   cursor->base.state->crtc_y,
				   cursor->base.state->crtc_w,
				   cursor->base.state->crtc_h,
				   cursor->cursor.base);
2764 2765
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
2766
		}
2767 2768 2769 2770

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
2771
		drm_modeset_unlock(&crtc->base.mutex);
2772 2773 2774 2775 2776
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
2777 2778 2779
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
2780
		intel_connector_info(m, connector);
2781 2782 2783
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

2784
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2785 2786 2787 2788

	return 0;
}

2789 2790 2791 2792
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
2793
	intel_wakeref_t wakeref;
2794
	struct drm_printer p;
2795

2796
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2797

2798 2799 2800
	seq_printf(m, "GT awake? %s [%d]\n",
		   yesno(dev_priv->gt.awake),
		   atomic_read(&dev_priv->gt.wakeref.count));
L
Lionel Landwerlin 已提交
2801
	seq_printf(m, "CS timestamp frequency: %u kHz\n",
2802
		   RUNTIME_INFO(dev_priv)->cs_timestamp_frequency_khz);
2803

2804
	p = drm_seq_file_printer(m);
2805
	for_each_uabi_engine(engine, dev_priv)
2806
		intel_engine_dump(engine, &p, "%s\n", engine->name);
2807

2808
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2809

2810 2811 2812
	return 0;
}

2813 2814 2815 2816 2817
static int i915_rcs_topology(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_printer p = drm_seq_file_printer(m);

2818
	intel_device_info_dump_topology(&RUNTIME_INFO(dev_priv)->sseu, &p);
2819 2820 2821 2822

	return 0;
}

2823 2824 2825 2826 2827 2828 2829 2830 2831 2832
static int i915_shrinker_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *i915 = node_to_i915(m->private);

	seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
	seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);

	return 0;
}

2833 2834
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
2835 2836
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2837 2838 2839 2840 2841 2842
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

2843
		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->info->name,
2844
			   pll->info->id);
2845
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
2846
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
2847
		seq_printf(m, " tracked hardware state:\n");
2848
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
2849
		seq_printf(m, " dpll_md: 0x%08x\n",
2850 2851 2852 2853
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875
		seq_printf(m, " cfgcr0:  0x%08x\n", pll->state.hw_state.cfgcr0);
		seq_printf(m, " cfgcr1:  0x%08x\n", pll->state.hw_state.cfgcr1);
		seq_printf(m, " mg_refclkin_ctl:        0x%08x\n",
			   pll->state.hw_state.mg_refclkin_ctl);
		seq_printf(m, " mg_clktop2_coreclkctl1: 0x%08x\n",
			   pll->state.hw_state.mg_clktop2_coreclkctl1);
		seq_printf(m, " mg_clktop2_hsclkctl:    0x%08x\n",
			   pll->state.hw_state.mg_clktop2_hsclkctl);
		seq_printf(m, " mg_pll_div0:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div0);
		seq_printf(m, " mg_pll_div1:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div1);
		seq_printf(m, " mg_pll_lf:    0x%08x\n",
			   pll->state.hw_state.mg_pll_lf);
		seq_printf(m, " mg_pll_frac_lock: 0x%08x\n",
			   pll->state.hw_state.mg_pll_frac_lock);
		seq_printf(m, " mg_pll_ssc:   0x%08x\n",
			   pll->state.hw_state.mg_pll_ssc);
		seq_printf(m, " mg_pll_bias:  0x%08x\n",
			   pll->state.hw_state.mg_pll_bias);
		seq_printf(m, " mg_pll_tdc_coldst_bias: 0x%08x\n",
			   pll->state.hw_state.mg_pll_tdc_coldst_bias);
2876 2877 2878 2879 2880 2881
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

2882
static int i915_wa_registers(struct seq_file *m, void *unused)
2883
{
2884
	struct drm_i915_private *i915 = node_to_i915(m->private);
2885
	struct intel_engine_cs *engine;
2886

2887
	for_each_uabi_engine(engine, i915) {
2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905
		const struct i915_wa_list *wal = &engine->ctx_wa_list;
		const struct i915_wa *wa;
		unsigned int count;

		count = wal->count;
		if (!count)
			continue;

		seq_printf(m, "%s: Workarounds applied: %u\n",
			   engine->name, count);

		for (wa = wal->list; count--; wa++)
			seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X\n",
				   i915_mmio_reg_offset(wa->reg),
				   wa->val, wa->mask);

		seq_printf(m, "\n");
	}
2906 2907 2908 2909

	return 0;
}

2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933
static int i915_ipc_status_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Isochronous Priority Control: %s\n",
			yesno(dev_priv->ipc_enabled));
	return 0;
}

static int i915_ipc_status_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!HAS_IPC(dev_priv))
		return -ENODEV;

	return single_open(file, i915_ipc_status_show, dev_priv);
}

static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
2934
	intel_wakeref_t wakeref;
2935
	bool enable;
2936
	int ret;
2937 2938 2939 2940 2941

	ret = kstrtobool_from_user(ubuf, len, &enable);
	if (ret < 0)
		return ret;

2942
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
2943 2944 2945 2946 2947 2948
		if (!dev_priv->ipc_enabled && enable)
			DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
		dev_priv->wm.distrust_bios_wm = true;
		dev_priv->ipc_enabled = enable;
		intel_enable_ipc(dev_priv);
	}
2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961

	return len;
}

static const struct file_operations i915_ipc_status_fops = {
	.owner = THIS_MODULE,
	.open = i915_ipc_status_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_ipc_status_write
};

2962 2963
static int i915_ddb_info(struct seq_file *m, void *unused)
{
2964 2965
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2966
	struct skl_ddb_entry *entry;
2967
	struct intel_crtc *crtc;
2968

2969
	if (INTEL_GEN(dev_priv) < 9)
2970
		return -ENODEV;
2971

2972 2973 2974 2975
	drm_modeset_lock_all(dev);

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

2976 2977 2978 2979 2980 2981
	for_each_intel_crtc(&dev_priv->drm, crtc) {
		struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
		enum pipe pipe = crtc->pipe;
		enum plane_id plane_id;

2982 2983
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

2984 2985 2986
		for_each_plane_id_on_crtc(crtc, plane_id) {
			entry = &crtc_state->wm.skl.plane_ddb_y[plane_id];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane_id + 1,
2987 2988 2989 2990
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

2991
		entry = &crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR];
2992 2993 2994 2995 2996 2997 2998 2999 3000
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3001
static void drrs_status_per_crtc(struct seq_file *m,
3002 3003
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3004
{
3005
	struct drm_i915_private *dev_priv = to_i915(dev);
3006 3007
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3008
	struct drm_connector *connector;
3009
	struct drm_connector_list_iter conn_iter;
3010

3011 3012
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3013 3014 3015 3016
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3017
	}
3018
	drm_connector_list_iter_end(&conn_iter);
3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3031
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3032 3033 3034 3035 3036 3037 3038 3039
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
3040 3041 3042 3043
			seq_puts(m, "Idleness DRRS: Disabled\n");
			if (dev_priv->psr.enabled)
				seq_puts(m,
				"\tAs PSR is enabled, DRRS is not enabled\n");
3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3078 3079
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3080 3081 3082
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3083
	drm_modeset_lock_all(dev);
3084
	for_each_intel_crtc(dev, intel_crtc) {
3085
		if (intel_crtc->base.state->active) {
3086 3087 3088 3089 3090 3091
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3092
	drm_modeset_unlock_all(dev);
3093 3094 3095 3096 3097 3098 3099

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3100 3101
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3102 3103
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3104 3105
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3106
	struct drm_connector *connector;
3107
	struct drm_connector_list_iter conn_iter;
3108

3109 3110
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3111
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3112
			continue;
3113 3114 3115 3116 3117 3118

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3119 3120
		if (!intel_dig_port->dp.can_mst)
			continue;
3121

3122 3123 3124
		seq_printf(m, "MST Source Port [ENCODER:%d:%s]\n",
			   intel_dig_port->base.base.base.id,
			   intel_dig_port->base.base.name);
3125 3126
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3127 3128
	drm_connector_list_iter_end(&conn_iter);

3129 3130 3131
	return 0;
}

3132
static ssize_t i915_displayport_test_active_write(struct file *file,
3133 3134
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3135 3136 3137 3138 3139
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3140
	struct drm_connector_list_iter conn_iter;
3141 3142 3143
	struct intel_dp *intel_dp;
	int val = 0;

3144
	dev = ((struct seq_file *)file->private_data)->private;
3145 3146 3147 3148

	if (len == 0)
		return 0;

G
Geliang Tang 已提交
3149 3150 3151
	input_buffer = memdup_user_nul(ubuf, len);
	if (IS_ERR(input_buffer))
		return PTR_ERR(input_buffer);
3152 3153 3154

	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3155 3156
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3157 3158
		struct intel_encoder *encoder;

3159 3160 3161 3162
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3163 3164 3165 3166 3167 3168
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3169 3170
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3171
				break;
3172 3173 3174 3175 3176
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3177
				intel_dp->compliance.test_active = 1;
3178
			else
3179
				intel_dp->compliance.test_active = 0;
3180 3181
		}
	}
3182
	drm_connector_list_iter_end(&conn_iter);
3183 3184 3185 3186 3187 3188 3189 3190 3191 3192
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
3193 3194
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3195
	struct drm_connector *connector;
3196
	struct drm_connector_list_iter conn_iter;
3197 3198
	struct intel_dp *intel_dp;

3199 3200
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3201 3202
		struct intel_encoder *encoder;

3203 3204 3205 3206
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3207 3208 3209 3210 3211 3212
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3213
			if (intel_dp->compliance.test_active)
3214 3215 3216 3217 3218 3219
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3220
	drm_connector_list_iter_end(&conn_iter);
3221 3222 3223 3224 3225

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3226
					     struct file *file)
3227
{
3228
	return single_open(file, i915_displayport_test_active_show,
3229
			   inode->i_private);
3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
3243 3244
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3245
	struct drm_connector *connector;
3246
	struct drm_connector_list_iter conn_iter;
3247 3248
	struct intel_dp *intel_dp;

3249 3250
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3251 3252
		struct intel_encoder *encoder;

3253 3254 3255 3256
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3257 3258 3259 3260 3261 3262
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3263 3264 3265 3266
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3267 3268 3269 3270 3271 3272 3273 3274 3275
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3276 3277 3278
		} else
			seq_puts(m, "0");
	}
3279
	drm_connector_list_iter_end(&conn_iter);
3280 3281 3282

	return 0;
}
3283
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_data);
3284 3285 3286

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
3287 3288
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3289
	struct drm_connector *connector;
3290
	struct drm_connector_list_iter conn_iter;
3291 3292
	struct intel_dp *intel_dp;

3293 3294
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3295 3296
		struct intel_encoder *encoder;

3297 3298 3299 3300
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3301 3302 3303 3304 3305 3306
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3307
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3308 3309 3310
		} else
			seq_puts(m, "0");
	}
3311
	drm_connector_list_iter_end(&conn_iter);
3312 3313 3314

	return 0;
}
3315
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_type);
3316

3317
static void wm_latency_show(struct seq_file *m, const u16 wm[8])
3318
{
3319 3320
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3321
	int level;
3322 3323
	int num_levels;

3324
	if (IS_CHERRYVIEW(dev_priv))
3325
		num_levels = 3;
3326
	else if (IS_VALLEYVIEW(dev_priv))
3327
		num_levels = 1;
3328 3329
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3330
	else
3331
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3332 3333 3334 3335 3336 3337

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3338 3339
		/*
		 * - WM1+ latency values in 0.5us units
3340
		 * - latencies are in us on gen9/vlv/chv
3341
		 */
3342 3343 3344 3345
		if (INTEL_GEN(dev_priv) >= 9 ||
		    IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv) ||
		    IS_G4X(dev_priv))
3346 3347
			latency *= 10;
		else if (level > 0)
3348 3349 3350
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3351
			   level, wm[level], latency / 10, latency % 10);
3352 3353 3354 3355 3356 3357 3358
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3359
	struct drm_i915_private *dev_priv = m->private;
3360
	const u16 *latencies;
3361

3362
	if (INTEL_GEN(dev_priv) >= 9)
3363 3364
		latencies = dev_priv->wm.skl_latency;
	else
3365
		latencies = dev_priv->wm.pri_latency;
3366

3367
	wm_latency_show(m, latencies);
3368 3369 3370 3371 3372 3373

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3374
	struct drm_i915_private *dev_priv = m->private;
3375
	const u16 *latencies;
3376

3377
	if (INTEL_GEN(dev_priv) >= 9)
3378 3379
		latencies = dev_priv->wm.skl_latency;
	else
3380
		latencies = dev_priv->wm.spr_latency;
3381

3382
	wm_latency_show(m, latencies);
3383 3384 3385 3386 3387 3388

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3389
	struct drm_i915_private *dev_priv = m->private;
3390
	const u16 *latencies;
3391

3392
	if (INTEL_GEN(dev_priv) >= 9)
3393 3394
		latencies = dev_priv->wm.skl_latency;
	else
3395
		latencies = dev_priv->wm.cur_latency;
3396

3397
	wm_latency_show(m, latencies);
3398 3399 3400 3401 3402 3403

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3404
	struct drm_i915_private *dev_priv = inode->i_private;
3405

3406
	if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
3407 3408
		return -ENODEV;

3409
	return single_open(file, pri_wm_latency_show, dev_priv);
3410 3411 3412 3413
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3414
	struct drm_i915_private *dev_priv = inode->i_private;
3415

R
Rodrigo Vivi 已提交
3416
	if (HAS_GMCH(dev_priv))
3417 3418
		return -ENODEV;

3419
	return single_open(file, spr_wm_latency_show, dev_priv);
3420 3421 3422 3423
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3424
	struct drm_i915_private *dev_priv = inode->i_private;
3425

R
Rodrigo Vivi 已提交
3426
	if (HAS_GMCH(dev_priv))
3427 3428
		return -ENODEV;

3429
	return single_open(file, cur_wm_latency_show, dev_priv);
3430 3431 3432
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3433
				size_t len, loff_t *offp, u16 wm[8])
3434 3435
{
	struct seq_file *m = file->private_data;
3436 3437
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3438
	u16 new[8] = { 0 };
3439
	int num_levels;
3440 3441 3442 3443
	int level;
	int ret;
	char tmp[32];

3444
	if (IS_CHERRYVIEW(dev_priv))
3445
		num_levels = 3;
3446
	else if (IS_VALLEYVIEW(dev_priv))
3447
		num_levels = 1;
3448 3449
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3450
	else
3451
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3452

3453 3454 3455 3456 3457 3458 3459 3460
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3461 3462 3463
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3482
	struct drm_i915_private *dev_priv = m->private;
3483
	u16 *latencies;
3484

3485
	if (INTEL_GEN(dev_priv) >= 9)
3486 3487
		latencies = dev_priv->wm.skl_latency;
	else
3488
		latencies = dev_priv->wm.pri_latency;
3489 3490

	return wm_latency_write(file, ubuf, len, offp, latencies);
3491 3492 3493 3494 3495 3496
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3497
	struct drm_i915_private *dev_priv = m->private;
3498
	u16 *latencies;
3499

3500
	if (INTEL_GEN(dev_priv) >= 9)
3501 3502
		latencies = dev_priv->wm.skl_latency;
	else
3503
		latencies = dev_priv->wm.spr_latency;
3504 3505

	return wm_latency_write(file, ubuf, len, offp, latencies);
3506 3507 3508 3509 3510 3511
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3512
	struct drm_i915_private *dev_priv = m->private;
3513
	u16 *latencies;
3514

3515
	if (INTEL_GEN(dev_priv) >= 9)
3516 3517
		latencies = dev_priv->wm.skl_latency;
	else
3518
		latencies = dev_priv->wm.cur_latency;
3519

3520
	return wm_latency_write(file, ubuf, len, offp, latencies);
3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3550 3551
static int
i915_wedged_get(void *data, u64 *val)
3552
{
3553 3554
	struct drm_i915_private *i915 = data;
	int ret = intel_gt_terminally_wedged(&i915->gt);
3555

3556 3557 3558 3559 3560 3561 3562 3563 3564 3565
	switch (ret) {
	case -EIO:
		*val = 1;
		return 0;
	case 0:
		*val = 0;
		return 0;
	default:
		return ret;
	}
3566 3567
}

3568 3569
static int
i915_wedged_set(void *data, u64 val)
3570
{
3571
	struct drm_i915_private *i915 = data;
3572

3573
	/* Flush any previous reset before applying for a new one */
3574 3575
	wait_event(i915->gt.reset.queue,
		   !test_bit(I915_RESET_BACKOFF, &i915->gt.reset.flags));
3576

3577 3578
	intel_gt_handle_error(&i915->gt, val, I915_ERROR_CAPTURE,
			      "Manually set wedged engine mask = %llx", val);
3579
	return 0;
3580 3581
}

3582 3583
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
3584
			"%llu\n");
3585

3586 3587 3588 3589 3590 3591 3592
#define DROP_UNBOUND	BIT(0)
#define DROP_BOUND	BIT(1)
#define DROP_RETIRE	BIT(2)
#define DROP_ACTIVE	BIT(3)
#define DROP_FREED	BIT(4)
#define DROP_SHRINK_ALL	BIT(5)
#define DROP_IDLE	BIT(6)
3593 3594
#define DROP_RESET_ACTIVE	BIT(7)
#define DROP_RESET_SEQNO	BIT(8)
3595 3596 3597 3598
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
3599
		  DROP_FREED	| \
3600
		  DROP_SHRINK_ALL |\
3601 3602 3603
		  DROP_IDLE	| \
		  DROP_RESET_ACTIVE | \
		  DROP_RESET_SEQNO)
3604 3605
static int
i915_drop_caches_get(void *data, u64 *val)
3606
{
3607
	*val = DROP_ALL;
3608

3609
	return 0;
3610 3611
}

3612 3613
static int
i915_drop_caches_set(void *data, u64 val)
3614
{
3615
	struct drm_i915_private *i915 = data;
3616
	struct intel_gt *gt = &i915->gt;
3617
	int ret;
3618

3619 3620
	DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
		  val, val & DROP_ALL);
3621

3622
	if (val & DROP_RESET_ACTIVE &&
3623 3624
	    wait_for(intel_engines_are_idle(gt), I915_IDLE_ENGINES_TIMEOUT))
		intel_gt_set_wedged(gt);
3625

3626
	if (val & DROP_RETIRE)
3627
		intel_gt_retire_requests(gt);
3628

3629
	if (val & (DROP_IDLE | DROP_ACTIVE)) {
3630
		ret = intel_gt_wait_for_idle(gt, MAX_SCHEDULE_TIMEOUT);
3631
		if (ret)
3632
			return ret;
3633
	}
3634

3635
	if (val & DROP_IDLE) {
3636
		ret = intel_gt_pm_wait_for_idle(gt);
3637 3638
		if (ret)
			return ret;
3639 3640
	}

3641 3642
	if (val & DROP_RESET_ACTIVE && intel_gt_terminally_wedged(gt))
		intel_gt_handle_error(gt, ALL_ENGINES, 0, NULL);
3643

3644
	fs_reclaim_acquire(GFP_KERNEL);
3645
	if (val & DROP_BOUND)
3646
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_BOUND);
3647

3648
	if (val & DROP_UNBOUND)
3649
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
3650

3651
	if (val & DROP_SHRINK_ALL)
3652
		i915_gem_shrink_all(i915);
3653
	fs_reclaim_release(GFP_KERNEL);
3654

3655
	if (val & DROP_FREED)
3656
		i915_gem_drain_freed_objects(i915);
3657

3658
	return 0;
3659 3660
}

3661 3662 3663
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
3664

3665 3666
static int
i915_cache_sharing_get(void *data, u64 *val)
3667
{
3668
	struct drm_i915_private *dev_priv = data;
3669
	intel_wakeref_t wakeref;
3670
	u32 snpcr = 0;
3671

3672
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
3673 3674
		return -ENODEV;

3675
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref)
3676
		snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3677

3678
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
3679

3680
	return 0;
3681 3682
}

3683 3684
static int
i915_cache_sharing_set(void *data, u64 val)
3685
{
3686
	struct drm_i915_private *dev_priv = data;
3687
	intel_wakeref_t wakeref;
3688

3689
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
3690 3691
		return -ENODEV;

3692
	if (val > 3)
3693 3694
		return -EINVAL;

3695
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
3696
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
3697 3698 3699 3700 3701 3702 3703 3704
		u32 snpcr;

		/* Update the cache sharing policy here as well */
		snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
		snpcr &= ~GEN6_MBC_SNPCR_MASK;
		snpcr |= val << GEN6_MBC_SNPCR_SHIFT;
		I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
	}
3705

3706
	return 0;
3707 3708
}

3709 3710 3711 3712 3713 3714 3715 3716 3717
static void
intel_sseu_copy_subslices(const struct sseu_dev_info *sseu, int slice,
			  u8 *to_mask)
{
	int offset = slice * sseu->ss_stride;

	memcpy(&to_mask[offset], &sseu->subslice_mask[offset], sseu->ss_stride);
}

3718 3719 3720
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
3721

3722
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
3723
					  struct sseu_dev_info *sseu)
3724
{
3725 3726 3727
#define SS_MAX 2
	const int ss_max = SS_MAX;
	u32 sig1[SS_MAX], sig2[SS_MAX];
3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741
	int ss;

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

3742
		sseu->slice_mask = BIT(0);
3743
		sseu->subslice_mask[0] |= BIT(ss);
3744 3745 3746 3747
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
3748 3749 3750
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
3751
	}
3752
#undef SS_MAX
3753 3754
}

3755 3756 3757
static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
				     struct sseu_dev_info *sseu)
{
3758
#define SS_MAX 6
3759
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
3760
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
3761 3762
	int s, ss;

3763
	for (s = 0; s < info->sseu.max_slices; s++) {
3764 3765
		/*
		 * FIXME: Valid SS Mask respects the spec and read
3766
		 * only valid bits for those registers, excluding reserved
3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784
		 * although this seems wrong because it would leave many
		 * subslices without ACK.
		 */
		s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
			GEN10_PGCTL_VALID_SS_MASK(s);
		eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
		eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
	}

	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

3785
	for (s = 0; s < info->sseu.max_slices; s++) {
3786 3787 3788 3789 3790
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		sseu->slice_mask |= BIT(s);
3791
		intel_sseu_copy_subslices(&info->sseu, s, sseu->subslice_mask);
3792

3793
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
3794 3795
			unsigned int eu_cnt;

3796 3797
			if (info->sseu.has_subslice_pg &&
			    !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808
				/* skip disabled subslice */
				continue;

			eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
					       eu_mask[ss % 2]);
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
		}
	}
3809
#undef SS_MAX
3810 3811
}

3812
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
3813
				    struct sseu_dev_info *sseu)
3814
{
3815
#define SS_MAX 3
3816
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
3817
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
3818
	int s, ss;
3819

3820
	for (s = 0; s < info->sseu.max_slices; s++) {
3821 3822 3823 3824 3825
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

3826 3827 3828 3829 3830 3831 3832 3833 3834
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

3835
	for (s = 0; s < info->sseu.max_slices; s++) {
3836 3837 3838 3839
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

3840
		sseu->slice_mask |= BIT(s);
3841

3842
		if (IS_GEN9_BC(dev_priv))
3843 3844
			intel_sseu_copy_subslices(&info->sseu, s,
						  sseu->subslice_mask);
3845

3846
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
3847
			unsigned int eu_cnt;
S
Stuart Summers 已提交
3848 3849
			u8 ss_idx = s * info->sseu.ss_stride +
				    ss / BITS_PER_BYTE;
3850

3851
			if (IS_GEN9_LP(dev_priv)) {
3852 3853 3854
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
3855

S
Stuart Summers 已提交
3856 3857
				sseu->subslice_mask[ss_idx] |=
					BIT(ss % BITS_PER_BYTE);
3858
			}
3859

3860 3861
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
3862 3863 3864 3865
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
3866 3867
		}
	}
3868
#undef SS_MAX
3869 3870
}

3871
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
3872
					 struct sseu_dev_info *sseu)
3873
{
3874
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
3875
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
3876
	int s;
3877

3878
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
3879

3880
	if (sseu->slice_mask) {
3881 3882
		sseu->eu_per_subslice = info->sseu.eu_per_subslice;
		for (s = 0; s < fls(sseu->slice_mask); s++)
3883 3884
			intel_sseu_copy_subslices(&info->sseu, s,
						  sseu->subslice_mask);
3885
		sseu->eu_total = sseu->eu_per_subslice *
3886
				 intel_sseu_subslice_total(sseu);
3887 3888

		/* subtract fused off EU(s) from enabled slice(s) */
3889
		for (s = 0; s < fls(sseu->slice_mask); s++) {
3890
			u8 subslice_7eu = info->sseu.subslice_7eu[s];
3891

3892
			sseu->eu_total -= hweight8(subslice_7eu);
3893 3894 3895 3896
		}
	}
}

3897 3898 3899 3900 3901
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";
3902
	int s;
3903

3904 3905
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
3906
	seq_printf(m, "  %s Slice Total: %u\n", type,
3907
		   hweight8(sseu->slice_mask));
3908
	seq_printf(m, "  %s Subslice Total: %u\n", type,
3909
		   intel_sseu_subslice_total(sseu));
3910 3911
	for (s = 0; s < fls(sseu->slice_mask); s++) {
		seq_printf(m, "  %s Slice%i subslices: %u\n", type,
3912
			   s, intel_sseu_subslices_per_slice(sseu, s));
3913
	}
3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

3934 3935
static int i915_sseu_status(struct seq_file *m, void *unused)
{
3936
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
3937
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
3938
	struct sseu_dev_info sseu;
3939
	intel_wakeref_t wakeref;
3940

3941
	if (INTEL_GEN(dev_priv) < 8)
3942 3943 3944
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
3945
	i915_print_sseu_info(m, true, &info->sseu);
3946

3947
	seq_puts(m, "SSEU Device Status\n");
3948
	memset(&sseu, 0, sizeof(sseu));
3949 3950 3951
	intel_sseu_set_info(&sseu, info->sseu.max_slices,
			    info->sseu.max_subslices,
			    info->sseu.max_eus_per_subslice);
3952

3953
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
3954 3955 3956 3957 3958 3959 3960 3961
		if (IS_CHERRYVIEW(dev_priv))
			cherryview_sseu_device_status(dev_priv, &sseu);
		else if (IS_BROADWELL(dev_priv))
			broadwell_sseu_device_status(dev_priv, &sseu);
		else if (IS_GEN(dev_priv, 9))
			gen9_sseu_device_status(dev_priv, &sseu);
		else if (INTEL_GEN(dev_priv) >= 10)
			gen10_sseu_device_status(dev_priv, &sseu);
3962
	}
3963

3964
	i915_print_sseu_info(m, false, &sseu);
3965

3966 3967 3968
	return 0;
}

3969 3970
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
3971
	struct drm_i915_private *i915 = inode->i_private;
3972
	struct intel_gt *gt = &i915->gt;
3973

3974 3975 3976 3977
	atomic_inc(&gt->user_wakeref);
	intel_gt_pm_get(gt);
	if (INTEL_GEN(i915) >= 6)
		intel_uncore_forcewake_user_get(gt->uncore);
3978 3979 3980 3981

	return 0;
}

3982
static int i915_forcewake_release(struct inode *inode, struct file *file)
3983
{
3984
	struct drm_i915_private *i915 = inode->i_private;
3985
	struct intel_gt *gt = &i915->gt;
3986

3987 3988 3989 3990
	if (INTEL_GEN(i915) >= 6)
		intel_uncore_forcewake_user_put(&i915->uncore);
	intel_gt_pm_put(gt);
	atomic_dec(&gt->user_wakeref);
3991 3992 3993 3994 3995 3996 3997 3998 3999 4000

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4001 4002 4003 4004 4005
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

4006 4007 4008
	/* Synchronize with everything first in case there's been an HPD
	 * storm, but we haven't finished handling it in the kernel yet
	 */
4009
	intel_synchronize_irq(dev_priv);
4010
	flush_work(&dev_priv->hotplug.dig_port_work);
4011
	flush_delayed_work(&dev_priv->hotplug.hotplug_work);
4012

L
Lyude 已提交
4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082
	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155
static int i915_hpd_short_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Enabled: %s\n",
		   yesno(dev_priv->hotplug.hpd_short_storm_enabled));

	return 0;
}

static int
i915_hpd_short_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_short_storm_ctl_show,
			   inode->i_private);
}

static ssize_t i915_hpd_short_storm_ctl_write(struct file *file,
					      const char __user *ubuf,
					      size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	char *newline;
	char tmp[16];
	int i;
	bool new_state;

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	/* Reset to the "default" state for this system */
	if (strcmp(tmp, "reset") == 0)
		new_state = !HAS_DP_MST(dev_priv);
	else if (kstrtobool(tmp, &new_state) != 0)
		return -EINVAL;

	DRM_DEBUG_KMS("%sabling HPD short storm detection\n",
		      new_state ? "En" : "Dis");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_short_storm_enabled = new_state;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static const struct file_operations i915_hpd_short_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_short_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_short_storm_ctl_write,
};

4156 4157 4158 4159
static int i915_drrs_ctl_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4160
	struct intel_crtc *crtc;
4161 4162 4163 4164

	if (INTEL_GEN(dev_priv) < 7)
		return -ENODEV;

4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180
	for_each_intel_crtc(dev, crtc) {
		struct drm_connector_list_iter conn_iter;
		struct intel_crtc_state *crtc_state;
		struct drm_connector *connector;
		struct drm_crtc_commit *commit;
		int ret;

		ret = drm_modeset_lock_single_interruptible(&crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		if (!crtc_state->base.active ||
		    !crtc_state->has_drrs)
			goto out;
4181

4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (ret)
				goto out;
		}

		drm_connector_list_iter_begin(dev, &conn_iter);
		drm_for_each_connector_iter(connector, &conn_iter) {
			struct intel_encoder *encoder;
			struct intel_dp *intel_dp;

			if (!(crtc_state->base.connector_mask &
			      drm_connector_mask(connector)))
				continue;

			encoder = intel_attached_encoder(connector);
4199 4200 4201 4202 4203 4204 4205 4206 4207
			if (encoder->type != INTEL_OUTPUT_EDP)
				continue;

			DRM_DEBUG_DRIVER("Manually %sabling DRRS. %llu\n",
						val ? "en" : "dis", val);

			intel_dp = enc_to_intel_dp(&encoder->base);
			if (val)
				intel_edp_drrs_enable(intel_dp,
4208
						      crtc_state);
4209 4210
			else
				intel_edp_drrs_disable(intel_dp,
4211
						       crtc_state);
4212
		}
4213 4214 4215 4216 4217 4218
		drm_connector_list_iter_end(&conn_iter);

out:
		drm_modeset_unlock(&crtc->base.mutex);
		if (ret)
			return ret;
4219 4220 4221 4222 4223 4224 4225
	}

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_drrs_ctl_fops, NULL, i915_drrs_ctl_set, "%llu\n");

4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286
static ssize_t
i915_fifo_underrun_reset_write(struct file *filp,
			       const char __user *ubuf,
			       size_t cnt, loff_t *ppos)
{
	struct drm_i915_private *dev_priv = filp->private_data;
	struct intel_crtc *intel_crtc;
	struct drm_device *dev = &dev_priv->drm;
	int ret;
	bool reset;

	ret = kstrtobool_from_user(ubuf, cnt, &reset);
	if (ret)
		return ret;

	if (!reset)
		return cnt;

	for_each_intel_crtc(dev, intel_crtc) {
		struct drm_crtc_commit *commit;
		struct intel_crtc_state *crtc_state;

		ret = drm_modeset_lock_single_interruptible(&intel_crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(intel_crtc->base.state);
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (!ret)
				ret = wait_for_completion_interruptible(&commit->flip_done);
		}

		if (!ret && crtc_state->base.active) {
			DRM_DEBUG_KMS("Re-arming FIFO underruns on pipe %c\n",
				      pipe_name(intel_crtc->pipe));

			intel_crtc_arm_fifo_underrun(intel_crtc, crtc_state);
		}

		drm_modeset_unlock(&intel_crtc->base.mutex);

		if (ret)
			return ret;
	}

	ret = intel_fbc_reset_underrun(dev_priv);
	if (ret)
		return ret;

	return cnt;
}

static const struct file_operations i915_fifo_underrun_reset_ops = {
	.owner = THIS_MODULE,
	.open = simple_open,
	.write = i915_fifo_underrun_reset_write,
	.llseek = default_llseek,
};

4287
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4288
	{"i915_capabilities", i915_capabilities, 0},
4289
	{"i915_gem_objects", i915_gem_object_info, 0},
4290
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4291
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4292
	{"i915_guc_info", i915_guc_info, 0},
4293
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4294
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4295
	{"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4296
	{"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4297
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4298
	{"i915_frequency_info", i915_frequency_info, 0},
4299
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4300
	{"i915_drpc_info", i915_drpc_info, 0},
4301
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4302
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4303
	{"i915_fbc_status", i915_fbc_status, 0},
4304
	{"i915_ips_status", i915_ips_status, 0},
4305
	{"i915_sr_status", i915_sr_status, 0},
4306
	{"i915_opregion", i915_opregion, 0},
4307
	{"i915_vbt", i915_vbt, 0},
4308
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4309
	{"i915_context_status", i915_context_status, 0},
4310
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4311
	{"i915_swizzle_info", i915_swizzle_info, 0},
4312
	{"i915_llc", i915_llc, 0},
4313
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4314
	{"i915_energy_uJ", i915_energy_uJ, 0},
4315
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4316
	{"i915_power_domain_info", i915_power_domain_info, 0},
4317
	{"i915_dmc_info", i915_dmc_info, 0},
4318
	{"i915_display_info", i915_display_info, 0},
4319
	{"i915_engine_info", i915_engine_info, 0},
4320
	{"i915_rcs_topology", i915_rcs_topology, 0},
4321
	{"i915_shrinker_info", i915_shrinker_info, 0},
4322
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4323
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4324
	{"i915_wa_registers", i915_wa_registers, 0},
4325
	{"i915_ddb_info", i915_ddb_info, 0},
4326
	{"i915_sseu_status", i915_sseu_status, 0},
4327
	{"i915_drrs_status", i915_drrs_status, 0},
4328
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4329
};
4330
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4331

4332
static const struct i915_debugfs_files {
4333 4334 4335 4336 4337 4338
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4339
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4340
	{"i915_error_state", &i915_error_state_fops},
4341
	{"i915_gpu_info", &i915_gpu_info_fops},
4342
#endif
4343
	{"i915_fifo_underrun_reset", &i915_fifo_underrun_reset_ops},
4344 4345 4346
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4347
	{"i915_fbc_false_color", &i915_fbc_false_color_fops},
4348 4349
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4350
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
4351 4352
	{"i915_guc_log_level", &i915_guc_log_level_fops},
	{"i915_guc_log_relay", &i915_guc_log_relay_fops},
4353
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4354
	{"i915_hpd_short_storm_ctl", &i915_hpd_short_storm_ctl_fops},
4355
	{"i915_ipc_status", &i915_ipc_status_fops},
4356 4357
	{"i915_drrs_ctl", &i915_drrs_ctl_fops},
	{"i915_edp_psr_debug", &i915_edp_psr_debug_fops}
4358 4359
};

4360
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4361
{
4362
	struct drm_minor *minor = dev_priv->drm.primary;
4363
	int i;
4364

4365 4366
	debugfs_create_file("i915_forcewake_user", S_IRUSR, minor->debugfs_root,
			    to_i915(minor->dev), &i915_forcewake_fops);
4367

4368
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4369 4370 4371 4372 4373
		debugfs_create_file(i915_debugfs_files[i].name,
				    S_IRUGO | S_IWUSR,
				    minor->debugfs_root,
				    to_i915(minor->dev),
				    i915_debugfs_files[i].fops);
4374
	}
4375

4376 4377
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4378 4379 4380
					minor->debugfs_root, minor);
}

4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4410
	u8 buf[16];
4411 4412 4413
	ssize_t err;
	int i;

4414 4415 4416
	if (connector->status != connector_status_connected)
		return -ENODEV;

4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4430 4431 4432 4433
		if (err < 0)
			seq_printf(m, "%04x: ERROR %d\n", b->offset, (int)err);
		else
			seq_printf(m, "%04x: %*ph\n", b->offset, (int)err, buf);
4434
	}
4435 4436 4437

	return 0;
}
4438
DEFINE_SHOW_ATTRIBUTE(i915_dpcd);
4439

4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}
4460
DEFINE_SHOW_ATTRIBUTE(i915_panel);
4461

4462 4463 4464 4465 4466 4467 4468 4469 4470
static int i915_hdcp_sink_capability_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_connector *intel_connector = to_intel_connector(connector);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	/* HDCP is supported by connector */
4471
	if (!intel_connector->hdcp.shim)
4472 4473 4474 4475
		return -EINVAL;

	seq_printf(m, "%s:%d HDCP version: ", connector->name,
		   connector->base.id);
4476
	intel_hdcp_info(m, intel_connector);
4477 4478 4479 4480 4481

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_hdcp_sink_capability);

4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495
static int i915_dsc_fec_support_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct drm_device *dev = connector->dev;
	struct drm_crtc *crtc;
	struct intel_dp *intel_dp;
	struct drm_modeset_acquire_ctx ctx;
	struct intel_crtc_state *crtc_state = NULL;
	int ret = 0;
	bool try_again = false;

	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);

	do {
4496
		try_again = false;
4497 4498 4499
		ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
				       &ctx);
		if (ret) {
4500 4501 4502 4503
			if (ret == -EDEADLK && !drm_modeset_backoff(&ctx)) {
				try_again = true;
				continue;
			}
4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525
			break;
		}
		crtc = connector->state->crtc;
		if (connector->status != connector_status_connected || !crtc) {
			ret = -ENODEV;
			break;
		}
		ret = drm_modeset_lock(&crtc->mutex, &ctx);
		if (ret == -EDEADLK) {
			ret = drm_modeset_backoff(&ctx);
			if (!ret) {
				try_again = true;
				continue;
			}
			break;
		} else if (ret) {
			break;
		}
		intel_dp = enc_to_intel_dp(&intel_attached_encoder(connector)->base);
		crtc_state = to_intel_crtc_state(crtc->state);
		seq_printf(m, "DSC_Enabled: %s\n",
			   yesno(crtc_state->dsc_params.compression_enable));
4526 4527
		seq_printf(m, "DSC_Sink_Support: %s\n",
			   yesno(drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)));
4528 4529
		seq_printf(m, "Force_DSC_Enable: %s\n",
			   yesno(intel_dp->force_dsc_en));
4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585
		if (!intel_dp_is_edp(intel_dp))
			seq_printf(m, "FEC_Sink_Support: %s\n",
				   yesno(drm_dp_sink_supports_fec(intel_dp->fec_capable)));
	} while (try_again);

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);

	return ret;
}

static ssize_t i915_dsc_fec_support_write(struct file *file,
					  const char __user *ubuf,
					  size_t len, loff_t *offp)
{
	bool dsc_enable = false;
	int ret;
	struct drm_connector *connector =
		((struct seq_file *)file->private_data)->private;
	struct intel_encoder *encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	if (len == 0)
		return 0;

	DRM_DEBUG_DRIVER("Copied %zu bytes from user to force DSC\n",
			 len);

	ret = kstrtobool_from_user(ubuf, len, &dsc_enable);
	if (ret < 0)
		return ret;

	DRM_DEBUG_DRIVER("Got %s for DSC Enable\n",
			 (dsc_enable) ? "true" : "false");
	intel_dp->force_dsc_en = dsc_enable;

	*offp += len;
	return len;
}

static int i915_dsc_fec_support_open(struct inode *inode,
				     struct file *file)
{
	return single_open(file, i915_dsc_fec_support_show,
			   inode->i_private);
}

static const struct file_operations i915_dsc_fec_support_fops = {
	.owner = THIS_MODULE,
	.open = i915_dsc_fec_support_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_dsc_fec_support_write
};

4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;
4598
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4599 4600 4601 4602 4603 4604 4605

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4606 4607 4608
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

4609
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
4610 4611
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
4612 4613 4614
		debugfs_create_file("i915_psr_sink_status", S_IRUGO, root,
				    connector, &i915_psr_sink_status_fops);
	}
4615

4616 4617 4618 4619 4620 4621 4622
	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIB) {
		debugfs_create_file("i915_hdcp_sink_capability", S_IRUGO, root,
				    connector, &i915_hdcp_sink_capability_fops);
	}

4623 4624 4625 4626 4627 4628
	if (INTEL_GEN(dev_priv) >= 10 &&
	    (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	     connector->connector_type == DRM_MODE_CONNECTOR_eDP))
		debugfs_create_file("i915_dsc_fec_support", S_IRUGO, root,
				    connector, &i915_dsc_fec_support_fops);

4629 4630
	return 0;
}