i915_debugfs.c 134.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/debugfs.h>
30
#include <linux/sort.h>
31
#include <linux/sched/mm.h>
32
#include "intel_drv.h"
33
#include "intel_guc_submission.h"
34

35 36 37 38 39
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

40 41
static int i915_capabilities(struct seq_file *m, void *data)
{
42 43
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
44
	struct drm_printer p = drm_seq_file_printer(m);
45

46
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
47
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
48
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
49

50
	intel_device_info_dump_flags(info, &p);
51
	intel_device_info_dump_runtime(info, &p);
52
	intel_driver_caps_print(&dev_priv->caps, &p);
53

54
	kernel_param_lock(THIS_MODULE);
55
	i915_params_dump(&i915_modparams, &p);
56 57
	kernel_param_unlock(THIS_MODULE);

58 59
	return 0;
}
60

61
static char get_active_flag(struct drm_i915_gem_object *obj)
62
{
63
	return i915_gem_object_is_active(obj) ? '*' : ' ';
64 65
}

66
static char get_pin_flag(struct drm_i915_gem_object *obj)
67
{
68
	return obj->pin_global ? 'p' : ' ';
69 70
}

71
static char get_tiling_flag(struct drm_i915_gem_object *obj)
72
{
73
	switch (i915_gem_object_get_tiling(obj)) {
74
	default:
75 76 77
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
78
	}
79 80
}

81
static char get_global_flag(struct drm_i915_gem_object *obj)
82
{
83
	return obj->userfault_count ? 'g' : ' ';
84 85
}

86
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
87
{
C
Chris Wilson 已提交
88
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
89 90
}

91 92 93 94 95
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

96 97
	for_each_ggtt_vma(vma, obj) {
		if (drm_mm_node_allocated(&vma->node))
98 99 100 101 102 103
			size += vma->node.size;
	}

	return size;
}

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
static const char *
stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
{
	size_t x = 0;

	switch (page_sizes) {
	case 0:
		return "";
	case I915_GTT_PAGE_SIZE_4K:
		return "4K";
	case I915_GTT_PAGE_SIZE_64K:
		return "64K";
	case I915_GTT_PAGE_SIZE_2M:
		return "2M";
	default:
		if (!buf)
			return "M";

		if (page_sizes & I915_GTT_PAGE_SIZE_2M)
			x += snprintf(buf + x, len - x, "2M, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_64K)
			x += snprintf(buf + x, len - x, "64K, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_4K)
			x += snprintf(buf + x, len - x, "4K, ");
		buf[x-2] = '\0';

		return buf;
	}
}

134 135 136
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
137
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
138
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
139
	struct i915_vma *vma;
140
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
141 142
	int pin_count = 0;

143 144
	lockdep_assert_held(&obj->base.dev->struct_mutex);

145
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
146
		   &obj->base,
147
		   get_active_flag(obj),
148 149
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
150
		   get_global_flag(obj),
151
		   get_pin_mapped_flag(obj),
152
		   obj->base.size / 1024,
153 154
		   obj->read_domains,
		   obj->write_domain,
155
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
156 157
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
158 159
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
160
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
161
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
162
			pin_count++;
D
Dan Carpenter 已提交
163 164
	}
	seq_printf(m, " (pinned x %d)", pin_count);
165 166
	if (obj->pin_global)
		seq_printf(m, " (global)");
167
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
168 169 170
		if (!drm_mm_node_allocated(&vma->node))
			continue;

171
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
172
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
173 174
			   vma->node.start, vma->node.size,
			   stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
175 176 177 178 179 180 181 182
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
183 184
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
185 186 187 188
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
189 190 191 192 193 194 195 196
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
197 198 199 200 201 202 203
				break;

			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
204 205 206 207
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
208
		seq_puts(m, ")");
B
Ben Widawsky 已提交
209
	}
210
	if (obj->stolen)
211
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
212

213
	engine = i915_gem_object_last_write_engine(obj);
214 215 216
	if (engine)
		seq_printf(m, " (%s)", engine->name);

217 218 219
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
220 221
}

222
static int obj_rank_by_stolen(const void *A, const void *B)
223
{
224 225 226 227
	const struct drm_i915_gem_object *a =
		*(const struct drm_i915_gem_object **)A;
	const struct drm_i915_gem_object *b =
		*(const struct drm_i915_gem_object **)B;
228

R
Rasmus Villemoes 已提交
229 230 231 232 233
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
234 235 236 237
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
238 239
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
240
	struct drm_i915_gem_object **objects;
241
	struct drm_i915_gem_object *obj;
242
	u64 total_obj_size, total_gtt_size;
243 244 245 246
	unsigned long total, count, n;
	int ret;

	total = READ_ONCE(dev_priv->mm.object_count);
M
Michal Hocko 已提交
247
	objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
248 249
	if (!objects)
		return -ENOMEM;
250 251 252

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
253
		goto out;
254 255

	total_obj_size = total_gtt_size = count = 0;
256 257 258

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
259 260 261
		if (count == total)
			break;

262 263 264
		if (obj->stolen == NULL)
			continue;

265
		objects[count++] = obj;
266
		total_obj_size += obj->base.size;
267
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
268

269
	}
270
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
271 272 273
		if (count == total)
			break;

274 275 276
		if (obj->stolen == NULL)
			continue;

277
		objects[count++] = obj;
278 279
		total_obj_size += obj->base.size;
	}
280
	spin_unlock(&dev_priv->mm.obj_lock);
281 282 283

	sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);

284
	seq_puts(m, "Stolen:\n");
285
	for (n = 0; n < count; n++) {
286
		seq_puts(m, "   ");
287
		describe_obj(m, objects[n]);
288 289
		seq_putc(m, '\n');
	}
290
	seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
291
		   count, total_obj_size, total_gtt_size);
292 293 294

	mutex_unlock(&dev->struct_mutex);
out:
M
Michal Hocko 已提交
295
	kvfree(objects);
296
	return ret;
297 298
}

299
struct file_stats {
300
	struct drm_i915_file_private *file_priv;
301 302 303 304
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
305 306 307 308 309 310
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
311
	struct i915_vma *vma;
312

313 314
	lockdep_assert_held(&obj->base.dev->struct_mutex);

315 316
	stats->count++;
	stats->total += obj->base.size;
317 318
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
319 320 321
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

322 323 324
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
325

326
		if (i915_vma_is_ggtt(vma)) {
327 328 329
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
330

331
			if (ppgtt->base.file != stats->file_priv)
332 333
				continue;
		}
334

335
		if (i915_vma_is_active(vma))
336 337 338
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
339 340 341 342 343
	}

	return 0;
}

344 345
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
346
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
347 348 349 350 351 352 353 354 355
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
356 357 358 359 360 361

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
362
	struct intel_engine_cs *engine;
363
	enum intel_engine_id id;
364
	int j;
365 366 367

	memset(&stats, 0, sizeof(stats));

368
	for_each_engine(engine, dev_priv, id) {
369
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
370
			list_for_each_entry(obj,
371
					    &engine->batch_pool.cache_list[j],
372 373 374
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
375
	}
376

377
	print_file_stats(m, "[k]batch pool", stats);
378 379
}

380 381 382 383 384 385 386
static int per_file_ctx_stats(int id, void *ptr, void *data)
{
	struct i915_gem_context *ctx = ptr;
	int n;

	for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
		if (ctx->engine[n].state)
387
			per_file_stats(0, ctx->engine[n].state->obj, data);
388
		if (ctx->engine[n].ring)
389
			per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
390 391 392 393 394 395 396 397
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
398
	struct drm_device *dev = &dev_priv->drm;
399 400 401 402 403
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

404
	mutex_lock(&dev->struct_mutex);
405 406 407
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

408
	list_for_each_entry(file, &dev->filelist, lhead) {
409 410 411
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
412
	mutex_unlock(&dev->struct_mutex);
413 414 415 416

	print_file_stats(m, "[k]contexts", stats);
}

417
static int i915_gem_object_info(struct seq_file *m, void *data)
418
{
419 420
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
421
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
422 423
	u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
	u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
424
	struct drm_i915_gem_object *obj;
425
	unsigned int page_sizes = 0;
426
	struct drm_file *file;
427
	char buf[80];
428 429 430 431 432 433
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

434
	seq_printf(m, "%u objects, %llu bytes\n",
435 436 437
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

438 439 440
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
441
	huge_size = huge_count = 0;
442 443 444

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
445 446 447
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
448
		if (obj->mm.madv == I915_MADV_DONTNEED) {
449 450 451 452
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
453
		if (obj->mm.mapping) {
454 455
			mapped_count++;
			mapped_size += obj->base.size;
456
		}
457 458 459 460 461 462

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
463
	}
464
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
465

466
	size = count = dpy_size = dpy_count = 0;
467
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
468 469 470
		size += obj->base.size;
		++count;

471
		if (obj->pin_global) {
472 473
			dpy_size += obj->base.size;
			++dpy_count;
474
		}
475

C
Chris Wilson 已提交
476
		if (obj->mm.madv == I915_MADV_DONTNEED) {
477 478 479
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
480

C
Chris Wilson 已提交
481
		if (obj->mm.mapping) {
482 483
			mapped_count++;
			mapped_size += obj->base.size;
484
		}
485 486 487 488 489 490

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
491
	}
492 493
	spin_unlock(&dev_priv->mm.obj_lock);

494 495
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
496
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
497
		   purgeable_count, purgeable_size);
498 499
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
500 501 502 503
	seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
		   huge_count,
		   stringify_page_sizes(page_sizes, buf, sizeof(buf)),
		   huge_size);
504
	seq_printf(m, "%u display objects (globally pinned), %llu bytes\n",
505
		   dpy_count, dpy_size);
506

507 508
	seq_printf(m, "%llu [%pa] gtt total\n",
		   ggtt->base.total, &ggtt->mappable_end);
509 510 511
	seq_printf(m, "Supported page sizes: %s\n",
		   stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
					buf, sizeof(buf)));
512

513 514
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
515 516 517
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
518
	print_context_stats(m, dev_priv);
519 520
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
521
		struct drm_i915_file_private *file_priv = file->driver_priv;
522
		struct i915_request *request;
523
		struct task_struct *task;
524

525 526
		mutex_lock(&dev->struct_mutex);

527
		memset(&stats, 0, sizeof(stats));
528
		stats.file_priv = file->driver_priv;
529
		spin_lock(&file->table_lock);
530
		idr_for_each(&file->object_idr, per_file_stats, &stats);
531
		spin_unlock(&file->table_lock);
532 533 534 535 536 537
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
538
		request = list_first_entry_or_null(&file_priv->mm.request_list,
539
						   struct i915_request,
540
						   client_link);
541
		rcu_read_lock();
542 543 544
		task = pid_task(request && request->ctx->pid ?
				request->ctx->pid : file->pid,
				PIDTYPE_PID);
545
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
546
		rcu_read_unlock();
547

548
		mutex_unlock(&dev->struct_mutex);
549
	}
550
	mutex_unlock(&dev->filelist_mutex);
551 552 553 554

	return 0;
}

555
static int i915_gem_gtt_info(struct seq_file *m, void *data)
556
{
557
	struct drm_info_node *node = m->private;
558 559
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
560
	struct drm_i915_gem_object **objects;
561
	struct drm_i915_gem_object *obj;
562
	u64 total_obj_size, total_gtt_size;
563
	unsigned long nobject, n;
564 565
	int count, ret;

566 567 568 569 570
	nobject = READ_ONCE(dev_priv->mm.object_count);
	objects = kvmalloc_array(nobject, sizeof(*objects), GFP_KERNEL);
	if (!objects)
		return -ENOMEM;

571 572 573 574
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

575 576 577 578 579 580 581 582 583 584 585 586 587
	count = 0;
	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
		objects[count++] = obj;
		if (count == nobject)
			break;
	}
	spin_unlock(&dev_priv->mm.obj_lock);

	total_obj_size = total_gtt_size = 0;
	for (n = 0;  n < count; n++) {
		obj = objects[n];

588
		seq_puts(m, "   ");
589
		describe_obj(m, obj);
590
		seq_putc(m, '\n');
591
		total_obj_size += obj->base.size;
592
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
593 594 595 596
	}

	mutex_unlock(&dev->struct_mutex);

597
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
598
		   count, total_obj_size, total_gtt_size);
599
	kvfree(objects);
600 601 602 603

	return 0;
}

604 605
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
606 607
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
608
	struct drm_i915_gem_object *obj;
609
	struct intel_engine_cs *engine;
610
	enum intel_engine_id id;
611
	int total = 0;
612
	int ret, j;
613 614 615 616 617

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

618
	for_each_engine(engine, dev_priv, id) {
619
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
620 621 622 623
			int count;

			count = 0;
			list_for_each_entry(obj,
624
					    &engine->batch_pool.cache_list[j],
625 626 627
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
628
				   engine->name, j, count);
629 630

			list_for_each_entry(obj,
631
					    &engine->batch_pool.cache_list[j],
632 633 634 635 636 637 638
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
639
		}
640 641
	}

642
	seq_printf(m, "total: %d\n", total);
643 644 645 646 647 648

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698
static void gen8_display_interrupt_info(struct seq_file *m)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	int pipe;

	for_each_pipe(dev_priv, pipe) {
		enum intel_display_power_domain power_domain;

		power_domain = POWER_DOMAIN_PIPE(pipe);
		if (!intel_display_power_get_if_enabled(dev_priv,
							power_domain)) {
			seq_printf(m, "Pipe %c power disabled\n",
				   pipe_name(pipe));
			continue;
		}
		seq_printf(m, "Pipe %c IMR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
		seq_printf(m, "Pipe %c IIR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
		seq_printf(m, "Pipe %c IER:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IER(pipe)));

		intel_display_power_put(dev_priv, power_domain);
	}

	seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IMR));
	seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IIR));
	seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IER));

	seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IMR));
	seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IIR));
	seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IER));

	seq_printf(m, "PCU interrupt mask:\t%08x\n",
		   I915_READ(GEN8_PCU_IMR));
	seq_printf(m, "PCU interrupt identity:\t%08x\n",
		   I915_READ(GEN8_PCU_IIR));
	seq_printf(m, "PCU interrupt enable:\t%08x\n",
		   I915_READ(GEN8_PCU_IER));
}

699 700
static int i915_interrupt_info(struct seq_file *m, void *data)
{
701
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
702
	struct intel_engine_cs *engine;
703
	enum intel_engine_id id;
704
	int i, pipe;
705

706
	intel_runtime_pm_get(dev_priv);
707

708
	if (IS_CHERRYVIEW(dev_priv)) {
709 710 711 712 713 714 715 716 717 718 719
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
720 721 722 723 724 725 726 727 728 729 730
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

731 732 733 734
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

735 736 737 738
			intel_display_power_put(dev_priv, power_domain);
		}

		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
739 740 741 742 743 744
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
745
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782
	} else if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "Master Interrupt Control:  %08x\n",
			   I915_READ(GEN11_GFX_MSTR_IRQ));

		seq_printf(m, "Render/Copy Intr Enable:   %08x\n",
			   I915_READ(GEN11_RENDER_COPY_INTR_ENABLE));
		seq_printf(m, "VCS/VECS Intr Enable:      %08x\n",
			   I915_READ(GEN11_VCS_VECS_INTR_ENABLE));
		seq_printf(m, "GUC/SG Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_ENABLE));
		seq_printf(m, "GPM/WGBOXPERF Intr Enable: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE));
		seq_printf(m, "Crypto Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE));
		seq_printf(m, "GUnit/CSME Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE));

		seq_printf(m, "Display Interrupt Control:\t%08x\n",
			   I915_READ(GEN11_DISPLAY_INT_CTL));

		gen8_display_interrupt_info(m);
783
	} else if (INTEL_GEN(dev_priv) >= 8) {
784 785 786 787 788 789 790 791 792 793 794 795
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

796
		gen8_display_interrupt_info(m);
797
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
798 799 800 801 802 803 804 805
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
806 807 808 809 810 811 812 813 814 815 816
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
817 818 819
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
820 821
			intel_display_power_put(dev_priv, power_domain);
		}
J
Jesse Barnes 已提交
822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

847
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
848 849 850 851 852 853
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
854
		for_each_pipe(dev_priv, pipe)
855 856 857
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899

	if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "RCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_RCS0_RSVD_INTR_MASK));
		seq_printf(m, "BCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_BCS_RSVD_INTR_MASK));
		seq_printf(m, "VCS0/VCS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS0_VCS1_INTR_MASK));
		seq_printf(m, "VCS2/VCS3 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS2_VCS3_INTR_MASK));
		seq_printf(m, "VECS0/VECS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VECS0_VECS1_INTR_MASK));
		seq_printf(m, "GUC/SG Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_MASK));
		seq_printf(m, "GPM/WGBOXPERF Intr Mask: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK));
		seq_printf(m, "Crypto Intr Mask:\t %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_MASK));
		seq_printf(m, "Gunit/CSME Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_MASK));

	} else if (INTEL_GEN(dev_priv) >= 6) {
900
		for_each_engine(engine, dev_priv, id) {
901 902
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
903
				   engine->name, I915_READ_IMR(engine));
904 905
		}
	}
906

907
	intel_runtime_pm_put(dev_priv);
908

909 910 911
	return 0;
}

912 913
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
914 915
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
916 917 918 919 920
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
921 922 923

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
924
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
925

C
Chris Wilson 已提交
926 927
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
928
		if (!vma)
929
			seq_puts(m, "unused");
930
		else
931
			describe_obj(m, vma->obj);
932
		seq_putc(m, '\n');
933 934
	}

935
	mutex_unlock(&dev->struct_mutex);
936 937 938
	return 0;
}

939
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
940 941
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
942
{
943 944 945 946
	struct i915_gpu_state *error = file->private_data;
	struct drm_i915_error_state_buf str;
	ssize_t ret;
	loff_t tmp;
947

948 949
	if (!error)
		return 0;
950

951 952 953
	ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
	if (ret)
		return ret;
954

955 956 957
	ret = i915_error_state_to_str(&str, error);
	if (ret)
		goto out;
958

959 960 961 962
	tmp = 0;
	ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
	if (ret < 0)
		goto out;
963

964 965 966 967 968
	*pos = str.start + ret;
out:
	i915_error_state_buf_release(&str);
	return ret;
}
969

970 971 972
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
973
	return 0;
974 975
}

976
static int i915_gpu_info_open(struct inode *inode, struct file *file)
977
{
978
	struct drm_i915_private *i915 = inode->i_private;
979
	struct i915_gpu_state *gpu;
980

981 982 983
	intel_runtime_pm_get(i915);
	gpu = i915_capture_gpu_state(i915);
	intel_runtime_pm_put(i915);
984 985
	if (!gpu)
		return -ENOMEM;
986

987
	file->private_data = gpu;
988 989 990
	return 0;
}

991 992 993 994 995 996 997 998 999 1000 1001 1002 1003
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
1004
{
1005
	struct i915_gpu_state *error = filp->private_data;
1006

1007 1008
	if (!error)
		return 0;
1009

1010 1011
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
1012

1013 1014
	return cnt;
}
1015

1016 1017 1018 1019
static int i915_error_state_open(struct inode *inode, struct file *file)
{
	file->private_data = i915_first_error_state(inode->i_private);
	return 0;
1020 1021 1022 1023 1024
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1025
	.read = gpu_state_read,
1026 1027
	.write = i915_error_state_write,
	.llseek = default_llseek,
1028
	.release = gpu_state_release,
1029
};
1030 1031
#endif

1032 1033 1034
static int
i915_next_seqno_set(void *data, u64 val)
{
1035 1036
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
1037 1038 1039 1040 1041 1042
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1043
	intel_runtime_pm_get(dev_priv);
1044
	ret = i915_gem_set_global_seqno(dev, val);
1045 1046
	intel_runtime_pm_put(dev_priv);

1047 1048
	mutex_unlock(&dev->struct_mutex);

1049
	return ret;
1050 1051
}

1052
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1053
			NULL, i915_next_seqno_set,
1054
			"0x%llx\n");
1055

1056
static int i915_frequency_info(struct seq_file *m, void *unused)
1057
{
1058
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1059
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1060 1061 1062
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1063

1064
	if (IS_GEN5(dev_priv)) {
1065 1066 1067 1068 1069 1070 1071 1072 1073
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1074
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1075
		u32 rpmodectl, freq_sts;
1076

1077
		mutex_lock(&dev_priv->pcu_lock);
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087

		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));

1088 1089 1090 1091 1092 1093 1094 1095
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
1096
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1097 1098

		seq_printf(m, "max GPU freq: %d MHz\n",
1099
			   intel_gpu_freq(dev_priv, rps->max_freq));
1100 1101

		seq_printf(m, "min GPU freq: %d MHz\n",
1102
			   intel_gpu_freq(dev_priv, rps->min_freq));
1103 1104

		seq_printf(m, "idle GPU freq: %d MHz\n",
1105
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1106 1107 1108

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1109
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1110
		mutex_unlock(&dev_priv->pcu_lock);
1111
	} else if (INTEL_GEN(dev_priv) >= 6) {
1112 1113 1114
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1115
		u32 rpmodectl, rpinclimit, rpdeclimit;
1116
		u32 rpstat, cagf, reqf;
1117 1118
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1119
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1120 1121
		int max_freq;

1122
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1123
		if (IS_GEN9_LP(dev_priv)) {
1124 1125 1126 1127 1128 1129 1130
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1131
		/* RPSTAT1 is in the GT power well */
1132
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1133

1134
		reqf = I915_READ(GEN6_RPNSWREQ);
1135
		if (INTEL_GEN(dev_priv) >= 9)
1136 1137 1138
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1139
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1140 1141 1142 1143
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1144
		reqf = intel_gpu_freq(dev_priv, reqf);
1145

1146 1147 1148 1149
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1150
		rpstat = I915_READ(GEN6_RPSTAT1);
1151 1152 1153 1154 1155 1156
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
T
Tvrtko Ursulin 已提交
1157 1158
		cagf = intel_gpu_freq(dev_priv,
				      intel_get_cagf(dev_priv, rpstat));
1159

1160
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1161

1162
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1175 1176 1177 1178 1179 1180 1181
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));
1182
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1183
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1184
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
1185
			   rps->pm_intrmsk_mbz);
1186 1187
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1188
			   (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
1189 1190 1191 1192
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1193 1194 1195 1196
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1197
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1198
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1199 1200 1201 1202 1203 1204
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1205
		seq_printf(m, "Up threshold: %d%%\n", rps->up_threshold);
1206

1207 1208 1209 1210 1211 1212
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1213
		seq_printf(m, "Down threshold: %d%%\n", rps->down_threshold);
1214

1215
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1216
			    rp_state_cap >> 16) & 0xff;
1217 1218
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1219
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1220
			   intel_gpu_freq(dev_priv, max_freq));
1221 1222

		max_freq = (rp_state_cap & 0xff00) >> 8;
1223 1224
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1225
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1226
			   intel_gpu_freq(dev_priv, max_freq));
1227

1228
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1229
			    rp_state_cap >> 0) & 0xff;
1230 1231
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1232
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1233
			   intel_gpu_freq(dev_priv, max_freq));
1234
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1235
			   intel_gpu_freq(dev_priv, rps->max_freq));
1236

1237
		seq_printf(m, "Current freq: %d MHz\n",
1238
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1239
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1240
		seq_printf(m, "Idle freq: %d MHz\n",
1241
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1242
		seq_printf(m, "Min freq: %d MHz\n",
1243
			   intel_gpu_freq(dev_priv, rps->min_freq));
1244
		seq_printf(m, "Boost freq: %d MHz\n",
1245
			   intel_gpu_freq(dev_priv, rps->boost_freq));
1246
		seq_printf(m, "Max freq: %d MHz\n",
1247
			   intel_gpu_freq(dev_priv, rps->max_freq));
1248 1249
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1250
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1251
	} else {
1252
		seq_puts(m, "no P-state info available\n");
1253
	}
1254

1255
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1256 1257 1258
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1259 1260
	intel_runtime_pm_put(dev_priv);
	return ret;
1261 1262
}

1263 1264 1265 1266
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1267 1268 1269
	int slice;
	int subslice;

1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1282 1283 1284 1285 1286 1287 1288
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1289 1290
}

1291 1292
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1293
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1294
	struct intel_engine_cs *engine;
1295 1296
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1297
	struct intel_instdone instdone;
1298
	enum intel_engine_id id;
1299

1300
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1301 1302 1303 1304 1305
		seq_puts(m, "Wedged\n");
	if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: struct_mutex backoff\n");
	if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: reset handoff to waiter\n");
1306
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1307
		seq_puts(m, "Waiter holding struct mutex\n");
1308
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1309
		seq_puts(m, "struct_mutex blocked for reset\n");
1310

1311
	if (!i915_modparams.enable_hangcheck) {
1312
		seq_puts(m, "Hangcheck disabled\n");
1313 1314 1315
		return 0;
	}

1316 1317
	intel_runtime_pm_get(dev_priv);

1318
	for_each_engine(engine, dev_priv, id) {
1319
		acthd[id] = intel_engine_get_active_head(engine);
1320
		seqno[id] = intel_engine_get_seqno(engine);
1321 1322
	}

1323
	intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1324

1325 1326
	intel_runtime_pm_put(dev_priv);

1327 1328
	if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1329 1330
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
1331 1332 1333 1334
	else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1335

1336 1337
	seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));

1338
	for_each_engine(engine, dev_priv, id) {
1339 1340 1341
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1342
		seq_printf(m, "%s:\n", engine->name);
1343
		seq_printf(m, "\tseqno = %x [current %x, last %x], inflight %d\n",
1344
			   engine->hangcheck.seqno, seqno[id],
1345 1346
			   intel_engine_last_submit(engine),
			   engine->timeline->inflight_seqnos);
1347
		seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
1348 1349
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
1350 1351 1352
					  &dev_priv->gpu_error.missed_irq_rings)),
			   yesno(engine->hangcheck.stalled));

1353
		spin_lock_irq(&b->rb_lock);
1354
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
1355
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1356 1357 1358 1359

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
1360
		spin_unlock_irq(&b->rb_lock);
1361

1362
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1363
			   (long long)engine->hangcheck.acthd,
1364
			   (long long)acthd[id]);
1365 1366 1367 1368 1369
		seq_printf(m, "\taction = %s(%d) %d ms ago\n",
			   hangcheck_action_to_str(engine->hangcheck.action),
			   engine->hangcheck.action,
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1370

1371
		if (engine->id == RCS) {
1372
			seq_puts(m, "\tinstdone read =\n");
1373

1374
			i915_instdone_info(dev_priv, m, &instdone);
1375

1376
			seq_puts(m, "\tinstdone accu =\n");
1377

1378 1379
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1380
		}
1381 1382 1383 1384 1385
	}

	return 0;
}

1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402
static int i915_reset_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));

	for_each_engine(engine, dev_priv, id) {
		seq_printf(m, "%s = %u\n", engine->name,
			   i915_reset_engine_count(error, engine));
	}

	return 0;
}

1403
static int ironlake_drpc_info(struct seq_file *m)
1404
{
1405
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1406 1407 1408 1409 1410 1411 1412
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1413
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1414 1415 1416 1417
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1418
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1419
	seq_printf(m, "SW control enabled: %s\n",
1420
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1421
	seq_printf(m, "Gated voltage change: %s\n",
1422
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1423 1424
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1425
	seq_printf(m, "Max P-state: P%d\n",
1426
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1427 1428 1429 1430
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1431
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1432
	seq_puts(m, "Current RS state: ");
1433 1434
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1435
		seq_puts(m, "on\n");
1436 1437
		break;
	case RSX_STATUS_RC1:
1438
		seq_puts(m, "RC1\n");
1439 1440
		break;
	case RSX_STATUS_RC1E:
1441
		seq_puts(m, "RC1E\n");
1442 1443
		break;
	case RSX_STATUS_RS1:
1444
		seq_puts(m, "RS1\n");
1445 1446
		break;
	case RSX_STATUS_RS2:
1447
		seq_puts(m, "RS2 (RC6)\n");
1448 1449
		break;
	case RSX_STATUS_RS3:
1450
		seq_puts(m, "RC3 (RC6+)\n");
1451 1452
		break;
	default:
1453
		seq_puts(m, "unknown\n");
1454 1455
		break;
	}
1456 1457 1458 1459

	return 0;
}

1460
static int i915_forcewake_domains(struct seq_file *m, void *data)
1461
{
1462
	struct drm_i915_private *i915 = node_to_i915(m->private);
1463
	struct intel_uncore_forcewake_domain *fw_domain;
C
Chris Wilson 已提交
1464
	unsigned int tmp;
1465

1466 1467 1468
	seq_printf(m, "user.bypass_count = %u\n",
		   i915->uncore.user_forcewake.count);

1469
	for_each_fw_domain(fw_domain, i915, tmp)
1470
		seq_printf(m, "%s.wake_count = %u\n",
1471
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1472
			   READ_ONCE(fw_domain->wake_count));
1473

1474 1475 1476
	return 0;
}

1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);

	seq_printf(m, "%s %u (%llu us)\n",
		   title, I915_READ(reg),
		   intel_rc6_residency_us(dev_priv, reg));
}

1488 1489
static int vlv_drpc_info(struct seq_file *m)
{
1490
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1491
	u32 rcctl1, pw_status;
1492

1493
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1494 1495 1496 1497 1498 1499
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1500
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1501
	seq_printf(m, "Media Power Well: %s\n",
1502
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1503

1504 1505
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1506

1507
	return i915_forcewake_domains(m, NULL);
1508 1509
}

1510 1511
static int gen6_drpc_info(struct seq_file *m)
{
1512
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1513
	u32 gt_core_status, rcctl1, rc6vids = 0;
1514
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1515

1516
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1517
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1518 1519

	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1520
	if (INTEL_GEN(dev_priv) >= 9) {
1521 1522 1523
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1524

1525 1526 1527 1528 1529 1530
	if (INTEL_GEN(dev_priv) <= 7) {
		mutex_lock(&dev_priv->pcu_lock);
		sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS,
				       &rc6vids);
		mutex_unlock(&dev_priv->pcu_lock);
	}
1531

1532
	seq_printf(m, "RC1e Enabled: %s\n",
1533 1534 1535
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1536
	if (INTEL_GEN(dev_priv) >= 9) {
1537 1538 1539 1540 1541
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1542 1543 1544 1545
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1546
	seq_puts(m, "Current RC state: ");
1547 1548 1549
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1550
			seq_puts(m, "Core Power Down\n");
1551
		else
1552
			seq_puts(m, "on\n");
1553 1554
		break;
	case GEN6_RC3:
1555
		seq_puts(m, "RC3\n");
1556 1557
		break;
	case GEN6_RC6:
1558
		seq_puts(m, "RC6\n");
1559 1560
		break;
	case GEN6_RC7:
1561
		seq_puts(m, "RC7\n");
1562 1563
		break;
	default:
1564
		seq_puts(m, "Unknown\n");
1565 1566 1567 1568 1569
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1570
	if (INTEL_GEN(dev_priv) >= 9) {
1571 1572 1573 1574 1575 1576 1577
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1578 1579

	/* Not exactly sure what this is */
1580 1581 1582 1583 1584
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1585

1586 1587 1588 1589 1590 1591 1592 1593 1594
	if (INTEL_GEN(dev_priv) <= 7) {
		seq_printf(m, "RC6   voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
		seq_printf(m, "RC6+  voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
		seq_printf(m, "RC6++ voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
	}

1595
	return i915_forcewake_domains(m, NULL);
1596 1597 1598 1599
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1600
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1601 1602 1603
	int err;

	intel_runtime_pm_get(dev_priv);
1604

1605
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1606
		err = vlv_drpc_info(m);
1607
	else if (INTEL_GEN(dev_priv) >= 6)
1608
		err = gen6_drpc_info(m);
1609
	else
1610 1611 1612 1613 1614
		err = ironlake_drpc_info(m);

	intel_runtime_pm_put(dev_priv);

	return err;
1615 1616
}

1617 1618
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1619
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1620 1621 1622 1623 1624 1625 1626 1627 1628 1629

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1630 1631
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1632
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1633
	struct intel_fbc *fbc = &dev_priv->fbc;
1634

1635 1636
	if (!HAS_FBC(dev_priv))
		return -ENODEV;
1637

1638
	intel_runtime_pm_get(dev_priv);
1639
	mutex_lock(&fbc->lock);
1640

1641
	if (intel_fbc_is_active(dev_priv))
1642
		seq_puts(m, "FBC enabled\n");
1643
	else
1644 1645 1646
		seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);

	if (fbc->work.scheduled)
1647
		seq_printf(m, "FBC worker scheduled on vblank %llu, now %llu\n",
1648 1649
			   fbc->work.scheduled_vblank,
			   drm_crtc_vblank_count(&fbc->crtc->base));
1650

1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
	if (intel_fbc_is_active(dev_priv)) {
		u32 mask;

		if (INTEL_GEN(dev_priv) >= 8)
			mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 7)
			mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 5)
			mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
		else if (IS_G4X(dev_priv))
			mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
		else
			mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
							FBC_STAT_COMPRESSED);

		seq_printf(m, "Compressing: %s\n", yesno(mask));
1667
	}
1668

1669
	mutex_unlock(&fbc->lock);
1670 1671
	intel_runtime_pm_put(dev_priv);

1672 1673 1674
	return 0;
}

1675
static int i915_fbc_false_color_get(void *data, u64 *val)
1676
{
1677
	struct drm_i915_private *dev_priv = data;
1678

1679
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1680 1681 1682 1683 1684 1685 1686
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

1687
static int i915_fbc_false_color_set(void *data, u64 val)
1688
{
1689
	struct drm_i915_private *dev_priv = data;
1690 1691
	u32 reg;

1692
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1693 1694
		return -ENODEV;

P
Paulo Zanoni 已提交
1695
	mutex_lock(&dev_priv->fbc.lock);
1696 1697 1698 1699 1700 1701 1702 1703

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1704
	mutex_unlock(&dev_priv->fbc.lock);
1705 1706 1707
	return 0;
}

1708 1709
DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
			i915_fbc_false_color_get, i915_fbc_false_color_set,
1710 1711
			"%llu\n");

1712 1713
static int i915_ips_status(struct seq_file *m, void *unused)
{
1714
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1715

1716 1717
	if (!HAS_IPS(dev_priv))
		return -ENODEV;
1718

1719 1720
	intel_runtime_pm_get(dev_priv);

1721
	seq_printf(m, "Enabled by kernel parameter: %s\n",
1722
		   yesno(i915_modparams.enable_ips));
1723

1724
	if (INTEL_GEN(dev_priv) >= 8) {
1725 1726 1727 1728 1729 1730 1731
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1732

1733 1734
	intel_runtime_pm_put(dev_priv);

1735 1736 1737
	return 0;
}

1738 1739
static int i915_sr_status(struct seq_file *m, void *unused)
{
1740
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1741 1742
	bool sr_enabled = false;

1743
	intel_runtime_pm_get(dev_priv);
1744
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1745

1746 1747 1748
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1749
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1750
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1751
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1752
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1753
	else if (IS_I915GM(dev_priv))
1754
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1755
	else if (IS_PINEVIEW(dev_priv))
1756
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1757
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1758
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1759

1760
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1761 1762
	intel_runtime_pm_put(dev_priv);

1763
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1764 1765 1766 1767

	return 0;
}

1768 1769
static int i915_emon_status(struct seq_file *m, void *unused)
{
1770 1771
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1772
	unsigned long temp, chipset, gfx;
1773 1774
	int ret;

1775
	if (!IS_GEN5(dev_priv))
1776 1777
		return -ENODEV;

1778 1779 1780
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1781 1782 1783 1784

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1785
	mutex_unlock(&dev->struct_mutex);
1786 1787 1788 1789 1790 1791 1792 1793 1794

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1795 1796
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1797
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1798
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1799
	int ret = 0;
1800
	int gpu_freq, ia_freq;
1801
	unsigned int max_gpu_freq, min_gpu_freq;
1802

1803 1804
	if (!HAS_LLC(dev_priv))
		return -ENODEV;
1805

1806 1807
	intel_runtime_pm_get(dev_priv);

1808
	ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
1809
	if (ret)
1810
		goto out;
1811

1812
	if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
1813
		/* Convert GT frequency to 50 HZ units */
1814 1815
		min_gpu_freq = rps->min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq = rps->max_freq_softlimit / GEN9_FREQ_SCALER;
1816
	} else {
1817 1818
		min_gpu_freq = rps->min_freq_softlimit;
		max_gpu_freq = rps->max_freq_softlimit;
1819 1820
	}

1821
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1822

1823
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1824 1825 1826 1827
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1828
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1829
			   intel_gpu_freq(dev_priv, (gpu_freq *
1830 1831
						     (IS_GEN9_BC(dev_priv) ||
						      IS_CANNONLAKE(dev_priv) ?
1832
						      GEN9_FREQ_SCALER : 1))),
1833 1834
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1835 1836
	}

1837
	mutex_unlock(&dev_priv->pcu_lock);
1838

1839 1840 1841
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1842 1843
}

1844 1845
static int i915_opregion(struct seq_file *m, void *unused)
{
1846 1847
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1848 1849 1850 1851 1852
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1853
		goto out;
1854

1855 1856
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1857 1858 1859

	mutex_unlock(&dev->struct_mutex);

1860
out:
1861 1862 1863
	return 0;
}

1864 1865
static int i915_vbt(struct seq_file *m, void *unused)
{
1866
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1867 1868 1869 1870 1871 1872 1873

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1874 1875
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1876 1877
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1878
	struct intel_framebuffer *fbdev_fb = NULL;
1879
	struct drm_framebuffer *drm_fb;
1880 1881 1882 1883 1884
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1885

1886
#ifdef CONFIG_DRM_FBDEV_EMULATION
1887
	if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
1888
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1889 1890 1891 1892

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1893
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1894
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1895
			   fbdev_fb->base.modifier,
1896 1897 1898 1899
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
		describe_obj(m, fbdev_fb->obj);
		seq_putc(m, '\n');
	}
1900
#endif
1901

1902
	mutex_lock(&dev->mode_config.fb_lock);
1903
	drm_for_each_fb(drm_fb, dev) {
1904 1905
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1906 1907
			continue;

1908
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1909 1910
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1911
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1912
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1913
			   fb->base.modifier,
1914
			   drm_framebuffer_read_refcount(&fb->base));
1915
		describe_obj(m, fb->obj);
1916
		seq_putc(m, '\n');
1917
	}
1918
	mutex_unlock(&dev->mode_config.fb_lock);
1919
	mutex_unlock(&dev->struct_mutex);
1920 1921 1922 1923

	return 0;
}

1924
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1925
{
1926 1927
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u)",
		   ring->space, ring->head, ring->tail);
1928 1929
}

1930 1931
static int i915_context_status(struct seq_file *m, void *unused)
{
1932 1933
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1934
	struct intel_engine_cs *engine;
1935
	struct i915_gem_context *ctx;
1936
	enum intel_engine_id id;
1937
	int ret;
1938

1939
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1940 1941 1942
	if (ret)
		return ret;

1943
	list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
1944
		seq_printf(m, "HW context %u ", ctx->hw_id);
1945
		if (ctx->pid) {
1946 1947
			struct task_struct *task;

1948
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1949 1950 1951 1952 1953
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1954 1955
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1956 1957 1958 1959
		} else {
			seq_puts(m, "(kernel) ");
		}

1960 1961
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1962

1963
		for_each_engine(engine, dev_priv, id) {
1964 1965 1966 1967
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			if (ce->state)
1968
				describe_obj(m, ce->state->obj);
1969
			if (ce->ring)
1970
				describe_ctx_ring(m, ce->ring);
1971 1972
			seq_putc(m, '\n');
		}
1973 1974

		seq_putc(m, '\n');
1975 1976
	}

1977
	mutex_unlock(&dev->struct_mutex);
1978 1979 1980 1981

	return 0;
}

1982 1983
static const char *swizzle_string(unsigned swizzle)
{
1984
	switch (swizzle) {
1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2000
		return "unknown";
2001 2002 2003 2004 2005 2006 2007
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2008
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2009

2010
	intel_runtime_pm_get(dev_priv);
2011 2012 2013 2014 2015 2016

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2017
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
2018 2019
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2020 2021
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2022 2023 2024 2025
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2026
	} else if (INTEL_GEN(dev_priv) >= 6) {
2027 2028 2029 2030 2031 2032 2033 2034
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2035
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2036 2037 2038 2039 2040
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2041 2042
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2043
	}
2044 2045 2046 2047

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2048
	intel_runtime_pm_put(dev_priv);
2049 2050 2051 2052

	return 0;
}

B
Ben Widawsky 已提交
2053 2054
static int per_file_ctx(int id, void *ptr, void *data)
{
2055
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2056
	struct seq_file *m = data;
2057 2058 2059 2060 2061 2062 2063
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2064

2065 2066 2067
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2068
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2069 2070 2071 2072 2073
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2074 2075
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2076
{
B
Ben Widawsky 已提交
2077
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2078 2079
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
2080
	int i;
D
Daniel Vetter 已提交
2081

B
Ben Widawsky 已提交
2082 2083 2084
	if (!ppgtt)
		return;

2085
	for_each_engine(engine, dev_priv, id) {
2086
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2087
		for (i = 0; i < 4; i++) {
2088
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2089
			pdp <<= 32;
2090
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2091
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2092 2093 2094 2095
		}
	}
}

2096 2097
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2098
{
2099
	struct intel_engine_cs *engine;
2100
	enum intel_engine_id id;
D
Daniel Vetter 已提交
2101

2102
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2103 2104
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2105
	for_each_engine(engine, dev_priv, id) {
2106
		seq_printf(m, "%s\n", engine->name);
2107
		if (IS_GEN7(dev_priv))
2108 2109 2110 2111 2112 2113 2114 2115
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2116 2117 2118 2119
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2120
		seq_puts(m, "aliasing PPGTT:\n");
2121
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2122

B
Ben Widawsky 已提交
2123
		ppgtt->debug_dump(ppgtt, m);
2124
	}
B
Ben Widawsky 已提交
2125

D
Daniel Vetter 已提交
2126
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2127 2128 2129 2130
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2131 2132
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2133
	struct drm_file *file;
2134
	int ret;
B
Ben Widawsky 已提交
2135

2136 2137
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2138
	if (ret)
2139 2140
		goto out_unlock;

2141
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2142

2143 2144 2145 2146
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2147

2148 2149
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2150
		struct task_struct *task;
2151

2152
		task = get_pid_task(file->pid, PIDTYPE_PID);
2153 2154
		if (!task) {
			ret = -ESRCH;
2155
			goto out_rpm;
2156
		}
2157 2158
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2159 2160 2161 2162
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2163
out_rpm:
2164
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2165
	mutex_unlock(&dev->struct_mutex);
2166 2167
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2168
	return ret;
D
Daniel Vetter 已提交
2169 2170
}

2171 2172
static int count_irq_waiters(struct drm_i915_private *i915)
{
2173
	struct intel_engine_cs *engine;
2174
	enum intel_engine_id id;
2175 2176
	int count = 0;

2177
	for_each_engine(engine, i915, id)
2178
		count += intel_engine_has_waiter(engine);
2179 2180 2181 2182

	return count;
}

2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2197 2198
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2199 2200
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2201
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
2202 2203
	struct drm_file *file;

2204
	seq_printf(m, "RPS enabled? %d\n", rps->enabled);
2205 2206
	seq_printf(m, "GPU busy? %s [%d requests]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2207
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2208
	seq_printf(m, "Boosts outstanding? %d\n",
2209
		   atomic_read(&rps->num_waiters));
2210
	seq_printf(m, "Frequency requested %d\n",
2211
		   intel_gpu_freq(dev_priv, rps->cur_freq));
2212
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2213 2214 2215 2216
		   intel_gpu_freq(dev_priv, rps->min_freq),
		   intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq));
2217
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
2218 2219 2220
		   intel_gpu_freq(dev_priv, rps->idle_freq),
		   intel_gpu_freq(dev_priv, rps->efficient_freq),
		   intel_gpu_freq(dev_priv, rps->boost_freq));
2221 2222

	mutex_lock(&dev->filelist_mutex);
2223 2224 2225 2226 2227 2228
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
2229
		seq_printf(m, "%s [%d]: %d boosts\n",
2230 2231
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2232
			   atomic_read(&file_priv->rps_client.boosts));
2233 2234
		rcu_read_unlock();
	}
2235
	seq_printf(m, "Kernel (anonymous) boosts: %d\n",
2236
		   atomic_read(&rps->boosts));
2237
	mutex_unlock(&dev->filelist_mutex);
2238

2239
	if (INTEL_GEN(dev_priv) >= 6 &&
2240
	    rps->enabled &&
2241
	    dev_priv->gt.active_requests) {
2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2253
			   rps_power_to_str(rps->power));
2254
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
2255
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
2256
			   rps->up_threshold);
2257
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
2258
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
2259
			   rps->down_threshold);
2260 2261 2262 2263
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2264
	return 0;
2265 2266
}

2267 2268
static int i915_llc(struct seq_file *m, void *data)
{
2269
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2270
	const bool edram = INTEL_GEN(dev_priv) > 8;
2271

2272
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2273 2274
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2275 2276 2277 2278

	return 0;
}

2279 2280 2281
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2282
	struct drm_printer p;
2283

2284 2285
	if (!HAS_HUC(dev_priv))
		return -ENODEV;
2286

2287 2288
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->huc.fw, &p);
2289

2290
	intel_runtime_pm_get(dev_priv);
2291
	seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
2292
	intel_runtime_pm_put(dev_priv);
2293 2294 2295 2296

	return 0;
}

2297 2298
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2299
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2300
	struct drm_printer p;
2301 2302
	u32 tmp, i;

2303 2304
	if (!HAS_GUC(dev_priv))
		return -ENODEV;
2305

2306 2307
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->guc.fw, &p);
2308

2309 2310
	intel_runtime_pm_get(dev_priv);

2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323
	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

2324 2325
	intel_runtime_pm_put(dev_priv);

2326 2327 2328
	return 0;
}

2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
	struct intel_guc *guc = &dev_priv->guc;

	seq_puts(m, "\nGuC logging stats:\n");

	seq_printf(m, "\tISR:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_ISR_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);

	seq_printf(m, "\tDPC:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_DPC_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);

	seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);

	seq_printf(m, "\tTotal flush interrupt count: %u\n",
		   guc->log.flush_interrupt_count);

	seq_printf(m, "\tCapture miss count: %u\n",
		   guc->log.capture_miss_count);
}

2355 2356
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
2357
				 struct intel_guc_client *client)
2358
{
2359
	struct intel_engine_cs *engine;
2360
	enum intel_engine_id id;
2361 2362
	uint64_t tot = 0;

2363 2364
	seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
		client->priority, client->stage_id, client->proc_desc_offset);
2365 2366
	seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
		client->doorbell_id, client->doorbell_offset);
2367

2368
	for_each_engine(engine, dev_priv, id) {
2369 2370
		u64 submissions = client->submissions[id];
		tot += submissions;
2371
		seq_printf(m, "\tSubmissions: %llu %s\n",
2372
				submissions, engine->name);
2373 2374 2375 2376
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

2377 2378 2379 2380 2381
static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_guc *guc = &dev_priv->guc;

2382 2383 2384 2385
	if (!USES_GUC_SUBMISSION(dev_priv))
		return -ENODEV;

	GEM_BUG_ON(!guc->execbuf_client);
2386

2387
	seq_printf(m, "Doorbell map:\n");
2388
	seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
2389
	seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
2390

2391 2392
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2393 2394 2395 2396 2397
	if (guc->preempt_client) {
		seq_printf(m, "\nGuC preempt client @ %p:\n",
			   guc->preempt_client);
		i915_guc_client_info(m, dev_priv, guc->preempt_client);
	}
2398

2399 2400
	i915_guc_log_info(m, dev_priv);

2401 2402 2403 2404 2405
	/* Add more as required ... */

	return 0;
}

2406
static int i915_guc_stage_pool(struct seq_file *m, void *data)
A
Alex Dai 已提交
2407
{
2408
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2409 2410
	const struct intel_guc *guc = &dev_priv->guc;
	struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
2411
	struct intel_guc_client *client = guc->execbuf_client;
2412 2413
	unsigned int tmp;
	int index;
A
Alex Dai 已提交
2414

2415 2416
	if (!USES_GUC_SUBMISSION(dev_priv))
		return -ENODEV;
A
Alex Dai 已提交
2417

2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436
	for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
		struct intel_engine_cs *engine;

		if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
			continue;

		seq_printf(m, "GuC stage descriptor %u:\n", index);
		seq_printf(m, "\tIndex: %u\n", desc->stage_id);
		seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
		seq_printf(m, "\tPriority: %d\n", desc->priority);
		seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
		seq_printf(m, "\tEngines used: 0x%x\n",
			   desc->engines_used);
		seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
			   desc->db_trigger_phy,
			   desc->db_trigger_cpu,
			   desc->db_trigger_uk);
		seq_printf(m, "\tProcess descriptor: 0x%x\n",
			   desc->process_desc);
2437
		seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459
			   desc->wq_addr, desc->wq_size);
		seq_putc(m, '\n');

		for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
			u32 guc_engine_id = engine->guc_id;
			struct guc_execlist_context *lrc =
						&desc->lrc[guc_engine_id];

			seq_printf(m, "\t%s LRC:\n", engine->name);
			seq_printf(m, "\t\tContext desc: 0x%x\n",
				   lrc->context_desc);
			seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
			seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
			seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
			seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
			seq_putc(m, '\n');
		}
	}

	return 0;
}

A
Alex Dai 已提交
2460 2461
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2462 2463 2464 2465 2466 2467
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node_to_i915(node);
	bool dump_load_err = !!node->info_ent->data;
	struct drm_i915_gem_object *obj = NULL;
	u32 *log;
	int i = 0;
A
Alex Dai 已提交
2468

2469 2470 2471
	if (!HAS_GUC(dev_priv))
		return -ENODEV;

2472 2473 2474 2475
	if (dump_load_err)
		obj = dev_priv->guc.load_err_log;
	else if (dev_priv->guc.log.vma)
		obj = dev_priv->guc.log.vma->obj;
A
Alex Dai 已提交
2476

2477 2478
	if (!obj)
		return 0;
A
Alex Dai 已提交
2479

2480 2481 2482 2483 2484
	log = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(log)) {
		DRM_DEBUG("Failed to pin object\n");
		seq_puts(m, "(log data unaccessible)\n");
		return PTR_ERR(log);
A
Alex Dai 已提交
2485 2486
	}

2487 2488 2489 2490 2491
	for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
		seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
			   *(log + i), *(log + i + 1),
			   *(log + i + 2), *(log + i + 3));

A
Alex Dai 已提交
2492 2493
	seq_putc(m, '\n');

2494 2495
	i915_gem_object_unpin_map(obj);

A
Alex Dai 已提交
2496 2497 2498
	return 0;
}

2499 2500
static int i915_guc_log_control_get(void *data, u64 *val)
{
2501
	struct drm_i915_private *dev_priv = data;
2502

2503 2504 2505
	if (!HAS_GUC(dev_priv))
		return -ENODEV;

2506 2507 2508
	if (!dev_priv->guc.log.vma)
		return -EINVAL;

2509
	*val = i915_modparams.guc_log_level;
2510 2511 2512 2513 2514 2515

	return 0;
}

static int i915_guc_log_control_set(void *data, u64 val)
{
2516
	struct drm_i915_private *dev_priv = data;
2517

2518 2519 2520
	if (!HAS_GUC(dev_priv))
		return -ENODEV;

2521
	return intel_guc_log_control(&dev_priv->guc, val);
2522 2523 2524 2525 2526 2527
}

DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
			i915_guc_log_control_get, i915_guc_log_control_set,
			"%lld\n");

2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550
static const char *psr2_live_status(u32 val)
{
	static const char * const live_status[] = {
		"IDLE",
		"CAPTURE",
		"CAPTURE_FS",
		"SLEEP",
		"BUFON_FW",
		"ML_UP",
		"SU_STANDBY",
		"FAST_SLEEP",
		"DEEP_SLEEP",
		"BUF_ON",
		"TG_ON"
	};

	val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
	if (val < ARRAY_SIZE(live_status))
		return live_status[val];

	return "unknown";
}

2551 2552
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2553
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2554
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2555 2556
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2557
	bool enabled = false;
2558
	bool sink_support;
2559

2560 2561
	if (!HAS_PSR(dev_priv))
		return -ENODEV;
2562

2563 2564 2565 2566 2567
	sink_support = dev_priv->psr.sink_support;
	seq_printf(m, "Sink_Support: %s\n", yesno(sink_support));
	if (!sink_support)
		return 0;

2568 2569
	intel_runtime_pm_get(dev_priv);

2570
	mutex_lock(&dev_priv->psr.lock);
2571
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2572
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2573 2574 2575 2576
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2577

2578 2579 2580 2581 2582 2583
	if (HAS_DDI(dev_priv)) {
		if (dev_priv->psr.psr2_support)
			enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
		else
			enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
	} else {
2584
		for_each_pipe(dev_priv, pipe) {
2585 2586 2587 2588 2589 2590 2591 2592 2593
			enum transcoder cpu_transcoder =
				intel_pipe_to_cpu_transcoder(dev_priv, pipe);
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain))
				continue;

2594 2595 2596 2597 2598
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
2599 2600

			intel_display_power_put(dev_priv, power_domain);
R
Rodrigo Vivi 已提交
2601 2602
		}
	}
2603 2604 2605 2606

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2607 2608
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

2609
	if (!HAS_DDI(dev_priv))
R
Rodrigo Vivi 已提交
2610 2611 2612 2613 2614 2615
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2616

2617 2618 2619 2620
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2621
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2622
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2623
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2624 2625 2626

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2627
	if (dev_priv->psr.psr2_support) {
2628
		u32 psr2 = I915_READ(EDP_PSR2_STATUS);
2629

2630
		seq_printf(m, "EDP_PSR2_STATUS: %x [%s]\n",
2631
			   psr2, psr2_live_status(psr2));
2632
	}
2633
	mutex_unlock(&dev_priv->psr.lock);
2634

2635
	intel_runtime_pm_put(dev_priv);
2636 2637 2638
	return 0;
}

2639 2640
static int i915_sink_crc(struct seq_file *m, void *data)
{
2641 2642
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2643
	struct intel_connector *connector;
2644
	struct drm_connector_list_iter conn_iter;
2645
	struct intel_dp *intel_dp = NULL;
2646
	struct drm_modeset_acquire_ctx ctx;
2647 2648 2649
	int ret;
	u8 crc[6];

2650 2651
	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);

2652
	drm_connector_list_iter_begin(dev, &conn_iter);
2653

2654
	for_each_intel_connector_iter(connector, &conn_iter) {
2655
		struct drm_crtc *crtc;
2656
		struct drm_connector_state *state;
2657
		struct intel_crtc_state *crtc_state;
2658

2659
		if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2660 2661
			continue;

2662 2663 2664 2665 2666 2667 2668
retry:
		ret = drm_modeset_lock(&dev->mode_config.connection_mutex, &ctx);
		if (ret)
			goto err;

		state = connector->base.state;
		if (!state->best_encoder)
2669 2670
			continue;

2671 2672 2673 2674 2675
		crtc = state->crtc;
		ret = drm_modeset_lock(&crtc->mutex, &ctx);
		if (ret)
			goto err;

2676 2677
		crtc_state = to_intel_crtc_state(crtc->state);
		if (!crtc_state->base.active)
2678 2679
			continue;

2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690
		/*
		 * We need to wait for all crtc updates to complete, to make
		 * sure any pending modesets and plane updates are completed.
		 */
		if (crtc_state->base.commit) {
			ret = wait_for_completion_interruptible(&crtc_state->base.commit->hw_done);

			if (ret)
				goto err;
		}

2691
		intel_dp = enc_to_intel_dp(state->best_encoder);
2692

2693
		ret = intel_dp_sink_crc(intel_dp, crtc_state, crc);
2694
		if (ret)
2695
			goto err;
2696 2697 2698 2699 2700

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
2701 2702 2703 2704 2705 2706 2707 2708

err:
		if (ret == -EDEADLK) {
			ret = drm_modeset_backoff(&ctx);
			if (!ret)
				goto retry;
		}
		goto out;
2709 2710 2711
	}
	ret = -ENODEV;
out:
2712
	drm_connector_list_iter_end(&conn_iter);
2713 2714 2715
	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);

2716 2717 2718
	return ret;
}

2719 2720
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2721
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2722
	unsigned long long power;
2723 2724
	u32 units;

2725
	if (INTEL_GEN(dev_priv) < 6)
2726 2727
		return -ENODEV;

2728 2729
	intel_runtime_pm_get(dev_priv);

2730 2731 2732 2733 2734 2735
	if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power)) {
		intel_runtime_pm_put(dev_priv);
		return -ENODEV;
	}

	units = (power & 0x1f00) >> 8;
2736
	power = I915_READ(MCH_SECP_NRG_STTS);
2737
	power = (1000000 * power) >> units; /* convert to uJ */
2738

2739 2740
	intel_runtime_pm_put(dev_priv);

2741
	seq_printf(m, "%llu", power);
2742 2743 2744 2745

	return 0;
}

2746
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2747
{
2748
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2749
	struct pci_dev *pdev = dev_priv->drm.pdev;
2750

2751 2752
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2753

2754 2755
	seq_printf(m, "GPU idle: %s (epoch %u)\n",
		   yesno(!dev_priv->gt.awake), dev_priv->gt.epoch);
2756
	seq_printf(m, "IRQs disabled: %s\n",
2757
		   yesno(!intel_irqs_enabled(dev_priv)));
2758
#ifdef CONFIG_PM
2759
	seq_printf(m, "Usage count: %d\n",
2760
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2761 2762 2763
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2764
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2765 2766
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2767

2768 2769 2770
	return 0;
}

2771 2772
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2773
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

2788
		for_each_power_domain(power_domain, power_well->domains)
2789
			seq_printf(m, "  %-23s %d\n",
2790
				 intel_display_power_domain_str(power_domain),
2791 2792 2793 2794 2795 2796 2797 2798
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2799 2800
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2801
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2802 2803
	struct intel_csr *csr;

2804 2805
	if (!HAS_CSR(dev_priv))
		return -ENODEV;
2806 2807 2808

	csr = &dev_priv->csr;

2809 2810
	intel_runtime_pm_get(dev_priv);

2811 2812 2813 2814
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2815
		goto out;
2816 2817 2818 2819

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2820 2821
	if (IS_KABYLAKE(dev_priv) ||
	    (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6))) {
2822 2823 2824 2825
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2826
	} else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2827 2828
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2829 2830
	}

2831 2832 2833 2834 2835
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2836 2837
	intel_runtime_pm_put(dev_priv);

2838 2839 2840
	return 0;
}

2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2863 2864
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2865 2866 2867 2868 2869 2870
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2871
		   encoder->base.id, encoder->name);
2872 2873 2874 2875
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2876
			   connector->name,
2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2890 2891
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2892 2893
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2894 2895
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2896

2897
	if (fb)
2898
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2899 2900
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2901 2902
	else
		seq_puts(m, "\tprimary plane disabled\n");
2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2922
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2923
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2924
		intel_panel_info(m, &intel_connector->panel);
2925 2926 2927

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2928 2929
}

L
Libin Yang 已提交
2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2944 2945 2946 2947 2948 2949
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2950
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2964
	struct drm_display_mode *mode;
2965 2966

	seq_printf(m, "connector %d: type %s, status: %s\n",
2967
		   connector->base.id, connector->name,
2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2979

2980
	if (!intel_encoder)
2981 2982 2983 2984 2985
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
2986 2987 2988 2989
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
2990 2991 2992
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2993
			intel_lvds_info(m, intel_connector);
2994 2995 2996
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2997
		    intel_encoder->type == INTEL_OUTPUT_DDI)
2998 2999 3000 3001
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
3002
	}
3003

3004 3005 3006
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
3007 3008
}

3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
3031
	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
3032 3033 3034 3035
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
3036 3037 3038 3039 3040 3041
		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
3042 3043 3044 3045 3046 3047 3048
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3049 3050
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3051 3052 3053 3054 3055
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
3056
		struct drm_format_name_buf format_name;
3057 3058 3059 3060 3061 3062 3063 3064

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

3065
		if (state->fb) {
V
Ville Syrjälä 已提交
3066 3067
			drm_get_format_name(state->fb->format->format,
					    &format_name);
3068
		} else {
3069
			sprintf(format_name.str, "N/A");
3070 3071
		}

3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3085
			   format_name.str,
3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3105
		for (i = 0; i < num_scalers; i++) {
3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3118 3119
static int i915_display_info(struct seq_file *m, void *unused)
{
3120 3121
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3122
	struct intel_crtc *crtc;
3123
	struct drm_connector *connector;
3124
	struct drm_connector_list_iter conn_iter;
3125

3126
	intel_runtime_pm_get(dev_priv);
3127 3128
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3129
	for_each_intel_crtc(dev, crtc) {
3130
		struct intel_crtc_state *pipe_config;
3131

3132
		drm_modeset_lock(&crtc->base.mutex, NULL);
3133 3134
		pipe_config = to_intel_crtc_state(crtc->base.state);

3135
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3136
			   crtc->base.base.id, pipe_name(crtc->pipe),
3137
			   yesno(pipe_config->base.active),
3138 3139 3140
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3141
		if (pipe_config->base.active) {
3142 3143 3144
			struct intel_plane *cursor =
				to_intel_plane(crtc->base.cursor);

3145 3146
			intel_crtc_info(m, crtc);

3147 3148 3149 3150 3151 3152 3153
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
				   yesno(cursor->base.state->visible),
				   cursor->base.state->crtc_x,
				   cursor->base.state->crtc_y,
				   cursor->base.state->crtc_w,
				   cursor->base.state->crtc_h,
				   cursor->cursor.base);
3154 3155
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3156
		}
3157 3158 3159 3160

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3161
		drm_modeset_unlock(&crtc->base.mutex);
3162 3163 3164 3165 3166
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
3167 3168 3169
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
3170
		intel_connector_info(m, connector);
3171 3172 3173
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

3174
	intel_runtime_pm_put(dev_priv);
3175 3176 3177 3178

	return 0;
}

3179 3180 3181 3182
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
3183
	enum intel_engine_id id;
3184
	struct drm_printer p;
3185

3186 3187
	intel_runtime_pm_get(dev_priv);

3188 3189
	seq_printf(m, "GT awake? %s (epoch %u)\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.epoch);
3190 3191
	seq_printf(m, "Global active requests: %d\n",
		   dev_priv->gt.active_requests);
L
Lionel Landwerlin 已提交
3192 3193
	seq_printf(m, "CS timestamp frequency: %u kHz\n",
		   dev_priv->info.cs_timestamp_frequency_khz);
3194

3195 3196
	p = drm_seq_file_printer(m);
	for_each_engine(engine, dev_priv, id)
3197
		intel_engine_dump(engine, &p, "%s\n", engine->name);
3198

3199 3200
	intel_runtime_pm_put(dev_priv);

3201 3202 3203
	return 0;
}

3204 3205 3206 3207 3208 3209 3210 3211 3212 3213
static int i915_shrinker_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *i915 = node_to_i915(m->private);

	seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
	seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);

	return 0;
}

3214 3215
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3216 3217
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3218 3219 3220 3221 3222 3223 3224
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3225
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3226
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
3227
		seq_printf(m, " tracked hardware state:\n");
3228
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
3229
		seq_printf(m, " dpll_md: 0x%08x\n",
3230 3231 3232 3233
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
3234 3235 3236 3237 3238 3239
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3240
static int i915_wa_registers(struct seq_file *m, void *unused)
3241 3242 3243
{
	int i;
	int ret;
3244
	struct intel_engine_cs *engine;
3245 3246
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3247
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3248
	enum intel_engine_id id;
3249 3250 3251 3252 3253 3254 3255

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3256
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3257
	for_each_engine(engine, dev_priv, id)
3258
		seq_printf(m, "HW whitelist count for %s: %d\n",
3259
			   engine->name, workarounds->hw_whitelist_count[id]);
3260
	for (i = 0; i < workarounds->count; ++i) {
3261 3262
		i915_reg_t addr;
		u32 mask, value, read;
3263
		bool ok;
3264

3265 3266 3267
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3268 3269 3270
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3271
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3272 3273 3274 3275 3276 3277 3278 3279
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330
static int i915_ipc_status_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Isochronous Priority Control: %s\n",
			yesno(dev_priv->ipc_enabled));
	return 0;
}

static int i915_ipc_status_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!HAS_IPC(dev_priv))
		return -ENODEV;

	return single_open(file, i915_ipc_status_show, dev_priv);
}

static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	int ret;
	bool enable;

	ret = kstrtobool_from_user(ubuf, len, &enable);
	if (ret < 0)
		return ret;

	intel_runtime_pm_get(dev_priv);
	if (!dev_priv->ipc_enabled && enable)
		DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
	dev_priv->wm.distrust_bios_wm = true;
	dev_priv->ipc_enabled = enable;
	intel_enable_ipc(dev_priv);
	intel_runtime_pm_put(dev_priv);

	return len;
}

static const struct file_operations i915_ipc_status_fops = {
	.owner = THIS_MODULE,
	.open = i915_ipc_status_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_ipc_status_write
};

3331 3332
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3333 3334
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3335 3336 3337 3338 3339
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3340
	if (INTEL_GEN(dev_priv) < 9)
3341
		return -ENODEV;
3342

3343 3344 3345 3346 3347 3348 3349 3350 3351
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3352
		for_each_universal_plane(dev_priv, pipe, plane) {
3353 3354 3355 3356 3357 3358
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3359
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3360 3361 3362 3363 3364 3365 3366 3367 3368
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3369
static void drrs_status_per_crtc(struct seq_file *m,
3370 3371
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3372
{
3373
	struct drm_i915_private *dev_priv = to_i915(dev);
3374 3375
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3376
	struct drm_connector *connector;
3377
	struct drm_connector_list_iter conn_iter;
3378

3379 3380
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3381 3382 3383 3384
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3385
	}
3386
	drm_connector_list_iter_end(&conn_iter);
3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3399
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3400 3401 3402 3403 3404 3405 3406 3407
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
3408 3409 3410 3411
			seq_puts(m, "Idleness DRRS: Disabled\n");
			if (dev_priv->psr.enabled)
				seq_puts(m,
				"\tAs PSR is enabled, DRRS is not enabled\n");
3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3446 3447
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3448 3449 3450
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3451
	drm_modeset_lock_all(dev);
3452
	for_each_intel_crtc(dev, intel_crtc) {
3453
		if (intel_crtc->base.state->active) {
3454 3455 3456 3457 3458 3459
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3460
	drm_modeset_unlock_all(dev);
3461 3462 3463 3464 3465 3466 3467

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3468 3469
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3470 3471
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3472 3473
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3474
	struct drm_connector *connector;
3475
	struct drm_connector_list_iter conn_iter;
3476

3477 3478
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3479
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3480
			continue;
3481 3482 3483 3484 3485 3486

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3487 3488
		if (!intel_dig_port->dp.can_mst)
			continue;
3489

3490
		seq_printf(m, "MST Source Port %c\n",
3491
			   port_name(intel_dig_port->base.port));
3492 3493
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3494 3495
	drm_connector_list_iter_end(&conn_iter);

3496 3497 3498
	return 0;
}

3499
static ssize_t i915_displayport_test_active_write(struct file *file,
3500 3501
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3502 3503 3504 3505 3506
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3507
	struct drm_connector_list_iter conn_iter;
3508 3509 3510
	struct intel_dp *intel_dp;
	int val = 0;

3511
	dev = ((struct seq_file *)file->private_data)->private;
3512 3513 3514 3515

	if (len == 0)
		return 0;

G
Geliang Tang 已提交
3516 3517 3518
	input_buffer = memdup_user_nul(ubuf, len);
	if (IS_ERR(input_buffer))
		return PTR_ERR(input_buffer);
3519 3520 3521

	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3522 3523
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3524 3525
		struct intel_encoder *encoder;

3526 3527 3528 3529
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3530 3531 3532 3533 3534 3535
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3536 3537
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3538
				break;
3539 3540 3541 3542 3543
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3544
				intel_dp->compliance.test_active = 1;
3545
			else
3546
				intel_dp->compliance.test_active = 0;
3547 3548
		}
	}
3549
	drm_connector_list_iter_end(&conn_iter);
3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3562
	struct drm_connector_list_iter conn_iter;
3563 3564
	struct intel_dp *intel_dp;

3565 3566
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3567 3568
		struct intel_encoder *encoder;

3569 3570 3571 3572
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3573 3574 3575 3576 3577 3578
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3579
			if (intel_dp->compliance.test_active)
3580 3581 3582 3583 3584 3585
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3586
	drm_connector_list_iter_end(&conn_iter);
3587 3588 3589 3590 3591

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3592
					     struct file *file)
3593
{
3594
	struct drm_i915_private *dev_priv = inode->i_private;
3595

3596 3597
	return single_open(file, i915_displayport_test_active_show,
			   &dev_priv->drm);
3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3613
	struct drm_connector_list_iter conn_iter;
3614 3615
	struct intel_dp *intel_dp;

3616 3617
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3618 3619
		struct intel_encoder *encoder;

3620 3621 3622 3623
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3624 3625 3626 3627 3628 3629
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3630 3631 3632 3633
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3634 3635 3636 3637 3638 3639 3640 3641 3642
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3643 3644 3645
		} else
			seq_puts(m, "0");
	}
3646
	drm_connector_list_iter_end(&conn_iter);
3647 3648 3649 3650

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
3651
					   struct file *file)
3652
{
3653
	struct drm_i915_private *dev_priv = inode->i_private;
3654

3655 3656
	return single_open(file, i915_displayport_test_data_show,
			   &dev_priv->drm);
3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3671
	struct drm_connector_list_iter conn_iter;
3672 3673
	struct intel_dp *intel_dp;

3674 3675
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3676 3677
		struct intel_encoder *encoder;

3678 3679 3680 3681
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3682 3683 3684 3685 3686 3687
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3688
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3689 3690 3691
		} else
			seq_puts(m, "0");
	}
3692
	drm_connector_list_iter_end(&conn_iter);
3693 3694 3695 3696 3697 3698 3699

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
3700
	struct drm_i915_private *dev_priv = inode->i_private;
3701

3702 3703
	return single_open(file, i915_displayport_test_type_show,
			   &dev_priv->drm);
3704 3705 3706 3707 3708 3709 3710 3711 3712 3713
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

3714
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3715
{
3716 3717
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3718
	int level;
3719 3720
	int num_levels;

3721
	if (IS_CHERRYVIEW(dev_priv))
3722
		num_levels = 3;
3723
	else if (IS_VALLEYVIEW(dev_priv))
3724
		num_levels = 1;
3725 3726
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3727
	else
3728
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3729 3730 3731 3732 3733 3734

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3735 3736
		/*
		 * - WM1+ latency values in 0.5us units
3737
		 * - latencies are in us on gen9/vlv/chv
3738
		 */
3739 3740 3741 3742
		if (INTEL_GEN(dev_priv) >= 9 ||
		    IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv) ||
		    IS_G4X(dev_priv))
3743 3744
			latency *= 10;
		else if (level > 0)
3745 3746 3747
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3748
			   level, wm[level], latency / 10, latency % 10);
3749 3750 3751 3752 3753 3754 3755
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3756
	struct drm_i915_private *dev_priv = m->private;
3757 3758
	const uint16_t *latencies;

3759
	if (INTEL_GEN(dev_priv) >= 9)
3760 3761
		latencies = dev_priv->wm.skl_latency;
	else
3762
		latencies = dev_priv->wm.pri_latency;
3763

3764
	wm_latency_show(m, latencies);
3765 3766 3767 3768 3769 3770

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3771
	struct drm_i915_private *dev_priv = m->private;
3772 3773
	const uint16_t *latencies;

3774
	if (INTEL_GEN(dev_priv) >= 9)
3775 3776
		latencies = dev_priv->wm.skl_latency;
	else
3777
		latencies = dev_priv->wm.spr_latency;
3778

3779
	wm_latency_show(m, latencies);
3780 3781 3782 3783 3784 3785

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3786
	struct drm_i915_private *dev_priv = m->private;
3787 3788
	const uint16_t *latencies;

3789
	if (INTEL_GEN(dev_priv) >= 9)
3790 3791
		latencies = dev_priv->wm.skl_latency;
	else
3792
		latencies = dev_priv->wm.cur_latency;
3793

3794
	wm_latency_show(m, latencies);
3795 3796 3797 3798 3799 3800

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3801
	struct drm_i915_private *dev_priv = inode->i_private;
3802

3803
	if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
3804 3805
		return -ENODEV;

3806
	return single_open(file, pri_wm_latency_show, dev_priv);
3807 3808 3809 3810
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3811
	struct drm_i915_private *dev_priv = inode->i_private;
3812

3813
	if (HAS_GMCH_DISPLAY(dev_priv))
3814 3815
		return -ENODEV;

3816
	return single_open(file, spr_wm_latency_show, dev_priv);
3817 3818 3819 3820
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3821
	struct drm_i915_private *dev_priv = inode->i_private;
3822

3823
	if (HAS_GMCH_DISPLAY(dev_priv))
3824 3825
		return -ENODEV;

3826
	return single_open(file, cur_wm_latency_show, dev_priv);
3827 3828 3829
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3830
				size_t len, loff_t *offp, uint16_t wm[8])
3831 3832
{
	struct seq_file *m = file->private_data;
3833 3834
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3835
	uint16_t new[8] = { 0 };
3836
	int num_levels;
3837 3838 3839 3840
	int level;
	int ret;
	char tmp[32];

3841
	if (IS_CHERRYVIEW(dev_priv))
3842
		num_levels = 3;
3843
	else if (IS_VALLEYVIEW(dev_priv))
3844
		num_levels = 1;
3845 3846
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3847
	else
3848
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3849

3850 3851 3852 3853 3854 3855 3856 3857
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3858 3859 3860
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3879
	struct drm_i915_private *dev_priv = m->private;
3880
	uint16_t *latencies;
3881

3882
	if (INTEL_GEN(dev_priv) >= 9)
3883 3884
		latencies = dev_priv->wm.skl_latency;
	else
3885
		latencies = dev_priv->wm.pri_latency;
3886 3887

	return wm_latency_write(file, ubuf, len, offp, latencies);
3888 3889 3890 3891 3892 3893
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3894
	struct drm_i915_private *dev_priv = m->private;
3895
	uint16_t *latencies;
3896

3897
	if (INTEL_GEN(dev_priv) >= 9)
3898 3899
		latencies = dev_priv->wm.skl_latency;
	else
3900
		latencies = dev_priv->wm.spr_latency;
3901 3902

	return wm_latency_write(file, ubuf, len, offp, latencies);
3903 3904 3905 3906 3907 3908
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3909
	struct drm_i915_private *dev_priv = m->private;
3910 3911
	uint16_t *latencies;

3912
	if (INTEL_GEN(dev_priv) >= 9)
3913 3914
		latencies = dev_priv->wm.skl_latency;
	else
3915
		latencies = dev_priv->wm.cur_latency;
3916

3917
	return wm_latency_write(file, ubuf, len, offp, latencies);
3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3947 3948
static int
i915_wedged_get(void *data, u64 *val)
3949
{
3950
	struct drm_i915_private *dev_priv = data;
3951

3952
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
3953

3954
	return 0;
3955 3956
}

3957 3958
static int
i915_wedged_set(void *data, u64 val)
3959
{
3960 3961 3962
	struct drm_i915_private *i915 = data;
	struct intel_engine_cs *engine;
	unsigned int tmp;
3963

3964 3965 3966 3967 3968 3969 3970 3971
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

3972
	if (i915_reset_backoff(&i915->gpu_error))
3973 3974
		return -EAGAIN;

3975 3976 3977 3978 3979
	for_each_engine_masked(engine, i915, val, tmp) {
		engine->hangcheck.seqno = intel_engine_get_seqno(engine);
		engine->hangcheck.stalled = true;
	}

3980 3981
	i915_handle_error(i915, val, "Manually set wedged engine mask = %llx",
			  val);
3982

3983
	wait_on_bit(&i915->gpu_error.flags,
3984 3985 3986
		    I915_RESET_HANDOFF,
		    TASK_UNINTERRUPTIBLE);

3987
	return 0;
3988 3989
}

3990 3991
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
3992
			"%llu\n");
3993

3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014
static int
fault_irq_set(struct drm_i915_private *i915,
	      unsigned long *irq,
	      unsigned long val)
{
	int err;

	err = mutex_lock_interruptible(&i915->drm.struct_mutex);
	if (err)
		return err;

	err = i915_gem_wait_for_idle(i915,
				     I915_WAIT_LOCKED |
				     I915_WAIT_INTERRUPTIBLE);
	if (err)
		goto err_unlock;

	*irq = val;
	mutex_unlock(&i915->drm.struct_mutex);

	/* Flush idle worker to disarm irq */
4015
	drain_delayed_work(&i915->gt.idle_work);
4016 4017 4018 4019 4020 4021 4022 4023

	return 0;

err_unlock:
	mutex_unlock(&i915->drm.struct_mutex);
	return err;
}

4024 4025 4026
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
4027
	struct drm_i915_private *dev_priv = data;
4028 4029 4030 4031 4032 4033 4034 4035

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
4036
	struct drm_i915_private *i915 = data;
4037

4038
	return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
4039 4040 4041 4042 4043 4044 4045 4046 4047
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4048
	struct drm_i915_private *dev_priv = data;
4049 4050 4051 4052 4053 4054 4055 4056 4057

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4058
	struct drm_i915_private *i915 = data;
4059

4060
	val &= INTEL_INFO(i915)->ring_mask;
4061 4062
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

4063
	return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
4064 4065 4066 4067 4068 4069
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4070 4071 4072 4073 4074 4075 4076
#define DROP_UNBOUND	BIT(0)
#define DROP_BOUND	BIT(1)
#define DROP_RETIRE	BIT(2)
#define DROP_ACTIVE	BIT(3)
#define DROP_FREED	BIT(4)
#define DROP_SHRINK_ALL	BIT(5)
#define DROP_IDLE	BIT(6)
4077 4078 4079 4080
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
4081
		  DROP_FREED	| \
4082 4083
		  DROP_SHRINK_ALL |\
		  DROP_IDLE)
4084 4085
static int
i915_drop_caches_get(void *data, u64 *val)
4086
{
4087
	*val = DROP_ALL;
4088

4089
	return 0;
4090 4091
}

4092 4093
static int
i915_drop_caches_set(void *data, u64 val)
4094
{
4095 4096
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4097
	int ret = 0;
4098

4099 4100
	DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
		  val, val & DROP_ALL);
4101 4102 4103

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
4104 4105
	if (val & (DROP_ACTIVE | DROP_RETIRE)) {
		ret = mutex_lock_interruptible(&dev->struct_mutex);
4106
		if (ret)
4107
			return ret;
4108

4109 4110 4111 4112 4113 4114
		if (val & DROP_ACTIVE)
			ret = i915_gem_wait_for_idle(dev_priv,
						     I915_WAIT_INTERRUPTIBLE |
						     I915_WAIT_LOCKED);

		if (val & DROP_RETIRE)
4115
			i915_retire_requests(dev_priv);
4116 4117 4118

		mutex_unlock(&dev->struct_mutex);
	}
4119

4120
	fs_reclaim_acquire(GFP_KERNEL);
4121
	if (val & DROP_BOUND)
4122
		i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_BOUND);
4123

4124
	if (val & DROP_UNBOUND)
4125
		i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
4126

4127 4128
	if (val & DROP_SHRINK_ALL)
		i915_gem_shrink_all(dev_priv);
4129
	fs_reclaim_release(GFP_KERNEL);
4130

4131 4132 4133
	if (val & DROP_IDLE)
		drain_delayed_work(&dev_priv->gt.idle_work);

4134
	if (val & DROP_FREED)
4135
		i915_gem_drain_freed_objects(dev_priv);
4136

4137
	return ret;
4138 4139
}

4140 4141 4142
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4143

4144 4145
static int
i915_max_freq_get(void *data, u64 *val)
4146
{
4147
	struct drm_i915_private *dev_priv = data;
4148

4149
	if (INTEL_GEN(dev_priv) < 6)
4150 4151
		return -ENODEV;

4152
	*val = intel_gpu_freq(dev_priv, dev_priv->gt_pm.rps.max_freq_softlimit);
4153
	return 0;
4154 4155
}

4156 4157
static int
i915_max_freq_set(void *data, u64 val)
4158
{
4159
	struct drm_i915_private *dev_priv = data;
4160
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
4161
	u32 hw_max, hw_min;
4162
	int ret;
4163

4164
	if (INTEL_GEN(dev_priv) < 6)
4165
		return -ENODEV;
4166

4167
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4168

4169
	ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
4170 4171 4172
	if (ret)
		return ret;

4173 4174 4175
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4176
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4177

4178 4179
	hw_max = rps->max_freq;
	hw_min = rps->min_freq;
J
Jeff McGee 已提交
4180

4181
	if (val < hw_min || val > hw_max || val < rps->min_freq_softlimit) {
4182
		mutex_unlock(&dev_priv->pcu_lock);
J
Jeff McGee 已提交
4183
		return -EINVAL;
4184 4185
	}

4186
	rps->max_freq_softlimit = val;
J
Jeff McGee 已提交
4187

4188 4189
	if (intel_set_rps(dev_priv, val))
		DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
J
Jeff McGee 已提交
4190

4191
	mutex_unlock(&dev_priv->pcu_lock);
4192

4193
	return 0;
4194 4195
}

4196 4197
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4198
			"%llu\n");
4199

4200 4201
static int
i915_min_freq_get(void *data, u64 *val)
4202
{
4203
	struct drm_i915_private *dev_priv = data;
4204

4205
	if (INTEL_GEN(dev_priv) < 6)
4206 4207
		return -ENODEV;

4208
	*val = intel_gpu_freq(dev_priv, dev_priv->gt_pm.rps.min_freq_softlimit);
4209
	return 0;
4210 4211
}

4212 4213
static int
i915_min_freq_set(void *data, u64 val)
4214
{
4215
	struct drm_i915_private *dev_priv = data;
4216
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
4217
	u32 hw_max, hw_min;
4218
	int ret;
4219

4220
	if (INTEL_GEN(dev_priv) < 6)
4221
		return -ENODEV;
4222

4223
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4224

4225
	ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
4226 4227 4228
	if (ret)
		return ret;

4229 4230 4231
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4232
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4233

4234 4235
	hw_max = rps->max_freq;
	hw_min = rps->min_freq;
J
Jeff McGee 已提交
4236

4237
	if (val < hw_min ||
4238
	    val > hw_max || val > rps->max_freq_softlimit) {
4239
		mutex_unlock(&dev_priv->pcu_lock);
J
Jeff McGee 已提交
4240
		return -EINVAL;
4241
	}
J
Jeff McGee 已提交
4242

4243
	rps->min_freq_softlimit = val;
J
Jeff McGee 已提交
4244

4245 4246
	if (intel_set_rps(dev_priv, val))
		DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
J
Jeff McGee 已提交
4247

4248
	mutex_unlock(&dev_priv->pcu_lock);
4249

4250
	return 0;
4251 4252
}

4253 4254
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4255
			"%llu\n");
4256

4257 4258
static int
i915_cache_sharing_get(void *data, u64 *val)
4259
{
4260
	struct drm_i915_private *dev_priv = data;
4261 4262
	u32 snpcr;

4263
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4264 4265
		return -ENODEV;

4266
	intel_runtime_pm_get(dev_priv);
4267

4268
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4269 4270

	intel_runtime_pm_put(dev_priv);
4271

4272
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4273

4274
	return 0;
4275 4276
}

4277 4278
static int
i915_cache_sharing_set(void *data, u64 val)
4279
{
4280
	struct drm_i915_private *dev_priv = data;
4281 4282
	u32 snpcr;

4283
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4284 4285
		return -ENODEV;

4286
	if (val > 3)
4287 4288
		return -EINVAL;

4289
	intel_runtime_pm_get(dev_priv);
4290
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4291 4292 4293 4294 4295 4296 4297

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4298
	intel_runtime_pm_put(dev_priv);
4299
	return 0;
4300 4301
}

4302 4303 4304
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4305

4306
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4307
					  struct sseu_dev_info *sseu)
4308
{
4309
	int ss_max = 2;
4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

4325
		sseu->slice_mask = BIT(0);
4326
		sseu->subslice_mask |= BIT(ss);
4327 4328 4329 4330
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4331 4332 4333
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
4334 4335 4336
	}
}

4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391
static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
				     struct sseu_dev_info *sseu)
{
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
	int s_max = 6, ss_max = 4;
	int s, ss;
	u32 s_reg[s_max], eu_reg[2 * s_max], eu_mask[2];

	for (s = 0; s < s_max; s++) {
		/*
		 * FIXME: Valid SS Mask respects the spec and read
		 * only valid bits for those registers, excluding reserverd
		 * although this seems wrong because it would leave many
		 * subslices without ACK.
		 */
		s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
			GEN10_PGCTL_VALID_SS_MASK(s);
		eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
		eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
	}

	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		sseu->slice_mask |= BIT(s);
		sseu->subslice_mask = info->sseu.subslice_mask;

		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

			if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
					       eu_mask[ss % 2]);
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
		}
	}
}

4392
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4393
				    struct sseu_dev_info *sseu)
4394
{
4395
	int s_max = 3, ss_max = 4;
4396 4397 4398
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

4399
	/* BXT has a single slice and at most 3 subslices. */
4400
	if (IS_GEN9_LP(dev_priv)) {
4401 4402 4403 4404 4405 4406 4407 4408 4409 4410
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

4425
		sseu->slice_mask |= BIT(s);
4426

4427
		if (IS_GEN9_BC(dev_priv))
4428 4429
			sseu->subslice_mask =
				INTEL_INFO(dev_priv)->sseu.subslice_mask;
4430

4431 4432 4433
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

4434
			if (IS_GEN9_LP(dev_priv)) {
4435 4436 4437
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
4438

4439 4440
				sseu->subslice_mask |= BIT(ss);
			}
4441

4442 4443
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
4444 4445 4446 4447
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
4448 4449 4450 4451
		}
	}
}

4452
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4453
					 struct sseu_dev_info *sseu)
4454 4455
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4456
	int s;
4457

4458
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4459

4460
	if (sseu->slice_mask) {
4461
		sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
4462 4463
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
4464 4465
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
4466 4467

		/* subtract fused off EU(s) from enabled slice(s) */
4468
		for (s = 0; s < fls(sseu->slice_mask); s++) {
4469 4470
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
4471

4472
			sseu->eu_total -= hweight8(subslice_7eu);
4473 4474 4475 4476
		}
	}
}

4477 4478 4479 4480 4481 4482
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";

4483 4484
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
4485
	seq_printf(m, "  %s Slice Total: %u\n", type,
4486
		   hweight8(sseu->slice_mask));
4487
	seq_printf(m, "  %s Subslice Total: %u\n", type,
4488
		   sseu_subslice_total(sseu));
4489 4490
	seq_printf(m, "  %s Subslice Mask: %04x\n", type,
		   sseu->subslice_mask);
4491
	seq_printf(m, "  %s Subslice Per Slice: %u\n", type,
4492
		   hweight8(sseu->subslice_mask));
4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4513 4514
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4515
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
4516
	struct sseu_dev_info sseu;
4517

4518
	if (INTEL_GEN(dev_priv) < 8)
4519 4520 4521
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
4522
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
4523

4524
	seq_puts(m, "SSEU Device Status\n");
4525
	memset(&sseu, 0, sizeof(sseu));
4526 4527 4528

	intel_runtime_pm_get(dev_priv);

4529
	if (IS_CHERRYVIEW(dev_priv)) {
4530
		cherryview_sseu_device_status(dev_priv, &sseu);
4531
	} else if (IS_BROADWELL(dev_priv)) {
4532
		broadwell_sseu_device_status(dev_priv, &sseu);
4533
	} else if (IS_GEN9(dev_priv)) {
4534
		gen9_sseu_device_status(dev_priv, &sseu);
4535 4536
	} else if (INTEL_GEN(dev_priv) >= 10) {
		gen10_sseu_device_status(dev_priv, &sseu);
4537
	}
4538 4539 4540

	intel_runtime_pm_put(dev_priv);

4541
	i915_print_sseu_info(m, false, &sseu);
4542

4543 4544 4545
	return 0;
}

4546 4547
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4548
	struct drm_i915_private *i915 = inode->i_private;
4549

4550
	if (INTEL_GEN(i915) < 6)
4551 4552
		return 0;

4553 4554
	intel_runtime_pm_get(i915);
	intel_uncore_forcewake_user_get(i915);
4555 4556 4557 4558

	return 0;
}

4559
static int i915_forcewake_release(struct inode *inode, struct file *file)
4560
{
4561
	struct drm_i915_private *i915 = inode->i_private;
4562

4563
	if (INTEL_GEN(i915) < 6)
4564 4565
		return 0;

4566 4567
	intel_uncore_forcewake_user_put(i915);
	intel_runtime_pm_put(i915);
4568 4569 4570 4571 4572 4573 4574 4575 4576 4577

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692
static int i915_drrs_ctl_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
	struct intel_crtc *intel_crtc;
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp;

	if (INTEL_GEN(dev_priv) < 7)
		return -ENODEV;

	drm_modeset_lock_all(dev);
	for_each_intel_crtc(dev, intel_crtc) {
		if (!intel_crtc->base.state->active ||
					!intel_crtc->config->has_drrs)
			continue;

		for_each_encoder_on_crtc(dev, &intel_crtc->base, encoder) {
			if (encoder->type != INTEL_OUTPUT_EDP)
				continue;

			DRM_DEBUG_DRIVER("Manually %sabling DRRS. %llu\n",
						val ? "en" : "dis", val);

			intel_dp = enc_to_intel_dp(&encoder->base);
			if (val)
				intel_edp_drrs_enable(intel_dp,
							intel_crtc->config);
			else
				intel_edp_drrs_disable(intel_dp,
							intel_crtc->config);
		}
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_drrs_ctl_fops, NULL, i915_drrs_ctl_set, "%llu\n");

4693
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4694
	{"i915_capabilities", i915_capabilities, 0},
4695
	{"i915_gem_objects", i915_gem_object_info, 0},
4696
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4697
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4698
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4699
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4700
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4701
	{"i915_guc_info", i915_guc_info, 0},
4702
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4703
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4704
	{"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4705
	{"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4706
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4707
	{"i915_frequency_info", i915_frequency_info, 0},
4708
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4709
	{"i915_reset_info", i915_reset_info, 0},
4710
	{"i915_drpc_info", i915_drpc_info, 0},
4711
	{"i915_emon_status", i915_emon_status, 0},
4712
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4713
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4714
	{"i915_fbc_status", i915_fbc_status, 0},
4715
	{"i915_ips_status", i915_ips_status, 0},
4716
	{"i915_sr_status", i915_sr_status, 0},
4717
	{"i915_opregion", i915_opregion, 0},
4718
	{"i915_vbt", i915_vbt, 0},
4719
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4720
	{"i915_context_status", i915_context_status, 0},
4721
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4722
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
4723
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
4724
	{"i915_llc", i915_llc, 0},
4725
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4726
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
4727
	{"i915_energy_uJ", i915_energy_uJ, 0},
4728
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4729
	{"i915_power_domain_info", i915_power_domain_info, 0},
4730
	{"i915_dmc_info", i915_dmc_info, 0},
4731
	{"i915_display_info", i915_display_info, 0},
4732
	{"i915_engine_info", i915_engine_info, 0},
4733
	{"i915_shrinker_info", i915_shrinker_info, 0},
4734
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4735
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4736
	{"i915_wa_registers", i915_wa_registers, 0},
4737
	{"i915_ddb_info", i915_ddb_info, 0},
4738
	{"i915_sseu_status", i915_sseu_status, 0},
4739
	{"i915_drrs_status", i915_drrs_status, 0},
4740
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4741
};
4742
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4743

4744
static const struct i915_debugfs_files {
4745 4746 4747 4748 4749 4750 4751
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
4752 4753
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4754
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4755
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4756
	{"i915_error_state", &i915_error_state_fops},
4757
	{"i915_gpu_info", &i915_gpu_info_fops},
4758
#endif
4759
	{"i915_next_seqno", &i915_next_seqno_fops},
4760
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
4761 4762 4763
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4764
	{"i915_fbc_false_color", &i915_fbc_false_color_fops},
4765 4766
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4767
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
L
Lyude 已提交
4768
	{"i915_guc_log_control", &i915_guc_log_control_fops},
4769
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4770 4771
	{"i915_ipc_status", &i915_ipc_status_fops},
	{"i915_drrs_ctl", &i915_drrs_ctl_fops}
4772 4773
};

4774
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4775
{
4776
	struct drm_minor *minor = dev_priv->drm.primary;
4777
	struct dentry *ent;
4778
	int ret, i;
4779

4780 4781 4782 4783 4784
	ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
				  minor->debugfs_root, to_i915(minor->dev),
				  &i915_forcewake_fops);
	if (!ent)
		return -ENOMEM;
4785

4786 4787 4788
	ret = intel_pipe_crc_create(minor);
	if (ret)
		return ret;
4789

4790
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4791 4792 4793 4794
		ent = debugfs_create_file(i915_debugfs_files[i].name,
					  S_IRUGO | S_IWUSR,
					  minor->debugfs_root,
					  to_i915(minor->dev),
4795
					  i915_debugfs_files[i].fops);
4796 4797
		if (!ent)
			return -ENOMEM;
4798
	}
4799

4800 4801
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4802 4803 4804
					minor->debugfs_root, minor);
}

4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

4838 4839 4840
	if (connector->status != connector_status_connected)
		return -ENODEV;

4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
4861
	}
4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}

static int i915_panel_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_panel_show, inode->i_private);
}

static const struct file_operations i915_panel_fops = {
	.owner = THIS_MODULE,
	.open = i915_panel_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4932 4933 4934 4935 4936 4937
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
4938 4939 4940

	return 0;
}