i915_debugfs.c 135.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/sched/mm.h>
30 31
#include <linux/sort.h>

32 33
#include <drm/drm_debugfs.h>
#include <drm/drm_fourcc.h>
34

35
#include "i915_reset.h"
36
#include "intel_dp.h"
37 38 39
#include "intel_drv.h"
#include "intel_fbc.h"
#include "intel_guc_submission.h"
40
#include "intel_hdcp.h"
41
#include "intel_hdmi.h"
42
#include "intel_pm.h"
43
#include "intel_psr.h"
44

45 46 47 48 49
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

50 51
static int i915_capabilities(struct seq_file *m, void *data)
{
52 53
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
54
	struct drm_printer p = drm_seq_file_printer(m);
55

56
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
57
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
58
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
59

60
	intel_device_info_dump_flags(info, &p);
61
	intel_device_info_dump_runtime(RUNTIME_INFO(dev_priv), &p);
62
	intel_driver_caps_print(&dev_priv->caps, &p);
63

64
	kernel_param_lock(THIS_MODULE);
65
	i915_params_dump(&i915_modparams, &p);
66 67
	kernel_param_unlock(THIS_MODULE);

68 69
	return 0;
}
70

71
static char get_active_flag(struct drm_i915_gem_object *obj)
72
{
73
	return i915_gem_object_is_active(obj) ? '*' : ' ';
74 75
}

76
static char get_pin_flag(struct drm_i915_gem_object *obj)
77
{
78
	return obj->pin_global ? 'p' : ' ';
79 80
}

81
static char get_tiling_flag(struct drm_i915_gem_object *obj)
82
{
83
	switch (i915_gem_object_get_tiling(obj)) {
84
	default:
85 86 87
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
88
	}
89 90
}

91
static char get_global_flag(struct drm_i915_gem_object *obj)
92
{
93
	return obj->userfault_count ? 'g' : ' ';
94 95
}

96
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
97
{
C
Chris Wilson 已提交
98
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
99 100
}

101 102 103 104 105
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

106 107
	for_each_ggtt_vma(vma, obj) {
		if (drm_mm_node_allocated(&vma->node))
108 109 110 111 112 113
			size += vma->node.size;
	}

	return size;
}

114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143
static const char *
stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
{
	size_t x = 0;

	switch (page_sizes) {
	case 0:
		return "";
	case I915_GTT_PAGE_SIZE_4K:
		return "4K";
	case I915_GTT_PAGE_SIZE_64K:
		return "64K";
	case I915_GTT_PAGE_SIZE_2M:
		return "2M";
	default:
		if (!buf)
			return "M";

		if (page_sizes & I915_GTT_PAGE_SIZE_2M)
			x += snprintf(buf + x, len - x, "2M, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_64K)
			x += snprintf(buf + x, len - x, "64K, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_4K)
			x += snprintf(buf + x, len - x, "4K, ");
		buf[x-2] = '\0';

		return buf;
	}
}

144 145 146
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
147
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
148
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
149
	struct i915_vma *vma;
150
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
151 152
	int pin_count = 0;

153 154
	lockdep_assert_held(&obj->base.dev->struct_mutex);

155
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
156
		   &obj->base,
157
		   get_active_flag(obj),
158 159
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
160
		   get_global_flag(obj),
161
		   get_pin_mapped_flag(obj),
162
		   obj->base.size / 1024,
163 164
		   obj->read_domains,
		   obj->write_domain,
165
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
166 167
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
168 169
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
170
	list_for_each_entry(vma, &obj->vma.list, obj_link) {
171
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
172
			pin_count++;
D
Dan Carpenter 已提交
173 174
	}
	seq_printf(m, " (pinned x %d)", pin_count);
175 176
	if (obj->pin_global)
		seq_printf(m, " (global)");
177
	list_for_each_entry(vma, &obj->vma.list, obj_link) {
178 179 180
		if (!drm_mm_node_allocated(&vma->node))
			continue;

181
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
182
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
183 184
			   vma->node.start, vma->node.size,
			   stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
185 186 187 188 189 190 191 192
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
193 194
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
195 196 197 198
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
199 200 201 202 203 204 205 206
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
207 208 209 210 211 212 213
				break;

			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
214 215 216
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
217
				   i915_active_request_isset(&vma->last_fence) ? "*" : "");
218
		seq_puts(m, ")");
B
Ben Widawsky 已提交
219
	}
220
	if (obj->stolen)
221
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
222

223
	engine = i915_gem_object_last_write_engine(obj);
224 225 226
	if (engine)
		seq_printf(m, " (%s)", engine->name);

227 228 229
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
230 231
}

232
static int obj_rank_by_stolen(const void *A, const void *B)
233
{
234 235 236 237
	const struct drm_i915_gem_object *a =
		*(const struct drm_i915_gem_object **)A;
	const struct drm_i915_gem_object *b =
		*(const struct drm_i915_gem_object **)B;
238

R
Rasmus Villemoes 已提交
239 240 241 242 243
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
244 245 246 247
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
248 249
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
250
	struct drm_i915_gem_object **objects;
251
	struct drm_i915_gem_object *obj;
252
	u64 total_obj_size, total_gtt_size;
253 254 255 256
	unsigned long total, count, n;
	int ret;

	total = READ_ONCE(dev_priv->mm.object_count);
M
Michal Hocko 已提交
257
	objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
258 259
	if (!objects)
		return -ENOMEM;
260 261 262

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
263
		goto out;
264 265

	total_obj_size = total_gtt_size = count = 0;
266 267 268

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
269 270 271
		if (count == total)
			break;

272 273 274
		if (obj->stolen == NULL)
			continue;

275
		objects[count++] = obj;
276
		total_obj_size += obj->base.size;
277
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
278

279
	}
280
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
281 282 283
		if (count == total)
			break;

284 285 286
		if (obj->stolen == NULL)
			continue;

287
		objects[count++] = obj;
288 289
		total_obj_size += obj->base.size;
	}
290
	spin_unlock(&dev_priv->mm.obj_lock);
291 292 293

	sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);

294
	seq_puts(m, "Stolen:\n");
295
	for (n = 0; n < count; n++) {
296
		seq_puts(m, "   ");
297
		describe_obj(m, objects[n]);
298 299
		seq_putc(m, '\n');
	}
300
	seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
301
		   count, total_obj_size, total_gtt_size);
302 303 304

	mutex_unlock(&dev->struct_mutex);
out:
M
Michal Hocko 已提交
305
	kvfree(objects);
306
	return ret;
307 308
}

309
struct file_stats {
310
	struct i915_address_space *vm;
311 312 313 314
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
315
	u64 closed;
316 317 318 319 320 321
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
322
	struct i915_vma *vma;
323

324 325
	lockdep_assert_held(&obj->base.dev->struct_mutex);

326 327
	stats->count++;
	stats->total += obj->base.size;
328 329
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
330 331 332
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

333
	list_for_each_entry(vma, &obj->vma.list, obj_link) {
334 335
		if (!drm_mm_node_allocated(&vma->node))
			continue;
336

337
		if (i915_vma_is_ggtt(vma)) {
338 339
			stats->global += vma->node.size;
		} else {
340
			if (vma->vm != stats->vm)
341 342
				continue;
		}
343

344
		if (i915_vma_is_active(vma))
345 346 347
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
348 349 350

		if (i915_vma_is_closed(vma))
			stats->closed += vma->node.size;
351 352 353 354 355
	}

	return 0;
}

356 357
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
358
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound, %llu closed)\n", \
359 360 361 362 363 364 365
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
366 367
			   stats.unbound, \
			   stats.closed); \
368
} while (0)
369 370 371 372 373

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
374
	struct intel_engine_cs *engine;
375
	struct file_stats stats = {};
376
	enum intel_engine_id id;
377
	int j;
378

379
	for_each_engine(engine, dev_priv, id) {
380
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
381
			list_for_each_entry(obj,
382
					    &engine->batch_pool.cache_list[j],
383 384 385
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
386
	}
387

388
	print_file_stats(m, "[k]batch pool", stats);
389 390
}

391 392
static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *i915)
393
{
394 395
	struct file_stats kstats = {};
	struct i915_gem_context *ctx;
396

397
	list_for_each_entry(ctx, &i915->contexts.list, link) {
398
		struct intel_context *ce;
399

400
		list_for_each_entry(ce, &ctx->active_engines, active_link) {
401 402 403 404 405
			if (ce->state)
				per_file_stats(0, ce->state->obj, &kstats);
			if (ce->ring)
				per_file_stats(0, ce->ring->vma->obj, &kstats);
		}
406

407 408 409 410 411
		if (!IS_ERR_OR_NULL(ctx->file_priv)) {
			struct file_stats stats = { .vm = &ctx->ppgtt->vm, };
			struct drm_file *file = ctx->file_priv->file;
			struct task_struct *task;
			char name[80];
412

413 414 415
			spin_lock(&file->table_lock);
			idr_for_each(&file->object_idr, per_file_stats, &stats);
			spin_unlock(&file->table_lock);
416

417 418
			rcu_read_lock();
			task = pid_task(ctx->pid ?: file->pid, PIDTYPE_PID);
419 420
			snprintf(name, sizeof(name), "%s",
				 task ? task->comm : "<unknown>");
421
			rcu_read_unlock();
422

423 424
			print_file_stats(m, name, stats);
		}
425 426
	}

427
	print_file_stats(m, "[k]contexts", kstats);
428 429
}

430
static int i915_gem_object_info(struct seq_file *m, void *data)
431
{
432 433
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
434
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
435 436
	u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
	u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
437
	struct drm_i915_gem_object *obj;
438 439
	unsigned int page_sizes = 0;
	char buf[80];
440 441
	int ret;

442
	seq_printf(m, "%u objects, %llu bytes\n",
443 444 445
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

446 447 448
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
449
	huge_size = huge_count = 0;
450 451 452

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
453 454 455
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
456
		if (obj->mm.madv == I915_MADV_DONTNEED) {
457 458 459 460
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
461
		if (obj->mm.mapping) {
462 463
			mapped_count++;
			mapped_size += obj->base.size;
464
		}
465 466 467 468 469 470

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
471
	}
472
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
473

474
	size = count = dpy_size = dpy_count = 0;
475
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
476 477 478
		size += obj->base.size;
		++count;

479
		if (obj->pin_global) {
480 481
			dpy_size += obj->base.size;
			++dpy_count;
482
		}
483

C
Chris Wilson 已提交
484
		if (obj->mm.madv == I915_MADV_DONTNEED) {
485 486 487
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
488

C
Chris Wilson 已提交
489
		if (obj->mm.mapping) {
490 491
			mapped_count++;
			mapped_size += obj->base.size;
492
		}
493 494 495 496 497 498

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
499
	}
500 501
	spin_unlock(&dev_priv->mm.obj_lock);

502 503
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
504
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
505
		   purgeable_count, purgeable_size);
506 507
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
508 509 510 511
	seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
		   huge_count,
		   stringify_page_sizes(page_sizes, buf, sizeof(buf)),
		   huge_size);
512
	seq_printf(m, "%u display objects (globally pinned), %llu bytes\n",
513
		   dpy_count, dpy_size);
514

515
	seq_printf(m, "%llu [%pa] gtt total\n",
516
		   ggtt->vm.total, &ggtt->mappable_end);
517 518 519
	seq_printf(m, "Supported page sizes: %s\n",
		   stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
					buf, sizeof(buf)));
520

521
	seq_putc(m, '\n');
522

523 524 525 526 527
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	print_batch_pool_stats(m, dev_priv);
528
	print_context_stats(m, dev_priv);
529
	mutex_unlock(&dev->struct_mutex);
530 531 532 533

	return 0;
}

534
static int i915_gem_gtt_info(struct seq_file *m, void *data)
535
{
536
	struct drm_info_node *node = m->private;
537 538
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
539
	struct drm_i915_gem_object **objects;
540
	struct drm_i915_gem_object *obj;
541
	u64 total_obj_size, total_gtt_size;
542
	unsigned long nobject, n;
543 544
	int count, ret;

545 546 547 548 549
	nobject = READ_ONCE(dev_priv->mm.object_count);
	objects = kvmalloc_array(nobject, sizeof(*objects), GFP_KERNEL);
	if (!objects)
		return -ENOMEM;

550 551 552 553
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

554 555 556 557 558 559 560 561 562 563 564 565 566
	count = 0;
	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
		objects[count++] = obj;
		if (count == nobject)
			break;
	}
	spin_unlock(&dev_priv->mm.obj_lock);

	total_obj_size = total_gtt_size = 0;
	for (n = 0;  n < count; n++) {
		obj = objects[n];

567
		seq_puts(m, "   ");
568
		describe_obj(m, obj);
569
		seq_putc(m, '\n');
570
		total_obj_size += obj->base.size;
571
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
572 573 574 575
	}

	mutex_unlock(&dev->struct_mutex);

576
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
577
		   count, total_obj_size, total_gtt_size);
578
	kvfree(objects);
579 580 581 582

	return 0;
}

583 584
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
585 586
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
587
	struct drm_i915_gem_object *obj;
588
	struct intel_engine_cs *engine;
589
	enum intel_engine_id id;
590
	int total = 0;
591
	int ret, j;
592 593 594 595 596

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

597
	for_each_engine(engine, dev_priv, id) {
598
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
599 600 601 602
			int count;

			count = 0;
			list_for_each_entry(obj,
603
					    &engine->batch_pool.cache_list[j],
604 605 606
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
607
				   engine->name, j, count);
608 609

			list_for_each_entry(obj,
610
					    &engine->batch_pool.cache_list[j],
611 612 613 614 615 616 617
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
618
		}
619 620
	}

621
	seq_printf(m, "total: %d\n", total);
622 623 624 625 626 627

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

628 629 630 631 632 633 634
static void gen8_display_interrupt_info(struct seq_file *m)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	int pipe;

	for_each_pipe(dev_priv, pipe) {
		enum intel_display_power_domain power_domain;
635
		intel_wakeref_t wakeref;
636 637

		power_domain = POWER_DOMAIN_PIPE(pipe);
638 639 640
		wakeref = intel_display_power_get_if_enabled(dev_priv,
							     power_domain);
		if (!wakeref) {
641 642 643 644 645 646 647 648 649 650 651 652 653 654
			seq_printf(m, "Pipe %c power disabled\n",
				   pipe_name(pipe));
			continue;
		}
		seq_printf(m, "Pipe %c IMR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
		seq_printf(m, "Pipe %c IIR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
		seq_printf(m, "Pipe %c IER:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IER(pipe)));

655
		intel_display_power_put(dev_priv, power_domain, wakeref);
656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679
	}

	seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IMR));
	seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IIR));
	seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IER));

	seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IMR));
	seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IIR));
	seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IER));

	seq_printf(m, "PCU interrupt mask:\t%08x\n",
		   I915_READ(GEN8_PCU_IMR));
	seq_printf(m, "PCU interrupt identity:\t%08x\n",
		   I915_READ(GEN8_PCU_IIR));
	seq_printf(m, "PCU interrupt enable:\t%08x\n",
		   I915_READ(GEN8_PCU_IER));
}

680 681
static int i915_interrupt_info(struct seq_file *m, void *data)
{
682
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
683
	struct intel_engine_cs *engine;
684
	enum intel_engine_id id;
685
	intel_wakeref_t wakeref;
686
	int i, pipe;
687

688
	wakeref = intel_runtime_pm_get(dev_priv);
689

690
	if (IS_CHERRYVIEW(dev_priv)) {
691 692
		intel_wakeref_t pref;

693 694 695 696 697 698 699 700 701 702 703
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
704 705 706 707
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
708 709 710
			pref = intel_display_power_get_if_enabled(dev_priv,
								  power_domain);
			if (!pref) {
711 712 713 714 715
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

716 717 718 719
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

720
			intel_display_power_put(dev_priv, power_domain, pref);
721 722
		}

723
		pref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
724 725 726 727 728 729
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
730
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, pref);
731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767
	} else if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "Master Interrupt Control:  %08x\n",
			   I915_READ(GEN11_GFX_MSTR_IRQ));

		seq_printf(m, "Render/Copy Intr Enable:   %08x\n",
			   I915_READ(GEN11_RENDER_COPY_INTR_ENABLE));
		seq_printf(m, "VCS/VECS Intr Enable:      %08x\n",
			   I915_READ(GEN11_VCS_VECS_INTR_ENABLE));
		seq_printf(m, "GUC/SG Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_ENABLE));
		seq_printf(m, "GPM/WGBOXPERF Intr Enable: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE));
		seq_printf(m, "Crypto Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE));
		seq_printf(m, "GUnit/CSME Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE));

		seq_printf(m, "Display Interrupt Control:\t%08x\n",
			   I915_READ(GEN11_DISPLAY_INT_CTL));

		gen8_display_interrupt_info(m);
768
	} else if (INTEL_GEN(dev_priv) >= 8) {
769 770 771 772 773 774 775 776 777 778 779 780
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

781
		gen8_display_interrupt_info(m);
782
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
783 784 785 786 787 788 789 790
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
791 792
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;
793
			intel_wakeref_t pref;
794 795

			power_domain = POWER_DOMAIN_PIPE(pipe);
796 797 798
			pref = intel_display_power_get_if_enabled(dev_priv,
								  power_domain);
			if (!pref) {
799 800 801 802 803
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
804 805 806
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
807
			intel_display_power_put(dev_priv, power_domain, pref);
808
		}
J
Jesse Barnes 已提交
809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

834
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
835 836 837 838 839 840
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
841
		for_each_pipe(dev_priv, pipe)
842 843 844
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886

	if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "RCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_RCS0_RSVD_INTR_MASK));
		seq_printf(m, "BCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_BCS_RSVD_INTR_MASK));
		seq_printf(m, "VCS0/VCS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS0_VCS1_INTR_MASK));
		seq_printf(m, "VCS2/VCS3 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS2_VCS3_INTR_MASK));
		seq_printf(m, "VECS0/VECS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VECS0_VECS1_INTR_MASK));
		seq_printf(m, "GUC/SG Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_MASK));
		seq_printf(m, "GPM/WGBOXPERF Intr Mask: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK));
		seq_printf(m, "Crypto Intr Mask:\t %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_MASK));
		seq_printf(m, "Gunit/CSME Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_MASK));

	} else if (INTEL_GEN(dev_priv) >= 6) {
887
		for_each_engine(engine, dev_priv, id) {
888 889
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
890
				   engine->name, ENGINE_READ(engine, RING_IMR));
891 892
		}
	}
893

894
	intel_runtime_pm_put(dev_priv, wakeref);
895

896 897 898
	return 0;
}

899 900
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
901 902
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
903 904 905 906 907
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
908 909 910

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
911
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
912

C
Chris Wilson 已提交
913 914
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
915
		if (!vma)
916
			seq_puts(m, "unused");
917
		else
918
			describe_obj(m, vma->obj);
919
		seq_putc(m, '\n');
920 921
	}

922
	mutex_unlock(&dev->struct_mutex);
923 924 925
	return 0;
}

926
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
927 928
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
929
{
C
Chris Wilson 已提交
930
	struct i915_gpu_state *error;
931
	ssize_t ret;
C
Chris Wilson 已提交
932
	void *buf;
933

C
Chris Wilson 已提交
934
	error = file->private_data;
935 936
	if (!error)
		return 0;
937

C
Chris Wilson 已提交
938 939 940 941
	/* Bounce buffer required because of kernfs __user API convenience. */
	buf = kmalloc(count, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;
942

C
Chris Wilson 已提交
943 944
	ret = i915_gpu_state_copy_to_buffer(error, buf, *pos, count);
	if (ret <= 0)
945
		goto out;
946

C
Chris Wilson 已提交
947 948 949 950
	if (!copy_to_user(ubuf, buf, ret))
		*pos += ret;
	else
		ret = -EFAULT;
951

952
out:
C
Chris Wilson 已提交
953
	kfree(buf);
954 955
	return ret;
}
956

957 958 959
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
960
	return 0;
961 962
}

963
static int i915_gpu_info_open(struct inode *inode, struct file *file)
964
{
965
	struct drm_i915_private *i915 = inode->i_private;
966
	struct i915_gpu_state *gpu;
967
	intel_wakeref_t wakeref;
968

969 970 971
	gpu = NULL;
	with_intel_runtime_pm(i915, wakeref)
		gpu = i915_capture_gpu_state(i915);
972 973
	if (IS_ERR(gpu))
		return PTR_ERR(gpu);
974

975
	file->private_data = gpu;
976 977 978
	return 0;
}

979 980 981 982 983 984 985 986 987 988 989 990 991
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
992
{
993
	struct i915_gpu_state *error = filp->private_data;
994

995 996
	if (!error)
		return 0;
997

998 999
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
1000

1001 1002
	return cnt;
}
1003

1004 1005
static int i915_error_state_open(struct inode *inode, struct file *file)
{
1006 1007 1008 1009 1010 1011 1012
	struct i915_gpu_state *error;

	error = i915_first_error_state(inode->i_private);
	if (IS_ERR(error))
		return PTR_ERR(error);

	file->private_data  = error;
1013
	return 0;
1014 1015 1016 1017 1018
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1019
	.read = gpu_state_read,
1020 1021
	.write = i915_error_state_write,
	.llseek = default_llseek,
1022
	.release = gpu_state_release,
1023
};
1024 1025
#endif

1026
static int i915_frequency_info(struct seq_file *m, void *unused)
1027
{
1028
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1029
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1030
	intel_wakeref_t wakeref;
1031 1032
	int ret = 0;

1033
	wakeref = intel_runtime_pm_get(dev_priv);
1034

1035
	if (IS_GEN(dev_priv, 5)) {
1036 1037 1038 1039 1040 1041 1042 1043 1044
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1045
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1046
		u32 rpmodectl, freq_sts;
1047

1048
		mutex_lock(&dev_priv->pcu_lock);
1049 1050 1051 1052 1053 1054 1055 1056 1057 1058

		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));

1059 1060 1061 1062 1063 1064 1065 1066
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
1067
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1068 1069

		seq_printf(m, "max GPU freq: %d MHz\n",
1070
			   intel_gpu_freq(dev_priv, rps->max_freq));
1071 1072

		seq_printf(m, "min GPU freq: %d MHz\n",
1073
			   intel_gpu_freq(dev_priv, rps->min_freq));
1074 1075

		seq_printf(m, "idle GPU freq: %d MHz\n",
1076
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1077 1078 1079

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1080
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1081
		mutex_unlock(&dev_priv->pcu_lock);
1082
	} else if (INTEL_GEN(dev_priv) >= 6) {
1083 1084 1085
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1086
		u32 rpmodectl, rpinclimit, rpdeclimit;
1087
		u32 rpstat, cagf, reqf;
1088 1089
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1090
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1091 1092
		int max_freq;

1093
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1094
		if (IS_GEN9_LP(dev_priv)) {
1095 1096 1097 1098 1099 1100 1101
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1102
		/* RPSTAT1 is in the GT power well */
1103
		intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
1104

1105
		reqf = I915_READ(GEN6_RPNSWREQ);
1106
		if (INTEL_GEN(dev_priv) >= 9)
1107 1108 1109
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1110
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1111 1112 1113 1114
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1115
		reqf = intel_gpu_freq(dev_priv, reqf);
1116

1117 1118 1119 1120
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1121
		rpstat = I915_READ(GEN6_RPSTAT1);
1122 1123 1124 1125 1126 1127
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
T
Tvrtko Ursulin 已提交
1128 1129
		cagf = intel_gpu_freq(dev_priv,
				      intel_get_cagf(dev_priv, rpstat));
1130

1131
		intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
1132

1133 1134 1135 1136 1137 1138 1139 1140 1141 1142
		if (INTEL_GEN(dev_priv) >= 11) {
			pm_ier = I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE);
			pm_imr = I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK);
			/*
			 * The equivalent to the PM ISR & IIR cannot be read
			 * without affecting the current state of the system
			 */
			pm_isr = 0;
			pm_iir = 0;
		} else if (INTEL_GEN(dev_priv) >= 8) {
1143 1144 1145 1146
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
1147 1148 1149 1150 1151
		} else {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
1152
		}
1153 1154
		pm_mask = I915_READ(GEN6_PMINTRMSK);

1155 1156 1157 1158 1159 1160 1161
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));
1162 1163 1164 1165 1166 1167

		seq_printf(m, "PM IER=0x%08x IMR=0x%08x, MASK=0x%08x\n",
			   pm_ier, pm_imr, pm_mask);
		if (INTEL_GEN(dev_priv) <= 10)
			seq_printf(m, "PM ISR=0x%08x IIR=0x%08x\n",
				   pm_isr, pm_iir);
1168
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
1169
			   rps->pm_intrmsk_mbz);
1170 1171
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1172
			   (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
1173 1174 1175 1176
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1177 1178 1179 1180
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1181
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1182
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1183 1184 1185 1186 1187 1188
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
C
Chris Wilson 已提交
1189 1190
		seq_printf(m, "Up threshold: %d%%\n",
			   rps->power.up_threshold);
1191

1192 1193 1194 1195 1196 1197
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
C
Chris Wilson 已提交
1198 1199
		seq_printf(m, "Down threshold: %d%%\n",
			   rps->power.down_threshold);
1200

1201
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1202
			    rp_state_cap >> 16) & 0xff;
1203
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1204
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1205
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1206
			   intel_gpu_freq(dev_priv, max_freq));
1207 1208

		max_freq = (rp_state_cap & 0xff00) >> 8;
1209
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1210
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1211
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1212
			   intel_gpu_freq(dev_priv, max_freq));
1213

1214
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1215
			    rp_state_cap >> 0) & 0xff;
1216
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1217
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1218
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1219
			   intel_gpu_freq(dev_priv, max_freq));
1220
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1221
			   intel_gpu_freq(dev_priv, rps->max_freq));
1222

1223
		seq_printf(m, "Current freq: %d MHz\n",
1224
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1225
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1226
		seq_printf(m, "Idle freq: %d MHz\n",
1227
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1228
		seq_printf(m, "Min freq: %d MHz\n",
1229
			   intel_gpu_freq(dev_priv, rps->min_freq));
1230
		seq_printf(m, "Boost freq: %d MHz\n",
1231
			   intel_gpu_freq(dev_priv, rps->boost_freq));
1232
		seq_printf(m, "Max freq: %d MHz\n",
1233
			   intel_gpu_freq(dev_priv, rps->max_freq));
1234 1235
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1236
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1237
	} else {
1238
		seq_puts(m, "no P-state info available\n");
1239
	}
1240

1241
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1242 1243 1244
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1245
	intel_runtime_pm_put(dev_priv, wakeref);
1246
	return ret;
1247 1248
}

1249 1250 1251 1252
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1253 1254 1255
	int slice;
	int subslice;

1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1268 1269 1270 1271 1272 1273 1274
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1275 1276
}

1277 1278
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1279
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1280
	struct intel_engine_cs *engine;
1281 1282
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1283
	struct intel_instdone instdone;
1284
	intel_wakeref_t wakeref;
1285
	enum intel_engine_id id;
1286

1287
	seq_printf(m, "Reset flags: %lx\n", dev_priv->gpu_error.flags);
1288
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1289
		seq_puts(m, "\tWedged\n");
1290
	if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
1291
		seq_puts(m, "\tDevice (global) reset in progress\n");
1292

1293
	if (!i915_modparams.enable_hangcheck) {
1294
		seq_puts(m, "Hangcheck disabled\n");
1295 1296 1297
		return 0;
	}

1298 1299 1300
	with_intel_runtime_pm(dev_priv, wakeref) {
		for_each_engine(engine, dev_priv, id) {
			acthd[id] = intel_engine_get_active_head(engine);
1301
			seqno[id] = intel_engine_get_hangcheck_seqno(engine);
1302
		}
1303

1304
		intel_engine_get_instdone(dev_priv->engine[RCS0], &instdone);
1305 1306
	}

1307 1308
	if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1309 1310
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
1311 1312 1313 1314
	else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1315

1316 1317
	seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));

1318
	for_each_engine(engine, dev_priv, id) {
1319
		seq_printf(m, "%s:\n", engine->name);
1320
		seq_printf(m, "\tseqno = %x [current %x, last %x], %dms ago\n",
1321 1322 1323
			   engine->hangcheck.last_seqno,
			   seqno[id],
			   engine->hangcheck.next_seqno,
1324 1325
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1326

1327
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1328
			   (long long)engine->hangcheck.acthd,
1329
			   (long long)acthd[id]);
1330

1331
		if (engine->id == RCS0) {
1332
			seq_puts(m, "\tinstdone read =\n");
1333

1334
			i915_instdone_info(dev_priv, m, &instdone);
1335

1336
			seq_puts(m, "\tinstdone accu =\n");
1337

1338 1339
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1340
		}
1341 1342 1343 1344 1345
	}

	return 0;
}

1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362
static int i915_reset_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));

	for_each_engine(engine, dev_priv, id) {
		seq_printf(m, "%s = %u\n", engine->name,
			   i915_reset_engine_count(error, engine));
	}

	return 0;
}

1363
static int ironlake_drpc_info(struct seq_file *m)
1364
{
1365
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1366 1367 1368 1369 1370 1371 1372
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1373
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1374 1375 1376 1377
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1378
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1379
	seq_printf(m, "SW control enabled: %s\n",
1380
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1381
	seq_printf(m, "Gated voltage change: %s\n",
1382
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1383 1384
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1385
	seq_printf(m, "Max P-state: P%d\n",
1386
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1387 1388 1389 1390
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1391
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1392
	seq_puts(m, "Current RS state: ");
1393 1394
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1395
		seq_puts(m, "on\n");
1396 1397
		break;
	case RSX_STATUS_RC1:
1398
		seq_puts(m, "RC1\n");
1399 1400
		break;
	case RSX_STATUS_RC1E:
1401
		seq_puts(m, "RC1E\n");
1402 1403
		break;
	case RSX_STATUS_RS1:
1404
		seq_puts(m, "RS1\n");
1405 1406
		break;
	case RSX_STATUS_RS2:
1407
		seq_puts(m, "RS2 (RC6)\n");
1408 1409
		break;
	case RSX_STATUS_RS3:
1410
		seq_puts(m, "RC3 (RC6+)\n");
1411 1412
		break;
	default:
1413
		seq_puts(m, "unknown\n");
1414 1415
		break;
	}
1416 1417 1418 1419

	return 0;
}

1420
static int i915_forcewake_domains(struct seq_file *m, void *data)
1421
{
1422
	struct drm_i915_private *i915 = node_to_i915(m->private);
1423
	struct intel_uncore *uncore = &i915->uncore;
1424
	struct intel_uncore_forcewake_domain *fw_domain;
C
Chris Wilson 已提交
1425
	unsigned int tmp;
1426

1427
	seq_printf(m, "user.bypass_count = %u\n",
1428
		   uncore->user_forcewake.count);
1429

1430
	for_each_fw_domain(fw_domain, uncore, tmp)
1431
		seq_printf(m, "%s.wake_count = %u\n",
1432
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1433
			   READ_ONCE(fw_domain->wake_count));
1434

1435 1436 1437
	return 0;
}

1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);

	seq_printf(m, "%s %u (%llu us)\n",
		   title, I915_READ(reg),
		   intel_rc6_residency_us(dev_priv, reg));
}

1449 1450
static int vlv_drpc_info(struct seq_file *m)
{
1451
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1452
	u32 rcctl1, pw_status;
1453

1454
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1455 1456 1457 1458 1459 1460
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1461
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1462
	seq_printf(m, "Media Power Well: %s\n",
1463
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1464

1465 1466
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1467

1468
	return i915_forcewake_domains(m, NULL);
1469 1470
}

1471 1472
static int gen6_drpc_info(struct seq_file *m)
{
1473
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1474
	u32 gt_core_status, rcctl1, rc6vids = 0;
1475
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1476

1477
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1478
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1479 1480

	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1481
	if (INTEL_GEN(dev_priv) >= 9) {
1482 1483 1484
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1485

1486 1487 1488 1489 1490 1491
	if (INTEL_GEN(dev_priv) <= 7) {
		mutex_lock(&dev_priv->pcu_lock);
		sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS,
				       &rc6vids);
		mutex_unlock(&dev_priv->pcu_lock);
	}
1492

1493
	seq_printf(m, "RC1e Enabled: %s\n",
1494 1495 1496
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1497
	if (INTEL_GEN(dev_priv) >= 9) {
1498 1499 1500 1501 1502
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1503 1504 1505 1506
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1507
	seq_puts(m, "Current RC state: ");
1508 1509 1510
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1511
			seq_puts(m, "Core Power Down\n");
1512
		else
1513
			seq_puts(m, "on\n");
1514 1515
		break;
	case GEN6_RC3:
1516
		seq_puts(m, "RC3\n");
1517 1518
		break;
	case GEN6_RC6:
1519
		seq_puts(m, "RC6\n");
1520 1521
		break;
	case GEN6_RC7:
1522
		seq_puts(m, "RC7\n");
1523 1524
		break;
	default:
1525
		seq_puts(m, "Unknown\n");
1526 1527 1528 1529 1530
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1531
	if (INTEL_GEN(dev_priv) >= 9) {
1532 1533 1534 1535 1536 1537 1538
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1539 1540

	/* Not exactly sure what this is */
1541 1542 1543 1544 1545
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1546

1547 1548 1549 1550 1551 1552 1553 1554 1555
	if (INTEL_GEN(dev_priv) <= 7) {
		seq_printf(m, "RC6   voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
		seq_printf(m, "RC6+  voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
		seq_printf(m, "RC6++ voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
	}

1556
	return i915_forcewake_domains(m, NULL);
1557 1558 1559 1560
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1561
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1562
	intel_wakeref_t wakeref;
1563
	int err = -ENODEV;
1564

1565 1566 1567 1568 1569 1570 1571 1572
	with_intel_runtime_pm(dev_priv, wakeref) {
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			err = vlv_drpc_info(m);
		else if (INTEL_GEN(dev_priv) >= 6)
			err = gen6_drpc_info(m);
		else
			err = ironlake_drpc_info(m);
	}
1573 1574

	return err;
1575 1576
}

1577 1578
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1579
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1580 1581 1582 1583 1584 1585 1586 1587 1588 1589

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1590 1591
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1592
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1593
	struct intel_fbc *fbc = &dev_priv->fbc;
1594
	intel_wakeref_t wakeref;
1595

1596 1597
	if (!HAS_FBC(dev_priv))
		return -ENODEV;
1598

1599
	wakeref = intel_runtime_pm_get(dev_priv);
1600
	mutex_lock(&fbc->lock);
1601

1602
	if (intel_fbc_is_active(dev_priv))
1603
		seq_puts(m, "FBC enabled\n");
1604
	else
1605 1606
		seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);

1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
	if (intel_fbc_is_active(dev_priv)) {
		u32 mask;

		if (INTEL_GEN(dev_priv) >= 8)
			mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 7)
			mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 5)
			mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
		else if (IS_G4X(dev_priv))
			mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
		else
			mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
							FBC_STAT_COMPRESSED);

		seq_printf(m, "Compressing: %s\n", yesno(mask));
1623
	}
1624

1625
	mutex_unlock(&fbc->lock);
1626
	intel_runtime_pm_put(dev_priv, wakeref);
1627

1628 1629 1630
	return 0;
}

1631
static int i915_fbc_false_color_get(void *data, u64 *val)
1632
{
1633
	struct drm_i915_private *dev_priv = data;
1634

1635
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1636 1637 1638 1639 1640 1641 1642
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

1643
static int i915_fbc_false_color_set(void *data, u64 val)
1644
{
1645
	struct drm_i915_private *dev_priv = data;
1646 1647
	u32 reg;

1648
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1649 1650
		return -ENODEV;

P
Paulo Zanoni 已提交
1651
	mutex_lock(&dev_priv->fbc.lock);
1652 1653 1654 1655 1656 1657 1658 1659

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1660
	mutex_unlock(&dev_priv->fbc.lock);
1661 1662 1663
	return 0;
}

1664 1665
DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
			i915_fbc_false_color_get, i915_fbc_false_color_set,
1666 1667
			"%llu\n");

1668 1669
static int i915_ips_status(struct seq_file *m, void *unused)
{
1670
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1671
	intel_wakeref_t wakeref;
1672

1673 1674
	if (!HAS_IPS(dev_priv))
		return -ENODEV;
1675

1676
	wakeref = intel_runtime_pm_get(dev_priv);
1677

1678
	seq_printf(m, "Enabled by kernel parameter: %s\n",
1679
		   yesno(i915_modparams.enable_ips));
1680

1681
	if (INTEL_GEN(dev_priv) >= 8) {
1682 1683 1684 1685 1686 1687 1688
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1689

1690
	intel_runtime_pm_put(dev_priv, wakeref);
1691

1692 1693 1694
	return 0;
}

1695 1696
static int i915_sr_status(struct seq_file *m, void *unused)
{
1697
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1698
	intel_wakeref_t wakeref;
1699 1700
	bool sr_enabled = false;

1701
	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1702

1703 1704 1705
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1706
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1707
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1708
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1709
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1710
	else if (IS_I915GM(dev_priv))
1711
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1712
	else if (IS_PINEVIEW(dev_priv))
1713
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1714
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1715
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1716

1717
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, wakeref);
1718

1719
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1720 1721 1722 1723

	return 0;
}

1724 1725
static int i915_emon_status(struct seq_file *m, void *unused)
{
1726
	struct drm_i915_private *i915 = node_to_i915(m->private);
1727
	intel_wakeref_t wakeref;
1728

1729
	if (!IS_GEN(i915, 5))
1730 1731
		return -ENODEV;

1732 1733
	with_intel_runtime_pm(i915, wakeref) {
		unsigned long temp, chipset, gfx;
1734

1735 1736 1737
		temp = i915_mch_val(i915);
		chipset = i915_chipset_val(i915);
		gfx = i915_gfx_val(i915);
1738

1739 1740 1741 1742 1743
		seq_printf(m, "GMCH temp: %ld\n", temp);
		seq_printf(m, "Chipset power: %ld\n", chipset);
		seq_printf(m, "GFX power: %ld\n", gfx);
		seq_printf(m, "Total power: %ld\n", chipset + gfx);
	}
1744 1745 1746 1747

	return 0;
}

1748 1749
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1750
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1751
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1752
	unsigned int max_gpu_freq, min_gpu_freq;
1753
	intel_wakeref_t wakeref;
1754 1755
	int gpu_freq, ia_freq;
	int ret;
1756

1757 1758
	if (!HAS_LLC(dev_priv))
		return -ENODEV;
1759

1760
	wakeref = intel_runtime_pm_get(dev_priv);
1761

1762
	ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
1763
	if (ret)
1764
		goto out;
1765

1766 1767
	min_gpu_freq = rps->min_freq;
	max_gpu_freq = rps->max_freq;
1768
	if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
1769
		/* Convert GT frequency to 50 HZ units */
1770 1771
		min_gpu_freq /= GEN9_FREQ_SCALER;
		max_gpu_freq /= GEN9_FREQ_SCALER;
1772 1773
	}

1774
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1775

1776
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1777 1778 1779 1780
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1781
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1782
			   intel_gpu_freq(dev_priv, (gpu_freq *
1783
						     (IS_GEN9_BC(dev_priv) ||
1784
						      INTEL_GEN(dev_priv) >= 10 ?
1785
						      GEN9_FREQ_SCALER : 1))),
1786 1787
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1788 1789
	}

1790
	mutex_unlock(&dev_priv->pcu_lock);
1791

1792
out:
1793
	intel_runtime_pm_put(dev_priv, wakeref);
1794
	return ret;
1795 1796
}

1797 1798
static int i915_opregion(struct seq_file *m, void *unused)
{
1799 1800
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1801 1802 1803 1804 1805
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1806
		goto out;
1807

1808 1809
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1810 1811 1812

	mutex_unlock(&dev->struct_mutex);

1813
out:
1814 1815 1816
	return 0;
}

1817 1818
static int i915_vbt(struct seq_file *m, void *unused)
{
1819
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1820 1821 1822 1823 1824 1825 1826

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1827 1828
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1829 1830
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1831
	struct intel_framebuffer *fbdev_fb = NULL;
1832
	struct drm_framebuffer *drm_fb;
1833 1834 1835 1836 1837
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1838

1839
#ifdef CONFIG_DRM_FBDEV_EMULATION
1840
	if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
1841
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1842 1843 1844 1845

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1846
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1847
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1848
			   fbdev_fb->base.modifier,
1849
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
1850
		describe_obj(m, intel_fb_obj(&fbdev_fb->base));
1851 1852
		seq_putc(m, '\n');
	}
1853
#endif
1854

1855
	mutex_lock(&dev->mode_config.fb_lock);
1856
	drm_for_each_fb(drm_fb, dev) {
1857 1858
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1859 1860
			continue;

1861
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1862 1863
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1864
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1865
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1866
			   fb->base.modifier,
1867
			   drm_framebuffer_read_refcount(&fb->base));
1868
		describe_obj(m, intel_fb_obj(&fb->base));
1869
		seq_putc(m, '\n');
1870
	}
1871
	mutex_unlock(&dev->mode_config.fb_lock);
1872
	mutex_unlock(&dev->struct_mutex);
1873 1874 1875 1876

	return 0;
}

1877
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1878
{
1879 1880
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, emit: %u)",
		   ring->space, ring->head, ring->tail, ring->emit);
1881 1882
}

1883 1884
static int i915_context_status(struct seq_file *m, void *unused)
{
1885 1886
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1887
	struct i915_gem_context *ctx;
1888
	int ret;
1889

1890
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1891 1892 1893
	if (ret)
		return ret;

1894
	list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
1895 1896
		struct intel_context *ce;

1897 1898 1899 1900
		seq_puts(m, "HW context ");
		if (!list_empty(&ctx->hw_id_link))
			seq_printf(m, "%x [pin %u]", ctx->hw_id,
				   atomic_read(&ctx->hw_id_pin_count));
1901
		if (ctx->pid) {
1902 1903
			struct task_struct *task;

1904
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1905 1906 1907 1908 1909
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1910 1911
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1912 1913 1914 1915
		} else {
			seq_puts(m, "(kernel) ");
		}

1916 1917
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1918

1919 1920
		list_for_each_entry(ce, &ctx->active_engines, active_link) {
			seq_printf(m, "%s: ", ce->engine->name);
1921
			if (ce->state)
1922
				describe_obj(m, ce->state->obj);
1923
			if (ce->ring)
1924
				describe_ctx_ring(m, ce->ring);
1925 1926
			seq_putc(m, '\n');
		}
1927 1928

		seq_putc(m, '\n');
1929 1930
	}

1931
	mutex_unlock(&dev->struct_mutex);
1932 1933 1934 1935

	return 0;
}

1936 1937
static const char *swizzle_string(unsigned swizzle)
{
1938
	switch (swizzle) {
1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1954
		return "unknown";
1955 1956 1957 1958 1959 1960 1961
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
1962
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1963
	intel_wakeref_t wakeref;
1964

1965
	wakeref = intel_runtime_pm_get(dev_priv);
1966 1967 1968 1969 1970 1971

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

1972
	if (IS_GEN_RANGE(dev_priv, 3, 4)) {
1973 1974
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
1975 1976
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
1977 1978 1979 1980
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
1981
	} else if (INTEL_GEN(dev_priv) >= 6) {
1982 1983 1984 1985 1986 1987 1988 1989
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
1990
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
1991 1992 1993 1994 1995
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
1996 1997
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
1998
	}
1999 2000 2001 2002

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2003
	intel_runtime_pm_put(dev_priv, wakeref);
2004 2005 2006 2007

	return 0;
}

2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2022 2023
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2024
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2025
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
2026
	u32 act_freq = rps->cur_freq;
2027
	intel_wakeref_t wakeref;
2028

2029
	with_intel_runtime_pm_if_in_use(dev_priv, wakeref) {
2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
			mutex_lock(&dev_priv->pcu_lock);
			act_freq = vlv_punit_read(dev_priv,
						  PUNIT_REG_GPU_FREQ_STS);
			act_freq = (act_freq >> 8) & 0xff;
			mutex_unlock(&dev_priv->pcu_lock);
		} else {
			act_freq = intel_get_cagf(dev_priv,
						  I915_READ(GEN6_RPSTAT1));
		}
	}

2042
	seq_printf(m, "RPS enabled? %d\n", rps->enabled);
2043 2044
	seq_printf(m, "GPU busy? %s [%d requests]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2045
	seq_printf(m, "Boosts outstanding? %d\n",
2046
		   atomic_read(&rps->num_waiters));
C
Chris Wilson 已提交
2047
	seq_printf(m, "Interactive? %d\n", READ_ONCE(rps->power.interactive));
2048 2049 2050
	seq_printf(m, "Frequency requested %d, actual %d\n",
		   intel_gpu_freq(dev_priv, rps->cur_freq),
		   intel_gpu_freq(dev_priv, act_freq));
2051
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2052 2053 2054 2055
		   intel_gpu_freq(dev_priv, rps->min_freq),
		   intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq));
2056
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
2057 2058 2059
		   intel_gpu_freq(dev_priv, rps->idle_freq),
		   intel_gpu_freq(dev_priv, rps->efficient_freq),
		   intel_gpu_freq(dev_priv, rps->boost_freq));
2060

2061
	seq_printf(m, "Wait boosts: %d\n", atomic_read(&rps->boosts));
2062

2063
	if (INTEL_GEN(dev_priv) >= 6 &&
2064
	    rps->enabled &&
2065
	    dev_priv->gt.active_requests) {
2066 2067 2068
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

2069
		intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
2070 2071 2072 2073
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2074
		intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
2075 2076

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
C
Chris Wilson 已提交
2077
			   rps_power_to_str(rps->power.mode));
2078
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
2079
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
C
Chris Wilson 已提交
2080
			   rps->power.up_threshold);
2081
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
2082
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
C
Chris Wilson 已提交
2083
			   rps->power.down_threshold);
2084 2085 2086 2087
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2088
	return 0;
2089 2090
}

2091 2092
static int i915_llc(struct seq_file *m, void *data)
{
2093
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2094
	const bool edram = INTEL_GEN(dev_priv) > 8;
2095

2096
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2097 2098
	seq_printf(m, "%s: %uMB\n", edram ? "eDRAM" : "eLLC",
		   dev_priv->edram_size_mb);
2099 2100 2101 2102

	return 0;
}

2103 2104 2105
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2106
	intel_wakeref_t wakeref;
2107
	struct drm_printer p;
2108

2109 2110
	if (!HAS_HUC(dev_priv))
		return -ENODEV;
2111

2112 2113
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->huc.fw, &p);
2114

2115 2116
	with_intel_runtime_pm(dev_priv, wakeref)
		seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
2117 2118 2119 2120

	return 0;
}

2121 2122
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2123
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2124
	intel_wakeref_t wakeref;
2125
	struct drm_printer p;
2126

2127 2128
	if (!HAS_GUC(dev_priv))
		return -ENODEV;
2129

2130 2131
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->guc.fw, &p);
2132

2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149
	with_intel_runtime_pm(dev_priv, wakeref) {
		u32 tmp = I915_READ(GUC_STATUS);
		u32 i;

		seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
		seq_printf(m, "\tBootrom status = 0x%x\n",
			   (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
		seq_printf(m, "\tuKernel status = 0x%x\n",
			   (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
		seq_printf(m, "\tMIA Core status = 0x%x\n",
			   (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
		seq_puts(m, "\nScratch registers:\n");
		for (i = 0; i < 16; i++) {
			seq_printf(m, "\t%2d: \t0x%x\n",
				   i, I915_READ(SOFT_SCRATCH(i)));
		}
	}
2150

2151 2152 2153
	return 0;
}

2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170
static const char *
stringify_guc_log_type(enum guc_log_buffer_type type)
{
	switch (type) {
	case GUC_ISR_LOG_BUFFER:
		return "ISR";
	case GUC_DPC_LOG_BUFFER:
		return "DPC";
	case GUC_CRASH_DUMP_LOG_BUFFER:
		return "CRASH";
	default:
		MISSING_CASE(type);
	}

	return "";
}

2171 2172 2173
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
2174 2175
	struct intel_guc_log *log = &dev_priv->guc.log;
	enum guc_log_buffer_type type;
2176

2177 2178 2179 2180
	if (!intel_guc_log_relay_enabled(log)) {
		seq_puts(m, "GuC log relay disabled\n");
		return;
	}
2181

2182
	seq_puts(m, "GuC logging stats:\n");
2183

2184
	seq_printf(m, "\tRelay full count: %u\n",
2185 2186 2187 2188 2189 2190 2191 2192
		   log->relay.full_count);

	for (type = GUC_ISR_LOG_BUFFER; type < GUC_MAX_LOG_BUFFER; type++) {
		seq_printf(m, "\t%s:\tflush count %10u, overflow count %10u\n",
			   stringify_guc_log_type(type),
			   log->stats[type].flush,
			   log->stats[type].sampled_overflow);
	}
2193 2194
}

2195 2196
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
2197
				 struct intel_guc_client *client)
2198
{
2199
	struct intel_engine_cs *engine;
2200
	enum intel_engine_id id;
2201
	u64 tot = 0;
2202

2203 2204
	seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
		client->priority, client->stage_id, client->proc_desc_offset);
2205 2206
	seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
		client->doorbell_id, client->doorbell_offset);
2207

2208
	for_each_engine(engine, dev_priv, id) {
2209 2210
		u64 submissions = client->submissions[id];
		tot += submissions;
2211
		seq_printf(m, "\tSubmissions: %llu %s\n",
2212
				submissions, engine->name);
2213 2214 2215 2216
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

2217 2218 2219 2220 2221
static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_guc *guc = &dev_priv->guc;

2222
	if (!USES_GUC(dev_priv))
2223 2224
		return -ENODEV;

2225 2226 2227 2228 2229
	i915_guc_log_info(m, dev_priv);

	if (!USES_GUC_SUBMISSION(dev_priv))
		return 0;

2230
	GEM_BUG_ON(!guc->execbuf_client);
2231

2232
	seq_printf(m, "\nDoorbell map:\n");
2233
	seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
2234
	seq_printf(m, "Doorbell next cacheline: 0x%x\n", guc->db_cacheline);
2235

2236 2237
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2238 2239 2240 2241 2242
	if (guc->preempt_client) {
		seq_printf(m, "\nGuC preempt client @ %p:\n",
			   guc->preempt_client);
		i915_guc_client_info(m, dev_priv, guc->preempt_client);
	}
2243 2244 2245 2246 2247 2248

	/* Add more as required ... */

	return 0;
}

2249
static int i915_guc_stage_pool(struct seq_file *m, void *data)
A
Alex Dai 已提交
2250
{
2251
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2252 2253
	const struct intel_guc *guc = &dev_priv->guc;
	struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
2254
	struct intel_guc_client *client = guc->execbuf_client;
2255
	intel_engine_mask_t tmp;
2256
	int index;
A
Alex Dai 已提交
2257

2258 2259
	if (!USES_GUC_SUBMISSION(dev_priv))
		return -ENODEV;
A
Alex Dai 已提交
2260

2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279
	for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
		struct intel_engine_cs *engine;

		if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
			continue;

		seq_printf(m, "GuC stage descriptor %u:\n", index);
		seq_printf(m, "\tIndex: %u\n", desc->stage_id);
		seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
		seq_printf(m, "\tPriority: %d\n", desc->priority);
		seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
		seq_printf(m, "\tEngines used: 0x%x\n",
			   desc->engines_used);
		seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
			   desc->db_trigger_phy,
			   desc->db_trigger_cpu,
			   desc->db_trigger_uk);
		seq_printf(m, "\tProcess descriptor: 0x%x\n",
			   desc->process_desc);
2280
		seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302
			   desc->wq_addr, desc->wq_size);
		seq_putc(m, '\n');

		for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
			u32 guc_engine_id = engine->guc_id;
			struct guc_execlist_context *lrc =
						&desc->lrc[guc_engine_id];

			seq_printf(m, "\t%s LRC:\n", engine->name);
			seq_printf(m, "\t\tContext desc: 0x%x\n",
				   lrc->context_desc);
			seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
			seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
			seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
			seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
			seq_putc(m, '\n');
		}
	}

	return 0;
}

A
Alex Dai 已提交
2303 2304
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2305 2306 2307 2308 2309 2310
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node_to_i915(node);
	bool dump_load_err = !!node->info_ent->data;
	struct drm_i915_gem_object *obj = NULL;
	u32 *log;
	int i = 0;
A
Alex Dai 已提交
2311

2312 2313 2314
	if (!HAS_GUC(dev_priv))
		return -ENODEV;

2315 2316 2317 2318
	if (dump_load_err)
		obj = dev_priv->guc.load_err_log;
	else if (dev_priv->guc.log.vma)
		obj = dev_priv->guc.log.vma->obj;
A
Alex Dai 已提交
2319

2320 2321
	if (!obj)
		return 0;
A
Alex Dai 已提交
2322

2323 2324 2325 2326 2327
	log = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(log)) {
		DRM_DEBUG("Failed to pin object\n");
		seq_puts(m, "(log data unaccessible)\n");
		return PTR_ERR(log);
A
Alex Dai 已提交
2328 2329
	}

2330 2331 2332 2333 2334
	for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
		seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
			   *(log + i), *(log + i + 1),
			   *(log + i + 2), *(log + i + 3));

A
Alex Dai 已提交
2335 2336
	seq_putc(m, '\n');

2337 2338
	i915_gem_object_unpin_map(obj);

A
Alex Dai 已提交
2339 2340 2341
	return 0;
}

2342
static int i915_guc_log_level_get(void *data, u64 *val)
2343
{
2344
	struct drm_i915_private *dev_priv = data;
2345

2346
	if (!USES_GUC(dev_priv))
2347 2348
		return -ENODEV;

2349
	*val = intel_guc_log_get_level(&dev_priv->guc.log);
2350 2351 2352 2353

	return 0;
}

2354
static int i915_guc_log_level_set(void *data, u64 val)
2355
{
2356
	struct drm_i915_private *dev_priv = data;
2357

2358
	if (!USES_GUC(dev_priv))
2359 2360
		return -ENODEV;

2361
	return intel_guc_log_set_level(&dev_priv->guc.log, val);
2362 2363
}

2364 2365
DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_level_fops,
			i915_guc_log_level_get, i915_guc_log_level_set,
2366 2367
			"%lld\n");

2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408
static int i915_guc_log_relay_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!USES_GUC(dev_priv))
		return -ENODEV;

	file->private_data = &dev_priv->guc.log;

	return intel_guc_log_relay_open(&dev_priv->guc.log);
}

static ssize_t
i915_guc_log_relay_write(struct file *filp,
			 const char __user *ubuf,
			 size_t cnt,
			 loff_t *ppos)
{
	struct intel_guc_log *log = filp->private_data;

	intel_guc_log_relay_flush(log);

	return cnt;
}

static int i915_guc_log_relay_release(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	intel_guc_log_relay_close(&dev_priv->guc.log);

	return 0;
}

static const struct file_operations i915_guc_log_relay_fops = {
	.owner = THIS_MODULE,
	.open = i915_guc_log_relay_open,
	.write = i915_guc_log_relay_write,
	.release = i915_guc_log_relay_release,
};

2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422
static int i915_psr_sink_status_show(struct seq_file *m, void *data)
{
	u8 val;
	static const char * const sink_status[] = {
		"inactive",
		"transition to active, capture and display",
		"active, display from RFB",
		"active, capture and display on sink device timings",
		"transition to inactive, capture and display, timing re-sync",
		"reserved",
		"reserved",
		"sink internal error",
	};
	struct drm_connector *connector = m->private;
2423
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
2424 2425
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
2426 2427 2428 2429 2430 2431
	int ret;

	if (!CAN_PSR(dev_priv)) {
		seq_puts(m, "PSR Unsupported\n");
		return -ENODEV;
	}
2432 2433 2434 2435

	if (connector->status != connector_status_connected)
		return -ENODEV;

2436 2437 2438
	ret = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_STATUS, &val);

	if (ret == 1) {
2439 2440 2441 2442 2443 2444 2445
		const char *str = "unknown";

		val &= DP_PSR_SINK_STATE_MASK;
		if (val < ARRAY_SIZE(sink_status))
			str = sink_status[val];
		seq_printf(m, "Sink PSR status: 0x%x [%s]\n", val, str);
	} else {
2446
		return ret;
2447 2448 2449 2450 2451 2452
	}

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_psr_sink_status);

2453 2454 2455
static void
psr_source_status(struct drm_i915_private *dev_priv, struct seq_file *m)
{
2456 2457
	u32 val, status_val;
	const char *status = "unknown";
2458

2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472
	if (dev_priv->psr.psr2_enabled) {
		static const char * const live_status[] = {
			"IDLE",
			"CAPTURE",
			"CAPTURE_FS",
			"SLEEP",
			"BUFON_FW",
			"ML_UP",
			"SU_STANDBY",
			"FAST_SLEEP",
			"DEEP_SLEEP",
			"BUF_ON",
			"TG_ON"
		};
2473 2474 2475 2476 2477
		val = I915_READ(EDP_PSR2_STATUS);
		status_val = (val & EDP_PSR2_STATUS_STATE_MASK) >>
			      EDP_PSR2_STATUS_STATE_SHIFT;
		if (status_val < ARRAY_SIZE(live_status))
			status = live_status[status_val];
2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488
	} else {
		static const char * const live_status[] = {
			"IDLE",
			"SRDONACK",
			"SRDENT",
			"BUFOFF",
			"BUFON",
			"AUXACK",
			"SRDOFFACK",
			"SRDENT_ON",
		};
2489 2490 2491 2492 2493
		val = I915_READ(EDP_PSR_STATUS);
		status_val = (val & EDP_PSR_STATUS_STATE_MASK) >>
			      EDP_PSR_STATUS_STATE_SHIFT;
		if (status_val < ARRAY_SIZE(live_status))
			status = live_status[status_val];
2494
	}
2495

2496
	seq_printf(m, "Source PSR status: %s [0x%08x]\n", status, val);
2497 2498
}

2499 2500
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2501
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2502
	struct i915_psr *psr = &dev_priv->psr;
2503
	intel_wakeref_t wakeref;
2504 2505 2506
	const char *status;
	bool enabled;
	u32 val;
2507

2508 2509
	if (!HAS_PSR(dev_priv))
		return -ENODEV;
2510

2511 2512 2513 2514 2515 2516
	seq_printf(m, "Sink support: %s", yesno(psr->sink_support));
	if (psr->dp)
		seq_printf(m, " [0x%02x]", psr->dp->psr_dpcd[0]);
	seq_puts(m, "\n");

	if (!psr->sink_support)
2517 2518
		return 0;

2519
	wakeref = intel_runtime_pm_get(dev_priv);
2520
	mutex_lock(&psr->lock);
2521

2522 2523
	if (psr->enabled)
		status = psr->psr2_enabled ? "PSR2 enabled" : "PSR1 enabled";
2524
	else
2525 2526
		status = "disabled";
	seq_printf(m, "PSR mode: %s\n", status);
2527

2528 2529
	if (!psr->enabled)
		goto unlock;
2530

2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542
	if (psr->psr2_enabled) {
		val = I915_READ(EDP_PSR2_CTL);
		enabled = val & EDP_PSR2_ENABLE;
	} else {
		val = I915_READ(EDP_PSR_CTL);
		enabled = val & EDP_PSR_ENABLE;
	}
	seq_printf(m, "Source PSR ctl: %s [0x%08x]\n",
		   enableddisabled(enabled), val);
	psr_source_status(dev_priv, m);
	seq_printf(m, "Busy frontbuffer bits: 0x%08x\n",
		   psr->busy_frontbuffer_bits);
2543

2544 2545 2546
	/*
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2547
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2548 2549
		val = I915_READ(EDP_PSR_PERF_CNT) & EDP_PSR_PERF_CNT_MASK;
		seq_printf(m, "Performance counter: %u\n", val);
R
Rodrigo Vivi 已提交
2550
	}
2551

2552
	if (psr->debug & I915_PSR_DEBUG_IRQ) {
2553
		seq_printf(m, "Last attempted entry at: %lld\n",
2554 2555
			   psr->last_entry_attempt);
		seq_printf(m, "Last exit at: %lld\n", psr->last_exit);
2556 2557
	}

2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
	if (psr->psr2_enabled) {
		u32 su_frames_val[3];
		int frame;

		/*
		 * Reading all 3 registers before hand to minimize crossing a
		 * frame boundary between register reads
		 */
		for (frame = 0; frame < PSR2_SU_STATUS_FRAMES; frame += 3)
			su_frames_val[frame / 3] = I915_READ(PSR2_SU_STATUS(frame));

		seq_puts(m, "Frame:\tPSR2 SU blocks:\n");

		for (frame = 0; frame < PSR2_SU_STATUS_FRAMES; frame++) {
			u32 su_blocks;

			su_blocks = su_frames_val[frame / 3] &
				    PSR2_SU_STATUS_MASK(frame);
			su_blocks = su_blocks >> PSR2_SU_STATUS_SHIFT(frame);
			seq_printf(m, "%d\t%d\n", frame, su_blocks);
		}
	}

2581 2582
unlock:
	mutex_unlock(&psr->lock);
2583
	intel_runtime_pm_put(dev_priv, wakeref);
2584

2585 2586 2587
	return 0;
}

2588 2589 2590 2591
static int
i915_edp_psr_debug_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
2592
	intel_wakeref_t wakeref;
2593
	int ret;
2594 2595 2596 2597

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

2598
	DRM_DEBUG_KMS("Setting PSR debug to %llx\n", val);
2599

2600
	wakeref = intel_runtime_pm_get(dev_priv);
2601

2602
	ret = intel_psr_debug_set(dev_priv, val);
2603

2604
	intel_runtime_pm_put(dev_priv, wakeref);
2605

2606
	return ret;
2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624
}

static int
i915_edp_psr_debug_get(void *data, u64 *val)
{
	struct drm_i915_private *dev_priv = data;

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

	*val = READ_ONCE(dev_priv->psr.debug);
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_edp_psr_debug_fops,
			i915_edp_psr_debug_get, i915_edp_psr_debug_set,
			"%llu\n");

2625 2626
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2627
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2628
	unsigned long long power;
2629
	intel_wakeref_t wakeref;
2630 2631
	u32 units;

2632
	if (INTEL_GEN(dev_priv) < 6)
2633 2634
		return -ENODEV;

2635
	if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power))
2636 2637 2638
		return -ENODEV;

	units = (power & 0x1f00) >> 8;
2639 2640
	with_intel_runtime_pm(dev_priv, wakeref)
		power = I915_READ(MCH_SECP_NRG_STTS);
2641

2642
	power = (1000000 * power) >> units; /* convert to uJ */
2643
	seq_printf(m, "%llu", power);
2644 2645 2646 2647

	return 0;
}

2648
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2649
{
2650
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2651
	struct pci_dev *pdev = dev_priv->drm.pdev;
2652

2653 2654
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2655

2656 2657 2658
	seq_printf(m, "Runtime power status: %s\n",
		   enableddisabled(!dev_priv->power_domains.wakeref));

2659
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2660
	seq_printf(m, "IRQs disabled: %s\n",
2661
		   yesno(!intel_irqs_enabled(dev_priv)));
2662
#ifdef CONFIG_PM
2663
	seq_printf(m, "Usage count: %d\n",
2664
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2665 2666 2667
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2668
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2669 2670
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2671

2672 2673 2674 2675 2676 2677
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)) {
		struct drm_printer p = drm_seq_file_printer(m);

		print_intel_runtime_pm_wakeref(dev_priv, &p);
	}

2678 2679 2680
	return 0;
}

2681 2682
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2683
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
2695
		seq_printf(m, "%-25s %d\n", power_well->desc->name,
2696 2697
			   power_well->count);

2698
		for_each_power_domain(power_domain, power_well->desc->domains)
2699
			seq_printf(m, "  %-23s %d\n",
2700
				 intel_display_power_domain_str(power_domain),
2701 2702 2703 2704 2705 2706 2707 2708
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2709 2710
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2711
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2712
	intel_wakeref_t wakeref;
2713 2714
	struct intel_csr *csr;

2715 2716
	if (!HAS_CSR(dev_priv))
		return -ENODEV;
2717 2718 2719

	csr = &dev_priv->csr;

2720
	wakeref = intel_runtime_pm_get(dev_priv);
2721

2722 2723 2724 2725
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2726
		goto out;
2727 2728 2729 2730

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2731 2732 2733 2734 2735 2736 2737
	if (WARN_ON(INTEL_GEN(dev_priv) > 11))
		goto out;

	seq_printf(m, "DC3 -> DC5 count: %d\n",
		   I915_READ(IS_BROXTON(dev_priv) ? BXT_CSR_DC3_DC5_COUNT :
						    SKL_CSR_DC3_DC5_COUNT));
	if (!IS_GEN9_LP(dev_priv))
2738 2739 2740
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));

2741 2742 2743 2744 2745
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2746
	intel_runtime_pm_put(dev_priv, wakeref);
2747

2748 2749 2750
	return 0;
}

2751 2752 2753 2754 2755 2756 2757 2758
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

2759
	seq_printf(m, DRM_MODE_FMT "\n", DRM_MODE_ARG(mode));
2760 2761 2762 2763 2764 2765
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2766 2767
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2768 2769 2770 2771 2772 2773
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2774
		   encoder->base.id, encoder->name);
2775 2776 2777 2778
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2779
			   connector->name,
2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2793 2794
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2795 2796
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2797 2798
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2799

2800
	if (fb)
2801
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2802 2803
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2804 2805
	else
		seq_puts(m, "\tprimary plane disabled\n");
2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2825
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2826
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2827
		intel_panel_info(m, &intel_connector->panel);
2828 2829 2830

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2831 2832
}

L
Libin Yang 已提交
2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2847 2848 2849 2850 2851 2852
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2853
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2867
	struct drm_display_mode *mode;
2868 2869

	seq_printf(m, "connector %d: type %s, status: %s\n",
2870
		   connector->base.id, connector->name,
2871
		   drm_get_connector_status_name(connector->status));
2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882

	if (connector->status == connector_status_disconnected)
		return;

	seq_printf(m, "\tname: %s\n", connector->display_info.name);
	seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
		   connector->display_info.width_mm,
		   connector->display_info.height_mm);
	seq_printf(m, "\tsubpixel order: %s\n",
		   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
	seq_printf(m, "\tCEA rev: %d\n", connector->display_info.cea_rev);
2883

2884
	if (!intel_encoder)
2885 2886 2887 2888 2889
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
2890 2891 2892 2893
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
2894 2895 2896
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2897
			intel_lvds_info(m, intel_connector);
2898 2899 2900
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2901
		    intel_encoder->type == INTEL_OUTPUT_DDI)
2902 2903 2904 2905
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
2906
	}
2907

2908 2909 2910
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2911 2912
}

2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

2931
static void plane_rotation(char *buf, size_t bufsize, unsigned int rotation)
2932 2933
{
	/*
2934
	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
2935 2936
	 * will print them all to visualize if the values are misused
	 */
2937
	snprintf(buf, bufsize,
2938
		 "%s%s%s%s%s%s(0x%08x)",
2939 2940 2941 2942 2943 2944
		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
2945 2946 2947 2948 2949
		 rotation);
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2950 2951
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2952 2953 2954 2955 2956
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
2957
		struct drm_format_name_buf format_name;
2958
		char rot_str[48];
2959 2960 2961 2962 2963 2964 2965 2966

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

2967
		if (state->fb) {
V
Ville Syrjälä 已提交
2968 2969
			drm_get_format_name(state->fb->format->format,
					    &format_name);
2970
		} else {
2971
			sprintf(format_name.str, "N/A");
2972 2973
		}

2974 2975
		plane_rotation(rot_str, sizeof(rot_str), state->rotation);

2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
2989
			   format_name.str,
2990
			   rot_str);
2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3009
		for (i = 0; i < num_scalers; i++) {
3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3022 3023
static int i915_display_info(struct seq_file *m, void *unused)
{
3024 3025
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3026
	struct intel_crtc *crtc;
3027
	struct drm_connector *connector;
3028
	struct drm_connector_list_iter conn_iter;
3029 3030 3031
	intel_wakeref_t wakeref;

	wakeref = intel_runtime_pm_get(dev_priv);
3032 3033 3034

	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3035
	for_each_intel_crtc(dev, crtc) {
3036
		struct intel_crtc_state *pipe_config;
3037

3038
		drm_modeset_lock(&crtc->base.mutex, NULL);
3039 3040
		pipe_config = to_intel_crtc_state(crtc->base.state);

3041
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3042
			   crtc->base.base.id, pipe_name(crtc->pipe),
3043
			   yesno(pipe_config->base.active),
3044 3045 3046
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3047
		if (pipe_config->base.active) {
3048 3049 3050
			struct intel_plane *cursor =
				to_intel_plane(crtc->base.cursor);

3051 3052
			intel_crtc_info(m, crtc);

3053 3054 3055 3056 3057 3058 3059
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
				   yesno(cursor->base.state->visible),
				   cursor->base.state->crtc_x,
				   cursor->base.state->crtc_y,
				   cursor->base.state->crtc_w,
				   cursor->base.state->crtc_h,
				   cursor->cursor.base);
3060 3061
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3062
		}
3063 3064 3065 3066

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3067
		drm_modeset_unlock(&crtc->base.mutex);
3068 3069 3070 3071 3072
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
3073 3074 3075
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
3076
		intel_connector_info(m, connector);
3077 3078 3079
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

3080
	intel_runtime_pm_put(dev_priv, wakeref);
3081 3082 3083 3084

	return 0;
}

3085 3086 3087 3088
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
3089
	intel_wakeref_t wakeref;
3090
	enum intel_engine_id id;
3091
	struct drm_printer p;
3092

3093
	wakeref = intel_runtime_pm_get(dev_priv);
3094

3095
	seq_printf(m, "GT awake? %s\n", yesno(dev_priv->gt.awake));
3096 3097
	seq_printf(m, "Global active requests: %d\n",
		   dev_priv->gt.active_requests);
L
Lionel Landwerlin 已提交
3098
	seq_printf(m, "CS timestamp frequency: %u kHz\n",
3099
		   RUNTIME_INFO(dev_priv)->cs_timestamp_frequency_khz);
3100

3101 3102
	p = drm_seq_file_printer(m);
	for_each_engine(engine, dev_priv, id)
3103
		intel_engine_dump(engine, &p, "%s\n", engine->name);
3104

3105
	intel_runtime_pm_put(dev_priv, wakeref);
3106

3107 3108 3109
	return 0;
}

3110 3111 3112 3113 3114
static int i915_rcs_topology(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_printer p = drm_seq_file_printer(m);

3115
	intel_device_info_dump_topology(&RUNTIME_INFO(dev_priv)->sseu, &p);
3116 3117 3118 3119

	return 0;
}

3120 3121 3122 3123 3124 3125 3126 3127 3128 3129
static int i915_shrinker_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *i915 = node_to_i915(m->private);

	seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
	seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);

	return 0;
}

3130 3131
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3132 3133
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3134 3135 3136 3137 3138 3139
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

3140
		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->info->name,
3141
			   pll->info->id);
3142
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3143
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
3144
		seq_printf(m, " tracked hardware state:\n");
3145
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
3146
		seq_printf(m, " dpll_md: 0x%08x\n",
3147 3148 3149 3150
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172
		seq_printf(m, " cfgcr0:  0x%08x\n", pll->state.hw_state.cfgcr0);
		seq_printf(m, " cfgcr1:  0x%08x\n", pll->state.hw_state.cfgcr1);
		seq_printf(m, " mg_refclkin_ctl:        0x%08x\n",
			   pll->state.hw_state.mg_refclkin_ctl);
		seq_printf(m, " mg_clktop2_coreclkctl1: 0x%08x\n",
			   pll->state.hw_state.mg_clktop2_coreclkctl1);
		seq_printf(m, " mg_clktop2_hsclkctl:    0x%08x\n",
			   pll->state.hw_state.mg_clktop2_hsclkctl);
		seq_printf(m, " mg_pll_div0:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div0);
		seq_printf(m, " mg_pll_div1:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div1);
		seq_printf(m, " mg_pll_lf:    0x%08x\n",
			   pll->state.hw_state.mg_pll_lf);
		seq_printf(m, " mg_pll_frac_lock: 0x%08x\n",
			   pll->state.hw_state.mg_pll_frac_lock);
		seq_printf(m, " mg_pll_ssc:   0x%08x\n",
			   pll->state.hw_state.mg_pll_ssc);
		seq_printf(m, " mg_pll_bias:  0x%08x\n",
			   pll->state.hw_state.mg_pll_bias);
		seq_printf(m, " mg_pll_tdc_coldst_bias: 0x%08x\n",
			   pll->state.hw_state.mg_pll_tdc_coldst_bias);
3173 3174 3175 3176 3177 3178
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3179
static int i915_wa_registers(struct seq_file *m, void *unused)
3180
{
3181
	struct drm_i915_private *i915 = node_to_i915(m->private);
3182
	const struct i915_wa_list *wal = &i915->engine[RCS0]->ctx_wa_list;
3183 3184
	struct i915_wa *wa;
	unsigned int i;
3185

3186 3187
	seq_printf(m, "Workarounds applied: %u\n", wal->count);
	for (i = 0, wa = wal->list; i < wal->count; i++, wa++)
3188
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X\n",
3189
			   i915_mmio_reg_offset(wa->reg), wa->val, wa->mask);
3190 3191 3192 3193

	return 0;
}

3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217
static int i915_ipc_status_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Isochronous Priority Control: %s\n",
			yesno(dev_priv->ipc_enabled));
	return 0;
}

static int i915_ipc_status_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!HAS_IPC(dev_priv))
		return -ENODEV;

	return single_open(file, i915_ipc_status_show, dev_priv);
}

static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
3218
	intel_wakeref_t wakeref;
3219
	bool enable;
3220
	int ret;
3221 3222 3223 3224 3225

	ret = kstrtobool_from_user(ubuf, len, &enable);
	if (ret < 0)
		return ret;

3226 3227 3228 3229 3230 3231 3232
	with_intel_runtime_pm(dev_priv, wakeref) {
		if (!dev_priv->ipc_enabled && enable)
			DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
		dev_priv->wm.distrust_bios_wm = true;
		dev_priv->ipc_enabled = enable;
		intel_enable_ipc(dev_priv);
	}
3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245

	return len;
}

static const struct file_operations i915_ipc_status_fops = {
	.owner = THIS_MODULE,
	.open = i915_ipc_status_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_ipc_status_write
};

3246 3247
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3248 3249
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3250
	struct skl_ddb_entry *entry;
3251
	struct intel_crtc *crtc;
3252

3253
	if (INTEL_GEN(dev_priv) < 9)
3254
		return -ENODEV;
3255

3256 3257 3258 3259
	drm_modeset_lock_all(dev);

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

3260 3261 3262 3263 3264 3265
	for_each_intel_crtc(&dev_priv->drm, crtc) {
		struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
		enum pipe pipe = crtc->pipe;
		enum plane_id plane_id;

3266 3267
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3268 3269 3270
		for_each_plane_id_on_crtc(crtc, plane_id) {
			entry = &crtc_state->wm.skl.plane_ddb_y[plane_id];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane_id + 1,
3271 3272 3273 3274
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3275
		entry = &crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR];
3276 3277 3278 3279 3280 3281 3282 3283 3284
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3285
static void drrs_status_per_crtc(struct seq_file *m,
3286 3287
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3288
{
3289
	struct drm_i915_private *dev_priv = to_i915(dev);
3290 3291
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3292
	struct drm_connector *connector;
3293
	struct drm_connector_list_iter conn_iter;
3294

3295 3296
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3297 3298 3299 3300
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3301
	}
3302
	drm_connector_list_iter_end(&conn_iter);
3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3315
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3316 3317 3318 3319 3320 3321 3322 3323
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
3324 3325 3326 3327
			seq_puts(m, "Idleness DRRS: Disabled\n");
			if (dev_priv->psr.enabled)
				seq_puts(m,
				"\tAs PSR is enabled, DRRS is not enabled\n");
3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3362 3363
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3364 3365 3366
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3367
	drm_modeset_lock_all(dev);
3368
	for_each_intel_crtc(dev, intel_crtc) {
3369
		if (intel_crtc->base.state->active) {
3370 3371 3372 3373 3374 3375
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3376
	drm_modeset_unlock_all(dev);
3377 3378 3379 3380 3381 3382 3383

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3384 3385
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3386 3387
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3388 3389
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3390
	struct drm_connector *connector;
3391
	struct drm_connector_list_iter conn_iter;
3392

3393 3394
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3395
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3396
			continue;
3397 3398 3399 3400 3401 3402

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3403 3404
		if (!intel_dig_port->dp.can_mst)
			continue;
3405

3406
		seq_printf(m, "MST Source Port %c\n",
3407
			   port_name(intel_dig_port->base.port));
3408 3409
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3410 3411
	drm_connector_list_iter_end(&conn_iter);

3412 3413 3414
	return 0;
}

3415
static ssize_t i915_displayport_test_active_write(struct file *file,
3416 3417
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3418 3419 3420 3421 3422
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3423
	struct drm_connector_list_iter conn_iter;
3424 3425 3426
	struct intel_dp *intel_dp;
	int val = 0;

3427
	dev = ((struct seq_file *)file->private_data)->private;
3428 3429 3430 3431

	if (len == 0)
		return 0;

G
Geliang Tang 已提交
3432 3433 3434
	input_buffer = memdup_user_nul(ubuf, len);
	if (IS_ERR(input_buffer))
		return PTR_ERR(input_buffer);
3435 3436 3437

	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3438 3439
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3440 3441
		struct intel_encoder *encoder;

3442 3443 3444 3445
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3446 3447 3448 3449 3450 3451
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3452 3453
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3454
				break;
3455 3456 3457 3458 3459
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3460
				intel_dp->compliance.test_active = 1;
3461
			else
3462
				intel_dp->compliance.test_active = 0;
3463 3464
		}
	}
3465
	drm_connector_list_iter_end(&conn_iter);
3466 3467 3468 3469 3470 3471 3472 3473 3474 3475
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
3476 3477
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3478
	struct drm_connector *connector;
3479
	struct drm_connector_list_iter conn_iter;
3480 3481
	struct intel_dp *intel_dp;

3482 3483
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3484 3485
		struct intel_encoder *encoder;

3486 3487 3488 3489
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3490 3491 3492 3493 3494 3495
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3496
			if (intel_dp->compliance.test_active)
3497 3498 3499 3500 3501 3502
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3503
	drm_connector_list_iter_end(&conn_iter);
3504 3505 3506 3507 3508

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3509
					     struct file *file)
3510
{
3511
	return single_open(file, i915_displayport_test_active_show,
3512
			   inode->i_private);
3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
3526 3527
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3528
	struct drm_connector *connector;
3529
	struct drm_connector_list_iter conn_iter;
3530 3531
	struct intel_dp *intel_dp;

3532 3533
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3534 3535
		struct intel_encoder *encoder;

3536 3537 3538 3539
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3540 3541 3542 3543 3544 3545
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3546 3547 3548 3549
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3550 3551 3552 3553 3554 3555 3556 3557 3558
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3559 3560 3561
		} else
			seq_puts(m, "0");
	}
3562
	drm_connector_list_iter_end(&conn_iter);
3563 3564 3565

	return 0;
}
3566
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_data);
3567 3568 3569

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
3570 3571
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3572
	struct drm_connector *connector;
3573
	struct drm_connector_list_iter conn_iter;
3574 3575
	struct intel_dp *intel_dp;

3576 3577
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3578 3579
		struct intel_encoder *encoder;

3580 3581 3582 3583
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3584 3585 3586 3587 3588 3589
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3590
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3591 3592 3593
		} else
			seq_puts(m, "0");
	}
3594
	drm_connector_list_iter_end(&conn_iter);
3595 3596 3597

	return 0;
}
3598
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_type);
3599

3600
static void wm_latency_show(struct seq_file *m, const u16 wm[8])
3601
{
3602 3603
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3604
	int level;
3605 3606
	int num_levels;

3607
	if (IS_CHERRYVIEW(dev_priv))
3608
		num_levels = 3;
3609
	else if (IS_VALLEYVIEW(dev_priv))
3610
		num_levels = 1;
3611 3612
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3613
	else
3614
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3615 3616 3617 3618 3619 3620

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3621 3622
		/*
		 * - WM1+ latency values in 0.5us units
3623
		 * - latencies are in us on gen9/vlv/chv
3624
		 */
3625 3626 3627 3628
		if (INTEL_GEN(dev_priv) >= 9 ||
		    IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv) ||
		    IS_G4X(dev_priv))
3629 3630
			latency *= 10;
		else if (level > 0)
3631 3632 3633
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3634
			   level, wm[level], latency / 10, latency % 10);
3635 3636 3637 3638 3639 3640 3641
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3642
	struct drm_i915_private *dev_priv = m->private;
3643
	const u16 *latencies;
3644

3645
	if (INTEL_GEN(dev_priv) >= 9)
3646 3647
		latencies = dev_priv->wm.skl_latency;
	else
3648
		latencies = dev_priv->wm.pri_latency;
3649

3650
	wm_latency_show(m, latencies);
3651 3652 3653 3654 3655 3656

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3657
	struct drm_i915_private *dev_priv = m->private;
3658
	const u16 *latencies;
3659

3660
	if (INTEL_GEN(dev_priv) >= 9)
3661 3662
		latencies = dev_priv->wm.skl_latency;
	else
3663
		latencies = dev_priv->wm.spr_latency;
3664

3665
	wm_latency_show(m, latencies);
3666 3667 3668 3669 3670 3671

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3672
	struct drm_i915_private *dev_priv = m->private;
3673
	const u16 *latencies;
3674

3675
	if (INTEL_GEN(dev_priv) >= 9)
3676 3677
		latencies = dev_priv->wm.skl_latency;
	else
3678
		latencies = dev_priv->wm.cur_latency;
3679

3680
	wm_latency_show(m, latencies);
3681 3682 3683 3684 3685 3686

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3687
	struct drm_i915_private *dev_priv = inode->i_private;
3688

3689
	if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
3690 3691
		return -ENODEV;

3692
	return single_open(file, pri_wm_latency_show, dev_priv);
3693 3694 3695 3696
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3697
	struct drm_i915_private *dev_priv = inode->i_private;
3698

R
Rodrigo Vivi 已提交
3699
	if (HAS_GMCH(dev_priv))
3700 3701
		return -ENODEV;

3702
	return single_open(file, spr_wm_latency_show, dev_priv);
3703 3704 3705 3706
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3707
	struct drm_i915_private *dev_priv = inode->i_private;
3708

R
Rodrigo Vivi 已提交
3709
	if (HAS_GMCH(dev_priv))
3710 3711
		return -ENODEV;

3712
	return single_open(file, cur_wm_latency_show, dev_priv);
3713 3714 3715
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3716
				size_t len, loff_t *offp, u16 wm[8])
3717 3718
{
	struct seq_file *m = file->private_data;
3719 3720
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3721
	u16 new[8] = { 0 };
3722
	int num_levels;
3723 3724 3725 3726
	int level;
	int ret;
	char tmp[32];

3727
	if (IS_CHERRYVIEW(dev_priv))
3728
		num_levels = 3;
3729
	else if (IS_VALLEYVIEW(dev_priv))
3730
		num_levels = 1;
3731 3732
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3733
	else
3734
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3735

3736 3737 3738 3739 3740 3741 3742 3743
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3744 3745 3746
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3765
	struct drm_i915_private *dev_priv = m->private;
3766
	u16 *latencies;
3767

3768
	if (INTEL_GEN(dev_priv) >= 9)
3769 3770
		latencies = dev_priv->wm.skl_latency;
	else
3771
		latencies = dev_priv->wm.pri_latency;
3772 3773

	return wm_latency_write(file, ubuf, len, offp, latencies);
3774 3775 3776 3777 3778 3779
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3780
	struct drm_i915_private *dev_priv = m->private;
3781
	u16 *latencies;
3782

3783
	if (INTEL_GEN(dev_priv) >= 9)
3784 3785
		latencies = dev_priv->wm.skl_latency;
	else
3786
		latencies = dev_priv->wm.spr_latency;
3787 3788

	return wm_latency_write(file, ubuf, len, offp, latencies);
3789 3790 3791 3792 3793 3794
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3795
	struct drm_i915_private *dev_priv = m->private;
3796
	u16 *latencies;
3797

3798
	if (INTEL_GEN(dev_priv) >= 9)
3799 3800
		latencies = dev_priv->wm.skl_latency;
	else
3801
		latencies = dev_priv->wm.cur_latency;
3802

3803
	return wm_latency_write(file, ubuf, len, offp, latencies);
3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3833 3834
static int
i915_wedged_get(void *data, u64 *val)
3835
{
3836
	int ret = i915_terminally_wedged(data);
3837

3838 3839 3840 3841 3842 3843 3844 3845 3846 3847
	switch (ret) {
	case -EIO:
		*val = 1;
		return 0;
	case 0:
		*val = 0;
		return 0;
	default:
		return ret;
	}
3848 3849
}

3850 3851
static int
i915_wedged_set(void *data, u64 val)
3852
{
3853
	struct drm_i915_private *i915 = data;
3854

3855 3856 3857
	/* Flush any previous reset before applying for a new one */
	wait_event(i915->gpu_error.reset_queue,
		   !test_bit(I915_RESET_BACKOFF, &i915->gpu_error.flags));
3858

3859 3860
	i915_handle_error(i915, val, I915_ERROR_CAPTURE,
			  "Manually set wedged engine mask = %llx", val);
3861
	return 0;
3862 3863
}

3864 3865
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
3866
			"%llu\n");
3867

3868 3869 3870 3871 3872 3873 3874
#define DROP_UNBOUND	BIT(0)
#define DROP_BOUND	BIT(1)
#define DROP_RETIRE	BIT(2)
#define DROP_ACTIVE	BIT(3)
#define DROP_FREED	BIT(4)
#define DROP_SHRINK_ALL	BIT(5)
#define DROP_IDLE	BIT(6)
3875 3876
#define DROP_RESET_ACTIVE	BIT(7)
#define DROP_RESET_SEQNO	BIT(8)
3877 3878 3879 3880
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
3881
		  DROP_FREED	| \
3882
		  DROP_SHRINK_ALL |\
3883 3884 3885
		  DROP_IDLE	| \
		  DROP_RESET_ACTIVE | \
		  DROP_RESET_SEQNO)
3886 3887
static int
i915_drop_caches_get(void *data, u64 *val)
3888
{
3889
	*val = DROP_ALL;
3890

3891
	return 0;
3892 3893
}

3894 3895
static int
i915_drop_caches_set(void *data, u64 val)
3896
{
3897
	struct drm_i915_private *i915 = data;
3898

3899 3900
	DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
		  val, val & DROP_ALL);
3901

3902 3903
	if (val & DROP_RESET_ACTIVE &&
	    wait_for(intel_engines_are_idle(i915), I915_IDLE_ENGINES_TIMEOUT))
3904 3905
		i915_gem_set_wedged(i915);

3906 3907
	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
3908
	if (val & (DROP_ACTIVE | DROP_RETIRE | DROP_RESET_SEQNO)) {
3909 3910
		int ret;

3911
		ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
3912
		if (ret)
3913
			return ret;
3914

3915
		if (val & DROP_ACTIVE)
3916
			ret = i915_gem_wait_for_idle(i915,
3917
						     I915_WAIT_INTERRUPTIBLE |
3918 3919
						     I915_WAIT_LOCKED,
						     MAX_SCHEDULE_TIMEOUT);
3920 3921

		if (val & DROP_RETIRE)
3922
			i915_retire_requests(i915);
3923

3924 3925 3926
		mutex_unlock(&i915->drm.struct_mutex);
	}

3927
	if (val & DROP_RESET_ACTIVE && i915_terminally_wedged(i915))
3928
		i915_handle_error(i915, ALL_ENGINES, 0, NULL);
3929

3930
	fs_reclaim_acquire(GFP_KERNEL);
3931
	if (val & DROP_BOUND)
3932
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_BOUND);
3933

3934
	if (val & DROP_UNBOUND)
3935
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
3936

3937
	if (val & DROP_SHRINK_ALL)
3938
		i915_gem_shrink_all(i915);
3939
	fs_reclaim_release(GFP_KERNEL);
3940

3941 3942
	if (val & DROP_IDLE) {
		do {
3943 3944 3945 3946
			if (READ_ONCE(i915->gt.active_requests))
				flush_delayed_work(&i915->gt.retire_work);
			drain_delayed_work(&i915->gt.idle_work);
		} while (READ_ONCE(i915->gt.awake));
3947
	}
3948

3949
	if (val & DROP_FREED)
3950
		i915_gem_drain_freed_objects(i915);
3951

3952
	return 0;
3953 3954
}

3955 3956 3957
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
3958

3959 3960
static int
i915_cache_sharing_get(void *data, u64 *val)
3961
{
3962
	struct drm_i915_private *dev_priv = data;
3963
	intel_wakeref_t wakeref;
3964
	u32 snpcr = 0;
3965

3966
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
3967 3968
		return -ENODEV;

3969 3970
	with_intel_runtime_pm(dev_priv, wakeref)
		snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3971

3972
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
3973

3974
	return 0;
3975 3976
}

3977 3978
static int
i915_cache_sharing_set(void *data, u64 val)
3979
{
3980
	struct drm_i915_private *dev_priv = data;
3981
	intel_wakeref_t wakeref;
3982

3983
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
3984 3985
		return -ENODEV;

3986
	if (val > 3)
3987 3988
		return -EINVAL;

3989
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
3990 3991 3992 3993 3994 3995 3996 3997 3998
	with_intel_runtime_pm(dev_priv, wakeref) {
		u32 snpcr;

		/* Update the cache sharing policy here as well */
		snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
		snpcr &= ~GEN6_MBC_SNPCR_MASK;
		snpcr |= val << GEN6_MBC_SNPCR_SHIFT;
		I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
	}
3999

4000
	return 0;
4001 4002
}

4003 4004 4005
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4006

4007
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4008
					  struct sseu_dev_info *sseu)
4009
{
4010 4011 4012
#define SS_MAX 2
	const int ss_max = SS_MAX;
	u32 sig1[SS_MAX], sig2[SS_MAX];
4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026
	int ss;

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

4027
		sseu->slice_mask = BIT(0);
4028
		sseu->subslice_mask[0] |= BIT(ss);
4029 4030 4031 4032
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4033 4034 4035
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
4036
	}
4037
#undef SS_MAX
4038 4039
}

4040 4041 4042
static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
				     struct sseu_dev_info *sseu)
{
4043
#define SS_MAX 6
4044
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
4045
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
4046 4047
	int s, ss;

4048
	for (s = 0; s < info->sseu.max_slices; s++) {
4049 4050
		/*
		 * FIXME: Valid SS Mask respects the spec and read
4051
		 * only valid bits for those registers, excluding reserved
4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069
		 * although this seems wrong because it would leave many
		 * subslices without ACK.
		 */
		s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
			GEN10_PGCTL_VALID_SS_MASK(s);
		eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
		eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
	}

	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

4070
	for (s = 0; s < info->sseu.max_slices; s++) {
4071 4072 4073 4074 4075
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		sseu->slice_mask |= BIT(s);
4076
		sseu->subslice_mask[s] = info->sseu.subslice_mask[s];
4077

4078
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092
			unsigned int eu_cnt;

			if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
					       eu_mask[ss % 2]);
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
		}
	}
4093
#undef SS_MAX
4094 4095
}

4096
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4097
				    struct sseu_dev_info *sseu)
4098
{
4099
#define SS_MAX 3
4100
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
4101
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
4102
	int s, ss;
4103

4104
	for (s = 0; s < info->sseu.max_slices; s++) {
4105 4106 4107 4108 4109
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4110 4111 4112 4113 4114 4115 4116 4117 4118
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

4119
	for (s = 0; s < info->sseu.max_slices; s++) {
4120 4121 4122 4123
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

4124
		sseu->slice_mask |= BIT(s);
4125

4126
		if (IS_GEN9_BC(dev_priv))
4127
			sseu->subslice_mask[s] =
4128
				RUNTIME_INFO(dev_priv)->sseu.subslice_mask[s];
4129

4130
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
4131 4132
			unsigned int eu_cnt;

4133
			if (IS_GEN9_LP(dev_priv)) {
4134 4135 4136
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
4137

4138
				sseu->subslice_mask[s] |= BIT(ss);
4139
			}
4140

4141 4142
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
4143 4144 4145 4146
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
4147 4148
		}
	}
4149
#undef SS_MAX
4150 4151
}

4152
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4153
					 struct sseu_dev_info *sseu)
4154 4155
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4156
	int s;
4157

4158
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4159

4160
	if (sseu->slice_mask) {
4161
		sseu->eu_per_subslice =
4162
			RUNTIME_INFO(dev_priv)->sseu.eu_per_subslice;
4163 4164
		for (s = 0; s < fls(sseu->slice_mask); s++) {
			sseu->subslice_mask[s] =
4165
				RUNTIME_INFO(dev_priv)->sseu.subslice_mask[s];
4166
		}
4167 4168
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
4169 4170

		/* subtract fused off EU(s) from enabled slice(s) */
4171
		for (s = 0; s < fls(sseu->slice_mask); s++) {
4172
			u8 subslice_7eu =
4173
				RUNTIME_INFO(dev_priv)->sseu.subslice_7eu[s];
4174

4175
			sseu->eu_total -= hweight8(subslice_7eu);
4176 4177 4178 4179
		}
	}
}

4180 4181 4182 4183 4184
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";
4185
	int s;
4186

4187 4188
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
4189
	seq_printf(m, "  %s Slice Total: %u\n", type,
4190
		   hweight8(sseu->slice_mask));
4191
	seq_printf(m, "  %s Subslice Total: %u\n", type,
4192
		   sseu_subslice_total(sseu));
4193 4194 4195 4196
	for (s = 0; s < fls(sseu->slice_mask); s++) {
		seq_printf(m, "  %s Slice%i subslices: %u\n", type,
			   s, hweight8(sseu->subslice_mask[s]));
	}
4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4217 4218
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4219
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
4220
	struct sseu_dev_info sseu;
4221
	intel_wakeref_t wakeref;
4222

4223
	if (INTEL_GEN(dev_priv) < 8)
4224 4225 4226
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
4227
	i915_print_sseu_info(m, true, &RUNTIME_INFO(dev_priv)->sseu);
4228

4229
	seq_puts(m, "SSEU Device Status\n");
4230
	memset(&sseu, 0, sizeof(sseu));
4231 4232
	sseu.max_slices = RUNTIME_INFO(dev_priv)->sseu.max_slices;
	sseu.max_subslices = RUNTIME_INFO(dev_priv)->sseu.max_subslices;
4233
	sseu.max_eus_per_subslice =
4234
		RUNTIME_INFO(dev_priv)->sseu.max_eus_per_subslice;
4235

4236 4237 4238 4239 4240 4241 4242 4243 4244
	with_intel_runtime_pm(dev_priv, wakeref) {
		if (IS_CHERRYVIEW(dev_priv))
			cherryview_sseu_device_status(dev_priv, &sseu);
		else if (IS_BROADWELL(dev_priv))
			broadwell_sseu_device_status(dev_priv, &sseu);
		else if (IS_GEN(dev_priv, 9))
			gen9_sseu_device_status(dev_priv, &sseu);
		else if (INTEL_GEN(dev_priv) >= 10)
			gen10_sseu_device_status(dev_priv, &sseu);
4245
	}
4246

4247
	i915_print_sseu_info(m, false, &sseu);
4248

4249 4250 4251
	return 0;
}

4252 4253
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4254
	struct drm_i915_private *i915 = inode->i_private;
4255

4256
	if (INTEL_GEN(i915) < 6)
4257 4258
		return 0;

4259
	file->private_data = (void *)(uintptr_t)intel_runtime_pm_get(i915);
4260
	intel_uncore_forcewake_user_get(&i915->uncore);
4261 4262 4263 4264

	return 0;
}

4265
static int i915_forcewake_release(struct inode *inode, struct file *file)
4266
{
4267
	struct drm_i915_private *i915 = inode->i_private;
4268

4269
	if (INTEL_GEN(i915) < 6)
4270 4271
		return 0;

4272
	intel_uncore_forcewake_user_put(&i915->uncore);
4273 4274
	intel_runtime_pm_put(i915,
			     (intel_wakeref_t)(uintptr_t)file->private_data);
4275 4276 4277 4278 4279 4280 4281 4282 4283 4284

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4285 4286 4287 4288 4289
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

4290 4291 4292 4293 4294 4295 4296
	/* Synchronize with everything first in case there's been an HPD
	 * storm, but we haven't finished handling it in the kernel yet
	 */
	synchronize_irq(dev_priv->drm.irq);
	flush_work(&dev_priv->hotplug.dig_port_work);
	flush_work(&dev_priv->hotplug.hotplug_work);

L
Lyude 已提交
4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366
	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439
static int i915_hpd_short_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Enabled: %s\n",
		   yesno(dev_priv->hotplug.hpd_short_storm_enabled));

	return 0;
}

static int
i915_hpd_short_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_short_storm_ctl_show,
			   inode->i_private);
}

static ssize_t i915_hpd_short_storm_ctl_write(struct file *file,
					      const char __user *ubuf,
					      size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	char *newline;
	char tmp[16];
	int i;
	bool new_state;

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	/* Reset to the "default" state for this system */
	if (strcmp(tmp, "reset") == 0)
		new_state = !HAS_DP_MST(dev_priv);
	else if (kstrtobool(tmp, &new_state) != 0)
		return -EINVAL;

	DRM_DEBUG_KMS("%sabling HPD short storm detection\n",
		      new_state ? "En" : "Dis");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_short_storm_enabled = new_state;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static const struct file_operations i915_hpd_short_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_short_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_short_storm_ctl_write,
};

4440 4441 4442 4443
static int i915_drrs_ctl_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4444
	struct intel_crtc *crtc;
4445 4446 4447 4448

	if (INTEL_GEN(dev_priv) < 7)
		return -ENODEV;

4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464
	for_each_intel_crtc(dev, crtc) {
		struct drm_connector_list_iter conn_iter;
		struct intel_crtc_state *crtc_state;
		struct drm_connector *connector;
		struct drm_crtc_commit *commit;
		int ret;

		ret = drm_modeset_lock_single_interruptible(&crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		if (!crtc_state->base.active ||
		    !crtc_state->has_drrs)
			goto out;
4465

4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (ret)
				goto out;
		}

		drm_connector_list_iter_begin(dev, &conn_iter);
		drm_for_each_connector_iter(connector, &conn_iter) {
			struct intel_encoder *encoder;
			struct intel_dp *intel_dp;

			if (!(crtc_state->base.connector_mask &
			      drm_connector_mask(connector)))
				continue;

			encoder = intel_attached_encoder(connector);
4483 4484 4485 4486 4487 4488 4489 4490 4491
			if (encoder->type != INTEL_OUTPUT_EDP)
				continue;

			DRM_DEBUG_DRIVER("Manually %sabling DRRS. %llu\n",
						val ? "en" : "dis", val);

			intel_dp = enc_to_intel_dp(&encoder->base);
			if (val)
				intel_edp_drrs_enable(intel_dp,
4492
						      crtc_state);
4493 4494
			else
				intel_edp_drrs_disable(intel_dp,
4495
						       crtc_state);
4496
		}
4497 4498 4499 4500 4501 4502
		drm_connector_list_iter_end(&conn_iter);

out:
		drm_modeset_unlock(&crtc->base.mutex);
		if (ret)
			return ret;
4503 4504 4505 4506 4507 4508 4509
	}

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_drrs_ctl_fops, NULL, i915_drrs_ctl_set, "%llu\n");

4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570
static ssize_t
i915_fifo_underrun_reset_write(struct file *filp,
			       const char __user *ubuf,
			       size_t cnt, loff_t *ppos)
{
	struct drm_i915_private *dev_priv = filp->private_data;
	struct intel_crtc *intel_crtc;
	struct drm_device *dev = &dev_priv->drm;
	int ret;
	bool reset;

	ret = kstrtobool_from_user(ubuf, cnt, &reset);
	if (ret)
		return ret;

	if (!reset)
		return cnt;

	for_each_intel_crtc(dev, intel_crtc) {
		struct drm_crtc_commit *commit;
		struct intel_crtc_state *crtc_state;

		ret = drm_modeset_lock_single_interruptible(&intel_crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(intel_crtc->base.state);
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (!ret)
				ret = wait_for_completion_interruptible(&commit->flip_done);
		}

		if (!ret && crtc_state->base.active) {
			DRM_DEBUG_KMS("Re-arming FIFO underruns on pipe %c\n",
				      pipe_name(intel_crtc->pipe));

			intel_crtc_arm_fifo_underrun(intel_crtc, crtc_state);
		}

		drm_modeset_unlock(&intel_crtc->base.mutex);

		if (ret)
			return ret;
	}

	ret = intel_fbc_reset_underrun(dev_priv);
	if (ret)
		return ret;

	return cnt;
}

static const struct file_operations i915_fifo_underrun_reset_ops = {
	.owner = THIS_MODULE,
	.open = simple_open,
	.write = i915_fifo_underrun_reset_write,
	.llseek = default_llseek,
};

4571
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4572
	{"i915_capabilities", i915_capabilities, 0},
4573
	{"i915_gem_objects", i915_gem_object_info, 0},
4574
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4575
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4576
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4577
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4578
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4579
	{"i915_guc_info", i915_guc_info, 0},
4580
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4581
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4582
	{"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4583
	{"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4584
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4585
	{"i915_frequency_info", i915_frequency_info, 0},
4586
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4587
	{"i915_reset_info", i915_reset_info, 0},
4588
	{"i915_drpc_info", i915_drpc_info, 0},
4589
	{"i915_emon_status", i915_emon_status, 0},
4590
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4591
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4592
	{"i915_fbc_status", i915_fbc_status, 0},
4593
	{"i915_ips_status", i915_ips_status, 0},
4594
	{"i915_sr_status", i915_sr_status, 0},
4595
	{"i915_opregion", i915_opregion, 0},
4596
	{"i915_vbt", i915_vbt, 0},
4597
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4598
	{"i915_context_status", i915_context_status, 0},
4599
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4600
	{"i915_swizzle_info", i915_swizzle_info, 0},
4601
	{"i915_llc", i915_llc, 0},
4602
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4603
	{"i915_energy_uJ", i915_energy_uJ, 0},
4604
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4605
	{"i915_power_domain_info", i915_power_domain_info, 0},
4606
	{"i915_dmc_info", i915_dmc_info, 0},
4607
	{"i915_display_info", i915_display_info, 0},
4608
	{"i915_engine_info", i915_engine_info, 0},
4609
	{"i915_rcs_topology", i915_rcs_topology, 0},
4610
	{"i915_shrinker_info", i915_shrinker_info, 0},
4611
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4612
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4613
	{"i915_wa_registers", i915_wa_registers, 0},
4614
	{"i915_ddb_info", i915_ddb_info, 0},
4615
	{"i915_sseu_status", i915_sseu_status, 0},
4616
	{"i915_drrs_status", i915_drrs_status, 0},
4617
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4618
};
4619
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4620

4621
static const struct i915_debugfs_files {
4622 4623 4624 4625 4626 4627
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4628
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4629
	{"i915_error_state", &i915_error_state_fops},
4630
	{"i915_gpu_info", &i915_gpu_info_fops},
4631
#endif
4632
	{"i915_fifo_underrun_reset", &i915_fifo_underrun_reset_ops},
4633 4634 4635
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4636
	{"i915_fbc_false_color", &i915_fbc_false_color_fops},
4637 4638
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4639
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
4640 4641
	{"i915_guc_log_level", &i915_guc_log_level_fops},
	{"i915_guc_log_relay", &i915_guc_log_relay_fops},
4642
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4643
	{"i915_hpd_short_storm_ctl", &i915_hpd_short_storm_ctl_fops},
4644
	{"i915_ipc_status", &i915_ipc_status_fops},
4645 4646
	{"i915_drrs_ctl", &i915_drrs_ctl_fops},
	{"i915_edp_psr_debug", &i915_edp_psr_debug_fops}
4647 4648
};

4649
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4650
{
4651
	struct drm_minor *minor = dev_priv->drm.primary;
4652
	struct dentry *ent;
4653
	int i;
4654

4655 4656 4657 4658 4659
	ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
				  minor->debugfs_root, to_i915(minor->dev),
				  &i915_forcewake_fops);
	if (!ent)
		return -ENOMEM;
4660

4661
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4662 4663 4664 4665
		ent = debugfs_create_file(i915_debugfs_files[i].name,
					  S_IRUGO | S_IWUSR,
					  minor->debugfs_root,
					  to_i915(minor->dev),
4666
					  i915_debugfs_files[i].fops);
4667 4668
		if (!ent)
			return -ENOMEM;
4669
	}
4670

4671 4672
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4673 4674 4675
					minor->debugfs_root, minor);
}

4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4705
	u8 buf[16];
4706 4707 4708
	ssize_t err;
	int i;

4709 4710 4711
	if (connector->status != connector_status_connected)
		return -ENODEV;

4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4725 4726 4727 4728
		if (err < 0)
			seq_printf(m, "%04x: ERROR %d\n", b->offset, (int)err);
		else
			seq_printf(m, "%04x: %*ph\n", b->offset, (int)err, buf);
4729
	}
4730 4731 4732

	return 0;
}
4733
DEFINE_SHOW_ATTRIBUTE(i915_dpcd);
4734

4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}
4755
DEFINE_SHOW_ATTRIBUTE(i915_panel);
4756

4757 4758 4759 4760 4761 4762 4763 4764 4765
static int i915_hdcp_sink_capability_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_connector *intel_connector = to_intel_connector(connector);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	/* HDCP is supported by connector */
4766
	if (!intel_connector->hdcp.shim)
4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778
		return -EINVAL;

	seq_printf(m, "%s:%d HDCP version: ", connector->name,
		   connector->base.id);
	seq_printf(m, "%s ", !intel_hdcp_capable(intel_connector) ?
		   "None" : "HDCP1.4");
	seq_puts(m, "\n");

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_hdcp_sink_capability);

4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792
static int i915_dsc_fec_support_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct drm_device *dev = connector->dev;
	struct drm_crtc *crtc;
	struct intel_dp *intel_dp;
	struct drm_modeset_acquire_ctx ctx;
	struct intel_crtc_state *crtc_state = NULL;
	int ret = 0;
	bool try_again = false;

	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);

	do {
4793
		try_again = false;
4794 4795 4796
		ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
				       &ctx);
		if (ret) {
4797 4798 4799 4800
			if (ret == -EDEADLK && !drm_modeset_backoff(&ctx)) {
				try_again = true;
				continue;
			}
4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822
			break;
		}
		crtc = connector->state->crtc;
		if (connector->status != connector_status_connected || !crtc) {
			ret = -ENODEV;
			break;
		}
		ret = drm_modeset_lock(&crtc->mutex, &ctx);
		if (ret == -EDEADLK) {
			ret = drm_modeset_backoff(&ctx);
			if (!ret) {
				try_again = true;
				continue;
			}
			break;
		} else if (ret) {
			break;
		}
		intel_dp = enc_to_intel_dp(&intel_attached_encoder(connector)->base);
		crtc_state = to_intel_crtc_state(crtc->state);
		seq_printf(m, "DSC_Enabled: %s\n",
			   yesno(crtc_state->dsc_params.compression_enable));
4823 4824
		seq_printf(m, "DSC_Sink_Support: %s\n",
			   yesno(drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)));
4825 4826
		seq_printf(m, "Force_DSC_Enable: %s\n",
			   yesno(intel_dp->force_dsc_en));
4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882
		if (!intel_dp_is_edp(intel_dp))
			seq_printf(m, "FEC_Sink_Support: %s\n",
				   yesno(drm_dp_sink_supports_fec(intel_dp->fec_capable)));
	} while (try_again);

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);

	return ret;
}

static ssize_t i915_dsc_fec_support_write(struct file *file,
					  const char __user *ubuf,
					  size_t len, loff_t *offp)
{
	bool dsc_enable = false;
	int ret;
	struct drm_connector *connector =
		((struct seq_file *)file->private_data)->private;
	struct intel_encoder *encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	if (len == 0)
		return 0;

	DRM_DEBUG_DRIVER("Copied %zu bytes from user to force DSC\n",
			 len);

	ret = kstrtobool_from_user(ubuf, len, &dsc_enable);
	if (ret < 0)
		return ret;

	DRM_DEBUG_DRIVER("Got %s for DSC Enable\n",
			 (dsc_enable) ? "true" : "false");
	intel_dp->force_dsc_en = dsc_enable;

	*offp += len;
	return len;
}

static int i915_dsc_fec_support_open(struct inode *inode,
				     struct file *file)
{
	return single_open(file, i915_dsc_fec_support_show,
			   inode->i_private);
}

static const struct file_operations i915_dsc_fec_support_fops = {
	.owner = THIS_MODULE,
	.open = i915_dsc_fec_support_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_dsc_fec_support_write
};

4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;
4895
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4896 4897 4898 4899 4900 4901 4902

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4903 4904 4905
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

4906
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
4907 4908
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
4909 4910 4911
		debugfs_create_file("i915_psr_sink_status", S_IRUGO, root,
				    connector, &i915_psr_sink_status_fops);
	}
4912

4913 4914 4915 4916 4917 4918 4919
	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIB) {
		debugfs_create_file("i915_hdcp_sink_capability", S_IRUGO, root,
				    connector, &i915_hdcp_sink_capability_fops);
	}

4920 4921 4922 4923 4924 4925
	if (INTEL_GEN(dev_priv) >= 10 &&
	    (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	     connector->connector_type == DRM_MODE_CONNECTOR_eDP))
		debugfs_create_file("i915_dsc_fec_support", S_IRUGO, root,
				    connector, &i915_dsc_fec_support_fops);

4926 4927
	return 0;
}