i915_debugfs.c 138.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

C
Chris Wilson 已提交
43
enum {
44
	ACTIVE_LIST,
C
Chris Wilson 已提交
45
	INACTIVE_LIST,
46
	PINNED_LIST,
C
Chris Wilson 已提交
47
};
48

49 50 51 52 53
static const char *yesno(int v)
{
	return v ? "yes" : "no";
}

54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

80 81
static int i915_capabilities(struct seq_file *m, void *data)
{
82
	struct drm_info_node *node = m->private;
83 84 85 86
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
87
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
88 89 90 91 92
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
93 94 95

	return 0;
}
96

97
static const char *get_pin_flag(struct drm_i915_gem_object *obj)
98
{
99
	if (obj->pin_display)
100 101 102 103 104
		return "p";
	else
		return " ";
}

105
static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
106
{
107 108 109 110 111 112
	switch (obj->tiling_mode) {
	default:
	case I915_TILING_NONE: return " ";
	case I915_TILING_X: return "X";
	case I915_TILING_Y: return "Y";
	}
113 114
}

B
Ben Widawsky 已提交
115 116
static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
{
117
	return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
B
Ben Widawsky 已提交
118 119
}

120 121 122
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
123 124
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
125
	struct i915_vma *vma;
B
Ben Widawsky 已提交
126
	int pin_count = 0;
127
	int i;
B
Ben Widawsky 已提交
128

129
	seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x [ ",
130
		   &obj->base,
131
		   obj->active ? "*" : " ",
132 133
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
134
		   get_global_flag(obj),
135
		   obj->base.size / 1024,
136
		   obj->base.read_domains,
137 138 139 140 141
		   obj->base.write_domain);
	for_each_ring(ring, dev_priv, i)
		seq_printf(m, "%x ",
				i915_gem_request_get_seqno(obj->last_read_req[i]));
	seq_printf(m, "] %x %x%s%s%s",
142 143
		   i915_gem_request_get_seqno(obj->last_write_req),
		   i915_gem_request_get_seqno(obj->last_fenced_req),
144
		   i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
145 146 147 148
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
D
Dan Carpenter 已提交
149
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
B
Ben Widawsky 已提交
150 151
		if (vma->pin_count > 0)
			pin_count++;
D
Dan Carpenter 已提交
152 153
	}
	seq_printf(m, " (pinned x %d)", pin_count);
154 155
	if (obj->pin_display)
		seq_printf(m, " (display)");
156 157
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
B
Ben Widawsky 已提交
158
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
159 160 161 162 163
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
			   i915_is_ggtt(vma->vm) ? "g" : "pp",
			   vma->node.start, vma->node.size);
		if (i915_is_ggtt(vma->vm))
			seq_printf(m, ", type: %u)", vma->ggtt_view.type);
B
Ben Widawsky 已提交
164
		else
165
			seq_puts(m, ")");
B
Ben Widawsky 已提交
166
	}
167
	if (obj->stolen)
168
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
169
	if (obj->pin_display || obj->fault_mappable) {
170
		char s[3], *t = s;
171
		if (obj->pin_display)
172 173 174 175 176 177
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
178
	if (obj->last_write_req != NULL)
179
		seq_printf(m, " (%s)",
180
			   i915_gem_request_get_ring(obj->last_write_req)->name);
181 182
	if (obj->frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
183 184
}

185
static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
186
{
187
	seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
188 189 190 191
	seq_putc(m, ctx->remap_slice ? 'R' : 'r');
	seq_putc(m, ' ');
}

192
static int i915_gem_object_list_info(struct seq_file *m, void *data)
193
{
194
	struct drm_info_node *node = m->private;
195 196
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
197
	struct drm_device *dev = node->minor->dev;
198 199
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;
B
Ben Widawsky 已提交
200
	struct i915_vma *vma;
201 202
	size_t total_obj_size, total_gtt_size;
	int count, ret;
203 204 205 206

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
207

B
Ben Widawsky 已提交
208
	/* FIXME: the user of this interface might want more than just GGTT */
209 210
	switch (list) {
	case ACTIVE_LIST:
211
		seq_puts(m, "Active:\n");
212
		head = &vm->active_list;
213 214
		break;
	case INACTIVE_LIST:
215
		seq_puts(m, "Inactive:\n");
216
		head = &vm->inactive_list;
217 218
		break;
	default:
219 220
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
221 222
	}

223
	total_obj_size = total_gtt_size = count = 0;
B
Ben Widawsky 已提交
224 225 226 227 228 229
	list_for_each_entry(vma, head, mm_list) {
		seq_printf(m, "   ");
		describe_obj(m, vma->obj);
		seq_printf(m, "\n");
		total_obj_size += vma->obj->base.size;
		total_gtt_size += vma->node.size;
230
		count++;
231
	}
232
	mutex_unlock(&dev->struct_mutex);
233

234 235
	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
236 237 238
	return 0;
}

239 240 241 242
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
243
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
244
	struct drm_i915_gem_object *b =
245
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
246 247 248 249 250 251

	return a->stolen->start - b->stolen->start;
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
252
	struct drm_info_node *node = m->private;
253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

269
		list_add(&obj->obj_exec_link, &stolen);
270 271 272 273 274 275 276 277 278

		total_obj_size += obj->base.size;
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

279
		list_add(&obj->obj_exec_link, &stolen);
280 281 282 283 284 285 286

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
287
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
288 289 290
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
291
		list_del_init(&obj->obj_exec_link);
292 293 294 295 296 297 298 299
	}
	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
	return 0;
}

300 301
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
302
		size += i915_gem_obj_ggtt_size(obj); \
303 304
		++count; \
		if (obj->map_and_fenceable) { \
305
			mappable_size += i915_gem_obj_ggtt_size(obj); \
306 307 308
			++mappable_count; \
		} \
	} \
309
} while (0)
310

311
struct file_stats {
312
	struct drm_i915_file_private *file_priv;
313
	int count;
314 315 316
	size_t total, unbound;
	size_t global, shared;
	size_t active, inactive;
317 318 319 320 321 322
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
323
	struct i915_vma *vma;
324 325 326 327

	stats->count++;
	stats->total += obj->base.size;

328 329 330
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

331 332 333 334 335 336 337 338 339 340 341 342 343
	if (USES_FULL_PPGTT(obj->base.dev)) {
		list_for_each_entry(vma, &obj->vma_list, vma_link) {
			struct i915_hw_ppgtt *ppgtt;

			if (!drm_mm_node_allocated(&vma->node))
				continue;

			if (i915_is_ggtt(vma->vm)) {
				stats->global += obj->base.size;
				continue;
			}

			ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
344
			if (ppgtt->file_priv != stats->file_priv)
345 346
				continue;

347
			if (obj->active) /* XXX per-vma statistic */
348 349 350 351 352 353
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;

			return 0;
		}
354
	} else {
355 356
		if (i915_gem_obj_ggtt_bound(obj)) {
			stats->global += obj->base.size;
357
			if (obj->active)
358 359 360 361 362
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;
			return 0;
		}
363 364
	}

365 366 367
	if (!list_empty(&obj->global_list))
		stats->unbound += obj->base.size;

368 369 370
	return 0;
}

371 372 373 374 375 376 377 378 379 380 381 382
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
		seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n", \
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
383 384 385 386 387 388

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
389
	struct intel_engine_cs *ring;
390
	int i, j;
391 392 393

	memset(&stats, 0, sizeof(stats));

394
	for_each_ring(ring, dev_priv, i) {
395 396 397 398 399 400
		for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
			list_for_each_entry(obj,
					    &ring->batch_pool.cache_list[j],
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
401
	}
402

403
	print_file_stats(m, "[k]batch pool", stats);
404 405
}

B
Ben Widawsky 已提交
406 407 408 409 410 411 412 413 414 415 416 417
#define count_vmas(list, member) do { \
	list_for_each_entry(vma, list, member) { \
		size += i915_gem_obj_ggtt_size(vma->obj); \
		++count; \
		if (vma->obj->map_and_fenceable) { \
			mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
			++mappable_count; \
		} \
	} \
} while (0)

static int i915_gem_object_info(struct seq_file *m, void* data)
418
{
419
	struct drm_info_node *node = m->private;
420 421
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
422 423
	u32 count, mappable_count, purgeable_count;
	size_t size, mappable_size, purgeable_size;
424
	struct drm_i915_gem_object *obj;
425
	struct i915_address_space *vm = &dev_priv->gtt.base;
426
	struct drm_file *file;
B
Ben Widawsky 已提交
427
	struct i915_vma *vma;
428 429 430 431 432 433
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

434 435 436 437 438
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
439
	count_objects(&dev_priv->mm.bound_list, global_list);
440 441 442 443
	seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
444
	count_vmas(&vm->active_list, mm_list);
445 446 447 448
	seq_printf(m, "  %u [%u] active objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
449
	count_vmas(&vm->inactive_list, mm_list);
450 451 452
	seq_printf(m, "  %u [%u] inactive objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

453
	size = count = purgeable_size = purgeable_count = 0;
454
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
C
Chris Wilson 已提交
455
		size += obj->base.size, ++count;
456 457 458
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
	}
C
Chris Wilson 已提交
459 460
	seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);

461
	size = count = mappable_size = mappable_count = 0;
462
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
463
		if (obj->fault_mappable) {
464
			size += i915_gem_obj_ggtt_size(obj);
465 466
			++count;
		}
467
		if (obj->pin_display) {
468
			mappable_size += i915_gem_obj_ggtt_size(obj);
469 470
			++mappable_count;
		}
471 472 473 474
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
475
	}
476 477
	seq_printf(m, "%u purgeable objects, %zu bytes\n",
		   purgeable_count, purgeable_size);
478 479 480 481 482
	seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
		   mappable_count, mappable_size);
	seq_printf(m, "%u fault mappable objects, %zu bytes\n",
		   count, size);

483
	seq_printf(m, "%zu [%lu] gtt total\n",
484 485
		   dev_priv->gtt.base.total,
		   dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
486

487 488
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
489 490
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
491
		struct task_struct *task;
492 493

		memset(&stats, 0, sizeof(stats));
494
		stats.file_priv = file->driver_priv;
495
		spin_lock(&file->table_lock);
496
		idr_for_each(&file->object_idr, per_file_stats, &stats);
497
		spin_unlock(&file->table_lock);
498 499 500 501 502 503 504 505
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
506
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
507
		rcu_read_unlock();
508 509
	}

510 511 512 513 514
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

515
static int i915_gem_gtt_info(struct seq_file *m, void *data)
516
{
517
	struct drm_info_node *node = m->private;
518
	struct drm_device *dev = node->minor->dev;
519
	uintptr_t list = (uintptr_t) node->info_ent->data;
520 521 522 523 524 525 526 527 528 529
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
530
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
B
Ben Widawsky 已提交
531
		if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
532 533
			continue;

534
		seq_puts(m, "   ");
535
		describe_obj(m, obj);
536
		seq_putc(m, '\n');
537
		total_obj_size += obj->base.size;
538
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
539 540 541 542 543 544 545 546 547 548 549
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);

	return 0;
}

550 551
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
552
	struct drm_info_node *node = m->private;
553
	struct drm_device *dev = node->minor->dev;
554
	struct drm_i915_private *dev_priv = dev->dev_private;
555
	struct intel_crtc *crtc;
556 557 558 559 560
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
561

562
	for_each_intel_crtc(dev, crtc) {
563 564
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
565 566
		struct intel_unpin_work *work;

567
		spin_lock_irq(&dev->event_lock);
568 569
		work = crtc->unpin_work;
		if (work == NULL) {
570
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
571 572
				   pipe, plane);
		} else {
573 574
			u32 addr;

575
			if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
576
				seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
577 578
					   pipe, plane);
			} else {
579
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
580 581
					   pipe, plane);
			}
582 583 584 585
			if (work->flip_queued_req) {
				struct intel_engine_cs *ring =
					i915_gem_request_get_ring(work->flip_queued_req);

586
				seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
587
					   ring->name,
588
					   i915_gem_request_get_seqno(work->flip_queued_req),
589
					   dev_priv->next_seqno,
590
					   ring->get_seqno(ring, true),
591
					   i915_gem_request_completed(work->flip_queued_req, true));
592 593 594 595 596
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
597
				   drm_crtc_vblank_count(&crtc->base));
598
			if (work->enable_stall_check)
599
				seq_puts(m, "Stall check enabled, ");
600
			else
601
				seq_puts(m, "Stall check waiting for page flip ioctl, ");
602
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
603

604 605 606 607 608 609
			if (INTEL_INFO(dev)->gen >= 4)
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

610
			if (work->pending_flip_obj) {
611 612
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
613 614
			}
		}
615
		spin_unlock_irq(&dev->event_lock);
616 617
	}

618 619
	mutex_unlock(&dev->struct_mutex);

620 621 622
	return 0;
}

623 624 625 626 627 628
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
629
	struct intel_engine_cs *ring;
630 631
	int total = 0;
	int ret, i, j;
632 633 634 635 636

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

637
	for_each_ring(ring, dev_priv, i) {
638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657
		for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
			int count;

			count = 0;
			list_for_each_entry(obj,
					    &ring->batch_pool.cache_list[j],
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
				   ring->name, j, count);

			list_for_each_entry(obj,
					    &ring->batch_pool.cache_list[j],
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
658
		}
659 660
	}

661
	seq_printf(m, "total: %d\n", total);
662 663 664 665 666 667

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

668 669
static int i915_gem_request_info(struct seq_file *m, void *data)
{
670
	struct drm_info_node *node = m->private;
671
	struct drm_device *dev = node->minor->dev;
672
	struct drm_i915_private *dev_priv = dev->dev_private;
673
	struct intel_engine_cs *ring;
D
Daniel Vetter 已提交
674
	struct drm_i915_gem_request *req;
675
	int ret, any, i;
676 677 678 679

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
680

681
	any = 0;
682
	for_each_ring(ring, dev_priv, i) {
683 684 685
		int count;

		count = 0;
D
Daniel Vetter 已提交
686
		list_for_each_entry(req, &ring->request_list, list)
687 688
			count++;
		if (count == 0)
689 690
			continue;

691
		seq_printf(m, "%s requests: %d\n", ring->name, count);
D
Daniel Vetter 已提交
692
		list_for_each_entry(req, &ring->request_list, list) {
693 694 695 696
			struct task_struct *task;

			rcu_read_lock();
			task = NULL;
D
Daniel Vetter 已提交
697 698
			if (req->pid)
				task = pid_task(req->pid, PIDTYPE_PID);
699
			seq_printf(m, "    %x @ %d: %s [%d]\n",
D
Daniel Vetter 已提交
700 701
				   req->seqno,
				   (int) (jiffies - req->emitted_jiffies),
702 703 704
				   task ? task->comm : "<unknown>",
				   task ? task->pid : -1);
			rcu_read_unlock();
705
		}
706 707

		any++;
708
	}
709 710
	mutex_unlock(&dev->struct_mutex);

711
	if (any == 0)
712
		seq_puts(m, "No requests\n");
713

714 715 716
	return 0;
}

717
static void i915_ring_seqno_info(struct seq_file *m,
718
				 struct intel_engine_cs *ring)
719 720
{
	if (ring->get_seqno) {
721
		seq_printf(m, "Current sequence (%s): %x\n",
722
			   ring->name, ring->get_seqno(ring, false));
723 724 725
	}
}

726 727
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
728
	struct drm_info_node *node = m->private;
729
	struct drm_device *dev = node->minor->dev;
730
	struct drm_i915_private *dev_priv = dev->dev_private;
731
	struct intel_engine_cs *ring;
732
	int ret, i;
733 734 735 736

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
737
	intel_runtime_pm_get(dev_priv);
738

739 740
	for_each_ring(ring, dev_priv, i)
		i915_ring_seqno_info(m, ring);
741

742
	intel_runtime_pm_put(dev_priv);
743 744
	mutex_unlock(&dev->struct_mutex);

745 746 747 748 749 750
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
751
	struct drm_info_node *node = m->private;
752
	struct drm_device *dev = node->minor->dev;
753
	struct drm_i915_private *dev_priv = dev->dev_private;
754
	struct intel_engine_cs *ring;
755
	int ret, i, pipe;
756 757 758 759

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
760
	intel_runtime_pm_get(dev_priv);
761

762 763 764 765 766 767 768 769 770 771 772 773
	if (IS_CHERRYVIEW(dev)) {
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
774
		for_each_pipe(dev_priv, pipe)
775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (INTEL_INFO(dev)->gen >= 8) {
802 803 804 805 806 807 808 809 810 811 812 813
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

814
		for_each_pipe(dev_priv, pipe) {
815
			if (!intel_display_power_is_enabled(dev_priv,
816 817 818 819 820
						POWER_DOMAIN_PIPE(pipe))) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
821
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
822 823
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
824
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
825 826
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
827
			seq_printf(m, "Pipe %c IER:\t%08x\n",
828 829
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (IS_VALLEYVIEW(dev)) {
J
Jesse Barnes 已提交
853 854 855 856 857 858 859 860
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
861
		for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
891 892 893 894 895 896
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
897
		for_each_pipe(dev_priv, pipe)
898 899 900
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
921
	for_each_ring(ring, dev_priv, i) {
922
		if (INTEL_INFO(dev)->gen >= 6) {
923 924 925
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
				   ring->name, I915_READ_IMR(ring));
926
		}
927
		i915_ring_seqno_info(m, ring);
928
	}
929
	intel_runtime_pm_put(dev_priv);
930 931
	mutex_unlock(&dev->struct_mutex);

932 933 934
	return 0;
}

935 936
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
937
	struct drm_info_node *node = m->private;
938
	struct drm_device *dev = node->minor->dev;
939
	struct drm_i915_private *dev_priv = dev->dev_private;
940 941 942 943 944
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
945 946 947 948

	seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
949
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
950

C
Chris Wilson 已提交
951 952
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
953
		if (obj == NULL)
954
			seq_puts(m, "unused");
955
		else
956
			describe_obj(m, obj);
957
		seq_putc(m, '\n');
958 959
	}

960
	mutex_unlock(&dev->struct_mutex);
961 962 963
	return 0;
}

964 965
static int i915_hws_info(struct seq_file *m, void *data)
{
966
	struct drm_info_node *node = m->private;
967
	struct drm_device *dev = node->minor->dev;
968
	struct drm_i915_private *dev_priv = dev->dev_private;
969
	struct intel_engine_cs *ring;
D
Daniel Vetter 已提交
970
	const u32 *hws;
971 972
	int i;

973
	ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
D
Daniel Vetter 已提交
974
	hws = ring->status_page.page_addr;
975 976 977 978 979 980 981 982 983 984 985
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

986 987 988 989 990 991
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
992
	struct i915_error_state_file_priv *error_priv = filp->private_data;
993
	struct drm_device *dev = error_priv->dev;
994
	int ret;
995 996 997

	DRM_DEBUG_DRIVER("Resetting error state\n");

998 999 1000 1001
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

1019
	i915_error_state_get(dev, error_priv);
1020

1021 1022 1023
	file->private_data = error_priv;

	return 0;
1024 1025 1026 1027
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
1028
	struct i915_error_state_file_priv *error_priv = file->private_data;
1029

1030
	i915_error_state_put(error_priv);
1031 1032
	kfree(error_priv);

1033 1034 1035
	return 0;
}

1036 1037 1038 1039 1040 1041 1042 1043 1044
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

1045
	ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
1046 1047
	if (ret)
		return ret;
1048

1049
	ret = i915_error_state_to_str(&error_str, error_priv);
1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
1062
	i915_error_state_buf_release(&error_str);
1063
	return ret ?: ret_count;
1064 1065 1066 1067 1068
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1069
	.read = i915_error_state_read,
1070 1071 1072 1073 1074
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

1075 1076
static int
i915_next_seqno_get(void *data, u64 *val)
1077
{
1078
	struct drm_device *dev = data;
1079
	struct drm_i915_private *dev_priv = dev->dev_private;
1080 1081 1082 1083 1084 1085
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1086
	*val = dev_priv->next_seqno;
1087 1088
	mutex_unlock(&dev->struct_mutex);

1089
	return 0;
1090 1091
}

1092 1093 1094 1095
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
1096 1097 1098 1099 1100 1101
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1102
	ret = i915_gem_set_seqno(dev, val);
1103 1104
	mutex_unlock(&dev->struct_mutex);

1105
	return ret;
1106 1107
}

1108 1109
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
1110
			"0x%llx\n");
1111

1112
static int i915_frequency_info(struct seq_file *m, void *unused)
1113
{
1114
	struct drm_info_node *node = m->private;
1115
	struct drm_device *dev = node->minor->dev;
1116
	struct drm_i915_private *dev_priv = dev->dev_private;
1117 1118 1119
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1120

1121 1122
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1133
	} else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
1134
		   IS_BROADWELL(dev) || IS_GEN9(dev)) {
1135 1136 1137
		u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1138
		u32 rpmodectl, rpinclimit, rpdeclimit;
1139
		u32 rpstat, cagf, reqf;
1140 1141
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1142
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1143 1144 1145
		int max_freq;

		/* RPSTAT1 is in the GT power well */
1146 1147
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1148
			goto out;
1149

1150
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1151

1152
		reqf = I915_READ(GEN6_RPNSWREQ);
1153 1154 1155 1156 1157 1158 1159 1160 1161
		if (IS_GEN9(dev))
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
			if (IS_HASWELL(dev) || IS_BROADWELL(dev))
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1162
		reqf = intel_gpu_freq(dev_priv, reqf);
1163

1164 1165 1166 1167
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1168 1169 1170 1171 1172 1173 1174
		rpstat = I915_READ(GEN6_RPSTAT1);
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
		rpcurup = I915_READ(GEN6_RP_CUR_UP);
		rpprevup = I915_READ(GEN6_RP_PREV_UP);
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
1175 1176 1177
		if (IS_GEN9(dev))
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
		else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
B
Ben Widawsky 已提交
1178 1179 1180
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1181
		cagf = intel_gpu_freq(dev_priv, cagf);
1182

1183
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1184 1185
		mutex_unlock(&dev->struct_mutex);

1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
		if (IS_GEN6(dev) || IS_GEN7(dev)) {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1199
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1200
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1201 1202
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1203
			   (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
1204 1205 1206 1207
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1208 1209 1210 1211
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1212
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1213
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1214 1215 1216 1217 1218 1219
		seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
			   GEN6_CURICONT_MASK);
		seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
			   GEN6_CURBSYTAVG_MASK);
1220 1221 1222
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1223 1224 1225 1226 1227 1228
		seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
			   GEN6_CURIAVG_MASK);
		seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
			   GEN6_CURBSYTAVG_MASK);
1229 1230
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1231 1232

		max_freq = (rp_state_cap & 0xff0000) >> 16;
1233
		max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
1234
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1235
			   intel_gpu_freq(dev_priv, max_freq));
1236 1237

		max_freq = (rp_state_cap & 0xff00) >> 8;
1238
		max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
1239
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1240
			   intel_gpu_freq(dev_priv, max_freq));
1241 1242

		max_freq = rp_state_cap & 0xff;
1243
		max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
1244
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1245
			   intel_gpu_freq(dev_priv, max_freq));
1246
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1247
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1248

1249 1250 1251
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1252 1253
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1254 1255 1256 1257 1258 1259 1260
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1261
	} else if (IS_VALLEYVIEW(dev)) {
1262
		u32 freq_sts;
1263

1264
		mutex_lock(&dev_priv->rps.hw_lock);
1265
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1266 1267 1268
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

1269 1270 1271 1272 1273 1274
		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

1275
		seq_printf(m, "max GPU freq: %d MHz\n",
1276
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1277 1278

		seq_printf(m, "min GPU freq: %d MHz\n",
1279
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1280

1281 1282 1283
		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

1284 1285 1286
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1287
		mutex_unlock(&dev_priv->rps.hw_lock);
1288
	} else {
1289
		seq_puts(m, "no P-state info available\n");
1290
	}
1291

1292 1293 1294
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1295 1296
}

1297 1298 1299
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
1300 1301
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1302
	struct intel_engine_cs *ring;
1303 1304
	u64 acthd[I915_NUM_RINGS];
	u32 seqno[I915_NUM_RINGS];
1305 1306 1307 1308 1309 1310 1311
	int i;

	if (!i915.enable_hangcheck) {
		seq_printf(m, "Hangcheck disabled\n");
		return 0;
	}

1312 1313 1314 1315 1316 1317 1318 1319 1320
	intel_runtime_pm_get(dev_priv);

	for_each_ring(ring, dev_priv, i) {
		seqno[i] = ring->get_seqno(ring, false);
		acthd[i] = intel_ring_get_active_head(ring);
	}

	intel_runtime_pm_put(dev_priv);

1321 1322 1323 1324 1325 1326 1327 1328 1329 1330
	if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
		seq_printf(m, "Hangcheck active, fires in %dms\n",
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
	} else
		seq_printf(m, "Hangcheck inactive\n");

	for_each_ring(ring, dev_priv, i) {
		seq_printf(m, "%s:\n", ring->name);
		seq_printf(m, "\tseqno = %x [current %x]\n",
1331
			   ring->hangcheck.seqno, seqno[i]);
1332 1333
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
			   (long long)ring->hangcheck.acthd,
1334
			   (long long)acthd[i]);
1335 1336
		seq_printf(m, "\tmax ACTHD = 0x%08llx\n",
			   (long long)ring->hangcheck.max_acthd);
1337 1338
		seq_printf(m, "\tscore = %d\n", ring->hangcheck.score);
		seq_printf(m, "\taction = %d\n", ring->hangcheck.action);
1339 1340 1341 1342 1343
	}

	return 0;
}

1344
static int ironlake_drpc_info(struct seq_file *m)
1345
{
1346
	struct drm_info_node *node = m->private;
1347
	struct drm_device *dev = node->minor->dev;
1348
	struct drm_i915_private *dev_priv = dev->dev_private;
1349 1350 1351 1352 1353 1354 1355
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1356
	intel_runtime_pm_get(dev_priv);
1357 1358 1359 1360 1361

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1362
	intel_runtime_pm_put(dev_priv);
1363
	mutex_unlock(&dev->struct_mutex);
1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377

	seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
		   "yes" : "no");
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
		   rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
	seq_printf(m, "SW control enabled: %s\n",
		   rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
	seq_printf(m, "Gated voltage change: %s\n",
		   rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1378
	seq_printf(m, "Max P-state: P%d\n",
1379
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1380 1381 1382 1383 1384
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
		   (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
1385
	seq_puts(m, "Current RS state: ");
1386 1387
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1388
		seq_puts(m, "on\n");
1389 1390
		break;
	case RSX_STATUS_RC1:
1391
		seq_puts(m, "RC1\n");
1392 1393
		break;
	case RSX_STATUS_RC1E:
1394
		seq_puts(m, "RC1E\n");
1395 1396
		break;
	case RSX_STATUS_RS1:
1397
		seq_puts(m, "RS1\n");
1398 1399
		break;
	case RSX_STATUS_RS2:
1400
		seq_puts(m, "RS2 (RC6)\n");
1401 1402
		break;
	case RSX_STATUS_RS3:
1403
		seq_puts(m, "RC3 (RC6+)\n");
1404 1405
		break;
	default:
1406
		seq_puts(m, "unknown\n");
1407 1408
		break;
	}
1409 1410 1411 1412

	return 0;
}

1413
static int i915_forcewake_domains(struct seq_file *m, void *data)
1414
{
1415 1416 1417 1418 1419 1420 1421 1422 1423
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_uncore_forcewake_domain *fw_domain;
	int i;

	spin_lock_irq(&dev_priv->uncore.lock);
	for_each_fw_domain(fw_domain, dev_priv, i) {
		seq_printf(m, "%s.wake_count = %u\n",
1424
			   intel_uncore_forcewake_domain_to_str(i),
1425 1426 1427
			   fw_domain->wake_count);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
1428

1429 1430 1431 1432 1433
	return 0;
}

static int vlv_drpc_info(struct seq_file *m)
{
1434
	struct drm_info_node *node = m->private;
1435 1436
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1437
	u32 rpmodectl1, rcctl1, pw_status;
1438

1439 1440
	intel_runtime_pm_get(dev_priv);

1441
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1442 1443 1444
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1445 1446
	intel_runtime_pm_put(dev_priv);

1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1460
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1461
	seq_printf(m, "Media Power Well: %s\n",
1462
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1463

1464 1465 1466 1467 1468
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1469
	return i915_forcewake_domains(m, NULL);
1470 1471
}

1472 1473
static int gen6_drpc_info(struct seq_file *m)
{
1474
	struct drm_info_node *node = m->private;
1475 1476
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1477
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1478
	unsigned forcewake_count;
1479
	int count = 0, ret;
1480 1481 1482 1483

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1484
	intel_runtime_pm_get(dev_priv);
1485

1486
	spin_lock_irq(&dev_priv->uncore.lock);
1487
	forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
1488
	spin_unlock_irq(&dev_priv->uncore.lock);
1489 1490

	if (forcewake_count) {
1491 1492
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1493 1494 1495 1496 1497 1498 1499 1500
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

	gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1501
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1502 1503 1504 1505

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1506 1507 1508
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1509

1510 1511
	intel_runtime_pm_put(dev_priv);

1512 1513 1514 1515 1516 1517 1518
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1519
	seq_printf(m, "RC1e Enabled: %s\n",
1520 1521 1522 1523 1524 1525 1526
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1527
	seq_puts(m, "Current RC state: ");
1528 1529 1530
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1531
			seq_puts(m, "Core Power Down\n");
1532
		else
1533
			seq_puts(m, "on\n");
1534 1535
		break;
	case GEN6_RC3:
1536
		seq_puts(m, "RC3\n");
1537 1538
		break;
	case GEN6_RC6:
1539
		seq_puts(m, "RC6\n");
1540 1541
		break;
	case GEN6_RC7:
1542
		seq_puts(m, "RC7\n");
1543 1544
		break;
	default:
1545
		seq_puts(m, "Unknown\n");
1546 1547 1548 1549 1550
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1562 1563 1564 1565 1566 1567
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1568 1569 1570 1571 1572
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1573
	struct drm_info_node *node = m->private;
1574 1575
	struct drm_device *dev = node->minor->dev;

1576 1577
	if (IS_VALLEYVIEW(dev))
		return vlv_drpc_info(m);
1578
	else if (INTEL_INFO(dev)->gen >= 6)
1579 1580 1581 1582 1583
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1584 1585
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1586
	struct drm_info_node *node = m->private;
1587
	struct drm_device *dev = node->minor->dev;
1588
	struct drm_i915_private *dev_priv = dev->dev_private;
1589

1590
	if (!HAS_FBC(dev)) {
1591
		seq_puts(m, "FBC unsupported on this chipset\n");
1592 1593 1594
		return 0;
	}

1595 1596
	intel_runtime_pm_get(dev_priv);

1597
	if (intel_fbc_enabled(dev)) {
1598
		seq_puts(m, "FBC enabled\n");
1599
	} else {
1600
		seq_puts(m, "FBC disabled: ");
1601
		switch (dev_priv->fbc.no_fbc_reason) {
1602 1603 1604 1605 1606 1607
		case FBC_OK:
			seq_puts(m, "FBC actived, but currently disabled in hardware");
			break;
		case FBC_UNSUPPORTED:
			seq_puts(m, "unsupported by this chipset");
			break;
C
Chris Wilson 已提交
1608
		case FBC_NO_OUTPUT:
1609
			seq_puts(m, "no outputs");
C
Chris Wilson 已提交
1610
			break;
1611
		case FBC_STOLEN_TOO_SMALL:
1612
			seq_puts(m, "not enough stolen memory");
1613 1614
			break;
		case FBC_UNSUPPORTED_MODE:
1615
			seq_puts(m, "mode not supported");
1616 1617
			break;
		case FBC_MODE_TOO_LARGE:
1618
			seq_puts(m, "mode too large");
1619 1620
			break;
		case FBC_BAD_PLANE:
1621
			seq_puts(m, "FBC unsupported on plane");
1622 1623
			break;
		case FBC_NOT_TILED:
1624
			seq_puts(m, "scanout buffer not tiled");
1625
			break;
1626
		case FBC_MULTIPLE_PIPES:
1627
			seq_puts(m, "multiple pipes are enabled");
1628
			break;
1629
		case FBC_MODULE_PARAM:
1630
			seq_puts(m, "disabled per module param (default off)");
1631
			break;
1632
		case FBC_CHIP_DEFAULT:
1633
			seq_puts(m, "disabled per chip default");
1634
			break;
1635
		default:
1636
			seq_puts(m, "unknown reason");
1637
		}
1638
		seq_putc(m, '\n');
1639
	}
1640 1641 1642

	intel_runtime_pm_put(dev_priv);

1643 1644 1645
	return 0;
}

1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686
static int i915_fbc_fc_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
		return -ENODEV;

	drm_modeset_lock_all(dev);
	*val = dev_priv->fbc.false_color;
	drm_modeset_unlock_all(dev);

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg;

	if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
		return -ENODEV;

	drm_modeset_lock_all(dev);

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

	drm_modeset_unlock_all(dev);
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1687 1688
static int i915_ips_status(struct seq_file *m, void *unused)
{
1689
	struct drm_info_node *node = m->private;
1690 1691 1692
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1693
	if (!HAS_IPS(dev)) {
1694 1695 1696 1697
		seq_puts(m, "not supported\n");
		return 0;
	}

1698 1699
	intel_runtime_pm_get(dev_priv);

1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

	if (INTEL_INFO(dev)->gen >= 8) {
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1711

1712 1713
	intel_runtime_pm_put(dev_priv);

1714 1715 1716
	return 0;
}

1717 1718
static int i915_sr_status(struct seq_file *m, void *unused)
{
1719
	struct drm_info_node *node = m->private;
1720
	struct drm_device *dev = node->minor->dev;
1721
	struct drm_i915_private *dev_priv = dev->dev_private;
1722 1723
	bool sr_enabled = false;

1724 1725
	intel_runtime_pm_get(dev_priv);

1726
	if (HAS_PCH_SPLIT(dev))
1727
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1728
	else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
1729 1730 1731 1732 1733 1734
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;

1735 1736
	intel_runtime_pm_put(dev_priv);

1737 1738
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1739 1740 1741 1742

	return 0;
}

1743 1744
static int i915_emon_status(struct seq_file *m, void *unused)
{
1745
	struct drm_info_node *node = m->private;
1746
	struct drm_device *dev = node->minor->dev;
1747
	struct drm_i915_private *dev_priv = dev->dev_private;
1748
	unsigned long temp, chipset, gfx;
1749 1750
	int ret;

1751 1752 1753
	if (!IS_GEN5(dev))
		return -ENODEV;

1754 1755 1756
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1757 1758 1759 1760

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1761
	mutex_unlock(&dev->struct_mutex);
1762 1763 1764 1765 1766 1767 1768 1769 1770

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1771 1772
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1773
	struct drm_info_node *node = m->private;
1774
	struct drm_device *dev = node->minor->dev;
1775
	struct drm_i915_private *dev_priv = dev->dev_private;
1776
	int ret = 0;
1777 1778
	int gpu_freq, ia_freq;

1779
	if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
1780
		seq_puts(m, "unsupported on this chipset\n");
1781 1782 1783
		return 0;
	}

1784 1785
	intel_runtime_pm_get(dev_priv);

1786 1787
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1788
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1789
	if (ret)
1790
		goto out;
1791

1792
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1793

1794 1795
	for (gpu_freq = dev_priv->rps.min_freq_softlimit;
	     gpu_freq <= dev_priv->rps.max_freq_softlimit;
1796
	     gpu_freq++) {
B
Ben Widawsky 已提交
1797 1798 1799 1800
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1801
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1802
			   intel_gpu_freq(dev_priv, gpu_freq),
1803 1804
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1805 1806
	}

1807
	mutex_unlock(&dev_priv->rps.hw_lock);
1808

1809 1810 1811
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1812 1813
}

1814 1815
static int i915_opregion(struct seq_file *m, void *unused)
{
1816
	struct drm_info_node *node = m->private;
1817
	struct drm_device *dev = node->minor->dev;
1818
	struct drm_i915_private *dev_priv = dev->dev_private;
1819
	struct intel_opregion *opregion = &dev_priv->opregion;
1820
	void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1821 1822
	int ret;

1823 1824 1825
	if (data == NULL)
		return -ENOMEM;

1826 1827
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1828
		goto out;
1829

1830 1831 1832 1833
	if (opregion->header) {
		memcpy_fromio(data, opregion->header, OPREGION_SIZE);
		seq_write(m, data, OPREGION_SIZE);
	}
1834 1835 1836

	mutex_unlock(&dev->struct_mutex);

1837 1838
out:
	kfree(data);
1839 1840 1841
	return 0;
}

1842 1843
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1844
	struct drm_info_node *node = m->private;
1845
	struct drm_device *dev = node->minor->dev;
1846
	struct intel_fbdev *ifbdev = NULL;
1847 1848
	struct intel_framebuffer *fb;

1849 1850
#ifdef CONFIG_DRM_I915_FBDEV
	struct drm_i915_private *dev_priv = dev->dev_private;
1851 1852 1853 1854

	ifbdev = dev_priv->fbdev;
	fb = to_intel_framebuffer(ifbdev->helper.fb);

1855
	seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1856 1857 1858
		   fb->base.width,
		   fb->base.height,
		   fb->base.depth,
1859
		   fb->base.bits_per_pixel,
1860
		   fb->base.modifier[0],
1861
		   atomic_read(&fb->base.refcount.refcount));
1862
	describe_obj(m, fb->obj);
1863
	seq_putc(m, '\n');
1864
#endif
1865

1866
	mutex_lock(&dev->mode_config.fb_lock);
1867
	list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1868
		if (ifbdev && &fb->base == ifbdev->helper.fb)
1869 1870
			continue;

1871
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1872 1873 1874
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1875
			   fb->base.bits_per_pixel,
1876
			   fb->base.modifier[0],
1877
			   atomic_read(&fb->base.refcount.refcount));
1878
		describe_obj(m, fb->obj);
1879
		seq_putc(m, '\n');
1880
	}
1881
	mutex_unlock(&dev->mode_config.fb_lock);
1882 1883 1884 1885

	return 0;
}

1886 1887 1888 1889 1890 1891 1892 1893
static void describe_ctx_ringbuf(struct seq_file *m,
				 struct intel_ringbuffer *ringbuf)
{
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
		   ringbuf->space, ringbuf->head, ringbuf->tail,
		   ringbuf->last_retired_head);
}

1894 1895
static int i915_context_status(struct seq_file *m, void *unused)
{
1896
	struct drm_info_node *node = m->private;
1897
	struct drm_device *dev = node->minor->dev;
1898
	struct drm_i915_private *dev_priv = dev->dev_private;
1899
	struct intel_engine_cs *ring;
1900
	struct intel_context *ctx;
1901
	int ret, i;
1902

1903
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1904 1905 1906
	if (ret)
		return ret;

1907
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1908 1909
		if (!i915.enable_execlists &&
		    ctx->legacy_hw_ctx.rcs_state == NULL)
1910 1911
			continue;

1912
		seq_puts(m, "HW context ");
1913
		describe_ctx(m, ctx);
1914
		for_each_ring(ring, dev_priv, i) {
1915
			if (ring->default_context == ctx)
1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937
				seq_printf(m, "(default context %s) ",
					   ring->name);
		}

		if (i915.enable_execlists) {
			seq_putc(m, '\n');
			for_each_ring(ring, dev_priv, i) {
				struct drm_i915_gem_object *ctx_obj =
					ctx->engine[i].state;
				struct intel_ringbuffer *ringbuf =
					ctx->engine[i].ringbuf;

				seq_printf(m, "%s: ", ring->name);
				if (ctx_obj)
					describe_obj(m, ctx_obj);
				if (ringbuf)
					describe_ctx_ringbuf(m, ringbuf);
				seq_putc(m, '\n');
			}
		} else {
			describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
		}
1938 1939

		seq_putc(m, '\n');
1940 1941
	}

1942
	mutex_unlock(&dev->struct_mutex);
1943 1944 1945 1946

	return 0;
}

1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990
static void i915_dump_lrc_obj(struct seq_file *m,
			      struct intel_engine_cs *ring,
			      struct drm_i915_gem_object *ctx_obj)
{
	struct page *page;
	uint32_t *reg_state;
	int j;
	unsigned long ggtt_offset = 0;

	if (ctx_obj == NULL) {
		seq_printf(m, "Context on %s with no gem object\n",
			   ring->name);
		return;
	}

	seq_printf(m, "CONTEXT: %s %u\n", ring->name,
		   intel_execlists_ctx_id(ctx_obj));

	if (!i915_gem_obj_ggtt_bound(ctx_obj))
		seq_puts(m, "\tNot bound in GGTT\n");
	else
		ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);

	if (i915_gem_object_get_pages(ctx_obj)) {
		seq_puts(m, "\tFailed to get pages for context object\n");
		return;
	}

	page = i915_gem_object_get_page(ctx_obj, 1);
	if (!WARN_ON(page == NULL)) {
		reg_state = kmap_atomic(page);

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
			seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   ggtt_offset + 4096 + (j * 4),
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

	seq_putc(m, '\n');
}

1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	struct intel_context *ctx;
	int ret, i;

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	list_for_each_entry(ctx, &dev_priv->context_list, link) {
		for_each_ring(ring, dev_priv, i) {
2011 2012 2013
			if (ring->default_context != ctx)
				i915_dump_lrc_obj(m, ring,
						  ctx->engine[i].state);
2014 2015 2016 2017 2018 2019 2020 2021
		}
	}

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045
static int i915_execlists(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *)m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	u32 status_pointer;
	u8 read_pointer;
	u8 write_pointer;
	u32 status;
	u32 ctx_id;
	struct list_head *cursor;
	int ring_id, i;
	int ret;

	if (!i915.enable_execlists) {
		seq_puts(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

2046 2047
	intel_runtime_pm_get(dev_priv);

2048
	for_each_ring(ring, dev_priv, ring_id) {
2049
		struct drm_i915_gem_request *head_req = NULL;
2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081
		int count = 0;
		unsigned long flags;

		seq_printf(m, "%s\n", ring->name);

		status = I915_READ(RING_EXECLIST_STATUS(ring));
		ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
		seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
			   status, ctx_id);

		status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
		seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);

		read_pointer = ring->next_context_status_buffer;
		write_pointer = status_pointer & 0x07;
		if (read_pointer > write_pointer)
			write_pointer += 6;
		seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
			   read_pointer, write_pointer);

		for (i = 0; i < 6; i++) {
			status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
			ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);

			seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
				   i, status, ctx_id);
		}

		spin_lock_irqsave(&ring->execlist_lock, flags);
		list_for_each(cursor, &ring->execlist_queue)
			count++;
		head_req = list_first_entry_or_null(&ring->execlist_queue,
2082
				struct drm_i915_gem_request, execlist_link);
2083 2084 2085 2086 2087 2088
		spin_unlock_irqrestore(&ring->execlist_lock, flags);

		seq_printf(m, "\t%d requests in queue\n", count);
		if (head_req) {
			struct drm_i915_gem_object *ctx_obj;

2089
			ctx_obj = head_req->ctx->engine[ring_id].state;
2090 2091 2092
			seq_printf(m, "\tHead request id: %u\n",
				   intel_execlists_ctx_id(ctx_obj));
			seq_printf(m, "\tHead request tail: %u\n",
2093
				   head_req->tail);
2094 2095 2096 2097 2098
		}

		seq_putc(m, '\n');
	}

2099
	intel_runtime_pm_put(dev_priv);
2100 2101 2102 2103 2104
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2105 2106
static const char *swizzle_string(unsigned swizzle)
{
2107
	switch (swizzle) {
2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2123
		return "unknown";
2124 2125 2126 2127 2128 2129 2130
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2131
	struct drm_info_node *node = m->private;
2132 2133
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2134 2135 2136 2137 2138
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2139
	intel_runtime_pm_get(dev_priv);
2140 2141 2142 2143 2144 2145 2146 2147 2148

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2149 2150
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2151 2152 2153 2154
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
B
Ben Widawsky 已提交
2155
	} else if (INTEL_INFO(dev)->gen >= 6) {
2156 2157 2158 2159 2160 2161 2162 2163
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2164
		if (INTEL_INFO(dev)->gen >= 8)
B
Ben Widawsky 已提交
2165 2166 2167 2168 2169
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2170 2171
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2172
	}
2173 2174 2175 2176

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2177
	intel_runtime_pm_put(dev_priv);
2178 2179 2180 2181 2182
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

B
Ben Widawsky 已提交
2183 2184
static int per_file_ctx(int id, void *ptr, void *data)
{
2185
	struct intel_context *ctx = ptr;
B
Ben Widawsky 已提交
2186
	struct seq_file *m = data;
2187 2188 2189 2190 2191 2192 2193
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2194

2195 2196 2197
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2198
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2199 2200 2201 2202 2203
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

B
Ben Widawsky 已提交
2204
static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
D
Daniel Vetter 已提交
2205 2206
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2207
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
2208 2209
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int unused, i;
D
Daniel Vetter 已提交
2210

B
Ben Widawsky 已提交
2211 2212 2213 2214 2215 2216 2217 2218 2219 2220
	if (!ppgtt)
		return;

	for_each_ring(ring, dev_priv, unused) {
		seq_printf(m, "%s\n", ring->name);
		for (i = 0; i < 4; i++) {
			u32 offset = 0x270 + i * 8;
			u64 pdp = I915_READ(ring->mmio_base + offset + 4);
			pdp <<= 32;
			pdp |= I915_READ(ring->mmio_base + offset);
2221
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2222 2223 2224 2225 2226 2227 2228
		}
	}
}

static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2229
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
2230
	struct drm_file *file;
B
Ben Widawsky 已提交
2231
	int i;
D
Daniel Vetter 已提交
2232 2233 2234 2235

	if (INTEL_INFO(dev)->gen == 6)
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2236
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
2237 2238 2239 2240 2241 2242 2243 2244 2245 2246
		seq_printf(m, "%s\n", ring->name);
		if (INTEL_INFO(dev)->gen == 7)
			seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2247
		seq_puts(m, "aliasing PPGTT:\n");
2248
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.pd_offset);
B
Ben Widawsky 已提交
2249

B
Ben Widawsky 已提交
2250
		ppgtt->debug_dump(ppgtt, m);
2251
	}
B
Ben Widawsky 已提交
2252 2253 2254 2255 2256 2257 2258

	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

		seq_printf(m, "proc: %s\n",
			   get_pid_task(file->pid, PIDTYPE_PID)->comm);
		idr_for_each(&file_priv->context_idr, per_file_ctx, m);
D
Daniel Vetter 已提交
2259 2260
	}
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2261 2262 2263 2264
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2265
	struct drm_info_node *node = m->private;
B
Ben Widawsky 已提交
2266
	struct drm_device *dev = node->minor->dev;
2267
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
2268 2269 2270 2271

	int ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2272
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2273 2274 2275 2276 2277 2278

	if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_info(m, dev);
	else if (INTEL_INFO(dev)->gen >= 6)
		gen6_ppgtt_info(m, dev);

2279
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2280 2281 2282 2283 2284
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296
static int count_irq_waiters(struct drm_i915_private *i915)
{
	struct intel_engine_cs *ring;
	int count = 0;
	int i;

	for_each_ring(ring, i915, i)
		count += ring->irq_refcount;

	return count;
}

2297 2298 2299 2300 2301 2302 2303
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_file *file;

2304 2305 2306 2307 2308 2309 2310 2311 2312
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
	seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
	seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2313
	spin_lock(&dev_priv->rps.client_lock);
2314 2315 2316 2317 2318 2319 2320 2321 2322
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
		seq_printf(m, "%s [%d]: %d boosts%s\n",
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2323 2324
			   file_priv->rps.boosts,
			   list_empty(&file_priv->rps.link) ? "" : ", active");
2325 2326
		rcu_read_unlock();
	}
2327 2328 2329 2330 2331 2332
	seq_printf(m, "Semaphore boosts: %d%s\n",
		   dev_priv->rps.semaphores.boosts,
		   list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
	seq_printf(m, "MMIO flip boosts: %d%s\n",
		   dev_priv->rps.mmioflips.boosts,
		   list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
2333
	seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
2334
	spin_unlock(&dev_priv->rps.client_lock);
2335

2336
	return 0;
2337 2338
}

2339 2340
static int i915_llc(struct seq_file *m, void *data)
{
2341
	struct drm_info_node *node = m->private;
2342 2343 2344 2345 2346 2347 2348 2349 2350 2351
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Size calculation for LLC is a bit of a pain. Ignore for now. */
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
	seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);

	return 0;
}

2352 2353 2354 2355 2356
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
2357
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2358 2359
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2360
	bool enabled = false;
2361

2362 2363 2364 2365 2366
	if (!HAS_PSR(dev)) {
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2367 2368
	intel_runtime_pm_get(dev_priv);

2369
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2370 2371
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2372
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2373
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2374 2375 2376 2377
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2378

2379 2380 2381 2382 2383 2384 2385 2386 2387
	if (HAS_DDI(dev))
		enabled = I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
	else {
		for_each_pipe(dev_priv, pipe) {
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
R
Rodrigo Vivi 已提交
2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398
		}
	}
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

	if (!HAS_DDI(dev))
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2399

R
Rodrigo Vivi 已提交
2400
	/* CHV PSR has no kind of performance counter */
2401
	if (HAS_DDI(dev)) {
R
Rodrigo Vivi 已提交
2402 2403
		psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2404 2405 2406

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2407
	mutex_unlock(&dev_priv->psr.lock);
2408

2409
	intel_runtime_pm_put(dev_priv);
2410 2411 2412
	return 0;
}

2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423
static int i915_sink_crc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2424
	for_each_intel_connector(dev, connector) {
2425 2426 2427 2428

		if (connector->base.dpms != DRM_MODE_DPMS_ON)
			continue;

2429 2430 2431
		if (!connector->base.encoder)
			continue;

2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452
		encoder = to_intel_encoder(connector->base.encoder);
		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463
static int i915_energy_uJ(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u64 power;
	u32 units;

	if (INTEL_INFO(dev)->gen < 6)
		return -ENODEV;

2464 2465
	intel_runtime_pm_get(dev_priv);

2466 2467 2468 2469 2470 2471
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2472 2473
	intel_runtime_pm_put(dev_priv);

2474
	seq_printf(m, "%llu", (long long unsigned)power);
2475 2476 2477 2478

	return 0;
}

2479
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2480
{
2481
	struct drm_info_node *node = m->private;
2482 2483 2484
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2485
	if (!HAS_RUNTIME_PM(dev)) {
2486 2487 2488 2489
		seq_puts(m, "not supported\n");
		return 0;
	}

2490
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
2491
	seq_printf(m, "IRQs disabled: %s\n",
2492
		   yesno(!intel_irqs_enabled(dev_priv)));
2493
#ifdef CONFIG_PM
2494 2495
	seq_printf(m, "Usage count: %d\n",
		   atomic_read(&dev->dev->power.usage_count));
2496 2497 2498
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2499

2500 2501 2502
	return 0;
}

2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525
static const char *power_domain_str(enum intel_display_power_domain domain)
{
	switch (domain) {
	case POWER_DOMAIN_PIPE_A:
		return "PIPE_A";
	case POWER_DOMAIN_PIPE_B:
		return "PIPE_B";
	case POWER_DOMAIN_PIPE_C:
		return "PIPE_C";
	case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
		return "PIPE_A_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
		return "PIPE_B_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
		return "PIPE_C_PANEL_FITTER";
	case POWER_DOMAIN_TRANSCODER_A:
		return "TRANSCODER_A";
	case POWER_DOMAIN_TRANSCODER_B:
		return "TRANSCODER_B";
	case POWER_DOMAIN_TRANSCODER_C:
		return "TRANSCODER_C";
	case POWER_DOMAIN_TRANSCODER_EDP:
		return "TRANSCODER_EDP";
I
Imre Deak 已提交
2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547
	case POWER_DOMAIN_PORT_DDI_A_2_LANES:
		return "PORT_DDI_A_2_LANES";
	case POWER_DOMAIN_PORT_DDI_A_4_LANES:
		return "PORT_DDI_A_4_LANES";
	case POWER_DOMAIN_PORT_DDI_B_2_LANES:
		return "PORT_DDI_B_2_LANES";
	case POWER_DOMAIN_PORT_DDI_B_4_LANES:
		return "PORT_DDI_B_4_LANES";
	case POWER_DOMAIN_PORT_DDI_C_2_LANES:
		return "PORT_DDI_C_2_LANES";
	case POWER_DOMAIN_PORT_DDI_C_4_LANES:
		return "PORT_DDI_C_4_LANES";
	case POWER_DOMAIN_PORT_DDI_D_2_LANES:
		return "PORT_DDI_D_2_LANES";
	case POWER_DOMAIN_PORT_DDI_D_4_LANES:
		return "PORT_DDI_D_4_LANES";
	case POWER_DOMAIN_PORT_DSI:
		return "PORT_DSI";
	case POWER_DOMAIN_PORT_CRT:
		return "PORT_CRT";
	case POWER_DOMAIN_PORT_OTHER:
		return "PORT_OTHER";
2548 2549 2550 2551
	case POWER_DOMAIN_VGA:
		return "VGA";
	case POWER_DOMAIN_AUDIO:
		return "AUDIO";
P
Paulo Zanoni 已提交
2552 2553
	case POWER_DOMAIN_PLLS:
		return "PLLS";
2554 2555 2556 2557 2558 2559 2560 2561
	case POWER_DOMAIN_AUX_A:
		return "AUX_A";
	case POWER_DOMAIN_AUX_B:
		return "AUX_B";
	case POWER_DOMAIN_AUX_C:
		return "AUX_C";
	case POWER_DOMAIN_AUX_D:
		return "AUX_D";
2562 2563 2564
	case POWER_DOMAIN_INIT:
		return "INIT";
	default:
2565
		MISSING_CASE(domain);
2566 2567 2568 2569 2570 2571
		return "?";
	}
}

static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2572
	struct drm_info_node *node = m->private;
2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
				 power_domain_str(power_domain),
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2627
	struct drm_info_node *node = m->private;
2628 2629 2630 2631 2632 2633 2634
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2635
		   encoder->base.id, encoder->name);
2636 2637 2638 2639
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2640
			   connector->name,
2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2654
	struct drm_info_node *node = m->private;
2655 2656 2657 2658
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;

2659 2660 2661 2662 2663 2664
	if (crtc->primary->fb)
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
			   crtc->primary->fb->base.id, crtc->x, crtc->y,
			   crtc->primary->fb->width, crtc->primary->fb->height);
	else
		seq_puts(m, "\tprimary plane disabled\n");
2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
	seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
		   "no");
	if (intel_encoder->type == INTEL_OUTPUT_EDP)
		intel_panel_info(m, &intel_connector->panel);
}

static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

	seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
		   "no");
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2711
	struct drm_display_mode *mode;
2712 2713

	seq_printf(m, "connector %d: type %s, status: %s\n",
2714
		   connector->base.id, connector->name,
2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2726 2727 2728 2729 2730 2731 2732 2733 2734
	if (intel_encoder) {
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
			intel_dp_info(m, intel_connector);
		else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
			intel_hdmi_info(m, intel_connector);
		else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
			intel_lvds_info(m, intel_connector);
	}
2735

2736 2737 2738
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2739 2740
}

2741 2742 2743 2744 2745 2746 2747 2748
static bool cursor_active(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 state;

	if (IS_845G(dev) || IS_I865G(dev))
		state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
	else
2749
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2750 2751 2752 2753 2754 2755 2756 2757 2758

	return state;
}

static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pos;

2759
	pos = I915_READ(CURPOS(pipe));
2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

	return cursor_active(dev, pipe);
}

2772 2773
static int i915_display_info(struct seq_file *m, void *unused)
{
2774
	struct drm_info_node *node = m->private;
2775
	struct drm_device *dev = node->minor->dev;
2776
	struct drm_i915_private *dev_priv = dev->dev_private;
2777
	struct intel_crtc *crtc;
2778 2779
	struct drm_connector *connector;

2780
	intel_runtime_pm_get(dev_priv);
2781 2782 2783
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
2784
	for_each_intel_crtc(dev, crtc) {
2785
		bool active;
2786
		struct intel_crtc_state *pipe_config;
2787
		int x, y;
2788

2789 2790
		pipe_config = to_intel_crtc_state(crtc->base.state);

2791
		seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
2792
			   crtc->base.base.id, pipe_name(crtc->pipe),
2793 2794 2795
			   yesno(pipe_config->base.active),
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h);
		if (pipe_config->base.active) {
2796 2797
			intel_crtc_info(m, crtc);

2798
			active = cursor_position(dev, crtc->pipe, &x, &y);
2799
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
2800
				   yesno(crtc->cursor_base),
2801 2802
				   x, y, crtc->base.cursor->state->crtc_w,
				   crtc->base.cursor->state->crtc_h,
2803
				   crtc->cursor_addr, yesno(active));
2804
		}
2805 2806 2807 2808

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
2809 2810 2811 2812 2813 2814 2815 2816 2817
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
2818
	intel_runtime_pm_put(dev_priv);
2819 2820 2821 2822

	return 0;
}

B
Ben Widawsky 已提交
2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	int i, j, ret;

	if (!i915_semaphore_is_enabled(dev)) {
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2840
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889

	if (IS_BROADWELL(dev)) {
		struct page *page;
		uint64_t *seqno;

		page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);

		seqno = (uint64_t *)kmap_atomic(page);
		for_each_ring(ring, dev_priv, i) {
			uint64_t offset;

			seq_printf(m, "%s\n", ring->name);

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
				offset = i * I915_NUM_RINGS + j;
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
				offset = i + (j * I915_NUM_RINGS);
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
		for_each_ring(ring, dev_priv, i)
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
					   I915_READ(ring->semaphore.mbox.signal[j]));
		seq_putc(m, '\n');
	}

	seq_puts(m, "\nSync seqno:\n");
	for_each_ring(ring, dev_priv, i) {
		for (j = 0; j < num_rings; j++) {
			seq_printf(m, "  0x%08x ", ring->semaphore.sync_seqno[j]);
		}
		seq_putc(m, '\n');
	}
	seq_putc(m, '\n');

2890
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
2891 2892 2893 2894
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2907
		seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
2908
			   pll->config.crtc_mask, pll->active, yesno(pll->on));
2909
		seq_printf(m, " tracked hardware state:\n");
2910 2911 2912 2913 2914 2915
		seq_printf(m, " dpll:    0x%08x\n", pll->config.hw_state.dpll);
		seq_printf(m, " dpll_md: 0x%08x\n",
			   pll->config.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->config.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->config.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->config.hw_state.wrpll);
2916 2917 2918 2919 2920 2921
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

2922
static int i915_wa_registers(struct seq_file *m, void *unused)
2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935
{
	int i;
	int ret;
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

2936 2937
	seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
	for (i = 0; i < dev_priv->workarounds.count; ++i) {
2938 2939
		u32 addr, mask, value, read;
		bool ok;
2940

2941 2942
		addr = dev_priv->workarounds.reg[i].addr;
		mask = dev_priv->workarounds.reg[i].mask;
2943 2944 2945 2946 2947
		value = dev_priv->workarounds.reg[i].value;
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
			   addr, value, mask, read, ok ? "OK" : "FAIL");
2948 2949 2950 2951 2952 2953 2954 2955
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2956 2957 2958 2959 2960 2961 2962 2963 2964 2965
static int i915_ddb_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

2966 2967 2968
	if (INTEL_INFO(dev)->gen < 9)
		return 0;

2969 2970 2971 2972 2973 2974 2975 2976 2977
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

2978
		for_each_plane(dev_priv, pipe, plane) {
2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

		entry = &ddb->cursor[pipe];
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035
static void drrs_status_per_crtc(struct seq_file *m,
		struct drm_device *dev, struct intel_crtc *intel_crtc)
{
	struct intel_encoder *intel_encoder;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;

	for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
		/* Encoder connected on this CRTC */
		switch (intel_encoder->type) {
		case INTEL_OUTPUT_EDP:
			seq_puts(m, "eDP:\n");
			break;
		case INTEL_OUTPUT_DSI:
			seq_puts(m, "DSI:\n");
			break;
		case INTEL_OUTPUT_HDMI:
			seq_puts(m, "HDMI:\n");
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
			seq_puts(m, "DP:\n");
			break;
		default:
			seq_printf(m, "Other encoder (id=%d).\n",
						intel_encoder->type);
			return;
		}
	}

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3036
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

	for_each_intel_crtc(dev, intel_crtc) {
		drm_modeset_lock(&intel_crtc->base.mutex, NULL);

3088
		if (intel_crtc->base.state->active) {
3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}

		drm_modeset_unlock(&intel_crtc->base.mutex);
	}

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3104 3105 3106 3107 3108 3109
struct pipe_crc_info {
	const char *name;
	struct drm_device *dev;
	enum pipe pipe;
};

3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_encoder *encoder;
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
	drm_modeset_lock_all(dev);
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
		intel_encoder = to_intel_encoder(encoder);
		if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
			continue;
		intel_dig_port = enc_to_dig_port(encoder);
		if (!intel_dig_port->dp.can_mst)
			continue;

		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
	drm_modeset_unlock_all(dev);
	return 0;
}

3132 3133
static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
3134 3135 3136 3137
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3138 3139 3140
	if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
		return -ENODEV;

3141 3142 3143 3144
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
3145 3146 3147
		return -EBUSY; /* already open */
	}

3148
	pipe_crc->opened = true;
3149 3150
	filep->private_data = inode->i_private;

3151 3152
	spin_unlock_irq(&pipe_crc->lock);

3153 3154 3155 3156 3157
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
3158 3159 3160 3161
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3162 3163 3164
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
3165

3166 3167 3168 3169 3170 3171 3172 3173 3174
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3175
{
3176 3177 3178
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
	struct drm_device *dev = info->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
3190
	int n_entries;
3191 3192 3193 3194 3195 3196 3197 3198 3199 3200
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3201
		return 0;
3202 3203

	/* nothing to read */
3204
	spin_lock_irq(&pipe_crc->lock);
3205
	while (pipe_crc_data_count(pipe_crc) == 0) {
3206 3207 3208 3209
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
3210
			return -EAGAIN;
3211
		}
3212

3213 3214 3215 3216 3217 3218
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
3219 3220
	}

3221
	/* We now have one or more entries to read */
3222
	n_entries = count / PIPE_CRC_LINE_LEN;
3223

3224
	bytes_read = 0;
3225 3226 3227
	while (n_entries > 0) {
		struct intel_pipe_crc_entry *entry =
			&pipe_crc->entries[pipe_crc->tail];
3228
		int ret;
3229

3230 3231 3232 3233 3234 3235 3236
		if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			     INTEL_PIPE_CRC_ENTRIES_NR) < 1)
			break;

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);

3237 3238 3239 3240 3241 3242
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

3243 3244 3245
		spin_unlock_irq(&pipe_crc->lock);

		ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
3246 3247
		if (ret == PIPE_CRC_LINE_LEN)
			return -EFAULT;
3248

3249 3250 3251 3252 3253
		user_buf += PIPE_CRC_LINE_LEN;
		n_entries--;

		spin_lock_irq(&pipe_crc->lock);
	}
3254

3255 3256
	spin_unlock_irq(&pipe_crc->lock);

3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

	info->dev = dev;
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
3292 3293
	if (!ent)
		return -ENOMEM;
3294 3295

	return drm_add_fake_info_node(minor, ent, info);
3296 3297
}

D
Daniel Vetter 已提交
3298
static const char * const pipe_crc_sources[] = {
3299 3300 3301 3302
	"none",
	"plane1",
	"plane2",
	"pf",
3303
	"pipe",
D
Daniel Vetter 已提交
3304 3305 3306 3307
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
3308
	"auto",
3309 3310 3311 3312 3313 3314 3315 3316
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

3317
static int display_crc_ctl_show(struct seq_file *m, void *data)
3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329
{
	struct drm_device *dev = m->private;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

3330
static int display_crc_ctl_open(struct inode *inode, struct file *file)
3331 3332 3333
{
	struct drm_device *dev = inode->i_private;

3334
	return single_open(file, display_crc_ctl_show, dev);
3335 3336
}

3337
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3338 3339
				 uint32_t *val)
{
3340 3341 3342 3343
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

3357 3358 3359 3360 3361
static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
				     enum intel_pipe_crc_source *source)
{
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
3362
	struct intel_digital_port *dig_port;
3363 3364 3365 3366
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

3367
	drm_modeset_lock_all(dev);
3368
	for_each_intel_encoder(dev, encoder) {
3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
		case INTEL_OUTPUT_EDP:
3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
3399
			break;
3400 3401
		default:
			break;
3402 3403
		}
	}
3404
	drm_modeset_unlock_all(dev);
3405 3406 3407 3408 3409 3410 3411

	return ret;
}

static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3412 3413
				uint32_t *val)
{
3414 3415 3416
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

3417 3418 3419 3420 3421 3422 3423
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
3424 3425 3426 3427 3428
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
3429
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3430 3431 3432
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
3433
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3434
		break;
3435 3436 3437 3438 3439 3440
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_CHERRYVIEW(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
		need_stable_symbols = true;
		break;
D
Daniel Vetter 已提交
3441 3442 3443 3444 3445 3446 3447
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		tmp |= DC_BALANCE_RESET_VLV;
3461 3462
		switch (pipe) {
		case PIPE_A:
3463
			tmp |= PIPE_A_SCRAMBLE_RESET;
3464 3465
			break;
		case PIPE_B:
3466
			tmp |= PIPE_B_SCRAMBLE_RESET;
3467 3468 3469 3470 3471 3472 3473
			break;
		case PIPE_C:
			tmp |= PIPE_C_SCRAMBLE_RESET;
			break;
		default:
			return -EINVAL;
		}
3474 3475 3476
		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
3477 3478 3479
	return 0;
}

3480
static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
3481 3482
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
3483 3484
				 uint32_t *val)
{
3485 3486 3487
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

3488 3489 3490 3491 3492 3493 3494
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
		if (!SUPPORTS_TV(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
3507
		need_stable_symbols = true;
3508 3509 3510 3511 3512
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
3513
		need_stable_symbols = true;
3514 3515 3516 3517 3518
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
3519
		need_stable_symbols = true;
3520 3521 3522 3523 3524 3525 3526 3527
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		WARN_ON(!IS_G4X(dev));

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

3553 3554 3555
	return 0;
}

3556 3557 3558 3559 3560 3561
static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

3562 3563
	switch (pipe) {
	case PIPE_A:
3564
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
3565 3566
		break;
	case PIPE_B:
3567
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
3568 3569 3570 3571 3572 3573 3574
		break;
	case PIPE_C:
		tmp &= ~PIPE_C_SCRAMBLE_RESET;
		break;
	default:
		return;
	}
3575 3576 3577 3578 3579 3580
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598
static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

3599
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
3600 3601
				uint32_t *val)
{
3602 3603 3604 3605
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
3606 3607 3608 3609 3610 3611 3612 3613 3614
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
3615
	case INTEL_PIPE_CRC_SOURCE_NONE:
3616 3617
		*val = 0;
		break;
D
Daniel Vetter 已提交
3618 3619
	default:
		return -EINVAL;
3620 3621 3622 3623 3624
	}

	return 0;
}

3625 3626 3627 3628 3629
static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3630
	struct intel_crtc_state *pipe_config;
3631 3632

	drm_modeset_lock_all(dev);
3633 3634
	pipe_config = to_intel_crtc_state(crtc->base.state);

3635 3636 3637 3638 3639 3640
	/*
	 * If we use the eDP transcoder we need to make sure that we don't
	 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
	 * relevant on hsw with pipe A when using the always-on power well
	 * routing.
	 */
3641 3642 3643
	if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
	    !pipe_config->pch_pfit.enabled) {
		bool active = pipe_config->base.active;
3644

3645
		if (active) {
3646
			intel_crtc_control(&crtc->base, false);
3647 3648
			pipe_config = to_intel_crtc_state(crtc->base.state);
		}
3649

3650
		pipe_config->pch_pfit.force_thru = true;
3651 3652 3653 3654

		intel_display_power_get(dev_priv,
					POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));

3655 3656
		if (active)
			intel_crtc_control(&crtc->base, true);
3657 3658 3659 3660 3661 3662 3663 3664 3665
	}
	drm_modeset_unlock_all(dev);
}

static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3666
	struct intel_crtc_state *pipe_config;
3667 3668 3669 3670 3671 3672 3673 3674

	drm_modeset_lock_all(dev);
	/*
	 * If we use the eDP transcoder we need to make sure that we don't
	 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
	 * relevant on hsw with pipe A when using the always-on power well
	 * routing.
	 */
3675 3676 3677
	pipe_config = to_intel_crtc_state(crtc->base.state);
	if (pipe_config->pch_pfit.force_thru) {
		bool active = pipe_config->base.active;
3678

3679
		if (active) {
3680
			intel_crtc_control(&crtc->base, false);
3681 3682
			pipe_config = to_intel_crtc_state(crtc->base.state);
		}
3683

3684
		pipe_config->pch_pfit.force_thru = false;
3685 3686 3687

		intel_display_power_put(dev_priv,
					POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3688 3689 3690

		if (active)
			intel_crtc_control(&crtc->base, true);
3691 3692 3693 3694 3695 3696 3697
	}
	drm_modeset_unlock_all(dev);
}

static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
3698 3699
				uint32_t *val)
{
3700 3701 3702 3703
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
3704 3705 3706 3707 3708 3709 3710
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
3711 3712 3713
		if (IS_HASWELL(dev) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev);

3714 3715
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
3716
	case INTEL_PIPE_CRC_SOURCE_NONE:
3717 3718
		*val = 0;
		break;
D
Daniel Vetter 已提交
3719 3720
	default:
		return -EINVAL;
3721 3722 3723 3724 3725
	}

	return 0;
}

3726 3727 3728 3729
static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
			       enum intel_pipe_crc_source source)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3730
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
3731 3732
	struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
									pipe));
3733
	u32 val = 0; /* shut up gcc */
3734
	int ret;
3735

3736 3737 3738
	if (pipe_crc->source == source)
		return 0;

3739 3740 3741 3742
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

3743 3744 3745 3746 3747
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
		DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
		return -EIO;
	}

D
Daniel Vetter 已提交
3748
	if (IS_GEN2(dev))
3749
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
D
Daniel Vetter 已提交
3750
	else if (INTEL_INFO(dev)->gen < 5)
3751
		ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
D
Daniel Vetter 已提交
3752
	else if (IS_VALLEYVIEW(dev))
3753
		ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3754
	else if (IS_GEN5(dev) || IS_GEN6(dev))
3755
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
3756
	else
3757
		ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3758 3759 3760 3761

	if (ret != 0)
		return ret;

3762 3763
	/* none -> real source transition */
	if (source) {
3764 3765
		struct intel_pipe_crc_entry *entries;

3766 3767 3768
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

3769 3770
		entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
				  sizeof(pipe_crc->entries[0]),
3771 3772
				  GFP_KERNEL);
		if (!entries)
3773 3774
			return -ENOMEM;

3775 3776 3777 3778 3779 3780 3781 3782
		/*
		 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
		 * enabled and disabled dynamically based on package C states,
		 * user space can't make reliable use of the CRCs, so let's just
		 * completely disable it.
		 */
		hsw_disable_ips(crtc);

3783
		spin_lock_irq(&pipe_crc->lock);
3784
		kfree(pipe_crc->entries);
3785
		pipe_crc->entries = entries;
3786 3787 3788
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
3789 3790
	}

3791
	pipe_crc->source = source;
3792 3793 3794 3795

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

3796 3797
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
3798
		struct intel_pipe_crc_entry *entries;
3799 3800
		struct intel_crtc *crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
3801

3802 3803 3804
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

3805
		drm_modeset_lock(&crtc->base.mutex, NULL);
3806
		if (crtc->base.state->active)
3807 3808
			intel_wait_for_vblank(dev, pipe);
		drm_modeset_unlock(&crtc->base.mutex);
3809

3810 3811
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
3812
		pipe_crc->entries = NULL;
3813 3814
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
3815 3816 3817
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
3818 3819 3820

		if (IS_G4X(dev))
			g4x_undo_pipe_scramble_reset(dev, pipe);
3821 3822
		else if (IS_VALLEYVIEW(dev))
			vlv_undo_pipe_scramble_reset(dev, pipe);
3823 3824
		else if (IS_HASWELL(dev) && pipe == PIPE_A)
			hsw_undo_trans_edp_pipe_A_crc_wa(dev);
3825 3826

		hsw_enable_ips(crtc);
3827 3828
	}

3829 3830 3831 3832 3833
	return 0;
}

/*
 * Parse pipe CRC command strings:
3834 3835 3836
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
3837 3838 3839 3840
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
3841 3842
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
3843
 */
3844
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

3875 3876 3877 3878
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
3879
static const char * const pipe_crc_objects[] = {
3880 3881 3882 3883
	"pipe",
};

static int
3884
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
3885 3886 3887 3888 3889
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
3890
			*o = i;
3891 3892 3893 3894 3895 3896
			return 0;
		    }

	return -EINVAL;
}

3897
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
3910
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
3911 3912 3913 3914 3915
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
3916
			*s = i;
3917 3918 3919 3920 3921 3922
			return 0;
		    }

	return -EINVAL;
}

3923
static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
3924
{
3925
#define N_WORDS 3
3926
	int n_words;
3927
	char *words[N_WORDS];
3928
	enum pipe pipe;
3929
	enum intel_pipe_crc_object object;
3930 3931
	enum intel_pipe_crc_source source;

3932
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
3933 3934 3935 3936 3937 3938
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

3939
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
3940
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
3941 3942 3943
		return -EINVAL;
	}

3944
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
3945
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3946 3947 3948
		return -EINVAL;
	}

3949
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
3950
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
3951 3952 3953 3954 3955 3956
		return -EINVAL;
	}

	return pipe_crc_set_source(dev, pipe, source);
}

3957 3958
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

3984
	ret = display_crc_ctl_parse(dev, tmpbuf, len);
3985 3986 3987 3988 3989 3990 3991 3992 3993 3994

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

3995
static const struct file_operations i915_display_crc_ctl_fops = {
3996
	.owner = THIS_MODULE,
3997
	.open = display_crc_ctl_open,
3998 3999 4000
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
4001
	.write = display_crc_ctl_write
4002 4003
};

4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209
static ssize_t i915_displayport_test_active_write(struct file *file,
					    const char __user *ubuf,
					    size_t len, loff_t *offp)
{
	char *input_buffer;
	int status = 0;
	struct seq_file *m;
	struct drm_device *dev;
	struct drm_connector *connector;
	struct list_head *connector_list;
	struct intel_dp *intel_dp;
	int val = 0;

	m = file->private_data;
	if (!m) {
		status = -ENODEV;
		return status;
	}
	dev = m->private;

	if (!dev) {
		status = -ENODEV;
		return status;
	}
	connector_list = &dev->mode_config.connector_list;

	if (len == 0)
		return 0;

	input_buffer = kmalloc(len + 1, GFP_KERNEL);
	if (!input_buffer)
		return -ENOMEM;

	if (copy_from_user(input_buffer, ubuf, len)) {
		status = -EFAULT;
		goto out;
	}

	input_buffer[len] = '\0';
	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->connector_type ==
		    DRM_MODE_CONNECTOR_DisplayPort &&
		    connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
				goto out;
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
				intel_dp->compliance_test_active = 1;
			else
				intel_dp->compliance_test_active = 0;
		}
	}
out:
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	if (!dev)
		return -ENODEV;

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			if (intel_dp->compliance_test_active)
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
				       struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, i915_displayport_test_active_show, dev);
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	if (!dev)
		return -ENODEV;

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%lx", intel_dp->compliance_test_data);
		} else
			seq_puts(m, "0");
	}

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
				       struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, i915_displayport_test_data_show, dev);
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	if (!dev)
		return -ENODEV;

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%02lx", intel_dp->compliance_test_type);
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, i915_displayport_test_type_show, dev);
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

4210
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
4211 4212
{
	struct drm_device *dev = m->private;
4213
	int num_levels = ilk_wm_max_level(dev) + 1;
4214 4215 4216 4217 4218 4219 4220
	int level;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

4221 4222 4223 4224 4225 4226 4227
		/*
		 * - WM1+ latency values in 0.5us units
		 * - latencies are in us on gen9
		 */
		if (INTEL_INFO(dev)->gen >= 9)
			latency *= 10;
		else if (level > 0)
4228 4229 4230
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
4231
			   level, wm[level], latency / 10, latency % 10);
4232 4233 4234 4235 4236 4237 4238 4239
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
4240 4241 4242 4243 4244 4245 4246
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.pri_latency;
4247

4248
	wm_latency_show(m, latencies);
4249 4250 4251 4252 4253 4254 4255

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
4256 4257 4258 4259 4260 4261 4262
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.spr_latency;
4263

4264
	wm_latency_show(m, latencies);
4265 4266 4267 4268 4269 4270 4271

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
4272 4273 4274 4275 4276 4277 4278
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.cur_latency;
4279

4280
	wm_latency_show(m, latencies);
4281 4282 4283 4284 4285 4286 4287 4288

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

4289
	if (HAS_GMCH_DISPLAY(dev))
4290 4291 4292 4293 4294 4295 4296 4297 4298
		return -ENODEV;

	return single_open(file, pri_wm_latency_show, dev);
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

4299
	if (HAS_GMCH_DISPLAY(dev))
4300 4301 4302 4303 4304 4305 4306 4307 4308
		return -ENODEV;

	return single_open(file, spr_wm_latency_show, dev);
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

4309
	if (HAS_GMCH_DISPLAY(dev))
4310 4311 4312 4313 4314 4315
		return -ENODEV;

	return single_open(file, cur_wm_latency_show, dev);
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
4316
				size_t len, loff_t *offp, uint16_t wm[8])
4317 4318 4319
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4320
	uint16_t new[8] = { 0 };
4321
	int num_levels = ilk_wm_max_level(dev) + 1;
4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333
	int level;
	int ret;
	char tmp[32];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

4334 4335 4336
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4356 4357
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;
4358

4359 4360 4361 4362 4363 4364
	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.pri_latency;

	return wm_latency_write(file, ubuf, len, offp, latencies);
4365 4366 4367 4368 4369 4370 4371
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4372 4373
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;
4374

4375 4376 4377 4378 4379 4380
	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.spr_latency;

	return wm_latency_write(file, ubuf, len, offp, latencies);
4381 4382 4383 4384 4385 4386 4387
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4388 4389 4390 4391 4392 4393 4394
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.cur_latency;
4395

4396
	return wm_latency_write(file, ubuf, len, offp, latencies);
4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4426 4427
static int
i915_wedged_get(void *data, u64 *val)
4428
{
4429
	struct drm_device *dev = data;
4430
	struct drm_i915_private *dev_priv = dev->dev_private;
4431

4432
	*val = atomic_read(&dev_priv->gpu_error.reset_counter);
4433

4434
	return 0;
4435 4436
}

4437 4438
static int
i915_wedged_set(void *data, u64 val)
4439
{
4440
	struct drm_device *dev = data;
4441 4442
	struct drm_i915_private *dev_priv = dev->dev_private;

4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

	if (i915_reset_in_progress(&dev_priv->gpu_error))
		return -EAGAIN;

4454
	intel_runtime_pm_get(dev_priv);
4455

4456 4457
	i915_handle_error(dev, val,
			  "Manually setting wedged to %llu", val);
4458 4459 4460

	intel_runtime_pm_put(dev_priv);

4461
	return 0;
4462 4463
}

4464 4465
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4466
			"%llu\n");
4467

4468 4469
static int
i915_ring_stop_get(void *data, u64 *val)
4470
{
4471
	struct drm_device *dev = data;
4472
	struct drm_i915_private *dev_priv = dev->dev_private;
4473

4474
	*val = dev_priv->gpu_error.stop_rings;
4475

4476
	return 0;
4477 4478
}

4479 4480
static int
i915_ring_stop_set(void *data, u64 val)
4481
{
4482
	struct drm_device *dev = data;
4483
	struct drm_i915_private *dev_priv = dev->dev_private;
4484
	int ret;
4485

4486
	DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
4487

4488 4489 4490 4491
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

4492
	dev_priv->gpu_error.stop_rings = val;
4493 4494
	mutex_unlock(&dev->struct_mutex);

4495
	return 0;
4496 4497
}

4498 4499 4500
DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
			i915_ring_stop_get, i915_ring_stop_set,
			"0x%08llx\n");
4501

4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	dev_priv->gpu_error.test_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4568 4569 4570 4571 4572 4573 4574 4575
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
4576 4577
static int
i915_drop_caches_get(void *data, u64 *val)
4578
{
4579
	*val = DROP_ALL;
4580

4581
	return 0;
4582 4583
}

4584 4585
static int
i915_drop_caches_set(void *data, u64 val)
4586
{
4587
	struct drm_device *dev = data;
4588
	struct drm_i915_private *dev_priv = dev->dev_private;
4589
	int ret;
4590

4591
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
		ret = i915_gpu_idle(dev);
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
		i915_gem_retire_requests(dev);

4608 4609
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4610

4611 4612
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4613 4614 4615 4616

unlock:
	mutex_unlock(&dev->struct_mutex);

4617
	return ret;
4618 4619
}

4620 4621 4622
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4623

4624 4625
static int
i915_max_freq_get(void *data, u64 *val)
4626
{
4627
	struct drm_device *dev = data;
4628
	struct drm_i915_private *dev_priv = dev->dev_private;
4629
	int ret;
4630

4631
	if (INTEL_INFO(dev)->gen < 6)
4632 4633
		return -ENODEV;

4634 4635
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4636
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4637 4638
	if (ret)
		return ret;
4639

4640
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4641
	mutex_unlock(&dev_priv->rps.hw_lock);
4642

4643
	return 0;
4644 4645
}

4646 4647
static int
i915_max_freq_set(void *data, u64 val)
4648
{
4649
	struct drm_device *dev = data;
4650
	struct drm_i915_private *dev_priv = dev->dev_private;
4651
	u32 hw_max, hw_min;
4652
	int ret;
4653

4654
	if (INTEL_INFO(dev)->gen < 6)
4655
		return -ENODEV;
4656

4657 4658
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4659
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4660

4661
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4662 4663 4664
	if (ret)
		return ret;

4665 4666 4667
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4668
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4669

4670 4671
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4672

4673
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4674 4675
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4676 4677
	}

4678
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4679

4680
	intel_set_rps(dev, val);
J
Jeff McGee 已提交
4681

4682
	mutex_unlock(&dev_priv->rps.hw_lock);
4683

4684
	return 0;
4685 4686
}

4687 4688
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4689
			"%llu\n");
4690

4691 4692
static int
i915_min_freq_get(void *data, u64 *val)
4693
{
4694
	struct drm_device *dev = data;
4695
	struct drm_i915_private *dev_priv = dev->dev_private;
4696
	int ret;
4697

4698
	if (INTEL_INFO(dev)->gen < 6)
4699 4700
		return -ENODEV;

4701 4702
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4703
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4704 4705
	if (ret)
		return ret;
4706

4707
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4708
	mutex_unlock(&dev_priv->rps.hw_lock);
4709

4710
	return 0;
4711 4712
}

4713 4714
static int
i915_min_freq_set(void *data, u64 val)
4715
{
4716
	struct drm_device *dev = data;
4717
	struct drm_i915_private *dev_priv = dev->dev_private;
4718
	u32 hw_max, hw_min;
4719
	int ret;
4720

4721
	if (INTEL_INFO(dev)->gen < 6)
4722
		return -ENODEV;
4723

4724 4725
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4726
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4727

4728
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4729 4730 4731
	if (ret)
		return ret;

4732 4733 4734
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4735
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4736

4737 4738
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4739

4740
	if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
4741 4742
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4743
	}
J
Jeff McGee 已提交
4744

4745
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
4746

4747
	intel_set_rps(dev, val);
J
Jeff McGee 已提交
4748

4749
	mutex_unlock(&dev_priv->rps.hw_lock);
4750

4751
	return 0;
4752 4753
}

4754 4755
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4756
			"%llu\n");
4757

4758 4759
static int
i915_cache_sharing_get(void *data, u64 *val)
4760
{
4761
	struct drm_device *dev = data;
4762
	struct drm_i915_private *dev_priv = dev->dev_private;
4763
	u32 snpcr;
4764
	int ret;
4765

4766 4767 4768
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

4769 4770 4771
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
4772
	intel_runtime_pm_get(dev_priv);
4773

4774
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4775 4776

	intel_runtime_pm_put(dev_priv);
4777 4778
	mutex_unlock(&dev_priv->dev->struct_mutex);

4779
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4780

4781
	return 0;
4782 4783
}

4784 4785
static int
i915_cache_sharing_set(void *data, u64 val)
4786
{
4787
	struct drm_device *dev = data;
4788 4789 4790
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 snpcr;

4791 4792 4793
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

4794
	if (val > 3)
4795 4796
		return -EINVAL;

4797
	intel_runtime_pm_get(dev_priv);
4798
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4799 4800 4801 4802 4803 4804 4805

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4806
	intel_runtime_pm_put(dev_priv);
4807
	return 0;
4808 4809
}

4810 4811 4812
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4813

4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857
struct sseu_dev_status {
	unsigned int slice_total;
	unsigned int subslice_total;
	unsigned int subslice_per_slice;
	unsigned int eu_total;
	unsigned int eu_per_subslice;
};

static void cherryview_sseu_device_status(struct drm_device *dev,
					  struct sseu_dev_status *stat)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	const int ss_max = 2;
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

		stat->slice_total = 1;
		stat->subslice_per_slice++;
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
		stat->eu_total += eu_cnt;
		stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
	}
	stat->subslice_total = stat->subslice_per_slice;
}

static void gen9_sseu_device_status(struct drm_device *dev,
				    struct sseu_dev_status *stat)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4858
	int s_max = 3, ss_max = 4;
4859 4860 4861
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873
	/* BXT has a single slice and at most 3 subslices. */
	if (IS_BROXTON(dev)) {
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4874 4875 4876 4877 4878 4879 4880 4881 4882 4883
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
4884 4885
		unsigned int ss_cnt = 0;

4886 4887 4888 4889 4890
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		stat->slice_total++;
4891 4892 4893 4894

		if (IS_SKYLAKE(dev))
			ss_cnt = INTEL_INFO(dev)->subslice_per_slice;

4895 4896 4897
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

4898 4899 4900 4901 4902 4903 4904 4905
			if (IS_BROXTON(dev) &&
			    !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			if (IS_BROXTON(dev))
				ss_cnt++;

4906 4907 4908 4909 4910 4911
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
			stat->eu_total += eu_cnt;
			stat->eu_per_subslice = max(stat->eu_per_subslice,
						    eu_cnt);
		}
4912 4913 4914 4915

		stat->subslice_total += ss_cnt;
		stat->subslice_per_slice = max(stat->subslice_per_slice,
					       ss_cnt);
4916 4917 4918
	}
}

4919 4920 4921 4922
static int i915_sseu_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
4923
	struct sseu_dev_status stat;
4924

4925
	if ((INTEL_INFO(dev)->gen < 8) || IS_BROADWELL(dev))
4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
	seq_printf(m, "  Available Slice Total: %u\n",
		   INTEL_INFO(dev)->slice_total);
	seq_printf(m, "  Available Subslice Total: %u\n",
		   INTEL_INFO(dev)->subslice_total);
	seq_printf(m, "  Available Subslice Per Slice: %u\n",
		   INTEL_INFO(dev)->subslice_per_slice);
	seq_printf(m, "  Available EU Total: %u\n",
		   INTEL_INFO(dev)->eu_total);
	seq_printf(m, "  Available EU Per Subslice: %u\n",
		   INTEL_INFO(dev)->eu_per_subslice);
	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_eu_pg));

4946
	seq_puts(m, "SSEU Device Status\n");
4947
	memset(&stat, 0, sizeof(stat));
4948
	if (IS_CHERRYVIEW(dev)) {
4949
		cherryview_sseu_device_status(dev, &stat);
4950
	} else if (INTEL_INFO(dev)->gen >= 9) {
4951
		gen9_sseu_device_status(dev, &stat);
4952
	}
4953 4954 4955 4956 4957 4958 4959 4960 4961 4962
	seq_printf(m, "  Enabled Slice Total: %u\n",
		   stat.slice_total);
	seq_printf(m, "  Enabled Subslice Total: %u\n",
		   stat.subslice_total);
	seq_printf(m, "  Enabled Subslice Per Slice: %u\n",
		   stat.subslice_per_slice);
	seq_printf(m, "  Enabled EU Total: %u\n",
		   stat.eu_total);
	seq_printf(m, "  Enabled EU Per Subslice: %u\n",
		   stat.eu_per_subslice);
4963

4964 4965 4966
	return 0;
}

4967 4968 4969 4970 4971
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

4972
	if (INTEL_INFO(dev)->gen < 6)
4973 4974
		return 0;

4975
	intel_runtime_pm_get(dev_priv);
4976
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4977 4978 4979 4980

	return 0;
}

4981
static int i915_forcewake_release(struct inode *inode, struct file *file)
4982 4983 4984 4985
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

4986
	if (INTEL_INFO(dev)->gen < 6)
4987 4988
		return 0;

4989
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4990
	intel_runtime_pm_put(dev_priv);
4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
5007
				  S_IRUSR,
5008 5009
				  root, dev,
				  &i915_forcewake_fops);
5010 5011
	if (!ent)
		return -ENOMEM;
5012

B
Ben Widawsky 已提交
5013
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
5014 5015
}

5016 5017 5018 5019
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
5020 5021 5022 5023
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

5024
	ent = debugfs_create_file(name,
5025 5026
				  S_IRUGO | S_IWUSR,
				  root, dev,
5027
				  fops);
5028 5029
	if (!ent)
		return -ENOMEM;
5030

5031
	return drm_add_fake_info_node(minor, ent, fops);
5032 5033
}

5034
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
5035
	{"i915_capabilities", i915_capabilities, 0},
5036
	{"i915_gem_objects", i915_gem_object_info, 0},
5037
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
5038
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
5039 5040
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
5041
	{"i915_gem_stolen", i915_gem_stolen_list_info },
5042
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
5043 5044
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
5045
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
5046
	{"i915_gem_interrupt", i915_interrupt_info, 0},
5047 5048 5049
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
5050
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
5051
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
5052
	{"i915_frequency_info", i915_frequency_info, 0},
5053
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
5054
	{"i915_drpc_info", i915_drpc_info, 0},
5055
	{"i915_emon_status", i915_emon_status, 0},
5056
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
5057
	{"i915_fbc_status", i915_fbc_status, 0},
5058
	{"i915_ips_status", i915_ips_status, 0},
5059
	{"i915_sr_status", i915_sr_status, 0},
5060
	{"i915_opregion", i915_opregion, 0},
5061
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
5062
	{"i915_context_status", i915_context_status, 0},
5063
	{"i915_dump_lrc", i915_dump_lrc, 0},
5064
	{"i915_execlists", i915_execlists, 0},
5065
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
5066
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
5067
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
5068
	{"i915_llc", i915_llc, 0},
5069
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
5070
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
5071
	{"i915_energy_uJ", i915_energy_uJ, 0},
5072
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
5073
	{"i915_power_domain_info", i915_power_domain_info, 0},
5074
	{"i915_display_info", i915_display_info, 0},
B
Ben Widawsky 已提交
5075
	{"i915_semaphore_status", i915_semaphore_status, 0},
5076
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
5077
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
5078
	{"i915_wa_registers", i915_wa_registers, 0},
5079
	{"i915_ddb_info", i915_ddb_info, 0},
5080
	{"i915_sseu_status", i915_sseu_status, 0},
5081
	{"i915_drrs_status", i915_drrs_status, 0},
5082
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
5083
};
5084
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
5085

5086
static const struct i915_debugfs_files {
5087 5088 5089 5090 5091 5092 5093 5094
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_ring_stop", &i915_ring_stop_fops},
5095 5096
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
5097 5098 5099
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
5100
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
5101 5102 5103
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
5104
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
5105 5106 5107
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
	{"i915_dp_test_active", &i915_displayport_test_active_fops}
5108 5109
};

5110 5111 5112
void intel_display_crc_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5113
	enum pipe pipe;
5114

5115
	for_each_pipe(dev_priv, pipe) {
5116
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
5117

5118 5119
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
5120 5121 5122 5123
		init_waitqueue_head(&pipe_crc->wq);
	}
}

5124
int i915_debugfs_init(struct drm_minor *minor)
5125
{
5126
	int ret, i;
5127

5128
	ret = i915_forcewake_create(minor->debugfs_root, minor);
5129 5130
	if (ret)
		return ret;
5131

5132 5133 5134 5135 5136 5137
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

5138 5139 5140 5141 5142 5143 5144
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
5145

5146 5147
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
5148 5149 5150
					minor->debugfs_root, minor);
}

5151
void i915_debugfs_cleanup(struct drm_minor *minor)
5152
{
5153 5154
	int i;

5155 5156
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
5157

5158 5159
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
5160

D
Daniel Vetter 已提交
5161
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5162 5163 5164 5165 5166 5167
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

5168 5169 5170 5171 5172 5173
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
			(struct drm_info_list *) i915_debugfs_files[i].fops;

		drm_debugfs_remove_files(info_list, 1, minor);
	}
5174
}
5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208

struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

5209 5210 5211
	if (connector->status != connector_status_connected)
		return -ENODEV;

5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
5232
	}
5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
				    &i915_dpcd_fops);

	return 0;
}