i915_debugfs.c 129.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/sched/mm.h>
30 31
#include <linux/sort.h>

32 33
#include <drm/drm_debugfs.h>
#include <drm/drm_fourcc.h>
34

35
#include "display/intel_display_types.h"
36
#include "display/intel_dp.h"
37 38
#include "display/intel_fbc.h"
#include "display/intel_hdcp.h"
39
#include "display/intel_hdmi.h"
40
#include "display/intel_psr.h"
41

42
#include "gem/i915_gem_context.h"
43
#include "gt/intel_gt_pm.h"
44
#include "gt/intel_reset.h"
45
#include "gt/uc/intel_guc_submission.h"
46

47
#include "i915_debugfs.h"
48
#include "i915_irq.h"
49
#include "i915_trace.h"
50
#include "intel_csr.h"
51
#include "intel_pm.h"
52
#include "intel_sideband.h"
53

54 55 56 57 58
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

59 60
static int i915_capabilities(struct seq_file *m, void *data)
{
61 62
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
63
	struct drm_printer p = drm_seq_file_printer(m);
64
	const char *msg;
65

66
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
67
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
68
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
69

70 71 72 73 74 75
	msg = "n/a";
#ifdef CONFIG_INTEL_IOMMU
	msg = enableddisabled(intel_iommu_gfx_mapped);
#endif
	seq_printf(m, "iommu: %s\n", msg);

76
	intel_device_info_dump_flags(info, &p);
77
	intel_device_info_dump_runtime(RUNTIME_INFO(dev_priv), &p);
78
	intel_driver_caps_print(&dev_priv->caps, &p);
79

80
	kernel_param_lock(THIS_MODULE);
81
	i915_params_dump(&i915_modparams, &p);
82 83
	kernel_param_unlock(THIS_MODULE);

84 85
	return 0;
}
86

87
static char get_tiling_flag(struct drm_i915_gem_object *obj)
88
{
89
	switch (i915_gem_object_get_tiling(obj)) {
90
	default:
91 92 93
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
94
	}
95 96
}

97
static char get_global_flag(struct drm_i915_gem_object *obj)
98
{
99
	return READ_ONCE(obj->userfault_count) ? 'g' : ' ';
100 101
}

102
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
103
{
C
Chris Wilson 已提交
104
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
105 106
}

107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136
static const char *
stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
{
	size_t x = 0;

	switch (page_sizes) {
	case 0:
		return "";
	case I915_GTT_PAGE_SIZE_4K:
		return "4K";
	case I915_GTT_PAGE_SIZE_64K:
		return "64K";
	case I915_GTT_PAGE_SIZE_2M:
		return "2M";
	default:
		if (!buf)
			return "M";

		if (page_sizes & I915_GTT_PAGE_SIZE_2M)
			x += snprintf(buf + x, len - x, "2M, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_64K)
			x += snprintf(buf + x, len - x, "64K, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_4K)
			x += snprintf(buf + x, len - x, "4K, ");
		buf[x-2] = '\0';

		return buf;
	}
}

137 138 139
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
140
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
141
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
142
	struct i915_vma *vma;
B
Ben Widawsky 已提交
143 144
	int pin_count = 0;

145
	seq_printf(m, "%pK: %c%c%c %8zdKiB %02x %02x %s%s%s",
146 147
		   &obj->base,
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
148
		   get_global_flag(obj),
149
		   get_pin_mapped_flag(obj),
150
		   obj->base.size / 1024,
151 152
		   obj->read_domains,
		   obj->write_domain,
153
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
154 155
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
156 157
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
158 159

	spin_lock(&obj->vma.lock);
160
	list_for_each_entry(vma, &obj->vma.list, obj_link) {
161 162 163
		if (!drm_mm_node_allocated(&vma->node))
			continue;

164 165 166 167 168
		spin_unlock(&obj->vma.lock);

		if (i915_vma_is_pinned(vma))
			pin_count++;

169
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
170
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
171 172
			   vma->node.start, vma->node.size,
			   stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
173 174 175 176 177 178 179 180
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
181 182
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
183 184 185 186
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
187 188 189 190 191 192 193 194
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
195 196
				break;

197 198 199 200 201 202 203 204 205 206 207 208
			case I915_GGTT_VIEW_REMAPPED:
				seq_printf(m, ", remapped [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
					   vma->ggtt_view.remapped.plane[0].width,
					   vma->ggtt_view.remapped.plane[0].height,
					   vma->ggtt_view.remapped.plane[0].stride,
					   vma->ggtt_view.remapped.plane[0].offset,
					   vma->ggtt_view.remapped.plane[1].width,
					   vma->ggtt_view.remapped.plane[1].height,
					   vma->ggtt_view.remapped.plane[1].stride,
					   vma->ggtt_view.remapped.plane[1].offset);
				break;

209 210 211 212 213
			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
214
		if (vma->fence)
215
			seq_printf(m, " , fence: %d", vma->fence->id);
216
		seq_puts(m, ")");
217 218

		spin_lock(&obj->vma.lock);
B
Ben Widawsky 已提交
219
	}
220 221 222
	spin_unlock(&obj->vma.lock);

	seq_printf(m, " (pinned x %d)", pin_count);
223
	if (obj->stolen)
224
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
225 226
	if (i915_gem_object_is_framebuffer(obj))
		seq_printf(m, " (fb)");
227

228
	engine = i915_gem_object_last_write_engine(obj);
229 230
	if (engine)
		seq_printf(m, " (%s)", engine->name);
231 232
}

233
struct file_stats {
234
	struct i915_address_space *vm;
235 236 237
	unsigned long count;
	u64 total, unbound;
	u64 active, inactive;
238
	u64 closed;
239 240 241 242 243 244
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
245
	struct i915_vma *vma;
246

247 248 249
	if (!kref_get_unless_zero(&obj->base.refcount))
		return 0;

250 251
	stats->count++;
	stats->total += obj->base.size;
252
	if (!atomic_read(&obj->bind_count))
253
		stats->unbound += obj->base.size;
254

255 256 257 258
	spin_lock(&obj->vma.lock);
	if (!stats->vm) {
		for_each_ggtt_vma(vma, obj) {
			if (!drm_mm_node_allocated(&vma->node))
259
				continue;
260

261 262 263 264
			if (i915_vma_is_active(vma))
				stats->active += vma->node.size;
			else
				stats->inactive += vma->node.size;
265

266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293
			if (i915_vma_is_closed(vma))
				stats->closed += vma->node.size;
		}
	} else {
		struct rb_node *p = obj->vma.tree.rb_node;

		while (p) {
			long cmp;

			vma = rb_entry(p, typeof(*vma), obj_node);
			cmp = i915_vma_compare(vma, stats->vm, NULL);
			if (cmp == 0) {
				if (drm_mm_node_allocated(&vma->node)) {
					if (i915_vma_is_active(vma))
						stats->active += vma->node.size;
					else
						stats->inactive += vma->node.size;

					if (i915_vma_is_closed(vma))
						stats->closed += vma->node.size;
				}
				break;
			}
			if (cmp < 0)
				p = p->rb_right;
			else
				p = p->rb_left;
		}
294
	}
295
	spin_unlock(&obj->vma.lock);
296

297
	i915_gem_object_put(obj);
298 299 300
	return 0;
}

301 302
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
303
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu unbound, %llu closed)\n", \
304 305 306 307 308
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
309 310
			   stats.unbound, \
			   stats.closed); \
311
} while (0)
312

313 314
static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *i915)
315
{
316 317
	struct file_stats kstats = {};
	struct i915_gem_context *ctx;
318

319
	list_for_each_entry(ctx, &i915->contexts.list, link) {
320
		struct i915_gem_engines_iter it;
321
		struct intel_context *ce;
322

323 324
		for_each_gem_engine(ce,
				    i915_gem_context_lock_engines(ctx), it) {
325 326
			intel_context_lock_pinned(ce);
			if (intel_context_is_pinned(ce)) {
327
				rcu_read_lock();
328 329 330
				if (ce->state)
					per_file_stats(0,
						       ce->state->obj, &kstats);
331
				per_file_stats(0, ce->ring->vma->obj, &kstats);
332
				rcu_read_unlock();
333 334
			}
			intel_context_unlock_pinned(ce);
335
		}
336
		i915_gem_context_unlock_engines(ctx);
337

338
		if (!IS_ERR_OR_NULL(ctx->file_priv)) {
339
			struct file_stats stats = { .vm = ctx->vm, };
340 341 342
			struct drm_file *file = ctx->file_priv->file;
			struct task_struct *task;
			char name[80];
343

344
			rcu_read_lock();
345
			idr_for_each(&file->object_idr, per_file_stats, &stats);
346
			rcu_read_unlock();
347

348 349
			rcu_read_lock();
			task = pid_task(ctx->pid ?: file->pid, PIDTYPE_PID);
350 351
			snprintf(name, sizeof(name), "%s",
				 task ? task->comm : "<unknown>");
352
			rcu_read_unlock();
353

354 355
			print_file_stats(m, name, stats);
		}
356 357
	}

358
	print_file_stats(m, "[k]contexts", kstats);
359 360
}

361
static int i915_gem_object_info(struct seq_file *m, void *data)
362
{
363
	struct drm_i915_private *i915 = node_to_i915(m->private);
364 365
	int ret;

366
	seq_printf(m, "%u shrinkable [%u free] objects, %llu bytes\n",
367
		   i915->mm.shrink_count,
368
		   atomic_read(&i915->mm.free_count),
369
		   i915->mm.shrink_memory);
370

371
	seq_putc(m, '\n');
372

373
	ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
374 375 376
	if (ret)
		return ret;

377 378
	print_context_stats(m, i915);
	mutex_unlock(&i915->drm.struct_mutex);
379 380 381 382

	return 0;
}

383 384 385
static void gen8_display_interrupt_info(struct seq_file *m)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
386
	enum pipe pipe;
387 388 389

	for_each_pipe(dev_priv, pipe) {
		enum intel_display_power_domain power_domain;
390
		intel_wakeref_t wakeref;
391 392

		power_domain = POWER_DOMAIN_PIPE(pipe);
393 394 395
		wakeref = intel_display_power_get_if_enabled(dev_priv,
							     power_domain);
		if (!wakeref) {
396 397 398 399 400 401 402 403 404 405 406 407 408 409
			seq_printf(m, "Pipe %c power disabled\n",
				   pipe_name(pipe));
			continue;
		}
		seq_printf(m, "Pipe %c IMR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
		seq_printf(m, "Pipe %c IIR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
		seq_printf(m, "Pipe %c IER:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IER(pipe)));

410
		intel_display_power_put(dev_priv, power_domain, wakeref);
411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434
	}

	seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IMR));
	seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IIR));
	seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IER));

	seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IMR));
	seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IIR));
	seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IER));

	seq_printf(m, "PCU interrupt mask:\t%08x\n",
		   I915_READ(GEN8_PCU_IMR));
	seq_printf(m, "PCU interrupt identity:\t%08x\n",
		   I915_READ(GEN8_PCU_IIR));
	seq_printf(m, "PCU interrupt enable:\t%08x\n",
		   I915_READ(GEN8_PCU_IER));
}

435 436
static int i915_interrupt_info(struct seq_file *m, void *data)
{
437
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
438
	struct intel_engine_cs *engine;
439
	intel_wakeref_t wakeref;
440
	int i, pipe;
441

442
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
443

444
	if (IS_CHERRYVIEW(dev_priv)) {
445 446
		intel_wakeref_t pref;

447 448 449 450 451 452 453 454 455 456 457
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
458 459 460 461
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
462 463 464
			pref = intel_display_power_get_if_enabled(dev_priv,
								  power_domain);
			if (!pref) {
465 466 467 468 469
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

470 471 472 473
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

474
			intel_display_power_put(dev_priv, power_domain, pref);
475 476
		}

477
		pref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
478 479 480 481 482 483
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
484
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, pref);
485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521
	} else if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "Master Interrupt Control:  %08x\n",
			   I915_READ(GEN11_GFX_MSTR_IRQ));

		seq_printf(m, "Render/Copy Intr Enable:   %08x\n",
			   I915_READ(GEN11_RENDER_COPY_INTR_ENABLE));
		seq_printf(m, "VCS/VECS Intr Enable:      %08x\n",
			   I915_READ(GEN11_VCS_VECS_INTR_ENABLE));
		seq_printf(m, "GUC/SG Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_ENABLE));
		seq_printf(m, "GPM/WGBOXPERF Intr Enable: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE));
		seq_printf(m, "Crypto Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE));
		seq_printf(m, "GUnit/CSME Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE));

		seq_printf(m, "Display Interrupt Control:\t%08x\n",
			   I915_READ(GEN11_DISPLAY_INT_CTL));

		gen8_display_interrupt_info(m);
522
	} else if (INTEL_GEN(dev_priv) >= 8) {
523 524 525 526 527 528 529 530 531 532 533 534
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

535
		gen8_display_interrupt_info(m);
536
	} else if (IS_VALLEYVIEW(dev_priv)) {
537 538
		intel_wakeref_t pref;

J
Jesse Barnes 已提交
539 540 541 542 543 544 545 546
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
547 548 549 550
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
551 552 553
			pref = intel_display_power_get_if_enabled(dev_priv,
								  power_domain);
			if (!pref) {
554 555 556 557 558
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
559 560 561
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
562
			intel_display_power_put(dev_priv, power_domain, pref);
563
		}
J
Jesse Barnes 已提交
564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

582
		pref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
J
Jesse Barnes 已提交
583 584 585 586 587 588
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
589
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, pref);
J
Jesse Barnes 已提交
590

591
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
592
		seq_printf(m, "Interrupt enable:    %08x\n",
593
			   I915_READ(GEN2_IER));
594
		seq_printf(m, "Interrupt identity:  %08x\n",
595
			   I915_READ(GEN2_IIR));
596
		seq_printf(m, "Interrupt mask:      %08x\n",
597
			   I915_READ(GEN2_IMR));
598
		for_each_pipe(dev_priv, pipe)
599 600 601
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643

	if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "RCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_RCS0_RSVD_INTR_MASK));
		seq_printf(m, "BCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_BCS_RSVD_INTR_MASK));
		seq_printf(m, "VCS0/VCS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS0_VCS1_INTR_MASK));
		seq_printf(m, "VCS2/VCS3 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS2_VCS3_INTR_MASK));
		seq_printf(m, "VECS0/VECS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VECS0_VECS1_INTR_MASK));
		seq_printf(m, "GUC/SG Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_MASK));
		seq_printf(m, "GPM/WGBOXPERF Intr Mask: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK));
		seq_printf(m, "Crypto Intr Mask:\t %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_MASK));
		seq_printf(m, "Gunit/CSME Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_MASK));

	} else if (INTEL_GEN(dev_priv) >= 6) {
644
		for_each_uabi_engine(engine, dev_priv) {
645 646
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
647
				   engine->name, ENGINE_READ(engine, RING_IMR));
648 649
		}
	}
650

651
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
652

653 654 655
	return 0;
}

656 657
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
658 659
	struct drm_i915_private *i915 = node_to_i915(m->private);
	unsigned int i;
660

661
	seq_printf(m, "Total fences = %d\n", i915->ggtt.num_fences);
662

663 664
	rcu_read_lock();
	for (i = 0; i < i915->ggtt.num_fences; i++) {
665 666
		struct i915_fence_reg *reg = &i915->ggtt.fence_regs[i];
		struct i915_vma *vma = reg->vma;
667

C
Chris Wilson 已提交
668
		seq_printf(m, "Fence %d, pin count = %d, object = ",
669
			   i, atomic_read(&reg->pin_count));
670
		if (!vma)
671
			seq_puts(m, "unused");
672
		else
673
			describe_obj(m, vma->obj);
674
		seq_putc(m, '\n');
675
	}
676
	rcu_read_unlock();
677 678 679 680

	return 0;
}

681
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
682 683
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
684
{
C
Chris Wilson 已提交
685
	struct i915_gpu_state *error;
686
	ssize_t ret;
C
Chris Wilson 已提交
687
	void *buf;
688

C
Chris Wilson 已提交
689
	error = file->private_data;
690 691
	if (!error)
		return 0;
692

C
Chris Wilson 已提交
693 694 695 696
	/* Bounce buffer required because of kernfs __user API convenience. */
	buf = kmalloc(count, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;
697

C
Chris Wilson 已提交
698 699
	ret = i915_gpu_state_copy_to_buffer(error, buf, *pos, count);
	if (ret <= 0)
700
		goto out;
701

C
Chris Wilson 已提交
702 703 704 705
	if (!copy_to_user(ubuf, buf, ret))
		*pos += ret;
	else
		ret = -EFAULT;
706

707
out:
C
Chris Wilson 已提交
708
	kfree(buf);
709 710
	return ret;
}
711

712 713 714
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
715
	return 0;
716 717
}

718
static int i915_gpu_info_open(struct inode *inode, struct file *file)
719
{
720
	struct drm_i915_private *i915 = inode->i_private;
721
	struct i915_gpu_state *gpu;
722
	intel_wakeref_t wakeref;
723

724
	gpu = NULL;
725
	with_intel_runtime_pm(&i915->runtime_pm, wakeref)
726
		gpu = i915_capture_gpu_state(i915);
727 728
	if (IS_ERR(gpu))
		return PTR_ERR(gpu);
729

730
	file->private_data = gpu;
731 732 733
	return 0;
}

734 735 736 737 738 739 740 741 742 743 744 745 746
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
747
{
748
	struct i915_gpu_state *error = filp->private_data;
749

750 751
	if (!error)
		return 0;
752

753 754
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
755

756 757
	return cnt;
}
758

759 760
static int i915_error_state_open(struct inode *inode, struct file *file)
{
761 762 763 764 765 766 767
	struct i915_gpu_state *error;

	error = i915_first_error_state(inode->i_private);
	if (IS_ERR(error))
		return PTR_ERR(error);

	file->private_data  = error;
768
	return 0;
769 770 771 772 773
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
774
	.read = gpu_state_read,
775 776
	.write = i915_error_state_write,
	.llseek = default_llseek,
777
	.release = gpu_state_release,
778
};
779 780
#endif

781
static int i915_frequency_info(struct seq_file *m, void *unused)
782
{
783
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
784
	struct intel_uncore *uncore = &dev_priv->uncore;
785
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
786
	intel_wakeref_t wakeref;
787 788
	int ret = 0;

789
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
790

791
	if (IS_GEN(dev_priv, 5)) {
792 793
		u16 rgvswctl = intel_uncore_read16(uncore, MEMSWCTL);
		u16 rgvstat = intel_uncore_read16(uncore, MEMSTAT_ILK);
794 795 796 797 798 799 800

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
801
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
802
		u32 rpmodectl, freq_sts;
803

804 805 806 807 808 809 810 811 812
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));

813
		vlv_punit_get(dev_priv);
814
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
815 816
		vlv_punit_put(dev_priv);

817 818 819 820 821 822 823
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
824
			   intel_gpu_freq(dev_priv, rps->cur_freq));
825 826

		seq_printf(m, "max GPU freq: %d MHz\n",
827
			   intel_gpu_freq(dev_priv, rps->max_freq));
828 829

		seq_printf(m, "min GPU freq: %d MHz\n",
830
			   intel_gpu_freq(dev_priv, rps->min_freq));
831 832

		seq_printf(m, "idle GPU freq: %d MHz\n",
833
			   intel_gpu_freq(dev_priv, rps->idle_freq));
834 835 836

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
837
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
838
	} else if (INTEL_GEN(dev_priv) >= 6) {
839 840 841
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
842
		u32 rpmodectl, rpinclimit, rpdeclimit;
843
		u32 rpstat, cagf, reqf;
844 845
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
846
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
847 848
		int max_freq;

849
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
850
		if (IS_GEN9_LP(dev_priv)) {
851 852 853 854 855 856 857
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

858
		/* RPSTAT1 is in the GT power well */
859
		intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
860

861
		reqf = I915_READ(GEN6_RPNSWREQ);
862
		if (INTEL_GEN(dev_priv) >= 9)
863 864 865
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
866
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
867 868 869 870
				reqf >>= 24;
			else
				reqf >>= 25;
		}
871
		reqf = intel_gpu_freq(dev_priv, reqf);
872

873 874 875 876
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

877
		rpstat = I915_READ(GEN6_RPSTAT1);
878 879 880 881 882 883
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
T
Tvrtko Ursulin 已提交
884 885
		cagf = intel_gpu_freq(dev_priv,
				      intel_get_cagf(dev_priv, rpstat));
886

887
		intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
888

889 890 891 892 893 894 895 896 897 898
		if (INTEL_GEN(dev_priv) >= 11) {
			pm_ier = I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE);
			pm_imr = I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK);
			/*
			 * The equivalent to the PM ISR & IIR cannot be read
			 * without affecting the current state of the system
			 */
			pm_isr = 0;
			pm_iir = 0;
		} else if (INTEL_GEN(dev_priv) >= 8) {
899 900 901 902
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
903 904 905 906 907
		} else {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
908
		}
909 910
		pm_mask = I915_READ(GEN6_PMINTRMSK);

911 912 913 914 915 916 917
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));
918 919 920 921 922 923

		seq_printf(m, "PM IER=0x%08x IMR=0x%08x, MASK=0x%08x\n",
			   pm_ier, pm_imr, pm_mask);
		if (INTEL_GEN(dev_priv) <= 10)
			seq_printf(m, "PM ISR=0x%08x IIR=0x%08x\n",
				   pm_isr, pm_iir);
924
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
925
			   rps->pm_intrmsk_mbz);
926 927
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
928
			   (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
929 930 931 932
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
933 934 935 936
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
937
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
938
		seq_printf(m, "CAGF: %dMHz\n", cagf);
939 940 941 942 943 944
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
C
Chris Wilson 已提交
945 946
		seq_printf(m, "Up threshold: %d%%\n",
			   rps->power.up_threshold);
947

948 949 950 951 952 953
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
C
Chris Wilson 已提交
954 955
		seq_printf(m, "Down threshold: %d%%\n",
			   rps->power.down_threshold);
956

957
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
958
			    rp_state_cap >> 16) & 0xff;
959
		max_freq *= (IS_GEN9_BC(dev_priv) ||
960
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
961
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
962
			   intel_gpu_freq(dev_priv, max_freq));
963 964

		max_freq = (rp_state_cap & 0xff00) >> 8;
965
		max_freq *= (IS_GEN9_BC(dev_priv) ||
966
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
967
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
968
			   intel_gpu_freq(dev_priv, max_freq));
969

970
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
971
			    rp_state_cap >> 0) & 0xff;
972
		max_freq *= (IS_GEN9_BC(dev_priv) ||
973
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
974
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
975
			   intel_gpu_freq(dev_priv, max_freq));
976
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
977
			   intel_gpu_freq(dev_priv, rps->max_freq));
978

979
		seq_printf(m, "Current freq: %d MHz\n",
980
			   intel_gpu_freq(dev_priv, rps->cur_freq));
981
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
982
		seq_printf(m, "Idle freq: %d MHz\n",
983
			   intel_gpu_freq(dev_priv, rps->idle_freq));
984
		seq_printf(m, "Min freq: %d MHz\n",
985
			   intel_gpu_freq(dev_priv, rps->min_freq));
986
		seq_printf(m, "Boost freq: %d MHz\n",
987
			   intel_gpu_freq(dev_priv, rps->boost_freq));
988
		seq_printf(m, "Max freq: %d MHz\n",
989
			   intel_gpu_freq(dev_priv, rps->max_freq));
990 991
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
992
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
993
	} else {
994
		seq_puts(m, "no P-state info available\n");
995
	}
996

997
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
998 999 1000
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1001
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1002
	return ret;
1003 1004
}

1005 1006 1007 1008
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1009
	const struct sseu_dev_info *sseu = &RUNTIME_INFO(dev_priv)->sseu;
1010 1011 1012
	int slice;
	int subslice;

1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1025
	for_each_instdone_slice_subslice(dev_priv, sseu, slice, subslice)
1026 1027 1028
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

1029
	for_each_instdone_slice_subslice(dev_priv, sseu, slice, subslice)
1030 1031
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1032 1033
}

1034 1035
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1036 1037
	struct drm_i915_private *i915 = node_to_i915(m->private);
	struct intel_gt *gt = &i915->gt;
1038
	struct intel_engine_cs *engine;
1039
	intel_wakeref_t wakeref;
1040
	enum intel_engine_id id;
1041

1042 1043
	seq_printf(m, "Reset flags: %lx\n", gt->reset.flags);
	if (test_bit(I915_WEDGED, &gt->reset.flags))
1044
		seq_puts(m, "\tWedged\n");
1045
	if (test_bit(I915_RESET_BACKOFF, &gt->reset.flags))
1046
		seq_puts(m, "\tDevice (global) reset in progress\n");
1047

1048
	if (!i915_modparams.enable_hangcheck) {
1049
		seq_puts(m, "Hangcheck disabled\n");
1050 1051 1052
		return 0;
	}

1053
	if (timer_pending(&gt->hangcheck.work.timer))
1054
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1055
			   jiffies_to_msecs(gt->hangcheck.work.timer.expires -
1056
					    jiffies));
1057
	else if (delayed_work_pending(&gt->hangcheck.work))
1058 1059 1060
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1061

1062
	seq_printf(m, "GT active? %s\n", yesno(gt->awake));
1063

1064 1065
	with_intel_runtime_pm(&i915->runtime_pm, wakeref) {
		for_each_engine(engine, i915, id) {
1066
			struct intel_instdone instdone;
1067

1068 1069 1070 1071
			seq_printf(m, "%s: %d ms ago\n",
				   engine->name,
				   jiffies_to_msecs(jiffies -
						    engine->hangcheck.action_timestamp));
1072

1073 1074 1075 1076 1077
			seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
				   (long long)engine->hangcheck.acthd,
				   intel_engine_get_active_head(engine));

			intel_engine_get_instdone(engine, &instdone);
1078

1079
			seq_puts(m, "\tinstdone read =\n");
1080
			i915_instdone_info(i915, m, &instdone);
1081

1082
			seq_puts(m, "\tinstdone accu =\n");
1083
			i915_instdone_info(i915, m,
1084
					   &engine->hangcheck.instdone);
1085
		}
1086 1087 1088 1089 1090
	}

	return 0;
}

1091
static int ironlake_drpc_info(struct seq_file *m)
1092
{
1093 1094
	struct drm_i915_private *i915 = node_to_i915(m->private);
	struct intel_uncore *uncore = &i915->uncore;
1095 1096 1097
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

1098 1099 1100
	rgvmodectl = intel_uncore_read(uncore, MEMMODECTL);
	rstdbyctl = intel_uncore_read(uncore, RSTDBYCTL);
	crstandvid = intel_uncore_read16(uncore, CRSTANDVID);
1101

1102
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1103 1104 1105 1106
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1107
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1108
	seq_printf(m, "SW control enabled: %s\n",
1109
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1110
	seq_printf(m, "Gated voltage change: %s\n",
1111
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1112 1113
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1114
	seq_printf(m, "Max P-state: P%d\n",
1115
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1116 1117 1118 1119
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1120
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1121
	seq_puts(m, "Current RS state: ");
1122 1123
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1124
		seq_puts(m, "on\n");
1125 1126
		break;
	case RSX_STATUS_RC1:
1127
		seq_puts(m, "RC1\n");
1128 1129
		break;
	case RSX_STATUS_RC1E:
1130
		seq_puts(m, "RC1E\n");
1131 1132
		break;
	case RSX_STATUS_RS1:
1133
		seq_puts(m, "RS1\n");
1134 1135
		break;
	case RSX_STATUS_RS2:
1136
		seq_puts(m, "RS2 (RC6)\n");
1137 1138
		break;
	case RSX_STATUS_RS3:
1139
		seq_puts(m, "RC3 (RC6+)\n");
1140 1141
		break;
	default:
1142
		seq_puts(m, "unknown\n");
1143 1144
		break;
	}
1145 1146 1147 1148

	return 0;
}

1149
static int i915_forcewake_domains(struct seq_file *m, void *data)
1150
{
1151
	struct drm_i915_private *i915 = node_to_i915(m->private);
1152
	struct intel_uncore *uncore = &i915->uncore;
1153
	struct intel_uncore_forcewake_domain *fw_domain;
C
Chris Wilson 已提交
1154
	unsigned int tmp;
1155

1156
	seq_printf(m, "user.bypass_count = %u\n",
1157
		   uncore->user_forcewake_count);
1158

1159
	for_each_fw_domain(fw_domain, uncore, tmp)
1160
		seq_printf(m, "%s.wake_count = %u\n",
1161
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1162
			   READ_ONCE(fw_domain->wake_count));
1163

1164 1165 1166
	return 0;
}

1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);

	seq_printf(m, "%s %u (%llu us)\n",
		   title, I915_READ(reg),
		   intel_rc6_residency_us(dev_priv, reg));
}

1178 1179
static int vlv_drpc_info(struct seq_file *m)
{
1180
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1181
	u32 rcctl1, pw_status;
1182

1183
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1184 1185 1186 1187 1188 1189
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1190
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1191
	seq_printf(m, "Media Power Well: %s\n",
1192
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1193

1194 1195
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1196

1197
	return i915_forcewake_domains(m, NULL);
1198 1199
}

1200 1201
static int gen6_drpc_info(struct seq_file *m)
{
1202
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1203
	u32 gt_core_status, rcctl1, rc6vids = 0;
1204
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1205

1206
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1207
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1208 1209

	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1210
	if (INTEL_GEN(dev_priv) >= 9) {
1211 1212 1213
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1214

1215
	if (INTEL_GEN(dev_priv) <= 7)
1216
		sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS,
1217
				       &rc6vids, NULL);
1218

1219
	seq_printf(m, "RC1e Enabled: %s\n",
1220 1221 1222
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1223
	if (INTEL_GEN(dev_priv) >= 9) {
1224 1225 1226 1227 1228
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1229 1230 1231 1232
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1233
	seq_puts(m, "Current RC state: ");
1234 1235 1236
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1237
			seq_puts(m, "Core Power Down\n");
1238
		else
1239
			seq_puts(m, "on\n");
1240 1241
		break;
	case GEN6_RC3:
1242
		seq_puts(m, "RC3\n");
1243 1244
		break;
	case GEN6_RC6:
1245
		seq_puts(m, "RC6\n");
1246 1247
		break;
	case GEN6_RC7:
1248
		seq_puts(m, "RC7\n");
1249 1250
		break;
	default:
1251
		seq_puts(m, "Unknown\n");
1252 1253 1254 1255 1256
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1257
	if (INTEL_GEN(dev_priv) >= 9) {
1258 1259 1260 1261 1262 1263 1264
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1265 1266

	/* Not exactly sure what this is */
1267 1268 1269 1270 1271
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1272

1273 1274 1275 1276 1277 1278 1279 1280 1281
	if (INTEL_GEN(dev_priv) <= 7) {
		seq_printf(m, "RC6   voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
		seq_printf(m, "RC6+  voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
		seq_printf(m, "RC6++ voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
	}

1282
	return i915_forcewake_domains(m, NULL);
1283 1284 1285 1286
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1287
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1288
	intel_wakeref_t wakeref;
1289
	int err = -ENODEV;
1290

1291
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
1292 1293 1294 1295 1296 1297 1298
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			err = vlv_drpc_info(m);
		else if (INTEL_GEN(dev_priv) >= 6)
			err = gen6_drpc_info(m);
		else
			err = ironlake_drpc_info(m);
	}
1299 1300

	return err;
1301 1302
}

1303 1304
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1305
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1306 1307 1308 1309 1310 1311 1312 1313 1314 1315

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1316 1317
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1318
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1319
	struct intel_fbc *fbc = &dev_priv->fbc;
1320
	intel_wakeref_t wakeref;
1321

1322 1323
	if (!HAS_FBC(dev_priv))
		return -ENODEV;
1324

1325
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1326
	mutex_lock(&fbc->lock);
1327

1328
	if (intel_fbc_is_active(dev_priv))
1329
		seq_puts(m, "FBC enabled\n");
1330
	else
1331 1332
		seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);

1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348
	if (intel_fbc_is_active(dev_priv)) {
		u32 mask;

		if (INTEL_GEN(dev_priv) >= 8)
			mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 7)
			mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 5)
			mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
		else if (IS_G4X(dev_priv))
			mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
		else
			mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
							FBC_STAT_COMPRESSED);

		seq_printf(m, "Compressing: %s\n", yesno(mask));
1349
	}
1350

1351
	mutex_unlock(&fbc->lock);
1352
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1353

1354 1355 1356
	return 0;
}

1357
static int i915_fbc_false_color_get(void *data, u64 *val)
1358
{
1359
	struct drm_i915_private *dev_priv = data;
1360

1361
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1362 1363 1364 1365 1366 1367 1368
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

1369
static int i915_fbc_false_color_set(void *data, u64 val)
1370
{
1371
	struct drm_i915_private *dev_priv = data;
1372 1373
	u32 reg;

1374
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1375 1376
		return -ENODEV;

P
Paulo Zanoni 已提交
1377
	mutex_lock(&dev_priv->fbc.lock);
1378 1379 1380 1381 1382 1383 1384 1385

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1386
	mutex_unlock(&dev_priv->fbc.lock);
1387 1388 1389
	return 0;
}

1390 1391
DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
			i915_fbc_false_color_get, i915_fbc_false_color_set,
1392 1393
			"%llu\n");

1394 1395
static int i915_ips_status(struct seq_file *m, void *unused)
{
1396
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1397
	intel_wakeref_t wakeref;
1398

1399 1400
	if (!HAS_IPS(dev_priv))
		return -ENODEV;
1401

1402
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1403

1404
	seq_printf(m, "Enabled by kernel parameter: %s\n",
1405
		   yesno(i915_modparams.enable_ips));
1406

1407
	if (INTEL_GEN(dev_priv) >= 8) {
1408 1409 1410 1411 1412 1413 1414
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1415

1416
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1417

1418 1419 1420
	return 0;
}

1421 1422
static int i915_sr_status(struct seq_file *m, void *unused)
{
1423
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1424
	intel_wakeref_t wakeref;
1425 1426
	bool sr_enabled = false;

1427
	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1428

1429 1430 1431
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1432
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1433
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1434
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1435
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1436
	else if (IS_I915GM(dev_priv))
1437
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1438
	else if (IS_PINEVIEW(dev_priv))
1439
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1440
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1441
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1442

1443
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, wakeref);
1444

1445
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1446 1447 1448 1449

	return 0;
}

1450 1451
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1452
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1453
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1454
	unsigned int max_gpu_freq, min_gpu_freq;
1455
	intel_wakeref_t wakeref;
1456
	int gpu_freq, ia_freq;
1457

1458 1459
	if (!HAS_LLC(dev_priv))
		return -ENODEV;
1460

1461 1462
	min_gpu_freq = rps->min_freq;
	max_gpu_freq = rps->max_freq;
1463
	if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
1464
		/* Convert GT frequency to 50 HZ units */
1465 1466
		min_gpu_freq /= GEN9_FREQ_SCALER;
		max_gpu_freq /= GEN9_FREQ_SCALER;
1467 1468
	}

1469
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1470

1471
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1472
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1473 1474 1475
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
1476
				       &ia_freq, NULL);
1477
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1478
			   intel_gpu_freq(dev_priv, (gpu_freq *
1479
						     (IS_GEN9_BC(dev_priv) ||
1480
						      INTEL_GEN(dev_priv) >= 10 ?
1481
						      GEN9_FREQ_SCALER : 1))),
1482 1483
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1484
	}
1485
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1486 1487

	return 0;
1488 1489
}

1490 1491
static int i915_opregion(struct seq_file *m, void *unused)
{
1492 1493
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1494 1495 1496 1497 1498
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1499
		goto out;
1500

1501 1502
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1503 1504 1505

	mutex_unlock(&dev->struct_mutex);

1506
out:
1507 1508 1509
	return 0;
}

1510 1511
static int i915_vbt(struct seq_file *m, void *unused)
{
1512
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1513 1514 1515 1516 1517 1518 1519

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1520 1521
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1522 1523
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1524
	struct intel_framebuffer *fbdev_fb = NULL;
1525
	struct drm_framebuffer *drm_fb;
1526 1527 1528 1529 1530
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1531

1532
#ifdef CONFIG_DRM_FBDEV_EMULATION
1533
	if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
1534
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1535 1536 1537 1538

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1539
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1540
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1541
			   fbdev_fb->base.modifier,
1542
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
1543
		describe_obj(m, intel_fb_obj(&fbdev_fb->base));
1544 1545
		seq_putc(m, '\n');
	}
1546
#endif
1547

1548
	mutex_lock(&dev->mode_config.fb_lock);
1549
	drm_for_each_fb(drm_fb, dev) {
1550 1551
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1552 1553
			continue;

1554
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1555 1556
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1557
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1558
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1559
			   fb->base.modifier,
1560
			   drm_framebuffer_read_refcount(&fb->base));
1561
		describe_obj(m, intel_fb_obj(&fb->base));
1562
		seq_putc(m, '\n');
1563
	}
1564
	mutex_unlock(&dev->mode_config.fb_lock);
1565
	mutex_unlock(&dev->struct_mutex);
1566 1567 1568 1569

	return 0;
}

1570
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1571
{
1572 1573
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, emit: %u)",
		   ring->space, ring->head, ring->tail, ring->emit);
1574 1575
}

1576 1577
static int i915_context_status(struct seq_file *m, void *unused)
{
1578 1579
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1580
	struct i915_gem_context *ctx;
1581
	int ret;
1582

1583
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1584 1585 1586
	if (ret)
		return ret;

1587
	list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
1588
		struct i915_gem_engines_iter it;
1589 1590
		struct intel_context *ce;

1591 1592 1593 1594
		seq_puts(m, "HW context ");
		if (!list_empty(&ctx->hw_id_link))
			seq_printf(m, "%x [pin %u]", ctx->hw_id,
				   atomic_read(&ctx->hw_id_pin_count));
1595
		if (ctx->pid) {
1596 1597
			struct task_struct *task;

1598
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1599 1600 1601 1602 1603
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1604 1605
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1606 1607 1608 1609
		} else {
			seq_puts(m, "(kernel) ");
		}

1610 1611
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1612

1613 1614
		for_each_gem_engine(ce,
				    i915_gem_context_lock_engines(ctx), it) {
1615 1616 1617 1618 1619
			intel_context_lock_pinned(ce);
			if (intel_context_is_pinned(ce)) {
				seq_printf(m, "%s: ", ce->engine->name);
				if (ce->state)
					describe_obj(m, ce->state->obj);
1620
				describe_ctx_ring(m, ce->ring);
1621 1622 1623
				seq_putc(m, '\n');
			}
			intel_context_unlock_pinned(ce);
1624
		}
1625
		i915_gem_context_unlock_engines(ctx);
1626 1627

		seq_putc(m, '\n');
1628 1629
	}

1630
	mutex_unlock(&dev->struct_mutex);
1631 1632 1633 1634

	return 0;
}

1635 1636
static const char *swizzle_string(unsigned swizzle)
{
1637
	switch (swizzle) {
1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1653
		return "unknown";
1654 1655 1656 1657 1658 1659 1660
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
1661
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1662
	struct intel_uncore *uncore = &dev_priv->uncore;
1663
	intel_wakeref_t wakeref;
1664

1665
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1666 1667 1668 1669 1670 1671

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

1672
	if (IS_GEN_RANGE(dev_priv, 3, 4)) {
1673
		seq_printf(m, "DDC = 0x%08x\n",
1674
			   intel_uncore_read(uncore, DCC));
1675
		seq_printf(m, "DDC2 = 0x%08x\n",
1676
			   intel_uncore_read(uncore, DCC2));
1677
		seq_printf(m, "C0DRB3 = 0x%04x\n",
1678
			   intel_uncore_read16(uncore, C0DRB3));
1679
		seq_printf(m, "C1DRB3 = 0x%04x\n",
1680
			   intel_uncore_read16(uncore, C1DRB3));
1681
	} else if (INTEL_GEN(dev_priv) >= 6) {
1682
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1683
			   intel_uncore_read(uncore, MAD_DIMM_C0));
1684
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1685
			   intel_uncore_read(uncore, MAD_DIMM_C1));
1686
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1687
			   intel_uncore_read(uncore, MAD_DIMM_C2));
1688
		seq_printf(m, "TILECTL = 0x%08x\n",
1689
			   intel_uncore_read(uncore, TILECTL));
1690
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
1691
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1692
				   intel_uncore_read(uncore, GAMTARBMODE));
B
Ben Widawsky 已提交
1693 1694
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
1695
				   intel_uncore_read(uncore, ARB_MODE));
1696
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1697
			   intel_uncore_read(uncore, DISP_ARB_CTL));
1698
	}
1699 1700 1701 1702

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

1703
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1704 1705 1706 1707

	return 0;
}

1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

1722 1723
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
1724
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1725
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1726
	u32 act_freq = rps->cur_freq;
1727
	intel_wakeref_t wakeref;
1728

1729
	with_intel_runtime_pm_if_in_use(&dev_priv->runtime_pm, wakeref) {
1730
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1731
			vlv_punit_get(dev_priv);
1732 1733
			act_freq = vlv_punit_read(dev_priv,
						  PUNIT_REG_GPU_FREQ_STS);
1734
			vlv_punit_put(dev_priv);
1735 1736 1737 1738 1739 1740 1741
			act_freq = (act_freq >> 8) & 0xff;
		} else {
			act_freq = intel_get_cagf(dev_priv,
						  I915_READ(GEN6_RPSTAT1));
		}
	}

1742
	seq_printf(m, "RPS enabled? %d\n", rps->enabled);
1743
	seq_printf(m, "GPU busy? %s\n", yesno(dev_priv->gt.awake));
1744
	seq_printf(m, "Boosts outstanding? %d\n",
1745
		   atomic_read(&rps->num_waiters));
C
Chris Wilson 已提交
1746
	seq_printf(m, "Interactive? %d\n", READ_ONCE(rps->power.interactive));
1747 1748 1749
	seq_printf(m, "Frequency requested %d, actual %d\n",
		   intel_gpu_freq(dev_priv, rps->cur_freq),
		   intel_gpu_freq(dev_priv, act_freq));
1750
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
1751 1752 1753 1754
		   intel_gpu_freq(dev_priv, rps->min_freq),
		   intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq));
1755
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
1756 1757 1758
		   intel_gpu_freq(dev_priv, rps->idle_freq),
		   intel_gpu_freq(dev_priv, rps->efficient_freq),
		   intel_gpu_freq(dev_priv, rps->boost_freq));
1759

1760
	seq_printf(m, "Wait boosts: %d\n", atomic_read(&rps->boosts));
1761

1762
	if (INTEL_GEN(dev_priv) >= 6 && rps->enabled && dev_priv->gt.awake) {
1763 1764 1765
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

1766
		intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
1767 1768 1769 1770
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
1771
		intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
1772 1773

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
C
Chris Wilson 已提交
1774
			   rps_power_to_str(rps->power.mode));
1775
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
1776
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
C
Chris Wilson 已提交
1777
			   rps->power.up_threshold);
1778
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
1779
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
C
Chris Wilson 已提交
1780
			   rps->power.down_threshold);
1781 1782 1783 1784
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

1785
	return 0;
1786 1787
}

1788 1789
static int i915_llc(struct seq_file *m, void *data)
{
1790
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1791
	const bool edram = INTEL_GEN(dev_priv) > 8;
1792

1793
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
1794 1795
	seq_printf(m, "%s: %uMB\n", edram ? "eDRAM" : "eLLC",
		   dev_priv->edram_size_mb);
1796 1797 1798 1799

	return 0;
}

1800 1801 1802
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1803
	intel_wakeref_t wakeref;
1804
	struct drm_printer p;
1805

1806
	if (!HAS_GT_UC(dev_priv))
1807
		return -ENODEV;
1808

1809
	p = drm_seq_file_printer(m);
1810
	intel_uc_fw_dump(&dev_priv->gt.uc.huc.fw, &p);
1811

1812
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref)
1813
		seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
1814 1815 1816 1817

	return 0;
}

1818 1819
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
1820
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1821
	intel_wakeref_t wakeref;
1822
	struct drm_printer p;
1823

1824
	if (!HAS_GT_UC(dev_priv))
1825
		return -ENODEV;
1826

1827
	p = drm_seq_file_printer(m);
1828
	intel_uc_fw_dump(&dev_priv->gt.uc.guc.fw, &p);
1829

1830
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846
		u32 tmp = I915_READ(GUC_STATUS);
		u32 i;

		seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
		seq_printf(m, "\tBootrom status = 0x%x\n",
			   (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
		seq_printf(m, "\tuKernel status = 0x%x\n",
			   (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
		seq_printf(m, "\tMIA Core status = 0x%x\n",
			   (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
		seq_puts(m, "\nScratch registers:\n");
		for (i = 0; i < 16; i++) {
			seq_printf(m, "\t%2d: \t0x%x\n",
				   i, I915_READ(SOFT_SCRATCH(i)));
		}
	}
1847

1848 1849 1850
	return 0;
}

1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867
static const char *
stringify_guc_log_type(enum guc_log_buffer_type type)
{
	switch (type) {
	case GUC_ISR_LOG_BUFFER:
		return "ISR";
	case GUC_DPC_LOG_BUFFER:
		return "DPC";
	case GUC_CRASH_DUMP_LOG_BUFFER:
		return "CRASH";
	default:
		MISSING_CASE(type);
	}

	return "";
}

1868 1869 1870
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
1871
	struct intel_guc_log *log = &dev_priv->gt.uc.guc.log;
1872
	enum guc_log_buffer_type type;
1873

1874 1875 1876 1877
	if (!intel_guc_log_relay_enabled(log)) {
		seq_puts(m, "GuC log relay disabled\n");
		return;
	}
1878

1879
	seq_puts(m, "GuC logging stats:\n");
1880

1881
	seq_printf(m, "\tRelay full count: %u\n",
1882 1883 1884 1885 1886 1887 1888 1889
		   log->relay.full_count);

	for (type = GUC_ISR_LOG_BUFFER; type < GUC_MAX_LOG_BUFFER; type++) {
		seq_printf(m, "\t%s:\tflush count %10u, overflow count %10u\n",
			   stringify_guc_log_type(type),
			   log->stats[type].flush,
			   log->stats[type].sampled_overflow);
	}
1890 1891
}

1892 1893 1894
static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1895
	const struct intel_guc *guc = &dev_priv->gt.uc.guc;
1896
	struct intel_guc_client *client = guc->execbuf_client;
1897

1898
	if (!USES_GUC(dev_priv))
1899 1900
		return -ENODEV;

1901 1902 1903 1904 1905
	i915_guc_log_info(m, dev_priv);

	if (!USES_GUC_SUBMISSION(dev_priv))
		return 0;

1906
	GEM_BUG_ON(!guc->execbuf_client);
1907

1908
	seq_printf(m, "\nDoorbell map:\n");
1909
	seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
1910
	seq_printf(m, "Doorbell next cacheline: 0x%x\n", guc->db_cacheline);
1911

1912 1913 1914 1915 1916 1917 1918
	seq_printf(m, "\nGuC execbuf client @ %p:\n", client);
	seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
		   client->priority,
		   client->stage_id,
		   client->proc_desc_offset);
	seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
		   client->doorbell_id, client->doorbell_offset);
1919 1920 1921 1922 1923
	/* Add more as required ... */

	return 0;
}

1924
static int i915_guc_stage_pool(struct seq_file *m, void *data)
A
Alex Dai 已提交
1925
{
1926
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1927
	const struct intel_guc *guc = &dev_priv->gt.uc.guc;
1928 1929
	struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
	int index;
A
Alex Dai 已提交
1930

1931 1932
	if (!USES_GUC_SUBMISSION(dev_priv))
		return -ENODEV;
A
Alex Dai 已提交
1933

1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952
	for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
		struct intel_engine_cs *engine;

		if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
			continue;

		seq_printf(m, "GuC stage descriptor %u:\n", index);
		seq_printf(m, "\tIndex: %u\n", desc->stage_id);
		seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
		seq_printf(m, "\tPriority: %d\n", desc->priority);
		seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
		seq_printf(m, "\tEngines used: 0x%x\n",
			   desc->engines_used);
		seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
			   desc->db_trigger_phy,
			   desc->db_trigger_cpu,
			   desc->db_trigger_uk);
		seq_printf(m, "\tProcess descriptor: 0x%x\n",
			   desc->process_desc);
1953
		seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
1954 1955 1956
			   desc->wq_addr, desc->wq_size);
		seq_putc(m, '\n');

1957
		for_each_uabi_engine(engine, dev_priv) {
1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975
			u32 guc_engine_id = engine->guc_id;
			struct guc_execlist_context *lrc =
						&desc->lrc[guc_engine_id];

			seq_printf(m, "\t%s LRC:\n", engine->name);
			seq_printf(m, "\t\tContext desc: 0x%x\n",
				   lrc->context_desc);
			seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
			seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
			seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
			seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
			seq_putc(m, '\n');
		}
	}

	return 0;
}

A
Alex Dai 已提交
1976 1977
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
1978 1979 1980 1981 1982 1983
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node_to_i915(node);
	bool dump_load_err = !!node->info_ent->data;
	struct drm_i915_gem_object *obj = NULL;
	u32 *log;
	int i = 0;
A
Alex Dai 已提交
1984

1985
	if (!HAS_GT_UC(dev_priv))
1986 1987
		return -ENODEV;

1988
	if (dump_load_err)
1989
		obj = dev_priv->gt.uc.load_err_log;
1990 1991
	else if (dev_priv->gt.uc.guc.log.vma)
		obj = dev_priv->gt.uc.guc.log.vma->obj;
A
Alex Dai 已提交
1992

1993 1994
	if (!obj)
		return 0;
A
Alex Dai 已提交
1995

1996 1997 1998 1999 2000
	log = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(log)) {
		DRM_DEBUG("Failed to pin object\n");
		seq_puts(m, "(log data unaccessible)\n");
		return PTR_ERR(log);
A
Alex Dai 已提交
2001 2002
	}

2003 2004 2005 2006 2007
	for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
		seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
			   *(log + i), *(log + i + 1),
			   *(log + i + 2), *(log + i + 3));

A
Alex Dai 已提交
2008 2009
	seq_putc(m, '\n');

2010 2011
	i915_gem_object_unpin_map(obj);

A
Alex Dai 已提交
2012 2013 2014
	return 0;
}

2015
static int i915_guc_log_level_get(void *data, u64 *val)
2016
{
2017
	struct drm_i915_private *dev_priv = data;
2018

2019
	if (!USES_GUC(dev_priv))
2020 2021
		return -ENODEV;

2022
	*val = intel_guc_log_get_level(&dev_priv->gt.uc.guc.log);
2023 2024 2025 2026

	return 0;
}

2027
static int i915_guc_log_level_set(void *data, u64 val)
2028
{
2029
	struct drm_i915_private *dev_priv = data;
2030

2031
	if (!USES_GUC(dev_priv))
2032 2033
		return -ENODEV;

2034
	return intel_guc_log_set_level(&dev_priv->gt.uc.guc.log, val);
2035 2036
}

2037 2038
DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_level_fops,
			i915_guc_log_level_get, i915_guc_log_level_set,
2039 2040
			"%lld\n");

2041 2042
static int i915_guc_log_relay_open(struct inode *inode, struct file *file)
{
2043 2044 2045
	struct drm_i915_private *i915 = inode->i_private;
	struct intel_guc *guc = &i915->gt.uc.guc;
	struct intel_guc_log *log = &guc->log;
2046

2047
	if (!intel_guc_is_running(guc))
2048 2049
		return -ENODEV;

2050
	file->private_data = log;
2051

2052
	return intel_guc_log_relay_open(log);
2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068
}

static ssize_t
i915_guc_log_relay_write(struct file *filp,
			 const char __user *ubuf,
			 size_t cnt,
			 loff_t *ppos)
{
	struct intel_guc_log *log = filp->private_data;

	intel_guc_log_relay_flush(log);
	return cnt;
}

static int i915_guc_log_relay_release(struct inode *inode, struct file *file)
{
2069 2070
	struct drm_i915_private *i915 = inode->i_private;
	struct intel_guc *guc = &i915->gt.uc.guc;
2071

2072
	intel_guc_log_relay_close(&guc->log);
2073 2074 2075 2076 2077 2078 2079 2080 2081 2082
	return 0;
}

static const struct file_operations i915_guc_log_relay_fops = {
	.owner = THIS_MODULE,
	.open = i915_guc_log_relay_open,
	.write = i915_guc_log_relay_write,
	.release = i915_guc_log_relay_release,
};

2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096
static int i915_psr_sink_status_show(struct seq_file *m, void *data)
{
	u8 val;
	static const char * const sink_status[] = {
		"inactive",
		"transition to active, capture and display",
		"active, display from RFB",
		"active, capture and display on sink device timings",
		"transition to inactive, capture and display, timing re-sync",
		"reserved",
		"reserved",
		"sink internal error",
	};
	struct drm_connector *connector = m->private;
2097
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
2098 2099
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
2100 2101 2102 2103 2104 2105
	int ret;

	if (!CAN_PSR(dev_priv)) {
		seq_puts(m, "PSR Unsupported\n");
		return -ENODEV;
	}
2106 2107 2108 2109

	if (connector->status != connector_status_connected)
		return -ENODEV;

2110 2111 2112
	ret = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_STATUS, &val);

	if (ret == 1) {
2113 2114 2115 2116 2117 2118 2119
		const char *str = "unknown";

		val &= DP_PSR_SINK_STATE_MASK;
		if (val < ARRAY_SIZE(sink_status))
			str = sink_status[val];
		seq_printf(m, "Sink PSR status: 0x%x [%s]\n", val, str);
	} else {
2120
		return ret;
2121 2122 2123 2124 2125 2126
	}

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_psr_sink_status);

2127 2128 2129
static void
psr_source_status(struct drm_i915_private *dev_priv, struct seq_file *m)
{
2130 2131
	u32 val, status_val;
	const char *status = "unknown";
2132

2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146
	if (dev_priv->psr.psr2_enabled) {
		static const char * const live_status[] = {
			"IDLE",
			"CAPTURE",
			"CAPTURE_FS",
			"SLEEP",
			"BUFON_FW",
			"ML_UP",
			"SU_STANDBY",
			"FAST_SLEEP",
			"DEEP_SLEEP",
			"BUF_ON",
			"TG_ON"
		};
2147
		val = I915_READ(EDP_PSR2_STATUS(dev_priv->psr.transcoder));
2148 2149 2150 2151
		status_val = (val & EDP_PSR2_STATUS_STATE_MASK) >>
			      EDP_PSR2_STATUS_STATE_SHIFT;
		if (status_val < ARRAY_SIZE(live_status))
			status = live_status[status_val];
2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162
	} else {
		static const char * const live_status[] = {
			"IDLE",
			"SRDONACK",
			"SRDENT",
			"BUFOFF",
			"BUFON",
			"AUXACK",
			"SRDOFFACK",
			"SRDENT_ON",
		};
2163
		val = I915_READ(EDP_PSR_STATUS(dev_priv->psr.transcoder));
2164 2165 2166 2167
		status_val = (val & EDP_PSR_STATUS_STATE_MASK) >>
			      EDP_PSR_STATUS_STATE_SHIFT;
		if (status_val < ARRAY_SIZE(live_status))
			status = live_status[status_val];
2168
	}
2169

2170
	seq_printf(m, "Source PSR status: %s [0x%08x]\n", status, val);
2171 2172
}

2173 2174
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2175
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2176
	struct i915_psr *psr = &dev_priv->psr;
2177
	intel_wakeref_t wakeref;
2178 2179 2180
	const char *status;
	bool enabled;
	u32 val;
2181

2182 2183
	if (!HAS_PSR(dev_priv))
		return -ENODEV;
2184

2185 2186 2187 2188 2189 2190
	seq_printf(m, "Sink support: %s", yesno(psr->sink_support));
	if (psr->dp)
		seq_printf(m, " [0x%02x]", psr->dp->psr_dpcd[0]);
	seq_puts(m, "\n");

	if (!psr->sink_support)
2191 2192
		return 0;

2193
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2194
	mutex_lock(&psr->lock);
2195

2196 2197
	if (psr->enabled)
		status = psr->psr2_enabled ? "PSR2 enabled" : "PSR1 enabled";
2198
	else
2199 2200
		status = "disabled";
	seq_printf(m, "PSR mode: %s\n", status);
2201

2202 2203
	if (!psr->enabled)
		goto unlock;
2204

2205
	if (psr->psr2_enabled) {
2206
		val = I915_READ(EDP_PSR2_CTL(dev_priv->psr.transcoder));
2207 2208
		enabled = val & EDP_PSR2_ENABLE;
	} else {
2209
		val = I915_READ(EDP_PSR_CTL(dev_priv->psr.transcoder));
2210 2211 2212 2213 2214 2215 2216
		enabled = val & EDP_PSR_ENABLE;
	}
	seq_printf(m, "Source PSR ctl: %s [0x%08x]\n",
		   enableddisabled(enabled), val);
	psr_source_status(dev_priv, m);
	seq_printf(m, "Busy frontbuffer bits: 0x%08x\n",
		   psr->busy_frontbuffer_bits);
2217

2218 2219 2220
	/*
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2221
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2222 2223
		val = I915_READ(EDP_PSR_PERF_CNT(dev_priv->psr.transcoder));
		val &= EDP_PSR_PERF_CNT_MASK;
2224
		seq_printf(m, "Performance counter: %u\n", val);
R
Rodrigo Vivi 已提交
2225
	}
2226

2227
	if (psr->debug & I915_PSR_DEBUG_IRQ) {
2228
		seq_printf(m, "Last attempted entry at: %lld\n",
2229 2230
			   psr->last_entry_attempt);
		seq_printf(m, "Last exit at: %lld\n", psr->last_exit);
2231 2232
	}

2233 2234 2235 2236 2237 2238 2239 2240
	if (psr->psr2_enabled) {
		u32 su_frames_val[3];
		int frame;

		/*
		 * Reading all 3 registers before hand to minimize crossing a
		 * frame boundary between register reads
		 */
2241 2242 2243 2244 2245
		for (frame = 0; frame < PSR2_SU_STATUS_FRAMES; frame += 3) {
			val = I915_READ(PSR2_SU_STATUS(dev_priv->psr.transcoder,
						       frame));
			su_frames_val[frame / 3] = val;
		}
2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258

		seq_puts(m, "Frame:\tPSR2 SU blocks:\n");

		for (frame = 0; frame < PSR2_SU_STATUS_FRAMES; frame++) {
			u32 su_blocks;

			su_blocks = su_frames_val[frame / 3] &
				    PSR2_SU_STATUS_MASK(frame);
			su_blocks = su_blocks >> PSR2_SU_STATUS_SHIFT(frame);
			seq_printf(m, "%d\t%d\n", frame, su_blocks);
		}
	}

2259 2260
unlock:
	mutex_unlock(&psr->lock);
2261
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2262

2263 2264 2265
	return 0;
}

2266 2267 2268 2269
static int
i915_edp_psr_debug_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
2270
	intel_wakeref_t wakeref;
2271
	int ret;
2272 2273 2274 2275

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

2276
	DRM_DEBUG_KMS("Setting PSR debug to %llx\n", val);
2277

2278
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2279

2280
	ret = intel_psr_debug_set(dev_priv, val);
2281

2282
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2283

2284
	return ret;
2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302
}

static int
i915_edp_psr_debug_get(void *data, u64 *val)
{
	struct drm_i915_private *dev_priv = data;

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

	*val = READ_ONCE(dev_priv->psr.debug);
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_edp_psr_debug_fops,
			i915_edp_psr_debug_get, i915_edp_psr_debug_set,
			"%llu\n");

2303 2304
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2305
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2306
	unsigned long long power;
2307
	intel_wakeref_t wakeref;
2308 2309
	u32 units;

2310
	if (INTEL_GEN(dev_priv) < 6)
2311 2312
		return -ENODEV;

2313
	if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power))
2314 2315 2316
		return -ENODEV;

	units = (power & 0x1f00) >> 8;
2317
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref)
2318
		power = I915_READ(MCH_SECP_NRG_STTS);
2319

2320
	power = (1000000 * power) >> units; /* convert to uJ */
2321
	seq_printf(m, "%llu", power);
2322 2323 2324 2325

	return 0;
}

2326
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2327
{
2328
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2329
	struct pci_dev *pdev = dev_priv->drm.pdev;
2330

2331 2332
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2333

2334 2335 2336
	seq_printf(m, "Runtime power status: %s\n",
		   enableddisabled(!dev_priv->power_domains.wakeref));

2337
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2338
	seq_printf(m, "IRQs disabled: %s\n",
2339
		   yesno(!intel_irqs_enabled(dev_priv)));
2340
#ifdef CONFIG_PM
2341
	seq_printf(m, "Usage count: %d\n",
2342
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2343 2344 2345
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2346
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2347 2348
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2349

2350 2351 2352
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)) {
		struct drm_printer p = drm_seq_file_printer(m);

2353
		print_intel_runtime_pm_wakeref(&dev_priv->runtime_pm, &p);
2354 2355
	}

2356 2357 2358
	return 0;
}

2359 2360
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2361
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
2373
		seq_printf(m, "%-25s %d\n", power_well->desc->name,
2374 2375
			   power_well->count);

2376
		for_each_power_domain(power_domain, power_well->desc->domains)
2377
			seq_printf(m, "  %-23s %d\n",
2378
				 intel_display_power_domain_str(power_domain),
2379 2380 2381 2382 2383 2384 2385 2386
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2387 2388
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2389
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2390
	intel_wakeref_t wakeref;
2391
	struct intel_csr *csr;
2392
	i915_reg_t dc5_reg, dc6_reg = {};
2393

2394 2395
	if (!HAS_CSR(dev_priv))
		return -ENODEV;
2396 2397 2398

	csr = &dev_priv->csr;

2399
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2400

2401 2402 2403 2404
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2405
		goto out;
2406 2407 2408 2409

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2410 2411 2412 2413 2414 2415 2416 2417 2418
	if (INTEL_GEN(dev_priv) >= 12) {
		dc5_reg = TGL_DMC_DEBUG_DC5_COUNT;
		dc6_reg = TGL_DMC_DEBUG_DC6_COUNT;
	} else {
		dc5_reg = IS_BROXTON(dev_priv) ? BXT_CSR_DC3_DC5_COUNT :
						 SKL_CSR_DC3_DC5_COUNT;
		if (!IS_GEN9_LP(dev_priv))
			dc6_reg = SKL_CSR_DC5_DC6_COUNT;
	}
2419

2420 2421 2422
	seq_printf(m, "DC3 -> DC5 count: %d\n", I915_READ(dc5_reg));
	if (dc6_reg.reg)
		seq_printf(m, "DC5 -> DC6 count: %d\n", I915_READ(dc6_reg));
2423

2424 2425 2426 2427 2428
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2429
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2430

2431 2432 2433
	return 0;
}

2434 2435 2436 2437 2438 2439 2440 2441
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

2442
	seq_printf(m, DRM_MODE_FMT "\n", DRM_MODE_ARG(mode));
2443 2444 2445 2446 2447 2448
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2449 2450
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2451 2452 2453 2454 2455 2456
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2457
		   encoder->base.id, encoder->name);
2458 2459 2460 2461
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2462
			   connector->name,
2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2476 2477
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2478 2479
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2480 2481
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2482

2483
	if (fb)
2484
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2485 2486
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2487 2488
	else
		seq_puts(m, "\tprimary plane disabled\n");
2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519
static void intel_hdcp_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	bool hdcp_cap, hdcp2_cap;

	hdcp_cap = intel_hdcp_capable(intel_connector);
	hdcp2_cap = intel_hdcp2_capable(intel_connector);

	if (hdcp_cap)
		seq_puts(m, "HDCP1.4 ");
	if (hdcp2_cap)
		seq_puts(m, "HDCP2.2 ");

	if (!hdcp_cap && !hdcp2_cap)
		seq_puts(m, "None");

	seq_puts(m, "\n");
}

2520 2521 2522 2523 2524 2525 2526
static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2527
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2528
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2529
		intel_panel_info(m, &intel_connector->panel);
2530 2531 2532

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2533 2534 2535 2536
	if (intel_connector->hdcp.shim) {
		seq_puts(m, "\tHDCP version: ");
		intel_hdcp_info(m, intel_connector);
	}
2537 2538
}

L
Libin Yang 已提交
2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2553 2554 2555 2556 2557 2558
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2559
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2560 2561 2562 2563
	if (intel_connector->hdcp.shim) {
		seq_puts(m, "\tHDCP version: ");
		intel_hdcp_info(m, intel_connector);
	}
2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2577
	struct drm_display_mode *mode;
2578 2579

	seq_printf(m, "connector %d: type %s, status: %s\n",
2580
		   connector->base.id, connector->name,
2581
		   drm_get_connector_status_name(connector->status));
2582 2583 2584 2585 2586 2587 2588 2589 2590 2591

	if (connector->status == connector_status_disconnected)
		return;

	seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
		   connector->display_info.width_mm,
		   connector->display_info.height_mm);
	seq_printf(m, "\tsubpixel order: %s\n",
		   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
	seq_printf(m, "\tCEA rev: %d\n", connector->display_info.cea_rev);
2592

2593
	if (!intel_encoder)
2594 2595 2596 2597 2598
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
2599 2600 2601 2602
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
2603 2604 2605
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2606
			intel_lvds_info(m, intel_connector);
2607 2608 2609
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2610
		    intel_encoder->type == INTEL_OUTPUT_DDI)
2611 2612 2613 2614
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
2615
	}
2616

2617 2618 2619
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2620 2621
}

2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

2640
static void plane_rotation(char *buf, size_t bufsize, unsigned int rotation)
2641 2642
{
	/*
2643
	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
2644 2645
	 * will print them all to visualize if the values are misused
	 */
2646
	snprintf(buf, bufsize,
2647
		 "%s%s%s%s%s%s(0x%08x)",
2648 2649 2650 2651 2652 2653
		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
2654 2655 2656 2657 2658
		 rotation);
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2659 2660
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2661 2662 2663 2664 2665
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
2666
		struct drm_format_name_buf format_name;
2667
		char rot_str[48];
2668 2669 2670 2671 2672 2673 2674 2675

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

2676
		if (state->fb) {
V
Ville Syrjälä 已提交
2677 2678
			drm_get_format_name(state->fb->format->format,
					    &format_name);
2679
		} else {
2680
			sprintf(format_name.str, "N/A");
2681 2682
		}

2683 2684
		plane_rotation(rot_str, sizeof(rot_str), state->rotation);

2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
2698
			   format_name.str,
2699
			   rot_str);
2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

2718
		for (i = 0; i < num_scalers; i++) {
2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

2731 2732
static int i915_display_info(struct seq_file *m, void *unused)
{
2733 2734
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2735
	struct intel_crtc *crtc;
2736
	struct drm_connector *connector;
2737
	struct drm_connector_list_iter conn_iter;
2738 2739
	intel_wakeref_t wakeref;

2740
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2741 2742 2743

	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
2744
	for_each_intel_crtc(dev, crtc) {
2745
		struct intel_crtc_state *pipe_config;
2746

2747
		drm_modeset_lock(&crtc->base.mutex, NULL);
2748 2749
		pipe_config = to_intel_crtc_state(crtc->base.state);

2750
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
2751
			   crtc->base.base.id, pipe_name(crtc->pipe),
2752
			   yesno(pipe_config->base.active),
2753 2754 2755
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

2756
		if (pipe_config->base.active) {
2757 2758 2759
			struct intel_plane *cursor =
				to_intel_plane(crtc->base.cursor);

2760 2761
			intel_crtc_info(m, crtc);

2762 2763 2764 2765 2766 2767 2768
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
				   yesno(cursor->base.state->visible),
				   cursor->base.state->crtc_x,
				   cursor->base.state->crtc_y,
				   cursor->base.state->crtc_w,
				   cursor->base.state->crtc_h,
				   cursor->cursor.base);
2769 2770
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
2771
		}
2772 2773 2774 2775

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
2776
		drm_modeset_unlock(&crtc->base.mutex);
2777 2778 2779 2780 2781
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
2782 2783 2784
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
2785
		intel_connector_info(m, connector);
2786 2787 2788
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

2789
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2790 2791 2792 2793

	return 0;
}

2794 2795 2796 2797
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
2798
	intel_wakeref_t wakeref;
2799
	struct drm_printer p;
2800

2801
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2802

2803 2804 2805
	seq_printf(m, "GT awake? %s [%d]\n",
		   yesno(dev_priv->gt.awake),
		   atomic_read(&dev_priv->gt.wakeref.count));
L
Lionel Landwerlin 已提交
2806
	seq_printf(m, "CS timestamp frequency: %u kHz\n",
2807
		   RUNTIME_INFO(dev_priv)->cs_timestamp_frequency_khz);
2808

2809
	p = drm_seq_file_printer(m);
2810
	for_each_uabi_engine(engine, dev_priv)
2811
		intel_engine_dump(engine, &p, "%s\n", engine->name);
2812

2813
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2814

2815 2816 2817
	return 0;
}

2818 2819 2820 2821 2822
static int i915_rcs_topology(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_printer p = drm_seq_file_printer(m);

2823
	intel_device_info_dump_topology(&RUNTIME_INFO(dev_priv)->sseu, &p);
2824 2825 2826 2827

	return 0;
}

2828 2829 2830 2831 2832 2833 2834 2835 2836 2837
static int i915_shrinker_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *i915 = node_to_i915(m->private);

	seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
	seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);

	return 0;
}

2838 2839
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
2840 2841
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2842 2843 2844 2845 2846 2847
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

2848
		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->info->name,
2849
			   pll->info->id);
2850
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
2851
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
2852
		seq_printf(m, " tracked hardware state:\n");
2853
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
2854
		seq_printf(m, " dpll_md: 0x%08x\n",
2855 2856 2857 2858
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880
		seq_printf(m, " cfgcr0:  0x%08x\n", pll->state.hw_state.cfgcr0);
		seq_printf(m, " cfgcr1:  0x%08x\n", pll->state.hw_state.cfgcr1);
		seq_printf(m, " mg_refclkin_ctl:        0x%08x\n",
			   pll->state.hw_state.mg_refclkin_ctl);
		seq_printf(m, " mg_clktop2_coreclkctl1: 0x%08x\n",
			   pll->state.hw_state.mg_clktop2_coreclkctl1);
		seq_printf(m, " mg_clktop2_hsclkctl:    0x%08x\n",
			   pll->state.hw_state.mg_clktop2_hsclkctl);
		seq_printf(m, " mg_pll_div0:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div0);
		seq_printf(m, " mg_pll_div1:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div1);
		seq_printf(m, " mg_pll_lf:    0x%08x\n",
			   pll->state.hw_state.mg_pll_lf);
		seq_printf(m, " mg_pll_frac_lock: 0x%08x\n",
			   pll->state.hw_state.mg_pll_frac_lock);
		seq_printf(m, " mg_pll_ssc:   0x%08x\n",
			   pll->state.hw_state.mg_pll_ssc);
		seq_printf(m, " mg_pll_bias:  0x%08x\n",
			   pll->state.hw_state.mg_pll_bias);
		seq_printf(m, " mg_pll_tdc_coldst_bias: 0x%08x\n",
			   pll->state.hw_state.mg_pll_tdc_coldst_bias);
2881 2882 2883 2884 2885 2886
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

2887
static int i915_wa_registers(struct seq_file *m, void *unused)
2888
{
2889
	struct drm_i915_private *i915 = node_to_i915(m->private);
2890
	struct intel_engine_cs *engine;
2891

2892
	for_each_uabi_engine(engine, i915) {
2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910
		const struct i915_wa_list *wal = &engine->ctx_wa_list;
		const struct i915_wa *wa;
		unsigned int count;

		count = wal->count;
		if (!count)
			continue;

		seq_printf(m, "%s: Workarounds applied: %u\n",
			   engine->name, count);

		for (wa = wal->list; count--; wa++)
			seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X\n",
				   i915_mmio_reg_offset(wa->reg),
				   wa->val, wa->mask);

		seq_printf(m, "\n");
	}
2911 2912 2913 2914

	return 0;
}

2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938
static int i915_ipc_status_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Isochronous Priority Control: %s\n",
			yesno(dev_priv->ipc_enabled));
	return 0;
}

static int i915_ipc_status_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!HAS_IPC(dev_priv))
		return -ENODEV;

	return single_open(file, i915_ipc_status_show, dev_priv);
}

static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
2939
	intel_wakeref_t wakeref;
2940
	bool enable;
2941
	int ret;
2942 2943 2944 2945 2946

	ret = kstrtobool_from_user(ubuf, len, &enable);
	if (ret < 0)
		return ret;

2947
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
2948 2949 2950 2951 2952 2953
		if (!dev_priv->ipc_enabled && enable)
			DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
		dev_priv->wm.distrust_bios_wm = true;
		dev_priv->ipc_enabled = enable;
		intel_enable_ipc(dev_priv);
	}
2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966

	return len;
}

static const struct file_operations i915_ipc_status_fops = {
	.owner = THIS_MODULE,
	.open = i915_ipc_status_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_ipc_status_write
};

2967 2968
static int i915_ddb_info(struct seq_file *m, void *unused)
{
2969 2970
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2971
	struct skl_ddb_entry *entry;
2972
	struct intel_crtc *crtc;
2973

2974
	if (INTEL_GEN(dev_priv) < 9)
2975
		return -ENODEV;
2976

2977 2978 2979 2980
	drm_modeset_lock_all(dev);

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

2981 2982 2983 2984 2985 2986
	for_each_intel_crtc(&dev_priv->drm, crtc) {
		struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
		enum pipe pipe = crtc->pipe;
		enum plane_id plane_id;

2987 2988
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

2989 2990 2991
		for_each_plane_id_on_crtc(crtc, plane_id) {
			entry = &crtc_state->wm.skl.plane_ddb_y[plane_id];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane_id + 1,
2992 2993 2994 2995
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

2996
		entry = &crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR];
2997 2998 2999 3000 3001 3002 3003 3004 3005
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3006
static void drrs_status_per_crtc(struct seq_file *m,
3007 3008
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3009
{
3010
	struct drm_i915_private *dev_priv = to_i915(dev);
3011 3012
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3013
	struct drm_connector *connector;
3014
	struct drm_connector_list_iter conn_iter;
3015

3016 3017
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3018 3019 3020 3021
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3022
	}
3023
	drm_connector_list_iter_end(&conn_iter);
3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3036
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3037 3038 3039 3040 3041 3042 3043 3044
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
3045 3046 3047 3048
			seq_puts(m, "Idleness DRRS: Disabled\n");
			if (dev_priv->psr.enabled)
				seq_puts(m,
				"\tAs PSR is enabled, DRRS is not enabled\n");
3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3083 3084
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3085 3086 3087
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3088
	drm_modeset_lock_all(dev);
3089
	for_each_intel_crtc(dev, intel_crtc) {
3090
		if (intel_crtc->base.state->active) {
3091 3092 3093 3094 3095 3096
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3097
	drm_modeset_unlock_all(dev);
3098 3099 3100 3101 3102 3103 3104

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3105 3106
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3107 3108
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3109 3110
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3111
	struct drm_connector *connector;
3112
	struct drm_connector_list_iter conn_iter;
3113

3114 3115
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3116
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3117
			continue;
3118 3119 3120 3121 3122 3123

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3124 3125
		if (!intel_dig_port->dp.can_mst)
			continue;
3126

3127 3128 3129
		seq_printf(m, "MST Source Port [ENCODER:%d:%s]\n",
			   intel_dig_port->base.base.base.id,
			   intel_dig_port->base.base.name);
3130 3131
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3132 3133
	drm_connector_list_iter_end(&conn_iter);

3134 3135 3136
	return 0;
}

3137
static ssize_t i915_displayport_test_active_write(struct file *file,
3138 3139
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3140 3141 3142 3143 3144
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3145
	struct drm_connector_list_iter conn_iter;
3146 3147 3148
	struct intel_dp *intel_dp;
	int val = 0;

3149
	dev = ((struct seq_file *)file->private_data)->private;
3150 3151 3152 3153

	if (len == 0)
		return 0;

G
Geliang Tang 已提交
3154 3155 3156
	input_buffer = memdup_user_nul(ubuf, len);
	if (IS_ERR(input_buffer))
		return PTR_ERR(input_buffer);
3157 3158 3159

	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3160 3161
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3162 3163
		struct intel_encoder *encoder;

3164 3165 3166 3167
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3168 3169 3170 3171 3172 3173
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3174 3175
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3176
				break;
3177 3178 3179 3180 3181
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3182
				intel_dp->compliance.test_active = 1;
3183
			else
3184
				intel_dp->compliance.test_active = 0;
3185 3186
		}
	}
3187
	drm_connector_list_iter_end(&conn_iter);
3188 3189 3190 3191 3192 3193 3194 3195 3196 3197
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
3198 3199
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3200
	struct drm_connector *connector;
3201
	struct drm_connector_list_iter conn_iter;
3202 3203
	struct intel_dp *intel_dp;

3204 3205
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3206 3207
		struct intel_encoder *encoder;

3208 3209 3210 3211
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3212 3213 3214 3215 3216 3217
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3218
			if (intel_dp->compliance.test_active)
3219 3220 3221 3222 3223 3224
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3225
	drm_connector_list_iter_end(&conn_iter);
3226 3227 3228 3229 3230

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3231
					     struct file *file)
3232
{
3233
	return single_open(file, i915_displayport_test_active_show,
3234
			   inode->i_private);
3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
3248 3249
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3250
	struct drm_connector *connector;
3251
	struct drm_connector_list_iter conn_iter;
3252 3253
	struct intel_dp *intel_dp;

3254 3255
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3256 3257
		struct intel_encoder *encoder;

3258 3259 3260 3261
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3262 3263 3264 3265 3266 3267
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3268 3269 3270 3271
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3272 3273 3274 3275 3276 3277 3278 3279 3280
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3281 3282 3283
		} else
			seq_puts(m, "0");
	}
3284
	drm_connector_list_iter_end(&conn_iter);
3285 3286 3287

	return 0;
}
3288
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_data);
3289 3290 3291

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
3292 3293
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3294
	struct drm_connector *connector;
3295
	struct drm_connector_list_iter conn_iter;
3296 3297
	struct intel_dp *intel_dp;

3298 3299
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3300 3301
		struct intel_encoder *encoder;

3302 3303 3304 3305
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3306 3307 3308 3309 3310 3311
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3312
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3313 3314 3315
		} else
			seq_puts(m, "0");
	}
3316
	drm_connector_list_iter_end(&conn_iter);
3317 3318 3319

	return 0;
}
3320
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_type);
3321

3322
static void wm_latency_show(struct seq_file *m, const u16 wm[8])
3323
{
3324 3325
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3326
	int level;
3327 3328
	int num_levels;

3329
	if (IS_CHERRYVIEW(dev_priv))
3330
		num_levels = 3;
3331
	else if (IS_VALLEYVIEW(dev_priv))
3332
		num_levels = 1;
3333 3334
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3335
	else
3336
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3337 3338 3339 3340 3341 3342

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3343 3344
		/*
		 * - WM1+ latency values in 0.5us units
3345
		 * - latencies are in us on gen9/vlv/chv
3346
		 */
3347 3348 3349 3350
		if (INTEL_GEN(dev_priv) >= 9 ||
		    IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv) ||
		    IS_G4X(dev_priv))
3351 3352
			latency *= 10;
		else if (level > 0)
3353 3354 3355
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3356
			   level, wm[level], latency / 10, latency % 10);
3357 3358 3359 3360 3361 3362 3363
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3364
	struct drm_i915_private *dev_priv = m->private;
3365
	const u16 *latencies;
3366

3367
	if (INTEL_GEN(dev_priv) >= 9)
3368 3369
		latencies = dev_priv->wm.skl_latency;
	else
3370
		latencies = dev_priv->wm.pri_latency;
3371

3372
	wm_latency_show(m, latencies);
3373 3374 3375 3376 3377 3378

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3379
	struct drm_i915_private *dev_priv = m->private;
3380
	const u16 *latencies;
3381

3382
	if (INTEL_GEN(dev_priv) >= 9)
3383 3384
		latencies = dev_priv->wm.skl_latency;
	else
3385
		latencies = dev_priv->wm.spr_latency;
3386

3387
	wm_latency_show(m, latencies);
3388 3389 3390 3391 3392 3393

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3394
	struct drm_i915_private *dev_priv = m->private;
3395
	const u16 *latencies;
3396

3397
	if (INTEL_GEN(dev_priv) >= 9)
3398 3399
		latencies = dev_priv->wm.skl_latency;
	else
3400
		latencies = dev_priv->wm.cur_latency;
3401

3402
	wm_latency_show(m, latencies);
3403 3404 3405 3406 3407 3408

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3409
	struct drm_i915_private *dev_priv = inode->i_private;
3410

3411
	if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
3412 3413
		return -ENODEV;

3414
	return single_open(file, pri_wm_latency_show, dev_priv);
3415 3416 3417 3418
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3419
	struct drm_i915_private *dev_priv = inode->i_private;
3420

R
Rodrigo Vivi 已提交
3421
	if (HAS_GMCH(dev_priv))
3422 3423
		return -ENODEV;

3424
	return single_open(file, spr_wm_latency_show, dev_priv);
3425 3426 3427 3428
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3429
	struct drm_i915_private *dev_priv = inode->i_private;
3430

R
Rodrigo Vivi 已提交
3431
	if (HAS_GMCH(dev_priv))
3432 3433
		return -ENODEV;

3434
	return single_open(file, cur_wm_latency_show, dev_priv);
3435 3436 3437
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3438
				size_t len, loff_t *offp, u16 wm[8])
3439 3440
{
	struct seq_file *m = file->private_data;
3441 3442
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3443
	u16 new[8] = { 0 };
3444
	int num_levels;
3445 3446 3447 3448
	int level;
	int ret;
	char tmp[32];

3449
	if (IS_CHERRYVIEW(dev_priv))
3450
		num_levels = 3;
3451
	else if (IS_VALLEYVIEW(dev_priv))
3452
		num_levels = 1;
3453 3454
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3455
	else
3456
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3457

3458 3459 3460 3461 3462 3463 3464 3465
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3466 3467 3468
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3487
	struct drm_i915_private *dev_priv = m->private;
3488
	u16 *latencies;
3489

3490
	if (INTEL_GEN(dev_priv) >= 9)
3491 3492
		latencies = dev_priv->wm.skl_latency;
	else
3493
		latencies = dev_priv->wm.pri_latency;
3494 3495

	return wm_latency_write(file, ubuf, len, offp, latencies);
3496 3497 3498 3499 3500 3501
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3502
	struct drm_i915_private *dev_priv = m->private;
3503
	u16 *latencies;
3504

3505
	if (INTEL_GEN(dev_priv) >= 9)
3506 3507
		latencies = dev_priv->wm.skl_latency;
	else
3508
		latencies = dev_priv->wm.spr_latency;
3509 3510

	return wm_latency_write(file, ubuf, len, offp, latencies);
3511 3512 3513 3514 3515 3516
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3517
	struct drm_i915_private *dev_priv = m->private;
3518
	u16 *latencies;
3519

3520
	if (INTEL_GEN(dev_priv) >= 9)
3521 3522
		latencies = dev_priv->wm.skl_latency;
	else
3523
		latencies = dev_priv->wm.cur_latency;
3524

3525
	return wm_latency_write(file, ubuf, len, offp, latencies);
3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3555 3556
static int
i915_wedged_get(void *data, u64 *val)
3557
{
3558 3559
	struct drm_i915_private *i915 = data;
	int ret = intel_gt_terminally_wedged(&i915->gt);
3560

3561 3562 3563 3564 3565 3566 3567 3568 3569 3570
	switch (ret) {
	case -EIO:
		*val = 1;
		return 0;
	case 0:
		*val = 0;
		return 0;
	default:
		return ret;
	}
3571 3572
}

3573 3574
static int
i915_wedged_set(void *data, u64 val)
3575
{
3576
	struct drm_i915_private *i915 = data;
3577

3578
	/* Flush any previous reset before applying for a new one */
3579 3580
	wait_event(i915->gt.reset.queue,
		   !test_bit(I915_RESET_BACKOFF, &i915->gt.reset.flags));
3581

3582 3583
	intel_gt_handle_error(&i915->gt, val, I915_ERROR_CAPTURE,
			      "Manually set wedged engine mask = %llx", val);
3584
	return 0;
3585 3586
}

3587 3588
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
3589
			"%llu\n");
3590

3591 3592 3593 3594 3595 3596 3597
#define DROP_UNBOUND	BIT(0)
#define DROP_BOUND	BIT(1)
#define DROP_RETIRE	BIT(2)
#define DROP_ACTIVE	BIT(3)
#define DROP_FREED	BIT(4)
#define DROP_SHRINK_ALL	BIT(5)
#define DROP_IDLE	BIT(6)
3598 3599
#define DROP_RESET_ACTIVE	BIT(7)
#define DROP_RESET_SEQNO	BIT(8)
3600 3601 3602 3603
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
3604
		  DROP_FREED	| \
3605
		  DROP_SHRINK_ALL |\
3606 3607 3608
		  DROP_IDLE	| \
		  DROP_RESET_ACTIVE | \
		  DROP_RESET_SEQNO)
3609 3610
static int
i915_drop_caches_get(void *data, u64 *val)
3611
{
3612
	*val = DROP_ALL;
3613

3614
	return 0;
3615 3616
}

3617 3618
static int
i915_drop_caches_set(void *data, u64 val)
3619
{
3620
	struct drm_i915_private *i915 = data;
3621

3622 3623
	DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
		  val, val & DROP_ALL);
3624

3625
	if (val & DROP_RESET_ACTIVE &&
3626 3627 3628
	    wait_for(intel_engines_are_idle(&i915->gt),
		     I915_IDLE_ENGINES_TIMEOUT))
		intel_gt_set_wedged(&i915->gt);
3629

3630 3631
	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
3632
	if (val & (DROP_ACTIVE | DROP_IDLE | DROP_RETIRE | DROP_RESET_SEQNO)) {
3633 3634
		int ret;

3635
		ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
3636
		if (ret)
3637
			return ret;
3638

3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651
		/*
		 * To finish the flush of the idle_worker, we must complete
		 * the switch-to-kernel-context, which requires a double
		 * pass through wait_for_idle: first queues the switch,
		 * second waits for the switch.
		 */
		if (ret == 0 && val & (DROP_IDLE | DROP_ACTIVE))
			ret = i915_gem_wait_for_idle(i915,
						     I915_WAIT_INTERRUPTIBLE |
						     I915_WAIT_LOCKED,
						     MAX_SCHEDULE_TIMEOUT);

		if (ret == 0 && val & DROP_IDLE)
3652
			ret = i915_gem_wait_for_idle(i915,
3653
						     I915_WAIT_INTERRUPTIBLE |
3654 3655
						     I915_WAIT_LOCKED,
						     MAX_SCHEDULE_TIMEOUT);
3656 3657

		if (val & DROP_RETIRE)
3658
			i915_retire_requests(i915);
3659

3660
		mutex_unlock(&i915->drm.struct_mutex);
3661 3662 3663

		if (ret == 0 && val & DROP_IDLE)
			ret = intel_gt_pm_wait_for_idle(&i915->gt);
3664 3665
	}

3666 3667
	if (val & DROP_RESET_ACTIVE && intel_gt_terminally_wedged(&i915->gt))
		intel_gt_handle_error(&i915->gt, ALL_ENGINES, 0, NULL);
3668

3669
	fs_reclaim_acquire(GFP_KERNEL);
3670
	if (val & DROP_BOUND)
3671
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_BOUND);
3672

3673
	if (val & DROP_UNBOUND)
3674
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
3675

3676
	if (val & DROP_SHRINK_ALL)
3677
		i915_gem_shrink_all(i915);
3678
	fs_reclaim_release(GFP_KERNEL);
3679

3680
	if (val & DROP_IDLE) {
3681
		flush_delayed_work(&i915->gem.retire_work);
3682
		flush_work(&i915->gem.idle_work);
3683
	}
3684

3685
	if (val & DROP_FREED)
3686
		i915_gem_drain_freed_objects(i915);
3687

3688
	return 0;
3689 3690
}

3691 3692 3693
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
3694

3695 3696
static int
i915_cache_sharing_get(void *data, u64 *val)
3697
{
3698
	struct drm_i915_private *dev_priv = data;
3699
	intel_wakeref_t wakeref;
3700
	u32 snpcr = 0;
3701

3702
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
3703 3704
		return -ENODEV;

3705
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref)
3706
		snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3707

3708
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
3709

3710
	return 0;
3711 3712
}

3713 3714
static int
i915_cache_sharing_set(void *data, u64 val)
3715
{
3716
	struct drm_i915_private *dev_priv = data;
3717
	intel_wakeref_t wakeref;
3718

3719
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
3720 3721
		return -ENODEV;

3722
	if (val > 3)
3723 3724
		return -EINVAL;

3725
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
3726
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
3727 3728 3729 3730 3731 3732 3733 3734
		u32 snpcr;

		/* Update the cache sharing policy here as well */
		snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
		snpcr &= ~GEN6_MBC_SNPCR_MASK;
		snpcr |= val << GEN6_MBC_SNPCR_SHIFT;
		I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
	}
3735

3736
	return 0;
3737 3738
}

3739 3740 3741 3742 3743 3744 3745 3746 3747
static void
intel_sseu_copy_subslices(const struct sseu_dev_info *sseu, int slice,
			  u8 *to_mask)
{
	int offset = slice * sseu->ss_stride;

	memcpy(&to_mask[offset], &sseu->subslice_mask[offset], sseu->ss_stride);
}

3748 3749 3750
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
3751

3752
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
3753
					  struct sseu_dev_info *sseu)
3754
{
3755 3756 3757
#define SS_MAX 2
	const int ss_max = SS_MAX;
	u32 sig1[SS_MAX], sig2[SS_MAX];
3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771
	int ss;

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

3772
		sseu->slice_mask = BIT(0);
3773
		sseu->subslice_mask[0] |= BIT(ss);
3774 3775 3776 3777
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
3778 3779 3780
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
3781
	}
3782
#undef SS_MAX
3783 3784
}

3785 3786 3787
static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
				     struct sseu_dev_info *sseu)
{
3788
#define SS_MAX 6
3789
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
3790
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
3791 3792
	int s, ss;

3793
	for (s = 0; s < info->sseu.max_slices; s++) {
3794 3795
		/*
		 * FIXME: Valid SS Mask respects the spec and read
3796
		 * only valid bits for those registers, excluding reserved
3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814
		 * although this seems wrong because it would leave many
		 * subslices without ACK.
		 */
		s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
			GEN10_PGCTL_VALID_SS_MASK(s);
		eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
		eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
	}

	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

3815
	for (s = 0; s < info->sseu.max_slices; s++) {
3816 3817 3818 3819 3820
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		sseu->slice_mask |= BIT(s);
3821
		intel_sseu_copy_subslices(&info->sseu, s, sseu->subslice_mask);
3822

3823
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837
			unsigned int eu_cnt;

			if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
					       eu_mask[ss % 2]);
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
		}
	}
3838
#undef SS_MAX
3839 3840
}

3841
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
3842
				    struct sseu_dev_info *sseu)
3843
{
3844
#define SS_MAX 3
3845
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
3846
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
3847
	int s, ss;
3848

3849
	for (s = 0; s < info->sseu.max_slices; s++) {
3850 3851 3852 3853 3854
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

3855 3856 3857 3858 3859 3860 3861 3862 3863
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

3864
	for (s = 0; s < info->sseu.max_slices; s++) {
3865 3866 3867 3868
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

3869
		sseu->slice_mask |= BIT(s);
3870

3871
		if (IS_GEN9_BC(dev_priv))
3872 3873
			intel_sseu_copy_subslices(&info->sseu, s,
						  sseu->subslice_mask);
3874

3875
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
3876
			unsigned int eu_cnt;
S
Stuart Summers 已提交
3877 3878
			u8 ss_idx = s * info->sseu.ss_stride +
				    ss / BITS_PER_BYTE;
3879

3880
			if (IS_GEN9_LP(dev_priv)) {
3881 3882 3883
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
3884

S
Stuart Summers 已提交
3885 3886
				sseu->subslice_mask[ss_idx] |=
					BIT(ss % BITS_PER_BYTE);
3887
			}
3888

3889 3890
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
3891 3892 3893 3894
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
3895 3896
		}
	}
3897
#undef SS_MAX
3898 3899
}

3900
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
3901
					 struct sseu_dev_info *sseu)
3902
{
3903
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
3904
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
3905
	int s;
3906

3907
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
3908

3909
	if (sseu->slice_mask) {
3910 3911
		sseu->eu_per_subslice = info->sseu.eu_per_subslice;
		for (s = 0; s < fls(sseu->slice_mask); s++)
3912 3913
			intel_sseu_copy_subslices(&info->sseu, s,
						  sseu->subslice_mask);
3914
		sseu->eu_total = sseu->eu_per_subslice *
3915
				 intel_sseu_subslice_total(sseu);
3916 3917

		/* subtract fused off EU(s) from enabled slice(s) */
3918
		for (s = 0; s < fls(sseu->slice_mask); s++) {
3919
			u8 subslice_7eu = info->sseu.subslice_7eu[s];
3920

3921
			sseu->eu_total -= hweight8(subslice_7eu);
3922 3923 3924 3925
		}
	}
}

3926 3927 3928 3929 3930
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";
3931
	int s;
3932

3933 3934
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
3935
	seq_printf(m, "  %s Slice Total: %u\n", type,
3936
		   hweight8(sseu->slice_mask));
3937
	seq_printf(m, "  %s Subslice Total: %u\n", type,
3938
		   intel_sseu_subslice_total(sseu));
3939 3940
	for (s = 0; s < fls(sseu->slice_mask); s++) {
		seq_printf(m, "  %s Slice%i subslices: %u\n", type,
3941
			   s, intel_sseu_subslices_per_slice(sseu, s));
3942
	}
3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

3963 3964
static int i915_sseu_status(struct seq_file *m, void *unused)
{
3965
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
3966
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
3967
	struct sseu_dev_info sseu;
3968
	intel_wakeref_t wakeref;
3969

3970
	if (INTEL_GEN(dev_priv) < 8)
3971 3972 3973
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
3974
	i915_print_sseu_info(m, true, &info->sseu);
3975

3976
	seq_puts(m, "SSEU Device Status\n");
3977
	memset(&sseu, 0, sizeof(sseu));
3978 3979 3980
	intel_sseu_set_info(&sseu, info->sseu.max_slices,
			    info->sseu.max_subslices,
			    info->sseu.max_eus_per_subslice);
3981

3982
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
3983 3984 3985 3986 3987 3988 3989 3990
		if (IS_CHERRYVIEW(dev_priv))
			cherryview_sseu_device_status(dev_priv, &sseu);
		else if (IS_BROADWELL(dev_priv))
			broadwell_sseu_device_status(dev_priv, &sseu);
		else if (IS_GEN(dev_priv, 9))
			gen9_sseu_device_status(dev_priv, &sseu);
		else if (INTEL_GEN(dev_priv) >= 10)
			gen10_sseu_device_status(dev_priv, &sseu);
3991
	}
3992

3993
	i915_print_sseu_info(m, false, &sseu);
3994

3995 3996 3997
	return 0;
}

3998 3999
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4000
	struct drm_i915_private *i915 = inode->i_private;
4001
	struct intel_gt *gt = &i915->gt;
4002

4003 4004 4005 4006
	atomic_inc(&gt->user_wakeref);
	intel_gt_pm_get(gt);
	if (INTEL_GEN(i915) >= 6)
		intel_uncore_forcewake_user_get(gt->uncore);
4007 4008 4009 4010

	return 0;
}

4011
static int i915_forcewake_release(struct inode *inode, struct file *file)
4012
{
4013
	struct drm_i915_private *i915 = inode->i_private;
4014
	struct intel_gt *gt = &i915->gt;
4015

4016 4017 4018 4019
	if (INTEL_GEN(i915) >= 6)
		intel_uncore_forcewake_user_put(&i915->uncore);
	intel_gt_pm_put(gt);
	atomic_dec(&gt->user_wakeref);
4020 4021 4022 4023 4024 4025 4026 4027 4028 4029

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4030 4031 4032 4033 4034
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

4035 4036 4037
	/* Synchronize with everything first in case there's been an HPD
	 * storm, but we haven't finished handling it in the kernel yet
	 */
4038
	intel_synchronize_irq(dev_priv);
4039
	flush_work(&dev_priv->hotplug.dig_port_work);
4040
	flush_delayed_work(&dev_priv->hotplug.hotplug_work);
4041

L
Lyude 已提交
4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111
	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184
static int i915_hpd_short_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Enabled: %s\n",
		   yesno(dev_priv->hotplug.hpd_short_storm_enabled));

	return 0;
}

static int
i915_hpd_short_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_short_storm_ctl_show,
			   inode->i_private);
}

static ssize_t i915_hpd_short_storm_ctl_write(struct file *file,
					      const char __user *ubuf,
					      size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	char *newline;
	char tmp[16];
	int i;
	bool new_state;

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	/* Reset to the "default" state for this system */
	if (strcmp(tmp, "reset") == 0)
		new_state = !HAS_DP_MST(dev_priv);
	else if (kstrtobool(tmp, &new_state) != 0)
		return -EINVAL;

	DRM_DEBUG_KMS("%sabling HPD short storm detection\n",
		      new_state ? "En" : "Dis");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_short_storm_enabled = new_state;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static const struct file_operations i915_hpd_short_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_short_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_short_storm_ctl_write,
};

4185 4186 4187 4188
static int i915_drrs_ctl_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4189
	struct intel_crtc *crtc;
4190 4191 4192 4193

	if (INTEL_GEN(dev_priv) < 7)
		return -ENODEV;

4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209
	for_each_intel_crtc(dev, crtc) {
		struct drm_connector_list_iter conn_iter;
		struct intel_crtc_state *crtc_state;
		struct drm_connector *connector;
		struct drm_crtc_commit *commit;
		int ret;

		ret = drm_modeset_lock_single_interruptible(&crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		if (!crtc_state->base.active ||
		    !crtc_state->has_drrs)
			goto out;
4210

4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (ret)
				goto out;
		}

		drm_connector_list_iter_begin(dev, &conn_iter);
		drm_for_each_connector_iter(connector, &conn_iter) {
			struct intel_encoder *encoder;
			struct intel_dp *intel_dp;

			if (!(crtc_state->base.connector_mask &
			      drm_connector_mask(connector)))
				continue;

			encoder = intel_attached_encoder(connector);
4228 4229 4230 4231 4232 4233 4234 4235 4236
			if (encoder->type != INTEL_OUTPUT_EDP)
				continue;

			DRM_DEBUG_DRIVER("Manually %sabling DRRS. %llu\n",
						val ? "en" : "dis", val);

			intel_dp = enc_to_intel_dp(&encoder->base);
			if (val)
				intel_edp_drrs_enable(intel_dp,
4237
						      crtc_state);
4238 4239
			else
				intel_edp_drrs_disable(intel_dp,
4240
						       crtc_state);
4241
		}
4242 4243 4244 4245 4246 4247
		drm_connector_list_iter_end(&conn_iter);

out:
		drm_modeset_unlock(&crtc->base.mutex);
		if (ret)
			return ret;
4248 4249 4250 4251 4252 4253 4254
	}

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_drrs_ctl_fops, NULL, i915_drrs_ctl_set, "%llu\n");

4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315
static ssize_t
i915_fifo_underrun_reset_write(struct file *filp,
			       const char __user *ubuf,
			       size_t cnt, loff_t *ppos)
{
	struct drm_i915_private *dev_priv = filp->private_data;
	struct intel_crtc *intel_crtc;
	struct drm_device *dev = &dev_priv->drm;
	int ret;
	bool reset;

	ret = kstrtobool_from_user(ubuf, cnt, &reset);
	if (ret)
		return ret;

	if (!reset)
		return cnt;

	for_each_intel_crtc(dev, intel_crtc) {
		struct drm_crtc_commit *commit;
		struct intel_crtc_state *crtc_state;

		ret = drm_modeset_lock_single_interruptible(&intel_crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(intel_crtc->base.state);
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (!ret)
				ret = wait_for_completion_interruptible(&commit->flip_done);
		}

		if (!ret && crtc_state->base.active) {
			DRM_DEBUG_KMS("Re-arming FIFO underruns on pipe %c\n",
				      pipe_name(intel_crtc->pipe));

			intel_crtc_arm_fifo_underrun(intel_crtc, crtc_state);
		}

		drm_modeset_unlock(&intel_crtc->base.mutex);

		if (ret)
			return ret;
	}

	ret = intel_fbc_reset_underrun(dev_priv);
	if (ret)
		return ret;

	return cnt;
}

static const struct file_operations i915_fifo_underrun_reset_ops = {
	.owner = THIS_MODULE,
	.open = simple_open,
	.write = i915_fifo_underrun_reset_write,
	.llseek = default_llseek,
};

4316
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4317
	{"i915_capabilities", i915_capabilities, 0},
4318
	{"i915_gem_objects", i915_gem_object_info, 0},
4319
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4320
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4321
	{"i915_guc_info", i915_guc_info, 0},
4322
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4323
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4324
	{"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4325
	{"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4326
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4327
	{"i915_frequency_info", i915_frequency_info, 0},
4328
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4329
	{"i915_drpc_info", i915_drpc_info, 0},
4330
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4331
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4332
	{"i915_fbc_status", i915_fbc_status, 0},
4333
	{"i915_ips_status", i915_ips_status, 0},
4334
	{"i915_sr_status", i915_sr_status, 0},
4335
	{"i915_opregion", i915_opregion, 0},
4336
	{"i915_vbt", i915_vbt, 0},
4337
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4338
	{"i915_context_status", i915_context_status, 0},
4339
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4340
	{"i915_swizzle_info", i915_swizzle_info, 0},
4341
	{"i915_llc", i915_llc, 0},
4342
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4343
	{"i915_energy_uJ", i915_energy_uJ, 0},
4344
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4345
	{"i915_power_domain_info", i915_power_domain_info, 0},
4346
	{"i915_dmc_info", i915_dmc_info, 0},
4347
	{"i915_display_info", i915_display_info, 0},
4348
	{"i915_engine_info", i915_engine_info, 0},
4349
	{"i915_rcs_topology", i915_rcs_topology, 0},
4350
	{"i915_shrinker_info", i915_shrinker_info, 0},
4351
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4352
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4353
	{"i915_wa_registers", i915_wa_registers, 0},
4354
	{"i915_ddb_info", i915_ddb_info, 0},
4355
	{"i915_sseu_status", i915_sseu_status, 0},
4356
	{"i915_drrs_status", i915_drrs_status, 0},
4357
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4358
};
4359
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4360

4361
static const struct i915_debugfs_files {
4362 4363 4364 4365 4366 4367
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4368
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4369
	{"i915_error_state", &i915_error_state_fops},
4370
	{"i915_gpu_info", &i915_gpu_info_fops},
4371
#endif
4372
	{"i915_fifo_underrun_reset", &i915_fifo_underrun_reset_ops},
4373 4374 4375
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4376
	{"i915_fbc_false_color", &i915_fbc_false_color_fops},
4377 4378
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4379
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
4380 4381
	{"i915_guc_log_level", &i915_guc_log_level_fops},
	{"i915_guc_log_relay", &i915_guc_log_relay_fops},
4382
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4383
	{"i915_hpd_short_storm_ctl", &i915_hpd_short_storm_ctl_fops},
4384
	{"i915_ipc_status", &i915_ipc_status_fops},
4385 4386
	{"i915_drrs_ctl", &i915_drrs_ctl_fops},
	{"i915_edp_psr_debug", &i915_edp_psr_debug_fops}
4387 4388
};

4389
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4390
{
4391
	struct drm_minor *minor = dev_priv->drm.primary;
4392
	int i;
4393

4394 4395
	debugfs_create_file("i915_forcewake_user", S_IRUSR, minor->debugfs_root,
			    to_i915(minor->dev), &i915_forcewake_fops);
4396

4397
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4398 4399 4400 4401 4402
		debugfs_create_file(i915_debugfs_files[i].name,
				    S_IRUGO | S_IWUSR,
				    minor->debugfs_root,
				    to_i915(minor->dev),
				    i915_debugfs_files[i].fops);
4403
	}
4404

4405 4406
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4407 4408 4409
					minor->debugfs_root, minor);
}

4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4439
	u8 buf[16];
4440 4441 4442
	ssize_t err;
	int i;

4443 4444 4445
	if (connector->status != connector_status_connected)
		return -ENODEV;

4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4459 4460 4461 4462
		if (err < 0)
			seq_printf(m, "%04x: ERROR %d\n", b->offset, (int)err);
		else
			seq_printf(m, "%04x: %*ph\n", b->offset, (int)err, buf);
4463
	}
4464 4465 4466

	return 0;
}
4467
DEFINE_SHOW_ATTRIBUTE(i915_dpcd);
4468

4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}
4489
DEFINE_SHOW_ATTRIBUTE(i915_panel);
4490

4491 4492 4493 4494 4495 4496 4497 4498 4499
static int i915_hdcp_sink_capability_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_connector *intel_connector = to_intel_connector(connector);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	/* HDCP is supported by connector */
4500
	if (!intel_connector->hdcp.shim)
4501 4502 4503 4504
		return -EINVAL;

	seq_printf(m, "%s:%d HDCP version: ", connector->name,
		   connector->base.id);
4505
	intel_hdcp_info(m, intel_connector);
4506 4507 4508 4509 4510

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_hdcp_sink_capability);

4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524
static int i915_dsc_fec_support_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct drm_device *dev = connector->dev;
	struct drm_crtc *crtc;
	struct intel_dp *intel_dp;
	struct drm_modeset_acquire_ctx ctx;
	struct intel_crtc_state *crtc_state = NULL;
	int ret = 0;
	bool try_again = false;

	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);

	do {
4525
		try_again = false;
4526 4527 4528
		ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
				       &ctx);
		if (ret) {
4529 4530 4531 4532
			if (ret == -EDEADLK && !drm_modeset_backoff(&ctx)) {
				try_again = true;
				continue;
			}
4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554
			break;
		}
		crtc = connector->state->crtc;
		if (connector->status != connector_status_connected || !crtc) {
			ret = -ENODEV;
			break;
		}
		ret = drm_modeset_lock(&crtc->mutex, &ctx);
		if (ret == -EDEADLK) {
			ret = drm_modeset_backoff(&ctx);
			if (!ret) {
				try_again = true;
				continue;
			}
			break;
		} else if (ret) {
			break;
		}
		intel_dp = enc_to_intel_dp(&intel_attached_encoder(connector)->base);
		crtc_state = to_intel_crtc_state(crtc->state);
		seq_printf(m, "DSC_Enabled: %s\n",
			   yesno(crtc_state->dsc_params.compression_enable));
4555 4556
		seq_printf(m, "DSC_Sink_Support: %s\n",
			   yesno(drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)));
4557 4558
		seq_printf(m, "Force_DSC_Enable: %s\n",
			   yesno(intel_dp->force_dsc_en));
4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614
		if (!intel_dp_is_edp(intel_dp))
			seq_printf(m, "FEC_Sink_Support: %s\n",
				   yesno(drm_dp_sink_supports_fec(intel_dp->fec_capable)));
	} while (try_again);

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);

	return ret;
}

static ssize_t i915_dsc_fec_support_write(struct file *file,
					  const char __user *ubuf,
					  size_t len, loff_t *offp)
{
	bool dsc_enable = false;
	int ret;
	struct drm_connector *connector =
		((struct seq_file *)file->private_data)->private;
	struct intel_encoder *encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	if (len == 0)
		return 0;

	DRM_DEBUG_DRIVER("Copied %zu bytes from user to force DSC\n",
			 len);

	ret = kstrtobool_from_user(ubuf, len, &dsc_enable);
	if (ret < 0)
		return ret;

	DRM_DEBUG_DRIVER("Got %s for DSC Enable\n",
			 (dsc_enable) ? "true" : "false");
	intel_dp->force_dsc_en = dsc_enable;

	*offp += len;
	return len;
}

static int i915_dsc_fec_support_open(struct inode *inode,
				     struct file *file)
{
	return single_open(file, i915_dsc_fec_support_show,
			   inode->i_private);
}

static const struct file_operations i915_dsc_fec_support_fops = {
	.owner = THIS_MODULE,
	.open = i915_dsc_fec_support_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_dsc_fec_support_write
};

4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;
4627
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4628 4629 4630 4631 4632 4633 4634

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4635 4636 4637
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

4638
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
4639 4640
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
4641 4642 4643
		debugfs_create_file("i915_psr_sink_status", S_IRUGO, root,
				    connector, &i915_psr_sink_status_fops);
	}
4644

4645 4646 4647 4648 4649 4650 4651
	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIB) {
		debugfs_create_file("i915_hdcp_sink_capability", S_IRUGO, root,
				    connector, &i915_hdcp_sink_capability_fops);
	}

4652 4653 4654 4655 4656 4657
	if (INTEL_GEN(dev_priv) >= 10 &&
	    (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	     connector->connector_type == DRM_MODE_CONNECTOR_eDP))
		debugfs_create_file("i915_dsc_fec_support", S_IRUGO, root,
				    connector, &i915_dsc_fec_support_fops);

4658 4659
	return 0;
}