i915_debugfs.c 135.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/debugfs.h>
30
#include <linux/sort.h>
31
#include <linux/sched/mm.h>
32
#include "intel_drv.h"
33
#include "intel_guc_submission.h"
34

35 36 37 38 39
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

40 41
static int i915_capabilities(struct seq_file *m, void *data)
{
42 43
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
44
	struct drm_printer p = drm_seq_file_printer(m);
45

46
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
47
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
48
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
49

50
	intel_device_info_dump_flags(info, &p);
51
	intel_device_info_dump_runtime(info, &p);
52
	intel_driver_caps_print(&dev_priv->caps, &p);
53

54
	kernel_param_lock(THIS_MODULE);
55
	i915_params_dump(&i915_modparams, &p);
56 57
	kernel_param_unlock(THIS_MODULE);

58 59
	return 0;
}
60

61
static char get_active_flag(struct drm_i915_gem_object *obj)
62
{
63
	return i915_gem_object_is_active(obj) ? '*' : ' ';
64 65
}

66
static char get_pin_flag(struct drm_i915_gem_object *obj)
67
{
68
	return obj->pin_global ? 'p' : ' ';
69 70
}

71
static char get_tiling_flag(struct drm_i915_gem_object *obj)
72
{
73
	switch (i915_gem_object_get_tiling(obj)) {
74
	default:
75 76 77
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
78
	}
79 80
}

81
static char get_global_flag(struct drm_i915_gem_object *obj)
82
{
83
	return obj->userfault_count ? 'g' : ' ';
84 85
}

86
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
87
{
C
Chris Wilson 已提交
88
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
89 90
}

91 92 93 94 95
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

96 97
	for_each_ggtt_vma(vma, obj) {
		if (drm_mm_node_allocated(&vma->node))
98 99 100 101 102 103
			size += vma->node.size;
	}

	return size;
}

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
static const char *
stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
{
	size_t x = 0;

	switch (page_sizes) {
	case 0:
		return "";
	case I915_GTT_PAGE_SIZE_4K:
		return "4K";
	case I915_GTT_PAGE_SIZE_64K:
		return "64K";
	case I915_GTT_PAGE_SIZE_2M:
		return "2M";
	default:
		if (!buf)
			return "M";

		if (page_sizes & I915_GTT_PAGE_SIZE_2M)
			x += snprintf(buf + x, len - x, "2M, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_64K)
			x += snprintf(buf + x, len - x, "64K, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_4K)
			x += snprintf(buf + x, len - x, "4K, ");
		buf[x-2] = '\0';

		return buf;
	}
}

134 135 136
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
137
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
138
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
139
	struct i915_vma *vma;
140
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
141 142
	int pin_count = 0;

143 144
	lockdep_assert_held(&obj->base.dev->struct_mutex);

145
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
146
		   &obj->base,
147
		   get_active_flag(obj),
148 149
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
150
		   get_global_flag(obj),
151
		   get_pin_mapped_flag(obj),
152
		   obj->base.size / 1024,
153 154
		   obj->read_domains,
		   obj->write_domain,
155
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
156 157
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
158 159
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
160
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
161
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
162
			pin_count++;
D
Dan Carpenter 已提交
163 164
	}
	seq_printf(m, " (pinned x %d)", pin_count);
165 166
	if (obj->pin_global)
		seq_printf(m, " (global)");
167
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
168 169 170
		if (!drm_mm_node_allocated(&vma->node))
			continue;

171
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
172
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
173 174
			   vma->node.start, vma->node.size,
			   stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
175 176 177 178 179 180 181 182
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
183 184
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
185 186 187 188
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
189 190 191 192 193 194 195 196
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
197 198 199 200 201 202 203
				break;

			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
204 205 206 207
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
208
		seq_puts(m, ")");
B
Ben Widawsky 已提交
209
	}
210
	if (obj->stolen)
211
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
212

213
	engine = i915_gem_object_last_write_engine(obj);
214 215 216
	if (engine)
		seq_printf(m, " (%s)", engine->name);

217 218 219
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
220 221
}

222
static int obj_rank_by_stolen(const void *A, const void *B)
223
{
224 225 226 227
	const struct drm_i915_gem_object *a =
		*(const struct drm_i915_gem_object **)A;
	const struct drm_i915_gem_object *b =
		*(const struct drm_i915_gem_object **)B;
228

R
Rasmus Villemoes 已提交
229 230 231 232 233
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
234 235 236 237
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
238 239
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
240
	struct drm_i915_gem_object **objects;
241
	struct drm_i915_gem_object *obj;
242
	u64 total_obj_size, total_gtt_size;
243 244 245 246
	unsigned long total, count, n;
	int ret;

	total = READ_ONCE(dev_priv->mm.object_count);
M
Michal Hocko 已提交
247
	objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
248 249
	if (!objects)
		return -ENOMEM;
250 251 252

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
253
		goto out;
254 255

	total_obj_size = total_gtt_size = count = 0;
256 257 258

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
259 260 261
		if (count == total)
			break;

262 263 264
		if (obj->stolen == NULL)
			continue;

265
		objects[count++] = obj;
266
		total_obj_size += obj->base.size;
267
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
268

269
	}
270
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
271 272 273
		if (count == total)
			break;

274 275 276
		if (obj->stolen == NULL)
			continue;

277
		objects[count++] = obj;
278 279
		total_obj_size += obj->base.size;
	}
280
	spin_unlock(&dev_priv->mm.obj_lock);
281 282 283

	sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);

284
	seq_puts(m, "Stolen:\n");
285
	for (n = 0; n < count; n++) {
286
		seq_puts(m, "   ");
287
		describe_obj(m, objects[n]);
288 289
		seq_putc(m, '\n');
	}
290
	seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
291
		   count, total_obj_size, total_gtt_size);
292 293 294

	mutex_unlock(&dev->struct_mutex);
out:
M
Michal Hocko 已提交
295
	kvfree(objects);
296
	return ret;
297 298
}

299
struct file_stats {
300
	struct drm_i915_file_private *file_priv;
301 302 303 304
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
305 306 307 308 309 310
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
311
	struct i915_vma *vma;
312

313 314
	lockdep_assert_held(&obj->base.dev->struct_mutex);

315 316
	stats->count++;
	stats->total += obj->base.size;
317 318
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
319 320 321
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

322 323 324
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
325

326
		if (i915_vma_is_ggtt(vma)) {
327 328 329
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
330

331
			if (ppgtt->base.file != stats->file_priv)
332 333
				continue;
		}
334

335
		if (i915_vma_is_active(vma))
336 337 338
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
339 340 341 342 343
	}

	return 0;
}

344 345
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
346
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
347 348 349 350 351 352 353 354 355
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
356 357 358 359 360 361

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
362
	struct intel_engine_cs *engine;
363
	enum intel_engine_id id;
364
	int j;
365 366 367

	memset(&stats, 0, sizeof(stats));

368
	for_each_engine(engine, dev_priv, id) {
369
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
370
			list_for_each_entry(obj,
371
					    &engine->batch_pool.cache_list[j],
372 373 374
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
375
	}
376

377
	print_file_stats(m, "[k]batch pool", stats);
378 379
}

380 381 382 383 384 385 386
static int per_file_ctx_stats(int id, void *ptr, void *data)
{
	struct i915_gem_context *ctx = ptr;
	int n;

	for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
		if (ctx->engine[n].state)
387
			per_file_stats(0, ctx->engine[n].state->obj, data);
388
		if (ctx->engine[n].ring)
389
			per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
390 391 392 393 394 395 396 397
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
398
	struct drm_device *dev = &dev_priv->drm;
399 400 401 402 403
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

404
	mutex_lock(&dev->struct_mutex);
405 406 407
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

408
	list_for_each_entry(file, &dev->filelist, lhead) {
409 410 411
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
412
	mutex_unlock(&dev->struct_mutex);
413 414 415 416

	print_file_stats(m, "[k]contexts", stats);
}

417
static int i915_gem_object_info(struct seq_file *m, void *data)
418
{
419 420
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
421
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
422 423
	u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
	u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
424
	struct drm_i915_gem_object *obj;
425
	unsigned int page_sizes = 0;
426
	struct drm_file *file;
427
	char buf[80];
428 429 430 431 432 433
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

434
	seq_printf(m, "%u objects, %llu bytes\n",
435 436 437
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

438 439 440
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
441
	huge_size = huge_count = 0;
442 443 444

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
445 446 447
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
448
		if (obj->mm.madv == I915_MADV_DONTNEED) {
449 450 451 452
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
453
		if (obj->mm.mapping) {
454 455
			mapped_count++;
			mapped_size += obj->base.size;
456
		}
457 458 459 460 461 462

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
463
	}
464
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
465

466
	size = count = dpy_size = dpy_count = 0;
467
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
468 469 470
		size += obj->base.size;
		++count;

471
		if (obj->pin_global) {
472 473
			dpy_size += obj->base.size;
			++dpy_count;
474
		}
475

C
Chris Wilson 已提交
476
		if (obj->mm.madv == I915_MADV_DONTNEED) {
477 478 479
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
480

C
Chris Wilson 已提交
481
		if (obj->mm.mapping) {
482 483
			mapped_count++;
			mapped_size += obj->base.size;
484
		}
485 486 487 488 489 490

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
491
	}
492 493
	spin_unlock(&dev_priv->mm.obj_lock);

494 495
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
496
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
497
		   purgeable_count, purgeable_size);
498 499
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
500 501 502 503
	seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
		   huge_count,
		   stringify_page_sizes(page_sizes, buf, sizeof(buf)),
		   huge_size);
504
	seq_printf(m, "%u display objects (globally pinned), %llu bytes\n",
505
		   dpy_count, dpy_size);
506

507 508
	seq_printf(m, "%llu [%pa] gtt total\n",
		   ggtt->base.total, &ggtt->mappable_end);
509 510 511
	seq_printf(m, "Supported page sizes: %s\n",
		   stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
					buf, sizeof(buf)));
512

513 514
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
515 516 517
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
518
	print_context_stats(m, dev_priv);
519 520
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
521
		struct drm_i915_file_private *file_priv = file->driver_priv;
522
		struct i915_request *request;
523
		struct task_struct *task;
524

525 526
		mutex_lock(&dev->struct_mutex);

527
		memset(&stats, 0, sizeof(stats));
528
		stats.file_priv = file->driver_priv;
529
		spin_lock(&file->table_lock);
530
		idr_for_each(&file->object_idr, per_file_stats, &stats);
531
		spin_unlock(&file->table_lock);
532 533 534 535 536 537
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
538
		request = list_first_entry_or_null(&file_priv->mm.request_list,
539
						   struct i915_request,
540
						   client_link);
541
		rcu_read_lock();
542 543 544
		task = pid_task(request && request->ctx->pid ?
				request->ctx->pid : file->pid,
				PIDTYPE_PID);
545
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
546
		rcu_read_unlock();
547

548
		mutex_unlock(&dev->struct_mutex);
549
	}
550
	mutex_unlock(&dev->filelist_mutex);
551 552 553 554

	return 0;
}

555
static int i915_gem_gtt_info(struct seq_file *m, void *data)
556
{
557
	struct drm_info_node *node = m->private;
558 559
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
560
	struct drm_i915_gem_object **objects;
561
	struct drm_i915_gem_object *obj;
562
	u64 total_obj_size, total_gtt_size;
563
	unsigned long nobject, n;
564 565
	int count, ret;

566 567 568 569 570
	nobject = READ_ONCE(dev_priv->mm.object_count);
	objects = kvmalloc_array(nobject, sizeof(*objects), GFP_KERNEL);
	if (!objects)
		return -ENOMEM;

571 572 573 574
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

575 576 577 578 579 580 581 582 583 584 585 586 587
	count = 0;
	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
		objects[count++] = obj;
		if (count == nobject)
			break;
	}
	spin_unlock(&dev_priv->mm.obj_lock);

	total_obj_size = total_gtt_size = 0;
	for (n = 0;  n < count; n++) {
		obj = objects[n];

588
		seq_puts(m, "   ");
589
		describe_obj(m, obj);
590
		seq_putc(m, '\n');
591
		total_obj_size += obj->base.size;
592
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
593 594 595 596
	}

	mutex_unlock(&dev->struct_mutex);

597
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
598
		   count, total_obj_size, total_gtt_size);
599
	kvfree(objects);
600 601 602 603

	return 0;
}

604 605
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
606 607
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
608
	struct drm_i915_gem_object *obj;
609
	struct intel_engine_cs *engine;
610
	enum intel_engine_id id;
611
	int total = 0;
612
	int ret, j;
613 614 615 616 617

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

618
	for_each_engine(engine, dev_priv, id) {
619
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
620 621 622 623
			int count;

			count = 0;
			list_for_each_entry(obj,
624
					    &engine->batch_pool.cache_list[j],
625 626 627
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
628
				   engine->name, j, count);
629 630

			list_for_each_entry(obj,
631
					    &engine->batch_pool.cache_list[j],
632 633 634 635 636 637 638
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
639
		}
640 641
	}

642
	seq_printf(m, "total: %d\n", total);
643 644 645 646 647 648

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698
static void gen8_display_interrupt_info(struct seq_file *m)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	int pipe;

	for_each_pipe(dev_priv, pipe) {
		enum intel_display_power_domain power_domain;

		power_domain = POWER_DOMAIN_PIPE(pipe);
		if (!intel_display_power_get_if_enabled(dev_priv,
							power_domain)) {
			seq_printf(m, "Pipe %c power disabled\n",
				   pipe_name(pipe));
			continue;
		}
		seq_printf(m, "Pipe %c IMR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
		seq_printf(m, "Pipe %c IIR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
		seq_printf(m, "Pipe %c IER:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IER(pipe)));

		intel_display_power_put(dev_priv, power_domain);
	}

	seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IMR));
	seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IIR));
	seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IER));

	seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IMR));
	seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IIR));
	seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IER));

	seq_printf(m, "PCU interrupt mask:\t%08x\n",
		   I915_READ(GEN8_PCU_IMR));
	seq_printf(m, "PCU interrupt identity:\t%08x\n",
		   I915_READ(GEN8_PCU_IIR));
	seq_printf(m, "PCU interrupt enable:\t%08x\n",
		   I915_READ(GEN8_PCU_IER));
}

699 700
static int i915_interrupt_info(struct seq_file *m, void *data)
{
701
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
702
	struct intel_engine_cs *engine;
703
	enum intel_engine_id id;
704
	int i, pipe;
705

706
	intel_runtime_pm_get(dev_priv);
707

708
	if (IS_CHERRYVIEW(dev_priv)) {
709 710 711 712 713 714 715 716 717 718 719
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
720 721 722 723 724 725 726 727 728 729 730
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

731 732 733 734
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

735 736 737 738
			intel_display_power_put(dev_priv, power_domain);
		}

		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
739 740 741 742 743 744
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
745
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782
	} else if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "Master Interrupt Control:  %08x\n",
			   I915_READ(GEN11_GFX_MSTR_IRQ));

		seq_printf(m, "Render/Copy Intr Enable:   %08x\n",
			   I915_READ(GEN11_RENDER_COPY_INTR_ENABLE));
		seq_printf(m, "VCS/VECS Intr Enable:      %08x\n",
			   I915_READ(GEN11_VCS_VECS_INTR_ENABLE));
		seq_printf(m, "GUC/SG Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_ENABLE));
		seq_printf(m, "GPM/WGBOXPERF Intr Enable: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE));
		seq_printf(m, "Crypto Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE));
		seq_printf(m, "GUnit/CSME Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE));

		seq_printf(m, "Display Interrupt Control:\t%08x\n",
			   I915_READ(GEN11_DISPLAY_INT_CTL));

		gen8_display_interrupt_info(m);
783
	} else if (INTEL_GEN(dev_priv) >= 8) {
784 785 786 787 788 789 790 791 792 793 794 795
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

796
		gen8_display_interrupt_info(m);
797
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
798 799 800 801 802 803 804 805
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
806 807 808 809 810 811 812 813 814 815 816
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
817 818 819
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
820 821
			intel_display_power_put(dev_priv, power_domain);
		}
J
Jesse Barnes 已提交
822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

847
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
848 849 850 851 852 853
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
854
		for_each_pipe(dev_priv, pipe)
855 856 857
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899

	if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "RCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_RCS0_RSVD_INTR_MASK));
		seq_printf(m, "BCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_BCS_RSVD_INTR_MASK));
		seq_printf(m, "VCS0/VCS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS0_VCS1_INTR_MASK));
		seq_printf(m, "VCS2/VCS3 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS2_VCS3_INTR_MASK));
		seq_printf(m, "VECS0/VECS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VECS0_VECS1_INTR_MASK));
		seq_printf(m, "GUC/SG Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_MASK));
		seq_printf(m, "GPM/WGBOXPERF Intr Mask: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK));
		seq_printf(m, "Crypto Intr Mask:\t %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_MASK));
		seq_printf(m, "Gunit/CSME Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_MASK));

	} else if (INTEL_GEN(dev_priv) >= 6) {
900
		for_each_engine(engine, dev_priv, id) {
901 902
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
903
				   engine->name, I915_READ_IMR(engine));
904 905
		}
	}
906

907
	intel_runtime_pm_put(dev_priv);
908

909 910 911
	return 0;
}

912 913
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
914 915
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
916 917 918 919 920
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
921 922 923

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
924
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
925

C
Chris Wilson 已提交
926 927
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
928
		if (!vma)
929
			seq_puts(m, "unused");
930
		else
931
			describe_obj(m, vma->obj);
932
		seq_putc(m, '\n');
933 934
	}

935
	mutex_unlock(&dev->struct_mutex);
936 937 938
	return 0;
}

939
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
940 941
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
942
{
943 944 945 946
	struct i915_gpu_state *error = file->private_data;
	struct drm_i915_error_state_buf str;
	ssize_t ret;
	loff_t tmp;
947

948 949
	if (!error)
		return 0;
950

951 952 953
	ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
	if (ret)
		return ret;
954

955 956 957
	ret = i915_error_state_to_str(&str, error);
	if (ret)
		goto out;
958

959 960 961 962
	tmp = 0;
	ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
	if (ret < 0)
		goto out;
963

964 965 966 967 968
	*pos = str.start + ret;
out:
	i915_error_state_buf_release(&str);
	return ret;
}
969

970 971 972
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
973
	return 0;
974 975
}

976
static int i915_gpu_info_open(struct inode *inode, struct file *file)
977
{
978
	struct drm_i915_private *i915 = inode->i_private;
979
	struct i915_gpu_state *gpu;
980

981 982 983
	intel_runtime_pm_get(i915);
	gpu = i915_capture_gpu_state(i915);
	intel_runtime_pm_put(i915);
984 985
	if (!gpu)
		return -ENOMEM;
986

987
	file->private_data = gpu;
988 989 990
	return 0;
}

991 992 993 994 995 996 997 998 999 1000 1001 1002 1003
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
1004
{
1005
	struct i915_gpu_state *error = filp->private_data;
1006

1007 1008
	if (!error)
		return 0;
1009

1010 1011
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
1012

1013 1014
	return cnt;
}
1015

1016 1017 1018 1019
static int i915_error_state_open(struct inode *inode, struct file *file)
{
	file->private_data = i915_first_error_state(inode->i_private);
	return 0;
1020 1021 1022 1023 1024
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1025
	.read = gpu_state_read,
1026 1027
	.write = i915_error_state_write,
	.llseek = default_llseek,
1028
	.release = gpu_state_release,
1029
};
1030 1031
#endif

1032 1033 1034
static int
i915_next_seqno_set(void *data, u64 val)
{
1035 1036
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
1037 1038 1039 1040 1041 1042
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1043
	intel_runtime_pm_get(dev_priv);
1044
	ret = i915_gem_set_global_seqno(dev, val);
1045 1046
	intel_runtime_pm_put(dev_priv);

1047 1048
	mutex_unlock(&dev->struct_mutex);

1049
	return ret;
1050 1051
}

1052
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1053
			NULL, i915_next_seqno_set,
1054
			"0x%llx\n");
1055

1056
static int i915_frequency_info(struct seq_file *m, void *unused)
1057
{
1058
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1059
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1060 1061 1062
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1063

1064
	if (IS_GEN5(dev_priv)) {
1065 1066 1067 1068 1069 1070 1071 1072 1073
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1074
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1075
		u32 rpmodectl, freq_sts;
1076

1077
		mutex_lock(&dev_priv->pcu_lock);
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087

		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));

1088 1089 1090 1091 1092 1093 1094 1095
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
1096
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1097 1098

		seq_printf(m, "max GPU freq: %d MHz\n",
1099
			   intel_gpu_freq(dev_priv, rps->max_freq));
1100 1101

		seq_printf(m, "min GPU freq: %d MHz\n",
1102
			   intel_gpu_freq(dev_priv, rps->min_freq));
1103 1104

		seq_printf(m, "idle GPU freq: %d MHz\n",
1105
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1106 1107 1108

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1109
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1110
		mutex_unlock(&dev_priv->pcu_lock);
1111
	} else if (INTEL_GEN(dev_priv) >= 6) {
1112 1113 1114
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1115
		u32 rpmodectl, rpinclimit, rpdeclimit;
1116
		u32 rpstat, cagf, reqf;
1117 1118
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1119
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1120 1121
		int max_freq;

1122
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1123
		if (IS_GEN9_LP(dev_priv)) {
1124 1125 1126 1127 1128 1129 1130
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1131
		/* RPSTAT1 is in the GT power well */
1132
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1133

1134
		reqf = I915_READ(GEN6_RPNSWREQ);
1135
		if (INTEL_GEN(dev_priv) >= 9)
1136 1137 1138
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1139
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1140 1141 1142 1143
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1144
		reqf = intel_gpu_freq(dev_priv, reqf);
1145

1146 1147 1148 1149
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1150
		rpstat = I915_READ(GEN6_RPSTAT1);
1151 1152 1153 1154 1155 1156
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
T
Tvrtko Ursulin 已提交
1157 1158
		cagf = intel_gpu_freq(dev_priv,
				      intel_get_cagf(dev_priv, rpstat));
1159

1160
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1161

1162
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1175 1176 1177 1178 1179 1180 1181
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));
1182
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1183
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1184
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
1185
			   rps->pm_intrmsk_mbz);
1186 1187
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1188
			   (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
1189 1190 1191 1192
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1193 1194 1195 1196
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1197
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1198
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1199 1200 1201 1202 1203 1204
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1205
		seq_printf(m, "Up threshold: %d%%\n", rps->up_threshold);
1206

1207 1208 1209 1210 1211 1212
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1213
		seq_printf(m, "Down threshold: %d%%\n", rps->down_threshold);
1214

1215
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1216
			    rp_state_cap >> 16) & 0xff;
1217 1218
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1219
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1220
			   intel_gpu_freq(dev_priv, max_freq));
1221 1222

		max_freq = (rp_state_cap & 0xff00) >> 8;
1223 1224
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1225
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1226
			   intel_gpu_freq(dev_priv, max_freq));
1227

1228
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1229
			    rp_state_cap >> 0) & 0xff;
1230 1231
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1232
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1233
			   intel_gpu_freq(dev_priv, max_freq));
1234
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1235
			   intel_gpu_freq(dev_priv, rps->max_freq));
1236

1237
		seq_printf(m, "Current freq: %d MHz\n",
1238
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1239
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1240
		seq_printf(m, "Idle freq: %d MHz\n",
1241
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1242
		seq_printf(m, "Min freq: %d MHz\n",
1243
			   intel_gpu_freq(dev_priv, rps->min_freq));
1244
		seq_printf(m, "Boost freq: %d MHz\n",
1245
			   intel_gpu_freq(dev_priv, rps->boost_freq));
1246
		seq_printf(m, "Max freq: %d MHz\n",
1247
			   intel_gpu_freq(dev_priv, rps->max_freq));
1248 1249
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1250
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1251
	} else {
1252
		seq_puts(m, "no P-state info available\n");
1253
	}
1254

1255
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1256 1257 1258
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1259 1260
	intel_runtime_pm_put(dev_priv);
	return ret;
1261 1262
}

1263 1264 1265 1266
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1267 1268 1269
	int slice;
	int subslice;

1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1282 1283 1284 1285 1286 1287 1288
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1289 1290
}

1291 1292
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1293
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1294
	struct intel_engine_cs *engine;
1295 1296
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1297
	struct intel_instdone instdone;
1298
	enum intel_engine_id id;
1299

1300
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1301 1302 1303 1304 1305
		seq_puts(m, "Wedged\n");
	if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: struct_mutex backoff\n");
	if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: reset handoff to waiter\n");
1306
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1307
		seq_puts(m, "Waiter holding struct mutex\n");
1308
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1309
		seq_puts(m, "struct_mutex blocked for reset\n");
1310

1311
	if (!i915_modparams.enable_hangcheck) {
1312
		seq_puts(m, "Hangcheck disabled\n");
1313 1314 1315
		return 0;
	}

1316 1317
	intel_runtime_pm_get(dev_priv);

1318
	for_each_engine(engine, dev_priv, id) {
1319
		acthd[id] = intel_engine_get_active_head(engine);
1320
		seqno[id] = intel_engine_get_seqno(engine);
1321 1322
	}

1323
	intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1324

1325 1326
	intel_runtime_pm_put(dev_priv);

1327 1328
	if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1329 1330
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
1331 1332 1333 1334
	else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1335

1336 1337
	seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));

1338
	for_each_engine(engine, dev_priv, id) {
1339 1340 1341
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1342
		seq_printf(m, "%s:\n", engine->name);
1343
		seq_printf(m, "\tseqno = %x [current %x, last %x], inflight %d\n",
1344
			   engine->hangcheck.seqno, seqno[id],
1345 1346
			   intel_engine_last_submit(engine),
			   engine->timeline->inflight_seqnos);
1347
		seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
1348 1349
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
1350 1351 1352
					  &dev_priv->gpu_error.missed_irq_rings)),
			   yesno(engine->hangcheck.stalled));

1353
		spin_lock_irq(&b->rb_lock);
1354
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
1355
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1356 1357 1358 1359

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
1360
		spin_unlock_irq(&b->rb_lock);
1361

1362
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1363
			   (long long)engine->hangcheck.acthd,
1364
			   (long long)acthd[id]);
1365 1366 1367 1368 1369
		seq_printf(m, "\taction = %s(%d) %d ms ago\n",
			   hangcheck_action_to_str(engine->hangcheck.action),
			   engine->hangcheck.action,
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1370

1371
		if (engine->id == RCS) {
1372
			seq_puts(m, "\tinstdone read =\n");
1373

1374
			i915_instdone_info(dev_priv, m, &instdone);
1375

1376
			seq_puts(m, "\tinstdone accu =\n");
1377

1378 1379
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1380
		}
1381 1382 1383 1384 1385
	}

	return 0;
}

1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402
static int i915_reset_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));

	for_each_engine(engine, dev_priv, id) {
		seq_printf(m, "%s = %u\n", engine->name,
			   i915_reset_engine_count(error, engine));
	}

	return 0;
}

1403
static int ironlake_drpc_info(struct seq_file *m)
1404
{
1405
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1406 1407 1408 1409 1410 1411 1412
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1413
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1414 1415 1416 1417
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1418
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1419
	seq_printf(m, "SW control enabled: %s\n",
1420
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1421
	seq_printf(m, "Gated voltage change: %s\n",
1422
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1423 1424
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1425
	seq_printf(m, "Max P-state: P%d\n",
1426
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1427 1428 1429 1430
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1431
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1432
	seq_puts(m, "Current RS state: ");
1433 1434
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1435
		seq_puts(m, "on\n");
1436 1437
		break;
	case RSX_STATUS_RC1:
1438
		seq_puts(m, "RC1\n");
1439 1440
		break;
	case RSX_STATUS_RC1E:
1441
		seq_puts(m, "RC1E\n");
1442 1443
		break;
	case RSX_STATUS_RS1:
1444
		seq_puts(m, "RS1\n");
1445 1446
		break;
	case RSX_STATUS_RS2:
1447
		seq_puts(m, "RS2 (RC6)\n");
1448 1449
		break;
	case RSX_STATUS_RS3:
1450
		seq_puts(m, "RC3 (RC6+)\n");
1451 1452
		break;
	default:
1453
		seq_puts(m, "unknown\n");
1454 1455
		break;
	}
1456 1457 1458 1459

	return 0;
}

1460
static int i915_forcewake_domains(struct seq_file *m, void *data)
1461
{
1462
	struct drm_i915_private *i915 = node_to_i915(m->private);
1463
	struct intel_uncore_forcewake_domain *fw_domain;
C
Chris Wilson 已提交
1464
	unsigned int tmp;
1465

1466 1467 1468
	seq_printf(m, "user.bypass_count = %u\n",
		   i915->uncore.user_forcewake.count);

1469
	for_each_fw_domain(fw_domain, i915, tmp)
1470
		seq_printf(m, "%s.wake_count = %u\n",
1471
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1472
			   READ_ONCE(fw_domain->wake_count));
1473

1474 1475 1476
	return 0;
}

1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);

	seq_printf(m, "%s %u (%llu us)\n",
		   title, I915_READ(reg),
		   intel_rc6_residency_us(dev_priv, reg));
}

1488 1489
static int vlv_drpc_info(struct seq_file *m)
{
1490
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1491
	u32 rcctl1, pw_status;
1492

1493
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1494 1495 1496 1497 1498 1499
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1500
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1501
	seq_printf(m, "Media Power Well: %s\n",
1502
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1503

1504 1505
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1506

1507
	return i915_forcewake_domains(m, NULL);
1508 1509
}

1510 1511
static int gen6_drpc_info(struct seq_file *m)
{
1512
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1513
	u32 gt_core_status, rcctl1, rc6vids = 0;
1514
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1515

1516
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1517
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1518 1519

	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1520
	if (INTEL_GEN(dev_priv) >= 9) {
1521 1522 1523
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1524

1525 1526 1527 1528 1529 1530
	if (INTEL_GEN(dev_priv) <= 7) {
		mutex_lock(&dev_priv->pcu_lock);
		sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS,
				       &rc6vids);
		mutex_unlock(&dev_priv->pcu_lock);
	}
1531

1532
	seq_printf(m, "RC1e Enabled: %s\n",
1533 1534 1535
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1536
	if (INTEL_GEN(dev_priv) >= 9) {
1537 1538 1539 1540 1541
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1542 1543 1544 1545
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1546
	seq_puts(m, "Current RC state: ");
1547 1548 1549
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1550
			seq_puts(m, "Core Power Down\n");
1551
		else
1552
			seq_puts(m, "on\n");
1553 1554
		break;
	case GEN6_RC3:
1555
		seq_puts(m, "RC3\n");
1556 1557
		break;
	case GEN6_RC6:
1558
		seq_puts(m, "RC6\n");
1559 1560
		break;
	case GEN6_RC7:
1561
		seq_puts(m, "RC7\n");
1562 1563
		break;
	default:
1564
		seq_puts(m, "Unknown\n");
1565 1566 1567 1568 1569
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1570
	if (INTEL_GEN(dev_priv) >= 9) {
1571 1572 1573 1574 1575 1576 1577
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1578 1579

	/* Not exactly sure what this is */
1580 1581 1582 1583 1584
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1585

1586 1587 1588 1589 1590 1591 1592 1593 1594
	if (INTEL_GEN(dev_priv) <= 7) {
		seq_printf(m, "RC6   voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
		seq_printf(m, "RC6+  voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
		seq_printf(m, "RC6++ voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
	}

1595
	return i915_forcewake_domains(m, NULL);
1596 1597 1598 1599
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1600
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1601 1602 1603
	int err;

	intel_runtime_pm_get(dev_priv);
1604

1605
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1606
		err = vlv_drpc_info(m);
1607
	else if (INTEL_GEN(dev_priv) >= 6)
1608
		err = gen6_drpc_info(m);
1609
	else
1610 1611 1612 1613 1614
		err = ironlake_drpc_info(m);

	intel_runtime_pm_put(dev_priv);

	return err;
1615 1616
}

1617 1618
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1619
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1620 1621 1622 1623 1624 1625 1626 1627 1628 1629

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1630 1631
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1632
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1633
	struct intel_fbc *fbc = &dev_priv->fbc;
1634

1635 1636
	if (!HAS_FBC(dev_priv))
		return -ENODEV;
1637

1638
	intel_runtime_pm_get(dev_priv);
1639
	mutex_lock(&fbc->lock);
1640

1641
	if (intel_fbc_is_active(dev_priv))
1642
		seq_puts(m, "FBC enabled\n");
1643
	else
1644 1645 1646
		seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);

	if (fbc->work.scheduled)
1647
		seq_printf(m, "FBC worker scheduled on vblank %llu, now %llu\n",
1648 1649
			   fbc->work.scheduled_vblank,
			   drm_crtc_vblank_count(&fbc->crtc->base));
1650

1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
	if (intel_fbc_is_active(dev_priv)) {
		u32 mask;

		if (INTEL_GEN(dev_priv) >= 8)
			mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 7)
			mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 5)
			mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
		else if (IS_G4X(dev_priv))
			mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
		else
			mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
							FBC_STAT_COMPRESSED);

		seq_printf(m, "Compressing: %s\n", yesno(mask));
1667
	}
1668

1669
	mutex_unlock(&fbc->lock);
1670 1671
	intel_runtime_pm_put(dev_priv);

1672 1673 1674
	return 0;
}

1675
static int i915_fbc_false_color_get(void *data, u64 *val)
1676
{
1677
	struct drm_i915_private *dev_priv = data;
1678

1679
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1680 1681 1682 1683 1684 1685 1686
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

1687
static int i915_fbc_false_color_set(void *data, u64 val)
1688
{
1689
	struct drm_i915_private *dev_priv = data;
1690 1691
	u32 reg;

1692
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1693 1694
		return -ENODEV;

P
Paulo Zanoni 已提交
1695
	mutex_lock(&dev_priv->fbc.lock);
1696 1697 1698 1699 1700 1701 1702 1703

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1704
	mutex_unlock(&dev_priv->fbc.lock);
1705 1706 1707
	return 0;
}

1708 1709
DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
			i915_fbc_false_color_get, i915_fbc_false_color_set,
1710 1711
			"%llu\n");

1712 1713
static int i915_ips_status(struct seq_file *m, void *unused)
{
1714
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1715

1716 1717
	if (!HAS_IPS(dev_priv))
		return -ENODEV;
1718

1719 1720
	intel_runtime_pm_get(dev_priv);

1721
	seq_printf(m, "Enabled by kernel parameter: %s\n",
1722
		   yesno(i915_modparams.enable_ips));
1723

1724
	if (INTEL_GEN(dev_priv) >= 8) {
1725 1726 1727 1728 1729 1730 1731
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1732

1733 1734
	intel_runtime_pm_put(dev_priv);

1735 1736 1737
	return 0;
}

1738 1739
static int i915_sr_status(struct seq_file *m, void *unused)
{
1740
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1741 1742
	bool sr_enabled = false;

1743
	intel_runtime_pm_get(dev_priv);
1744
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1745

1746 1747 1748
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1749
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1750
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1751
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1752
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1753
	else if (IS_I915GM(dev_priv))
1754
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1755
	else if (IS_PINEVIEW(dev_priv))
1756
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1757
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1758
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1759

1760
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1761 1762
	intel_runtime_pm_put(dev_priv);

1763
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1764 1765 1766 1767

	return 0;
}

1768 1769
static int i915_emon_status(struct seq_file *m, void *unused)
{
1770 1771
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1772
	unsigned long temp, chipset, gfx;
1773 1774
	int ret;

1775
	if (!IS_GEN5(dev_priv))
1776 1777
		return -ENODEV;

1778 1779 1780
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1781 1782 1783 1784

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1785
	mutex_unlock(&dev->struct_mutex);
1786 1787 1788 1789 1790 1791 1792 1793 1794

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1795 1796
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1797
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1798
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1799
	unsigned int max_gpu_freq, min_gpu_freq;
1800 1801
	int gpu_freq, ia_freq;
	int ret;
1802

1803 1804
	if (!HAS_LLC(dev_priv))
		return -ENODEV;
1805

1806 1807
	intel_runtime_pm_get(dev_priv);

1808
	ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
1809
	if (ret)
1810
		goto out;
1811

1812 1813
	min_gpu_freq = rps->min_freq;
	max_gpu_freq = rps->max_freq;
1814
	if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
1815
		/* Convert GT frequency to 50 HZ units */
1816 1817
		min_gpu_freq /= GEN9_FREQ_SCALER;
		max_gpu_freq /= GEN9_FREQ_SCALER;
1818 1819
	}

1820
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1821

1822
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1823 1824 1825 1826
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1827
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1828
			   intel_gpu_freq(dev_priv, (gpu_freq *
1829 1830
						     (IS_GEN9_BC(dev_priv) ||
						      IS_CANNONLAKE(dev_priv) ?
1831
						      GEN9_FREQ_SCALER : 1))),
1832 1833
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1834 1835
	}

1836
	mutex_unlock(&dev_priv->pcu_lock);
1837

1838 1839 1840
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1841 1842
}

1843 1844
static int i915_opregion(struct seq_file *m, void *unused)
{
1845 1846
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1847 1848 1849 1850 1851
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1852
		goto out;
1853

1854 1855
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1856 1857 1858

	mutex_unlock(&dev->struct_mutex);

1859
out:
1860 1861 1862
	return 0;
}

1863 1864
static int i915_vbt(struct seq_file *m, void *unused)
{
1865
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1866 1867 1868 1869 1870 1871 1872

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1873 1874
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1875 1876
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1877
	struct intel_framebuffer *fbdev_fb = NULL;
1878
	struct drm_framebuffer *drm_fb;
1879 1880 1881 1882 1883
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1884

1885
#ifdef CONFIG_DRM_FBDEV_EMULATION
1886
	if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
1887
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1888 1889 1890 1891

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1892
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1893
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1894
			   fbdev_fb->base.modifier,
1895 1896 1897 1898
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
		describe_obj(m, fbdev_fb->obj);
		seq_putc(m, '\n');
	}
1899
#endif
1900

1901
	mutex_lock(&dev->mode_config.fb_lock);
1902
	drm_for_each_fb(drm_fb, dev) {
1903 1904
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1905 1906
			continue;

1907
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1908 1909
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1910
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1911
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1912
			   fb->base.modifier,
1913
			   drm_framebuffer_read_refcount(&fb->base));
1914
		describe_obj(m, fb->obj);
1915
		seq_putc(m, '\n');
1916
	}
1917
	mutex_unlock(&dev->mode_config.fb_lock);
1918
	mutex_unlock(&dev->struct_mutex);
1919 1920 1921 1922

	return 0;
}

1923
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1924
{
1925 1926
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, emit: %u)",
		   ring->space, ring->head, ring->tail, ring->emit);
1927 1928
}

1929 1930
static int i915_context_status(struct seq_file *m, void *unused)
{
1931 1932
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1933
	struct intel_engine_cs *engine;
1934
	struct i915_gem_context *ctx;
1935
	enum intel_engine_id id;
1936
	int ret;
1937

1938
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1939 1940 1941
	if (ret)
		return ret;

1942
	list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
1943
		seq_printf(m, "HW context %u ", ctx->hw_id);
1944
		if (ctx->pid) {
1945 1946
			struct task_struct *task;

1947
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1948 1949 1950 1951 1952
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1953 1954
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1955 1956 1957 1958
		} else {
			seq_puts(m, "(kernel) ");
		}

1959 1960
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1961

1962
		for_each_engine(engine, dev_priv, id) {
1963 1964 1965 1966
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			if (ce->state)
1967
				describe_obj(m, ce->state->obj);
1968
			if (ce->ring)
1969
				describe_ctx_ring(m, ce->ring);
1970 1971
			seq_putc(m, '\n');
		}
1972 1973

		seq_putc(m, '\n');
1974 1975
	}

1976
	mutex_unlock(&dev->struct_mutex);
1977 1978 1979 1980

	return 0;
}

1981 1982
static const char *swizzle_string(unsigned swizzle)
{
1983
	switch (swizzle) {
1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1999
		return "unknown";
2000 2001 2002 2003 2004 2005 2006
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2007
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2008

2009
	intel_runtime_pm_get(dev_priv);
2010 2011 2012 2013 2014 2015

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2016
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
2017 2018
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2019 2020
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2021 2022 2023 2024
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2025
	} else if (INTEL_GEN(dev_priv) >= 6) {
2026 2027 2028 2029 2030 2031 2032 2033
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2034
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2035 2036 2037 2038 2039
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2040 2041
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2042
	}
2043 2044 2045 2046

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2047
	intel_runtime_pm_put(dev_priv);
2048 2049 2050 2051

	return 0;
}

B
Ben Widawsky 已提交
2052 2053
static int per_file_ctx(int id, void *ptr, void *data)
{
2054
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2055
	struct seq_file *m = data;
2056 2057 2058 2059 2060 2061 2062
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2063

2064 2065 2066
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2067
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2068 2069 2070 2071 2072
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2073 2074
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2075
{
B
Ben Widawsky 已提交
2076
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2077 2078
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
2079
	int i;
D
Daniel Vetter 已提交
2080

B
Ben Widawsky 已提交
2081 2082 2083
	if (!ppgtt)
		return;

2084
	for_each_engine(engine, dev_priv, id) {
2085
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2086
		for (i = 0; i < 4; i++) {
2087
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2088
			pdp <<= 32;
2089
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2090
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2091 2092 2093 2094
		}
	}
}

2095 2096
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2097
{
2098
	struct intel_engine_cs *engine;
2099
	enum intel_engine_id id;
D
Daniel Vetter 已提交
2100

2101
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2102 2103
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2104
	for_each_engine(engine, dev_priv, id) {
2105
		seq_printf(m, "%s\n", engine->name);
2106
		if (IS_GEN7(dev_priv))
2107 2108 2109 2110 2111 2112 2113 2114
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2115 2116 2117 2118
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2119
		seq_puts(m, "aliasing PPGTT:\n");
2120
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2121

B
Ben Widawsky 已提交
2122
		ppgtt->debug_dump(ppgtt, m);
2123
	}
B
Ben Widawsky 已提交
2124

D
Daniel Vetter 已提交
2125
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2126 2127 2128 2129
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2130 2131
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2132
	struct drm_file *file;
2133
	int ret;
B
Ben Widawsky 已提交
2134

2135 2136
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2137
	if (ret)
2138 2139
		goto out_unlock;

2140
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2141

2142 2143 2144 2145
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2146

2147 2148
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2149
		struct task_struct *task;
2150

2151
		task = get_pid_task(file->pid, PIDTYPE_PID);
2152 2153
		if (!task) {
			ret = -ESRCH;
2154
			goto out_rpm;
2155
		}
2156 2157
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2158 2159 2160 2161
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2162
out_rpm:
2163
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2164
	mutex_unlock(&dev->struct_mutex);
2165 2166
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2167
	return ret;
D
Daniel Vetter 已提交
2168 2169
}

2170 2171
static int count_irq_waiters(struct drm_i915_private *i915)
{
2172
	struct intel_engine_cs *engine;
2173
	enum intel_engine_id id;
2174 2175
	int count = 0;

2176
	for_each_engine(engine, i915, id)
2177
		count += intel_engine_has_waiter(engine);
2178 2179 2180 2181

	return count;
}

2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2196 2197
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2198 2199
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2200
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
2201 2202
	struct drm_file *file;

2203
	seq_printf(m, "RPS enabled? %d\n", rps->enabled);
2204 2205
	seq_printf(m, "GPU busy? %s [%d requests]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2206
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2207
	seq_printf(m, "Boosts outstanding? %d\n",
2208
		   atomic_read(&rps->num_waiters));
2209
	seq_printf(m, "Frequency requested %d\n",
2210
		   intel_gpu_freq(dev_priv, rps->cur_freq));
2211
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2212 2213 2214 2215
		   intel_gpu_freq(dev_priv, rps->min_freq),
		   intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq));
2216
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
2217 2218 2219
		   intel_gpu_freq(dev_priv, rps->idle_freq),
		   intel_gpu_freq(dev_priv, rps->efficient_freq),
		   intel_gpu_freq(dev_priv, rps->boost_freq));
2220 2221

	mutex_lock(&dev->filelist_mutex);
2222 2223 2224 2225 2226 2227
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
2228
		seq_printf(m, "%s [%d]: %d boosts\n",
2229 2230
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2231
			   atomic_read(&file_priv->rps_client.boosts));
2232 2233
		rcu_read_unlock();
	}
2234
	seq_printf(m, "Kernel (anonymous) boosts: %d\n",
2235
		   atomic_read(&rps->boosts));
2236
	mutex_unlock(&dev->filelist_mutex);
2237

2238
	if (INTEL_GEN(dev_priv) >= 6 &&
2239
	    rps->enabled &&
2240
	    dev_priv->gt.active_requests) {
2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2252
			   rps_power_to_str(rps->power));
2253
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
2254
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
2255
			   rps->up_threshold);
2256
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
2257
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
2258
			   rps->down_threshold);
2259 2260 2261 2262
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2263
	return 0;
2264 2265
}

2266 2267
static int i915_llc(struct seq_file *m, void *data)
{
2268
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2269
	const bool edram = INTEL_GEN(dev_priv) > 8;
2270

2271
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2272 2273
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2274 2275 2276 2277

	return 0;
}

2278 2279 2280
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2281
	struct drm_printer p;
2282

2283 2284
	if (!HAS_HUC(dev_priv))
		return -ENODEV;
2285

2286 2287
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->huc.fw, &p);
2288

2289
	intel_runtime_pm_get(dev_priv);
2290
	seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
2291
	intel_runtime_pm_put(dev_priv);
2292 2293 2294 2295

	return 0;
}

2296 2297
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2298
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2299
	struct drm_printer p;
2300 2301
	u32 tmp, i;

2302 2303
	if (!HAS_GUC(dev_priv))
		return -ENODEV;
2304

2305 2306
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->guc.fw, &p);
2307

2308 2309
	intel_runtime_pm_get(dev_priv);

2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322
	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

2323 2324
	intel_runtime_pm_put(dev_priv);

2325 2326 2327
	return 0;
}

2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344
static const char *
stringify_guc_log_type(enum guc_log_buffer_type type)
{
	switch (type) {
	case GUC_ISR_LOG_BUFFER:
		return "ISR";
	case GUC_DPC_LOG_BUFFER:
		return "DPC";
	case GUC_CRASH_DUMP_LOG_BUFFER:
		return "CRASH";
	default:
		MISSING_CASE(type);
	}

	return "";
}

2345 2346 2347
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
2348 2349
	struct intel_guc_log *log = &dev_priv->guc.log;
	enum guc_log_buffer_type type;
2350

2351 2352 2353 2354
	if (!intel_guc_log_relay_enabled(log)) {
		seq_puts(m, "GuC log relay disabled\n");
		return;
	}
2355

2356
	seq_puts(m, "GuC logging stats:\n");
2357

2358
	seq_printf(m, "\tRelay full count: %u\n",
2359 2360 2361 2362 2363 2364 2365 2366
		   log->relay.full_count);

	for (type = GUC_ISR_LOG_BUFFER; type < GUC_MAX_LOG_BUFFER; type++) {
		seq_printf(m, "\t%s:\tflush count %10u, overflow count %10u\n",
			   stringify_guc_log_type(type),
			   log->stats[type].flush,
			   log->stats[type].sampled_overflow);
	}
2367 2368
}

2369 2370
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
2371
				 struct intel_guc_client *client)
2372
{
2373
	struct intel_engine_cs *engine;
2374
	enum intel_engine_id id;
2375 2376
	uint64_t tot = 0;

2377 2378
	seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
		client->priority, client->stage_id, client->proc_desc_offset);
2379 2380
	seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
		client->doorbell_id, client->doorbell_offset);
2381

2382
	for_each_engine(engine, dev_priv, id) {
2383 2384
		u64 submissions = client->submissions[id];
		tot += submissions;
2385
		seq_printf(m, "\tSubmissions: %llu %s\n",
2386
				submissions, engine->name);
2387 2388 2389 2390
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

2391 2392 2393 2394 2395
static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_guc *guc = &dev_priv->guc;

2396
	if (!USES_GUC(dev_priv))
2397 2398
		return -ENODEV;

2399 2400 2401 2402 2403
	i915_guc_log_info(m, dev_priv);

	if (!USES_GUC_SUBMISSION(dev_priv))
		return 0;

2404
	GEM_BUG_ON(!guc->execbuf_client);
2405

2406
	seq_printf(m, "\nDoorbell map:\n");
2407
	seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
2408
	seq_printf(m, "Doorbell next cacheline: 0x%x\n", guc->db_cacheline);
2409

2410 2411
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2412 2413 2414 2415 2416
	if (guc->preempt_client) {
		seq_printf(m, "\nGuC preempt client @ %p:\n",
			   guc->preempt_client);
		i915_guc_client_info(m, dev_priv, guc->preempt_client);
	}
2417 2418 2419 2420 2421 2422

	/* Add more as required ... */

	return 0;
}

2423
static int i915_guc_stage_pool(struct seq_file *m, void *data)
A
Alex Dai 已提交
2424
{
2425
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2426 2427
	const struct intel_guc *guc = &dev_priv->guc;
	struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
2428
	struct intel_guc_client *client = guc->execbuf_client;
2429 2430
	unsigned int tmp;
	int index;
A
Alex Dai 已提交
2431

2432 2433
	if (!USES_GUC_SUBMISSION(dev_priv))
		return -ENODEV;
A
Alex Dai 已提交
2434

2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453
	for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
		struct intel_engine_cs *engine;

		if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
			continue;

		seq_printf(m, "GuC stage descriptor %u:\n", index);
		seq_printf(m, "\tIndex: %u\n", desc->stage_id);
		seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
		seq_printf(m, "\tPriority: %d\n", desc->priority);
		seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
		seq_printf(m, "\tEngines used: 0x%x\n",
			   desc->engines_used);
		seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
			   desc->db_trigger_phy,
			   desc->db_trigger_cpu,
			   desc->db_trigger_uk);
		seq_printf(m, "\tProcess descriptor: 0x%x\n",
			   desc->process_desc);
2454
		seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476
			   desc->wq_addr, desc->wq_size);
		seq_putc(m, '\n');

		for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
			u32 guc_engine_id = engine->guc_id;
			struct guc_execlist_context *lrc =
						&desc->lrc[guc_engine_id];

			seq_printf(m, "\t%s LRC:\n", engine->name);
			seq_printf(m, "\t\tContext desc: 0x%x\n",
				   lrc->context_desc);
			seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
			seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
			seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
			seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
			seq_putc(m, '\n');
		}
	}

	return 0;
}

A
Alex Dai 已提交
2477 2478
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2479 2480 2481 2482 2483 2484
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node_to_i915(node);
	bool dump_load_err = !!node->info_ent->data;
	struct drm_i915_gem_object *obj = NULL;
	u32 *log;
	int i = 0;
A
Alex Dai 已提交
2485

2486 2487 2488
	if (!HAS_GUC(dev_priv))
		return -ENODEV;

2489 2490 2491 2492
	if (dump_load_err)
		obj = dev_priv->guc.load_err_log;
	else if (dev_priv->guc.log.vma)
		obj = dev_priv->guc.log.vma->obj;
A
Alex Dai 已提交
2493

2494 2495
	if (!obj)
		return 0;
A
Alex Dai 已提交
2496

2497 2498 2499 2500 2501
	log = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(log)) {
		DRM_DEBUG("Failed to pin object\n");
		seq_puts(m, "(log data unaccessible)\n");
		return PTR_ERR(log);
A
Alex Dai 已提交
2502 2503
	}

2504 2505 2506 2507 2508
	for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
		seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
			   *(log + i), *(log + i + 1),
			   *(log + i + 2), *(log + i + 3));

A
Alex Dai 已提交
2509 2510
	seq_putc(m, '\n');

2511 2512
	i915_gem_object_unpin_map(obj);

A
Alex Dai 已提交
2513 2514 2515
	return 0;
}

2516
static int i915_guc_log_level_get(void *data, u64 *val)
2517
{
2518
	struct drm_i915_private *dev_priv = data;
2519

2520
	if (!USES_GUC(dev_priv))
2521 2522
		return -ENODEV;

2523
	*val = intel_guc_log_level_get(&dev_priv->guc.log);
2524 2525 2526 2527

	return 0;
}

2528
static int i915_guc_log_level_set(void *data, u64 val)
2529
{
2530
	struct drm_i915_private *dev_priv = data;
2531

2532
	if (!USES_GUC(dev_priv))
2533 2534
		return -ENODEV;

2535
	return intel_guc_log_level_set(&dev_priv->guc.log, val);
2536 2537
}

2538 2539
DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_level_fops,
			i915_guc_log_level_get, i915_guc_log_level_set,
2540 2541
			"%lld\n");

2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582
static int i915_guc_log_relay_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!USES_GUC(dev_priv))
		return -ENODEV;

	file->private_data = &dev_priv->guc.log;

	return intel_guc_log_relay_open(&dev_priv->guc.log);
}

static ssize_t
i915_guc_log_relay_write(struct file *filp,
			 const char __user *ubuf,
			 size_t cnt,
			 loff_t *ppos)
{
	struct intel_guc_log *log = filp->private_data;

	intel_guc_log_relay_flush(log);

	return cnt;
}

static int i915_guc_log_relay_release(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	intel_guc_log_relay_close(&dev_priv->guc.log);

	return 0;
}

static const struct file_operations i915_guc_log_relay_fops = {
	.owner = THIS_MODULE,
	.open = i915_guc_log_relay_open,
	.write = i915_guc_log_relay_write,
	.release = i915_guc_log_relay_release,
};

2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605
static const char *psr2_live_status(u32 val)
{
	static const char * const live_status[] = {
		"IDLE",
		"CAPTURE",
		"CAPTURE_FS",
		"SLEEP",
		"BUFON_FW",
		"ML_UP",
		"SU_STANDBY",
		"FAST_SLEEP",
		"DEEP_SLEEP",
		"BUF_ON",
		"TG_ON"
	};

	val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
	if (val < ARRAY_SIZE(live_status))
		return live_status[val];

	return "unknown";
}

2606 2607
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2608
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2609
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2610 2611
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2612
	bool enabled = false;
2613
	bool sink_support;
2614

2615 2616
	if (!HAS_PSR(dev_priv))
		return -ENODEV;
2617

2618 2619 2620 2621 2622
	sink_support = dev_priv->psr.sink_support;
	seq_printf(m, "Sink_Support: %s\n", yesno(sink_support));
	if (!sink_support)
		return 0;

2623 2624
	intel_runtime_pm_get(dev_priv);

2625
	mutex_lock(&dev_priv->psr.lock);
2626
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2627 2628 2629 2630
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2631

2632
	if (HAS_DDI(dev_priv)) {
2633
		if (dev_priv->psr.psr2_enabled)
2634 2635 2636 2637
			enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
		else
			enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
	} else {
2638
		for_each_pipe(dev_priv, pipe) {
2639 2640 2641 2642 2643 2644 2645 2646 2647
			enum transcoder cpu_transcoder =
				intel_pipe_to_cpu_transcoder(dev_priv, pipe);
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain))
				continue;

2648 2649 2650 2651 2652
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
2653 2654

			intel_display_power_put(dev_priv, power_domain);
R
Rodrigo Vivi 已提交
2655 2656
		}
	}
2657 2658 2659 2660

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2661 2662
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

2663
	if (!HAS_DDI(dev_priv))
R
Rodrigo Vivi 已提交
2664 2665 2666 2667 2668 2669
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2670

2671 2672 2673 2674
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2675
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2676
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2677
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2678 2679 2680

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2681
	if (dev_priv->psr.psr2_enabled) {
2682
		u32 psr2 = I915_READ(EDP_PSR2_STATUS);
2683

2684
		seq_printf(m, "EDP_PSR2_STATUS: %x [%s]\n",
2685
			   psr2, psr2_live_status(psr2));
2686
	}
2687
	mutex_unlock(&dev_priv->psr.lock);
2688

2689
	intel_runtime_pm_put(dev_priv);
2690 2691 2692
	return 0;
}

2693 2694
static int i915_sink_crc(struct seq_file *m, void *data)
{
2695 2696
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2697
	struct intel_connector *connector;
2698
	struct drm_connector_list_iter conn_iter;
2699
	struct intel_dp *intel_dp = NULL;
2700
	struct drm_modeset_acquire_ctx ctx;
2701 2702 2703
	int ret;
	u8 crc[6];

2704 2705
	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);

2706
	drm_connector_list_iter_begin(dev, &conn_iter);
2707

2708
	for_each_intel_connector_iter(connector, &conn_iter) {
2709
		struct drm_crtc *crtc;
2710
		struct drm_connector_state *state;
2711
		struct intel_crtc_state *crtc_state;
2712

2713
		if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2714 2715
			continue;

2716 2717 2718 2719 2720 2721 2722
retry:
		ret = drm_modeset_lock(&dev->mode_config.connection_mutex, &ctx);
		if (ret)
			goto err;

		state = connector->base.state;
		if (!state->best_encoder)
2723 2724
			continue;

2725 2726 2727 2728 2729
		crtc = state->crtc;
		ret = drm_modeset_lock(&crtc->mutex, &ctx);
		if (ret)
			goto err;

2730 2731
		crtc_state = to_intel_crtc_state(crtc->state);
		if (!crtc_state->base.active)
2732 2733
			continue;

2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744
		/*
		 * We need to wait for all crtc updates to complete, to make
		 * sure any pending modesets and plane updates are completed.
		 */
		if (crtc_state->base.commit) {
			ret = wait_for_completion_interruptible(&crtc_state->base.commit->hw_done);

			if (ret)
				goto err;
		}

2745
		intel_dp = enc_to_intel_dp(state->best_encoder);
2746

2747
		ret = intel_dp_sink_crc(intel_dp, crtc_state, crc);
2748
		if (ret)
2749
			goto err;
2750 2751 2752 2753 2754

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
2755 2756 2757 2758 2759 2760 2761 2762

err:
		if (ret == -EDEADLK) {
			ret = drm_modeset_backoff(&ctx);
			if (!ret)
				goto retry;
		}
		goto out;
2763 2764 2765
	}
	ret = -ENODEV;
out:
2766
	drm_connector_list_iter_end(&conn_iter);
2767 2768 2769
	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);

2770 2771 2772
	return ret;
}

2773 2774
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2775
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2776
	unsigned long long power;
2777 2778
	u32 units;

2779
	if (INTEL_GEN(dev_priv) < 6)
2780 2781
		return -ENODEV;

2782 2783
	intel_runtime_pm_get(dev_priv);

2784 2785 2786 2787 2788 2789
	if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power)) {
		intel_runtime_pm_put(dev_priv);
		return -ENODEV;
	}

	units = (power & 0x1f00) >> 8;
2790
	power = I915_READ(MCH_SECP_NRG_STTS);
2791
	power = (1000000 * power) >> units; /* convert to uJ */
2792

2793 2794
	intel_runtime_pm_put(dev_priv);

2795
	seq_printf(m, "%llu", power);
2796 2797 2798 2799

	return 0;
}

2800
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2801
{
2802
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2803
	struct pci_dev *pdev = dev_priv->drm.pdev;
2804

2805 2806
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2807

2808 2809
	seq_printf(m, "GPU idle: %s (epoch %u)\n",
		   yesno(!dev_priv->gt.awake), dev_priv->gt.epoch);
2810
	seq_printf(m, "IRQs disabled: %s\n",
2811
		   yesno(!intel_irqs_enabled(dev_priv)));
2812
#ifdef CONFIG_PM
2813
	seq_printf(m, "Usage count: %d\n",
2814
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2815 2816 2817
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2818
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2819 2820
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2821

2822 2823 2824
	return 0;
}

2825 2826
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2827
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

2842
		for_each_power_domain(power_domain, power_well->domains)
2843
			seq_printf(m, "  %-23s %d\n",
2844
				 intel_display_power_domain_str(power_domain),
2845 2846 2847 2848 2849 2850 2851 2852
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2853 2854
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2855
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2856 2857
	struct intel_csr *csr;

2858 2859
	if (!HAS_CSR(dev_priv))
		return -ENODEV;
2860 2861 2862

	csr = &dev_priv->csr;

2863 2864
	intel_runtime_pm_get(dev_priv);

2865 2866 2867 2868
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2869
		goto out;
2870 2871 2872 2873

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2874 2875
	if (IS_KABYLAKE(dev_priv) ||
	    (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6))) {
2876 2877 2878 2879
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2880
	} else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2881 2882
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2883 2884
	}

2885 2886 2887 2888 2889
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2890 2891
	intel_runtime_pm_put(dev_priv);

2892 2893 2894
	return 0;
}

2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2917 2918
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2919 2920 2921 2922 2923 2924
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2925
		   encoder->base.id, encoder->name);
2926 2927 2928 2929
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2930
			   connector->name,
2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2944 2945
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2946 2947
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2948 2949
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2950

2951
	if (fb)
2952
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2953 2954
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2955 2956
	else
		seq_puts(m, "\tprimary plane disabled\n");
2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2976
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2977
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2978
		intel_panel_info(m, &intel_connector->panel);
2979 2980 2981

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2982 2983
}

L
Libin Yang 已提交
2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2998 2999 3000 3001 3002 3003
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

3004
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
3018
	struct drm_display_mode *mode;
3019 3020

	seq_printf(m, "connector %d: type %s, status: %s\n",
3021
		   connector->base.id, connector->name,
3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
3033

3034
	if (!intel_encoder)
3035 3036 3037 3038 3039
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
3040 3041 3042 3043
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
3044 3045 3046
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
3047
			intel_lvds_info(m, intel_connector);
3048 3049 3050
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
3051
		    intel_encoder->type == INTEL_OUTPUT_DDI)
3052 3053 3054 3055
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
3056
	}
3057

3058 3059 3060
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
3061 3062
}

3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
3085
	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
3086 3087 3088 3089
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
3090 3091 3092 3093 3094 3095
		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
3096 3097 3098 3099 3100 3101 3102
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3103 3104
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3105 3106 3107 3108 3109
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
3110
		struct drm_format_name_buf format_name;
3111 3112 3113 3114 3115 3116 3117 3118

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

3119
		if (state->fb) {
V
Ville Syrjälä 已提交
3120 3121
			drm_get_format_name(state->fb->format->format,
					    &format_name);
3122
		} else {
3123
			sprintf(format_name.str, "N/A");
3124 3125
		}

3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3139
			   format_name.str,
3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3159
		for (i = 0; i < num_scalers; i++) {
3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3172 3173
static int i915_display_info(struct seq_file *m, void *unused)
{
3174 3175
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3176
	struct intel_crtc *crtc;
3177
	struct drm_connector *connector;
3178
	struct drm_connector_list_iter conn_iter;
3179

3180
	intel_runtime_pm_get(dev_priv);
3181 3182
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3183
	for_each_intel_crtc(dev, crtc) {
3184
		struct intel_crtc_state *pipe_config;
3185

3186
		drm_modeset_lock(&crtc->base.mutex, NULL);
3187 3188
		pipe_config = to_intel_crtc_state(crtc->base.state);

3189
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3190
			   crtc->base.base.id, pipe_name(crtc->pipe),
3191
			   yesno(pipe_config->base.active),
3192 3193 3194
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3195
		if (pipe_config->base.active) {
3196 3197 3198
			struct intel_plane *cursor =
				to_intel_plane(crtc->base.cursor);

3199 3200
			intel_crtc_info(m, crtc);

3201 3202 3203 3204 3205 3206 3207
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
				   yesno(cursor->base.state->visible),
				   cursor->base.state->crtc_x,
				   cursor->base.state->crtc_y,
				   cursor->base.state->crtc_w,
				   cursor->base.state->crtc_h,
				   cursor->cursor.base);
3208 3209
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3210
		}
3211 3212 3213 3214

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3215
		drm_modeset_unlock(&crtc->base.mutex);
3216 3217 3218 3219 3220
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
3221 3222 3223
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
3224
		intel_connector_info(m, connector);
3225 3226 3227
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

3228
	intel_runtime_pm_put(dev_priv);
3229 3230 3231 3232

	return 0;
}

3233 3234 3235 3236
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
3237
	enum intel_engine_id id;
3238
	struct drm_printer p;
3239

3240 3241
	intel_runtime_pm_get(dev_priv);

3242 3243
	seq_printf(m, "GT awake? %s (epoch %u)\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.epoch);
3244 3245
	seq_printf(m, "Global active requests: %d\n",
		   dev_priv->gt.active_requests);
L
Lionel Landwerlin 已提交
3246 3247
	seq_printf(m, "CS timestamp frequency: %u kHz\n",
		   dev_priv->info.cs_timestamp_frequency_khz);
3248

3249 3250
	p = drm_seq_file_printer(m);
	for_each_engine(engine, dev_priv, id)
3251
		intel_engine_dump(engine, &p, "%s\n", engine->name);
3252

3253 3254
	intel_runtime_pm_put(dev_priv);

3255 3256 3257
	return 0;
}

3258 3259 3260 3261 3262 3263 3264 3265 3266 3267
static int i915_rcs_topology(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_printer p = drm_seq_file_printer(m);

	intel_device_info_dump_topology(&INTEL_INFO(dev_priv)->sseu, &p);

	return 0;
}

3268 3269 3270 3271 3272 3273 3274 3275 3276 3277
static int i915_shrinker_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *i915 = node_to_i915(m->private);

	seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
	seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);

	return 0;
}

3278 3279
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3280 3281
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3282 3283 3284 3285 3286 3287
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

3288
		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->info->name,
3289
			   pll->info->id);
3290
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3291
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
3292
		seq_printf(m, " tracked hardware state:\n");
3293
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
3294
		seq_printf(m, " dpll_md: 0x%08x\n",
3295 3296 3297 3298
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
3299 3300 3301 3302 3303 3304
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3305
static int i915_wa_registers(struct seq_file *m, void *unused)
3306 3307 3308
{
	int i;
	int ret;
3309
	struct intel_engine_cs *engine;
3310 3311
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3312
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3313
	enum intel_engine_id id;
3314 3315 3316 3317 3318 3319 3320

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3321
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3322
	for_each_engine(engine, dev_priv, id)
3323
		seq_printf(m, "HW whitelist count for %s: %d\n",
3324
			   engine->name, workarounds->hw_whitelist_count[id]);
3325
	for (i = 0; i < workarounds->count; ++i) {
3326 3327
		i915_reg_t addr;
		u32 mask, value, read;
3328
		bool ok;
3329

3330 3331 3332
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3333 3334 3335
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3336
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3337 3338 3339 3340 3341 3342 3343 3344
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395
static int i915_ipc_status_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Isochronous Priority Control: %s\n",
			yesno(dev_priv->ipc_enabled));
	return 0;
}

static int i915_ipc_status_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!HAS_IPC(dev_priv))
		return -ENODEV;

	return single_open(file, i915_ipc_status_show, dev_priv);
}

static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	int ret;
	bool enable;

	ret = kstrtobool_from_user(ubuf, len, &enable);
	if (ret < 0)
		return ret;

	intel_runtime_pm_get(dev_priv);
	if (!dev_priv->ipc_enabled && enable)
		DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
	dev_priv->wm.distrust_bios_wm = true;
	dev_priv->ipc_enabled = enable;
	intel_enable_ipc(dev_priv);
	intel_runtime_pm_put(dev_priv);

	return len;
}

static const struct file_operations i915_ipc_status_fops = {
	.owner = THIS_MODULE,
	.open = i915_ipc_status_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_ipc_status_write
};

3396 3397
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3398 3399
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3400 3401 3402 3403 3404
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3405
	if (INTEL_GEN(dev_priv) < 9)
3406
		return -ENODEV;
3407

3408 3409 3410 3411 3412 3413 3414 3415 3416
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3417
		for_each_universal_plane(dev_priv, pipe, plane) {
3418 3419 3420 3421 3422 3423
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3424
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3425 3426 3427 3428 3429 3430 3431 3432 3433
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3434
static void drrs_status_per_crtc(struct seq_file *m,
3435 3436
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3437
{
3438
	struct drm_i915_private *dev_priv = to_i915(dev);
3439 3440
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3441
	struct drm_connector *connector;
3442
	struct drm_connector_list_iter conn_iter;
3443

3444 3445
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3446 3447 3448 3449
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3450
	}
3451
	drm_connector_list_iter_end(&conn_iter);
3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3464
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3465 3466 3467 3468 3469 3470 3471 3472
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
3473 3474 3475 3476
			seq_puts(m, "Idleness DRRS: Disabled\n");
			if (dev_priv->psr.enabled)
				seq_puts(m,
				"\tAs PSR is enabled, DRRS is not enabled\n");
3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3511 3512
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3513 3514 3515
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3516
	drm_modeset_lock_all(dev);
3517
	for_each_intel_crtc(dev, intel_crtc) {
3518
		if (intel_crtc->base.state->active) {
3519 3520 3521 3522 3523 3524
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3525
	drm_modeset_unlock_all(dev);
3526 3527 3528 3529 3530 3531 3532

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3533 3534
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3535 3536
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3537 3538
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3539
	struct drm_connector *connector;
3540
	struct drm_connector_list_iter conn_iter;
3541

3542 3543
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3544
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3545
			continue;
3546 3547 3548 3549 3550 3551

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3552 3553
		if (!intel_dig_port->dp.can_mst)
			continue;
3554

3555
		seq_printf(m, "MST Source Port %c\n",
3556
			   port_name(intel_dig_port->base.port));
3557 3558
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3559 3560
	drm_connector_list_iter_end(&conn_iter);

3561 3562 3563
	return 0;
}

3564
static ssize_t i915_displayport_test_active_write(struct file *file,
3565 3566
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3567 3568 3569 3570 3571
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3572
	struct drm_connector_list_iter conn_iter;
3573 3574 3575
	struct intel_dp *intel_dp;
	int val = 0;

3576
	dev = ((struct seq_file *)file->private_data)->private;
3577 3578 3579 3580

	if (len == 0)
		return 0;

G
Geliang Tang 已提交
3581 3582 3583
	input_buffer = memdup_user_nul(ubuf, len);
	if (IS_ERR(input_buffer))
		return PTR_ERR(input_buffer);
3584 3585 3586

	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3587 3588
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3589 3590
		struct intel_encoder *encoder;

3591 3592 3593 3594
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3595 3596 3597 3598 3599 3600
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3601 3602
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3603
				break;
3604 3605 3606 3607 3608
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3609
				intel_dp->compliance.test_active = 1;
3610
			else
3611
				intel_dp->compliance.test_active = 0;
3612 3613
		}
	}
3614
	drm_connector_list_iter_end(&conn_iter);
3615 3616 3617 3618 3619 3620 3621 3622 3623 3624
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
3625 3626
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3627
	struct drm_connector *connector;
3628
	struct drm_connector_list_iter conn_iter;
3629 3630
	struct intel_dp *intel_dp;

3631 3632
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3633 3634
		struct intel_encoder *encoder;

3635 3636 3637 3638
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3639 3640 3641 3642 3643 3644
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3645
			if (intel_dp->compliance.test_active)
3646 3647 3648 3649 3650 3651
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3652
	drm_connector_list_iter_end(&conn_iter);
3653 3654 3655 3656 3657

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3658
					     struct file *file)
3659
{
3660
	return single_open(file, i915_displayport_test_active_show,
3661
			   inode->i_private);
3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
3675 3676
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3677
	struct drm_connector *connector;
3678
	struct drm_connector_list_iter conn_iter;
3679 3680
	struct intel_dp *intel_dp;

3681 3682
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3683 3684
		struct intel_encoder *encoder;

3685 3686 3687 3688
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3689 3690 3691 3692 3693 3694
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3695 3696 3697 3698
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3699 3700 3701 3702 3703 3704 3705 3706 3707
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3708 3709 3710
		} else
			seq_puts(m, "0");
	}
3711
	drm_connector_list_iter_end(&conn_iter);
3712 3713 3714

	return 0;
}
3715
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_data);
3716 3717 3718

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
3719 3720
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3721
	struct drm_connector *connector;
3722
	struct drm_connector_list_iter conn_iter;
3723 3724
	struct intel_dp *intel_dp;

3725 3726
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3727 3728
		struct intel_encoder *encoder;

3729 3730 3731 3732
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3733 3734 3735 3736 3737 3738
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3739
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3740 3741 3742
		} else
			seq_puts(m, "0");
	}
3743
	drm_connector_list_iter_end(&conn_iter);
3744 3745 3746

	return 0;
}
3747
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_type);
3748

3749
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3750
{
3751 3752
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3753
	int level;
3754 3755
	int num_levels;

3756
	if (IS_CHERRYVIEW(dev_priv))
3757
		num_levels = 3;
3758
	else if (IS_VALLEYVIEW(dev_priv))
3759
		num_levels = 1;
3760 3761
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3762
	else
3763
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3764 3765 3766 3767 3768 3769

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3770 3771
		/*
		 * - WM1+ latency values in 0.5us units
3772
		 * - latencies are in us on gen9/vlv/chv
3773
		 */
3774 3775 3776 3777
		if (INTEL_GEN(dev_priv) >= 9 ||
		    IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv) ||
		    IS_G4X(dev_priv))
3778 3779
			latency *= 10;
		else if (level > 0)
3780 3781 3782
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3783
			   level, wm[level], latency / 10, latency % 10);
3784 3785 3786 3787 3788 3789 3790
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3791
	struct drm_i915_private *dev_priv = m->private;
3792 3793
	const uint16_t *latencies;

3794
	if (INTEL_GEN(dev_priv) >= 9)
3795 3796
		latencies = dev_priv->wm.skl_latency;
	else
3797
		latencies = dev_priv->wm.pri_latency;
3798

3799
	wm_latency_show(m, latencies);
3800 3801 3802 3803 3804 3805

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3806
	struct drm_i915_private *dev_priv = m->private;
3807 3808
	const uint16_t *latencies;

3809
	if (INTEL_GEN(dev_priv) >= 9)
3810 3811
		latencies = dev_priv->wm.skl_latency;
	else
3812
		latencies = dev_priv->wm.spr_latency;
3813

3814
	wm_latency_show(m, latencies);
3815 3816 3817 3818 3819 3820

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3821
	struct drm_i915_private *dev_priv = m->private;
3822 3823
	const uint16_t *latencies;

3824
	if (INTEL_GEN(dev_priv) >= 9)
3825 3826
		latencies = dev_priv->wm.skl_latency;
	else
3827
		latencies = dev_priv->wm.cur_latency;
3828

3829
	wm_latency_show(m, latencies);
3830 3831 3832 3833 3834 3835

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3836
	struct drm_i915_private *dev_priv = inode->i_private;
3837

3838
	if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
3839 3840
		return -ENODEV;

3841
	return single_open(file, pri_wm_latency_show, dev_priv);
3842 3843 3844 3845
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3846
	struct drm_i915_private *dev_priv = inode->i_private;
3847

3848
	if (HAS_GMCH_DISPLAY(dev_priv))
3849 3850
		return -ENODEV;

3851
	return single_open(file, spr_wm_latency_show, dev_priv);
3852 3853 3854 3855
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3856
	struct drm_i915_private *dev_priv = inode->i_private;
3857

3858
	if (HAS_GMCH_DISPLAY(dev_priv))
3859 3860
		return -ENODEV;

3861
	return single_open(file, cur_wm_latency_show, dev_priv);
3862 3863 3864
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3865
				size_t len, loff_t *offp, uint16_t wm[8])
3866 3867
{
	struct seq_file *m = file->private_data;
3868 3869
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3870
	uint16_t new[8] = { 0 };
3871
	int num_levels;
3872 3873 3874 3875
	int level;
	int ret;
	char tmp[32];

3876
	if (IS_CHERRYVIEW(dev_priv))
3877
		num_levels = 3;
3878
	else if (IS_VALLEYVIEW(dev_priv))
3879
		num_levels = 1;
3880 3881
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3882
	else
3883
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3884

3885 3886 3887 3888 3889 3890 3891 3892
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3893 3894 3895
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3914
	struct drm_i915_private *dev_priv = m->private;
3915
	uint16_t *latencies;
3916

3917
	if (INTEL_GEN(dev_priv) >= 9)
3918 3919
		latencies = dev_priv->wm.skl_latency;
	else
3920
		latencies = dev_priv->wm.pri_latency;
3921 3922

	return wm_latency_write(file, ubuf, len, offp, latencies);
3923 3924 3925 3926 3927 3928
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3929
	struct drm_i915_private *dev_priv = m->private;
3930
	uint16_t *latencies;
3931

3932
	if (INTEL_GEN(dev_priv) >= 9)
3933 3934
		latencies = dev_priv->wm.skl_latency;
	else
3935
		latencies = dev_priv->wm.spr_latency;
3936 3937

	return wm_latency_write(file, ubuf, len, offp, latencies);
3938 3939 3940 3941 3942 3943
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3944
	struct drm_i915_private *dev_priv = m->private;
3945 3946
	uint16_t *latencies;

3947
	if (INTEL_GEN(dev_priv) >= 9)
3948 3949
		latencies = dev_priv->wm.skl_latency;
	else
3950
		latencies = dev_priv->wm.cur_latency;
3951

3952
	return wm_latency_write(file, ubuf, len, offp, latencies);
3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3982 3983
static int
i915_wedged_get(void *data, u64 *val)
3984
{
3985
	struct drm_i915_private *dev_priv = data;
3986

3987
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
3988

3989
	return 0;
3990 3991
}

3992 3993
static int
i915_wedged_set(void *data, u64 val)
3994
{
3995 3996 3997
	struct drm_i915_private *i915 = data;
	struct intel_engine_cs *engine;
	unsigned int tmp;
3998

3999 4000 4001 4002 4003 4004 4005 4006
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

4007
	if (i915_reset_backoff(&i915->gpu_error))
4008 4009
		return -EAGAIN;

4010 4011 4012 4013 4014
	for_each_engine_masked(engine, i915, val, tmp) {
		engine->hangcheck.seqno = intel_engine_get_seqno(engine);
		engine->hangcheck.stalled = true;
	}

4015 4016
	i915_handle_error(i915, val, I915_ERROR_CAPTURE,
			  "Manually set wedged engine mask = %llx", val);
4017

4018
	wait_on_bit(&i915->gpu_error.flags,
4019 4020 4021
		    I915_RESET_HANDOFF,
		    TASK_UNINTERRUPTIBLE);

4022
	return 0;
4023 4024
}

4025 4026
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4027
			"%llu\n");
4028

4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049
static int
fault_irq_set(struct drm_i915_private *i915,
	      unsigned long *irq,
	      unsigned long val)
{
	int err;

	err = mutex_lock_interruptible(&i915->drm.struct_mutex);
	if (err)
		return err;

	err = i915_gem_wait_for_idle(i915,
				     I915_WAIT_LOCKED |
				     I915_WAIT_INTERRUPTIBLE);
	if (err)
		goto err_unlock;

	*irq = val;
	mutex_unlock(&i915->drm.struct_mutex);

	/* Flush idle worker to disarm irq */
4050
	drain_delayed_work(&i915->gt.idle_work);
4051 4052 4053 4054 4055 4056 4057 4058

	return 0;

err_unlock:
	mutex_unlock(&i915->drm.struct_mutex);
	return err;
}

4059 4060 4061
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
4062
	struct drm_i915_private *dev_priv = data;
4063 4064 4065 4066 4067 4068 4069 4070

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
4071
	struct drm_i915_private *i915 = data;
4072

4073
	return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
4074 4075 4076 4077 4078 4079 4080 4081 4082
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4083
	struct drm_i915_private *dev_priv = data;
4084 4085 4086 4087 4088 4089 4090 4091 4092

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4093
	struct drm_i915_private *i915 = data;
4094

4095
	val &= INTEL_INFO(i915)->ring_mask;
4096 4097
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

4098
	return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
4099 4100 4101 4102 4103 4104
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4105 4106 4107 4108 4109 4110 4111
#define DROP_UNBOUND	BIT(0)
#define DROP_BOUND	BIT(1)
#define DROP_RETIRE	BIT(2)
#define DROP_ACTIVE	BIT(3)
#define DROP_FREED	BIT(4)
#define DROP_SHRINK_ALL	BIT(5)
#define DROP_IDLE	BIT(6)
4112 4113 4114 4115
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
4116
		  DROP_FREED	| \
4117 4118
		  DROP_SHRINK_ALL |\
		  DROP_IDLE)
4119 4120
static int
i915_drop_caches_get(void *data, u64 *val)
4121
{
4122
	*val = DROP_ALL;
4123

4124
	return 0;
4125 4126
}

4127 4128
static int
i915_drop_caches_set(void *data, u64 val)
4129
{
4130 4131
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4132
	int ret = 0;
4133

4134 4135
	DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
		  val, val & DROP_ALL);
4136 4137 4138

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
4139 4140
	if (val & (DROP_ACTIVE | DROP_RETIRE)) {
		ret = mutex_lock_interruptible(&dev->struct_mutex);
4141
		if (ret)
4142
			return ret;
4143

4144 4145 4146 4147 4148 4149
		if (val & DROP_ACTIVE)
			ret = i915_gem_wait_for_idle(dev_priv,
						     I915_WAIT_INTERRUPTIBLE |
						     I915_WAIT_LOCKED);

		if (val & DROP_RETIRE)
4150
			i915_retire_requests(dev_priv);
4151 4152 4153

		mutex_unlock(&dev->struct_mutex);
	}
4154

4155
	fs_reclaim_acquire(GFP_KERNEL);
4156
	if (val & DROP_BOUND)
4157
		i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_BOUND);
4158

4159
	if (val & DROP_UNBOUND)
4160
		i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
4161

4162 4163
	if (val & DROP_SHRINK_ALL)
		i915_gem_shrink_all(dev_priv);
4164
	fs_reclaim_release(GFP_KERNEL);
4165

4166 4167 4168
	if (val & DROP_IDLE)
		drain_delayed_work(&dev_priv->gt.idle_work);

4169
	if (val & DROP_FREED)
4170
		i915_gem_drain_freed_objects(dev_priv);
4171

4172
	return ret;
4173 4174
}

4175 4176 4177
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4178

4179 4180
static int
i915_max_freq_get(void *data, u64 *val)
4181
{
4182
	struct drm_i915_private *dev_priv = data;
4183

4184
	if (INTEL_GEN(dev_priv) < 6)
4185 4186
		return -ENODEV;

4187
	*val = intel_gpu_freq(dev_priv, dev_priv->gt_pm.rps.max_freq_softlimit);
4188
	return 0;
4189 4190
}

4191 4192
static int
i915_max_freq_set(void *data, u64 val)
4193
{
4194
	struct drm_i915_private *dev_priv = data;
4195
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
4196
	u32 hw_max, hw_min;
4197
	int ret;
4198

4199
	if (INTEL_GEN(dev_priv) < 6)
4200
		return -ENODEV;
4201

4202
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4203

4204
	ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
4205 4206 4207
	if (ret)
		return ret;

4208 4209 4210
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4211
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4212

4213 4214
	hw_max = rps->max_freq;
	hw_min = rps->min_freq;
J
Jeff McGee 已提交
4215

4216
	if (val < hw_min || val > hw_max || val < rps->min_freq_softlimit) {
4217
		mutex_unlock(&dev_priv->pcu_lock);
J
Jeff McGee 已提交
4218
		return -EINVAL;
4219 4220
	}

4221
	rps->max_freq_softlimit = val;
J
Jeff McGee 已提交
4222

4223 4224
	if (intel_set_rps(dev_priv, val))
		DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
J
Jeff McGee 已提交
4225

4226
	mutex_unlock(&dev_priv->pcu_lock);
4227

4228
	return 0;
4229 4230
}

4231 4232
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4233
			"%llu\n");
4234

4235 4236
static int
i915_min_freq_get(void *data, u64 *val)
4237
{
4238
	struct drm_i915_private *dev_priv = data;
4239

4240
	if (INTEL_GEN(dev_priv) < 6)
4241 4242
		return -ENODEV;

4243
	*val = intel_gpu_freq(dev_priv, dev_priv->gt_pm.rps.min_freq_softlimit);
4244
	return 0;
4245 4246
}

4247 4248
static int
i915_min_freq_set(void *data, u64 val)
4249
{
4250
	struct drm_i915_private *dev_priv = data;
4251
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
4252
	u32 hw_max, hw_min;
4253
	int ret;
4254

4255
	if (INTEL_GEN(dev_priv) < 6)
4256
		return -ENODEV;
4257

4258
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4259

4260
	ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
4261 4262 4263
	if (ret)
		return ret;

4264 4265 4266
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4267
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4268

4269 4270
	hw_max = rps->max_freq;
	hw_min = rps->min_freq;
J
Jeff McGee 已提交
4271

4272
	if (val < hw_min ||
4273
	    val > hw_max || val > rps->max_freq_softlimit) {
4274
		mutex_unlock(&dev_priv->pcu_lock);
J
Jeff McGee 已提交
4275
		return -EINVAL;
4276
	}
J
Jeff McGee 已提交
4277

4278
	rps->min_freq_softlimit = val;
J
Jeff McGee 已提交
4279

4280 4281
	if (intel_set_rps(dev_priv, val))
		DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
J
Jeff McGee 已提交
4282

4283
	mutex_unlock(&dev_priv->pcu_lock);
4284

4285
	return 0;
4286 4287
}

4288 4289
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4290
			"%llu\n");
4291

4292 4293
static int
i915_cache_sharing_get(void *data, u64 *val)
4294
{
4295
	struct drm_i915_private *dev_priv = data;
4296 4297
	u32 snpcr;

4298
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4299 4300
		return -ENODEV;

4301
	intel_runtime_pm_get(dev_priv);
4302

4303
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4304 4305

	intel_runtime_pm_put(dev_priv);
4306

4307
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4308

4309
	return 0;
4310 4311
}

4312 4313
static int
i915_cache_sharing_set(void *data, u64 val)
4314
{
4315
	struct drm_i915_private *dev_priv = data;
4316 4317
	u32 snpcr;

4318
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4319 4320
		return -ENODEV;

4321
	if (val > 3)
4322 4323
		return -EINVAL;

4324
	intel_runtime_pm_get(dev_priv);
4325
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4326 4327 4328 4329 4330 4331 4332

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4333
	intel_runtime_pm_put(dev_priv);
4334
	return 0;
4335 4336
}

4337 4338 4339
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4340

4341
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4342
					  struct sseu_dev_info *sseu)
4343
{
4344 4345 4346
#define SS_MAX 2
	const int ss_max = SS_MAX;
	u32 sig1[SS_MAX], sig2[SS_MAX];
4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360
	int ss;

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

4361
		sseu->slice_mask = BIT(0);
4362
		sseu->subslice_mask[0] |= BIT(ss);
4363 4364 4365 4366
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4367 4368 4369
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
4370
	}
4371
#undef SS_MAX
4372 4373
}

4374 4375 4376
static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
				     struct sseu_dev_info *sseu)
{
4377
#define SS_MAX 6
4378
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
4379
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
4380 4381
	int s, ss;

4382
	for (s = 0; s < info->sseu.max_slices; s++) {
4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403
		/*
		 * FIXME: Valid SS Mask respects the spec and read
		 * only valid bits for those registers, excluding reserverd
		 * although this seems wrong because it would leave many
		 * subslices without ACK.
		 */
		s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
			GEN10_PGCTL_VALID_SS_MASK(s);
		eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
		eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
	}

	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

4404
	for (s = 0; s < info->sseu.max_slices; s++) {
4405 4406 4407 4408 4409
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		sseu->slice_mask |= BIT(s);
4410
		sseu->subslice_mask[s] = info->sseu.subslice_mask[s];
4411

4412
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426
			unsigned int eu_cnt;

			if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
					       eu_mask[ss % 2]);
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
		}
	}
4427
#undef SS_MAX
4428 4429
}

4430
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4431
				    struct sseu_dev_info *sseu)
4432
{
4433
#define SS_MAX 3
4434
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
4435
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
4436
	int s, ss;
4437

4438
	for (s = 0; s < info->sseu.max_slices; s++) {
4439 4440 4441 4442 4443
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4444 4445 4446 4447 4448 4449 4450 4451 4452
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

4453
	for (s = 0; s < info->sseu.max_slices; s++) {
4454 4455 4456 4457
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

4458
		sseu->slice_mask |= BIT(s);
4459

4460
		if (IS_GEN9_BC(dev_priv))
4461 4462
			sseu->subslice_mask[s] =
				INTEL_INFO(dev_priv)->sseu.subslice_mask[s];
4463

4464
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
4465 4466
			unsigned int eu_cnt;

4467
			if (IS_GEN9_LP(dev_priv)) {
4468 4469 4470
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
4471

4472
				sseu->subslice_mask[s] |= BIT(ss);
4473
			}
4474

4475 4476
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
4477 4478 4479 4480
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
4481 4482
		}
	}
4483
#undef SS_MAX
4484 4485
}

4486
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4487
					 struct sseu_dev_info *sseu)
4488 4489
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4490
	int s;
4491

4492
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4493

4494
	if (sseu->slice_mask) {
4495 4496
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
4497 4498 4499 4500
		for (s = 0; s < fls(sseu->slice_mask); s++) {
			sseu->subslice_mask[s] =
				INTEL_INFO(dev_priv)->sseu.subslice_mask[s];
		}
4501 4502
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
4503 4504

		/* subtract fused off EU(s) from enabled slice(s) */
4505
		for (s = 0; s < fls(sseu->slice_mask); s++) {
4506 4507
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
4508

4509
			sseu->eu_total -= hweight8(subslice_7eu);
4510 4511 4512 4513
		}
	}
}

4514 4515 4516 4517 4518
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";
4519
	int s;
4520

4521 4522
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
4523
	seq_printf(m, "  %s Slice Total: %u\n", type,
4524
		   hweight8(sseu->slice_mask));
4525
	seq_printf(m, "  %s Subslice Total: %u\n", type,
4526
		   sseu_subslice_total(sseu));
4527 4528 4529 4530
	for (s = 0; s < fls(sseu->slice_mask); s++) {
		seq_printf(m, "  %s Slice%i subslices: %u\n", type,
			   s, hweight8(sseu->subslice_mask[s]));
	}
4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4551 4552
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4553
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
4554
	struct sseu_dev_info sseu;
4555

4556
	if (INTEL_GEN(dev_priv) < 8)
4557 4558 4559
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
4560
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
4561

4562
	seq_puts(m, "SSEU Device Status\n");
4563
	memset(&sseu, 0, sizeof(sseu));
4564 4565 4566 4567
	sseu.max_slices = INTEL_INFO(dev_priv)->sseu.max_slices;
	sseu.max_subslices = INTEL_INFO(dev_priv)->sseu.max_subslices;
	sseu.max_eus_per_subslice =
		INTEL_INFO(dev_priv)->sseu.max_eus_per_subslice;
4568 4569 4570

	intel_runtime_pm_get(dev_priv);

4571
	if (IS_CHERRYVIEW(dev_priv)) {
4572
		cherryview_sseu_device_status(dev_priv, &sseu);
4573
	} else if (IS_BROADWELL(dev_priv)) {
4574
		broadwell_sseu_device_status(dev_priv, &sseu);
4575
	} else if (IS_GEN9(dev_priv)) {
4576
		gen9_sseu_device_status(dev_priv, &sseu);
4577 4578
	} else if (INTEL_GEN(dev_priv) >= 10) {
		gen10_sseu_device_status(dev_priv, &sseu);
4579
	}
4580 4581 4582

	intel_runtime_pm_put(dev_priv);

4583
	i915_print_sseu_info(m, false, &sseu);
4584

4585 4586 4587
	return 0;
}

4588 4589
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4590
	struct drm_i915_private *i915 = inode->i_private;
4591

4592
	if (INTEL_GEN(i915) < 6)
4593 4594
		return 0;

4595 4596
	intel_runtime_pm_get(i915);
	intel_uncore_forcewake_user_get(i915);
4597 4598 4599 4600

	return 0;
}

4601
static int i915_forcewake_release(struct inode *inode, struct file *file)
4602
{
4603
	struct drm_i915_private *i915 = inode->i_private;
4604

4605
	if (INTEL_GEN(i915) < 6)
4606 4607
		return 0;

4608 4609
	intel_uncore_forcewake_user_put(i915);
	intel_runtime_pm_put(i915);
4610 4611 4612 4613 4614 4615 4616 4617 4618 4619

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734
static int i915_drrs_ctl_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
	struct intel_crtc *intel_crtc;
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp;

	if (INTEL_GEN(dev_priv) < 7)
		return -ENODEV;

	drm_modeset_lock_all(dev);
	for_each_intel_crtc(dev, intel_crtc) {
		if (!intel_crtc->base.state->active ||
					!intel_crtc->config->has_drrs)
			continue;

		for_each_encoder_on_crtc(dev, &intel_crtc->base, encoder) {
			if (encoder->type != INTEL_OUTPUT_EDP)
				continue;

			DRM_DEBUG_DRIVER("Manually %sabling DRRS. %llu\n",
						val ? "en" : "dis", val);

			intel_dp = enc_to_intel_dp(&encoder->base);
			if (val)
				intel_edp_drrs_enable(intel_dp,
							intel_crtc->config);
			else
				intel_edp_drrs_disable(intel_dp,
							intel_crtc->config);
		}
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_drrs_ctl_fops, NULL, i915_drrs_ctl_set, "%llu\n");

4735
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4736
	{"i915_capabilities", i915_capabilities, 0},
4737
	{"i915_gem_objects", i915_gem_object_info, 0},
4738
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4739
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4740
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4741
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4742
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4743
	{"i915_guc_info", i915_guc_info, 0},
4744
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4745
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4746
	{"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4747
	{"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4748
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4749
	{"i915_frequency_info", i915_frequency_info, 0},
4750
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4751
	{"i915_reset_info", i915_reset_info, 0},
4752
	{"i915_drpc_info", i915_drpc_info, 0},
4753
	{"i915_emon_status", i915_emon_status, 0},
4754
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4755
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4756
	{"i915_fbc_status", i915_fbc_status, 0},
4757
	{"i915_ips_status", i915_ips_status, 0},
4758
	{"i915_sr_status", i915_sr_status, 0},
4759
	{"i915_opregion", i915_opregion, 0},
4760
	{"i915_vbt", i915_vbt, 0},
4761
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4762
	{"i915_context_status", i915_context_status, 0},
4763
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4764
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
4765
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
4766
	{"i915_llc", i915_llc, 0},
4767
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4768
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
4769
	{"i915_energy_uJ", i915_energy_uJ, 0},
4770
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4771
	{"i915_power_domain_info", i915_power_domain_info, 0},
4772
	{"i915_dmc_info", i915_dmc_info, 0},
4773
	{"i915_display_info", i915_display_info, 0},
4774
	{"i915_engine_info", i915_engine_info, 0},
4775
	{"i915_rcs_topology", i915_rcs_topology, 0},
4776
	{"i915_shrinker_info", i915_shrinker_info, 0},
4777
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4778
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4779
	{"i915_wa_registers", i915_wa_registers, 0},
4780
	{"i915_ddb_info", i915_ddb_info, 0},
4781
	{"i915_sseu_status", i915_sseu_status, 0},
4782
	{"i915_drrs_status", i915_drrs_status, 0},
4783
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4784
};
4785
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4786

4787
static const struct i915_debugfs_files {
4788 4789 4790 4791 4792 4793 4794
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
4795 4796
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4797
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4798
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4799
	{"i915_error_state", &i915_error_state_fops},
4800
	{"i915_gpu_info", &i915_gpu_info_fops},
4801
#endif
4802
	{"i915_next_seqno", &i915_next_seqno_fops},
4803
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
4804 4805 4806
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4807
	{"i915_fbc_false_color", &i915_fbc_false_color_fops},
4808 4809
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4810
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
4811 4812
	{"i915_guc_log_level", &i915_guc_log_level_fops},
	{"i915_guc_log_relay", &i915_guc_log_relay_fops},
4813
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4814 4815
	{"i915_ipc_status", &i915_ipc_status_fops},
	{"i915_drrs_ctl", &i915_drrs_ctl_fops}
4816 4817
};

4818
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4819
{
4820
	struct drm_minor *minor = dev_priv->drm.primary;
4821
	struct dentry *ent;
4822
	int ret, i;
4823

4824 4825 4826 4827 4828
	ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
				  minor->debugfs_root, to_i915(minor->dev),
				  &i915_forcewake_fops);
	if (!ent)
		return -ENOMEM;
4829

4830 4831 4832
	ret = intel_pipe_crc_create(minor);
	if (ret)
		return ret;
4833

4834
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4835 4836 4837 4838
		ent = debugfs_create_file(i915_debugfs_files[i].name,
					  S_IRUGO | S_IWUSR,
					  minor->debugfs_root,
					  to_i915(minor->dev),
4839
					  i915_debugfs_files[i].fops);
4840 4841
		if (!ent)
			return -ENOMEM;
4842
	}
4843

4844 4845
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4846 4847 4848
					minor->debugfs_root, minor);
}

4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

4882 4883 4884
	if (connector->status != connector_status_connected)
		return -ENODEV;

4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
4905
	}
4906 4907 4908

	return 0;
}
4909
DEFINE_SHOW_ATTRIBUTE(i915_dpcd);
4910

4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}
4931
DEFINE_SHOW_ATTRIBUTE(i915_panel);
4932

4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4952 4953 4954 4955 4956 4957
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
4958 4959 4960

	return 0;
}