i915_debugfs.c 116.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

C
Chris Wilson 已提交
43
enum {
44
	ACTIVE_LIST,
C
Chris Wilson 已提交
45
	INACTIVE_LIST,
46
	PINNED_LIST,
C
Chris Wilson 已提交
47
};
48

49 50 51 52 53
static const char *yesno(int v)
{
	return v ? "yes" : "no";
}

54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

80 81
static int i915_capabilities(struct seq_file *m, void *data)
{
82
	struct drm_info_node *node = m->private;
83 84 85 86
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
87
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
88 89 90 91 92
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
93 94 95

	return 0;
}
96

97
static const char *get_pin_flag(struct drm_i915_gem_object *obj)
98
{
D
Daniel Vetter 已提交
99
	if (i915_gem_obj_is_pinned(obj))
100 101 102 103 104
		return "p";
	else
		return " ";
}

105
static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
106
{
107 108 109 110 111 112
	switch (obj->tiling_mode) {
	default:
	case I915_TILING_NONE: return " ";
	case I915_TILING_X: return "X";
	case I915_TILING_Y: return "Y";
	}
113 114
}

B
Ben Widawsky 已提交
115 116
static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
{
117
	return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
B
Ben Widawsky 已提交
118 119
}

120 121 122
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
123
	struct i915_vma *vma;
B
Ben Widawsky 已提交
124 125
	int pin_count = 0;

126
	seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
127 128 129
		   &obj->base,
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
130
		   get_global_flag(obj),
131
		   obj->base.size / 1024,
132 133
		   obj->base.read_domains,
		   obj->base.write_domain,
134 135 136
		   i915_gem_request_get_seqno(obj->last_read_req),
		   i915_gem_request_get_seqno(obj->last_write_req),
		   i915_gem_request_get_seqno(obj->last_fenced_req),
137
		   i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
138 139 140 141
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
B
Ben Widawsky 已提交
142 143 144 145
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->pin_count > 0)
			pin_count++;
		seq_printf(m, " (pinned x %d)", pin_count);
146 147
	if (obj->pin_display)
		seq_printf(m, " (display)");
148 149
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
B
Ben Widawsky 已提交
150 151 152 153 154
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_is_ggtt(vma->vm))
			seq_puts(m, " (pp");
		else
			seq_puts(m, " (g");
155 156 157
		seq_printf(m, "gtt offset: %08lx, size: %08lx, type: %u)",
			   vma->node.start, vma->node.size,
			   vma->ggtt_view.type);
B
Ben Widawsky 已提交
158
	}
159 160
	if (obj->stolen)
		seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
161 162 163 164 165 166 167 168 169
	if (obj->pin_mappable || obj->fault_mappable) {
		char s[3], *t = s;
		if (obj->pin_mappable)
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
170 171 172
	if (obj->last_read_req != NULL)
		seq_printf(m, " (%s)",
			   i915_gem_request_get_ring(obj->last_read_req)->name);
173 174
	if (obj->frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
175 176
}

177
static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
178
{
179
	seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
180 181 182 183
	seq_putc(m, ctx->remap_slice ? 'R' : 'r');
	seq_putc(m, ' ');
}

184
static int i915_gem_object_list_info(struct seq_file *m, void *data)
185
{
186
	struct drm_info_node *node = m->private;
187 188
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
189
	struct drm_device *dev = node->minor->dev;
190 191
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;
B
Ben Widawsky 已提交
192
	struct i915_vma *vma;
193 194
	size_t total_obj_size, total_gtt_size;
	int count, ret;
195 196 197 198

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
199

B
Ben Widawsky 已提交
200
	/* FIXME: the user of this interface might want more than just GGTT */
201 202
	switch (list) {
	case ACTIVE_LIST:
203
		seq_puts(m, "Active:\n");
204
		head = &vm->active_list;
205 206
		break;
	case INACTIVE_LIST:
207
		seq_puts(m, "Inactive:\n");
208
		head = &vm->inactive_list;
209 210
		break;
	default:
211 212
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
213 214
	}

215
	total_obj_size = total_gtt_size = count = 0;
B
Ben Widawsky 已提交
216 217 218 219 220 221
	list_for_each_entry(vma, head, mm_list) {
		seq_printf(m, "   ");
		describe_obj(m, vma->obj);
		seq_printf(m, "\n");
		total_obj_size += vma->obj->base.size;
		total_gtt_size += vma->node.size;
222
		count++;
223
	}
224
	mutex_unlock(&dev->struct_mutex);
225

226 227
	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
228 229 230
	return 0;
}

231 232 233 234
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
235
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
236
	struct drm_i915_gem_object *b =
237
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
238 239 240 241 242 243

	return a->stolen->start - b->stolen->start;
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
244
	struct drm_info_node *node = m->private;
245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

261
		list_add(&obj->obj_exec_link, &stolen);
262 263 264 265 266 267 268 269 270

		total_obj_size += obj->base.size;
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

271
		list_add(&obj->obj_exec_link, &stolen);
272 273 274 275 276 277 278

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
279
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
280 281 282
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
283
		list_del_init(&obj->obj_exec_link);
284 285 286 287 288 289 290 291
	}
	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
	return 0;
}

292 293
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
294
		size += i915_gem_obj_ggtt_size(obj); \
295 296
		++count; \
		if (obj->map_and_fenceable) { \
297
			mappable_size += i915_gem_obj_ggtt_size(obj); \
298 299 300
			++mappable_count; \
		} \
	} \
301
} while (0)
302

303
struct file_stats {
304
	struct drm_i915_file_private *file_priv;
305
	int count;
306 307 308
	size_t total, unbound;
	size_t global, shared;
	size_t active, inactive;
309 310 311 312 313 314
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
315
	struct i915_vma *vma;
316 317 318 319

	stats->count++;
	stats->total += obj->base.size;

320 321 322
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

323 324 325 326 327 328 329 330 331 332 333 334 335
	if (USES_FULL_PPGTT(obj->base.dev)) {
		list_for_each_entry(vma, &obj->vma_list, vma_link) {
			struct i915_hw_ppgtt *ppgtt;

			if (!drm_mm_node_allocated(&vma->node))
				continue;

			if (i915_is_ggtt(vma->vm)) {
				stats->global += obj->base.size;
				continue;
			}

			ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
336
			if (ppgtt->file_priv != stats->file_priv)
337 338
				continue;

339
			if (obj->active) /* XXX per-vma statistic */
340 341 342 343 344 345
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;

			return 0;
		}
346
	} else {
347 348
		if (i915_gem_obj_ggtt_bound(obj)) {
			stats->global += obj->base.size;
349
			if (obj->active)
350 351 352 353 354
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;
			return 0;
		}
355 356
	}

357 358 359
	if (!list_empty(&obj->global_list))
		stats->unbound += obj->base.size;

360 361 362
	return 0;
}

B
Ben Widawsky 已提交
363 364 365 366 367 368 369 370 371 372 373 374
#define count_vmas(list, member) do { \
	list_for_each_entry(vma, list, member) { \
		size += i915_gem_obj_ggtt_size(vma->obj); \
		++count; \
		if (vma->obj->map_and_fenceable) { \
			mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
			++mappable_count; \
		} \
	} \
} while (0)

static int i915_gem_object_info(struct seq_file *m, void* data)
375
{
376
	struct drm_info_node *node = m->private;
377 378
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
379 380
	u32 count, mappable_count, purgeable_count;
	size_t size, mappable_size, purgeable_size;
381
	struct drm_i915_gem_object *obj;
382
	struct i915_address_space *vm = &dev_priv->gtt.base;
383
	struct drm_file *file;
B
Ben Widawsky 已提交
384
	struct i915_vma *vma;
385 386 387 388 389 390
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

391 392 393 394 395
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
396
	count_objects(&dev_priv->mm.bound_list, global_list);
397 398 399 400
	seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
401
	count_vmas(&vm->active_list, mm_list);
402 403 404 405
	seq_printf(m, "  %u [%u] active objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
406
	count_vmas(&vm->inactive_list, mm_list);
407 408 409
	seq_printf(m, "  %u [%u] inactive objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

410
	size = count = purgeable_size = purgeable_count = 0;
411
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
C
Chris Wilson 已提交
412
		size += obj->base.size, ++count;
413 414 415
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
	}
C
Chris Wilson 已提交
416 417
	seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);

418
	size = count = mappable_size = mappable_count = 0;
419
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
420
		if (obj->fault_mappable) {
421
			size += i915_gem_obj_ggtt_size(obj);
422 423 424
			++count;
		}
		if (obj->pin_mappable) {
425
			mappable_size += i915_gem_obj_ggtt_size(obj);
426 427
			++mappable_count;
		}
428 429 430 431
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
432
	}
433 434
	seq_printf(m, "%u purgeable objects, %zu bytes\n",
		   purgeable_count, purgeable_size);
435 436 437 438 439
	seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
		   mappable_count, mappable_size);
	seq_printf(m, "%u fault mappable objects, %zu bytes\n",
		   count, size);

440
	seq_printf(m, "%zu [%lu] gtt total\n",
441 442
		   dev_priv->gtt.base.total,
		   dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
443

444
	seq_putc(m, '\n');
445 446
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
447
		struct task_struct *task;
448 449

		memset(&stats, 0, sizeof(stats));
450
		stats.file_priv = file->driver_priv;
451
		spin_lock(&file->table_lock);
452
		idr_for_each(&file->object_idr, per_file_stats, &stats);
453
		spin_unlock(&file->table_lock);
454 455 456 457 458 459 460 461
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
462
		seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
463
			   task ? task->comm : "<unknown>",
464 465 466 467
			   stats.count,
			   stats.total,
			   stats.active,
			   stats.inactive,
468
			   stats.global,
469
			   stats.shared,
470
			   stats.unbound);
471
		rcu_read_unlock();
472 473
	}

474 475 476 477 478
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

479
static int i915_gem_gtt_info(struct seq_file *m, void *data)
480
{
481
	struct drm_info_node *node = m->private;
482
	struct drm_device *dev = node->minor->dev;
483
	uintptr_t list = (uintptr_t) node->info_ent->data;
484 485 486 487 488 489 490 491 492 493
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
494
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
B
Ben Widawsky 已提交
495
		if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
496 497
			continue;

498
		seq_puts(m, "   ");
499
		describe_obj(m, obj);
500
		seq_putc(m, '\n');
501
		total_obj_size += obj->base.size;
502
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
503 504 505 506 507 508 509 510 511 512 513
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);

	return 0;
}

514 515
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
516
	struct drm_info_node *node = m->private;
517
	struct drm_device *dev = node->minor->dev;
518
	struct drm_i915_private *dev_priv = dev->dev_private;
519
	struct intel_crtc *crtc;
520 521 522 523 524
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
525

526
	for_each_intel_crtc(dev, crtc) {
527 528
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
529 530
		struct intel_unpin_work *work;

531
		spin_lock_irq(&dev->event_lock);
532 533
		work = crtc->unpin_work;
		if (work == NULL) {
534
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
535 536
				   pipe, plane);
		} else {
537 538
			u32 addr;

539
			if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
540
				seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
541 542
					   pipe, plane);
			} else {
543
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
544 545
					   pipe, plane);
			}
546 547 548 549
			if (work->flip_queued_req) {
				struct intel_engine_cs *ring =
					i915_gem_request_get_ring(work->flip_queued_req);

550
				seq_printf(m, "Flip queued on %s at seqno %u, next seqno %u [current breadcrumb %u], completed? %d\n",
551
					   ring->name,
552
					   i915_gem_request_get_seqno(work->flip_queued_req),
553
					   dev_priv->next_seqno,
554
					   ring->get_seqno(ring, true),
555
					   i915_gem_request_completed(work->flip_queued_req, true));
556 557 558 559 560 561
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
				   drm_vblank_count(dev, crtc->pipe));
562
			if (work->enable_stall_check)
563
				seq_puts(m, "Stall check enabled, ");
564
			else
565
				seq_puts(m, "Stall check waiting for page flip ioctl, ");
566
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
567

568 569 570 571 572 573
			if (INTEL_INFO(dev)->gen >= 4)
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

574
			if (work->pending_flip_obj) {
575 576
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
577 578
			}
		}
579
		spin_unlock_irq(&dev->event_lock);
580 581
	}

582 583
	mutex_unlock(&dev->struct_mutex);

584 585 586
	return 0;
}

587 588
static int i915_gem_request_info(struct seq_file *m, void *data)
{
589
	struct drm_info_node *node = m->private;
590
	struct drm_device *dev = node->minor->dev;
591
	struct drm_i915_private *dev_priv = dev->dev_private;
592
	struct intel_engine_cs *ring;
593
	struct drm_i915_gem_request *gem_request;
594
	int ret, count, i;
595 596 597 598

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
599

600
	count = 0;
601 602 603 604 605
	for_each_ring(ring, dev_priv, i) {
		if (list_empty(&ring->request_list))
			continue;

		seq_printf(m, "%s requests:\n", ring->name);
606
		list_for_each_entry(gem_request,
607
				    &ring->request_list,
608 609 610 611 612 613
				    list) {
			seq_printf(m, "    %d @ %d\n",
				   gem_request->seqno,
				   (int) (jiffies - gem_request->emitted_jiffies));
		}
		count++;
614
	}
615 616
	mutex_unlock(&dev->struct_mutex);

617
	if (count == 0)
618
		seq_puts(m, "No requests\n");
619

620 621 622
	return 0;
}

623
static void i915_ring_seqno_info(struct seq_file *m,
624
				 struct intel_engine_cs *ring)
625 626
{
	if (ring->get_seqno) {
627
		seq_printf(m, "Current sequence (%s): %u\n",
628
			   ring->name, ring->get_seqno(ring, false));
629 630 631
	}
}

632 633
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
634
	struct drm_info_node *node = m->private;
635
	struct drm_device *dev = node->minor->dev;
636
	struct drm_i915_private *dev_priv = dev->dev_private;
637
	struct intel_engine_cs *ring;
638
	int ret, i;
639 640 641 642

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
643
	intel_runtime_pm_get(dev_priv);
644

645 646
	for_each_ring(ring, dev_priv, i)
		i915_ring_seqno_info(m, ring);
647

648
	intel_runtime_pm_put(dev_priv);
649 650
	mutex_unlock(&dev->struct_mutex);

651 652 653 654 655 656
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
657
	struct drm_info_node *node = m->private;
658
	struct drm_device *dev = node->minor->dev;
659
	struct drm_i915_private *dev_priv = dev->dev_private;
660
	struct intel_engine_cs *ring;
661
	int ret, i, pipe;
662 663 664 665

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
666
	intel_runtime_pm_get(dev_priv);
667

668 669 670 671 672 673 674 675 676 677 678 679
	if (IS_CHERRYVIEW(dev)) {
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
680
		for_each_pipe(dev_priv, pipe)
681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (INTEL_INFO(dev)->gen >= 8) {
708 709 710 711 712 713 714 715 716 717 718 719
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

720
		for_each_pipe(dev_priv, pipe) {
721
			if (!intel_display_power_is_enabled(dev_priv,
722 723 724 725 726
						POWER_DOMAIN_PIPE(pipe))) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
727
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
728 729
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
730
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
731 732
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
733
			seq_printf(m, "Pipe %c IER:\t%08x\n",
734 735
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (IS_VALLEYVIEW(dev)) {
J
Jesse Barnes 已提交
759 760 761 762 763 764 765 766
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
767
		for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
797 798 799 800 801 802
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
803
		for_each_pipe(dev_priv, pipe)
804 805 806
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
827
	for_each_ring(ring, dev_priv, i) {
828
		if (INTEL_INFO(dev)->gen >= 6) {
829 830 831
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
				   ring->name, I915_READ_IMR(ring));
832
		}
833
		i915_ring_seqno_info(m, ring);
834
	}
835
	intel_runtime_pm_put(dev_priv);
836 837
	mutex_unlock(&dev->struct_mutex);

838 839 840
	return 0;
}

841 842
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
843
	struct drm_info_node *node = m->private;
844
	struct drm_device *dev = node->minor->dev;
845
	struct drm_i915_private *dev_priv = dev->dev_private;
846 847 848 849 850
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
851 852 853 854

	seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
855
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
856

C
Chris Wilson 已提交
857 858
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
859
		if (obj == NULL)
860
			seq_puts(m, "unused");
861
		else
862
			describe_obj(m, obj);
863
		seq_putc(m, '\n');
864 865
	}

866
	mutex_unlock(&dev->struct_mutex);
867 868 869
	return 0;
}

870 871
static int i915_hws_info(struct seq_file *m, void *data)
{
872
	struct drm_info_node *node = m->private;
873
	struct drm_device *dev = node->minor->dev;
874
	struct drm_i915_private *dev_priv = dev->dev_private;
875
	struct intel_engine_cs *ring;
D
Daniel Vetter 已提交
876
	const u32 *hws;
877 878
	int i;

879
	ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
D
Daniel Vetter 已提交
880
	hws = ring->status_page.page_addr;
881 882 883 884 885 886 887 888 889 890 891
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

892 893 894 895 896 897
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
898
	struct i915_error_state_file_priv *error_priv = filp->private_data;
899
	struct drm_device *dev = error_priv->dev;
900
	int ret;
901 902 903

	DRM_DEBUG_DRIVER("Resetting error state\n");

904 905 906 907
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

925
	i915_error_state_get(dev, error_priv);
926

927 928 929
	file->private_data = error_priv;

	return 0;
930 931 932 933
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
934
	struct i915_error_state_file_priv *error_priv = file->private_data;
935

936
	i915_error_state_put(error_priv);
937 938
	kfree(error_priv);

939 940 941
	return 0;
}

942 943 944 945 946 947 948 949 950
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

951
	ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
952 953
	if (ret)
		return ret;
954

955
	ret = i915_error_state_to_str(&error_str, error_priv);
956 957 958 959 960 961 962 963 964 965 966 967
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
968
	i915_error_state_buf_release(&error_str);
969
	return ret ?: ret_count;
970 971 972 973 974
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
975
	.read = i915_error_state_read,
976 977 978 979 980
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

981 982
static int
i915_next_seqno_get(void *data, u64 *val)
983
{
984
	struct drm_device *dev = data;
985
	struct drm_i915_private *dev_priv = dev->dev_private;
986 987 988 989 990 991
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

992
	*val = dev_priv->next_seqno;
993 994
	mutex_unlock(&dev->struct_mutex);

995
	return 0;
996 997
}

998 999 1000 1001
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
1002 1003 1004 1005 1006 1007
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1008
	ret = i915_gem_set_seqno(dev, val);
1009 1010
	mutex_unlock(&dev->struct_mutex);

1011
	return ret;
1012 1013
}

1014 1015
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
1016
			"0x%llx\n");
1017

1018
static int i915_frequency_info(struct seq_file *m, void *unused)
1019
{
1020
	struct drm_info_node *node = m->private;
1021
	struct drm_device *dev = node->minor->dev;
1022
	struct drm_i915_private *dev_priv = dev->dev_private;
1023 1024 1025
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1026

1027 1028
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1039 1040
	} else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
		   IS_BROADWELL(dev)) {
1041 1042 1043
		u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1044
		u32 rpmodectl, rpinclimit, rpdeclimit;
1045
		u32 rpstat, cagf, reqf;
1046 1047
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1048
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1049 1050 1051
		int max_freq;

		/* RPSTAT1 is in the GT power well */
1052 1053
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1054
			goto out;
1055

1056
		gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
1057

1058 1059
		reqf = I915_READ(GEN6_RPNSWREQ);
		reqf &= ~GEN6_TURBO_DISABLE;
1060
		if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1061 1062 1063 1064 1065
			reqf >>= 24;
		else
			reqf >>= 25;
		reqf *= GT_FREQUENCY_MULTIPLIER;

1066 1067 1068 1069
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1070 1071 1072 1073 1074 1075 1076
		rpstat = I915_READ(GEN6_RPSTAT1);
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
		rpcurup = I915_READ(GEN6_RP_CUR_UP);
		rpprevup = I915_READ(GEN6_RP_PREV_UP);
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
1077
		if (IS_HASWELL(dev) || IS_BROADWELL(dev))
B
Ben Widawsky 已提交
1078 1079 1080 1081
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
		cagf *= GT_FREQUENCY_MULTIPLIER;
1082

1083
		gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
1084 1085
		mutex_unlock(&dev->struct_mutex);

1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
		if (IS_GEN6(dev) || IS_GEN7(dev)) {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1099
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1100
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1101 1102 1103 1104 1105 1106 1107
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
			   (gt_perf_status & 0xff00) >> 8);
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1108 1109 1110 1111
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1112
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1113
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
		seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
			   GEN6_CURICONT_MASK);
		seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
			   GEN6_CURIAVG_MASK);
		seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
			   GEN6_CURBSYTAVG_MASK);
1126 1127 1128

		max_freq = (rp_state_cap & 0xff0000) >> 16;
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1129
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1130 1131 1132

		max_freq = (rp_state_cap & 0xff00) >> 8;
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1133
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1134 1135 1136

		max_freq = rp_state_cap & 0xff;
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1137
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1138 1139

		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1140
			   dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
1141
	} else if (IS_VALLEYVIEW(dev)) {
1142
		u32 freq_sts;
1143

1144
		mutex_lock(&dev_priv->rps.hw_lock);
1145
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1146 1147 1148 1149
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "max GPU freq: %d MHz\n",
1150
			   vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1151 1152

		seq_printf(m, "min GPU freq: %d MHz\n",
1153
			   vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1154 1155

		seq_printf(m, "efficient (RPe) frequency: %d MHz\n",
1156
			   vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1157 1158

		seq_printf(m, "current GPU freq: %d MHz\n",
1159
			   vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1160
		mutex_unlock(&dev_priv->rps.hw_lock);
1161
	} else {
1162
		seq_puts(m, "no P-state info available\n");
1163
	}
1164

1165 1166 1167
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1168 1169
}

1170
static int ironlake_drpc_info(struct seq_file *m)
1171
{
1172
	struct drm_info_node *node = m->private;
1173
	struct drm_device *dev = node->minor->dev;
1174
	struct drm_i915_private *dev_priv = dev->dev_private;
1175 1176 1177 1178 1179 1180 1181
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1182
	intel_runtime_pm_get(dev_priv);
1183 1184 1185 1186 1187

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1188
	intel_runtime_pm_put(dev_priv);
1189
	mutex_unlock(&dev->struct_mutex);
1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203

	seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
		   "yes" : "no");
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
		   rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
	seq_printf(m, "SW control enabled: %s\n",
		   rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
	seq_printf(m, "Gated voltage change: %s\n",
		   rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1204
	seq_printf(m, "Max P-state: P%d\n",
1205
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1206 1207 1208 1209 1210
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
		   (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
1211
	seq_puts(m, "Current RS state: ");
1212 1213
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1214
		seq_puts(m, "on\n");
1215 1216
		break;
	case RSX_STATUS_RC1:
1217
		seq_puts(m, "RC1\n");
1218 1219
		break;
	case RSX_STATUS_RC1E:
1220
		seq_puts(m, "RC1E\n");
1221 1222
		break;
	case RSX_STATUS_RS1:
1223
		seq_puts(m, "RS1\n");
1224 1225
		break;
	case RSX_STATUS_RS2:
1226
		seq_puts(m, "RS2 (RC6)\n");
1227 1228
		break;
	case RSX_STATUS_RS3:
1229
		seq_puts(m, "RC3 (RC6+)\n");
1230 1231
		break;
	default:
1232
		seq_puts(m, "unknown\n");
1233 1234
		break;
	}
1235 1236 1237 1238

	return 0;
}

1239 1240 1241
static int vlv_drpc_info(struct seq_file *m)
{

1242
	struct drm_info_node *node = m->private;
1243 1244
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1245
	u32 rpmodectl1, rcctl1, pw_status;
1246 1247
	unsigned fw_rendercount = 0, fw_mediacount = 0;

1248 1249
	intel_runtime_pm_get(dev_priv);

1250
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1251 1252 1253
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1254 1255
	intel_runtime_pm_put(dev_priv);

1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1269
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1270
	seq_printf(m, "Media Power Well: %s\n",
1271
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1272

1273 1274 1275 1276 1277
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
	spin_lock_irq(&dev_priv->uncore.lock);
	fw_rendercount = dev_priv->uncore.fw_rendercount;
	fw_mediacount = dev_priv->uncore.fw_mediacount;
	spin_unlock_irq(&dev_priv->uncore.lock);

	seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
	seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);


	return 0;
}


1291 1292 1293
static int gen6_drpc_info(struct seq_file *m)
{

1294
	struct drm_info_node *node = m->private;
1295 1296
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1297
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1298
	unsigned forcewake_count;
1299
	int count = 0, ret;
1300 1301 1302 1303

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1304
	intel_runtime_pm_get(dev_priv);
1305

1306 1307 1308
	spin_lock_irq(&dev_priv->uncore.lock);
	forcewake_count = dev_priv->uncore.forcewake_count;
	spin_unlock_irq(&dev_priv->uncore.lock);
1309 1310

	if (forcewake_count) {
1311 1312
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1313 1314 1315 1316 1317 1318 1319 1320
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

	gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1321
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1322 1323 1324 1325

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1326 1327 1328
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1329

1330 1331
	intel_runtime_pm_put(dev_priv);

1332 1333 1334 1335 1336 1337 1338
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1339
	seq_printf(m, "RC1e Enabled: %s\n",
1340 1341 1342 1343 1344 1345 1346
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1347
	seq_puts(m, "Current RC state: ");
1348 1349 1350
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1351
			seq_puts(m, "Core Power Down\n");
1352
		else
1353
			seq_puts(m, "on\n");
1354 1355
		break;
	case GEN6_RC3:
1356
		seq_puts(m, "RC3\n");
1357 1358
		break;
	case GEN6_RC6:
1359
		seq_puts(m, "RC6\n");
1360 1361
		break;
	case GEN6_RC7:
1362
		seq_puts(m, "RC7\n");
1363 1364
		break;
	default:
1365
		seq_puts(m, "Unknown\n");
1366 1367 1368 1369 1370
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1382 1383 1384 1385 1386 1387
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1388 1389 1390 1391 1392
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1393
	struct drm_info_node *node = m->private;
1394 1395
	struct drm_device *dev = node->minor->dev;

1396 1397
	if (IS_VALLEYVIEW(dev))
		return vlv_drpc_info(m);
1398
	else if (INTEL_INFO(dev)->gen >= 6)
1399 1400 1401 1402 1403
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1404 1405
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1406
	struct drm_info_node *node = m->private;
1407
	struct drm_device *dev = node->minor->dev;
1408
	struct drm_i915_private *dev_priv = dev->dev_private;
1409

1410
	if (!HAS_FBC(dev)) {
1411
		seq_puts(m, "FBC unsupported on this chipset\n");
1412 1413 1414
		return 0;
	}

1415 1416
	intel_runtime_pm_get(dev_priv);

1417
	if (intel_fbc_enabled(dev)) {
1418
		seq_puts(m, "FBC enabled\n");
1419
	} else {
1420
		seq_puts(m, "FBC disabled: ");
1421
		switch (dev_priv->fbc.no_fbc_reason) {
1422 1423 1424 1425 1426 1427
		case FBC_OK:
			seq_puts(m, "FBC actived, but currently disabled in hardware");
			break;
		case FBC_UNSUPPORTED:
			seq_puts(m, "unsupported by this chipset");
			break;
C
Chris Wilson 已提交
1428
		case FBC_NO_OUTPUT:
1429
			seq_puts(m, "no outputs");
C
Chris Wilson 已提交
1430
			break;
1431
		case FBC_STOLEN_TOO_SMALL:
1432
			seq_puts(m, "not enough stolen memory");
1433 1434
			break;
		case FBC_UNSUPPORTED_MODE:
1435
			seq_puts(m, "mode not supported");
1436 1437
			break;
		case FBC_MODE_TOO_LARGE:
1438
			seq_puts(m, "mode too large");
1439 1440
			break;
		case FBC_BAD_PLANE:
1441
			seq_puts(m, "FBC unsupported on plane");
1442 1443
			break;
		case FBC_NOT_TILED:
1444
			seq_puts(m, "scanout buffer not tiled");
1445
			break;
1446
		case FBC_MULTIPLE_PIPES:
1447
			seq_puts(m, "multiple pipes are enabled");
1448
			break;
1449
		case FBC_MODULE_PARAM:
1450
			seq_puts(m, "disabled per module param (default off)");
1451
			break;
1452
		case FBC_CHIP_DEFAULT:
1453
			seq_puts(m, "disabled per chip default");
1454
			break;
1455
		default:
1456
			seq_puts(m, "unknown reason");
1457
		}
1458
		seq_putc(m, '\n');
1459
	}
1460 1461 1462

	intel_runtime_pm_put(dev_priv);

1463 1464 1465
	return 0;
}

1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
static int i915_fbc_fc_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
		return -ENODEV;

	drm_modeset_lock_all(dev);
	*val = dev_priv->fbc.false_color;
	drm_modeset_unlock_all(dev);

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg;

	if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
		return -ENODEV;

	drm_modeset_lock_all(dev);

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

	drm_modeset_unlock_all(dev);
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1507 1508
static int i915_ips_status(struct seq_file *m, void *unused)
{
1509
	struct drm_info_node *node = m->private;
1510 1511 1512
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1513
	if (!HAS_IPS(dev)) {
1514 1515 1516 1517
		seq_puts(m, "not supported\n");
		return 0;
	}

1518 1519
	intel_runtime_pm_get(dev_priv);

1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

	if (INTEL_INFO(dev)->gen >= 8) {
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1531

1532 1533
	intel_runtime_pm_put(dev_priv);

1534 1535 1536
	return 0;
}

1537 1538
static int i915_sr_status(struct seq_file *m, void *unused)
{
1539
	struct drm_info_node *node = m->private;
1540
	struct drm_device *dev = node->minor->dev;
1541
	struct drm_i915_private *dev_priv = dev->dev_private;
1542 1543
	bool sr_enabled = false;

1544 1545
	intel_runtime_pm_get(dev_priv);

1546
	if (HAS_PCH_SPLIT(dev))
1547
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1548
	else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
1549 1550 1551 1552 1553 1554
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;

1555 1556
	intel_runtime_pm_put(dev_priv);

1557 1558
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1559 1560 1561 1562

	return 0;
}

1563 1564
static int i915_emon_status(struct seq_file *m, void *unused)
{
1565
	struct drm_info_node *node = m->private;
1566
	struct drm_device *dev = node->minor->dev;
1567
	struct drm_i915_private *dev_priv = dev->dev_private;
1568
	unsigned long temp, chipset, gfx;
1569 1570
	int ret;

1571 1572 1573
	if (!IS_GEN5(dev))
		return -ENODEV;

1574 1575 1576
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1577 1578 1579 1580

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1581
	mutex_unlock(&dev->struct_mutex);
1582 1583 1584 1585 1586 1587 1588 1589 1590

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1591 1592
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1593
	struct drm_info_node *node = m->private;
1594
	struct drm_device *dev = node->minor->dev;
1595
	struct drm_i915_private *dev_priv = dev->dev_private;
1596
	int ret = 0;
1597 1598
	int gpu_freq, ia_freq;

1599
	if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
1600
		seq_puts(m, "unsupported on this chipset\n");
1601 1602 1603
		return 0;
	}

1604 1605
	intel_runtime_pm_get(dev_priv);

1606 1607
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1608
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1609
	if (ret)
1610
		goto out;
1611

1612
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1613

1614 1615
	for (gpu_freq = dev_priv->rps.min_freq_softlimit;
	     gpu_freq <= dev_priv->rps.max_freq_softlimit;
1616
	     gpu_freq++) {
B
Ben Widawsky 已提交
1617 1618 1619 1620
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1621 1622 1623 1624
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
			   gpu_freq * GT_FREQUENCY_MULTIPLIER,
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1625 1626
	}

1627
	mutex_unlock(&dev_priv->rps.hw_lock);
1628

1629 1630 1631
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1632 1633
}

1634 1635
static int i915_opregion(struct seq_file *m, void *unused)
{
1636
	struct drm_info_node *node = m->private;
1637
	struct drm_device *dev = node->minor->dev;
1638
	struct drm_i915_private *dev_priv = dev->dev_private;
1639
	struct intel_opregion *opregion = &dev_priv->opregion;
1640
	void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1641 1642
	int ret;

1643 1644 1645
	if (data == NULL)
		return -ENOMEM;

1646 1647
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1648
		goto out;
1649

1650 1651 1652 1653
	if (opregion->header) {
		memcpy_fromio(data, opregion->header, OPREGION_SIZE);
		seq_write(m, data, OPREGION_SIZE);
	}
1654 1655 1656

	mutex_unlock(&dev->struct_mutex);

1657 1658
out:
	kfree(data);
1659 1660 1661
	return 0;
}

1662 1663
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1664
	struct drm_info_node *node = m->private;
1665
	struct drm_device *dev = node->minor->dev;
1666
	struct intel_fbdev *ifbdev = NULL;
1667 1668
	struct intel_framebuffer *fb;

1669 1670
#ifdef CONFIG_DRM_I915_FBDEV
	struct drm_i915_private *dev_priv = dev->dev_private;
1671 1672 1673 1674

	ifbdev = dev_priv->fbdev;
	fb = to_intel_framebuffer(ifbdev->helper.fb);

1675
	seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1676 1677 1678
		   fb->base.width,
		   fb->base.height,
		   fb->base.depth,
1679 1680
		   fb->base.bits_per_pixel,
		   atomic_read(&fb->base.refcount.refcount));
1681
	describe_obj(m, fb->obj);
1682
	seq_putc(m, '\n');
1683
#endif
1684

1685
	mutex_lock(&dev->mode_config.fb_lock);
1686
	list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1687
		if (ifbdev && &fb->base == ifbdev->helper.fb)
1688 1689
			continue;

1690
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1691 1692 1693
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1694 1695
			   fb->base.bits_per_pixel,
			   atomic_read(&fb->base.refcount.refcount));
1696
		describe_obj(m, fb->obj);
1697
		seq_putc(m, '\n');
1698
	}
1699
	mutex_unlock(&dev->mode_config.fb_lock);
1700 1701 1702 1703

	return 0;
}

1704 1705 1706 1707 1708 1709 1710 1711
static void describe_ctx_ringbuf(struct seq_file *m,
				 struct intel_ringbuffer *ringbuf)
{
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
		   ringbuf->space, ringbuf->head, ringbuf->tail,
		   ringbuf->last_retired_head);
}

1712 1713
static int i915_context_status(struct seq_file *m, void *unused)
{
1714
	struct drm_info_node *node = m->private;
1715
	struct drm_device *dev = node->minor->dev;
1716
	struct drm_i915_private *dev_priv = dev->dev_private;
1717
	struct intel_engine_cs *ring;
1718
	struct intel_context *ctx;
1719
	int ret, i;
1720

1721
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1722 1723 1724
	if (ret)
		return ret;

1725
	if (dev_priv->ips.pwrctx) {
1726
		seq_puts(m, "power context ");
1727
		describe_obj(m, dev_priv->ips.pwrctx);
1728
		seq_putc(m, '\n');
1729
	}
1730

1731
	if (dev_priv->ips.renderctx) {
1732
		seq_puts(m, "render context ");
1733
		describe_obj(m, dev_priv->ips.renderctx);
1734
		seq_putc(m, '\n');
1735
	}
1736

1737
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1738 1739
		if (!i915.enable_execlists &&
		    ctx->legacy_hw_ctx.rcs_state == NULL)
1740 1741
			continue;

1742
		seq_puts(m, "HW context ");
1743
		describe_ctx(m, ctx);
1744
		for_each_ring(ring, dev_priv, i) {
1745
			if (ring->default_context == ctx)
1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767
				seq_printf(m, "(default context %s) ",
					   ring->name);
		}

		if (i915.enable_execlists) {
			seq_putc(m, '\n');
			for_each_ring(ring, dev_priv, i) {
				struct drm_i915_gem_object *ctx_obj =
					ctx->engine[i].state;
				struct intel_ringbuffer *ringbuf =
					ctx->engine[i].ringbuf;

				seq_printf(m, "%s: ", ring->name);
				if (ctx_obj)
					describe_obj(m, ctx_obj);
				if (ringbuf)
					describe_ctx_ringbuf(m, ringbuf);
				seq_putc(m, '\n');
			}
		} else {
			describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
		}
1768 1769

		seq_putc(m, '\n');
1770 1771
	}

1772
	mutex_unlock(&dev->struct_mutex);
1773 1774 1775 1776

	return 0;
}

1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820
static void i915_dump_lrc_obj(struct seq_file *m,
			      struct intel_engine_cs *ring,
			      struct drm_i915_gem_object *ctx_obj)
{
	struct page *page;
	uint32_t *reg_state;
	int j;
	unsigned long ggtt_offset = 0;

	if (ctx_obj == NULL) {
		seq_printf(m, "Context on %s with no gem object\n",
			   ring->name);
		return;
	}

	seq_printf(m, "CONTEXT: %s %u\n", ring->name,
		   intel_execlists_ctx_id(ctx_obj));

	if (!i915_gem_obj_ggtt_bound(ctx_obj))
		seq_puts(m, "\tNot bound in GGTT\n");
	else
		ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);

	if (i915_gem_object_get_pages(ctx_obj)) {
		seq_puts(m, "\tFailed to get pages for context object\n");
		return;
	}

	page = i915_gem_object_get_page(ctx_obj, 1);
	if (!WARN_ON(page == NULL)) {
		reg_state = kmap_atomic(page);

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
			seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   ggtt_offset + 4096 + (j * 4),
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

	seq_putc(m, '\n');
}

1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	struct intel_context *ctx;
	int ret, i;

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	list_for_each_entry(ctx, &dev_priv->context_list, link) {
		for_each_ring(ring, dev_priv, i) {
1841 1842 1843
			if (ring->default_context != ctx)
				i915_dump_lrc_obj(m, ring,
						  ctx->engine[i].state);
1844 1845 1846 1847 1848 1849 1850 1851
		}
	}

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875
static int i915_execlists(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *)m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	u32 status_pointer;
	u8 read_pointer;
	u8 write_pointer;
	u32 status;
	u32 ctx_id;
	struct list_head *cursor;
	int ring_id, i;
	int ret;

	if (!i915.enable_execlists) {
		seq_puts(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1876 1877
	intel_runtime_pm_get(dev_priv);

1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928
	for_each_ring(ring, dev_priv, ring_id) {
		struct intel_ctx_submit_request *head_req = NULL;
		int count = 0;
		unsigned long flags;

		seq_printf(m, "%s\n", ring->name);

		status = I915_READ(RING_EXECLIST_STATUS(ring));
		ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
		seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
			   status, ctx_id);

		status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
		seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);

		read_pointer = ring->next_context_status_buffer;
		write_pointer = status_pointer & 0x07;
		if (read_pointer > write_pointer)
			write_pointer += 6;
		seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
			   read_pointer, write_pointer);

		for (i = 0; i < 6; i++) {
			status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
			ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);

			seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
				   i, status, ctx_id);
		}

		spin_lock_irqsave(&ring->execlist_lock, flags);
		list_for_each(cursor, &ring->execlist_queue)
			count++;
		head_req = list_first_entry_or_null(&ring->execlist_queue,
				struct intel_ctx_submit_request, execlist_link);
		spin_unlock_irqrestore(&ring->execlist_lock, flags);

		seq_printf(m, "\t%d requests in queue\n", count);
		if (head_req) {
			struct drm_i915_gem_object *ctx_obj;

			ctx_obj = head_req->ctx->engine[ring_id].state;
			seq_printf(m, "\tHead request id: %u\n",
				   intel_execlists_ctx_id(ctx_obj));
			seq_printf(m, "\tHead request tail: %u\n",
				   head_req->tail);
		}

		seq_putc(m, '\n');
	}

1929
	intel_runtime_pm_put(dev_priv);
1930 1931 1932 1933 1934
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

1935 1936
static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
{
1937
	struct drm_info_node *node = m->private;
1938 1939
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1940
	unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
1941

1942
	spin_lock_irq(&dev_priv->uncore.lock);
1943 1944 1945 1946 1947
	if (IS_VALLEYVIEW(dev)) {
		fw_rendercount = dev_priv->uncore.fw_rendercount;
		fw_mediacount = dev_priv->uncore.fw_mediacount;
	} else
		forcewake_count = dev_priv->uncore.forcewake_count;
1948
	spin_unlock_irq(&dev_priv->uncore.lock);
1949

1950 1951 1952 1953 1954
	if (IS_VALLEYVIEW(dev)) {
		seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
		seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
	} else
		seq_printf(m, "forcewake count = %u\n", forcewake_count);
1955 1956 1957 1958

	return 0;
}

1959 1960
static const char *swizzle_string(unsigned swizzle)
{
1961
	switch (swizzle) {
1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1977
		return "unknown";
1978 1979 1980 1981 1982 1983 1984
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
1985
	struct drm_info_node *node = m->private;
1986 1987
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1988 1989 1990 1991 1992
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1993
	intel_runtime_pm_get(dev_priv);
1994 1995 1996 1997 1998 1999 2000 2001 2002

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2003 2004
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2005 2006 2007 2008
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
B
Ben Widawsky 已提交
2009
	} else if (INTEL_INFO(dev)->gen >= 6) {
2010 2011 2012 2013 2014 2015 2016 2017
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2018
		if (INTEL_INFO(dev)->gen >= 8)
B
Ben Widawsky 已提交
2019 2020 2021 2022 2023
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2024 2025
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2026
	}
2027 2028 2029 2030

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2031
	intel_runtime_pm_put(dev_priv);
2032 2033 2034 2035 2036
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

B
Ben Widawsky 已提交
2037 2038
static int per_file_ctx(int id, void *ptr, void *data)
{
2039
	struct intel_context *ctx = ptr;
B
Ben Widawsky 已提交
2040
	struct seq_file *m = data;
2041 2042 2043 2044 2045 2046 2047
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2048

2049 2050 2051
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2052
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2053 2054 2055 2056 2057
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

B
Ben Widawsky 已提交
2058
static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
D
Daniel Vetter 已提交
2059 2060
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2061
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
2062 2063
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int unused, i;
D
Daniel Vetter 已提交
2064

B
Ben Widawsky 已提交
2065 2066 2067 2068
	if (!ppgtt)
		return;

	seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
2069
	seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
B
Ben Widawsky 已提交
2070 2071 2072 2073 2074 2075 2076
	for_each_ring(ring, dev_priv, unused) {
		seq_printf(m, "%s\n", ring->name);
		for (i = 0; i < 4; i++) {
			u32 offset = 0x270 + i * 8;
			u64 pdp = I915_READ(ring->mmio_base + offset + 4);
			pdp <<= 32;
			pdp |= I915_READ(ring->mmio_base + offset);
2077
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2078 2079 2080 2081 2082 2083 2084
		}
	}
}

static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2085
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
2086
	struct drm_file *file;
B
Ben Widawsky 已提交
2087
	int i;
D
Daniel Vetter 已提交
2088 2089 2090 2091

	if (INTEL_INFO(dev)->gen == 6)
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2092
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
2093 2094 2095 2096 2097 2098 2099 2100 2101 2102
		seq_printf(m, "%s\n", ring->name);
		if (INTEL_INFO(dev)->gen == 7)
			seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2103
		seq_puts(m, "aliasing PPGTT:\n");
D
Daniel Vetter 已提交
2104
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
B
Ben Widawsky 已提交
2105

B
Ben Widawsky 已提交
2106
		ppgtt->debug_dump(ppgtt, m);
2107
	}
B
Ben Widawsky 已提交
2108 2109 2110 2111 2112 2113 2114

	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

		seq_printf(m, "proc: %s\n",
			   get_pid_task(file->pid, PIDTYPE_PID)->comm);
		idr_for_each(&file_priv->context_idr, per_file_ctx, m);
D
Daniel Vetter 已提交
2115 2116
	}
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2117 2118 2119 2120
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2121
	struct drm_info_node *node = m->private;
B
Ben Widawsky 已提交
2122
	struct drm_device *dev = node->minor->dev;
2123
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
2124 2125 2126 2127

	int ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2128
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2129 2130 2131 2132 2133 2134

	if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_info(m, dev);
	else if (INTEL_INFO(dev)->gen >= 6)
		gen6_ppgtt_info(m, dev);

2135
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2136 2137 2138 2139 2140
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2141 2142
static int i915_llc(struct seq_file *m, void *data)
{
2143
	struct drm_info_node *node = m->private;
2144 2145 2146 2147 2148 2149 2150 2151 2152 2153
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Size calculation for LLC is a bit of a pain. Ignore for now. */
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
	seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);

	return 0;
}

2154 2155 2156 2157 2158
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
2159
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2160 2161
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2162
	bool enabled = false;
2163

2164 2165
	intel_runtime_pm_get(dev_priv);

2166
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2167 2168
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2169
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2170
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2171 2172 2173 2174
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2175

R
Rodrigo Vivi 已提交
2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197
	if (HAS_PSR(dev)) {
		if (HAS_DDI(dev))
			enabled = I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
		else {
			for_each_pipe(dev_priv, pipe) {
				stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
					VLV_EDP_PSR_CURR_STATE_MASK;
				if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
				    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
					enabled = true;
			}
		}
	}
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

	if (!HAS_DDI(dev))
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2198

R
Rodrigo Vivi 已提交
2199 2200
	/* CHV PSR has no kind of performance counter */
	if (HAS_PSR(dev) && HAS_DDI(dev)) {
R
Rodrigo Vivi 已提交
2201 2202
		psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2203 2204 2205

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2206
	mutex_unlock(&dev_priv->psr.lock);
2207

2208
	intel_runtime_pm_put(dev_priv);
2209 2210 2211
	return 0;
}

2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228
static int i915_sink_crc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {

		if (connector->base.dpms != DRM_MODE_DPMS_ON)
			continue;

2229 2230 2231
		if (!connector->base.encoder)
			continue;

2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252
		encoder = to_intel_encoder(connector->base.encoder);
		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263
static int i915_energy_uJ(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u64 power;
	u32 units;

	if (INTEL_INFO(dev)->gen < 6)
		return -ENODEV;

2264 2265
	intel_runtime_pm_get(dev_priv);

2266 2267 2268 2269 2270 2271
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2272 2273
	intel_runtime_pm_put(dev_priv);

2274
	seq_printf(m, "%llu", (long long unsigned)power);
2275 2276 2277 2278 2279 2280

	return 0;
}

static int i915_pc8_status(struct seq_file *m, void *unused)
{
2281
	struct drm_info_node *node = m->private;
2282 2283 2284
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2285
	if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2286 2287 2288 2289
		seq_puts(m, "not supported\n");
		return 0;
	}

2290
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
2291
	seq_printf(m, "IRQs disabled: %s\n",
2292
		   yesno(!intel_irqs_enabled(dev_priv)));
2293

2294 2295 2296
	return 0;
}

2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319
static const char *power_domain_str(enum intel_display_power_domain domain)
{
	switch (domain) {
	case POWER_DOMAIN_PIPE_A:
		return "PIPE_A";
	case POWER_DOMAIN_PIPE_B:
		return "PIPE_B";
	case POWER_DOMAIN_PIPE_C:
		return "PIPE_C";
	case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
		return "PIPE_A_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
		return "PIPE_B_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
		return "PIPE_C_PANEL_FITTER";
	case POWER_DOMAIN_TRANSCODER_A:
		return "TRANSCODER_A";
	case POWER_DOMAIN_TRANSCODER_B:
		return "TRANSCODER_B";
	case POWER_DOMAIN_TRANSCODER_C:
		return "TRANSCODER_C";
	case POWER_DOMAIN_TRANSCODER_EDP:
		return "TRANSCODER_EDP";
I
Imre Deak 已提交
2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341
	case POWER_DOMAIN_PORT_DDI_A_2_LANES:
		return "PORT_DDI_A_2_LANES";
	case POWER_DOMAIN_PORT_DDI_A_4_LANES:
		return "PORT_DDI_A_4_LANES";
	case POWER_DOMAIN_PORT_DDI_B_2_LANES:
		return "PORT_DDI_B_2_LANES";
	case POWER_DOMAIN_PORT_DDI_B_4_LANES:
		return "PORT_DDI_B_4_LANES";
	case POWER_DOMAIN_PORT_DDI_C_2_LANES:
		return "PORT_DDI_C_2_LANES";
	case POWER_DOMAIN_PORT_DDI_C_4_LANES:
		return "PORT_DDI_C_4_LANES";
	case POWER_DOMAIN_PORT_DDI_D_2_LANES:
		return "PORT_DDI_D_2_LANES";
	case POWER_DOMAIN_PORT_DDI_D_4_LANES:
		return "PORT_DDI_D_4_LANES";
	case POWER_DOMAIN_PORT_DSI:
		return "PORT_DSI";
	case POWER_DOMAIN_PORT_CRT:
		return "PORT_CRT";
	case POWER_DOMAIN_PORT_OTHER:
		return "PORT_OTHER";
2342 2343 2344 2345
	case POWER_DOMAIN_VGA:
		return "VGA";
	case POWER_DOMAIN_AUDIO:
		return "AUDIO";
P
Paulo Zanoni 已提交
2346 2347
	case POWER_DOMAIN_PLLS:
		return "PLLS";
2348 2349 2350
	case POWER_DOMAIN_INIT:
		return "INIT";
	default:
2351
		MISSING_CASE(domain);
2352 2353 2354 2355 2356 2357
		return "?";
	}
}

static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2358
	struct drm_info_node *node = m->private;
2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
				 power_domain_str(power_domain),
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2413
	struct drm_info_node *node = m->private;
2414 2415 2416 2417 2418 2419 2420
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2421
		   encoder->base.id, encoder->name);
2422 2423 2424 2425
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2426
			   connector->name,
2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2440
	struct drm_info_node *node = m->private;
2441 2442 2443 2444
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;

2445 2446 2447 2448 2449 2450
	if (crtc->primary->fb)
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
			   crtc->primary->fb->base.id, crtc->x, crtc->y,
			   crtc->primary->fb->width, crtc->primary->fb->height);
	else
		seq_puts(m, "\tprimary plane disabled\n");
2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
	seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
		   "no");
	if (intel_encoder->type == INTEL_OUTPUT_EDP)
		intel_panel_info(m, &intel_connector->panel);
}

static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

	seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
		   "no");
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2497
	struct drm_display_mode *mode;
2498 2499

	seq_printf(m, "connector %d: type %s, status: %s\n",
2500
		   connector->base.id, connector->name,
2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2512 2513 2514 2515 2516 2517 2518 2519 2520
	if (intel_encoder) {
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
			intel_dp_info(m, intel_connector);
		else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
			intel_hdmi_info(m, intel_connector);
		else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
			intel_lvds_info(m, intel_connector);
	}
2521

2522 2523 2524
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2525 2526
}

2527 2528 2529 2530 2531 2532 2533 2534
static bool cursor_active(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 state;

	if (IS_845G(dev) || IS_I865G(dev))
		state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
	else
2535
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2536 2537 2538 2539 2540 2541 2542 2543 2544

	return state;
}

static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pos;

2545
	pos = I915_READ(CURPOS(pipe));
2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

	return cursor_active(dev, pipe);
}

2558 2559
static int i915_display_info(struct seq_file *m, void *unused)
{
2560
	struct drm_info_node *node = m->private;
2561
	struct drm_device *dev = node->minor->dev;
2562
	struct drm_i915_private *dev_priv = dev->dev_private;
2563
	struct intel_crtc *crtc;
2564 2565
	struct drm_connector *connector;

2566
	intel_runtime_pm_get(dev_priv);
2567 2568 2569
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
2570
	for_each_intel_crtc(dev, crtc) {
2571 2572
		bool active;
		int x, y;
2573

2574
		seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
2575
			   crtc->base.base.id, pipe_name(crtc->pipe),
2576
			   yesno(crtc->active), crtc->config.pipe_src_w, crtc->config.pipe_src_h);
2577
		if (crtc->active) {
2578 2579
			intel_crtc_info(m, crtc);

2580
			active = cursor_position(dev, crtc->pipe, &x, &y);
2581
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
2582
				   yesno(crtc->cursor_base),
2583 2584
				   x, y, crtc->cursor_width, crtc->cursor_height,
				   crtc->cursor_addr, yesno(active));
2585
		}
2586 2587 2588 2589

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
2590 2591 2592 2593 2594 2595 2596 2597 2598
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
2599
	intel_runtime_pm_put(dev_priv);
2600 2601 2602 2603

	return 0;
}

B
Ben Widawsky 已提交
2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	int i, j, ret;

	if (!i915_semaphore_is_enabled(dev)) {
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2621
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670

	if (IS_BROADWELL(dev)) {
		struct page *page;
		uint64_t *seqno;

		page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);

		seqno = (uint64_t *)kmap_atomic(page);
		for_each_ring(ring, dev_priv, i) {
			uint64_t offset;

			seq_printf(m, "%s\n", ring->name);

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
				offset = i * I915_NUM_RINGS + j;
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
				offset = i + (j * I915_NUM_RINGS);
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
		for_each_ring(ring, dev_priv, i)
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
					   I915_READ(ring->semaphore.mbox.signal[j]));
		seq_putc(m, '\n');
	}

	seq_puts(m, "\nSync seqno:\n");
	for_each_ring(ring, dev_priv, i) {
		for (j = 0; j < num_rings; j++) {
			seq_printf(m, "  0x%08x ", ring->semaphore.sync_seqno[j]);
		}
		seq_putc(m, '\n');
	}
	seq_putc(m, '\n');

2671
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
2672 2673 2674 2675
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2688
		seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
2689
			   pll->config.crtc_mask, pll->active, yesno(pll->on));
2690
		seq_printf(m, " tracked hardware state:\n");
2691 2692 2693 2694 2695 2696
		seq_printf(m, " dpll:    0x%08x\n", pll->config.hw_state.dpll);
		seq_printf(m, " dpll_md: 0x%08x\n",
			   pll->config.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->config.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->config.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->config.hw_state.wrpll);
2697 2698 2699 2700 2701 2702
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

2703
static int i915_wa_registers(struct seq_file *m, void *unused)
2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716
{
	int i;
	int ret;
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

2717 2718
	seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
	for (i = 0; i < dev_priv->workarounds.count; ++i) {
2719 2720
		u32 addr, mask, value, read;
		bool ok;
2721

2722 2723
		addr = dev_priv->workarounds.reg[i].addr;
		mask = dev_priv->workarounds.reg[i].mask;
2724 2725 2726 2727 2728
		value = dev_priv->workarounds.reg[i].value;
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
			   addr, value, mask, read, ok ? "OK" : "FAIL");
2729 2730 2731 2732 2733 2734 2735 2736
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2737 2738 2739 2740 2741 2742 2743 2744 2745 2746
static int i915_ddb_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

2747 2748 2749
	if (INTEL_INFO(dev)->gen < 9)
		return 0;

2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

		for_each_plane(pipe, plane) {
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

		entry = &ddb->cursor[pipe];
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

2776 2777 2778 2779 2780 2781
struct pipe_crc_info {
	const char *name;
	struct drm_device *dev;
	enum pipe pipe;
};

2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_encoder *encoder;
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
	drm_modeset_lock_all(dev);
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
		intel_encoder = to_intel_encoder(encoder);
		if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
			continue;
		intel_dig_port = enc_to_dig_port(encoder);
		if (!intel_dig_port->dp.can_mst)
			continue;

		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
	drm_modeset_unlock_all(dev);
	return 0;
}

2804 2805
static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
2806 2807 2808 2809
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

2810 2811 2812
	if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
		return -ENODEV;

2813 2814 2815 2816
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
2817 2818 2819
		return -EBUSY; /* already open */
	}

2820
	pipe_crc->opened = true;
2821 2822
	filep->private_data = inode->i_private;

2823 2824
	spin_unlock_irq(&pipe_crc->lock);

2825 2826 2827 2828 2829
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
2830 2831 2832 2833
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

2834 2835 2836
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
2837

2838 2839 2840 2841 2842 2843 2844 2845 2846
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
2847
{
2848 2849 2850
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
	struct drm_device *dev = info->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
2862
	int n_entries;
2863 2864 2865 2866 2867 2868 2869 2870 2871 2872
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
2873
		return 0;
2874 2875

	/* nothing to read */
2876
	spin_lock_irq(&pipe_crc->lock);
2877
	while (pipe_crc_data_count(pipe_crc) == 0) {
2878 2879 2880 2881
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
2882
			return -EAGAIN;
2883
		}
2884

2885 2886 2887 2888 2889 2890
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
2891 2892
	}

2893
	/* We now have one or more entries to read */
2894
	n_entries = count / PIPE_CRC_LINE_LEN;
2895

2896
	bytes_read = 0;
2897 2898 2899
	while (n_entries > 0) {
		struct intel_pipe_crc_entry *entry =
			&pipe_crc->entries[pipe_crc->tail];
2900
		int ret;
2901

2902 2903 2904 2905 2906 2907 2908
		if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			     INTEL_PIPE_CRC_ENTRIES_NR) < 1)
			break;

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);

2909 2910 2911 2912 2913 2914
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

2915 2916 2917
		spin_unlock_irq(&pipe_crc->lock);

		ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
2918 2919
		if (ret == PIPE_CRC_LINE_LEN)
			return -EFAULT;
2920

2921 2922 2923 2924 2925
		user_buf += PIPE_CRC_LINE_LEN;
		n_entries--;

		spin_lock_irq(&pipe_crc->lock);
	}
2926

2927 2928
	spin_unlock_irq(&pipe_crc->lock);

2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

	info->dev = dev;
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
2964 2965
	if (!ent)
		return -ENOMEM;
2966 2967

	return drm_add_fake_info_node(minor, ent, info);
2968 2969
}

D
Daniel Vetter 已提交
2970
static const char * const pipe_crc_sources[] = {
2971 2972 2973 2974
	"none",
	"plane1",
	"plane2",
	"pf",
2975
	"pipe",
D
Daniel Vetter 已提交
2976 2977 2978 2979
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
2980
	"auto",
2981 2982 2983 2984 2985 2986 2987 2988
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

2989
static int display_crc_ctl_show(struct seq_file *m, void *data)
2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001
{
	struct drm_device *dev = m->private;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

3002
static int display_crc_ctl_open(struct inode *inode, struct file *file)
3003 3004 3005
{
	struct drm_device *dev = inode->i_private;

3006
	return single_open(file, display_crc_ctl_show, dev);
3007 3008
}

3009
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3010 3011
				 uint32_t *val)
{
3012 3013 3014 3015
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

3029 3030 3031 3032 3033
static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
				     enum intel_pipe_crc_source *source)
{
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
3034
	struct intel_digital_port *dig_port;
3035 3036 3037 3038
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

3039
	drm_modeset_lock_all(dev);
3040
	for_each_intel_encoder(dev, encoder) {
3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
		case INTEL_OUTPUT_EDP:
3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
3071
			break;
3072 3073
		default:
			break;
3074 3075
		}
	}
3076
	drm_modeset_unlock_all(dev);
3077 3078 3079 3080 3081 3082 3083

	return ret;
}

static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3084 3085
				uint32_t *val)
{
3086 3087 3088
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

3089 3090 3091 3092 3093 3094 3095
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
3096 3097 3098 3099 3100
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
3101
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3102 3103 3104
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
3105
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3106
		break;
3107 3108 3109 3110 3111 3112
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_CHERRYVIEW(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
		need_stable_symbols = true;
		break;
D
Daniel Vetter 已提交
3113 3114 3115 3116 3117 3118 3119
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		tmp |= DC_BALANCE_RESET_VLV;
3133 3134
		switch (pipe) {
		case PIPE_A:
3135
			tmp |= PIPE_A_SCRAMBLE_RESET;
3136 3137
			break;
		case PIPE_B:
3138
			tmp |= PIPE_B_SCRAMBLE_RESET;
3139 3140 3141 3142 3143 3144 3145
			break;
		case PIPE_C:
			tmp |= PIPE_C_SCRAMBLE_RESET;
			break;
		default:
			return -EINVAL;
		}
3146 3147 3148
		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
3149 3150 3151
	return 0;
}

3152
static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
3153 3154
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
3155 3156
				 uint32_t *val)
{
3157 3158 3159
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

3160 3161 3162 3163 3164 3165 3166
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
		if (!SUPPORTS_TV(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
3179
		need_stable_symbols = true;
3180 3181 3182 3183 3184
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
3185
		need_stable_symbols = true;
3186 3187 3188 3189 3190
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
3191
		need_stable_symbols = true;
3192 3193 3194 3195 3196 3197 3198 3199
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		WARN_ON(!IS_G4X(dev));

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

3225 3226 3227
	return 0;
}

3228 3229 3230 3231 3232 3233
static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

3234 3235
	switch (pipe) {
	case PIPE_A:
3236
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
3237 3238
		break;
	case PIPE_B:
3239
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
3240 3241 3242 3243 3244 3245 3246
		break;
	case PIPE_C:
		tmp &= ~PIPE_C_SCRAMBLE_RESET;
		break;
	default:
		return;
	}
3247 3248 3249 3250 3251 3252
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270
static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

3271
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
3272 3273
				uint32_t *val)
{
3274 3275 3276 3277
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
3278 3279 3280 3281 3282 3283 3284 3285 3286
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
3287
	case INTEL_PIPE_CRC_SOURCE_NONE:
3288 3289
		*val = 0;
		break;
D
Daniel Vetter 已提交
3290 3291
	default:
		return -EINVAL;
3292 3293 3294 3295 3296
	}

	return 0;
}

3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350
static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);

	drm_modeset_lock_all(dev);
	/*
	 * If we use the eDP transcoder we need to make sure that we don't
	 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
	 * relevant on hsw with pipe A when using the always-on power well
	 * routing.
	 */
	if (crtc->config.cpu_transcoder == TRANSCODER_EDP &&
	    !crtc->config.pch_pfit.enabled) {
		crtc->config.pch_pfit.force_thru = true;

		intel_display_power_get(dev_priv,
					POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));

		dev_priv->display.crtc_disable(&crtc->base);
		dev_priv->display.crtc_enable(&crtc->base);
	}
	drm_modeset_unlock_all(dev);
}

static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);

	drm_modeset_lock_all(dev);
	/*
	 * If we use the eDP transcoder we need to make sure that we don't
	 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
	 * relevant on hsw with pipe A when using the always-on power well
	 * routing.
	 */
	if (crtc->config.pch_pfit.force_thru) {
		crtc->config.pch_pfit.force_thru = false;

		dev_priv->display.crtc_disable(&crtc->base);
		dev_priv->display.crtc_enable(&crtc->base);

		intel_display_power_put(dev_priv,
					POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
	}
	drm_modeset_unlock_all(dev);
}

static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
3351 3352
				uint32_t *val)
{
3353 3354 3355 3356
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
3357 3358 3359 3360 3361 3362 3363
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
3364 3365 3366
		if (IS_HASWELL(dev) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev);

3367 3368
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
3369
	case INTEL_PIPE_CRC_SOURCE_NONE:
3370 3371
		*val = 0;
		break;
D
Daniel Vetter 已提交
3372 3373
	default:
		return -EINVAL;
3374 3375 3376 3377 3378
	}

	return 0;
}

3379 3380 3381 3382
static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
			       enum intel_pipe_crc_source source)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3383
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
3384 3385
	struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
									pipe));
3386
	u32 val = 0; /* shut up gcc */
3387
	int ret;
3388

3389 3390 3391
	if (pipe_crc->source == source)
		return 0;

3392 3393 3394 3395
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

3396 3397 3398 3399 3400
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
		DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
		return -EIO;
	}

D
Daniel Vetter 已提交
3401
	if (IS_GEN2(dev))
3402
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
D
Daniel Vetter 已提交
3403
	else if (INTEL_INFO(dev)->gen < 5)
3404
		ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
D
Daniel Vetter 已提交
3405
	else if (IS_VALLEYVIEW(dev))
3406
		ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3407
	else if (IS_GEN5(dev) || IS_GEN6(dev))
3408
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
3409
	else
3410
		ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3411 3412 3413 3414

	if (ret != 0)
		return ret;

3415 3416
	/* none -> real source transition */
	if (source) {
3417 3418
		struct intel_pipe_crc_entry *entries;

3419 3420 3421
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

3422 3423
		entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
				  sizeof(pipe_crc->entries[0]),
3424 3425
				  GFP_KERNEL);
		if (!entries)
3426 3427
			return -ENOMEM;

3428 3429 3430 3431 3432 3433 3434 3435
		/*
		 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
		 * enabled and disabled dynamically based on package C states,
		 * user space can't make reliable use of the CRCs, so let's just
		 * completely disable it.
		 */
		hsw_disable_ips(crtc);

3436
		spin_lock_irq(&pipe_crc->lock);
3437
		kfree(pipe_crc->entries);
3438
		pipe_crc->entries = entries;
3439 3440 3441
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
3442 3443
	}

3444
	pipe_crc->source = source;
3445 3446 3447 3448

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

3449 3450
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
3451
		struct intel_pipe_crc_entry *entries;
3452 3453
		struct intel_crtc *crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
3454

3455 3456 3457
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

3458 3459 3460 3461
		drm_modeset_lock(&crtc->base.mutex, NULL);
		if (crtc->active)
			intel_wait_for_vblank(dev, pipe);
		drm_modeset_unlock(&crtc->base.mutex);
3462

3463 3464
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
3465
		pipe_crc->entries = NULL;
3466 3467
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
3468 3469 3470
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
3471 3472 3473

		if (IS_G4X(dev))
			g4x_undo_pipe_scramble_reset(dev, pipe);
3474 3475
		else if (IS_VALLEYVIEW(dev))
			vlv_undo_pipe_scramble_reset(dev, pipe);
3476 3477
		else if (IS_HASWELL(dev) && pipe == PIPE_A)
			hsw_undo_trans_edp_pipe_A_crc_wa(dev);
3478 3479

		hsw_enable_ips(crtc);
3480 3481
	}

3482 3483 3484 3485 3486
	return 0;
}

/*
 * Parse pipe CRC command strings:
3487 3488 3489
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
3490 3491 3492 3493
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
3494 3495
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
3496
 */
3497
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

3528 3529 3530 3531
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
3532
static const char * const pipe_crc_objects[] = {
3533 3534 3535 3536
	"pipe",
};

static int
3537
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
3538 3539 3540 3541 3542
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
3543
			*o = i;
3544 3545 3546 3547 3548 3549
			return 0;
		    }

	return -EINVAL;
}

3550
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
3563
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
3564 3565 3566 3567 3568
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
3569
			*s = i;
3570 3571 3572 3573 3574 3575
			return 0;
		    }

	return -EINVAL;
}

3576
static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
3577
{
3578
#define N_WORDS 3
3579
	int n_words;
3580
	char *words[N_WORDS];
3581
	enum pipe pipe;
3582
	enum intel_pipe_crc_object object;
3583 3584
	enum intel_pipe_crc_source source;

3585
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
3586 3587 3588 3589 3590 3591
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

3592
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
3593
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
3594 3595 3596
		return -EINVAL;
	}

3597
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
3598
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3599 3600 3601
		return -EINVAL;
	}

3602
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
3603
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
3604 3605 3606 3607 3608 3609
		return -EINVAL;
	}

	return pipe_crc_set_source(dev, pipe, source);
}

3610 3611
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

3637
	ret = display_crc_ctl_parse(dev, tmpbuf, len);
3638 3639 3640 3641 3642 3643 3644 3645 3646 3647

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

3648
static const struct file_operations i915_display_crc_ctl_fops = {
3649
	.owner = THIS_MODULE,
3650
	.open = display_crc_ctl_open,
3651 3652 3653
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
3654
	.write = display_crc_ctl_write
3655 3656
};

3657
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3658 3659
{
	struct drm_device *dev = m->private;
3660
	int num_levels = ilk_wm_max_level(dev) + 1;
3661 3662 3663 3664 3665 3666 3667
	int level;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3668 3669 3670 3671 3672 3673 3674
		/*
		 * - WM1+ latency values in 0.5us units
		 * - latencies are in us on gen9
		 */
		if (INTEL_INFO(dev)->gen >= 9)
			latency *= 10;
		else if (level > 0)
3675 3676 3677
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3678
			   level, wm[level], latency / 10, latency % 10);
3679 3680 3681 3682 3683 3684 3685 3686
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
3687 3688 3689 3690 3691 3692 3693
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.pri_latency;
3694

3695
	wm_latency_show(m, latencies);
3696 3697 3698 3699 3700 3701 3702

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
3703 3704 3705 3706 3707 3708 3709
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.spr_latency;
3710

3711
	wm_latency_show(m, latencies);
3712 3713 3714 3715 3716 3717 3718

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
3719 3720 3721 3722 3723 3724 3725
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.cur_latency;
3726

3727
	wm_latency_show(m, latencies);
3728 3729 3730 3731 3732 3733 3734 3735

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

3736
	if (HAS_GMCH_DISPLAY(dev))
3737 3738 3739 3740 3741 3742 3743 3744 3745
		return -ENODEV;

	return single_open(file, pri_wm_latency_show, dev);
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

3746
	if (HAS_GMCH_DISPLAY(dev))
3747 3748 3749 3750 3751 3752 3753 3754 3755
		return -ENODEV;

	return single_open(file, spr_wm_latency_show, dev);
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

3756
	if (HAS_GMCH_DISPLAY(dev))
3757 3758 3759 3760 3761 3762
		return -ENODEV;

	return single_open(file, cur_wm_latency_show, dev);
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3763
				size_t len, loff_t *offp, uint16_t wm[8])
3764 3765 3766
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
3767
	uint16_t new[8] = { 0 };
3768
	int num_levels = ilk_wm_max_level(dev) + 1;
3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780
	int level;
	int ret;
	char tmp[32];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3781 3782 3783
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
3803 3804
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;
3805

3806 3807 3808 3809 3810 3811
	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.pri_latency;

	return wm_latency_write(file, ubuf, len, offp, latencies);
3812 3813 3814 3815 3816 3817 3818
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
3819 3820
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;
3821

3822 3823 3824 3825 3826 3827
	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.spr_latency;

	return wm_latency_write(file, ubuf, len, offp, latencies);
3828 3829 3830 3831 3832 3833 3834
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
3835 3836 3837 3838 3839 3840 3841
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.cur_latency;
3842

3843
	return wm_latency_write(file, ubuf, len, offp, latencies);
3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3873 3874
static int
i915_wedged_get(void *data, u64 *val)
3875
{
3876
	struct drm_device *dev = data;
3877
	struct drm_i915_private *dev_priv = dev->dev_private;
3878

3879
	*val = atomic_read(&dev_priv->gpu_error.reset_counter);
3880

3881
	return 0;
3882 3883
}

3884 3885
static int
i915_wedged_set(void *data, u64 val)
3886
{
3887
	struct drm_device *dev = data;
3888 3889 3890
	struct drm_i915_private *dev_priv = dev->dev_private;

	intel_runtime_pm_get(dev_priv);
3891

3892 3893
	i915_handle_error(dev, val,
			  "Manually setting wedged to %llu", val);
3894 3895 3896

	intel_runtime_pm_put(dev_priv);

3897
	return 0;
3898 3899
}

3900 3901
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
3902
			"%llu\n");
3903

3904 3905
static int
i915_ring_stop_get(void *data, u64 *val)
3906
{
3907
	struct drm_device *dev = data;
3908
	struct drm_i915_private *dev_priv = dev->dev_private;
3909

3910
	*val = dev_priv->gpu_error.stop_rings;
3911

3912
	return 0;
3913 3914
}

3915 3916
static int
i915_ring_stop_set(void *data, u64 val)
3917
{
3918
	struct drm_device *dev = data;
3919
	struct drm_i915_private *dev_priv = dev->dev_private;
3920
	int ret;
3921

3922
	DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
3923

3924 3925 3926 3927
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

3928
	dev_priv->gpu_error.stop_rings = val;
3929 3930
	mutex_unlock(&dev->struct_mutex);

3931
	return 0;
3932 3933
}

3934 3935 3936
DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
			i915_ring_stop_get, i915_ring_stop_set,
			"0x%08llx\n");
3937

3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	dev_priv->gpu_error.test_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4004 4005 4006 4007 4008 4009 4010 4011
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
4012 4013
static int
i915_drop_caches_get(void *data, u64 *val)
4014
{
4015
	*val = DROP_ALL;
4016

4017
	return 0;
4018 4019
}

4020 4021
static int
i915_drop_caches_set(void *data, u64 val)
4022
{
4023
	struct drm_device *dev = data;
4024
	struct drm_i915_private *dev_priv = dev->dev_private;
4025
	int ret;
4026

4027
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
		ret = i915_gpu_idle(dev);
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
		i915_gem_retire_requests(dev);

4044 4045
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4046

4047 4048
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4049 4050 4051 4052

unlock:
	mutex_unlock(&dev->struct_mutex);

4053
	return ret;
4054 4055
}

4056 4057 4058
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4059

4060 4061
static int
i915_max_freq_get(void *data, u64 *val)
4062
{
4063
	struct drm_device *dev = data;
4064
	struct drm_i915_private *dev_priv = dev->dev_private;
4065
	int ret;
4066

4067
	if (INTEL_INFO(dev)->gen < 6)
4068 4069
		return -ENODEV;

4070 4071
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4072
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4073 4074
	if (ret)
		return ret;
4075

4076
	if (IS_VALLEYVIEW(dev))
4077
		*val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4078
	else
4079
		*val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4080
	mutex_unlock(&dev_priv->rps.hw_lock);
4081

4082
	return 0;
4083 4084
}

4085 4086
static int
i915_max_freq_set(void *data, u64 val)
4087
{
4088
	struct drm_device *dev = data;
4089
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jeff McGee 已提交
4090
	u32 rp_state_cap, hw_max, hw_min;
4091
	int ret;
4092

4093
	if (INTEL_INFO(dev)->gen < 6)
4094
		return -ENODEV;
4095

4096 4097
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4098
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4099

4100
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4101 4102 4103
	if (ret)
		return ret;

4104 4105 4106
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4107
	if (IS_VALLEYVIEW(dev)) {
4108
		val = vlv_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4109

4110 4111
		hw_max = dev_priv->rps.max_freq;
		hw_min = dev_priv->rps.min_freq;
4112 4113
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
J
Jeff McGee 已提交
4114 4115

		rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
4116
		hw_max = dev_priv->rps.max_freq;
J
Jeff McGee 已提交
4117 4118 4119
		hw_min = (rp_state_cap >> 16) & 0xff;
	}

4120
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4121 4122
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4123 4124
	}

4125
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4126 4127 4128 4129 4130 4131

	if (IS_VALLEYVIEW(dev))
		valleyview_set_rps(dev, val);
	else
		gen6_set_rps(dev, val);

4132
	mutex_unlock(&dev_priv->rps.hw_lock);
4133

4134
	return 0;
4135 4136
}

4137 4138
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4139
			"%llu\n");
4140

4141 4142
static int
i915_min_freq_get(void *data, u64 *val)
4143
{
4144
	struct drm_device *dev = data;
4145
	struct drm_i915_private *dev_priv = dev->dev_private;
4146
	int ret;
4147

4148
	if (INTEL_INFO(dev)->gen < 6)
4149 4150
		return -ENODEV;

4151 4152
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4153
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4154 4155
	if (ret)
		return ret;
4156

4157
	if (IS_VALLEYVIEW(dev))
4158
		*val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4159
	else
4160
		*val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4161
	mutex_unlock(&dev_priv->rps.hw_lock);
4162

4163
	return 0;
4164 4165
}

4166 4167
static int
i915_min_freq_set(void *data, u64 val)
4168
{
4169
	struct drm_device *dev = data;
4170
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jeff McGee 已提交
4171
	u32 rp_state_cap, hw_max, hw_min;
4172
	int ret;
4173

4174
	if (INTEL_INFO(dev)->gen < 6)
4175
		return -ENODEV;
4176

4177 4178
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4179
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4180

4181
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4182 4183 4184
	if (ret)
		return ret;

4185 4186 4187
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4188
	if (IS_VALLEYVIEW(dev)) {
4189
		val = vlv_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4190

4191 4192
		hw_max = dev_priv->rps.max_freq;
		hw_min = dev_priv->rps.min_freq;
4193 4194
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
J
Jeff McGee 已提交
4195 4196

		rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
4197
		hw_max = dev_priv->rps.max_freq;
J
Jeff McGee 已提交
4198 4199 4200
		hw_min = (rp_state_cap >> 16) & 0xff;
	}

4201
	if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
4202 4203
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4204
	}
J
Jeff McGee 已提交
4205

4206
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
4207 4208 4209 4210 4211 4212

	if (IS_VALLEYVIEW(dev))
		valleyview_set_rps(dev, val);
	else
		gen6_set_rps(dev, val);

4213
	mutex_unlock(&dev_priv->rps.hw_lock);
4214

4215
	return 0;
4216 4217
}

4218 4219
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4220
			"%llu\n");
4221

4222 4223
static int
i915_cache_sharing_get(void *data, u64 *val)
4224
{
4225
	struct drm_device *dev = data;
4226
	struct drm_i915_private *dev_priv = dev->dev_private;
4227
	u32 snpcr;
4228
	int ret;
4229

4230 4231 4232
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

4233 4234 4235
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
4236
	intel_runtime_pm_get(dev_priv);
4237

4238
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4239 4240

	intel_runtime_pm_put(dev_priv);
4241 4242
	mutex_unlock(&dev_priv->dev->struct_mutex);

4243
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4244

4245
	return 0;
4246 4247
}

4248 4249
static int
i915_cache_sharing_set(void *data, u64 val)
4250
{
4251
	struct drm_device *dev = data;
4252 4253 4254
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 snpcr;

4255 4256 4257
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

4258
	if (val > 3)
4259 4260
		return -EINVAL;

4261
	intel_runtime_pm_get(dev_priv);
4262
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4263 4264 4265 4266 4267 4268 4269

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4270
	intel_runtime_pm_put(dev_priv);
4271
	return 0;
4272 4273
}

4274 4275 4276
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4277

4278 4279 4280 4281 4282
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

4283
	if (INTEL_INFO(dev)->gen < 6)
4284 4285
		return 0;

4286
	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
4287 4288 4289 4290

	return 0;
}

4291
static int i915_forcewake_release(struct inode *inode, struct file *file)
4292 4293 4294 4295
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

4296
	if (INTEL_INFO(dev)->gen < 6)
4297 4298
		return 0;

4299
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
4316
				  S_IRUSR,
4317 4318
				  root, dev,
				  &i915_forcewake_fops);
4319 4320
	if (!ent)
		return -ENOMEM;
4321

B
Ben Widawsky 已提交
4322
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
4323 4324
}

4325 4326 4327 4328
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
4329 4330 4331 4332
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

4333
	ent = debugfs_create_file(name,
4334 4335
				  S_IRUGO | S_IWUSR,
				  root, dev,
4336
				  fops);
4337 4338
	if (!ent)
		return -ENOMEM;
4339

4340
	return drm_add_fake_info_node(minor, ent, fops);
4341 4342
}

4343
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4344
	{"i915_capabilities", i915_capabilities, 0},
4345
	{"i915_gem_objects", i915_gem_object_info, 0},
4346
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4347
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
4348 4349
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
4350
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4351
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
4352 4353
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
4354
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4355
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4356 4357 4358
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
4359
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
4360
	{"i915_frequency_info", i915_frequency_info, 0},
4361
	{"i915_drpc_info", i915_drpc_info, 0},
4362
	{"i915_emon_status", i915_emon_status, 0},
4363
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4364
	{"i915_fbc_status", i915_fbc_status, 0},
4365
	{"i915_ips_status", i915_ips_status, 0},
4366
	{"i915_sr_status", i915_sr_status, 0},
4367
	{"i915_opregion", i915_opregion, 0},
4368
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4369
	{"i915_context_status", i915_context_status, 0},
4370
	{"i915_dump_lrc", i915_dump_lrc, 0},
4371
	{"i915_execlists", i915_execlists, 0},
4372
	{"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
4373
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
4374
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
4375
	{"i915_llc", i915_llc, 0},
4376
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4377
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
4378
	{"i915_energy_uJ", i915_energy_uJ, 0},
4379
	{"i915_pc8_status", i915_pc8_status, 0},
4380
	{"i915_power_domain_info", i915_power_domain_info, 0},
4381
	{"i915_display_info", i915_display_info, 0},
B
Ben Widawsky 已提交
4382
	{"i915_semaphore_status", i915_semaphore_status, 0},
4383
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4384
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4385
	{"i915_wa_registers", i915_wa_registers, 0},
4386
	{"i915_ddb_info", i915_ddb_info, 0},
4387
};
4388
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4389

4390
static const struct i915_debugfs_files {
4391 4392 4393 4394 4395 4396 4397 4398
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_ring_stop", &i915_ring_stop_fops},
4399 4400
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4401 4402 4403
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
4404
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
4405 4406 4407
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4408
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
4409 4410
};

4411 4412 4413
void intel_display_crc_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4414
	enum pipe pipe;
4415

4416
	for_each_pipe(dev_priv, pipe) {
4417
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
4418

4419 4420
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
4421 4422 4423 4424
		init_waitqueue_head(&pipe_crc->wq);
	}
}

4425
int i915_debugfs_init(struct drm_minor *minor)
4426
{
4427
	int ret, i;
4428

4429
	ret = i915_forcewake_create(minor->debugfs_root, minor);
4430 4431
	if (ret)
		return ret;
4432

4433 4434 4435 4436 4437 4438
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

4439 4440 4441 4442 4443 4444 4445
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
4446

4447 4448
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4449 4450 4451
					minor->debugfs_root, minor);
}

4452
void i915_debugfs_cleanup(struct drm_minor *minor)
4453
{
4454 4455
	int i;

4456 4457
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
4458

4459 4460
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
4461

D
Daniel Vetter 已提交
4462
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
4463 4464 4465 4466 4467 4468
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

4469 4470 4471 4472 4473 4474
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
			(struct drm_info_list *) i915_debugfs_files[i].fops;

		drm_debugfs_remove_files(info_list, 1, minor);
	}
4475
}