i915_debugfs.c 130.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/sched/mm.h>
30 31
#include <linux/sort.h>

32 33
#include <drm/drm_debugfs.h>
#include <drm/drm_fourcc.h>
34

35
#include "display/intel_dp.h"
36 37
#include "display/intel_fbc.h"
#include "display/intel_hdcp.h"
38
#include "display/intel_hdmi.h"
39
#include "display/intel_psr.h"
40

41
#include "gem/i915_gem_context.h"
42 43
#include "gt/intel_reset.h"

44
#include "i915_debugfs.h"
45
#include "i915_irq.h"
46
#include "intel_csr.h"
47 48
#include "intel_drv.h"
#include "intel_guc_submission.h"
49
#include "intel_pm.h"
50
#include "intel_sideband.h"
51

52 53 54 55 56
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

57 58
static int i915_capabilities(struct seq_file *m, void *data)
{
59 60
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
61
	struct drm_printer p = drm_seq_file_printer(m);
62

63
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
64
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
65
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
66

67
	intel_device_info_dump_flags(info, &p);
68
	intel_device_info_dump_runtime(RUNTIME_INFO(dev_priv), &p);
69
	intel_driver_caps_print(&dev_priv->caps, &p);
70

71
	kernel_param_lock(THIS_MODULE);
72
	i915_params_dump(&i915_modparams, &p);
73 74
	kernel_param_unlock(THIS_MODULE);

75 76
	return 0;
}
77

78
static char get_pin_flag(struct drm_i915_gem_object *obj)
79
{
80
	return obj->pin_global ? 'p' : ' ';
81 82
}

83
static char get_tiling_flag(struct drm_i915_gem_object *obj)
84
{
85
	switch (i915_gem_object_get_tiling(obj)) {
86
	default:
87 88 89
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
90
	}
91 92
}

93
static char get_global_flag(struct drm_i915_gem_object *obj)
94
{
95
	return obj->userfault_count ? 'g' : ' ';
96 97
}

98
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
99
{
C
Chris Wilson 已提交
100
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
101 102
}

103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
static const char *
stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
{
	size_t x = 0;

	switch (page_sizes) {
	case 0:
		return "";
	case I915_GTT_PAGE_SIZE_4K:
		return "4K";
	case I915_GTT_PAGE_SIZE_64K:
		return "64K";
	case I915_GTT_PAGE_SIZE_2M:
		return "2M";
	default:
		if (!buf)
			return "M";

		if (page_sizes & I915_GTT_PAGE_SIZE_2M)
			x += snprintf(buf + x, len - x, "2M, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_64K)
			x += snprintf(buf + x, len - x, "64K, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_4K)
			x += snprintf(buf + x, len - x, "4K, ");
		buf[x-2] = '\0';

		return buf;
	}
}

133 134 135
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
136
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
137
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
138
	struct i915_vma *vma;
139
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
140 141
	int pin_count = 0;

142
	seq_printf(m, "%pK: %c%c%c%c %8zdKiB %02x %02x %s%s%s",
143 144 145
		   &obj->base,
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
146
		   get_global_flag(obj),
147
		   get_pin_mapped_flag(obj),
148
		   obj->base.size / 1024,
149 150
		   obj->read_domains,
		   obj->write_domain,
151
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
152 153
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
154 155
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
156 157

	spin_lock(&obj->vma.lock);
158
	list_for_each_entry(vma, &obj->vma.list, obj_link) {
159 160 161
		if (!drm_mm_node_allocated(&vma->node))
			continue;

162 163 164 165 166
		spin_unlock(&obj->vma.lock);

		if (i915_vma_is_pinned(vma))
			pin_count++;

167
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
168
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
169 170
			   vma->node.start, vma->node.size,
			   stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
171 172 173 174 175 176 177 178
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
179 180
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
181 182 183 184
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
185 186 187 188 189 190 191 192
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
193 194
				break;

195 196 197 198 199 200 201 202 203 204 205 206
			case I915_GGTT_VIEW_REMAPPED:
				seq_printf(m, ", remapped [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
					   vma->ggtt_view.remapped.plane[0].width,
					   vma->ggtt_view.remapped.plane[0].height,
					   vma->ggtt_view.remapped.plane[0].stride,
					   vma->ggtt_view.remapped.plane[0].offset,
					   vma->ggtt_view.remapped.plane[1].width,
					   vma->ggtt_view.remapped.plane[1].height,
					   vma->ggtt_view.remapped.plane[1].stride,
					   vma->ggtt_view.remapped.plane[1].offset);
				break;

207 208 209 210 211
			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
212 213 214
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
215
				   i915_active_request_isset(&vma->last_fence) ? "*" : "");
216
		seq_puts(m, ")");
217 218

		spin_lock(&obj->vma.lock);
B
Ben Widawsky 已提交
219
	}
220 221 222
	spin_unlock(&obj->vma.lock);

	seq_printf(m, " (pinned x %d)", pin_count);
223
	if (obj->stolen)
224
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
225 226
	if (obj->pin_global)
		seq_printf(m, " (global)");
227

228
	engine = i915_gem_object_last_write_engine(obj);
229 230 231
	if (engine)
		seq_printf(m, " (%s)", engine->name);

232 233 234
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
235 236
}

237
struct file_stats {
238
	struct i915_address_space *vm;
239 240 241 242
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
243
	u64 closed;
244 245 246 247 248 249
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
250
	struct i915_vma *vma;
251

252 253
	lockdep_assert_held(&obj->base.dev->struct_mutex);

254 255
	stats->count++;
	stats->total += obj->base.size;
256
	if (!atomic_read(&obj->bind_count))
257
		stats->unbound += obj->base.size;
258 259 260
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

261
	list_for_each_entry(vma, &obj->vma.list, obj_link) {
262 263
		if (!drm_mm_node_allocated(&vma->node))
			continue;
264

265
		if (i915_vma_is_ggtt(vma)) {
266 267
			stats->global += vma->node.size;
		} else {
268
			if (vma->vm != stats->vm)
269 270
				continue;
		}
271

272
		if (i915_vma_is_active(vma))
273 274 275
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
276 277 278

		if (i915_vma_is_closed(vma))
			stats->closed += vma->node.size;
279 280 281 282 283
	}

	return 0;
}

284 285
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
286
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound, %llu closed)\n", \
287 288 289 290 291 292 293
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
294 295
			   stats.unbound, \
			   stats.closed); \
296
} while (0)
297 298 299 300 301

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
302
	struct intel_engine_cs *engine;
303
	struct file_stats stats = {};
304
	enum intel_engine_id id;
305
	int j;
306

307
	for_each_engine(engine, dev_priv, id) {
308
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
309
			list_for_each_entry(obj,
310
					    &engine->batch_pool.cache_list[j],
311 312 313
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
314
	}
315

316
	print_file_stats(m, "[k]batch pool", stats);
317 318
}

319 320
static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *i915)
321
{
322 323
	struct file_stats kstats = {};
	struct i915_gem_context *ctx;
324

325
	list_for_each_entry(ctx, &i915->contexts.list, link) {
326
		struct i915_gem_engines_iter it;
327
		struct intel_context *ce;
328

329 330
		for_each_gem_engine(ce,
				    i915_gem_context_lock_engines(ctx), it) {
331 332 333 334 335
			if (ce->state)
				per_file_stats(0, ce->state->obj, &kstats);
			if (ce->ring)
				per_file_stats(0, ce->ring->vma->obj, &kstats);
		}
336
		i915_gem_context_unlock_engines(ctx);
337

338
		if (!IS_ERR_OR_NULL(ctx->file_priv)) {
339
			struct file_stats stats = { .vm = ctx->vm, };
340 341 342
			struct drm_file *file = ctx->file_priv->file;
			struct task_struct *task;
			char name[80];
343

344 345 346
			spin_lock(&file->table_lock);
			idr_for_each(&file->object_idr, per_file_stats, &stats);
			spin_unlock(&file->table_lock);
347

348 349
			rcu_read_lock();
			task = pid_task(ctx->pid ?: file->pid, PIDTYPE_PID);
350 351
			snprintf(name, sizeof(name), "%s",
				 task ? task->comm : "<unknown>");
352
			rcu_read_unlock();
353

354 355
			print_file_stats(m, name, stats);
		}
356 357
	}

358
	print_file_stats(m, "[k]contexts", kstats);
359 360
}

361
static int i915_gem_object_info(struct seq_file *m, void *data)
362
{
363
	struct drm_i915_private *i915 = node_to_i915(m->private);
364 365
	int ret;

366
	seq_printf(m, "%u shrinkable objects, %llu bytes\n",
367 368
		   i915->mm.shrink_count,
		   i915->mm.shrink_memory);
369

370
	seq_putc(m, '\n');
371

372
	ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
373 374 375
	if (ret)
		return ret;

376 377 378
	print_batch_pool_stats(m, i915);
	print_context_stats(m, i915);
	mutex_unlock(&i915->drm.struct_mutex);
379 380 381 382

	return 0;
}

383 384
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
385 386
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
387
	struct drm_i915_gem_object *obj;
388
	struct intel_engine_cs *engine;
389
	enum intel_engine_id id;
390
	int total = 0;
391
	int ret, j;
392 393 394 395 396

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

397
	for_each_engine(engine, dev_priv, id) {
398
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
399 400 401 402
			int count;

			count = 0;
			list_for_each_entry(obj,
403
					    &engine->batch_pool.cache_list[j],
404 405 406
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
407
				   engine->name, j, count);
408 409

			list_for_each_entry(obj,
410
					    &engine->batch_pool.cache_list[j],
411 412 413 414 415 416 417
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
418
		}
419 420
	}

421
	seq_printf(m, "total: %d\n", total);
422 423 424 425 426 427

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

428 429 430 431 432 433 434
static void gen8_display_interrupt_info(struct seq_file *m)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	int pipe;

	for_each_pipe(dev_priv, pipe) {
		enum intel_display_power_domain power_domain;
435
		intel_wakeref_t wakeref;
436 437

		power_domain = POWER_DOMAIN_PIPE(pipe);
438 439 440
		wakeref = intel_display_power_get_if_enabled(dev_priv,
							     power_domain);
		if (!wakeref) {
441 442 443 444 445 446 447 448 449 450 451 452 453 454
			seq_printf(m, "Pipe %c power disabled\n",
				   pipe_name(pipe));
			continue;
		}
		seq_printf(m, "Pipe %c IMR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
		seq_printf(m, "Pipe %c IIR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
		seq_printf(m, "Pipe %c IER:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IER(pipe)));

455
		intel_display_power_put(dev_priv, power_domain, wakeref);
456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479
	}

	seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IMR));
	seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IIR));
	seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IER));

	seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IMR));
	seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IIR));
	seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IER));

	seq_printf(m, "PCU interrupt mask:\t%08x\n",
		   I915_READ(GEN8_PCU_IMR));
	seq_printf(m, "PCU interrupt identity:\t%08x\n",
		   I915_READ(GEN8_PCU_IIR));
	seq_printf(m, "PCU interrupt enable:\t%08x\n",
		   I915_READ(GEN8_PCU_IER));
}

480 481
static int i915_interrupt_info(struct seq_file *m, void *data)
{
482
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
483
	struct intel_engine_cs *engine;
484
	enum intel_engine_id id;
485
	intel_wakeref_t wakeref;
486
	int i, pipe;
487

488
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
489

490
	if (IS_CHERRYVIEW(dev_priv)) {
491 492
		intel_wakeref_t pref;

493 494 495 496 497 498 499 500 501 502 503
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
504 505 506 507
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
508 509 510
			pref = intel_display_power_get_if_enabled(dev_priv,
								  power_domain);
			if (!pref) {
511 512 513 514 515
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

516 517 518 519
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

520
			intel_display_power_put(dev_priv, power_domain, pref);
521 522
		}

523
		pref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
524 525 526 527 528 529
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
530
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, pref);
531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567
	} else if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "Master Interrupt Control:  %08x\n",
			   I915_READ(GEN11_GFX_MSTR_IRQ));

		seq_printf(m, "Render/Copy Intr Enable:   %08x\n",
			   I915_READ(GEN11_RENDER_COPY_INTR_ENABLE));
		seq_printf(m, "VCS/VECS Intr Enable:      %08x\n",
			   I915_READ(GEN11_VCS_VECS_INTR_ENABLE));
		seq_printf(m, "GUC/SG Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_ENABLE));
		seq_printf(m, "GPM/WGBOXPERF Intr Enable: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE));
		seq_printf(m, "Crypto Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE));
		seq_printf(m, "GUnit/CSME Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE));

		seq_printf(m, "Display Interrupt Control:\t%08x\n",
			   I915_READ(GEN11_DISPLAY_INT_CTL));

		gen8_display_interrupt_info(m);
568
	} else if (INTEL_GEN(dev_priv) >= 8) {
569 570 571 572 573 574 575 576 577 578 579 580
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

581
		gen8_display_interrupt_info(m);
582
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
583 584 585 586 587 588 589 590
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
591 592
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;
593
			intel_wakeref_t pref;
594 595

			power_domain = POWER_DOMAIN_PIPE(pipe);
596 597 598
			pref = intel_display_power_get_if_enabled(dev_priv,
								  power_domain);
			if (!pref) {
599 600 601 602 603
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
604 605 606
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
607
			intel_display_power_put(dev_priv, power_domain, pref);
608
		}
J
Jesse Barnes 已提交
609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

634
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
635
		seq_printf(m, "Interrupt enable:    %08x\n",
636
			   I915_READ(GEN2_IER));
637
		seq_printf(m, "Interrupt identity:  %08x\n",
638
			   I915_READ(GEN2_IIR));
639
		seq_printf(m, "Interrupt mask:      %08x\n",
640
			   I915_READ(GEN2_IMR));
641
		for_each_pipe(dev_priv, pipe)
642 643 644
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686

	if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "RCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_RCS0_RSVD_INTR_MASK));
		seq_printf(m, "BCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_BCS_RSVD_INTR_MASK));
		seq_printf(m, "VCS0/VCS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS0_VCS1_INTR_MASK));
		seq_printf(m, "VCS2/VCS3 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS2_VCS3_INTR_MASK));
		seq_printf(m, "VECS0/VECS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VECS0_VECS1_INTR_MASK));
		seq_printf(m, "GUC/SG Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_MASK));
		seq_printf(m, "GPM/WGBOXPERF Intr Mask: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK));
		seq_printf(m, "Crypto Intr Mask:\t %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_MASK));
		seq_printf(m, "Gunit/CSME Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_MASK));

	} else if (INTEL_GEN(dev_priv) >= 6) {
687
		for_each_engine(engine, dev_priv, id) {
688 689
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
690
				   engine->name, ENGINE_READ(engine, RING_IMR));
691 692
		}
	}
693

694
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
695

696 697 698
	return 0;
}

699 700
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
701 702
	struct drm_i915_private *i915 = node_to_i915(m->private);
	unsigned int i;
703

704
	seq_printf(m, "Total fences = %d\n", i915->ggtt.num_fences);
705

706 707 708
	rcu_read_lock();
	for (i = 0; i < i915->ggtt.num_fences; i++) {
		struct i915_vma *vma = i915->ggtt.fence_regs[i].vma;
709

C
Chris Wilson 已提交
710
		seq_printf(m, "Fence %d, pin count = %d, object = ",
711
			   i, i915->ggtt.fence_regs[i].pin_count);
712
		if (!vma)
713
			seq_puts(m, "unused");
714
		else
715
			describe_obj(m, vma->obj);
716
		seq_putc(m, '\n');
717
	}
718
	rcu_read_unlock();
719 720 721 722

	return 0;
}

723
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
724 725
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
726
{
C
Chris Wilson 已提交
727
	struct i915_gpu_state *error;
728
	ssize_t ret;
C
Chris Wilson 已提交
729
	void *buf;
730

C
Chris Wilson 已提交
731
	error = file->private_data;
732 733
	if (!error)
		return 0;
734

C
Chris Wilson 已提交
735 736 737 738
	/* Bounce buffer required because of kernfs __user API convenience. */
	buf = kmalloc(count, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;
739

C
Chris Wilson 已提交
740 741
	ret = i915_gpu_state_copy_to_buffer(error, buf, *pos, count);
	if (ret <= 0)
742
		goto out;
743

C
Chris Wilson 已提交
744 745 746 747
	if (!copy_to_user(ubuf, buf, ret))
		*pos += ret;
	else
		ret = -EFAULT;
748

749
out:
C
Chris Wilson 已提交
750
	kfree(buf);
751 752
	return ret;
}
753

754 755 756
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
757
	return 0;
758 759
}

760
static int i915_gpu_info_open(struct inode *inode, struct file *file)
761
{
762
	struct drm_i915_private *i915 = inode->i_private;
763
	struct i915_gpu_state *gpu;
764
	intel_wakeref_t wakeref;
765

766
	gpu = NULL;
767
	with_intel_runtime_pm(&i915->runtime_pm, wakeref)
768
		gpu = i915_capture_gpu_state(i915);
769 770
	if (IS_ERR(gpu))
		return PTR_ERR(gpu);
771

772
	file->private_data = gpu;
773 774 775
	return 0;
}

776 777 778 779 780 781 782 783 784 785 786 787 788
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
789
{
790
	struct i915_gpu_state *error = filp->private_data;
791

792 793
	if (!error)
		return 0;
794

795 796
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
797

798 799
	return cnt;
}
800

801 802
static int i915_error_state_open(struct inode *inode, struct file *file)
{
803 804 805 806 807 808 809
	struct i915_gpu_state *error;

	error = i915_first_error_state(inode->i_private);
	if (IS_ERR(error))
		return PTR_ERR(error);

	file->private_data  = error;
810
	return 0;
811 812 813 814 815
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
816
	.read = gpu_state_read,
817 818
	.write = i915_error_state_write,
	.llseek = default_llseek,
819
	.release = gpu_state_release,
820
};
821 822
#endif

823
static int i915_frequency_info(struct seq_file *m, void *unused)
824
{
825
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
826
	struct intel_uncore *uncore = &dev_priv->uncore;
827
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
828
	intel_wakeref_t wakeref;
829 830
	int ret = 0;

831
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
832

833
	if (IS_GEN(dev_priv, 5)) {
834 835
		u16 rgvswctl = intel_uncore_read16(uncore, MEMSWCTL);
		u16 rgvstat = intel_uncore_read16(uncore, MEMSTAT_ILK);
836 837 838 839 840 841 842

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
843
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
844
		u32 rpmodectl, freq_sts;
845

846 847 848 849 850 851 852 853 854
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));

855
		vlv_punit_get(dev_priv);
856
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
857 858
		vlv_punit_put(dev_priv);

859 860 861 862 863 864 865
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
866
			   intel_gpu_freq(dev_priv, rps->cur_freq));
867 868

		seq_printf(m, "max GPU freq: %d MHz\n",
869
			   intel_gpu_freq(dev_priv, rps->max_freq));
870 871

		seq_printf(m, "min GPU freq: %d MHz\n",
872
			   intel_gpu_freq(dev_priv, rps->min_freq));
873 874

		seq_printf(m, "idle GPU freq: %d MHz\n",
875
			   intel_gpu_freq(dev_priv, rps->idle_freq));
876 877 878

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
879
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
880
	} else if (INTEL_GEN(dev_priv) >= 6) {
881 882 883
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
884
		u32 rpmodectl, rpinclimit, rpdeclimit;
885
		u32 rpstat, cagf, reqf;
886 887
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
888
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
889 890
		int max_freq;

891
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
892
		if (IS_GEN9_LP(dev_priv)) {
893 894 895 896 897 898 899
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

900
		/* RPSTAT1 is in the GT power well */
901
		intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
902

903
		reqf = I915_READ(GEN6_RPNSWREQ);
904
		if (INTEL_GEN(dev_priv) >= 9)
905 906 907
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
908
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
909 910 911 912
				reqf >>= 24;
			else
				reqf >>= 25;
		}
913
		reqf = intel_gpu_freq(dev_priv, reqf);
914

915 916 917 918
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

919
		rpstat = I915_READ(GEN6_RPSTAT1);
920 921 922 923 924 925
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
T
Tvrtko Ursulin 已提交
926 927
		cagf = intel_gpu_freq(dev_priv,
				      intel_get_cagf(dev_priv, rpstat));
928

929
		intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
930

931 932 933 934 935 936 937 938 939 940
		if (INTEL_GEN(dev_priv) >= 11) {
			pm_ier = I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE);
			pm_imr = I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK);
			/*
			 * The equivalent to the PM ISR & IIR cannot be read
			 * without affecting the current state of the system
			 */
			pm_isr = 0;
			pm_iir = 0;
		} else if (INTEL_GEN(dev_priv) >= 8) {
941 942 943 944
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
945 946 947 948 949
		} else {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
950
		}
951 952
		pm_mask = I915_READ(GEN6_PMINTRMSK);

953 954 955 956 957 958 959
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));
960 961 962 963 964 965

		seq_printf(m, "PM IER=0x%08x IMR=0x%08x, MASK=0x%08x\n",
			   pm_ier, pm_imr, pm_mask);
		if (INTEL_GEN(dev_priv) <= 10)
			seq_printf(m, "PM ISR=0x%08x IIR=0x%08x\n",
				   pm_isr, pm_iir);
966
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
967
			   rps->pm_intrmsk_mbz);
968 969
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
970
			   (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
971 972 973 974
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
975 976 977 978
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
979
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
980
		seq_printf(m, "CAGF: %dMHz\n", cagf);
981 982 983 984 985 986
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
C
Chris Wilson 已提交
987 988
		seq_printf(m, "Up threshold: %d%%\n",
			   rps->power.up_threshold);
989

990 991 992 993 994 995
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
C
Chris Wilson 已提交
996 997
		seq_printf(m, "Down threshold: %d%%\n",
			   rps->power.down_threshold);
998

999
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1000
			    rp_state_cap >> 16) & 0xff;
1001
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1002
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1003
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1004
			   intel_gpu_freq(dev_priv, max_freq));
1005 1006

		max_freq = (rp_state_cap & 0xff00) >> 8;
1007
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1008
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1009
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1010
			   intel_gpu_freq(dev_priv, max_freq));
1011

1012
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1013
			    rp_state_cap >> 0) & 0xff;
1014
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1015
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1016
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1017
			   intel_gpu_freq(dev_priv, max_freq));
1018
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1019
			   intel_gpu_freq(dev_priv, rps->max_freq));
1020

1021
		seq_printf(m, "Current freq: %d MHz\n",
1022
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1023
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1024
		seq_printf(m, "Idle freq: %d MHz\n",
1025
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1026
		seq_printf(m, "Min freq: %d MHz\n",
1027
			   intel_gpu_freq(dev_priv, rps->min_freq));
1028
		seq_printf(m, "Boost freq: %d MHz\n",
1029
			   intel_gpu_freq(dev_priv, rps->boost_freq));
1030
		seq_printf(m, "Max freq: %d MHz\n",
1031
			   intel_gpu_freq(dev_priv, rps->max_freq));
1032 1033
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1034
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1035
	} else {
1036
		seq_puts(m, "no P-state info available\n");
1037
	}
1038

1039
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1040 1041 1042
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1043
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1044
	return ret;
1045 1046
}

1047 1048 1049 1050
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1051 1052 1053
	int slice;
	int subslice;

1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1066
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1067 1068 1069
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

1070
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1071 1072
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1073 1074
}

1075 1076
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1077
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1078
	struct intel_engine_cs *engine;
1079
	u64 acthd[I915_NUM_ENGINES];
1080
	struct intel_instdone instdone;
1081
	intel_wakeref_t wakeref;
1082
	enum intel_engine_id id;
1083

1084
	seq_printf(m, "Reset flags: %lx\n", dev_priv->gpu_error.flags);
1085
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1086
		seq_puts(m, "\tWedged\n");
1087
	if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
1088
		seq_puts(m, "\tDevice (global) reset in progress\n");
1089

1090
	if (!i915_modparams.enable_hangcheck) {
1091
		seq_puts(m, "Hangcheck disabled\n");
1092 1093 1094
		return 0;
	}

1095
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
1096
		for_each_engine(engine, dev_priv, id)
1097
			acthd[id] = intel_engine_get_active_head(engine);
1098

1099
		intel_engine_get_instdone(dev_priv->engine[RCS0], &instdone);
1100 1101
	}

1102 1103
	if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1104 1105
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
1106 1107 1108 1109
	else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1110

1111 1112
	seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));

1113
	for_each_engine(engine, dev_priv, id) {
1114 1115
		seq_printf(m, "%s: %d ms ago\n",
			   engine->name,
1116 1117
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1118

1119
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1120
			   (long long)engine->hangcheck.acthd,
1121
			   (long long)acthd[id]);
1122

1123
		if (engine->id == RCS0) {
1124
			seq_puts(m, "\tinstdone read =\n");
1125

1126
			i915_instdone_info(dev_priv, m, &instdone);
1127

1128
			seq_puts(m, "\tinstdone accu =\n");
1129

1130 1131
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1132
		}
1133 1134 1135 1136 1137
	}

	return 0;
}

1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
static int i915_reset_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));

	for_each_engine(engine, dev_priv, id) {
		seq_printf(m, "%s = %u\n", engine->name,
			   i915_reset_engine_count(error, engine));
	}

	return 0;
}

1155
static int ironlake_drpc_info(struct seq_file *m)
1156
{
1157 1158
	struct drm_i915_private *i915 = node_to_i915(m->private);
	struct intel_uncore *uncore = &i915->uncore;
1159 1160 1161
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

1162 1163 1164
	rgvmodectl = intel_uncore_read(uncore, MEMMODECTL);
	rstdbyctl = intel_uncore_read(uncore, RSTDBYCTL);
	crstandvid = intel_uncore_read16(uncore, CRSTANDVID);
1165

1166
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1167 1168 1169 1170
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1171
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1172
	seq_printf(m, "SW control enabled: %s\n",
1173
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1174
	seq_printf(m, "Gated voltage change: %s\n",
1175
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1176 1177
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1178
	seq_printf(m, "Max P-state: P%d\n",
1179
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1180 1181 1182 1183
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1184
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1185
	seq_puts(m, "Current RS state: ");
1186 1187
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1188
		seq_puts(m, "on\n");
1189 1190
		break;
	case RSX_STATUS_RC1:
1191
		seq_puts(m, "RC1\n");
1192 1193
		break;
	case RSX_STATUS_RC1E:
1194
		seq_puts(m, "RC1E\n");
1195 1196
		break;
	case RSX_STATUS_RS1:
1197
		seq_puts(m, "RS1\n");
1198 1199
		break;
	case RSX_STATUS_RS2:
1200
		seq_puts(m, "RS2 (RC6)\n");
1201 1202
		break;
	case RSX_STATUS_RS3:
1203
		seq_puts(m, "RC3 (RC6+)\n");
1204 1205
		break;
	default:
1206
		seq_puts(m, "unknown\n");
1207 1208
		break;
	}
1209 1210 1211 1212

	return 0;
}

1213
static int i915_forcewake_domains(struct seq_file *m, void *data)
1214
{
1215
	struct drm_i915_private *i915 = node_to_i915(m->private);
1216
	struct intel_uncore *uncore = &i915->uncore;
1217
	struct intel_uncore_forcewake_domain *fw_domain;
C
Chris Wilson 已提交
1218
	unsigned int tmp;
1219

1220
	seq_printf(m, "user.bypass_count = %u\n",
1221
		   uncore->user_forcewake.count);
1222

1223
	for_each_fw_domain(fw_domain, uncore, tmp)
1224
		seq_printf(m, "%s.wake_count = %u\n",
1225
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1226
			   READ_ONCE(fw_domain->wake_count));
1227

1228 1229 1230
	return 0;
}

1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);

	seq_printf(m, "%s %u (%llu us)\n",
		   title, I915_READ(reg),
		   intel_rc6_residency_us(dev_priv, reg));
}

1242 1243
static int vlv_drpc_info(struct seq_file *m)
{
1244
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1245
	u32 rcctl1, pw_status;
1246

1247
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1248 1249 1250 1251 1252 1253
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1254
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1255
	seq_printf(m, "Media Power Well: %s\n",
1256
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1257

1258 1259
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1260

1261
	return i915_forcewake_domains(m, NULL);
1262 1263
}

1264 1265
static int gen6_drpc_info(struct seq_file *m)
{
1266
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1267
	u32 gt_core_status, rcctl1, rc6vids = 0;
1268
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1269

1270
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1271
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1272 1273

	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1274
	if (INTEL_GEN(dev_priv) >= 9) {
1275 1276 1277
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1278

1279
	if (INTEL_GEN(dev_priv) <= 7)
1280
		sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS,
1281
				       &rc6vids, NULL);
1282

1283
	seq_printf(m, "RC1e Enabled: %s\n",
1284 1285 1286
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1287
	if (INTEL_GEN(dev_priv) >= 9) {
1288 1289 1290 1291 1292
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1293 1294 1295 1296
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1297
	seq_puts(m, "Current RC state: ");
1298 1299 1300
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1301
			seq_puts(m, "Core Power Down\n");
1302
		else
1303
			seq_puts(m, "on\n");
1304 1305
		break;
	case GEN6_RC3:
1306
		seq_puts(m, "RC3\n");
1307 1308
		break;
	case GEN6_RC6:
1309
		seq_puts(m, "RC6\n");
1310 1311
		break;
	case GEN6_RC7:
1312
		seq_puts(m, "RC7\n");
1313 1314
		break;
	default:
1315
		seq_puts(m, "Unknown\n");
1316 1317 1318 1319 1320
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1321
	if (INTEL_GEN(dev_priv) >= 9) {
1322 1323 1324 1325 1326 1327 1328
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1329 1330

	/* Not exactly sure what this is */
1331 1332 1333 1334 1335
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1336

1337 1338 1339 1340 1341 1342 1343 1344 1345
	if (INTEL_GEN(dev_priv) <= 7) {
		seq_printf(m, "RC6   voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
		seq_printf(m, "RC6+  voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
		seq_printf(m, "RC6++ voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
	}

1346
	return i915_forcewake_domains(m, NULL);
1347 1348 1349 1350
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1351
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1352
	intel_wakeref_t wakeref;
1353
	int err = -ENODEV;
1354

1355
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
1356 1357 1358 1359 1360 1361 1362
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			err = vlv_drpc_info(m);
		else if (INTEL_GEN(dev_priv) >= 6)
			err = gen6_drpc_info(m);
		else
			err = ironlake_drpc_info(m);
	}
1363 1364

	return err;
1365 1366
}

1367 1368
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1369
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1370 1371 1372 1373 1374 1375 1376 1377 1378 1379

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1380 1381
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1382
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1383
	struct intel_fbc *fbc = &dev_priv->fbc;
1384
	intel_wakeref_t wakeref;
1385

1386 1387
	if (!HAS_FBC(dev_priv))
		return -ENODEV;
1388

1389
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1390
	mutex_lock(&fbc->lock);
1391

1392
	if (intel_fbc_is_active(dev_priv))
1393
		seq_puts(m, "FBC enabled\n");
1394
	else
1395 1396
		seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);

1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
	if (intel_fbc_is_active(dev_priv)) {
		u32 mask;

		if (INTEL_GEN(dev_priv) >= 8)
			mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 7)
			mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 5)
			mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
		else if (IS_G4X(dev_priv))
			mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
		else
			mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
							FBC_STAT_COMPRESSED);

		seq_printf(m, "Compressing: %s\n", yesno(mask));
1413
	}
1414

1415
	mutex_unlock(&fbc->lock);
1416
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1417

1418 1419 1420
	return 0;
}

1421
static int i915_fbc_false_color_get(void *data, u64 *val)
1422
{
1423
	struct drm_i915_private *dev_priv = data;
1424

1425
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1426 1427 1428 1429 1430 1431 1432
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

1433
static int i915_fbc_false_color_set(void *data, u64 val)
1434
{
1435
	struct drm_i915_private *dev_priv = data;
1436 1437
	u32 reg;

1438
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1439 1440
		return -ENODEV;

P
Paulo Zanoni 已提交
1441
	mutex_lock(&dev_priv->fbc.lock);
1442 1443 1444 1445 1446 1447 1448 1449

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1450
	mutex_unlock(&dev_priv->fbc.lock);
1451 1452 1453
	return 0;
}

1454 1455
DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
			i915_fbc_false_color_get, i915_fbc_false_color_set,
1456 1457
			"%llu\n");

1458 1459
static int i915_ips_status(struct seq_file *m, void *unused)
{
1460
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1461
	intel_wakeref_t wakeref;
1462

1463 1464
	if (!HAS_IPS(dev_priv))
		return -ENODEV;
1465

1466
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1467

1468
	seq_printf(m, "Enabled by kernel parameter: %s\n",
1469
		   yesno(i915_modparams.enable_ips));
1470

1471
	if (INTEL_GEN(dev_priv) >= 8) {
1472 1473 1474 1475 1476 1477 1478
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1479

1480
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1481

1482 1483 1484
	return 0;
}

1485 1486
static int i915_sr_status(struct seq_file *m, void *unused)
{
1487
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1488
	intel_wakeref_t wakeref;
1489 1490
	bool sr_enabled = false;

1491
	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1492

1493 1494 1495
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1496
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1497
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1498
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1499
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1500
	else if (IS_I915GM(dev_priv))
1501
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1502
	else if (IS_PINEVIEW(dev_priv))
1503
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1504
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1505
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1506

1507
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, wakeref);
1508

1509
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1510 1511 1512 1513

	return 0;
}

1514 1515
static int i915_emon_status(struct seq_file *m, void *unused)
{
1516
	struct drm_i915_private *i915 = node_to_i915(m->private);
1517
	intel_wakeref_t wakeref;
1518

1519
	if (!IS_GEN(i915, 5))
1520 1521
		return -ENODEV;

1522
	with_intel_runtime_pm(&i915->runtime_pm, wakeref) {
1523
		unsigned long temp, chipset, gfx;
1524

1525 1526 1527
		temp = i915_mch_val(i915);
		chipset = i915_chipset_val(i915);
		gfx = i915_gfx_val(i915);
1528

1529 1530 1531 1532 1533
		seq_printf(m, "GMCH temp: %ld\n", temp);
		seq_printf(m, "Chipset power: %ld\n", chipset);
		seq_printf(m, "GFX power: %ld\n", gfx);
		seq_printf(m, "Total power: %ld\n", chipset + gfx);
	}
1534 1535 1536 1537

	return 0;
}

1538 1539
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1540
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1541
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1542
	unsigned int max_gpu_freq, min_gpu_freq;
1543
	intel_wakeref_t wakeref;
1544
	int gpu_freq, ia_freq;
1545

1546 1547
	if (!HAS_LLC(dev_priv))
		return -ENODEV;
1548

1549 1550
	min_gpu_freq = rps->min_freq;
	max_gpu_freq = rps->max_freq;
1551
	if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
1552
		/* Convert GT frequency to 50 HZ units */
1553 1554
		min_gpu_freq /= GEN9_FREQ_SCALER;
		max_gpu_freq /= GEN9_FREQ_SCALER;
1555 1556
	}

1557
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1558

1559
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1560
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1561 1562 1563
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
1564
				       &ia_freq, NULL);
1565
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1566
			   intel_gpu_freq(dev_priv, (gpu_freq *
1567
						     (IS_GEN9_BC(dev_priv) ||
1568
						      INTEL_GEN(dev_priv) >= 10 ?
1569
						      GEN9_FREQ_SCALER : 1))),
1570 1571
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1572
	}
1573
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1574 1575

	return 0;
1576 1577
}

1578 1579
static int i915_opregion(struct seq_file *m, void *unused)
{
1580 1581
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1582 1583 1584 1585 1586
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1587
		goto out;
1588

1589 1590
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1591 1592 1593

	mutex_unlock(&dev->struct_mutex);

1594
out:
1595 1596 1597
	return 0;
}

1598 1599
static int i915_vbt(struct seq_file *m, void *unused)
{
1600
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1601 1602 1603 1604 1605 1606 1607

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1608 1609
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1610 1611
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1612
	struct intel_framebuffer *fbdev_fb = NULL;
1613
	struct drm_framebuffer *drm_fb;
1614 1615 1616 1617 1618
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1619

1620
#ifdef CONFIG_DRM_FBDEV_EMULATION
1621
	if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
1622
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1623 1624 1625 1626

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1627
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1628
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1629
			   fbdev_fb->base.modifier,
1630
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
1631
		describe_obj(m, intel_fb_obj(&fbdev_fb->base));
1632 1633
		seq_putc(m, '\n');
	}
1634
#endif
1635

1636
	mutex_lock(&dev->mode_config.fb_lock);
1637
	drm_for_each_fb(drm_fb, dev) {
1638 1639
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1640 1641
			continue;

1642
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1643 1644
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1645
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1646
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1647
			   fb->base.modifier,
1648
			   drm_framebuffer_read_refcount(&fb->base));
1649
		describe_obj(m, intel_fb_obj(&fb->base));
1650
		seq_putc(m, '\n');
1651
	}
1652
	mutex_unlock(&dev->mode_config.fb_lock);
1653
	mutex_unlock(&dev->struct_mutex);
1654 1655 1656 1657

	return 0;
}

1658
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1659
{
1660 1661
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, emit: %u)",
		   ring->space, ring->head, ring->tail, ring->emit);
1662 1663
}

1664 1665
static int i915_context_status(struct seq_file *m, void *unused)
{
1666 1667
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1668
	struct i915_gem_context *ctx;
1669
	int ret;
1670

1671
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1672 1673 1674
	if (ret)
		return ret;

1675
	list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
1676
		struct i915_gem_engines_iter it;
1677 1678
		struct intel_context *ce;

1679 1680 1681 1682
		seq_puts(m, "HW context ");
		if (!list_empty(&ctx->hw_id_link))
			seq_printf(m, "%x [pin %u]", ctx->hw_id,
				   atomic_read(&ctx->hw_id_pin_count));
1683
		if (ctx->pid) {
1684 1685
			struct task_struct *task;

1686
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1687 1688 1689 1690 1691
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1692 1693
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1694 1695 1696 1697
		} else {
			seq_puts(m, "(kernel) ");
		}

1698 1699
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1700

1701 1702
		for_each_gem_engine(ce,
				    i915_gem_context_lock_engines(ctx), it) {
1703
			seq_printf(m, "%s: ", ce->engine->name);
1704
			if (ce->state)
1705
				describe_obj(m, ce->state->obj);
1706
			if (ce->ring)
1707
				describe_ctx_ring(m, ce->ring);
1708 1709
			seq_putc(m, '\n');
		}
1710
		i915_gem_context_unlock_engines(ctx);
1711 1712

		seq_putc(m, '\n');
1713 1714
	}

1715
	mutex_unlock(&dev->struct_mutex);
1716 1717 1718 1719

	return 0;
}

1720 1721
static const char *swizzle_string(unsigned swizzle)
{
1722
	switch (swizzle) {
1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1738
		return "unknown";
1739 1740 1741 1742 1743 1744 1745
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
1746
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1747
	struct intel_uncore *uncore = &dev_priv->uncore;
1748
	intel_wakeref_t wakeref;
1749

1750
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1751 1752 1753 1754 1755 1756

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

1757
	if (IS_GEN_RANGE(dev_priv, 3, 4)) {
1758
		seq_printf(m, "DDC = 0x%08x\n",
1759
			   intel_uncore_read(uncore, DCC));
1760
		seq_printf(m, "DDC2 = 0x%08x\n",
1761
			   intel_uncore_read(uncore, DCC2));
1762
		seq_printf(m, "C0DRB3 = 0x%04x\n",
1763
			   intel_uncore_read16(uncore, C0DRB3));
1764
		seq_printf(m, "C1DRB3 = 0x%04x\n",
1765
			   intel_uncore_read16(uncore, C1DRB3));
1766
	} else if (INTEL_GEN(dev_priv) >= 6) {
1767
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1768
			   intel_uncore_read(uncore, MAD_DIMM_C0));
1769
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1770
			   intel_uncore_read(uncore, MAD_DIMM_C1));
1771
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1772
			   intel_uncore_read(uncore, MAD_DIMM_C2));
1773
		seq_printf(m, "TILECTL = 0x%08x\n",
1774
			   intel_uncore_read(uncore, TILECTL));
1775
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
1776
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1777
				   intel_uncore_read(uncore, GAMTARBMODE));
B
Ben Widawsky 已提交
1778 1779
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
1780
				   intel_uncore_read(uncore, ARB_MODE));
1781
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1782
			   intel_uncore_read(uncore, DISP_ARB_CTL));
1783
	}
1784 1785 1786 1787

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

1788
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1789 1790 1791 1792

	return 0;
}

1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

1807 1808
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
1809
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1810
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1811
	u32 act_freq = rps->cur_freq;
1812
	intel_wakeref_t wakeref;
1813

1814
	with_intel_runtime_pm_if_in_use(&dev_priv->runtime_pm, wakeref) {
1815
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1816
			vlv_punit_get(dev_priv);
1817 1818
			act_freq = vlv_punit_read(dev_priv,
						  PUNIT_REG_GPU_FREQ_STS);
1819
			vlv_punit_put(dev_priv);
1820 1821 1822 1823 1824 1825 1826
			act_freq = (act_freq >> 8) & 0xff;
		} else {
			act_freq = intel_get_cagf(dev_priv,
						  I915_READ(GEN6_RPSTAT1));
		}
	}

1827
	seq_printf(m, "RPS enabled? %d\n", rps->enabled);
1828
	seq_printf(m, "GPU busy? %s\n", yesno(dev_priv->gt.awake));
1829
	seq_printf(m, "Boosts outstanding? %d\n",
1830
		   atomic_read(&rps->num_waiters));
C
Chris Wilson 已提交
1831
	seq_printf(m, "Interactive? %d\n", READ_ONCE(rps->power.interactive));
1832 1833 1834
	seq_printf(m, "Frequency requested %d, actual %d\n",
		   intel_gpu_freq(dev_priv, rps->cur_freq),
		   intel_gpu_freq(dev_priv, act_freq));
1835
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
1836 1837 1838 1839
		   intel_gpu_freq(dev_priv, rps->min_freq),
		   intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq));
1840
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
1841 1842 1843
		   intel_gpu_freq(dev_priv, rps->idle_freq),
		   intel_gpu_freq(dev_priv, rps->efficient_freq),
		   intel_gpu_freq(dev_priv, rps->boost_freq));
1844

1845
	seq_printf(m, "Wait boosts: %d\n", atomic_read(&rps->boosts));
1846

1847
	if (INTEL_GEN(dev_priv) >= 6 && rps->enabled && dev_priv->gt.awake) {
1848 1849 1850
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

1851
		intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
1852 1853 1854 1855
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
1856
		intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
1857 1858

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
C
Chris Wilson 已提交
1859
			   rps_power_to_str(rps->power.mode));
1860
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
1861
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
C
Chris Wilson 已提交
1862
			   rps->power.up_threshold);
1863
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
1864
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
C
Chris Wilson 已提交
1865
			   rps->power.down_threshold);
1866 1867 1868 1869
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

1870
	return 0;
1871 1872
}

1873 1874
static int i915_llc(struct seq_file *m, void *data)
{
1875
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1876
	const bool edram = INTEL_GEN(dev_priv) > 8;
1877

1878
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
1879 1880
	seq_printf(m, "%s: %uMB\n", edram ? "eDRAM" : "eLLC",
		   dev_priv->edram_size_mb);
1881 1882 1883 1884

	return 0;
}

1885 1886 1887
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1888
	intel_wakeref_t wakeref;
1889
	struct drm_printer p;
1890

1891 1892
	if (!HAS_HUC(dev_priv))
		return -ENODEV;
1893

1894 1895
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->huc.fw, &p);
1896

1897
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref)
1898
		seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
1899 1900 1901 1902

	return 0;
}

1903 1904
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
1905
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1906
	intel_wakeref_t wakeref;
1907
	struct drm_printer p;
1908

1909 1910
	if (!HAS_GUC(dev_priv))
		return -ENODEV;
1911

1912 1913
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->guc.fw, &p);
1914

1915
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931
		u32 tmp = I915_READ(GUC_STATUS);
		u32 i;

		seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
		seq_printf(m, "\tBootrom status = 0x%x\n",
			   (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
		seq_printf(m, "\tuKernel status = 0x%x\n",
			   (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
		seq_printf(m, "\tMIA Core status = 0x%x\n",
			   (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
		seq_puts(m, "\nScratch registers:\n");
		for (i = 0; i < 16; i++) {
			seq_printf(m, "\t%2d: \t0x%x\n",
				   i, I915_READ(SOFT_SCRATCH(i)));
		}
	}
1932

1933 1934 1935
	return 0;
}

1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952
static const char *
stringify_guc_log_type(enum guc_log_buffer_type type)
{
	switch (type) {
	case GUC_ISR_LOG_BUFFER:
		return "ISR";
	case GUC_DPC_LOG_BUFFER:
		return "DPC";
	case GUC_CRASH_DUMP_LOG_BUFFER:
		return "CRASH";
	default:
		MISSING_CASE(type);
	}

	return "";
}

1953 1954 1955
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
1956 1957
	struct intel_guc_log *log = &dev_priv->guc.log;
	enum guc_log_buffer_type type;
1958

1959 1960 1961 1962
	if (!intel_guc_log_relay_enabled(log)) {
		seq_puts(m, "GuC log relay disabled\n");
		return;
	}
1963

1964
	seq_puts(m, "GuC logging stats:\n");
1965

1966
	seq_printf(m, "\tRelay full count: %u\n",
1967 1968 1969 1970 1971 1972 1973 1974
		   log->relay.full_count);

	for (type = GUC_ISR_LOG_BUFFER; type < GUC_MAX_LOG_BUFFER; type++) {
		seq_printf(m, "\t%s:\tflush count %10u, overflow count %10u\n",
			   stringify_guc_log_type(type),
			   log->stats[type].flush,
			   log->stats[type].sampled_overflow);
	}
1975 1976
}

1977 1978
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
1979
				 struct intel_guc_client *client)
1980
{
1981
	struct intel_engine_cs *engine;
1982
	enum intel_engine_id id;
1983
	u64 tot = 0;
1984

1985 1986
	seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
		client->priority, client->stage_id, client->proc_desc_offset);
1987 1988
	seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
		client->doorbell_id, client->doorbell_offset);
1989

1990
	for_each_engine(engine, dev_priv, id) {
1991 1992
		u64 submissions = client->submissions[id];
		tot += submissions;
1993
		seq_printf(m, "\tSubmissions: %llu %s\n",
1994
				submissions, engine->name);
1995 1996 1997 1998
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

1999 2000 2001 2002 2003
static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_guc *guc = &dev_priv->guc;

2004
	if (!USES_GUC(dev_priv))
2005 2006
		return -ENODEV;

2007 2008 2009 2010 2011
	i915_guc_log_info(m, dev_priv);

	if (!USES_GUC_SUBMISSION(dev_priv))
		return 0;

2012
	GEM_BUG_ON(!guc->execbuf_client);
2013

2014
	seq_printf(m, "\nDoorbell map:\n");
2015
	seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
2016
	seq_printf(m, "Doorbell next cacheline: 0x%x\n", guc->db_cacheline);
2017

2018 2019
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2020 2021 2022 2023 2024
	if (guc->preempt_client) {
		seq_printf(m, "\nGuC preempt client @ %p:\n",
			   guc->preempt_client);
		i915_guc_client_info(m, dev_priv, guc->preempt_client);
	}
2025 2026 2027 2028 2029 2030

	/* Add more as required ... */

	return 0;
}

2031
static int i915_guc_stage_pool(struct seq_file *m, void *data)
A
Alex Dai 已提交
2032
{
2033
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2034 2035
	const struct intel_guc *guc = &dev_priv->guc;
	struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
2036
	struct intel_guc_client *client = guc->execbuf_client;
2037
	intel_engine_mask_t tmp;
2038
	int index;
A
Alex Dai 已提交
2039

2040 2041
	if (!USES_GUC_SUBMISSION(dev_priv))
		return -ENODEV;
A
Alex Dai 已提交
2042

2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061
	for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
		struct intel_engine_cs *engine;

		if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
			continue;

		seq_printf(m, "GuC stage descriptor %u:\n", index);
		seq_printf(m, "\tIndex: %u\n", desc->stage_id);
		seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
		seq_printf(m, "\tPriority: %d\n", desc->priority);
		seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
		seq_printf(m, "\tEngines used: 0x%x\n",
			   desc->engines_used);
		seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
			   desc->db_trigger_phy,
			   desc->db_trigger_cpu,
			   desc->db_trigger_uk);
		seq_printf(m, "\tProcess descriptor: 0x%x\n",
			   desc->process_desc);
2062
		seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084
			   desc->wq_addr, desc->wq_size);
		seq_putc(m, '\n');

		for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
			u32 guc_engine_id = engine->guc_id;
			struct guc_execlist_context *lrc =
						&desc->lrc[guc_engine_id];

			seq_printf(m, "\t%s LRC:\n", engine->name);
			seq_printf(m, "\t\tContext desc: 0x%x\n",
				   lrc->context_desc);
			seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
			seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
			seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
			seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
			seq_putc(m, '\n');
		}
	}

	return 0;
}

A
Alex Dai 已提交
2085 2086
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2087 2088 2089 2090 2091 2092
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node_to_i915(node);
	bool dump_load_err = !!node->info_ent->data;
	struct drm_i915_gem_object *obj = NULL;
	u32 *log;
	int i = 0;
A
Alex Dai 已提交
2093

2094 2095 2096
	if (!HAS_GUC(dev_priv))
		return -ENODEV;

2097 2098 2099 2100
	if (dump_load_err)
		obj = dev_priv->guc.load_err_log;
	else if (dev_priv->guc.log.vma)
		obj = dev_priv->guc.log.vma->obj;
A
Alex Dai 已提交
2101

2102 2103
	if (!obj)
		return 0;
A
Alex Dai 已提交
2104

2105 2106 2107 2108 2109
	log = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(log)) {
		DRM_DEBUG("Failed to pin object\n");
		seq_puts(m, "(log data unaccessible)\n");
		return PTR_ERR(log);
A
Alex Dai 已提交
2110 2111
	}

2112 2113 2114 2115 2116
	for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
		seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
			   *(log + i), *(log + i + 1),
			   *(log + i + 2), *(log + i + 3));

A
Alex Dai 已提交
2117 2118
	seq_putc(m, '\n');

2119 2120
	i915_gem_object_unpin_map(obj);

A
Alex Dai 已提交
2121 2122 2123
	return 0;
}

2124
static int i915_guc_log_level_get(void *data, u64 *val)
2125
{
2126
	struct drm_i915_private *dev_priv = data;
2127

2128
	if (!USES_GUC(dev_priv))
2129 2130
		return -ENODEV;

2131
	*val = intel_guc_log_get_level(&dev_priv->guc.log);
2132 2133 2134 2135

	return 0;
}

2136
static int i915_guc_log_level_set(void *data, u64 val)
2137
{
2138
	struct drm_i915_private *dev_priv = data;
2139

2140
	if (!USES_GUC(dev_priv))
2141 2142
		return -ENODEV;

2143
	return intel_guc_log_set_level(&dev_priv->guc.log, val);
2144 2145
}

2146 2147
DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_level_fops,
			i915_guc_log_level_get, i915_guc_log_level_set,
2148 2149
			"%lld\n");

2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190
static int i915_guc_log_relay_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!USES_GUC(dev_priv))
		return -ENODEV;

	file->private_data = &dev_priv->guc.log;

	return intel_guc_log_relay_open(&dev_priv->guc.log);
}

static ssize_t
i915_guc_log_relay_write(struct file *filp,
			 const char __user *ubuf,
			 size_t cnt,
			 loff_t *ppos)
{
	struct intel_guc_log *log = filp->private_data;

	intel_guc_log_relay_flush(log);

	return cnt;
}

static int i915_guc_log_relay_release(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	intel_guc_log_relay_close(&dev_priv->guc.log);

	return 0;
}

static const struct file_operations i915_guc_log_relay_fops = {
	.owner = THIS_MODULE,
	.open = i915_guc_log_relay_open,
	.write = i915_guc_log_relay_write,
	.release = i915_guc_log_relay_release,
};

2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
static int i915_psr_sink_status_show(struct seq_file *m, void *data)
{
	u8 val;
	static const char * const sink_status[] = {
		"inactive",
		"transition to active, capture and display",
		"active, display from RFB",
		"active, capture and display on sink device timings",
		"transition to inactive, capture and display, timing re-sync",
		"reserved",
		"reserved",
		"sink internal error",
	};
	struct drm_connector *connector = m->private;
2205
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
2206 2207
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
2208 2209 2210 2211 2212 2213
	int ret;

	if (!CAN_PSR(dev_priv)) {
		seq_puts(m, "PSR Unsupported\n");
		return -ENODEV;
	}
2214 2215 2216 2217

	if (connector->status != connector_status_connected)
		return -ENODEV;

2218 2219 2220
	ret = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_STATUS, &val);

	if (ret == 1) {
2221 2222 2223 2224 2225 2226 2227
		const char *str = "unknown";

		val &= DP_PSR_SINK_STATE_MASK;
		if (val < ARRAY_SIZE(sink_status))
			str = sink_status[val];
		seq_printf(m, "Sink PSR status: 0x%x [%s]\n", val, str);
	} else {
2228
		return ret;
2229 2230 2231 2232 2233 2234
	}

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_psr_sink_status);

2235 2236 2237
static void
psr_source_status(struct drm_i915_private *dev_priv, struct seq_file *m)
{
2238 2239
	u32 val, status_val;
	const char *status = "unknown";
2240

2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254
	if (dev_priv->psr.psr2_enabled) {
		static const char * const live_status[] = {
			"IDLE",
			"CAPTURE",
			"CAPTURE_FS",
			"SLEEP",
			"BUFON_FW",
			"ML_UP",
			"SU_STANDBY",
			"FAST_SLEEP",
			"DEEP_SLEEP",
			"BUF_ON",
			"TG_ON"
		};
2255 2256 2257 2258 2259
		val = I915_READ(EDP_PSR2_STATUS);
		status_val = (val & EDP_PSR2_STATUS_STATE_MASK) >>
			      EDP_PSR2_STATUS_STATE_SHIFT;
		if (status_val < ARRAY_SIZE(live_status))
			status = live_status[status_val];
2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270
	} else {
		static const char * const live_status[] = {
			"IDLE",
			"SRDONACK",
			"SRDENT",
			"BUFOFF",
			"BUFON",
			"AUXACK",
			"SRDOFFACK",
			"SRDENT_ON",
		};
2271 2272 2273 2274 2275
		val = I915_READ(EDP_PSR_STATUS);
		status_val = (val & EDP_PSR_STATUS_STATE_MASK) >>
			      EDP_PSR_STATUS_STATE_SHIFT;
		if (status_val < ARRAY_SIZE(live_status))
			status = live_status[status_val];
2276
	}
2277

2278
	seq_printf(m, "Source PSR status: %s [0x%08x]\n", status, val);
2279 2280
}

2281 2282
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2283
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2284
	struct i915_psr *psr = &dev_priv->psr;
2285
	intel_wakeref_t wakeref;
2286 2287 2288
	const char *status;
	bool enabled;
	u32 val;
2289

2290 2291
	if (!HAS_PSR(dev_priv))
		return -ENODEV;
2292

2293 2294 2295 2296 2297 2298
	seq_printf(m, "Sink support: %s", yesno(psr->sink_support));
	if (psr->dp)
		seq_printf(m, " [0x%02x]", psr->dp->psr_dpcd[0]);
	seq_puts(m, "\n");

	if (!psr->sink_support)
2299 2300
		return 0;

2301
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2302
	mutex_lock(&psr->lock);
2303

2304 2305
	if (psr->enabled)
		status = psr->psr2_enabled ? "PSR2 enabled" : "PSR1 enabled";
2306
	else
2307 2308
		status = "disabled";
	seq_printf(m, "PSR mode: %s\n", status);
2309

2310 2311
	if (!psr->enabled)
		goto unlock;
2312

2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324
	if (psr->psr2_enabled) {
		val = I915_READ(EDP_PSR2_CTL);
		enabled = val & EDP_PSR2_ENABLE;
	} else {
		val = I915_READ(EDP_PSR_CTL);
		enabled = val & EDP_PSR_ENABLE;
	}
	seq_printf(m, "Source PSR ctl: %s [0x%08x]\n",
		   enableddisabled(enabled), val);
	psr_source_status(dev_priv, m);
	seq_printf(m, "Busy frontbuffer bits: 0x%08x\n",
		   psr->busy_frontbuffer_bits);
2325

2326 2327 2328
	/*
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2329
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2330 2331
		val = I915_READ(EDP_PSR_PERF_CNT) & EDP_PSR_PERF_CNT_MASK;
		seq_printf(m, "Performance counter: %u\n", val);
R
Rodrigo Vivi 已提交
2332
	}
2333

2334
	if (psr->debug & I915_PSR_DEBUG_IRQ) {
2335
		seq_printf(m, "Last attempted entry at: %lld\n",
2336 2337
			   psr->last_entry_attempt);
		seq_printf(m, "Last exit at: %lld\n", psr->last_exit);
2338 2339
	}

2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362
	if (psr->psr2_enabled) {
		u32 su_frames_val[3];
		int frame;

		/*
		 * Reading all 3 registers before hand to minimize crossing a
		 * frame boundary between register reads
		 */
		for (frame = 0; frame < PSR2_SU_STATUS_FRAMES; frame += 3)
			su_frames_val[frame / 3] = I915_READ(PSR2_SU_STATUS(frame));

		seq_puts(m, "Frame:\tPSR2 SU blocks:\n");

		for (frame = 0; frame < PSR2_SU_STATUS_FRAMES; frame++) {
			u32 su_blocks;

			su_blocks = su_frames_val[frame / 3] &
				    PSR2_SU_STATUS_MASK(frame);
			su_blocks = su_blocks >> PSR2_SU_STATUS_SHIFT(frame);
			seq_printf(m, "%d\t%d\n", frame, su_blocks);
		}
	}

2363 2364
unlock:
	mutex_unlock(&psr->lock);
2365
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2366

2367 2368 2369
	return 0;
}

2370 2371 2372 2373
static int
i915_edp_psr_debug_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
2374
	intel_wakeref_t wakeref;
2375
	int ret;
2376 2377 2378 2379

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

2380
	DRM_DEBUG_KMS("Setting PSR debug to %llx\n", val);
2381

2382
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2383

2384
	ret = intel_psr_debug_set(dev_priv, val);
2385

2386
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2387

2388
	return ret;
2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
}

static int
i915_edp_psr_debug_get(void *data, u64 *val)
{
	struct drm_i915_private *dev_priv = data;

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

	*val = READ_ONCE(dev_priv->psr.debug);
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_edp_psr_debug_fops,
			i915_edp_psr_debug_get, i915_edp_psr_debug_set,
			"%llu\n");

2407 2408
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2409
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2410
	unsigned long long power;
2411
	intel_wakeref_t wakeref;
2412 2413
	u32 units;

2414
	if (INTEL_GEN(dev_priv) < 6)
2415 2416
		return -ENODEV;

2417
	if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power))
2418 2419 2420
		return -ENODEV;

	units = (power & 0x1f00) >> 8;
2421
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref)
2422
		power = I915_READ(MCH_SECP_NRG_STTS);
2423

2424
	power = (1000000 * power) >> units; /* convert to uJ */
2425
	seq_printf(m, "%llu", power);
2426 2427 2428 2429

	return 0;
}

2430
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2431
{
2432
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2433
	struct pci_dev *pdev = dev_priv->drm.pdev;
2434

2435 2436
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2437

2438 2439 2440
	seq_printf(m, "Runtime power status: %s\n",
		   enableddisabled(!dev_priv->power_domains.wakeref));

2441
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2442
	seq_printf(m, "IRQs disabled: %s\n",
2443
		   yesno(!intel_irqs_enabled(dev_priv)));
2444
#ifdef CONFIG_PM
2445
	seq_printf(m, "Usage count: %d\n",
2446
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2447 2448 2449
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2450
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2451 2452
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2453

2454 2455 2456
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)) {
		struct drm_printer p = drm_seq_file_printer(m);

2457
		print_intel_runtime_pm_wakeref(&dev_priv->runtime_pm, &p);
2458 2459
	}

2460 2461 2462
	return 0;
}

2463 2464
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2465
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
2477
		seq_printf(m, "%-25s %d\n", power_well->desc->name,
2478 2479
			   power_well->count);

2480
		for_each_power_domain(power_domain, power_well->desc->domains)
2481
			seq_printf(m, "  %-23s %d\n",
2482
				 intel_display_power_domain_str(power_domain),
2483 2484 2485 2486 2487 2488 2489 2490
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2491 2492
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2493
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2494
	intel_wakeref_t wakeref;
2495 2496
	struct intel_csr *csr;

2497 2498
	if (!HAS_CSR(dev_priv))
		return -ENODEV;
2499 2500 2501

	csr = &dev_priv->csr;

2502
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2503

2504 2505 2506 2507
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2508
		goto out;
2509 2510 2511 2512

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2513 2514 2515 2516 2517 2518 2519
	if (WARN_ON(INTEL_GEN(dev_priv) > 11))
		goto out;

	seq_printf(m, "DC3 -> DC5 count: %d\n",
		   I915_READ(IS_BROXTON(dev_priv) ? BXT_CSR_DC3_DC5_COUNT :
						    SKL_CSR_DC3_DC5_COUNT));
	if (!IS_GEN9_LP(dev_priv))
2520 2521 2522
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));

2523 2524 2525 2526 2527
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2528
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2529

2530 2531 2532
	return 0;
}

2533 2534 2535 2536 2537 2538 2539 2540
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

2541
	seq_printf(m, DRM_MODE_FMT "\n", DRM_MODE_ARG(mode));
2542 2543 2544 2545 2546 2547
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2548 2549
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2550 2551 2552 2553 2554 2555
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2556
		   encoder->base.id, encoder->name);
2557 2558 2559 2560
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2561
			   connector->name,
2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2575 2576
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2577 2578
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2579 2580
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2581

2582
	if (fb)
2583
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2584 2585
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2586 2587
	else
		seq_puts(m, "\tprimary plane disabled\n");
2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2607
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2608
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2609
		intel_panel_info(m, &intel_connector->panel);
2610 2611 2612

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2613 2614
}

L
Libin Yang 已提交
2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2629 2630 2631 2632 2633 2634
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2635
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2649
	struct drm_display_mode *mode;
2650 2651

	seq_printf(m, "connector %d: type %s, status: %s\n",
2652
		   connector->base.id, connector->name,
2653
		   drm_get_connector_status_name(connector->status));
2654 2655 2656 2657 2658 2659 2660 2661 2662 2663

	if (connector->status == connector_status_disconnected)
		return;

	seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
		   connector->display_info.width_mm,
		   connector->display_info.height_mm);
	seq_printf(m, "\tsubpixel order: %s\n",
		   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
	seq_printf(m, "\tCEA rev: %d\n", connector->display_info.cea_rev);
2664

2665
	if (!intel_encoder)
2666 2667 2668 2669 2670
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
2671 2672 2673 2674
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
2675 2676 2677
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2678
			intel_lvds_info(m, intel_connector);
2679 2680 2681
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2682
		    intel_encoder->type == INTEL_OUTPUT_DDI)
2683 2684 2685 2686
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
2687
	}
2688

2689 2690 2691
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2692 2693
}

2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

2712
static void plane_rotation(char *buf, size_t bufsize, unsigned int rotation)
2713 2714
{
	/*
2715
	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
2716 2717
	 * will print them all to visualize if the values are misused
	 */
2718
	snprintf(buf, bufsize,
2719
		 "%s%s%s%s%s%s(0x%08x)",
2720 2721 2722 2723 2724 2725
		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
2726 2727 2728 2729 2730
		 rotation);
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2731 2732
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2733 2734 2735 2736 2737
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
2738
		struct drm_format_name_buf format_name;
2739
		char rot_str[48];
2740 2741 2742 2743 2744 2745 2746 2747

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

2748
		if (state->fb) {
V
Ville Syrjälä 已提交
2749 2750
			drm_get_format_name(state->fb->format->format,
					    &format_name);
2751
		} else {
2752
			sprintf(format_name.str, "N/A");
2753 2754
		}

2755 2756
		plane_rotation(rot_str, sizeof(rot_str), state->rotation);

2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
2770
			   format_name.str,
2771
			   rot_str);
2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

2790
		for (i = 0; i < num_scalers; i++) {
2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

2803 2804
static int i915_display_info(struct seq_file *m, void *unused)
{
2805 2806
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2807
	struct intel_crtc *crtc;
2808
	struct drm_connector *connector;
2809
	struct drm_connector_list_iter conn_iter;
2810 2811
	intel_wakeref_t wakeref;

2812
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2813 2814 2815

	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
2816
	for_each_intel_crtc(dev, crtc) {
2817
		struct intel_crtc_state *pipe_config;
2818

2819
		drm_modeset_lock(&crtc->base.mutex, NULL);
2820 2821
		pipe_config = to_intel_crtc_state(crtc->base.state);

2822
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
2823
			   crtc->base.base.id, pipe_name(crtc->pipe),
2824
			   yesno(pipe_config->base.active),
2825 2826 2827
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

2828
		if (pipe_config->base.active) {
2829 2830 2831
			struct intel_plane *cursor =
				to_intel_plane(crtc->base.cursor);

2832 2833
			intel_crtc_info(m, crtc);

2834 2835 2836 2837 2838 2839 2840
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
				   yesno(cursor->base.state->visible),
				   cursor->base.state->crtc_x,
				   cursor->base.state->crtc_y,
				   cursor->base.state->crtc_w,
				   cursor->base.state->crtc_h,
				   cursor->cursor.base);
2841 2842
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
2843
		}
2844 2845 2846 2847

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
2848
		drm_modeset_unlock(&crtc->base.mutex);
2849 2850 2851 2852 2853
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
2854 2855 2856
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
2857
		intel_connector_info(m, connector);
2858 2859 2860
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

2861
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2862 2863 2864 2865

	return 0;
}

2866 2867 2868 2869
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
2870
	intel_wakeref_t wakeref;
2871
	enum intel_engine_id id;
2872
	struct drm_printer p;
2873

2874
	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
2875

2876 2877 2878
	seq_printf(m, "GT awake? %s [%d]\n",
		   yesno(dev_priv->gt.awake),
		   atomic_read(&dev_priv->gt.wakeref.count));
L
Lionel Landwerlin 已提交
2879
	seq_printf(m, "CS timestamp frequency: %u kHz\n",
2880
		   RUNTIME_INFO(dev_priv)->cs_timestamp_frequency_khz);
2881

2882 2883
	p = drm_seq_file_printer(m);
	for_each_engine(engine, dev_priv, id)
2884
		intel_engine_dump(engine, &p, "%s\n", engine->name);
2885

2886
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
2887

2888 2889 2890
	return 0;
}

2891 2892 2893 2894 2895
static int i915_rcs_topology(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_printer p = drm_seq_file_printer(m);

2896
	intel_device_info_dump_topology(&RUNTIME_INFO(dev_priv)->sseu, &p);
2897 2898 2899 2900

	return 0;
}

2901 2902 2903 2904 2905 2906 2907 2908 2909 2910
static int i915_shrinker_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *i915 = node_to_i915(m->private);

	seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
	seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);

	return 0;
}

2911 2912
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
2913 2914
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2915 2916 2917 2918 2919 2920
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

2921
		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->info->name,
2922
			   pll->info->id);
2923
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
2924
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
2925
		seq_printf(m, " tracked hardware state:\n");
2926
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
2927
		seq_printf(m, " dpll_md: 0x%08x\n",
2928 2929 2930 2931
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953
		seq_printf(m, " cfgcr0:  0x%08x\n", pll->state.hw_state.cfgcr0);
		seq_printf(m, " cfgcr1:  0x%08x\n", pll->state.hw_state.cfgcr1);
		seq_printf(m, " mg_refclkin_ctl:        0x%08x\n",
			   pll->state.hw_state.mg_refclkin_ctl);
		seq_printf(m, " mg_clktop2_coreclkctl1: 0x%08x\n",
			   pll->state.hw_state.mg_clktop2_coreclkctl1);
		seq_printf(m, " mg_clktop2_hsclkctl:    0x%08x\n",
			   pll->state.hw_state.mg_clktop2_hsclkctl);
		seq_printf(m, " mg_pll_div0:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div0);
		seq_printf(m, " mg_pll_div1:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div1);
		seq_printf(m, " mg_pll_lf:    0x%08x\n",
			   pll->state.hw_state.mg_pll_lf);
		seq_printf(m, " mg_pll_frac_lock: 0x%08x\n",
			   pll->state.hw_state.mg_pll_frac_lock);
		seq_printf(m, " mg_pll_ssc:   0x%08x\n",
			   pll->state.hw_state.mg_pll_ssc);
		seq_printf(m, " mg_pll_bias:  0x%08x\n",
			   pll->state.hw_state.mg_pll_bias);
		seq_printf(m, " mg_pll_tdc_coldst_bias: 0x%08x\n",
			   pll->state.hw_state.mg_pll_tdc_coldst_bias);
2954 2955 2956 2957 2958 2959
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

2960
static int i915_wa_registers(struct seq_file *m, void *unused)
2961
{
2962
	struct drm_i915_private *i915 = node_to_i915(m->private);
2963
	const struct i915_wa_list *wal = &i915->engine[RCS0]->ctx_wa_list;
2964 2965
	struct i915_wa *wa;
	unsigned int i;
2966

2967 2968
	seq_printf(m, "Workarounds applied: %u\n", wal->count);
	for (i = 0, wa = wal->list; i < wal->count; i++, wa++)
2969
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X\n",
2970
			   i915_mmio_reg_offset(wa->reg), wa->val, wa->mask);
2971 2972 2973 2974

	return 0;
}

2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998
static int i915_ipc_status_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Isochronous Priority Control: %s\n",
			yesno(dev_priv->ipc_enabled));
	return 0;
}

static int i915_ipc_status_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!HAS_IPC(dev_priv))
		return -ENODEV;

	return single_open(file, i915_ipc_status_show, dev_priv);
}

static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
2999
	intel_wakeref_t wakeref;
3000
	bool enable;
3001
	int ret;
3002 3003 3004 3005 3006

	ret = kstrtobool_from_user(ubuf, len, &enable);
	if (ret < 0)
		return ret;

3007
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
3008 3009 3010 3011 3012 3013
		if (!dev_priv->ipc_enabled && enable)
			DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
		dev_priv->wm.distrust_bios_wm = true;
		dev_priv->ipc_enabled = enable;
		intel_enable_ipc(dev_priv);
	}
3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026

	return len;
}

static const struct file_operations i915_ipc_status_fops = {
	.owner = THIS_MODULE,
	.open = i915_ipc_status_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_ipc_status_write
};

3027 3028
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3029 3030
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3031
	struct skl_ddb_entry *entry;
3032
	struct intel_crtc *crtc;
3033

3034
	if (INTEL_GEN(dev_priv) < 9)
3035
		return -ENODEV;
3036

3037 3038 3039 3040
	drm_modeset_lock_all(dev);

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

3041 3042 3043 3044 3045 3046
	for_each_intel_crtc(&dev_priv->drm, crtc) {
		struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
		enum pipe pipe = crtc->pipe;
		enum plane_id plane_id;

3047 3048
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3049 3050 3051
		for_each_plane_id_on_crtc(crtc, plane_id) {
			entry = &crtc_state->wm.skl.plane_ddb_y[plane_id];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane_id + 1,
3052 3053 3054 3055
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3056
		entry = &crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR];
3057 3058 3059 3060 3061 3062 3063 3064 3065
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3066
static void drrs_status_per_crtc(struct seq_file *m,
3067 3068
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3069
{
3070
	struct drm_i915_private *dev_priv = to_i915(dev);
3071 3072
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3073
	struct drm_connector *connector;
3074
	struct drm_connector_list_iter conn_iter;
3075

3076 3077
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3078 3079 3080 3081
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3082
	}
3083
	drm_connector_list_iter_end(&conn_iter);
3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3096
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3097 3098 3099 3100 3101 3102 3103 3104
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
3105 3106 3107 3108
			seq_puts(m, "Idleness DRRS: Disabled\n");
			if (dev_priv->psr.enabled)
				seq_puts(m,
				"\tAs PSR is enabled, DRRS is not enabled\n");
3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3143 3144
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3145 3146 3147
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3148
	drm_modeset_lock_all(dev);
3149
	for_each_intel_crtc(dev, intel_crtc) {
3150
		if (intel_crtc->base.state->active) {
3151 3152 3153 3154 3155 3156
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3157
	drm_modeset_unlock_all(dev);
3158 3159 3160 3161 3162 3163 3164

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3165 3166
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3167 3168
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3169 3170
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3171
	struct drm_connector *connector;
3172
	struct drm_connector_list_iter conn_iter;
3173

3174 3175
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3176
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3177
			continue;
3178 3179 3180 3181 3182 3183

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3184 3185
		if (!intel_dig_port->dp.can_mst)
			continue;
3186

3187
		seq_printf(m, "MST Source Port %c\n",
3188
			   port_name(intel_dig_port->base.port));
3189 3190
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3191 3192
	drm_connector_list_iter_end(&conn_iter);

3193 3194 3195
	return 0;
}

3196
static ssize_t i915_displayport_test_active_write(struct file *file,
3197 3198
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3199 3200 3201 3202 3203
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3204
	struct drm_connector_list_iter conn_iter;
3205 3206 3207
	struct intel_dp *intel_dp;
	int val = 0;

3208
	dev = ((struct seq_file *)file->private_data)->private;
3209 3210 3211 3212

	if (len == 0)
		return 0;

G
Geliang Tang 已提交
3213 3214 3215
	input_buffer = memdup_user_nul(ubuf, len);
	if (IS_ERR(input_buffer))
		return PTR_ERR(input_buffer);
3216 3217 3218

	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3219 3220
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3221 3222
		struct intel_encoder *encoder;

3223 3224 3225 3226
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3227 3228 3229 3230 3231 3232
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3233 3234
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3235
				break;
3236 3237 3238 3239 3240
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3241
				intel_dp->compliance.test_active = 1;
3242
			else
3243
				intel_dp->compliance.test_active = 0;
3244 3245
		}
	}
3246
	drm_connector_list_iter_end(&conn_iter);
3247 3248 3249 3250 3251 3252 3253 3254 3255 3256
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
3257 3258
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3259
	struct drm_connector *connector;
3260
	struct drm_connector_list_iter conn_iter;
3261 3262
	struct intel_dp *intel_dp;

3263 3264
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3265 3266
		struct intel_encoder *encoder;

3267 3268 3269 3270
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3271 3272 3273 3274 3275 3276
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3277
			if (intel_dp->compliance.test_active)
3278 3279 3280 3281 3282 3283
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3284
	drm_connector_list_iter_end(&conn_iter);
3285 3286 3287 3288 3289

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3290
					     struct file *file)
3291
{
3292
	return single_open(file, i915_displayport_test_active_show,
3293
			   inode->i_private);
3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
3307 3308
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3309
	struct drm_connector *connector;
3310
	struct drm_connector_list_iter conn_iter;
3311 3312
	struct intel_dp *intel_dp;

3313 3314
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3315 3316
		struct intel_encoder *encoder;

3317 3318 3319 3320
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3321 3322 3323 3324 3325 3326
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3327 3328 3329 3330
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3331 3332 3333 3334 3335 3336 3337 3338 3339
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3340 3341 3342
		} else
			seq_puts(m, "0");
	}
3343
	drm_connector_list_iter_end(&conn_iter);
3344 3345 3346

	return 0;
}
3347
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_data);
3348 3349 3350

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
3351 3352
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3353
	struct drm_connector *connector;
3354
	struct drm_connector_list_iter conn_iter;
3355 3356
	struct intel_dp *intel_dp;

3357 3358
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3359 3360
		struct intel_encoder *encoder;

3361 3362 3363 3364
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3365 3366 3367 3368 3369 3370
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3371
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3372 3373 3374
		} else
			seq_puts(m, "0");
	}
3375
	drm_connector_list_iter_end(&conn_iter);
3376 3377 3378

	return 0;
}
3379
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_type);
3380

3381
static void wm_latency_show(struct seq_file *m, const u16 wm[8])
3382
{
3383 3384
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3385
	int level;
3386 3387
	int num_levels;

3388
	if (IS_CHERRYVIEW(dev_priv))
3389
		num_levels = 3;
3390
	else if (IS_VALLEYVIEW(dev_priv))
3391
		num_levels = 1;
3392 3393
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3394
	else
3395
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3396 3397 3398 3399 3400 3401

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3402 3403
		/*
		 * - WM1+ latency values in 0.5us units
3404
		 * - latencies are in us on gen9/vlv/chv
3405
		 */
3406 3407 3408 3409
		if (INTEL_GEN(dev_priv) >= 9 ||
		    IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv) ||
		    IS_G4X(dev_priv))
3410 3411
			latency *= 10;
		else if (level > 0)
3412 3413 3414
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3415
			   level, wm[level], latency / 10, latency % 10);
3416 3417 3418 3419 3420 3421 3422
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3423
	struct drm_i915_private *dev_priv = m->private;
3424
	const u16 *latencies;
3425

3426
	if (INTEL_GEN(dev_priv) >= 9)
3427 3428
		latencies = dev_priv->wm.skl_latency;
	else
3429
		latencies = dev_priv->wm.pri_latency;
3430

3431
	wm_latency_show(m, latencies);
3432 3433 3434 3435 3436 3437

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3438
	struct drm_i915_private *dev_priv = m->private;
3439
	const u16 *latencies;
3440

3441
	if (INTEL_GEN(dev_priv) >= 9)
3442 3443
		latencies = dev_priv->wm.skl_latency;
	else
3444
		latencies = dev_priv->wm.spr_latency;
3445

3446
	wm_latency_show(m, latencies);
3447 3448 3449 3450 3451 3452

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3453
	struct drm_i915_private *dev_priv = m->private;
3454
	const u16 *latencies;
3455

3456
	if (INTEL_GEN(dev_priv) >= 9)
3457 3458
		latencies = dev_priv->wm.skl_latency;
	else
3459
		latencies = dev_priv->wm.cur_latency;
3460

3461
	wm_latency_show(m, latencies);
3462 3463 3464 3465 3466 3467

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3468
	struct drm_i915_private *dev_priv = inode->i_private;
3469

3470
	if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
3471 3472
		return -ENODEV;

3473
	return single_open(file, pri_wm_latency_show, dev_priv);
3474 3475 3476 3477
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3478
	struct drm_i915_private *dev_priv = inode->i_private;
3479

R
Rodrigo Vivi 已提交
3480
	if (HAS_GMCH(dev_priv))
3481 3482
		return -ENODEV;

3483
	return single_open(file, spr_wm_latency_show, dev_priv);
3484 3485 3486 3487
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3488
	struct drm_i915_private *dev_priv = inode->i_private;
3489

R
Rodrigo Vivi 已提交
3490
	if (HAS_GMCH(dev_priv))
3491 3492
		return -ENODEV;

3493
	return single_open(file, cur_wm_latency_show, dev_priv);
3494 3495 3496
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3497
				size_t len, loff_t *offp, u16 wm[8])
3498 3499
{
	struct seq_file *m = file->private_data;
3500 3501
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3502
	u16 new[8] = { 0 };
3503
	int num_levels;
3504 3505 3506 3507
	int level;
	int ret;
	char tmp[32];

3508
	if (IS_CHERRYVIEW(dev_priv))
3509
		num_levels = 3;
3510
	else if (IS_VALLEYVIEW(dev_priv))
3511
		num_levels = 1;
3512 3513
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3514
	else
3515
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3516

3517 3518 3519 3520 3521 3522 3523 3524
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3525 3526 3527
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3546
	struct drm_i915_private *dev_priv = m->private;
3547
	u16 *latencies;
3548

3549
	if (INTEL_GEN(dev_priv) >= 9)
3550 3551
		latencies = dev_priv->wm.skl_latency;
	else
3552
		latencies = dev_priv->wm.pri_latency;
3553 3554

	return wm_latency_write(file, ubuf, len, offp, latencies);
3555 3556 3557 3558 3559 3560
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3561
	struct drm_i915_private *dev_priv = m->private;
3562
	u16 *latencies;
3563

3564
	if (INTEL_GEN(dev_priv) >= 9)
3565 3566
		latencies = dev_priv->wm.skl_latency;
	else
3567
		latencies = dev_priv->wm.spr_latency;
3568 3569

	return wm_latency_write(file, ubuf, len, offp, latencies);
3570 3571 3572 3573 3574 3575
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3576
	struct drm_i915_private *dev_priv = m->private;
3577
	u16 *latencies;
3578

3579
	if (INTEL_GEN(dev_priv) >= 9)
3580 3581
		latencies = dev_priv->wm.skl_latency;
	else
3582
		latencies = dev_priv->wm.cur_latency;
3583

3584
	return wm_latency_write(file, ubuf, len, offp, latencies);
3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3614 3615
static int
i915_wedged_get(void *data, u64 *val)
3616
{
3617
	int ret = i915_terminally_wedged(data);
3618

3619 3620 3621 3622 3623 3624 3625 3626 3627 3628
	switch (ret) {
	case -EIO:
		*val = 1;
		return 0;
	case 0:
		*val = 0;
		return 0;
	default:
		return ret;
	}
3629 3630
}

3631 3632
static int
i915_wedged_set(void *data, u64 val)
3633
{
3634
	struct drm_i915_private *i915 = data;
3635

3636 3637 3638
	/* Flush any previous reset before applying for a new one */
	wait_event(i915->gpu_error.reset_queue,
		   !test_bit(I915_RESET_BACKOFF, &i915->gpu_error.flags));
3639

3640 3641
	i915_handle_error(i915, val, I915_ERROR_CAPTURE,
			  "Manually set wedged engine mask = %llx", val);
3642
	return 0;
3643 3644
}

3645 3646
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
3647
			"%llu\n");
3648

3649 3650 3651 3652 3653 3654 3655
#define DROP_UNBOUND	BIT(0)
#define DROP_BOUND	BIT(1)
#define DROP_RETIRE	BIT(2)
#define DROP_ACTIVE	BIT(3)
#define DROP_FREED	BIT(4)
#define DROP_SHRINK_ALL	BIT(5)
#define DROP_IDLE	BIT(6)
3656 3657
#define DROP_RESET_ACTIVE	BIT(7)
#define DROP_RESET_SEQNO	BIT(8)
3658 3659 3660 3661
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
3662
		  DROP_FREED	| \
3663
		  DROP_SHRINK_ALL |\
3664 3665 3666
		  DROP_IDLE	| \
		  DROP_RESET_ACTIVE | \
		  DROP_RESET_SEQNO)
3667 3668
static int
i915_drop_caches_get(void *data, u64 *val)
3669
{
3670
	*val = DROP_ALL;
3671

3672
	return 0;
3673 3674
}

3675 3676
static int
i915_drop_caches_set(void *data, u64 val)
3677
{
3678
	struct drm_i915_private *i915 = data;
3679

3680 3681
	DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
		  val, val & DROP_ALL);
3682

3683 3684
	if (val & DROP_RESET_ACTIVE &&
	    wait_for(intel_engines_are_idle(i915), I915_IDLE_ENGINES_TIMEOUT))
3685 3686
		i915_gem_set_wedged(i915);

3687 3688
	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
3689
	if (val & (DROP_ACTIVE | DROP_IDLE | DROP_RETIRE | DROP_RESET_SEQNO)) {
3690 3691
		int ret;

3692
		ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
3693
		if (ret)
3694
			return ret;
3695

3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708
		/*
		 * To finish the flush of the idle_worker, we must complete
		 * the switch-to-kernel-context, which requires a double
		 * pass through wait_for_idle: first queues the switch,
		 * second waits for the switch.
		 */
		if (ret == 0 && val & (DROP_IDLE | DROP_ACTIVE))
			ret = i915_gem_wait_for_idle(i915,
						     I915_WAIT_INTERRUPTIBLE |
						     I915_WAIT_LOCKED,
						     MAX_SCHEDULE_TIMEOUT);

		if (ret == 0 && val & DROP_IDLE)
3709
			ret = i915_gem_wait_for_idle(i915,
3710
						     I915_WAIT_INTERRUPTIBLE |
3711 3712
						     I915_WAIT_LOCKED,
						     MAX_SCHEDULE_TIMEOUT);
3713 3714

		if (val & DROP_RETIRE)
3715
			i915_retire_requests(i915);
3716

3717 3718 3719
		mutex_unlock(&i915->drm.struct_mutex);
	}

3720
	if (val & DROP_RESET_ACTIVE && i915_terminally_wedged(i915))
3721
		i915_handle_error(i915, ALL_ENGINES, 0, NULL);
3722

3723
	fs_reclaim_acquire(GFP_KERNEL);
3724
	if (val & DROP_BOUND)
3725
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_BOUND);
3726

3727
	if (val & DROP_UNBOUND)
3728
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
3729

3730
	if (val & DROP_SHRINK_ALL)
3731
		i915_gem_shrink_all(i915);
3732
	fs_reclaim_release(GFP_KERNEL);
3733

3734
	if (val & DROP_IDLE) {
3735
		flush_delayed_work(&i915->gem.retire_work);
3736
		flush_work(&i915->gem.idle_work);
3737
	}
3738

3739
	if (val & DROP_FREED)
3740
		i915_gem_drain_freed_objects(i915);
3741

3742
	return 0;
3743 3744
}

3745 3746 3747
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
3748

3749 3750
static int
i915_cache_sharing_get(void *data, u64 *val)
3751
{
3752
	struct drm_i915_private *dev_priv = data;
3753
	intel_wakeref_t wakeref;
3754
	u32 snpcr = 0;
3755

3756
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
3757 3758
		return -ENODEV;

3759
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref)
3760
		snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3761

3762
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
3763

3764
	return 0;
3765 3766
}

3767 3768
static int
i915_cache_sharing_set(void *data, u64 val)
3769
{
3770
	struct drm_i915_private *dev_priv = data;
3771
	intel_wakeref_t wakeref;
3772

3773
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
3774 3775
		return -ENODEV;

3776
	if (val > 3)
3777 3778
		return -EINVAL;

3779
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
3780
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
3781 3782 3783 3784 3785 3786 3787 3788
		u32 snpcr;

		/* Update the cache sharing policy here as well */
		snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
		snpcr &= ~GEN6_MBC_SNPCR_MASK;
		snpcr |= val << GEN6_MBC_SNPCR_SHIFT;
		I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
	}
3789

3790
	return 0;
3791 3792
}

3793 3794 3795
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
3796

3797
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
3798
					  struct sseu_dev_info *sseu)
3799
{
3800 3801 3802
#define SS_MAX 2
	const int ss_max = SS_MAX;
	u32 sig1[SS_MAX], sig2[SS_MAX];
3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816
	int ss;

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

3817
		sseu->slice_mask = BIT(0);
3818
		sseu->subslice_mask[0] |= BIT(ss);
3819 3820 3821 3822
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
3823 3824 3825
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
3826
	}
3827
#undef SS_MAX
3828 3829
}

3830 3831 3832
static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
				     struct sseu_dev_info *sseu)
{
3833
#define SS_MAX 6
3834
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
3835
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
3836 3837
	int s, ss;

3838
	for (s = 0; s < info->sseu.max_slices; s++) {
3839 3840
		/*
		 * FIXME: Valid SS Mask respects the spec and read
3841
		 * only valid bits for those registers, excluding reserved
3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859
		 * although this seems wrong because it would leave many
		 * subslices without ACK.
		 */
		s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
			GEN10_PGCTL_VALID_SS_MASK(s);
		eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
		eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
	}

	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

3860
	for (s = 0; s < info->sseu.max_slices; s++) {
3861 3862 3863 3864 3865
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		sseu->slice_mask |= BIT(s);
3866
		sseu->subslice_mask[s] = info->sseu.subslice_mask[s];
3867

3868
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882
			unsigned int eu_cnt;

			if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
					       eu_mask[ss % 2]);
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
		}
	}
3883
#undef SS_MAX
3884 3885
}

3886
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
3887
				    struct sseu_dev_info *sseu)
3888
{
3889
#define SS_MAX 3
3890
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
3891
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
3892
	int s, ss;
3893

3894
	for (s = 0; s < info->sseu.max_slices; s++) {
3895 3896 3897 3898 3899
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

3900 3901 3902 3903 3904 3905 3906 3907 3908
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

3909
	for (s = 0; s < info->sseu.max_slices; s++) {
3910 3911 3912 3913
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

3914
		sseu->slice_mask |= BIT(s);
3915

3916
		if (IS_GEN9_BC(dev_priv))
3917 3918
			sseu->subslice_mask[s] =
				RUNTIME_INFO(dev_priv)->sseu.subslice_mask[s];
3919

3920
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
3921 3922
			unsigned int eu_cnt;

3923
			if (IS_GEN9_LP(dev_priv)) {
3924 3925 3926
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
3927

3928
				sseu->subslice_mask[s] |= BIT(ss);
3929
			}
3930

3931 3932
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
3933 3934 3935 3936
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
3937 3938
		}
	}
3939
#undef SS_MAX
3940 3941
}

3942
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
3943
					 struct sseu_dev_info *sseu)
3944 3945
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
3946
	int s;
3947

3948
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
3949

3950
	if (sseu->slice_mask) {
3951 3952 3953 3954 3955 3956
		sseu->eu_per_subslice =
			RUNTIME_INFO(dev_priv)->sseu.eu_per_subslice;
		for (s = 0; s < fls(sseu->slice_mask); s++) {
			sseu->subslice_mask[s] =
				RUNTIME_INFO(dev_priv)->sseu.subslice_mask[s];
		}
3957
		sseu->eu_total = sseu->eu_per_subslice *
3958
				 intel_sseu_subslice_total(sseu);
3959 3960

		/* subtract fused off EU(s) from enabled slice(s) */
3961
		for (s = 0; s < fls(sseu->slice_mask); s++) {
3962 3963
			u8 subslice_7eu =
				RUNTIME_INFO(dev_priv)->sseu.subslice_7eu[s];
3964

3965
			sseu->eu_total -= hweight8(subslice_7eu);
3966 3967 3968 3969
		}
	}
}

3970 3971 3972 3973 3974
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";
3975
	int s;
3976

3977 3978
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
3979
	seq_printf(m, "  %s Slice Total: %u\n", type,
3980
		   hweight8(sseu->slice_mask));
3981
	seq_printf(m, "  %s Subslice Total: %u\n", type,
3982
		   intel_sseu_subslice_total(sseu));
3983 3984
	for (s = 0; s < fls(sseu->slice_mask); s++) {
		seq_printf(m, "  %s Slice%i subslices: %u\n", type,
3985
			   s, intel_sseu_subslices_per_slice(sseu, s));
3986
	}
3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4007 4008
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4009
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
4010
	struct sseu_dev_info sseu;
4011
	intel_wakeref_t wakeref;
4012

4013
	if (INTEL_GEN(dev_priv) < 8)
4014 4015 4016
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
4017
	i915_print_sseu_info(m, true, &RUNTIME_INFO(dev_priv)->sseu);
4018

4019
	seq_puts(m, "SSEU Device Status\n");
4020
	memset(&sseu, 0, sizeof(sseu));
4021 4022 4023 4024
	sseu.max_slices = RUNTIME_INFO(dev_priv)->sseu.max_slices;
	sseu.max_subslices = RUNTIME_INFO(dev_priv)->sseu.max_subslices;
	sseu.max_eus_per_subslice =
		RUNTIME_INFO(dev_priv)->sseu.max_eus_per_subslice;
4025

4026
	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
4027 4028 4029 4030 4031 4032 4033 4034
		if (IS_CHERRYVIEW(dev_priv))
			cherryview_sseu_device_status(dev_priv, &sseu);
		else if (IS_BROADWELL(dev_priv))
			broadwell_sseu_device_status(dev_priv, &sseu);
		else if (IS_GEN(dev_priv, 9))
			gen9_sseu_device_status(dev_priv, &sseu);
		else if (INTEL_GEN(dev_priv) >= 10)
			gen10_sseu_device_status(dev_priv, &sseu);
4035
	}
4036

4037
	i915_print_sseu_info(m, false, &sseu);
4038

4039 4040 4041
	return 0;
}

4042 4043
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4044
	struct drm_i915_private *i915 = inode->i_private;
4045

4046
	if (INTEL_GEN(i915) < 6)
4047 4048
		return 0;

4049 4050
	file->private_data =
		(void *)(uintptr_t)intel_runtime_pm_get(&i915->runtime_pm);
4051
	intel_uncore_forcewake_user_get(&i915->uncore);
4052 4053 4054 4055

	return 0;
}

4056
static int i915_forcewake_release(struct inode *inode, struct file *file)
4057
{
4058
	struct drm_i915_private *i915 = inode->i_private;
4059

4060
	if (INTEL_GEN(i915) < 6)
4061 4062
		return 0;

4063
	intel_uncore_forcewake_user_put(&i915->uncore);
4064
	intel_runtime_pm_put(&i915->runtime_pm,
4065
			     (intel_wakeref_t)(uintptr_t)file->private_data);
4066 4067 4068 4069 4070 4071 4072 4073 4074 4075

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4076 4077 4078 4079 4080
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

4081 4082 4083
	/* Synchronize with everything first in case there's been an HPD
	 * storm, but we haven't finished handling it in the kernel yet
	 */
4084
	intel_synchronize_irq(dev_priv);
4085 4086 4087
	flush_work(&dev_priv->hotplug.dig_port_work);
	flush_work(&dev_priv->hotplug.hotplug_work);

L
Lyude 已提交
4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157
	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230
static int i915_hpd_short_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Enabled: %s\n",
		   yesno(dev_priv->hotplug.hpd_short_storm_enabled));

	return 0;
}

static int
i915_hpd_short_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_short_storm_ctl_show,
			   inode->i_private);
}

static ssize_t i915_hpd_short_storm_ctl_write(struct file *file,
					      const char __user *ubuf,
					      size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	char *newline;
	char tmp[16];
	int i;
	bool new_state;

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	/* Reset to the "default" state for this system */
	if (strcmp(tmp, "reset") == 0)
		new_state = !HAS_DP_MST(dev_priv);
	else if (kstrtobool(tmp, &new_state) != 0)
		return -EINVAL;

	DRM_DEBUG_KMS("%sabling HPD short storm detection\n",
		      new_state ? "En" : "Dis");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_short_storm_enabled = new_state;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static const struct file_operations i915_hpd_short_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_short_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_short_storm_ctl_write,
};

4231 4232 4233 4234
static int i915_drrs_ctl_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4235
	struct intel_crtc *crtc;
4236 4237 4238 4239

	if (INTEL_GEN(dev_priv) < 7)
		return -ENODEV;

4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255
	for_each_intel_crtc(dev, crtc) {
		struct drm_connector_list_iter conn_iter;
		struct intel_crtc_state *crtc_state;
		struct drm_connector *connector;
		struct drm_crtc_commit *commit;
		int ret;

		ret = drm_modeset_lock_single_interruptible(&crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		if (!crtc_state->base.active ||
		    !crtc_state->has_drrs)
			goto out;
4256

4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (ret)
				goto out;
		}

		drm_connector_list_iter_begin(dev, &conn_iter);
		drm_for_each_connector_iter(connector, &conn_iter) {
			struct intel_encoder *encoder;
			struct intel_dp *intel_dp;

			if (!(crtc_state->base.connector_mask &
			      drm_connector_mask(connector)))
				continue;

			encoder = intel_attached_encoder(connector);
4274 4275 4276 4277 4278 4279 4280 4281 4282
			if (encoder->type != INTEL_OUTPUT_EDP)
				continue;

			DRM_DEBUG_DRIVER("Manually %sabling DRRS. %llu\n",
						val ? "en" : "dis", val);

			intel_dp = enc_to_intel_dp(&encoder->base);
			if (val)
				intel_edp_drrs_enable(intel_dp,
4283
						      crtc_state);
4284 4285
			else
				intel_edp_drrs_disable(intel_dp,
4286
						       crtc_state);
4287
		}
4288 4289 4290 4291 4292 4293
		drm_connector_list_iter_end(&conn_iter);

out:
		drm_modeset_unlock(&crtc->base.mutex);
		if (ret)
			return ret;
4294 4295 4296 4297 4298 4299 4300
	}

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_drrs_ctl_fops, NULL, i915_drrs_ctl_set, "%llu\n");

4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361
static ssize_t
i915_fifo_underrun_reset_write(struct file *filp,
			       const char __user *ubuf,
			       size_t cnt, loff_t *ppos)
{
	struct drm_i915_private *dev_priv = filp->private_data;
	struct intel_crtc *intel_crtc;
	struct drm_device *dev = &dev_priv->drm;
	int ret;
	bool reset;

	ret = kstrtobool_from_user(ubuf, cnt, &reset);
	if (ret)
		return ret;

	if (!reset)
		return cnt;

	for_each_intel_crtc(dev, intel_crtc) {
		struct drm_crtc_commit *commit;
		struct intel_crtc_state *crtc_state;

		ret = drm_modeset_lock_single_interruptible(&intel_crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(intel_crtc->base.state);
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (!ret)
				ret = wait_for_completion_interruptible(&commit->flip_done);
		}

		if (!ret && crtc_state->base.active) {
			DRM_DEBUG_KMS("Re-arming FIFO underruns on pipe %c\n",
				      pipe_name(intel_crtc->pipe));

			intel_crtc_arm_fifo_underrun(intel_crtc, crtc_state);
		}

		drm_modeset_unlock(&intel_crtc->base.mutex);

		if (ret)
			return ret;
	}

	ret = intel_fbc_reset_underrun(dev_priv);
	if (ret)
		return ret;

	return cnt;
}

static const struct file_operations i915_fifo_underrun_reset_ops = {
	.owner = THIS_MODULE,
	.open = simple_open,
	.write = i915_fifo_underrun_reset_write,
	.llseek = default_llseek,
};

4362
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4363
	{"i915_capabilities", i915_capabilities, 0},
4364
	{"i915_gem_objects", i915_gem_object_info, 0},
4365
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4366
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4367
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4368
	{"i915_guc_info", i915_guc_info, 0},
4369
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4370
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4371
	{"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4372
	{"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4373
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4374
	{"i915_frequency_info", i915_frequency_info, 0},
4375
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4376
	{"i915_reset_info", i915_reset_info, 0},
4377
	{"i915_drpc_info", i915_drpc_info, 0},
4378
	{"i915_emon_status", i915_emon_status, 0},
4379
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4380
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4381
	{"i915_fbc_status", i915_fbc_status, 0},
4382
	{"i915_ips_status", i915_ips_status, 0},
4383
	{"i915_sr_status", i915_sr_status, 0},
4384
	{"i915_opregion", i915_opregion, 0},
4385
	{"i915_vbt", i915_vbt, 0},
4386
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4387
	{"i915_context_status", i915_context_status, 0},
4388
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4389
	{"i915_swizzle_info", i915_swizzle_info, 0},
4390
	{"i915_llc", i915_llc, 0},
4391
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4392
	{"i915_energy_uJ", i915_energy_uJ, 0},
4393
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4394
	{"i915_power_domain_info", i915_power_domain_info, 0},
4395
	{"i915_dmc_info", i915_dmc_info, 0},
4396
	{"i915_display_info", i915_display_info, 0},
4397
	{"i915_engine_info", i915_engine_info, 0},
4398
	{"i915_rcs_topology", i915_rcs_topology, 0},
4399
	{"i915_shrinker_info", i915_shrinker_info, 0},
4400
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4401
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4402
	{"i915_wa_registers", i915_wa_registers, 0},
4403
	{"i915_ddb_info", i915_ddb_info, 0},
4404
	{"i915_sseu_status", i915_sseu_status, 0},
4405
	{"i915_drrs_status", i915_drrs_status, 0},
4406
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4407
};
4408
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4409

4410
static const struct i915_debugfs_files {
4411 4412 4413 4414 4415 4416
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4417
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4418
	{"i915_error_state", &i915_error_state_fops},
4419
	{"i915_gpu_info", &i915_gpu_info_fops},
4420
#endif
4421
	{"i915_fifo_underrun_reset", &i915_fifo_underrun_reset_ops},
4422 4423 4424
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4425
	{"i915_fbc_false_color", &i915_fbc_false_color_fops},
4426 4427
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4428
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
4429 4430
	{"i915_guc_log_level", &i915_guc_log_level_fops},
	{"i915_guc_log_relay", &i915_guc_log_relay_fops},
4431
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4432
	{"i915_hpd_short_storm_ctl", &i915_hpd_short_storm_ctl_fops},
4433
	{"i915_ipc_status", &i915_ipc_status_fops},
4434 4435
	{"i915_drrs_ctl", &i915_drrs_ctl_fops},
	{"i915_edp_psr_debug", &i915_edp_psr_debug_fops}
4436 4437
};

4438
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4439
{
4440
	struct drm_minor *minor = dev_priv->drm.primary;
4441
	int i;
4442

4443 4444
	debugfs_create_file("i915_forcewake_user", S_IRUSR, minor->debugfs_root,
			    to_i915(minor->dev), &i915_forcewake_fops);
4445

4446
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4447 4448 4449 4450 4451
		debugfs_create_file(i915_debugfs_files[i].name,
				    S_IRUGO | S_IWUSR,
				    minor->debugfs_root,
				    to_i915(minor->dev),
				    i915_debugfs_files[i].fops);
4452
	}
4453

4454 4455
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4456 4457 4458
					minor->debugfs_root, minor);
}

4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4488
	u8 buf[16];
4489 4490 4491
	ssize_t err;
	int i;

4492 4493 4494
	if (connector->status != connector_status_connected)
		return -ENODEV;

4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4508 4509 4510 4511
		if (err < 0)
			seq_printf(m, "%04x: ERROR %d\n", b->offset, (int)err);
		else
			seq_printf(m, "%04x: %*ph\n", b->offset, (int)err, buf);
4512
	}
4513 4514 4515

	return 0;
}
4516
DEFINE_SHOW_ATTRIBUTE(i915_dpcd);
4517

4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}
4538
DEFINE_SHOW_ATTRIBUTE(i915_panel);
4539

4540 4541 4542 4543
static int i915_hdcp_sink_capability_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_connector *intel_connector = to_intel_connector(connector);
4544
	bool hdcp_cap, hdcp2_cap;
4545 4546 4547 4548 4549

	if (connector->status != connector_status_connected)
		return -ENODEV;

	/* HDCP is supported by connector */
4550
	if (!intel_connector->hdcp.shim)
4551 4552 4553 4554
		return -EINVAL;

	seq_printf(m, "%s:%d HDCP version: ", connector->name,
		   connector->base.id);
4555 4556 4557 4558 4559 4560 4561 4562 4563 4564
	hdcp_cap = intel_hdcp_capable(intel_connector);
	hdcp2_cap = intel_hdcp2_capable(intel_connector);

	if (hdcp_cap)
		seq_puts(m, "HDCP1.4 ");
	if (hdcp2_cap)
		seq_puts(m, "HDCP2.2 ");

	if (!hdcp_cap && !hdcp2_cap)
		seq_puts(m, "None");
4565 4566 4567 4568 4569 4570
	seq_puts(m, "\n");

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_hdcp_sink_capability);

4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584
static int i915_dsc_fec_support_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct drm_device *dev = connector->dev;
	struct drm_crtc *crtc;
	struct intel_dp *intel_dp;
	struct drm_modeset_acquire_ctx ctx;
	struct intel_crtc_state *crtc_state = NULL;
	int ret = 0;
	bool try_again = false;

	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);

	do {
4585
		try_again = false;
4586 4587 4588
		ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
				       &ctx);
		if (ret) {
4589 4590 4591 4592
			if (ret == -EDEADLK && !drm_modeset_backoff(&ctx)) {
				try_again = true;
				continue;
			}
4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614
			break;
		}
		crtc = connector->state->crtc;
		if (connector->status != connector_status_connected || !crtc) {
			ret = -ENODEV;
			break;
		}
		ret = drm_modeset_lock(&crtc->mutex, &ctx);
		if (ret == -EDEADLK) {
			ret = drm_modeset_backoff(&ctx);
			if (!ret) {
				try_again = true;
				continue;
			}
			break;
		} else if (ret) {
			break;
		}
		intel_dp = enc_to_intel_dp(&intel_attached_encoder(connector)->base);
		crtc_state = to_intel_crtc_state(crtc->state);
		seq_printf(m, "DSC_Enabled: %s\n",
			   yesno(crtc_state->dsc_params.compression_enable));
4615 4616
		seq_printf(m, "DSC_Sink_Support: %s\n",
			   yesno(drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)));
4617 4618
		seq_printf(m, "Force_DSC_Enable: %s\n",
			   yesno(intel_dp->force_dsc_en));
4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674
		if (!intel_dp_is_edp(intel_dp))
			seq_printf(m, "FEC_Sink_Support: %s\n",
				   yesno(drm_dp_sink_supports_fec(intel_dp->fec_capable)));
	} while (try_again);

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);

	return ret;
}

static ssize_t i915_dsc_fec_support_write(struct file *file,
					  const char __user *ubuf,
					  size_t len, loff_t *offp)
{
	bool dsc_enable = false;
	int ret;
	struct drm_connector *connector =
		((struct seq_file *)file->private_data)->private;
	struct intel_encoder *encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	if (len == 0)
		return 0;

	DRM_DEBUG_DRIVER("Copied %zu bytes from user to force DSC\n",
			 len);

	ret = kstrtobool_from_user(ubuf, len, &dsc_enable);
	if (ret < 0)
		return ret;

	DRM_DEBUG_DRIVER("Got %s for DSC Enable\n",
			 (dsc_enable) ? "true" : "false");
	intel_dp->force_dsc_en = dsc_enable;

	*offp += len;
	return len;
}

static int i915_dsc_fec_support_open(struct inode *inode,
				     struct file *file)
{
	return single_open(file, i915_dsc_fec_support_show,
			   inode->i_private);
}

static const struct file_operations i915_dsc_fec_support_fops = {
	.owner = THIS_MODULE,
	.open = i915_dsc_fec_support_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_dsc_fec_support_write
};

4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;
4687
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4688 4689 4690 4691 4692 4693 4694

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4695 4696 4697
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

4698
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
4699 4700
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
4701 4702 4703
		debugfs_create_file("i915_psr_sink_status", S_IRUGO, root,
				    connector, &i915_psr_sink_status_fops);
	}
4704

4705 4706 4707 4708 4709 4710 4711
	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIB) {
		debugfs_create_file("i915_hdcp_sink_capability", S_IRUGO, root,
				    connector, &i915_hdcp_sink_capability_fops);
	}

4712 4713 4714 4715 4716 4717
	if (INTEL_GEN(dev_priv) >= 10 &&
	    (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	     connector->connector_type == DRM_MODE_CONNECTOR_eDP))
		debugfs_create_file("i915_dsc_fec_support", S_IRUGO, root,
				    connector, &i915_dsc_fec_support_fops);

4718 4719
	return 0;
}