i915_debugfs.c 140.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/debugfs.h>
30
#include <linux/sort.h>
31
#include <linux/sched/mm.h>
32
#include "intel_drv.h"
33
#include "intel_guc_submission.h"
34

35 36 37 38 39
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

40 41
static int i915_capabilities(struct seq_file *m, void *data)
{
42 43
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
44
	struct drm_printer p = drm_seq_file_printer(m);
45

46
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
47
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
48
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
49

50
	intel_device_info_dump_flags(info, &p);
51
	intel_device_info_dump_runtime(info, &p);
52
	intel_driver_caps_print(&dev_priv->caps, &p);
53

54
	kernel_param_lock(THIS_MODULE);
55
	i915_params_dump(&i915_modparams, &p);
56 57
	kernel_param_unlock(THIS_MODULE);

58 59
	return 0;
}
60

61
static char get_active_flag(struct drm_i915_gem_object *obj)
62
{
63
	return i915_gem_object_is_active(obj) ? '*' : ' ';
64 65
}

66
static char get_pin_flag(struct drm_i915_gem_object *obj)
67
{
68
	return obj->pin_global ? 'p' : ' ';
69 70
}

71
static char get_tiling_flag(struct drm_i915_gem_object *obj)
72
{
73
	switch (i915_gem_object_get_tiling(obj)) {
74
	default:
75 76 77
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
78
	}
79 80
}

81
static char get_global_flag(struct drm_i915_gem_object *obj)
82
{
83
	return obj->userfault_count ? 'g' : ' ';
84 85
}

86
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
87
{
C
Chris Wilson 已提交
88
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
89 90
}

91 92 93 94 95
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

96 97
	for_each_ggtt_vma(vma, obj) {
		if (drm_mm_node_allocated(&vma->node))
98 99 100 101 102 103
			size += vma->node.size;
	}

	return size;
}

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
static const char *
stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
{
	size_t x = 0;

	switch (page_sizes) {
	case 0:
		return "";
	case I915_GTT_PAGE_SIZE_4K:
		return "4K";
	case I915_GTT_PAGE_SIZE_64K:
		return "64K";
	case I915_GTT_PAGE_SIZE_2M:
		return "2M";
	default:
		if (!buf)
			return "M";

		if (page_sizes & I915_GTT_PAGE_SIZE_2M)
			x += snprintf(buf + x, len - x, "2M, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_64K)
			x += snprintf(buf + x, len - x, "64K, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_4K)
			x += snprintf(buf + x, len - x, "4K, ");
		buf[x-2] = '\0';

		return buf;
	}
}

134 135 136
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
137
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
138
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
139
	struct i915_vma *vma;
140
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
141 142
	int pin_count = 0;

143 144
	lockdep_assert_held(&obj->base.dev->struct_mutex);

145
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
146
		   &obj->base,
147
		   get_active_flag(obj),
148 149
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
150
		   get_global_flag(obj),
151
		   get_pin_mapped_flag(obj),
152
		   obj->base.size / 1024,
153 154
		   obj->read_domains,
		   obj->write_domain,
155
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
156 157
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
158 159
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
160
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
161
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
162
			pin_count++;
D
Dan Carpenter 已提交
163 164
	}
	seq_printf(m, " (pinned x %d)", pin_count);
165 166
	if (obj->pin_global)
		seq_printf(m, " (global)");
167
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
168 169 170
		if (!drm_mm_node_allocated(&vma->node))
			continue;

171
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
172
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
173 174
			   vma->node.start, vma->node.size,
			   stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
175 176 177 178 179 180 181 182
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
183 184
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
185 186 187 188
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
189 190 191 192 193 194 195 196
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
197 198 199 200 201 202 203
				break;

			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
204 205 206 207
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
208
		seq_puts(m, ")");
B
Ben Widawsky 已提交
209
	}
210
	if (obj->stolen)
211
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
212

213
	engine = i915_gem_object_last_write_engine(obj);
214 215 216
	if (engine)
		seq_printf(m, " (%s)", engine->name);

217 218 219
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
220 221
}

222
static int obj_rank_by_stolen(const void *A, const void *B)
223
{
224 225 226 227
	const struct drm_i915_gem_object *a =
		*(const struct drm_i915_gem_object **)A;
	const struct drm_i915_gem_object *b =
		*(const struct drm_i915_gem_object **)B;
228

R
Rasmus Villemoes 已提交
229 230 231 232 233
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
234 235 236 237
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
238 239
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
240
	struct drm_i915_gem_object **objects;
241
	struct drm_i915_gem_object *obj;
242
	u64 total_obj_size, total_gtt_size;
243 244 245 246
	unsigned long total, count, n;
	int ret;

	total = READ_ONCE(dev_priv->mm.object_count);
M
Michal Hocko 已提交
247
	objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
248 249
	if (!objects)
		return -ENOMEM;
250 251 252

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
253
		goto out;
254 255

	total_obj_size = total_gtt_size = count = 0;
256 257 258

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
259 260 261
		if (count == total)
			break;

262 263 264
		if (obj->stolen == NULL)
			continue;

265
		objects[count++] = obj;
266
		total_obj_size += obj->base.size;
267
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
268

269
	}
270
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
271 272 273
		if (count == total)
			break;

274 275 276
		if (obj->stolen == NULL)
			continue;

277
		objects[count++] = obj;
278 279
		total_obj_size += obj->base.size;
	}
280
	spin_unlock(&dev_priv->mm.obj_lock);
281 282 283

	sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);

284
	seq_puts(m, "Stolen:\n");
285
	for (n = 0; n < count; n++) {
286
		seq_puts(m, "   ");
287
		describe_obj(m, objects[n]);
288 289
		seq_putc(m, '\n');
	}
290
	seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
291
		   count, total_obj_size, total_gtt_size);
292 293 294

	mutex_unlock(&dev->struct_mutex);
out:
M
Michal Hocko 已提交
295
	kvfree(objects);
296
	return ret;
297 298
}

299
struct file_stats {
300
	struct drm_i915_file_private *file_priv;
301 302 303 304
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
305 306 307 308 309 310
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
311
	struct i915_vma *vma;
312

313 314
	lockdep_assert_held(&obj->base.dev->struct_mutex);

315 316
	stats->count++;
	stats->total += obj->base.size;
317 318
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
319 320 321
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

322 323 324
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
325

326
		if (i915_vma_is_ggtt(vma)) {
327 328 329
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
330

331
			if (ppgtt->vm.file != stats->file_priv)
332 333
				continue;
		}
334

335
		if (i915_vma_is_active(vma))
336 337 338
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
339 340 341 342 343
	}

	return 0;
}

344 345
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
346
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
347 348 349 350 351 352 353 354 355
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
356 357 358 359 360 361

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
362
	struct intel_engine_cs *engine;
363
	enum intel_engine_id id;
364
	int j;
365 366 367

	memset(&stats, 0, sizeof(stats));

368
	for_each_engine(engine, dev_priv, id) {
369
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
370
			list_for_each_entry(obj,
371
					    &engine->batch_pool.cache_list[j],
372 373 374
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
375
	}
376

377
	print_file_stats(m, "[k]batch pool", stats);
378 379
}

380
static int per_file_ctx_stats(int idx, void *ptr, void *data)
381 382
{
	struct i915_gem_context *ctx = ptr;
383 384 385 386 387
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	for_each_engine(engine, ctx->i915, id) {
		struct intel_context *ce = to_intel_context(ctx, engine);
388

389 390 391 392
		if (ce->state)
			per_file_stats(0, ce->state->obj, data);
		if (ce->ring)
			per_file_stats(0, ce->ring->vma->obj, data);
393 394 395 396 397 398 399 400
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
401
	struct drm_device *dev = &dev_priv->drm;
402 403 404 405 406
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

407
	mutex_lock(&dev->struct_mutex);
408 409 410
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

411
	list_for_each_entry(file, &dev->filelist, lhead) {
412 413 414
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
415
	mutex_unlock(&dev->struct_mutex);
416 417 418 419

	print_file_stats(m, "[k]contexts", stats);
}

420
static int i915_gem_object_info(struct seq_file *m, void *data)
421
{
422 423
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
424
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
425 426
	u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
	u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
427
	struct drm_i915_gem_object *obj;
428
	unsigned int page_sizes = 0;
429
	struct drm_file *file;
430
	char buf[80];
431 432 433 434 435 436
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

437
	seq_printf(m, "%u objects, %llu bytes\n",
438 439 440
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

441 442 443
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
444
	huge_size = huge_count = 0;
445 446 447

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
448 449 450
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
451
		if (obj->mm.madv == I915_MADV_DONTNEED) {
452 453 454 455
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
456
		if (obj->mm.mapping) {
457 458
			mapped_count++;
			mapped_size += obj->base.size;
459
		}
460 461 462 463 464 465

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
466
	}
467
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
468

469
	size = count = dpy_size = dpy_count = 0;
470
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
471 472 473
		size += obj->base.size;
		++count;

474
		if (obj->pin_global) {
475 476
			dpy_size += obj->base.size;
			++dpy_count;
477
		}
478

C
Chris Wilson 已提交
479
		if (obj->mm.madv == I915_MADV_DONTNEED) {
480 481 482
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
483

C
Chris Wilson 已提交
484
		if (obj->mm.mapping) {
485 486
			mapped_count++;
			mapped_size += obj->base.size;
487
		}
488 489 490 491 492 493

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
494
	}
495 496
	spin_unlock(&dev_priv->mm.obj_lock);

497 498
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
499
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
500
		   purgeable_count, purgeable_size);
501 502
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
503 504 505 506
	seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
		   huge_count,
		   stringify_page_sizes(page_sizes, buf, sizeof(buf)),
		   huge_size);
507
	seq_printf(m, "%u display objects (globally pinned), %llu bytes\n",
508
		   dpy_count, dpy_size);
509

510
	seq_printf(m, "%llu [%pa] gtt total\n",
511
		   ggtt->vm.total, &ggtt->mappable_end);
512 513 514
	seq_printf(m, "Supported page sizes: %s\n",
		   stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
					buf, sizeof(buf)));
515

516 517
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
518 519 520
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
521
	print_context_stats(m, dev_priv);
522 523
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
524
		struct drm_i915_file_private *file_priv = file->driver_priv;
525
		struct i915_request *request;
526
		struct task_struct *task;
527

528 529
		mutex_lock(&dev->struct_mutex);

530
		memset(&stats, 0, sizeof(stats));
531
		stats.file_priv = file->driver_priv;
532
		spin_lock(&file->table_lock);
533
		idr_for_each(&file->object_idr, per_file_stats, &stats);
534
		spin_unlock(&file->table_lock);
535 536 537 538 539 540
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
541
		request = list_first_entry_or_null(&file_priv->mm.request_list,
542
						   struct i915_request,
543
						   client_link);
544
		rcu_read_lock();
C
Chris Wilson 已提交
545 546
		task = pid_task(request && request->gem_context->pid ?
				request->gem_context->pid : file->pid,
547
				PIDTYPE_PID);
548
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
549
		rcu_read_unlock();
550

551
		mutex_unlock(&dev->struct_mutex);
552
	}
553
	mutex_unlock(&dev->filelist_mutex);
554 555 556 557

	return 0;
}

558
static int i915_gem_gtt_info(struct seq_file *m, void *data)
559
{
560
	struct drm_info_node *node = m->private;
561 562
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
563
	struct drm_i915_gem_object **objects;
564
	struct drm_i915_gem_object *obj;
565
	u64 total_obj_size, total_gtt_size;
566
	unsigned long nobject, n;
567 568
	int count, ret;

569 570 571 572 573
	nobject = READ_ONCE(dev_priv->mm.object_count);
	objects = kvmalloc_array(nobject, sizeof(*objects), GFP_KERNEL);
	if (!objects)
		return -ENOMEM;

574 575 576 577
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

578 579 580 581 582 583 584 585 586 587 588 589 590
	count = 0;
	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
		objects[count++] = obj;
		if (count == nobject)
			break;
	}
	spin_unlock(&dev_priv->mm.obj_lock);

	total_obj_size = total_gtt_size = 0;
	for (n = 0;  n < count; n++) {
		obj = objects[n];

591
		seq_puts(m, "   ");
592
		describe_obj(m, obj);
593
		seq_putc(m, '\n');
594
		total_obj_size += obj->base.size;
595
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
596 597 598 599
	}

	mutex_unlock(&dev->struct_mutex);

600
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
601
		   count, total_obj_size, total_gtt_size);
602
	kvfree(objects);
603 604 605 606

	return 0;
}

607 608
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
609 610
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
611
	struct drm_i915_gem_object *obj;
612
	struct intel_engine_cs *engine;
613
	enum intel_engine_id id;
614
	int total = 0;
615
	int ret, j;
616 617 618 619 620

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

621
	for_each_engine(engine, dev_priv, id) {
622
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
623 624 625 626
			int count;

			count = 0;
			list_for_each_entry(obj,
627
					    &engine->batch_pool.cache_list[j],
628 629 630
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
631
				   engine->name, j, count);
632 633

			list_for_each_entry(obj,
634
					    &engine->batch_pool.cache_list[j],
635 636 637 638 639 640 641
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
642
		}
643 644
	}

645
	seq_printf(m, "total: %d\n", total);
646 647 648 649 650 651

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701
static void gen8_display_interrupt_info(struct seq_file *m)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	int pipe;

	for_each_pipe(dev_priv, pipe) {
		enum intel_display_power_domain power_domain;

		power_domain = POWER_DOMAIN_PIPE(pipe);
		if (!intel_display_power_get_if_enabled(dev_priv,
							power_domain)) {
			seq_printf(m, "Pipe %c power disabled\n",
				   pipe_name(pipe));
			continue;
		}
		seq_printf(m, "Pipe %c IMR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
		seq_printf(m, "Pipe %c IIR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
		seq_printf(m, "Pipe %c IER:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IER(pipe)));

		intel_display_power_put(dev_priv, power_domain);
	}

	seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IMR));
	seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IIR));
	seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IER));

	seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IMR));
	seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IIR));
	seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IER));

	seq_printf(m, "PCU interrupt mask:\t%08x\n",
		   I915_READ(GEN8_PCU_IMR));
	seq_printf(m, "PCU interrupt identity:\t%08x\n",
		   I915_READ(GEN8_PCU_IIR));
	seq_printf(m, "PCU interrupt enable:\t%08x\n",
		   I915_READ(GEN8_PCU_IER));
}

702 703
static int i915_interrupt_info(struct seq_file *m, void *data)
{
704
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
705
	struct intel_engine_cs *engine;
706
	enum intel_engine_id id;
707
	int i, pipe;
708

709
	intel_runtime_pm_get(dev_priv);
710

711
	if (IS_CHERRYVIEW(dev_priv)) {
712 713 714 715 716 717 718 719 720 721 722
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
723 724 725 726 727 728 729 730 731 732 733
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

734 735 736 737
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

738 739 740 741
			intel_display_power_put(dev_priv, power_domain);
		}

		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
742 743 744 745 746 747
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
748
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785
	} else if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "Master Interrupt Control:  %08x\n",
			   I915_READ(GEN11_GFX_MSTR_IRQ));

		seq_printf(m, "Render/Copy Intr Enable:   %08x\n",
			   I915_READ(GEN11_RENDER_COPY_INTR_ENABLE));
		seq_printf(m, "VCS/VECS Intr Enable:      %08x\n",
			   I915_READ(GEN11_VCS_VECS_INTR_ENABLE));
		seq_printf(m, "GUC/SG Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_ENABLE));
		seq_printf(m, "GPM/WGBOXPERF Intr Enable: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE));
		seq_printf(m, "Crypto Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE));
		seq_printf(m, "GUnit/CSME Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE));

		seq_printf(m, "Display Interrupt Control:\t%08x\n",
			   I915_READ(GEN11_DISPLAY_INT_CTL));

		gen8_display_interrupt_info(m);
786
	} else if (INTEL_GEN(dev_priv) >= 8) {
787 788 789 790 791 792 793 794 795 796 797 798
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

799
		gen8_display_interrupt_info(m);
800
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
801 802 803 804 805 806 807 808
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
809 810 811 812 813 814 815 816 817 818 819
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
820 821 822
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
823 824
			intel_display_power_put(dev_priv, power_domain);
		}
J
Jesse Barnes 已提交
825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

850
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
851 852 853 854 855 856
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
857
		for_each_pipe(dev_priv, pipe)
858 859 860
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902

	if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "RCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_RCS0_RSVD_INTR_MASK));
		seq_printf(m, "BCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_BCS_RSVD_INTR_MASK));
		seq_printf(m, "VCS0/VCS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS0_VCS1_INTR_MASK));
		seq_printf(m, "VCS2/VCS3 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS2_VCS3_INTR_MASK));
		seq_printf(m, "VECS0/VECS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VECS0_VECS1_INTR_MASK));
		seq_printf(m, "GUC/SG Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_MASK));
		seq_printf(m, "GPM/WGBOXPERF Intr Mask: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK));
		seq_printf(m, "Crypto Intr Mask:\t %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_MASK));
		seq_printf(m, "Gunit/CSME Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_MASK));

	} else if (INTEL_GEN(dev_priv) >= 6) {
903
		for_each_engine(engine, dev_priv, id) {
904 905
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
906
				   engine->name, I915_READ_IMR(engine));
907 908
		}
	}
909

910
	intel_runtime_pm_put(dev_priv);
911

912 913 914
	return 0;
}

915 916
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
917 918
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
919 920 921 922 923
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
924 925 926

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
927
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
928

C
Chris Wilson 已提交
929 930
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
931
		if (!vma)
932
			seq_puts(m, "unused");
933
		else
934
			describe_obj(m, vma->obj);
935
		seq_putc(m, '\n');
936 937
	}

938
	mutex_unlock(&dev->struct_mutex);
939 940 941
	return 0;
}

942
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
943 944
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
945
{
C
Chris Wilson 已提交
946
	struct i915_gpu_state *error;
947
	ssize_t ret;
C
Chris Wilson 已提交
948
	void *buf;
949

C
Chris Wilson 已提交
950
	error = file->private_data;
951 952
	if (!error)
		return 0;
953

C
Chris Wilson 已提交
954 955 956 957
	/* Bounce buffer required because of kernfs __user API convenience. */
	buf = kmalloc(count, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;
958

C
Chris Wilson 已提交
959 960
	ret = i915_gpu_state_copy_to_buffer(error, buf, *pos, count);
	if (ret <= 0)
961
		goto out;
962

C
Chris Wilson 已提交
963 964 965 966
	if (!copy_to_user(ubuf, buf, ret))
		*pos += ret;
	else
		ret = -EFAULT;
967

968
out:
C
Chris Wilson 已提交
969
	kfree(buf);
970 971
	return ret;
}
972

973 974 975
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
976
	return 0;
977 978
}

979
static int i915_gpu_info_open(struct inode *inode, struct file *file)
980
{
981
	struct drm_i915_private *i915 = inode->i_private;
982
	struct i915_gpu_state *gpu;
983

984 985 986
	intel_runtime_pm_get(i915);
	gpu = i915_capture_gpu_state(i915);
	intel_runtime_pm_put(i915);
987 988
	if (!gpu)
		return -ENOMEM;
989

990
	file->private_data = gpu;
991 992 993
	return 0;
}

994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
1007
{
1008
	struct i915_gpu_state *error = filp->private_data;
1009

1010 1011
	if (!error)
		return 0;
1012

1013 1014
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
1015

1016 1017
	return cnt;
}
1018

1019 1020 1021 1022
static int i915_error_state_open(struct inode *inode, struct file *file)
{
	file->private_data = i915_first_error_state(inode->i_private);
	return 0;
1023 1024 1025 1026 1027
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1028
	.read = gpu_state_read,
1029 1030
	.write = i915_error_state_write,
	.llseek = default_llseek,
1031
	.release = gpu_state_release,
1032
};
1033 1034
#endif

1035 1036 1037
static int
i915_next_seqno_set(void *data, u64 val)
{
1038 1039
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
1040 1041 1042 1043 1044 1045
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1046
	intel_runtime_pm_get(dev_priv);
1047
	ret = i915_gem_set_global_seqno(dev, val);
1048 1049
	intel_runtime_pm_put(dev_priv);

1050 1051
	mutex_unlock(&dev->struct_mutex);

1052
	return ret;
1053 1054
}

1055
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1056
			NULL, i915_next_seqno_set,
1057
			"0x%llx\n");
1058

1059
static int i915_frequency_info(struct seq_file *m, void *unused)
1060
{
1061
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1062
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1063 1064 1065
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1066

1067
	if (IS_GEN5(dev_priv)) {
1068 1069 1070 1071 1072 1073 1074 1075 1076
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1077
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1078
		u32 rpmodectl, freq_sts;
1079

1080
		mutex_lock(&dev_priv->pcu_lock);
1081 1082 1083 1084 1085 1086 1087 1088 1089 1090

		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));

1091 1092 1093 1094 1095 1096 1097 1098
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
1099
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1100 1101

		seq_printf(m, "max GPU freq: %d MHz\n",
1102
			   intel_gpu_freq(dev_priv, rps->max_freq));
1103 1104

		seq_printf(m, "min GPU freq: %d MHz\n",
1105
			   intel_gpu_freq(dev_priv, rps->min_freq));
1106 1107

		seq_printf(m, "idle GPU freq: %d MHz\n",
1108
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1109 1110 1111

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1112
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1113
		mutex_unlock(&dev_priv->pcu_lock);
1114
	} else if (INTEL_GEN(dev_priv) >= 6) {
1115 1116 1117
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1118
		u32 rpmodectl, rpinclimit, rpdeclimit;
1119
		u32 rpstat, cagf, reqf;
1120 1121
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1122
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1123 1124
		int max_freq;

1125
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1126
		if (IS_GEN9_LP(dev_priv)) {
1127 1128 1129 1130 1131 1132 1133
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1134
		/* RPSTAT1 is in the GT power well */
1135
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1136

1137
		reqf = I915_READ(GEN6_RPNSWREQ);
1138
		if (INTEL_GEN(dev_priv) >= 9)
1139 1140 1141
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1142
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1143 1144 1145 1146
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1147
		reqf = intel_gpu_freq(dev_priv, reqf);
1148

1149 1150 1151 1152
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1153
		rpstat = I915_READ(GEN6_RPSTAT1);
1154 1155 1156 1157 1158 1159
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
T
Tvrtko Ursulin 已提交
1160 1161
		cagf = intel_gpu_freq(dev_priv,
				      intel_get_cagf(dev_priv, rpstat));
1162

1163
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1164

1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
		if (INTEL_GEN(dev_priv) >= 11) {
			pm_ier = I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE);
			pm_imr = I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK);
			/*
			 * The equivalent to the PM ISR & IIR cannot be read
			 * without affecting the current state of the system
			 */
			pm_isr = 0;
			pm_iir = 0;
		} else if (INTEL_GEN(dev_priv) >= 8) {
1175 1176 1177 1178
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
1179 1180 1181 1182 1183
		} else {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
1184
		}
1185 1186
		pm_mask = I915_READ(GEN6_PMINTRMSK);

1187 1188 1189 1190 1191 1192 1193
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));
1194 1195 1196 1197 1198 1199

		seq_printf(m, "PM IER=0x%08x IMR=0x%08x, MASK=0x%08x\n",
			   pm_ier, pm_imr, pm_mask);
		if (INTEL_GEN(dev_priv) <= 10)
			seq_printf(m, "PM ISR=0x%08x IIR=0x%08x\n",
				   pm_isr, pm_iir);
1200
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
1201
			   rps->pm_intrmsk_mbz);
1202 1203
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1204
			   (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
1205 1206 1207 1208
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1209 1210 1211 1212
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1213
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1214
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1215 1216 1217 1218 1219 1220
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
C
Chris Wilson 已提交
1221 1222
		seq_printf(m, "Up threshold: %d%%\n",
			   rps->power.up_threshold);
1223

1224 1225 1226 1227 1228 1229
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
C
Chris Wilson 已提交
1230 1231
		seq_printf(m, "Down threshold: %d%%\n",
			   rps->power.down_threshold);
1232

1233
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1234
			    rp_state_cap >> 16) & 0xff;
1235
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1236
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1237
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1238
			   intel_gpu_freq(dev_priv, max_freq));
1239 1240

		max_freq = (rp_state_cap & 0xff00) >> 8;
1241
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1242
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1243
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1244
			   intel_gpu_freq(dev_priv, max_freq));
1245

1246
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1247
			    rp_state_cap >> 0) & 0xff;
1248
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1249
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1250
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1251
			   intel_gpu_freq(dev_priv, max_freq));
1252
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1253
			   intel_gpu_freq(dev_priv, rps->max_freq));
1254

1255
		seq_printf(m, "Current freq: %d MHz\n",
1256
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1257
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1258
		seq_printf(m, "Idle freq: %d MHz\n",
1259
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1260
		seq_printf(m, "Min freq: %d MHz\n",
1261
			   intel_gpu_freq(dev_priv, rps->min_freq));
1262
		seq_printf(m, "Boost freq: %d MHz\n",
1263
			   intel_gpu_freq(dev_priv, rps->boost_freq));
1264
		seq_printf(m, "Max freq: %d MHz\n",
1265
			   intel_gpu_freq(dev_priv, rps->max_freq));
1266 1267
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1268
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1269
	} else {
1270
		seq_puts(m, "no P-state info available\n");
1271
	}
1272

1273
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1274 1275 1276
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1277 1278
	intel_runtime_pm_put(dev_priv);
	return ret;
1279 1280
}

1281 1282 1283 1284
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1285 1286 1287
	int slice;
	int subslice;

1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1300 1301 1302 1303 1304 1305 1306
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1307 1308
}

1309 1310
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1311
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1312
	struct intel_engine_cs *engine;
1313 1314
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1315
	struct intel_instdone instdone;
1316
	enum intel_engine_id id;
1317

1318
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1319 1320 1321 1322 1323
		seq_puts(m, "Wedged\n");
	if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: struct_mutex backoff\n");
	if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: reset handoff to waiter\n");
1324
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1325
		seq_puts(m, "Waiter holding struct mutex\n");
1326
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1327
		seq_puts(m, "struct_mutex blocked for reset\n");
1328

1329
	if (!i915_modparams.enable_hangcheck) {
1330
		seq_puts(m, "Hangcheck disabled\n");
1331 1332 1333
		return 0;
	}

1334 1335
	intel_runtime_pm_get(dev_priv);

1336
	for_each_engine(engine, dev_priv, id) {
1337
		acthd[id] = intel_engine_get_active_head(engine);
1338
		seqno[id] = intel_engine_get_seqno(engine);
1339 1340
	}

1341
	intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1342

1343 1344
	intel_runtime_pm_put(dev_priv);

1345 1346
	if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1347 1348
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
1349 1350 1351 1352
	else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1353

1354 1355
	seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));

1356
	for_each_engine(engine, dev_priv, id) {
1357 1358 1359
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1360
		seq_printf(m, "%s:\n", engine->name);
1361
		seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1362
			   engine->hangcheck.seqno, seqno[id],
1363
			   intel_engine_last_submit(engine));
1364
		seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s, wedged? %s\n",
1365 1366
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
1367
					  &dev_priv->gpu_error.missed_irq_rings)),
1368 1369
			   yesno(engine->hangcheck.stalled),
			   yesno(engine->hangcheck.wedged));
1370

1371
		spin_lock_irq(&b->rb_lock);
1372
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
1373
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1374 1375 1376 1377

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
1378
		spin_unlock_irq(&b->rb_lock);
1379

1380
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1381
			   (long long)engine->hangcheck.acthd,
1382
			   (long long)acthd[id]);
1383 1384 1385 1386 1387
		seq_printf(m, "\taction = %s(%d) %d ms ago\n",
			   hangcheck_action_to_str(engine->hangcheck.action),
			   engine->hangcheck.action,
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1388

1389
		if (engine->id == RCS) {
1390
			seq_puts(m, "\tinstdone read =\n");
1391

1392
			i915_instdone_info(dev_priv, m, &instdone);
1393

1394
			seq_puts(m, "\tinstdone accu =\n");
1395

1396 1397
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1398
		}
1399 1400 1401 1402 1403
	}

	return 0;
}

1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
static int i915_reset_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));

	for_each_engine(engine, dev_priv, id) {
		seq_printf(m, "%s = %u\n", engine->name,
			   i915_reset_engine_count(error, engine));
	}

	return 0;
}

1421
static int ironlake_drpc_info(struct seq_file *m)
1422
{
1423
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1424 1425 1426 1427 1428 1429 1430
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1431
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1432 1433 1434 1435
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1436
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1437
	seq_printf(m, "SW control enabled: %s\n",
1438
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1439
	seq_printf(m, "Gated voltage change: %s\n",
1440
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1441 1442
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1443
	seq_printf(m, "Max P-state: P%d\n",
1444
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1445 1446 1447 1448
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1449
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1450
	seq_puts(m, "Current RS state: ");
1451 1452
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1453
		seq_puts(m, "on\n");
1454 1455
		break;
	case RSX_STATUS_RC1:
1456
		seq_puts(m, "RC1\n");
1457 1458
		break;
	case RSX_STATUS_RC1E:
1459
		seq_puts(m, "RC1E\n");
1460 1461
		break;
	case RSX_STATUS_RS1:
1462
		seq_puts(m, "RS1\n");
1463 1464
		break;
	case RSX_STATUS_RS2:
1465
		seq_puts(m, "RS2 (RC6)\n");
1466 1467
		break;
	case RSX_STATUS_RS3:
1468
		seq_puts(m, "RC3 (RC6+)\n");
1469 1470
		break;
	default:
1471
		seq_puts(m, "unknown\n");
1472 1473
		break;
	}
1474 1475 1476 1477

	return 0;
}

1478
static int i915_forcewake_domains(struct seq_file *m, void *data)
1479
{
1480
	struct drm_i915_private *i915 = node_to_i915(m->private);
1481
	struct intel_uncore_forcewake_domain *fw_domain;
C
Chris Wilson 已提交
1482
	unsigned int tmp;
1483

1484 1485 1486
	seq_printf(m, "user.bypass_count = %u\n",
		   i915->uncore.user_forcewake.count);

1487
	for_each_fw_domain(fw_domain, i915, tmp)
1488
		seq_printf(m, "%s.wake_count = %u\n",
1489
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1490
			   READ_ONCE(fw_domain->wake_count));
1491

1492 1493 1494
	return 0;
}

1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);

	seq_printf(m, "%s %u (%llu us)\n",
		   title, I915_READ(reg),
		   intel_rc6_residency_us(dev_priv, reg));
}

1506 1507
static int vlv_drpc_info(struct seq_file *m)
{
1508
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1509
	u32 rcctl1, pw_status;
1510

1511
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1512 1513 1514 1515 1516 1517
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1518
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1519
	seq_printf(m, "Media Power Well: %s\n",
1520
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1521

1522 1523
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1524

1525
	return i915_forcewake_domains(m, NULL);
1526 1527
}

1528 1529
static int gen6_drpc_info(struct seq_file *m)
{
1530
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1531
	u32 gt_core_status, rcctl1, rc6vids = 0;
1532
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1533

1534
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1535
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1536 1537

	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1538
	if (INTEL_GEN(dev_priv) >= 9) {
1539 1540 1541
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1542

1543 1544 1545 1546 1547 1548
	if (INTEL_GEN(dev_priv) <= 7) {
		mutex_lock(&dev_priv->pcu_lock);
		sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS,
				       &rc6vids);
		mutex_unlock(&dev_priv->pcu_lock);
	}
1549

1550
	seq_printf(m, "RC1e Enabled: %s\n",
1551 1552 1553
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1554
	if (INTEL_GEN(dev_priv) >= 9) {
1555 1556 1557 1558 1559
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1560 1561 1562 1563
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1564
	seq_puts(m, "Current RC state: ");
1565 1566 1567
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1568
			seq_puts(m, "Core Power Down\n");
1569
		else
1570
			seq_puts(m, "on\n");
1571 1572
		break;
	case GEN6_RC3:
1573
		seq_puts(m, "RC3\n");
1574 1575
		break;
	case GEN6_RC6:
1576
		seq_puts(m, "RC6\n");
1577 1578
		break;
	case GEN6_RC7:
1579
		seq_puts(m, "RC7\n");
1580 1581
		break;
	default:
1582
		seq_puts(m, "Unknown\n");
1583 1584 1585 1586 1587
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1588
	if (INTEL_GEN(dev_priv) >= 9) {
1589 1590 1591 1592 1593 1594 1595
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1596 1597

	/* Not exactly sure what this is */
1598 1599 1600 1601 1602
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1603

1604 1605 1606 1607 1608 1609 1610 1611 1612
	if (INTEL_GEN(dev_priv) <= 7) {
		seq_printf(m, "RC6   voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
		seq_printf(m, "RC6+  voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
		seq_printf(m, "RC6++ voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
	}

1613
	return i915_forcewake_domains(m, NULL);
1614 1615 1616 1617
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1618
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1619 1620 1621
	int err;

	intel_runtime_pm_get(dev_priv);
1622

1623
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1624
		err = vlv_drpc_info(m);
1625
	else if (INTEL_GEN(dev_priv) >= 6)
1626
		err = gen6_drpc_info(m);
1627
	else
1628 1629 1630 1631 1632
		err = ironlake_drpc_info(m);

	intel_runtime_pm_put(dev_priv);

	return err;
1633 1634
}

1635 1636
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1637
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1638 1639 1640 1641 1642 1643 1644 1645 1646 1647

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1648 1649
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1650
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1651
	struct intel_fbc *fbc = &dev_priv->fbc;
1652

1653 1654
	if (!HAS_FBC(dev_priv))
		return -ENODEV;
1655

1656
	intel_runtime_pm_get(dev_priv);
1657
	mutex_lock(&fbc->lock);
1658

1659
	if (intel_fbc_is_active(dev_priv))
1660
		seq_puts(m, "FBC enabled\n");
1661
	else
1662 1663
		seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);

1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679
	if (intel_fbc_is_active(dev_priv)) {
		u32 mask;

		if (INTEL_GEN(dev_priv) >= 8)
			mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 7)
			mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 5)
			mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
		else if (IS_G4X(dev_priv))
			mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
		else
			mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
							FBC_STAT_COMPRESSED);

		seq_printf(m, "Compressing: %s\n", yesno(mask));
1680
	}
1681

1682
	mutex_unlock(&fbc->lock);
1683 1684
	intel_runtime_pm_put(dev_priv);

1685 1686 1687
	return 0;
}

1688
static int i915_fbc_false_color_get(void *data, u64 *val)
1689
{
1690
	struct drm_i915_private *dev_priv = data;
1691

1692
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1693 1694 1695 1696 1697 1698 1699
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

1700
static int i915_fbc_false_color_set(void *data, u64 val)
1701
{
1702
	struct drm_i915_private *dev_priv = data;
1703 1704
	u32 reg;

1705
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1706 1707
		return -ENODEV;

P
Paulo Zanoni 已提交
1708
	mutex_lock(&dev_priv->fbc.lock);
1709 1710 1711 1712 1713 1714 1715 1716

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1717
	mutex_unlock(&dev_priv->fbc.lock);
1718 1719 1720
	return 0;
}

1721 1722
DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
			i915_fbc_false_color_get, i915_fbc_false_color_set,
1723 1724
			"%llu\n");

1725 1726
static int i915_ips_status(struct seq_file *m, void *unused)
{
1727
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1728

1729 1730
	if (!HAS_IPS(dev_priv))
		return -ENODEV;
1731

1732 1733
	intel_runtime_pm_get(dev_priv);

1734
	seq_printf(m, "Enabled by kernel parameter: %s\n",
1735
		   yesno(i915_modparams.enable_ips));
1736

1737
	if (INTEL_GEN(dev_priv) >= 8) {
1738 1739 1740 1741 1742 1743 1744
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1745

1746 1747
	intel_runtime_pm_put(dev_priv);

1748 1749 1750
	return 0;
}

1751 1752
static int i915_sr_status(struct seq_file *m, void *unused)
{
1753
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1754 1755
	bool sr_enabled = false;

1756
	intel_runtime_pm_get(dev_priv);
1757
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1758

1759 1760 1761
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1762
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1763
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1764
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1765
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1766
	else if (IS_I915GM(dev_priv))
1767
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1768
	else if (IS_PINEVIEW(dev_priv))
1769
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1770
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1771
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1772

1773
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1774 1775
	intel_runtime_pm_put(dev_priv);

1776
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1777 1778 1779 1780

	return 0;
}

1781 1782
static int i915_emon_status(struct seq_file *m, void *unused)
{
1783 1784
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1785
	unsigned long temp, chipset, gfx;
1786 1787
	int ret;

1788
	if (!IS_GEN5(dev_priv))
1789 1790
		return -ENODEV;

1791 1792
	intel_runtime_pm_get(dev_priv);

1793 1794 1795
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1796 1797 1798 1799

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1800
	mutex_unlock(&dev->struct_mutex);
1801 1802 1803 1804 1805 1806

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

1807 1808
	intel_runtime_pm_put(dev_priv);

1809 1810 1811
	return 0;
}

1812 1813
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1814
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1815
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1816
	unsigned int max_gpu_freq, min_gpu_freq;
1817 1818
	int gpu_freq, ia_freq;
	int ret;
1819

1820 1821
	if (!HAS_LLC(dev_priv))
		return -ENODEV;
1822

1823 1824
	intel_runtime_pm_get(dev_priv);

1825
	ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
1826
	if (ret)
1827
		goto out;
1828

1829 1830
	min_gpu_freq = rps->min_freq;
	max_gpu_freq = rps->max_freq;
1831
	if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
1832
		/* Convert GT frequency to 50 HZ units */
1833 1834
		min_gpu_freq /= GEN9_FREQ_SCALER;
		max_gpu_freq /= GEN9_FREQ_SCALER;
1835 1836
	}

1837
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1838

1839
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1840 1841 1842 1843
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1844
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1845
			   intel_gpu_freq(dev_priv, (gpu_freq *
1846
						     (IS_GEN9_BC(dev_priv) ||
1847
						      INTEL_GEN(dev_priv) >= 10 ?
1848
						      GEN9_FREQ_SCALER : 1))),
1849 1850
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1851 1852
	}

1853
	mutex_unlock(&dev_priv->pcu_lock);
1854

1855 1856 1857
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1858 1859
}

1860 1861
static int i915_opregion(struct seq_file *m, void *unused)
{
1862 1863
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1864 1865 1866 1867 1868
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1869
		goto out;
1870

1871 1872
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1873 1874 1875

	mutex_unlock(&dev->struct_mutex);

1876
out:
1877 1878 1879
	return 0;
}

1880 1881
static int i915_vbt(struct seq_file *m, void *unused)
{
1882
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1883 1884 1885 1886 1887 1888 1889

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1890 1891
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1892 1893
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1894
	struct intel_framebuffer *fbdev_fb = NULL;
1895
	struct drm_framebuffer *drm_fb;
1896 1897 1898 1899 1900
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1901

1902
#ifdef CONFIG_DRM_FBDEV_EMULATION
1903
	if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
1904
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1905 1906 1907 1908

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1909
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1910
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1911
			   fbdev_fb->base.modifier,
1912
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
1913
		describe_obj(m, intel_fb_obj(&fbdev_fb->base));
1914 1915
		seq_putc(m, '\n');
	}
1916
#endif
1917

1918
	mutex_lock(&dev->mode_config.fb_lock);
1919
	drm_for_each_fb(drm_fb, dev) {
1920 1921
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1922 1923
			continue;

1924
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1925 1926
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1927
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1928
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1929
			   fb->base.modifier,
1930
			   drm_framebuffer_read_refcount(&fb->base));
1931
		describe_obj(m, intel_fb_obj(&fb->base));
1932
		seq_putc(m, '\n');
1933
	}
1934
	mutex_unlock(&dev->mode_config.fb_lock);
1935
	mutex_unlock(&dev->struct_mutex);
1936 1937 1938 1939

	return 0;
}

1940
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1941
{
1942 1943
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, emit: %u)",
		   ring->space, ring->head, ring->tail, ring->emit);
1944 1945
}

1946 1947
static int i915_context_status(struct seq_file *m, void *unused)
{
1948 1949
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1950
	struct intel_engine_cs *engine;
1951
	struct i915_gem_context *ctx;
1952
	enum intel_engine_id id;
1953
	int ret;
1954

1955
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1956 1957 1958
	if (ret)
		return ret;

1959
	list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
1960 1961 1962 1963
		seq_puts(m, "HW context ");
		if (!list_empty(&ctx->hw_id_link))
			seq_printf(m, "%x [pin %u]", ctx->hw_id,
				   atomic_read(&ctx->hw_id_pin_count));
1964
		if (ctx->pid) {
1965 1966
			struct task_struct *task;

1967
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1968 1969 1970 1971 1972
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1973 1974
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1975 1976 1977 1978
		} else {
			seq_puts(m, "(kernel) ");
		}

1979 1980
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1981

1982
		for_each_engine(engine, dev_priv, id) {
1983 1984
			struct intel_context *ce =
				to_intel_context(ctx, engine);
1985 1986 1987

			seq_printf(m, "%s: ", engine->name);
			if (ce->state)
1988
				describe_obj(m, ce->state->obj);
1989
			if (ce->ring)
1990
				describe_ctx_ring(m, ce->ring);
1991 1992
			seq_putc(m, '\n');
		}
1993 1994

		seq_putc(m, '\n');
1995 1996
	}

1997
	mutex_unlock(&dev->struct_mutex);
1998 1999 2000 2001

	return 0;
}

2002 2003
static const char *swizzle_string(unsigned swizzle)
{
2004
	switch (swizzle) {
2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2020
		return "unknown";
2021 2022 2023 2024 2025 2026 2027
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2028
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2029

2030
	intel_runtime_pm_get(dev_priv);
2031 2032 2033 2034 2035 2036

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2037
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
2038 2039
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2040 2041
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2042 2043 2044 2045
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2046
	} else if (INTEL_GEN(dev_priv) >= 6) {
2047 2048 2049 2050 2051 2052 2053 2054
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2055
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2056 2057 2058 2059 2060
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2061 2062
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2063
	}
2064 2065 2066 2067

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2068
	intel_runtime_pm_put(dev_priv);
2069 2070 2071 2072

	return 0;
}

B
Ben Widawsky 已提交
2073 2074
static int per_file_ctx(int id, void *ptr, void *data)
{
2075
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2076
	struct seq_file *m = data;
2077 2078 2079 2080 2081 2082 2083
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2084

2085 2086 2087
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2088
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2089 2090 2091 2092 2093
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2094 2095
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2096
{
B
Ben Widawsky 已提交
2097
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2098 2099
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
2100
	int i;
D
Daniel Vetter 已提交
2101

B
Ben Widawsky 已提交
2102 2103 2104
	if (!ppgtt)
		return;

2105
	for_each_engine(engine, dev_priv, id) {
2106
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2107
		for (i = 0; i < 4; i++) {
2108
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2109
			pdp <<= 32;
2110
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2111
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2112 2113 2114 2115
		}
	}
}

2116 2117
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2118
{
2119
	struct intel_engine_cs *engine;
2120
	enum intel_engine_id id;
D
Daniel Vetter 已提交
2121

2122
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2123 2124
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2125
	for_each_engine(engine, dev_priv, id) {
2126
		seq_printf(m, "%s\n", engine->name);
2127
		if (IS_GEN7(dev_priv))
2128 2129 2130 2131 2132 2133 2134 2135
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2136 2137 2138 2139
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2140
		seq_puts(m, "aliasing PPGTT:\n");
2141
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2142

B
Ben Widawsky 已提交
2143
		ppgtt->debug_dump(ppgtt, m);
2144
	}
B
Ben Widawsky 已提交
2145

D
Daniel Vetter 已提交
2146
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2147 2148 2149 2150
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2151 2152
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2153
	struct drm_file *file;
2154
	int ret;
B
Ben Widawsky 已提交
2155

2156 2157
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2158
	if (ret)
2159 2160
		goto out_unlock;

2161
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2162

2163 2164 2165 2166
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2167

2168 2169
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2170
		struct task_struct *task;
2171

2172
		task = get_pid_task(file->pid, PIDTYPE_PID);
2173 2174
		if (!task) {
			ret = -ESRCH;
2175
			goto out_rpm;
2176
		}
2177 2178
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2179 2180 2181 2182
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2183
out_rpm:
2184
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2185
	mutex_unlock(&dev->struct_mutex);
2186 2187
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2188
	return ret;
D
Daniel Vetter 已提交
2189 2190
}

2191 2192
static int count_irq_waiters(struct drm_i915_private *i915)
{
2193
	struct intel_engine_cs *engine;
2194
	enum intel_engine_id id;
2195 2196
	int count = 0;

2197
	for_each_engine(engine, i915, id)
2198
		count += intel_engine_has_waiter(engine);
2199 2200 2201 2202

	return count;
}

2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2217 2218
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2219 2220
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2221
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
2222
	u32 act_freq = rps->cur_freq;
2223 2224
	struct drm_file *file;

2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238
	if (intel_runtime_pm_get_if_in_use(dev_priv)) {
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
			mutex_lock(&dev_priv->pcu_lock);
			act_freq = vlv_punit_read(dev_priv,
						  PUNIT_REG_GPU_FREQ_STS);
			act_freq = (act_freq >> 8) & 0xff;
			mutex_unlock(&dev_priv->pcu_lock);
		} else {
			act_freq = intel_get_cagf(dev_priv,
						  I915_READ(GEN6_RPSTAT1));
		}
		intel_runtime_pm_put(dev_priv);
	}

2239
	seq_printf(m, "RPS enabled? %d\n", rps->enabled);
2240 2241
	seq_printf(m, "GPU busy? %s [%d requests]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2242
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2243
	seq_printf(m, "Boosts outstanding? %d\n",
2244
		   atomic_read(&rps->num_waiters));
C
Chris Wilson 已提交
2245
	seq_printf(m, "Interactive? %d\n", READ_ONCE(rps->power.interactive));
2246 2247 2248
	seq_printf(m, "Frequency requested %d, actual %d\n",
		   intel_gpu_freq(dev_priv, rps->cur_freq),
		   intel_gpu_freq(dev_priv, act_freq));
2249
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2250 2251 2252 2253
		   intel_gpu_freq(dev_priv, rps->min_freq),
		   intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq));
2254
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
2255 2256 2257
		   intel_gpu_freq(dev_priv, rps->idle_freq),
		   intel_gpu_freq(dev_priv, rps->efficient_freq),
		   intel_gpu_freq(dev_priv, rps->boost_freq));
2258 2259

	mutex_lock(&dev->filelist_mutex);
2260 2261 2262 2263 2264 2265
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
2266
		seq_printf(m, "%s [%d]: %d boosts\n",
2267 2268
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2269
			   atomic_read(&file_priv->rps_client.boosts));
2270 2271
		rcu_read_unlock();
	}
2272
	seq_printf(m, "Kernel (anonymous) boosts: %d\n",
2273
		   atomic_read(&rps->boosts));
2274
	mutex_unlock(&dev->filelist_mutex);
2275

2276
	if (INTEL_GEN(dev_priv) >= 6 &&
2277
	    rps->enabled &&
2278
	    dev_priv->gt.active_requests) {
2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
C
Chris Wilson 已提交
2290
			   rps_power_to_str(rps->power.mode));
2291
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
2292
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
C
Chris Wilson 已提交
2293
			   rps->power.up_threshold);
2294
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
2295
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
C
Chris Wilson 已提交
2296
			   rps->power.down_threshold);
2297 2298 2299 2300
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2301
	return 0;
2302 2303
}

2304 2305
static int i915_llc(struct seq_file *m, void *data)
{
2306
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2307
	const bool edram = INTEL_GEN(dev_priv) > 8;
2308

2309
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2310 2311
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2312 2313 2314 2315

	return 0;
}

2316 2317 2318
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2319
	struct drm_printer p;
2320

2321 2322
	if (!HAS_HUC(dev_priv))
		return -ENODEV;
2323

2324 2325
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->huc.fw, &p);
2326

2327
	intel_runtime_pm_get(dev_priv);
2328
	seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
2329
	intel_runtime_pm_put(dev_priv);
2330 2331 2332 2333

	return 0;
}

2334 2335
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2336
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2337
	struct drm_printer p;
2338 2339
	u32 tmp, i;

2340 2341
	if (!HAS_GUC(dev_priv))
		return -ENODEV;
2342

2343 2344
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->guc.fw, &p);
2345

2346 2347
	intel_runtime_pm_get(dev_priv);

2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360
	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

2361 2362
	intel_runtime_pm_put(dev_priv);

2363 2364 2365
	return 0;
}

2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382
static const char *
stringify_guc_log_type(enum guc_log_buffer_type type)
{
	switch (type) {
	case GUC_ISR_LOG_BUFFER:
		return "ISR";
	case GUC_DPC_LOG_BUFFER:
		return "DPC";
	case GUC_CRASH_DUMP_LOG_BUFFER:
		return "CRASH";
	default:
		MISSING_CASE(type);
	}

	return "";
}

2383 2384 2385
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
2386 2387
	struct intel_guc_log *log = &dev_priv->guc.log;
	enum guc_log_buffer_type type;
2388

2389 2390 2391 2392
	if (!intel_guc_log_relay_enabled(log)) {
		seq_puts(m, "GuC log relay disabled\n");
		return;
	}
2393

2394
	seq_puts(m, "GuC logging stats:\n");
2395

2396
	seq_printf(m, "\tRelay full count: %u\n",
2397 2398 2399 2400 2401 2402 2403 2404
		   log->relay.full_count);

	for (type = GUC_ISR_LOG_BUFFER; type < GUC_MAX_LOG_BUFFER; type++) {
		seq_printf(m, "\t%s:\tflush count %10u, overflow count %10u\n",
			   stringify_guc_log_type(type),
			   log->stats[type].flush,
			   log->stats[type].sampled_overflow);
	}
2405 2406
}

2407 2408
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
2409
				 struct intel_guc_client *client)
2410
{
2411
	struct intel_engine_cs *engine;
2412
	enum intel_engine_id id;
2413 2414
	uint64_t tot = 0;

2415 2416
	seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
		client->priority, client->stage_id, client->proc_desc_offset);
2417 2418
	seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
		client->doorbell_id, client->doorbell_offset);
2419

2420
	for_each_engine(engine, dev_priv, id) {
2421 2422
		u64 submissions = client->submissions[id];
		tot += submissions;
2423
		seq_printf(m, "\tSubmissions: %llu %s\n",
2424
				submissions, engine->name);
2425 2426 2427 2428
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

2429 2430 2431 2432 2433
static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_guc *guc = &dev_priv->guc;

2434
	if (!USES_GUC(dev_priv))
2435 2436
		return -ENODEV;

2437 2438 2439 2440 2441
	i915_guc_log_info(m, dev_priv);

	if (!USES_GUC_SUBMISSION(dev_priv))
		return 0;

2442
	GEM_BUG_ON(!guc->execbuf_client);
2443

2444
	seq_printf(m, "\nDoorbell map:\n");
2445
	seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
2446
	seq_printf(m, "Doorbell next cacheline: 0x%x\n", guc->db_cacheline);
2447

2448 2449
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2450 2451 2452 2453 2454
	if (guc->preempt_client) {
		seq_printf(m, "\nGuC preempt client @ %p:\n",
			   guc->preempt_client);
		i915_guc_client_info(m, dev_priv, guc->preempt_client);
	}
2455 2456 2457 2458 2459 2460

	/* Add more as required ... */

	return 0;
}

2461
static int i915_guc_stage_pool(struct seq_file *m, void *data)
A
Alex Dai 已提交
2462
{
2463
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2464 2465
	const struct intel_guc *guc = &dev_priv->guc;
	struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
2466
	struct intel_guc_client *client = guc->execbuf_client;
2467 2468
	unsigned int tmp;
	int index;
A
Alex Dai 已提交
2469

2470 2471
	if (!USES_GUC_SUBMISSION(dev_priv))
		return -ENODEV;
A
Alex Dai 已提交
2472

2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491
	for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
		struct intel_engine_cs *engine;

		if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
			continue;

		seq_printf(m, "GuC stage descriptor %u:\n", index);
		seq_printf(m, "\tIndex: %u\n", desc->stage_id);
		seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
		seq_printf(m, "\tPriority: %d\n", desc->priority);
		seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
		seq_printf(m, "\tEngines used: 0x%x\n",
			   desc->engines_used);
		seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
			   desc->db_trigger_phy,
			   desc->db_trigger_cpu,
			   desc->db_trigger_uk);
		seq_printf(m, "\tProcess descriptor: 0x%x\n",
			   desc->process_desc);
2492
		seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514
			   desc->wq_addr, desc->wq_size);
		seq_putc(m, '\n');

		for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
			u32 guc_engine_id = engine->guc_id;
			struct guc_execlist_context *lrc =
						&desc->lrc[guc_engine_id];

			seq_printf(m, "\t%s LRC:\n", engine->name);
			seq_printf(m, "\t\tContext desc: 0x%x\n",
				   lrc->context_desc);
			seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
			seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
			seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
			seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
			seq_putc(m, '\n');
		}
	}

	return 0;
}

A
Alex Dai 已提交
2515 2516
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2517 2518 2519 2520 2521 2522
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node_to_i915(node);
	bool dump_load_err = !!node->info_ent->data;
	struct drm_i915_gem_object *obj = NULL;
	u32 *log;
	int i = 0;
A
Alex Dai 已提交
2523

2524 2525 2526
	if (!HAS_GUC(dev_priv))
		return -ENODEV;

2527 2528 2529 2530
	if (dump_load_err)
		obj = dev_priv->guc.load_err_log;
	else if (dev_priv->guc.log.vma)
		obj = dev_priv->guc.log.vma->obj;
A
Alex Dai 已提交
2531

2532 2533
	if (!obj)
		return 0;
A
Alex Dai 已提交
2534

2535 2536 2537 2538 2539
	log = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(log)) {
		DRM_DEBUG("Failed to pin object\n");
		seq_puts(m, "(log data unaccessible)\n");
		return PTR_ERR(log);
A
Alex Dai 已提交
2540 2541
	}

2542 2543 2544 2545 2546
	for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
		seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
			   *(log + i), *(log + i + 1),
			   *(log + i + 2), *(log + i + 3));

A
Alex Dai 已提交
2547 2548
	seq_putc(m, '\n');

2549 2550
	i915_gem_object_unpin_map(obj);

A
Alex Dai 已提交
2551 2552 2553
	return 0;
}

2554
static int i915_guc_log_level_get(void *data, u64 *val)
2555
{
2556
	struct drm_i915_private *dev_priv = data;
2557

2558
	if (!USES_GUC(dev_priv))
2559 2560
		return -ENODEV;

2561
	*val = intel_guc_log_get_level(&dev_priv->guc.log);
2562 2563 2564 2565

	return 0;
}

2566
static int i915_guc_log_level_set(void *data, u64 val)
2567
{
2568
	struct drm_i915_private *dev_priv = data;
2569

2570
	if (!USES_GUC(dev_priv))
2571 2572
		return -ENODEV;

2573
	return intel_guc_log_set_level(&dev_priv->guc.log, val);
2574 2575
}

2576 2577
DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_level_fops,
			i915_guc_log_level_get, i915_guc_log_level_set,
2578 2579
			"%lld\n");

2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620
static int i915_guc_log_relay_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!USES_GUC(dev_priv))
		return -ENODEV;

	file->private_data = &dev_priv->guc.log;

	return intel_guc_log_relay_open(&dev_priv->guc.log);
}

static ssize_t
i915_guc_log_relay_write(struct file *filp,
			 const char __user *ubuf,
			 size_t cnt,
			 loff_t *ppos)
{
	struct intel_guc_log *log = filp->private_data;

	intel_guc_log_relay_flush(log);

	return cnt;
}

static int i915_guc_log_relay_release(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	intel_guc_log_relay_close(&dev_priv->guc.log);

	return 0;
}

static const struct file_operations i915_guc_log_relay_fops = {
	.owner = THIS_MODULE,
	.open = i915_guc_log_relay_open,
	.write = i915_guc_log_relay_write,
	.release = i915_guc_log_relay_release,
};

2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634
static int i915_psr_sink_status_show(struct seq_file *m, void *data)
{
	u8 val;
	static const char * const sink_status[] = {
		"inactive",
		"transition to active, capture and display",
		"active, display from RFB",
		"active, capture and display on sink device timings",
		"transition to inactive, capture and display, timing re-sync",
		"reserved",
		"reserved",
		"sink internal error",
	};
	struct drm_connector *connector = m->private;
2635
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
2636 2637
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
2638 2639 2640 2641 2642 2643
	int ret;

	if (!CAN_PSR(dev_priv)) {
		seq_puts(m, "PSR Unsupported\n");
		return -ENODEV;
	}
2644 2645 2646 2647

	if (connector->status != connector_status_connected)
		return -ENODEV;

2648 2649 2650
	ret = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_STATUS, &val);

	if (ret == 1) {
2651 2652 2653 2654 2655 2656 2657
		const char *str = "unknown";

		val &= DP_PSR_SINK_STATE_MASK;
		if (val < ARRAY_SIZE(sink_status))
			str = sink_status[val];
		seq_printf(m, "Sink PSR status: 0x%x [%s]\n", val, str);
	} else {
2658
		return ret;
2659 2660 2661 2662 2663 2664
	}

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_psr_sink_status);

2665 2666 2667 2668
static void
psr_source_status(struct drm_i915_private *dev_priv, struct seq_file *m)
{
	u32 val, psr_status;
2669

2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711
	if (dev_priv->psr.psr2_enabled) {
		static const char * const live_status[] = {
			"IDLE",
			"CAPTURE",
			"CAPTURE_FS",
			"SLEEP",
			"BUFON_FW",
			"ML_UP",
			"SU_STANDBY",
			"FAST_SLEEP",
			"DEEP_SLEEP",
			"BUF_ON",
			"TG_ON"
		};
		psr_status = I915_READ(EDP_PSR2_STATUS);
		val = (psr_status & EDP_PSR2_STATUS_STATE_MASK) >>
			EDP_PSR2_STATUS_STATE_SHIFT;
		if (val < ARRAY_SIZE(live_status)) {
			seq_printf(m, "Source PSR status: 0x%x [%s]\n",
				   psr_status, live_status[val]);
			return;
		}
	} else {
		static const char * const live_status[] = {
			"IDLE",
			"SRDONACK",
			"SRDENT",
			"BUFOFF",
			"BUFON",
			"AUXACK",
			"SRDOFFACK",
			"SRDENT_ON",
		};
		psr_status = I915_READ(EDP_PSR_STATUS);
		val = (psr_status & EDP_PSR_STATUS_STATE_MASK) >>
			EDP_PSR_STATUS_STATE_SHIFT;
		if (val < ARRAY_SIZE(live_status)) {
			seq_printf(m, "Source PSR status: 0x%x [%s]\n",
				   psr_status, live_status[val]);
			return;
		}
	}
2712

2713
	seq_printf(m, "Source PSR status: 0x%x [%s]\n", psr_status, "unknown");
2714 2715
}

2716 2717
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2718
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2719 2720
	u32 psrperf = 0;
	bool enabled = false;
2721
	bool sink_support;
2722

2723 2724
	if (!HAS_PSR(dev_priv))
		return -ENODEV;
2725

2726 2727 2728 2729 2730
	sink_support = dev_priv->psr.sink_support;
	seq_printf(m, "Sink_Support: %s\n", yesno(sink_support));
	if (!sink_support)
		return 0;

2731 2732
	intel_runtime_pm_get(dev_priv);

2733
	mutex_lock(&dev_priv->psr.lock);
2734 2735
	seq_printf(m, "PSR mode: %s\n",
		   dev_priv->psr.psr2_enabled ? "PSR2" : "PSR1");
2736
	seq_printf(m, "Enabled: %s\n", yesno(dev_priv->psr.enabled));
2737 2738
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
2739

2740 2741 2742 2743
	if (dev_priv->psr.psr2_enabled)
		enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
	else
		enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2744 2745 2746 2747

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

2748
	seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
2749

2750 2751 2752
	/*
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2753
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2754
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2755
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2756 2757 2758

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2759

2760
	psr_source_status(dev_priv, m);
2761
	mutex_unlock(&dev_priv->psr.lock);
2762

2763
	if (READ_ONCE(dev_priv->psr.debug) & I915_PSR_DEBUG_IRQ) {
2764 2765 2766 2767 2768 2769
		seq_printf(m, "Last attempted entry at: %lld\n",
			   dev_priv->psr.last_entry_attempt);
		seq_printf(m, "Last exit at: %lld\n",
			   dev_priv->psr.last_exit);
	}

2770
	intel_runtime_pm_put(dev_priv);
2771 2772 2773
	return 0;
}

2774 2775 2776 2777
static int
i915_edp_psr_debug_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
2778 2779
	struct drm_modeset_acquire_ctx ctx;
	int ret;
2780 2781 2782 2783

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

2784
	DRM_DEBUG_KMS("Setting PSR debug to %llx\n", val);
2785 2786

	intel_runtime_pm_get(dev_priv);
2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800

	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);

retry:
	ret = intel_psr_set_debugfs_mode(dev_priv, &ctx, val);
	if (ret == -EDEADLK) {
		ret = drm_modeset_backoff(&ctx);
		if (!ret)
			goto retry;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);

2801 2802
	intel_runtime_pm_put(dev_priv);

2803
	return ret;
2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821
}

static int
i915_edp_psr_debug_get(void *data, u64 *val)
{
	struct drm_i915_private *dev_priv = data;

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

	*val = READ_ONCE(dev_priv->psr.debug);
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_edp_psr_debug_fops,
			i915_edp_psr_debug_get, i915_edp_psr_debug_set,
			"%llu\n");

2822 2823
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2824
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2825
	unsigned long long power;
2826 2827
	u32 units;

2828
	if (INTEL_GEN(dev_priv) < 6)
2829 2830
		return -ENODEV;

2831 2832
	intel_runtime_pm_get(dev_priv);

2833 2834 2835 2836 2837 2838
	if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power)) {
		intel_runtime_pm_put(dev_priv);
		return -ENODEV;
	}

	units = (power & 0x1f00) >> 8;
2839
	power = I915_READ(MCH_SECP_NRG_STTS);
2840
	power = (1000000 * power) >> units; /* convert to uJ */
2841

2842 2843
	intel_runtime_pm_put(dev_priv);

2844
	seq_printf(m, "%llu", power);
2845 2846 2847 2848

	return 0;
}

2849
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2850
{
2851
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2852
	struct pci_dev *pdev = dev_priv->drm.pdev;
2853

2854 2855
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2856

2857 2858
	seq_printf(m, "GPU idle: %s (epoch %u)\n",
		   yesno(!dev_priv->gt.awake), dev_priv->gt.epoch);
2859
	seq_printf(m, "IRQs disabled: %s\n",
2860
		   yesno(!intel_irqs_enabled(dev_priv)));
2861
#ifdef CONFIG_PM
2862
	seq_printf(m, "Usage count: %d\n",
2863
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2864 2865 2866
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2867
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2868 2869
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2870

2871 2872 2873
	return 0;
}

2874 2875
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2876
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
2888
		seq_printf(m, "%-25s %d\n", power_well->desc->name,
2889 2890
			   power_well->count);

2891
		for_each_power_domain(power_domain, power_well->desc->domains)
2892
			seq_printf(m, "  %-23s %d\n",
2893
				 intel_display_power_domain_str(power_domain),
2894 2895 2896 2897 2898 2899 2900 2901
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2902 2903
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2904
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2905 2906
	struct intel_csr *csr;

2907 2908
	if (!HAS_CSR(dev_priv))
		return -ENODEV;
2909 2910 2911

	csr = &dev_priv->csr;

2912 2913
	intel_runtime_pm_get(dev_priv);

2914 2915 2916 2917
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2918
		goto out;
2919 2920 2921 2922

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2923 2924 2925 2926 2927 2928 2929
	if (WARN_ON(INTEL_GEN(dev_priv) > 11))
		goto out;

	seq_printf(m, "DC3 -> DC5 count: %d\n",
		   I915_READ(IS_BROXTON(dev_priv) ? BXT_CSR_DC3_DC5_COUNT :
						    SKL_CSR_DC3_DC5_COUNT));
	if (!IS_GEN9_LP(dev_priv))
2930 2931 2932
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));

2933 2934 2935 2936 2937
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2938 2939
	intel_runtime_pm_put(dev_priv);

2940 2941 2942
	return 0;
}

2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2965 2966
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2967 2968 2969 2970 2971 2972
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2973
		   encoder->base.id, encoder->name);
2974 2975 2976 2977
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2978
			   connector->name,
2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2992 2993
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2994 2995
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2996 2997
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2998

2999
	if (fb)
3000
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
3001 3002
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
3003 3004
	else
		seq_puts(m, "\tprimary plane disabled\n");
3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
3024
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
3025
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
3026
		intel_panel_info(m, &intel_connector->panel);
3027 3028 3029

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
3030 3031
}

L
Libin Yang 已提交
3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

3046 3047 3048 3049 3050 3051
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

3052
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
3066
	struct drm_display_mode *mode;
3067 3068

	seq_printf(m, "connector %d: type %s, status: %s\n",
3069
		   connector->base.id, connector->name,
3070
		   drm_get_connector_status_name(connector->status));
3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081

	if (connector->status == connector_status_disconnected)
		return;

	seq_printf(m, "\tname: %s\n", connector->display_info.name);
	seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
		   connector->display_info.width_mm,
		   connector->display_info.height_mm);
	seq_printf(m, "\tsubpixel order: %s\n",
		   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
	seq_printf(m, "\tCEA rev: %d\n", connector->display_info.cea_rev);
3082

3083
	if (!intel_encoder)
3084 3085 3086 3087 3088
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
3089 3090 3091 3092
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
3093 3094 3095
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
3096
			intel_lvds_info(m, intel_connector);
3097 3098 3099
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
3100
		    intel_encoder->type == INTEL_OUTPUT_DDI)
3101 3102 3103 3104
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
3105
	}
3106

3107 3108 3109
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
3110 3111
}

3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
3134
	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
3135 3136 3137 3138
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
3139 3140 3141 3142 3143 3144
		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
3145 3146 3147 3148 3149 3150 3151
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3152 3153
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3154 3155 3156 3157 3158
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
3159
		struct drm_format_name_buf format_name;
3160 3161 3162 3163 3164 3165 3166 3167

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

3168
		if (state->fb) {
V
Ville Syrjälä 已提交
3169 3170
			drm_get_format_name(state->fb->format->format,
					    &format_name);
3171
		} else {
3172
			sprintf(format_name.str, "N/A");
3173 3174
		}

3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3188
			   format_name.str,
3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3208
		for (i = 0; i < num_scalers; i++) {
3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3221 3222
static int i915_display_info(struct seq_file *m, void *unused)
{
3223 3224
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3225
	struct intel_crtc *crtc;
3226
	struct drm_connector *connector;
3227
	struct drm_connector_list_iter conn_iter;
3228

3229
	intel_runtime_pm_get(dev_priv);
3230 3231
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3232
	for_each_intel_crtc(dev, crtc) {
3233
		struct intel_crtc_state *pipe_config;
3234

3235
		drm_modeset_lock(&crtc->base.mutex, NULL);
3236 3237
		pipe_config = to_intel_crtc_state(crtc->base.state);

3238
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3239
			   crtc->base.base.id, pipe_name(crtc->pipe),
3240
			   yesno(pipe_config->base.active),
3241 3242 3243
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3244
		if (pipe_config->base.active) {
3245 3246 3247
			struct intel_plane *cursor =
				to_intel_plane(crtc->base.cursor);

3248 3249
			intel_crtc_info(m, crtc);

3250 3251 3252 3253 3254 3255 3256
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
				   yesno(cursor->base.state->visible),
				   cursor->base.state->crtc_x,
				   cursor->base.state->crtc_y,
				   cursor->base.state->crtc_w,
				   cursor->base.state->crtc_h,
				   cursor->cursor.base);
3257 3258
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3259
		}
3260 3261 3262 3263

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3264
		drm_modeset_unlock(&crtc->base.mutex);
3265 3266 3267 3268 3269
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
3270 3271 3272
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
3273
		intel_connector_info(m, connector);
3274 3275 3276
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

3277
	intel_runtime_pm_put(dev_priv);
3278 3279 3280 3281

	return 0;
}

3282 3283 3284 3285
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
3286
	enum intel_engine_id id;
3287
	struct drm_printer p;
3288

3289 3290
	intel_runtime_pm_get(dev_priv);

3291 3292
	seq_printf(m, "GT awake? %s (epoch %u)\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.epoch);
3293 3294
	seq_printf(m, "Global active requests: %d\n",
		   dev_priv->gt.active_requests);
L
Lionel Landwerlin 已提交
3295 3296
	seq_printf(m, "CS timestamp frequency: %u kHz\n",
		   dev_priv->info.cs_timestamp_frequency_khz);
3297

3298 3299
	p = drm_seq_file_printer(m);
	for_each_engine(engine, dev_priv, id)
3300
		intel_engine_dump(engine, &p, "%s\n", engine->name);
3301

3302 3303
	intel_runtime_pm_put(dev_priv);

3304 3305 3306
	return 0;
}

3307 3308 3309 3310 3311 3312 3313 3314 3315 3316
static int i915_rcs_topology(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_printer p = drm_seq_file_printer(m);

	intel_device_info_dump_topology(&INTEL_INFO(dev_priv)->sseu, &p);

	return 0;
}

3317 3318 3319 3320 3321 3322 3323 3324 3325 3326
static int i915_shrinker_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *i915 = node_to_i915(m->private);

	seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
	seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);

	return 0;
}

3327 3328
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3329 3330
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3331 3332 3333 3334 3335 3336
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

3337
		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->info->name,
3338
			   pll->info->id);
3339
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3340
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
3341
		seq_printf(m, " tracked hardware state:\n");
3342
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
3343
		seq_printf(m, " dpll_md: 0x%08x\n",
3344 3345 3346 3347
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369
		seq_printf(m, " cfgcr0:  0x%08x\n", pll->state.hw_state.cfgcr0);
		seq_printf(m, " cfgcr1:  0x%08x\n", pll->state.hw_state.cfgcr1);
		seq_printf(m, " mg_refclkin_ctl:        0x%08x\n",
			   pll->state.hw_state.mg_refclkin_ctl);
		seq_printf(m, " mg_clktop2_coreclkctl1: 0x%08x\n",
			   pll->state.hw_state.mg_clktop2_coreclkctl1);
		seq_printf(m, " mg_clktop2_hsclkctl:    0x%08x\n",
			   pll->state.hw_state.mg_clktop2_hsclkctl);
		seq_printf(m, " mg_pll_div0:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div0);
		seq_printf(m, " mg_pll_div1:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div1);
		seq_printf(m, " mg_pll_lf:    0x%08x\n",
			   pll->state.hw_state.mg_pll_lf);
		seq_printf(m, " mg_pll_frac_lock: 0x%08x\n",
			   pll->state.hw_state.mg_pll_frac_lock);
		seq_printf(m, " mg_pll_ssc:   0x%08x\n",
			   pll->state.hw_state.mg_pll_ssc);
		seq_printf(m, " mg_pll_bias:  0x%08x\n",
			   pll->state.hw_state.mg_pll_bias);
		seq_printf(m, " mg_pll_tdc_coldst_bias: 0x%08x\n",
			   pll->state.hw_state.mg_pll_tdc_coldst_bias);
3370 3371 3372 3373 3374 3375
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3376
static int i915_wa_registers(struct seq_file *m, void *unused)
3377
{
3378
	struct i915_workarounds *wa = &node_to_i915(m->private)->workarounds;
3379
	int i;
3380

3381 3382 3383 3384
	seq_printf(m, "Workarounds applied: %d\n", wa->count);
	for (i = 0; i < wa->count; ++i)
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X\n",
			   wa->reg[i].addr, wa->reg[i].value, wa->reg[i].mask);
3385 3386 3387 3388

	return 0;
}

3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439
static int i915_ipc_status_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Isochronous Priority Control: %s\n",
			yesno(dev_priv->ipc_enabled));
	return 0;
}

static int i915_ipc_status_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!HAS_IPC(dev_priv))
		return -ENODEV;

	return single_open(file, i915_ipc_status_show, dev_priv);
}

static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	int ret;
	bool enable;

	ret = kstrtobool_from_user(ubuf, len, &enable);
	if (ret < 0)
		return ret;

	intel_runtime_pm_get(dev_priv);
	if (!dev_priv->ipc_enabled && enable)
		DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
	dev_priv->wm.distrust_bios_wm = true;
	dev_priv->ipc_enabled = enable;
	intel_enable_ipc(dev_priv);
	intel_runtime_pm_put(dev_priv);

	return len;
}

static const struct file_operations i915_ipc_status_fops = {
	.owner = THIS_MODULE,
	.open = i915_ipc_status_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_ipc_status_write
};

3440 3441
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3442 3443
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3444
	struct skl_ddb_entry *entry;
3445
	struct intel_crtc *crtc;
3446

3447
	if (INTEL_GEN(dev_priv) < 9)
3448
		return -ENODEV;
3449

3450 3451 3452 3453
	drm_modeset_lock_all(dev);

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

3454 3455 3456 3457 3458 3459
	for_each_intel_crtc(&dev_priv->drm, crtc) {
		struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
		enum pipe pipe = crtc->pipe;
		enum plane_id plane_id;

3460 3461
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3462 3463 3464
		for_each_plane_id_on_crtc(crtc, plane_id) {
			entry = &crtc_state->wm.skl.plane_ddb_y[plane_id];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane_id + 1,
3465 3466 3467 3468
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3469
		entry = &crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR];
3470 3471 3472 3473 3474 3475 3476 3477 3478
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3479
static void drrs_status_per_crtc(struct seq_file *m,
3480 3481
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3482
{
3483
	struct drm_i915_private *dev_priv = to_i915(dev);
3484 3485
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3486
	struct drm_connector *connector;
3487
	struct drm_connector_list_iter conn_iter;
3488

3489 3490
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3491 3492 3493 3494
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3495
	}
3496
	drm_connector_list_iter_end(&conn_iter);
3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3509
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3510 3511 3512 3513 3514 3515 3516 3517
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
3518 3519 3520 3521
			seq_puts(m, "Idleness DRRS: Disabled\n");
			if (dev_priv->psr.enabled)
				seq_puts(m,
				"\tAs PSR is enabled, DRRS is not enabled\n");
3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3556 3557
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3558 3559 3560
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3561
	drm_modeset_lock_all(dev);
3562
	for_each_intel_crtc(dev, intel_crtc) {
3563
		if (intel_crtc->base.state->active) {
3564 3565 3566 3567 3568 3569
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3570
	drm_modeset_unlock_all(dev);
3571 3572 3573 3574 3575 3576 3577

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3578 3579
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3580 3581
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3582 3583
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3584
	struct drm_connector *connector;
3585
	struct drm_connector_list_iter conn_iter;
3586

3587 3588
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3589
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3590
			continue;
3591 3592 3593 3594 3595 3596

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3597 3598
		if (!intel_dig_port->dp.can_mst)
			continue;
3599

3600
		seq_printf(m, "MST Source Port %c\n",
3601
			   port_name(intel_dig_port->base.port));
3602 3603
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3604 3605
	drm_connector_list_iter_end(&conn_iter);

3606 3607 3608
	return 0;
}

3609
static ssize_t i915_displayport_test_active_write(struct file *file,
3610 3611
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3612 3613 3614 3615 3616
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3617
	struct drm_connector_list_iter conn_iter;
3618 3619 3620
	struct intel_dp *intel_dp;
	int val = 0;

3621
	dev = ((struct seq_file *)file->private_data)->private;
3622 3623 3624 3625

	if (len == 0)
		return 0;

G
Geliang Tang 已提交
3626 3627 3628
	input_buffer = memdup_user_nul(ubuf, len);
	if (IS_ERR(input_buffer))
		return PTR_ERR(input_buffer);
3629 3630 3631

	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3632 3633
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3634 3635
		struct intel_encoder *encoder;

3636 3637 3638 3639
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3640 3641 3642 3643 3644 3645
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3646 3647
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3648
				break;
3649 3650 3651 3652 3653
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3654
				intel_dp->compliance.test_active = 1;
3655
			else
3656
				intel_dp->compliance.test_active = 0;
3657 3658
		}
	}
3659
	drm_connector_list_iter_end(&conn_iter);
3660 3661 3662 3663 3664 3665 3666 3667 3668 3669
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
3670 3671
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3672
	struct drm_connector *connector;
3673
	struct drm_connector_list_iter conn_iter;
3674 3675
	struct intel_dp *intel_dp;

3676 3677
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3678 3679
		struct intel_encoder *encoder;

3680 3681 3682 3683
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3684 3685 3686 3687 3688 3689
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3690
			if (intel_dp->compliance.test_active)
3691 3692 3693 3694 3695 3696
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3697
	drm_connector_list_iter_end(&conn_iter);
3698 3699 3700 3701 3702

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3703
					     struct file *file)
3704
{
3705
	return single_open(file, i915_displayport_test_active_show,
3706
			   inode->i_private);
3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
3720 3721
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3722
	struct drm_connector *connector;
3723
	struct drm_connector_list_iter conn_iter;
3724 3725
	struct intel_dp *intel_dp;

3726 3727
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3728 3729
		struct intel_encoder *encoder;

3730 3731 3732 3733
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3734 3735 3736 3737 3738 3739
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3740 3741 3742 3743
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3744 3745 3746 3747 3748 3749 3750 3751 3752
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3753 3754 3755
		} else
			seq_puts(m, "0");
	}
3756
	drm_connector_list_iter_end(&conn_iter);
3757 3758 3759

	return 0;
}
3760
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_data);
3761 3762 3763

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
3764 3765
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3766
	struct drm_connector *connector;
3767
	struct drm_connector_list_iter conn_iter;
3768 3769
	struct intel_dp *intel_dp;

3770 3771
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3772 3773
		struct intel_encoder *encoder;

3774 3775 3776 3777
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3778 3779 3780 3781 3782 3783
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3784
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3785 3786 3787
		} else
			seq_puts(m, "0");
	}
3788
	drm_connector_list_iter_end(&conn_iter);
3789 3790 3791

	return 0;
}
3792
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_type);
3793

3794
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3795
{
3796 3797
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3798
	int level;
3799 3800
	int num_levels;

3801
	if (IS_CHERRYVIEW(dev_priv))
3802
		num_levels = 3;
3803
	else if (IS_VALLEYVIEW(dev_priv))
3804
		num_levels = 1;
3805 3806
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3807
	else
3808
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3809 3810 3811 3812 3813 3814

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3815 3816
		/*
		 * - WM1+ latency values in 0.5us units
3817
		 * - latencies are in us on gen9/vlv/chv
3818
		 */
3819 3820 3821 3822
		if (INTEL_GEN(dev_priv) >= 9 ||
		    IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv) ||
		    IS_G4X(dev_priv))
3823 3824
			latency *= 10;
		else if (level > 0)
3825 3826 3827
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3828
			   level, wm[level], latency / 10, latency % 10);
3829 3830 3831 3832 3833 3834 3835
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3836
	struct drm_i915_private *dev_priv = m->private;
3837 3838
	const uint16_t *latencies;

3839
	if (INTEL_GEN(dev_priv) >= 9)
3840 3841
		latencies = dev_priv->wm.skl_latency;
	else
3842
		latencies = dev_priv->wm.pri_latency;
3843

3844
	wm_latency_show(m, latencies);
3845 3846 3847 3848 3849 3850

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3851
	struct drm_i915_private *dev_priv = m->private;
3852 3853
	const uint16_t *latencies;

3854
	if (INTEL_GEN(dev_priv) >= 9)
3855 3856
		latencies = dev_priv->wm.skl_latency;
	else
3857
		latencies = dev_priv->wm.spr_latency;
3858

3859
	wm_latency_show(m, latencies);
3860 3861 3862 3863 3864 3865

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3866
	struct drm_i915_private *dev_priv = m->private;
3867 3868
	const uint16_t *latencies;

3869
	if (INTEL_GEN(dev_priv) >= 9)
3870 3871
		latencies = dev_priv->wm.skl_latency;
	else
3872
		latencies = dev_priv->wm.cur_latency;
3873

3874
	wm_latency_show(m, latencies);
3875 3876 3877 3878 3879 3880

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3881
	struct drm_i915_private *dev_priv = inode->i_private;
3882

3883
	if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
3884 3885
		return -ENODEV;

3886
	return single_open(file, pri_wm_latency_show, dev_priv);
3887 3888 3889 3890
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3891
	struct drm_i915_private *dev_priv = inode->i_private;
3892

3893
	if (HAS_GMCH_DISPLAY(dev_priv))
3894 3895
		return -ENODEV;

3896
	return single_open(file, spr_wm_latency_show, dev_priv);
3897 3898 3899 3900
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3901
	struct drm_i915_private *dev_priv = inode->i_private;
3902

3903
	if (HAS_GMCH_DISPLAY(dev_priv))
3904 3905
		return -ENODEV;

3906
	return single_open(file, cur_wm_latency_show, dev_priv);
3907 3908 3909
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3910
				size_t len, loff_t *offp, uint16_t wm[8])
3911 3912
{
	struct seq_file *m = file->private_data;
3913 3914
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3915
	uint16_t new[8] = { 0 };
3916
	int num_levels;
3917 3918 3919 3920
	int level;
	int ret;
	char tmp[32];

3921
	if (IS_CHERRYVIEW(dev_priv))
3922
		num_levels = 3;
3923
	else if (IS_VALLEYVIEW(dev_priv))
3924
		num_levels = 1;
3925 3926
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3927
	else
3928
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3929

3930 3931 3932 3933 3934 3935 3936 3937
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3938 3939 3940
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3959
	struct drm_i915_private *dev_priv = m->private;
3960
	uint16_t *latencies;
3961

3962
	if (INTEL_GEN(dev_priv) >= 9)
3963 3964
		latencies = dev_priv->wm.skl_latency;
	else
3965
		latencies = dev_priv->wm.pri_latency;
3966 3967

	return wm_latency_write(file, ubuf, len, offp, latencies);
3968 3969 3970 3971 3972 3973
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3974
	struct drm_i915_private *dev_priv = m->private;
3975
	uint16_t *latencies;
3976

3977
	if (INTEL_GEN(dev_priv) >= 9)
3978 3979
		latencies = dev_priv->wm.skl_latency;
	else
3980
		latencies = dev_priv->wm.spr_latency;
3981 3982

	return wm_latency_write(file, ubuf, len, offp, latencies);
3983 3984 3985 3986 3987 3988
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3989
	struct drm_i915_private *dev_priv = m->private;
3990 3991
	uint16_t *latencies;

3992
	if (INTEL_GEN(dev_priv) >= 9)
3993 3994
		latencies = dev_priv->wm.skl_latency;
	else
3995
		latencies = dev_priv->wm.cur_latency;
3996

3997
	return wm_latency_write(file, ubuf, len, offp, latencies);
3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4027 4028
static int
i915_wedged_get(void *data, u64 *val)
4029
{
4030
	struct drm_i915_private *dev_priv = data;
4031

4032
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
4033

4034
	return 0;
4035 4036
}

4037 4038
static int
i915_wedged_set(void *data, u64 val)
4039
{
4040 4041 4042
	struct drm_i915_private *i915 = data;
	struct intel_engine_cs *engine;
	unsigned int tmp;
4043

4044 4045 4046 4047 4048 4049 4050 4051
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

4052
	if (i915_reset_backoff(&i915->gpu_error))
4053 4054
		return -EAGAIN;

4055 4056 4057 4058 4059
	for_each_engine_masked(engine, i915, val, tmp) {
		engine->hangcheck.seqno = intel_engine_get_seqno(engine);
		engine->hangcheck.stalled = true;
	}

4060 4061
	i915_handle_error(i915, val, I915_ERROR_CAPTURE,
			  "Manually set wedged engine mask = %llx", val);
4062

4063
	wait_on_bit(&i915->gpu_error.flags,
4064 4065 4066
		    I915_RESET_HANDOFF,
		    TASK_UNINTERRUPTIBLE);

4067
	return 0;
4068 4069
}

4070 4071
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4072
			"%llu\n");
4073

4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086
static int
fault_irq_set(struct drm_i915_private *i915,
	      unsigned long *irq,
	      unsigned long val)
{
	int err;

	err = mutex_lock_interruptible(&i915->drm.struct_mutex);
	if (err)
		return err;

	err = i915_gem_wait_for_idle(i915,
				     I915_WAIT_LOCKED |
4087 4088
				     I915_WAIT_INTERRUPTIBLE,
				     MAX_SCHEDULE_TIMEOUT);
4089 4090 4091 4092 4093 4094 4095
	if (err)
		goto err_unlock;

	*irq = val;
	mutex_unlock(&i915->drm.struct_mutex);

	/* Flush idle worker to disarm irq */
4096
	drain_delayed_work(&i915->gt.idle_work);
4097 4098 4099 4100 4101 4102 4103 4104

	return 0;

err_unlock:
	mutex_unlock(&i915->drm.struct_mutex);
	return err;
}

4105 4106 4107
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
4108
	struct drm_i915_private *dev_priv = data;
4109 4110 4111 4112 4113 4114 4115 4116

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
4117
	struct drm_i915_private *i915 = data;
4118

4119
	return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
4120 4121 4122 4123 4124 4125 4126 4127 4128
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4129
	struct drm_i915_private *dev_priv = data;
4130 4131 4132 4133 4134 4135 4136 4137 4138

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4139
	struct drm_i915_private *i915 = data;
4140

4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151
	/* GuC keeps the user interrupt permanently enabled for submission */
	if (USES_GUC_SUBMISSION(i915))
		return -ENODEV;

	/*
	 * From icl, we can no longer individually mask interrupt generation
	 * from each engine.
	 */
	if (INTEL_GEN(i915) >= 11)
		return -ENODEV;

4152
	val &= INTEL_INFO(i915)->ring_mask;
4153 4154
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

4155
	return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
4156 4157 4158 4159 4160 4161
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4162 4163 4164 4165 4166 4167 4168
#define DROP_UNBOUND	BIT(0)
#define DROP_BOUND	BIT(1)
#define DROP_RETIRE	BIT(2)
#define DROP_ACTIVE	BIT(3)
#define DROP_FREED	BIT(4)
#define DROP_SHRINK_ALL	BIT(5)
#define DROP_IDLE	BIT(6)
4169 4170
#define DROP_RESET_ACTIVE	BIT(7)
#define DROP_RESET_SEQNO	BIT(8)
4171 4172 4173 4174
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
4175
		  DROP_FREED	| \
4176
		  DROP_SHRINK_ALL |\
4177 4178 4179
		  DROP_IDLE	| \
		  DROP_RESET_ACTIVE | \
		  DROP_RESET_SEQNO)
4180 4181
static int
i915_drop_caches_get(void *data, u64 *val)
4182
{
4183
	*val = DROP_ALL;
4184

4185
	return 0;
4186 4187
}

4188 4189
static int
i915_drop_caches_set(void *data, u64 val)
4190
{
4191
	struct drm_i915_private *i915 = data;
4192
	int ret = 0;
4193

4194 4195
	DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
		  val, val & DROP_ALL);
4196
	intel_runtime_pm_get(i915);
4197

4198 4199 4200
	if (val & DROP_RESET_ACTIVE && !intel_engines_are_idle(i915))
		i915_gem_set_wedged(i915);

4201 4202
	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
4203 4204
	if (val & (DROP_ACTIVE | DROP_RETIRE | DROP_RESET_SEQNO)) {
		ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
4205
		if (ret)
4206
			goto out;
4207

4208
		if (val & DROP_ACTIVE)
4209
			ret = i915_gem_wait_for_idle(i915,
4210
						     I915_WAIT_INTERRUPTIBLE |
4211 4212
						     I915_WAIT_LOCKED,
						     MAX_SCHEDULE_TIMEOUT);
4213

4214
		if (ret == 0 && val & DROP_RESET_SEQNO)
4215 4216
			ret = i915_gem_set_global_seqno(&i915->drm, 1);

4217
		if (val & DROP_RETIRE)
4218
			i915_retire_requests(i915);
4219

4220 4221 4222 4223 4224 4225 4226 4227 4228
		mutex_unlock(&i915->drm.struct_mutex);
	}

	if (val & DROP_RESET_ACTIVE &&
	    i915_terminally_wedged(&i915->gpu_error)) {
		i915_handle_error(i915, ALL_ENGINES, 0, NULL);
		wait_on_bit(&i915->gpu_error.flags,
			    I915_RESET_HANDOFF,
			    TASK_UNINTERRUPTIBLE);
4229
	}
4230

4231
	fs_reclaim_acquire(GFP_KERNEL);
4232
	if (val & DROP_BOUND)
4233
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_BOUND);
4234

4235
	if (val & DROP_UNBOUND)
4236
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
4237

4238
	if (val & DROP_SHRINK_ALL)
4239
		i915_gem_shrink_all(i915);
4240
	fs_reclaim_release(GFP_KERNEL);
4241

4242 4243
	if (val & DROP_IDLE) {
		do {
4244 4245 4246 4247
			if (READ_ONCE(i915->gt.active_requests))
				flush_delayed_work(&i915->gt.retire_work);
			drain_delayed_work(&i915->gt.idle_work);
		} while (READ_ONCE(i915->gt.awake));
4248
	}
4249

4250
	if (val & DROP_FREED)
4251
		i915_gem_drain_freed_objects(i915);
4252

4253
out:
4254 4255
	intel_runtime_pm_put(i915);

4256
	return ret;
4257 4258
}

4259 4260 4261
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4262

4263 4264
static int
i915_cache_sharing_get(void *data, u64 *val)
4265
{
4266
	struct drm_i915_private *dev_priv = data;
4267 4268
	u32 snpcr;

4269
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4270 4271
		return -ENODEV;

4272
	intel_runtime_pm_get(dev_priv);
4273

4274
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4275 4276

	intel_runtime_pm_put(dev_priv);
4277

4278
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4279

4280
	return 0;
4281 4282
}

4283 4284
static int
i915_cache_sharing_set(void *data, u64 val)
4285
{
4286
	struct drm_i915_private *dev_priv = data;
4287 4288
	u32 snpcr;

4289
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4290 4291
		return -ENODEV;

4292
	if (val > 3)
4293 4294
		return -EINVAL;

4295
	intel_runtime_pm_get(dev_priv);
4296
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4297 4298 4299 4300 4301 4302 4303

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4304
	intel_runtime_pm_put(dev_priv);
4305
	return 0;
4306 4307
}

4308 4309 4310
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4311

4312
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4313
					  struct sseu_dev_info *sseu)
4314
{
4315 4316 4317
#define SS_MAX 2
	const int ss_max = SS_MAX;
	u32 sig1[SS_MAX], sig2[SS_MAX];
4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331
	int ss;

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

4332
		sseu->slice_mask = BIT(0);
4333
		sseu->subslice_mask[0] |= BIT(ss);
4334 4335 4336 4337
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4338 4339 4340
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
4341
	}
4342
#undef SS_MAX
4343 4344
}

4345 4346 4347
static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
				     struct sseu_dev_info *sseu)
{
4348
#define SS_MAX 6
4349
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
4350
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
4351 4352
	int s, ss;

4353
	for (s = 0; s < info->sseu.max_slices; s++) {
4354 4355
		/*
		 * FIXME: Valid SS Mask respects the spec and read
4356
		 * only valid bits for those registers, excluding reserved
4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374
		 * although this seems wrong because it would leave many
		 * subslices without ACK.
		 */
		s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
			GEN10_PGCTL_VALID_SS_MASK(s);
		eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
		eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
	}

	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

4375
	for (s = 0; s < info->sseu.max_slices; s++) {
4376 4377 4378 4379 4380
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		sseu->slice_mask |= BIT(s);
4381
		sseu->subslice_mask[s] = info->sseu.subslice_mask[s];
4382

4383
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397
			unsigned int eu_cnt;

			if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
					       eu_mask[ss % 2]);
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
		}
	}
4398
#undef SS_MAX
4399 4400
}

4401
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4402
				    struct sseu_dev_info *sseu)
4403
{
4404
#define SS_MAX 3
4405
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
4406
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
4407
	int s, ss;
4408

4409
	for (s = 0; s < info->sseu.max_slices; s++) {
4410 4411 4412 4413 4414
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4415 4416 4417 4418 4419 4420 4421 4422 4423
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

4424
	for (s = 0; s < info->sseu.max_slices; s++) {
4425 4426 4427 4428
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

4429
		sseu->slice_mask |= BIT(s);
4430

4431
		if (IS_GEN9_BC(dev_priv))
4432 4433
			sseu->subslice_mask[s] =
				INTEL_INFO(dev_priv)->sseu.subslice_mask[s];
4434

4435
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
4436 4437
			unsigned int eu_cnt;

4438
			if (IS_GEN9_LP(dev_priv)) {
4439 4440 4441
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
4442

4443
				sseu->subslice_mask[s] |= BIT(ss);
4444
			}
4445

4446 4447
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
4448 4449 4450 4451
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
4452 4453
		}
	}
4454
#undef SS_MAX
4455 4456
}

4457
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4458
					 struct sseu_dev_info *sseu)
4459 4460
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4461
	int s;
4462

4463
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4464

4465
	if (sseu->slice_mask) {
4466 4467
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
4468 4469 4470 4471
		for (s = 0; s < fls(sseu->slice_mask); s++) {
			sseu->subslice_mask[s] =
				INTEL_INFO(dev_priv)->sseu.subslice_mask[s];
		}
4472 4473
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
4474 4475

		/* subtract fused off EU(s) from enabled slice(s) */
4476
		for (s = 0; s < fls(sseu->slice_mask); s++) {
4477 4478
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
4479

4480
			sseu->eu_total -= hweight8(subslice_7eu);
4481 4482 4483 4484
		}
	}
}

4485 4486 4487 4488 4489
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";
4490
	int s;
4491

4492 4493
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
4494
	seq_printf(m, "  %s Slice Total: %u\n", type,
4495
		   hweight8(sseu->slice_mask));
4496
	seq_printf(m, "  %s Subslice Total: %u\n", type,
4497
		   sseu_subslice_total(sseu));
4498 4499 4500 4501
	for (s = 0; s < fls(sseu->slice_mask); s++) {
		seq_printf(m, "  %s Slice%i subslices: %u\n", type,
			   s, hweight8(sseu->subslice_mask[s]));
	}
4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4522 4523
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4524
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
4525
	struct sseu_dev_info sseu;
4526

4527
	if (INTEL_GEN(dev_priv) < 8)
4528 4529 4530
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
4531
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
4532

4533
	seq_puts(m, "SSEU Device Status\n");
4534
	memset(&sseu, 0, sizeof(sseu));
4535 4536 4537 4538
	sseu.max_slices = INTEL_INFO(dev_priv)->sseu.max_slices;
	sseu.max_subslices = INTEL_INFO(dev_priv)->sseu.max_subslices;
	sseu.max_eus_per_subslice =
		INTEL_INFO(dev_priv)->sseu.max_eus_per_subslice;
4539 4540 4541

	intel_runtime_pm_get(dev_priv);

4542
	if (IS_CHERRYVIEW(dev_priv)) {
4543
		cherryview_sseu_device_status(dev_priv, &sseu);
4544
	} else if (IS_BROADWELL(dev_priv)) {
4545
		broadwell_sseu_device_status(dev_priv, &sseu);
4546
	} else if (IS_GEN9(dev_priv)) {
4547
		gen9_sseu_device_status(dev_priv, &sseu);
4548 4549
	} else if (INTEL_GEN(dev_priv) >= 10) {
		gen10_sseu_device_status(dev_priv, &sseu);
4550
	}
4551 4552 4553

	intel_runtime_pm_put(dev_priv);

4554
	i915_print_sseu_info(m, false, &sseu);
4555

4556 4557 4558
	return 0;
}

4559 4560
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4561
	struct drm_i915_private *i915 = inode->i_private;
4562

4563
	if (INTEL_GEN(i915) < 6)
4564 4565
		return 0;

4566 4567
	intel_runtime_pm_get(i915);
	intel_uncore_forcewake_user_get(i915);
4568 4569 4570 4571

	return 0;
}

4572
static int i915_forcewake_release(struct inode *inode, struct file *file)
4573
{
4574
	struct drm_i915_private *i915 = inode->i_private;
4575

4576
	if (INTEL_GEN(i915) < 6)
4577 4578
		return 0;

4579 4580
	intel_uncore_forcewake_user_put(i915);
	intel_runtime_pm_put(i915);
4581 4582 4583 4584 4585 4586 4587 4588 4589 4590

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4591 4592 4593 4594 4595
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

4596 4597 4598 4599 4600 4601 4602
	/* Synchronize with everything first in case there's been an HPD
	 * storm, but we haven't finished handling it in the kernel yet
	 */
	synchronize_irq(dev_priv->drm.irq);
	flush_work(&dev_priv->hotplug.dig_port_work);
	flush_work(&dev_priv->hotplug.hotplug_work);

L
Lyude 已提交
4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672
	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745
static int i915_hpd_short_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Enabled: %s\n",
		   yesno(dev_priv->hotplug.hpd_short_storm_enabled));

	return 0;
}

static int
i915_hpd_short_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_short_storm_ctl_show,
			   inode->i_private);
}

static ssize_t i915_hpd_short_storm_ctl_write(struct file *file,
					      const char __user *ubuf,
					      size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	char *newline;
	char tmp[16];
	int i;
	bool new_state;

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	/* Reset to the "default" state for this system */
	if (strcmp(tmp, "reset") == 0)
		new_state = !HAS_DP_MST(dev_priv);
	else if (kstrtobool(tmp, &new_state) != 0)
		return -EINVAL;

	DRM_DEBUG_KMS("%sabling HPD short storm detection\n",
		      new_state ? "En" : "Dis");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_short_storm_enabled = new_state;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static const struct file_operations i915_hpd_short_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_short_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_short_storm_ctl_write,
};

4746 4747 4748 4749
static int i915_drrs_ctl_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4750
	struct intel_crtc *crtc;
4751 4752 4753 4754

	if (INTEL_GEN(dev_priv) < 7)
		return -ENODEV;

4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770
	for_each_intel_crtc(dev, crtc) {
		struct drm_connector_list_iter conn_iter;
		struct intel_crtc_state *crtc_state;
		struct drm_connector *connector;
		struct drm_crtc_commit *commit;
		int ret;

		ret = drm_modeset_lock_single_interruptible(&crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		if (!crtc_state->base.active ||
		    !crtc_state->has_drrs)
			goto out;
4771

4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (ret)
				goto out;
		}

		drm_connector_list_iter_begin(dev, &conn_iter);
		drm_for_each_connector_iter(connector, &conn_iter) {
			struct intel_encoder *encoder;
			struct intel_dp *intel_dp;

			if (!(crtc_state->base.connector_mask &
			      drm_connector_mask(connector)))
				continue;

			encoder = intel_attached_encoder(connector);
4789 4790 4791 4792 4793 4794 4795 4796 4797
			if (encoder->type != INTEL_OUTPUT_EDP)
				continue;

			DRM_DEBUG_DRIVER("Manually %sabling DRRS. %llu\n",
						val ? "en" : "dis", val);

			intel_dp = enc_to_intel_dp(&encoder->base);
			if (val)
				intel_edp_drrs_enable(intel_dp,
4798
						      crtc_state);
4799 4800
			else
				intel_edp_drrs_disable(intel_dp,
4801
						       crtc_state);
4802
		}
4803 4804 4805 4806 4807 4808
		drm_connector_list_iter_end(&conn_iter);

out:
		drm_modeset_unlock(&crtc->base.mutex);
		if (ret)
			return ret;
4809 4810 4811 4812 4813 4814 4815
	}

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_drrs_ctl_fops, NULL, i915_drrs_ctl_set, "%llu\n");

4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876
static ssize_t
i915_fifo_underrun_reset_write(struct file *filp,
			       const char __user *ubuf,
			       size_t cnt, loff_t *ppos)
{
	struct drm_i915_private *dev_priv = filp->private_data;
	struct intel_crtc *intel_crtc;
	struct drm_device *dev = &dev_priv->drm;
	int ret;
	bool reset;

	ret = kstrtobool_from_user(ubuf, cnt, &reset);
	if (ret)
		return ret;

	if (!reset)
		return cnt;

	for_each_intel_crtc(dev, intel_crtc) {
		struct drm_crtc_commit *commit;
		struct intel_crtc_state *crtc_state;

		ret = drm_modeset_lock_single_interruptible(&intel_crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(intel_crtc->base.state);
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (!ret)
				ret = wait_for_completion_interruptible(&commit->flip_done);
		}

		if (!ret && crtc_state->base.active) {
			DRM_DEBUG_KMS("Re-arming FIFO underruns on pipe %c\n",
				      pipe_name(intel_crtc->pipe));

			intel_crtc_arm_fifo_underrun(intel_crtc, crtc_state);
		}

		drm_modeset_unlock(&intel_crtc->base.mutex);

		if (ret)
			return ret;
	}

	ret = intel_fbc_reset_underrun(dev_priv);
	if (ret)
		return ret;

	return cnt;
}

static const struct file_operations i915_fifo_underrun_reset_ops = {
	.owner = THIS_MODULE,
	.open = simple_open,
	.write = i915_fifo_underrun_reset_write,
	.llseek = default_llseek,
};

4877
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4878
	{"i915_capabilities", i915_capabilities, 0},
4879
	{"i915_gem_objects", i915_gem_object_info, 0},
4880
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4881
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4882
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4883
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4884
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4885
	{"i915_guc_info", i915_guc_info, 0},
4886
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4887
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4888
	{"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4889
	{"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4890
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4891
	{"i915_frequency_info", i915_frequency_info, 0},
4892
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4893
	{"i915_reset_info", i915_reset_info, 0},
4894
	{"i915_drpc_info", i915_drpc_info, 0},
4895
	{"i915_emon_status", i915_emon_status, 0},
4896
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4897
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4898
	{"i915_fbc_status", i915_fbc_status, 0},
4899
	{"i915_ips_status", i915_ips_status, 0},
4900
	{"i915_sr_status", i915_sr_status, 0},
4901
	{"i915_opregion", i915_opregion, 0},
4902
	{"i915_vbt", i915_vbt, 0},
4903
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4904
	{"i915_context_status", i915_context_status, 0},
4905
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4906
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
4907
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
4908
	{"i915_llc", i915_llc, 0},
4909
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4910
	{"i915_energy_uJ", i915_energy_uJ, 0},
4911
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4912
	{"i915_power_domain_info", i915_power_domain_info, 0},
4913
	{"i915_dmc_info", i915_dmc_info, 0},
4914
	{"i915_display_info", i915_display_info, 0},
4915
	{"i915_engine_info", i915_engine_info, 0},
4916
	{"i915_rcs_topology", i915_rcs_topology, 0},
4917
	{"i915_shrinker_info", i915_shrinker_info, 0},
4918
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4919
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4920
	{"i915_wa_registers", i915_wa_registers, 0},
4921
	{"i915_ddb_info", i915_ddb_info, 0},
4922
	{"i915_sseu_status", i915_sseu_status, 0},
4923
	{"i915_drrs_status", i915_drrs_status, 0},
4924
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4925
};
4926
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4927

4928
static const struct i915_debugfs_files {
4929 4930 4931 4932 4933
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
4934 4935
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4936
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4937
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4938
	{"i915_error_state", &i915_error_state_fops},
4939
	{"i915_gpu_info", &i915_gpu_info_fops},
4940
#endif
4941
	{"i915_fifo_underrun_reset", &i915_fifo_underrun_reset_ops},
4942
	{"i915_next_seqno", &i915_next_seqno_fops},
4943 4944 4945
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4946
	{"i915_fbc_false_color", &i915_fbc_false_color_fops},
4947 4948
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4949
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
4950 4951
	{"i915_guc_log_level", &i915_guc_log_level_fops},
	{"i915_guc_log_relay", &i915_guc_log_relay_fops},
4952
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4953
	{"i915_hpd_short_storm_ctl", &i915_hpd_short_storm_ctl_fops},
4954
	{"i915_ipc_status", &i915_ipc_status_fops},
4955 4956
	{"i915_drrs_ctl", &i915_drrs_ctl_fops},
	{"i915_edp_psr_debug", &i915_edp_psr_debug_fops}
4957 4958
};

4959
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4960
{
4961
	struct drm_minor *minor = dev_priv->drm.primary;
4962
	struct dentry *ent;
4963
	int i;
4964

4965 4966 4967 4968 4969
	ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
				  minor->debugfs_root, to_i915(minor->dev),
				  &i915_forcewake_fops);
	if (!ent)
		return -ENOMEM;
4970

4971
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4972 4973 4974 4975
		ent = debugfs_create_file(i915_debugfs_files[i].name,
					  S_IRUGO | S_IWUSR,
					  minor->debugfs_root,
					  to_i915(minor->dev),
4976
					  i915_debugfs_files[i].fops);
4977 4978
		if (!ent)
			return -ENOMEM;
4979
	}
4980

4981 4982
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4983 4984 4985
					minor->debugfs_root, minor);
}

4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

5019 5020 5021
	if (connector->status != connector_status_connected)
		return -ENODEV;

5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5035 5036 5037 5038
		if (err < 0)
			seq_printf(m, "%04x: ERROR %d\n", b->offset, (int)err);
		else
			seq_printf(m, "%04x: %*ph\n", b->offset, (int)err, buf);
5039
	}
5040 5041 5042

	return 0;
}
5043
DEFINE_SHOW_ATTRIBUTE(i915_dpcd);
5044

5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}
5065
DEFINE_SHOW_ATTRIBUTE(i915_panel);
5066

5067 5068 5069 5070 5071 5072 5073 5074 5075
static int i915_hdcp_sink_capability_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_connector *intel_connector = to_intel_connector(connector);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	/* HDCP is supported by connector */
5076
	if (!intel_connector->hdcp.shim)
5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088
		return -EINVAL;

	seq_printf(m, "%s:%d HDCP version: ", connector->name,
		   connector->base.id);
	seq_printf(m, "%s ", !intel_hdcp_capable(intel_connector) ?
		   "None" : "HDCP1.4");
	seq_puts(m, "\n");

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_hdcp_sink_capability);

5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5108 5109 5110
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

5111
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
5112 5113
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
5114 5115 5116
		debugfs_create_file("i915_psr_sink_status", S_IRUGO, root,
				    connector, &i915_psr_sink_status_fops);
	}
5117

5118 5119 5120 5121 5122 5123 5124
	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIB) {
		debugfs_create_file("i915_hdcp_sink_capability", S_IRUGO, root,
				    connector, &i915_hdcp_sink_capability_fops);
	}

5125 5126
	return 0;
}