i915_debugfs.c 135.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/sched/mm.h>
30 31
#include <linux/sort.h>

32 33
#include <drm/drm_debugfs.h>
#include <drm/drm_fourcc.h>
34

35 36
#include "gt/intel_reset.h"

37
#include "intel_dp.h"
38 39 40
#include "intel_drv.h"
#include "intel_fbc.h"
#include "intel_guc_submission.h"
41
#include "intel_hdcp.h"
42
#include "intel_hdmi.h"
43
#include "intel_pm.h"
44
#include "intel_psr.h"
45

46 47 48 49 50
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

51 52
static int i915_capabilities(struct seq_file *m, void *data)
{
53 54
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
55
	struct drm_printer p = drm_seq_file_printer(m);
56

57
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
58
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
59
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
60

61
	intel_device_info_dump_flags(info, &p);
62
	intel_device_info_dump_runtime(RUNTIME_INFO(dev_priv), &p);
63
	intel_driver_caps_print(&dev_priv->caps, &p);
64

65
	kernel_param_lock(THIS_MODULE);
66
	i915_params_dump(&i915_modparams, &p);
67 68
	kernel_param_unlock(THIS_MODULE);

69 70
	return 0;
}
71

72
static char get_active_flag(struct drm_i915_gem_object *obj)
73
{
74
	return i915_gem_object_is_active(obj) ? '*' : ' ';
75 76
}

77
static char get_pin_flag(struct drm_i915_gem_object *obj)
78
{
79
	return obj->pin_global ? 'p' : ' ';
80 81
}

82
static char get_tiling_flag(struct drm_i915_gem_object *obj)
83
{
84
	switch (i915_gem_object_get_tiling(obj)) {
85
	default:
86 87 88
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
89
	}
90 91
}

92
static char get_global_flag(struct drm_i915_gem_object *obj)
93
{
94
	return obj->userfault_count ? 'g' : ' ';
95 96
}

97
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
98
{
C
Chris Wilson 已提交
99
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
100 101
}

102 103 104 105 106
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

107 108
	for_each_ggtt_vma(vma, obj) {
		if (drm_mm_node_allocated(&vma->node))
109 110 111 112 113 114
			size += vma->node.size;
	}

	return size;
}

115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144
static const char *
stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
{
	size_t x = 0;

	switch (page_sizes) {
	case 0:
		return "";
	case I915_GTT_PAGE_SIZE_4K:
		return "4K";
	case I915_GTT_PAGE_SIZE_64K:
		return "64K";
	case I915_GTT_PAGE_SIZE_2M:
		return "2M";
	default:
		if (!buf)
			return "M";

		if (page_sizes & I915_GTT_PAGE_SIZE_2M)
			x += snprintf(buf + x, len - x, "2M, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_64K)
			x += snprintf(buf + x, len - x, "64K, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_4K)
			x += snprintf(buf + x, len - x, "4K, ");
		buf[x-2] = '\0';

		return buf;
	}
}

145 146 147
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
148
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
149
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
150
	struct i915_vma *vma;
151
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
152 153
	int pin_count = 0;

154 155
	lockdep_assert_held(&obj->base.dev->struct_mutex);

156
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
157
		   &obj->base,
158
		   get_active_flag(obj),
159 160
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
161
		   get_global_flag(obj),
162
		   get_pin_mapped_flag(obj),
163
		   obj->base.size / 1024,
164 165
		   obj->read_domains,
		   obj->write_domain,
166
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
167 168
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
169 170
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
171
	list_for_each_entry(vma, &obj->vma.list, obj_link) {
172
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
173
			pin_count++;
D
Dan Carpenter 已提交
174 175
	}
	seq_printf(m, " (pinned x %d)", pin_count);
176 177
	if (obj->pin_global)
		seq_printf(m, " (global)");
178
	list_for_each_entry(vma, &obj->vma.list, obj_link) {
179 180 181
		if (!drm_mm_node_allocated(&vma->node))
			continue;

182
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
183
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
184 185
			   vma->node.start, vma->node.size,
			   stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
186 187 188 189 190 191 192 193
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
194 195
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
196 197 198 199
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
200 201 202 203 204 205 206 207
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
208 209 210 211 212 213 214
				break;

			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
215 216 217
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
218
				   i915_active_request_isset(&vma->last_fence) ? "*" : "");
219
		seq_puts(m, ")");
B
Ben Widawsky 已提交
220
	}
221
	if (obj->stolen)
222
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
223

224
	engine = i915_gem_object_last_write_engine(obj);
225 226 227
	if (engine)
		seq_printf(m, " (%s)", engine->name);

228 229 230
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
231 232
}

233
static int obj_rank_by_stolen(const void *A, const void *B)
234
{
235 236 237 238
	const struct drm_i915_gem_object *a =
		*(const struct drm_i915_gem_object **)A;
	const struct drm_i915_gem_object *b =
		*(const struct drm_i915_gem_object **)B;
239

R
Rasmus Villemoes 已提交
240 241 242 243 244
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
245 246 247 248
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
249 250
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
251
	struct drm_i915_gem_object **objects;
252
	struct drm_i915_gem_object *obj;
253
	u64 total_obj_size, total_gtt_size;
254 255 256 257
	unsigned long total, count, n;
	int ret;

	total = READ_ONCE(dev_priv->mm.object_count);
M
Michal Hocko 已提交
258
	objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
259 260
	if (!objects)
		return -ENOMEM;
261 262 263

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
264
		goto out;
265 266

	total_obj_size = total_gtt_size = count = 0;
267 268 269

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
270 271 272
		if (count == total)
			break;

273 274 275
		if (obj->stolen == NULL)
			continue;

276
		objects[count++] = obj;
277
		total_obj_size += obj->base.size;
278
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
279

280
	}
281
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
282 283 284
		if (count == total)
			break;

285 286 287
		if (obj->stolen == NULL)
			continue;

288
		objects[count++] = obj;
289 290
		total_obj_size += obj->base.size;
	}
291
	spin_unlock(&dev_priv->mm.obj_lock);
292 293 294

	sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);

295
	seq_puts(m, "Stolen:\n");
296
	for (n = 0; n < count; n++) {
297
		seq_puts(m, "   ");
298
		describe_obj(m, objects[n]);
299 300
		seq_putc(m, '\n');
	}
301
	seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
302
		   count, total_obj_size, total_gtt_size);
303 304 305

	mutex_unlock(&dev->struct_mutex);
out:
M
Michal Hocko 已提交
306
	kvfree(objects);
307
	return ret;
308 309
}

310
struct file_stats {
311
	struct i915_address_space *vm;
312 313 314 315
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
316
	u64 closed;
317 318 319 320 321 322
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
323
	struct i915_vma *vma;
324

325 326
	lockdep_assert_held(&obj->base.dev->struct_mutex);

327 328
	stats->count++;
	stats->total += obj->base.size;
329 330
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
331 332 333
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

334
	list_for_each_entry(vma, &obj->vma.list, obj_link) {
335 336
		if (!drm_mm_node_allocated(&vma->node))
			continue;
337

338
		if (i915_vma_is_ggtt(vma)) {
339 340
			stats->global += vma->node.size;
		} else {
341
			if (vma->vm != stats->vm)
342 343
				continue;
		}
344

345
		if (i915_vma_is_active(vma))
346 347 348
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
349 350 351

		if (i915_vma_is_closed(vma))
			stats->closed += vma->node.size;
352 353 354 355 356
	}

	return 0;
}

357 358
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
359
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound, %llu closed)\n", \
360 361 362 363 364 365 366
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
367 368
			   stats.unbound, \
			   stats.closed); \
369
} while (0)
370 371 372 373 374

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
375
	struct intel_engine_cs *engine;
376
	struct file_stats stats = {};
377
	enum intel_engine_id id;
378
	int j;
379

380
	for_each_engine(engine, dev_priv, id) {
381
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
382
			list_for_each_entry(obj,
383
					    &engine->batch_pool.cache_list[j],
384 385 386
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
387
	}
388

389
	print_file_stats(m, "[k]batch pool", stats);
390 391
}

392 393
static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *i915)
394
{
395 396
	struct file_stats kstats = {};
	struct i915_gem_context *ctx;
397

398
	list_for_each_entry(ctx, &i915->contexts.list, link) {
399
		struct intel_context *ce;
400

401
		list_for_each_entry(ce, &ctx->active_engines, active_link) {
402 403 404 405 406
			if (ce->state)
				per_file_stats(0, ce->state->obj, &kstats);
			if (ce->ring)
				per_file_stats(0, ce->ring->vma->obj, &kstats);
		}
407

408 409 410 411 412
		if (!IS_ERR_OR_NULL(ctx->file_priv)) {
			struct file_stats stats = { .vm = &ctx->ppgtt->vm, };
			struct drm_file *file = ctx->file_priv->file;
			struct task_struct *task;
			char name[80];
413

414 415 416
			spin_lock(&file->table_lock);
			idr_for_each(&file->object_idr, per_file_stats, &stats);
			spin_unlock(&file->table_lock);
417

418 419
			rcu_read_lock();
			task = pid_task(ctx->pid ?: file->pid, PIDTYPE_PID);
420 421
			snprintf(name, sizeof(name), "%s",
				 task ? task->comm : "<unknown>");
422
			rcu_read_unlock();
423

424 425
			print_file_stats(m, name, stats);
		}
426 427
	}

428
	print_file_stats(m, "[k]contexts", kstats);
429 430
}

431
static int i915_gem_object_info(struct seq_file *m, void *data)
432
{
433 434
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
435
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
436 437
	u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
	u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
438
	struct drm_i915_gem_object *obj;
439 440
	unsigned int page_sizes = 0;
	char buf[80];
441 442
	int ret;

443
	seq_printf(m, "%u objects, %llu bytes\n",
444 445 446
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

447 448 449
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
450
	huge_size = huge_count = 0;
451 452 453

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
454 455 456
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
457
		if (obj->mm.madv == I915_MADV_DONTNEED) {
458 459 460 461
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
462
		if (obj->mm.mapping) {
463 464
			mapped_count++;
			mapped_size += obj->base.size;
465
		}
466 467 468 469 470 471

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
472
	}
473
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
474

475
	size = count = dpy_size = dpy_count = 0;
476
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
477 478 479
		size += obj->base.size;
		++count;

480
		if (obj->pin_global) {
481 482
			dpy_size += obj->base.size;
			++dpy_count;
483
		}
484

C
Chris Wilson 已提交
485
		if (obj->mm.madv == I915_MADV_DONTNEED) {
486 487 488
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
489

C
Chris Wilson 已提交
490
		if (obj->mm.mapping) {
491 492
			mapped_count++;
			mapped_size += obj->base.size;
493
		}
494 495 496 497 498 499

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
500
	}
501 502
	spin_unlock(&dev_priv->mm.obj_lock);

503 504
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
505
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
506
		   purgeable_count, purgeable_size);
507 508
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
509 510 511 512
	seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
		   huge_count,
		   stringify_page_sizes(page_sizes, buf, sizeof(buf)),
		   huge_size);
513
	seq_printf(m, "%u display objects (globally pinned), %llu bytes\n",
514
		   dpy_count, dpy_size);
515

516
	seq_printf(m, "%llu [%pa] gtt total\n",
517
		   ggtt->vm.total, &ggtt->mappable_end);
518 519 520
	seq_printf(m, "Supported page sizes: %s\n",
		   stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
					buf, sizeof(buf)));
521

522
	seq_putc(m, '\n');
523

524 525 526 527 528
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	print_batch_pool_stats(m, dev_priv);
529
	print_context_stats(m, dev_priv);
530
	mutex_unlock(&dev->struct_mutex);
531 532 533 534

	return 0;
}

535
static int i915_gem_gtt_info(struct seq_file *m, void *data)
536
{
537
	struct drm_info_node *node = m->private;
538 539
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
540
	struct drm_i915_gem_object **objects;
541
	struct drm_i915_gem_object *obj;
542
	u64 total_obj_size, total_gtt_size;
543
	unsigned long nobject, n;
544 545
	int count, ret;

546 547 548 549 550
	nobject = READ_ONCE(dev_priv->mm.object_count);
	objects = kvmalloc_array(nobject, sizeof(*objects), GFP_KERNEL);
	if (!objects)
		return -ENOMEM;

551 552 553 554
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

555 556 557 558 559 560 561 562 563 564 565 566 567
	count = 0;
	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
		objects[count++] = obj;
		if (count == nobject)
			break;
	}
	spin_unlock(&dev_priv->mm.obj_lock);

	total_obj_size = total_gtt_size = 0;
	for (n = 0;  n < count; n++) {
		obj = objects[n];

568
		seq_puts(m, "   ");
569
		describe_obj(m, obj);
570
		seq_putc(m, '\n');
571
		total_obj_size += obj->base.size;
572
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
573 574 575 576
	}

	mutex_unlock(&dev->struct_mutex);

577
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
578
		   count, total_obj_size, total_gtt_size);
579
	kvfree(objects);
580 581 582 583

	return 0;
}

584 585
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
586 587
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
588
	struct drm_i915_gem_object *obj;
589
	struct intel_engine_cs *engine;
590
	enum intel_engine_id id;
591
	int total = 0;
592
	int ret, j;
593 594 595 596 597

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

598
	for_each_engine(engine, dev_priv, id) {
599
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
600 601 602 603
			int count;

			count = 0;
			list_for_each_entry(obj,
604
					    &engine->batch_pool.cache_list[j],
605 606 607
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
608
				   engine->name, j, count);
609 610

			list_for_each_entry(obj,
611
					    &engine->batch_pool.cache_list[j],
612 613 614 615 616 617 618
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
619
		}
620 621
	}

622
	seq_printf(m, "total: %d\n", total);
623 624 625 626 627 628

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

629 630 631 632 633 634 635
static void gen8_display_interrupt_info(struct seq_file *m)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	int pipe;

	for_each_pipe(dev_priv, pipe) {
		enum intel_display_power_domain power_domain;
636
		intel_wakeref_t wakeref;
637 638

		power_domain = POWER_DOMAIN_PIPE(pipe);
639 640 641
		wakeref = intel_display_power_get_if_enabled(dev_priv,
							     power_domain);
		if (!wakeref) {
642 643 644 645 646 647 648 649 650 651 652 653 654 655
			seq_printf(m, "Pipe %c power disabled\n",
				   pipe_name(pipe));
			continue;
		}
		seq_printf(m, "Pipe %c IMR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
		seq_printf(m, "Pipe %c IIR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
		seq_printf(m, "Pipe %c IER:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IER(pipe)));

656
		intel_display_power_put(dev_priv, power_domain, wakeref);
657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680
	}

	seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IMR));
	seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IIR));
	seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IER));

	seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IMR));
	seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IIR));
	seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IER));

	seq_printf(m, "PCU interrupt mask:\t%08x\n",
		   I915_READ(GEN8_PCU_IMR));
	seq_printf(m, "PCU interrupt identity:\t%08x\n",
		   I915_READ(GEN8_PCU_IIR));
	seq_printf(m, "PCU interrupt enable:\t%08x\n",
		   I915_READ(GEN8_PCU_IER));
}

681 682
static int i915_interrupt_info(struct seq_file *m, void *data)
{
683
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
684
	struct intel_engine_cs *engine;
685
	enum intel_engine_id id;
686
	intel_wakeref_t wakeref;
687
	int i, pipe;
688

689
	wakeref = intel_runtime_pm_get(dev_priv);
690

691
	if (IS_CHERRYVIEW(dev_priv)) {
692 693
		intel_wakeref_t pref;

694 695 696 697 698 699 700 701 702 703 704
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
705 706 707 708
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
709 710 711
			pref = intel_display_power_get_if_enabled(dev_priv,
								  power_domain);
			if (!pref) {
712 713 714 715 716
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

717 718 719 720
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

721
			intel_display_power_put(dev_priv, power_domain, pref);
722 723
		}

724
		pref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
725 726 727 728 729 730
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
731
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, pref);
732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768
	} else if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "Master Interrupt Control:  %08x\n",
			   I915_READ(GEN11_GFX_MSTR_IRQ));

		seq_printf(m, "Render/Copy Intr Enable:   %08x\n",
			   I915_READ(GEN11_RENDER_COPY_INTR_ENABLE));
		seq_printf(m, "VCS/VECS Intr Enable:      %08x\n",
			   I915_READ(GEN11_VCS_VECS_INTR_ENABLE));
		seq_printf(m, "GUC/SG Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_ENABLE));
		seq_printf(m, "GPM/WGBOXPERF Intr Enable: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE));
		seq_printf(m, "Crypto Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE));
		seq_printf(m, "GUnit/CSME Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE));

		seq_printf(m, "Display Interrupt Control:\t%08x\n",
			   I915_READ(GEN11_DISPLAY_INT_CTL));

		gen8_display_interrupt_info(m);
769
	} else if (INTEL_GEN(dev_priv) >= 8) {
770 771 772 773 774 775 776 777 778 779 780 781
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

782
		gen8_display_interrupt_info(m);
783
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
784 785 786 787 788 789 790 791
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
792 793
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;
794
			intel_wakeref_t pref;
795 796

			power_domain = POWER_DOMAIN_PIPE(pipe);
797 798 799
			pref = intel_display_power_get_if_enabled(dev_priv,
								  power_domain);
			if (!pref) {
800 801 802 803 804
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
805 806 807
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
808
			intel_display_power_put(dev_priv, power_domain, pref);
809
		}
J
Jesse Barnes 已提交
810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

835
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
836
		seq_printf(m, "Interrupt enable:    %08x\n",
837
			   I915_READ(GEN2_IER));
838
		seq_printf(m, "Interrupt identity:  %08x\n",
839
			   I915_READ(GEN2_IIR));
840
		seq_printf(m, "Interrupt mask:      %08x\n",
841
			   I915_READ(GEN2_IMR));
842
		for_each_pipe(dev_priv, pipe)
843 844 845
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887

	if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "RCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_RCS0_RSVD_INTR_MASK));
		seq_printf(m, "BCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_BCS_RSVD_INTR_MASK));
		seq_printf(m, "VCS0/VCS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS0_VCS1_INTR_MASK));
		seq_printf(m, "VCS2/VCS3 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS2_VCS3_INTR_MASK));
		seq_printf(m, "VECS0/VECS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VECS0_VECS1_INTR_MASK));
		seq_printf(m, "GUC/SG Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_MASK));
		seq_printf(m, "GPM/WGBOXPERF Intr Mask: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK));
		seq_printf(m, "Crypto Intr Mask:\t %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_MASK));
		seq_printf(m, "Gunit/CSME Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_MASK));

	} else if (INTEL_GEN(dev_priv) >= 6) {
888
		for_each_engine(engine, dev_priv, id) {
889 890
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
891
				   engine->name, ENGINE_READ(engine, RING_IMR));
892 893
		}
	}
894

895
	intel_runtime_pm_put(dev_priv, wakeref);
896

897 898 899
	return 0;
}

900 901
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
902 903
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
904 905 906 907 908
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
909 910 911

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
912
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
913

C
Chris Wilson 已提交
914 915
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
916
		if (!vma)
917
			seq_puts(m, "unused");
918
		else
919
			describe_obj(m, vma->obj);
920
		seq_putc(m, '\n');
921 922
	}

923
	mutex_unlock(&dev->struct_mutex);
924 925 926
	return 0;
}

927
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
928 929
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
930
{
C
Chris Wilson 已提交
931
	struct i915_gpu_state *error;
932
	ssize_t ret;
C
Chris Wilson 已提交
933
	void *buf;
934

C
Chris Wilson 已提交
935
	error = file->private_data;
936 937
	if (!error)
		return 0;
938

C
Chris Wilson 已提交
939 940 941 942
	/* Bounce buffer required because of kernfs __user API convenience. */
	buf = kmalloc(count, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;
943

C
Chris Wilson 已提交
944 945
	ret = i915_gpu_state_copy_to_buffer(error, buf, *pos, count);
	if (ret <= 0)
946
		goto out;
947

C
Chris Wilson 已提交
948 949 950 951
	if (!copy_to_user(ubuf, buf, ret))
		*pos += ret;
	else
		ret = -EFAULT;
952

953
out:
C
Chris Wilson 已提交
954
	kfree(buf);
955 956
	return ret;
}
957

958 959 960
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
961
	return 0;
962 963
}

964
static int i915_gpu_info_open(struct inode *inode, struct file *file)
965
{
966
	struct drm_i915_private *i915 = inode->i_private;
967
	struct i915_gpu_state *gpu;
968
	intel_wakeref_t wakeref;
969

970 971 972
	gpu = NULL;
	with_intel_runtime_pm(i915, wakeref)
		gpu = i915_capture_gpu_state(i915);
973 974
	if (IS_ERR(gpu))
		return PTR_ERR(gpu);
975

976
	file->private_data = gpu;
977 978 979
	return 0;
}

980 981 982 983 984 985 986 987 988 989 990 991 992
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
993
{
994
	struct i915_gpu_state *error = filp->private_data;
995

996 997
	if (!error)
		return 0;
998

999 1000
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
1001

1002 1003
	return cnt;
}
1004

1005 1006
static int i915_error_state_open(struct inode *inode, struct file *file)
{
1007 1008 1009 1010 1011 1012 1013
	struct i915_gpu_state *error;

	error = i915_first_error_state(inode->i_private);
	if (IS_ERR(error))
		return PTR_ERR(error);

	file->private_data  = error;
1014
	return 0;
1015 1016 1017 1018 1019
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1020
	.read = gpu_state_read,
1021 1022
	.write = i915_error_state_write,
	.llseek = default_llseek,
1023
	.release = gpu_state_release,
1024
};
1025 1026
#endif

1027
static int i915_frequency_info(struct seq_file *m, void *unused)
1028
{
1029
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1030
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1031
	intel_wakeref_t wakeref;
1032 1033
	int ret = 0;

1034
	wakeref = intel_runtime_pm_get(dev_priv);
1035

1036
	if (IS_GEN(dev_priv, 5)) {
1037 1038 1039 1040 1041 1042 1043 1044 1045
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1046
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1047
		u32 rpmodectl, freq_sts;
1048

1049
		mutex_lock(&dev_priv->pcu_lock);
1050 1051 1052 1053 1054 1055 1056 1057 1058 1059

		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));

1060 1061 1062 1063 1064 1065 1066 1067
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
1068
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1069 1070

		seq_printf(m, "max GPU freq: %d MHz\n",
1071
			   intel_gpu_freq(dev_priv, rps->max_freq));
1072 1073

		seq_printf(m, "min GPU freq: %d MHz\n",
1074
			   intel_gpu_freq(dev_priv, rps->min_freq));
1075 1076

		seq_printf(m, "idle GPU freq: %d MHz\n",
1077
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1078 1079 1080

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1081
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1082
		mutex_unlock(&dev_priv->pcu_lock);
1083
	} else if (INTEL_GEN(dev_priv) >= 6) {
1084 1085 1086
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1087
		u32 rpmodectl, rpinclimit, rpdeclimit;
1088
		u32 rpstat, cagf, reqf;
1089 1090
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1091
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1092 1093
		int max_freq;

1094
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1095
		if (IS_GEN9_LP(dev_priv)) {
1096 1097 1098 1099 1100 1101 1102
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1103
		/* RPSTAT1 is in the GT power well */
1104
		intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
1105

1106
		reqf = I915_READ(GEN6_RPNSWREQ);
1107
		if (INTEL_GEN(dev_priv) >= 9)
1108 1109 1110
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1111
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1112 1113 1114 1115
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1116
		reqf = intel_gpu_freq(dev_priv, reqf);
1117

1118 1119 1120 1121
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1122
		rpstat = I915_READ(GEN6_RPSTAT1);
1123 1124 1125 1126 1127 1128
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
T
Tvrtko Ursulin 已提交
1129 1130
		cagf = intel_gpu_freq(dev_priv,
				      intel_get_cagf(dev_priv, rpstat));
1131

1132
		intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
1133

1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
		if (INTEL_GEN(dev_priv) >= 11) {
			pm_ier = I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE);
			pm_imr = I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK);
			/*
			 * The equivalent to the PM ISR & IIR cannot be read
			 * without affecting the current state of the system
			 */
			pm_isr = 0;
			pm_iir = 0;
		} else if (INTEL_GEN(dev_priv) >= 8) {
1144 1145 1146 1147
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
1148 1149 1150 1151 1152
		} else {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
1153
		}
1154 1155
		pm_mask = I915_READ(GEN6_PMINTRMSK);

1156 1157 1158 1159 1160 1161 1162
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));
1163 1164 1165 1166 1167 1168

		seq_printf(m, "PM IER=0x%08x IMR=0x%08x, MASK=0x%08x\n",
			   pm_ier, pm_imr, pm_mask);
		if (INTEL_GEN(dev_priv) <= 10)
			seq_printf(m, "PM ISR=0x%08x IIR=0x%08x\n",
				   pm_isr, pm_iir);
1169
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
1170
			   rps->pm_intrmsk_mbz);
1171 1172
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1173
			   (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
1174 1175 1176 1177
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1178 1179 1180 1181
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1182
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1183
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1184 1185 1186 1187 1188 1189
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
C
Chris Wilson 已提交
1190 1191
		seq_printf(m, "Up threshold: %d%%\n",
			   rps->power.up_threshold);
1192

1193 1194 1195 1196 1197 1198
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
C
Chris Wilson 已提交
1199 1200
		seq_printf(m, "Down threshold: %d%%\n",
			   rps->power.down_threshold);
1201

1202
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1203
			    rp_state_cap >> 16) & 0xff;
1204
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1205
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1206
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1207
			   intel_gpu_freq(dev_priv, max_freq));
1208 1209

		max_freq = (rp_state_cap & 0xff00) >> 8;
1210
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1211
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1212
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1213
			   intel_gpu_freq(dev_priv, max_freq));
1214

1215
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1216
			    rp_state_cap >> 0) & 0xff;
1217
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1218
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1219
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1220
			   intel_gpu_freq(dev_priv, max_freq));
1221
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1222
			   intel_gpu_freq(dev_priv, rps->max_freq));
1223

1224
		seq_printf(m, "Current freq: %d MHz\n",
1225
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1226
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1227
		seq_printf(m, "Idle freq: %d MHz\n",
1228
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1229
		seq_printf(m, "Min freq: %d MHz\n",
1230
			   intel_gpu_freq(dev_priv, rps->min_freq));
1231
		seq_printf(m, "Boost freq: %d MHz\n",
1232
			   intel_gpu_freq(dev_priv, rps->boost_freq));
1233
		seq_printf(m, "Max freq: %d MHz\n",
1234
			   intel_gpu_freq(dev_priv, rps->max_freq));
1235 1236
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1237
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1238
	} else {
1239
		seq_puts(m, "no P-state info available\n");
1240
	}
1241

1242
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1243 1244 1245
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1246
	intel_runtime_pm_put(dev_priv, wakeref);
1247
	return ret;
1248 1249
}

1250 1251 1252 1253
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1254 1255 1256
	int slice;
	int subslice;

1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1269 1270 1271 1272 1273 1274 1275
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1276 1277
}

1278 1279
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1280
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1281
	struct intel_engine_cs *engine;
1282 1283
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1284
	struct intel_instdone instdone;
1285
	intel_wakeref_t wakeref;
1286
	enum intel_engine_id id;
1287

1288
	seq_printf(m, "Reset flags: %lx\n", dev_priv->gpu_error.flags);
1289
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1290
		seq_puts(m, "\tWedged\n");
1291
	if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
1292
		seq_puts(m, "\tDevice (global) reset in progress\n");
1293

1294
	if (!i915_modparams.enable_hangcheck) {
1295
		seq_puts(m, "Hangcheck disabled\n");
1296 1297 1298
		return 0;
	}

1299 1300 1301
	with_intel_runtime_pm(dev_priv, wakeref) {
		for_each_engine(engine, dev_priv, id) {
			acthd[id] = intel_engine_get_active_head(engine);
1302
			seqno[id] = intel_engine_get_hangcheck_seqno(engine);
1303
		}
1304

1305
		intel_engine_get_instdone(dev_priv->engine[RCS0], &instdone);
1306 1307
	}

1308 1309
	if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1310 1311
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
1312 1313 1314 1315
	else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1316

1317 1318
	seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));

1319
	for_each_engine(engine, dev_priv, id) {
1320
		seq_printf(m, "%s:\n", engine->name);
1321
		seq_printf(m, "\tseqno = %x [current %x, last %x], %dms ago\n",
1322 1323 1324
			   engine->hangcheck.last_seqno,
			   seqno[id],
			   engine->hangcheck.next_seqno,
1325 1326
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1327

1328
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1329
			   (long long)engine->hangcheck.acthd,
1330
			   (long long)acthd[id]);
1331

1332
		if (engine->id == RCS0) {
1333
			seq_puts(m, "\tinstdone read =\n");
1334

1335
			i915_instdone_info(dev_priv, m, &instdone);
1336

1337
			seq_puts(m, "\tinstdone accu =\n");
1338

1339 1340
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1341
		}
1342 1343 1344 1345 1346
	}

	return 0;
}

1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363
static int i915_reset_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));

	for_each_engine(engine, dev_priv, id) {
		seq_printf(m, "%s = %u\n", engine->name,
			   i915_reset_engine_count(error, engine));
	}

	return 0;
}

1364
static int ironlake_drpc_info(struct seq_file *m)
1365
{
1366
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1367 1368 1369 1370 1371 1372 1373
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1374
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1375 1376 1377 1378
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1379
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1380
	seq_printf(m, "SW control enabled: %s\n",
1381
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1382
	seq_printf(m, "Gated voltage change: %s\n",
1383
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1384 1385
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1386
	seq_printf(m, "Max P-state: P%d\n",
1387
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1388 1389 1390 1391
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1392
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1393
	seq_puts(m, "Current RS state: ");
1394 1395
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1396
		seq_puts(m, "on\n");
1397 1398
		break;
	case RSX_STATUS_RC1:
1399
		seq_puts(m, "RC1\n");
1400 1401
		break;
	case RSX_STATUS_RC1E:
1402
		seq_puts(m, "RC1E\n");
1403 1404
		break;
	case RSX_STATUS_RS1:
1405
		seq_puts(m, "RS1\n");
1406 1407
		break;
	case RSX_STATUS_RS2:
1408
		seq_puts(m, "RS2 (RC6)\n");
1409 1410
		break;
	case RSX_STATUS_RS3:
1411
		seq_puts(m, "RC3 (RC6+)\n");
1412 1413
		break;
	default:
1414
		seq_puts(m, "unknown\n");
1415 1416
		break;
	}
1417 1418 1419 1420

	return 0;
}

1421
static int i915_forcewake_domains(struct seq_file *m, void *data)
1422
{
1423
	struct drm_i915_private *i915 = node_to_i915(m->private);
1424
	struct intel_uncore *uncore = &i915->uncore;
1425
	struct intel_uncore_forcewake_domain *fw_domain;
C
Chris Wilson 已提交
1426
	unsigned int tmp;
1427

1428
	seq_printf(m, "user.bypass_count = %u\n",
1429
		   uncore->user_forcewake.count);
1430

1431
	for_each_fw_domain(fw_domain, uncore, tmp)
1432
		seq_printf(m, "%s.wake_count = %u\n",
1433
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1434
			   READ_ONCE(fw_domain->wake_count));
1435

1436 1437 1438
	return 0;
}

1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);

	seq_printf(m, "%s %u (%llu us)\n",
		   title, I915_READ(reg),
		   intel_rc6_residency_us(dev_priv, reg));
}

1450 1451
static int vlv_drpc_info(struct seq_file *m)
{
1452
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1453
	u32 rcctl1, pw_status;
1454

1455
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1456 1457 1458 1459 1460 1461
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1462
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1463
	seq_printf(m, "Media Power Well: %s\n",
1464
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1465

1466 1467
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1468

1469
	return i915_forcewake_domains(m, NULL);
1470 1471
}

1472 1473
static int gen6_drpc_info(struct seq_file *m)
{
1474
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1475
	u32 gt_core_status, rcctl1, rc6vids = 0;
1476
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1477

1478
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1479
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1480 1481

	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1482
	if (INTEL_GEN(dev_priv) >= 9) {
1483 1484 1485
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1486

1487 1488 1489 1490 1491 1492
	if (INTEL_GEN(dev_priv) <= 7) {
		mutex_lock(&dev_priv->pcu_lock);
		sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS,
				       &rc6vids);
		mutex_unlock(&dev_priv->pcu_lock);
	}
1493

1494
	seq_printf(m, "RC1e Enabled: %s\n",
1495 1496 1497
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1498
	if (INTEL_GEN(dev_priv) >= 9) {
1499 1500 1501 1502 1503
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1504 1505 1506 1507
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1508
	seq_puts(m, "Current RC state: ");
1509 1510 1511
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1512
			seq_puts(m, "Core Power Down\n");
1513
		else
1514
			seq_puts(m, "on\n");
1515 1516
		break;
	case GEN6_RC3:
1517
		seq_puts(m, "RC3\n");
1518 1519
		break;
	case GEN6_RC6:
1520
		seq_puts(m, "RC6\n");
1521 1522
		break;
	case GEN6_RC7:
1523
		seq_puts(m, "RC7\n");
1524 1525
		break;
	default:
1526
		seq_puts(m, "Unknown\n");
1527 1528 1529 1530 1531
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1532
	if (INTEL_GEN(dev_priv) >= 9) {
1533 1534 1535 1536 1537 1538 1539
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1540 1541

	/* Not exactly sure what this is */
1542 1543 1544 1545 1546
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1547

1548 1549 1550 1551 1552 1553 1554 1555 1556
	if (INTEL_GEN(dev_priv) <= 7) {
		seq_printf(m, "RC6   voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
		seq_printf(m, "RC6+  voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
		seq_printf(m, "RC6++ voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
	}

1557
	return i915_forcewake_domains(m, NULL);
1558 1559 1560 1561
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1562
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1563
	intel_wakeref_t wakeref;
1564
	int err = -ENODEV;
1565

1566 1567 1568 1569 1570 1571 1572 1573
	with_intel_runtime_pm(dev_priv, wakeref) {
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			err = vlv_drpc_info(m);
		else if (INTEL_GEN(dev_priv) >= 6)
			err = gen6_drpc_info(m);
		else
			err = ironlake_drpc_info(m);
	}
1574 1575

	return err;
1576 1577
}

1578 1579
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1580
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1581 1582 1583 1584 1585 1586 1587 1588 1589 1590

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1591 1592
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1593
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1594
	struct intel_fbc *fbc = &dev_priv->fbc;
1595
	intel_wakeref_t wakeref;
1596

1597 1598
	if (!HAS_FBC(dev_priv))
		return -ENODEV;
1599

1600
	wakeref = intel_runtime_pm_get(dev_priv);
1601
	mutex_lock(&fbc->lock);
1602

1603
	if (intel_fbc_is_active(dev_priv))
1604
		seq_puts(m, "FBC enabled\n");
1605
	else
1606 1607
		seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);

1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
	if (intel_fbc_is_active(dev_priv)) {
		u32 mask;

		if (INTEL_GEN(dev_priv) >= 8)
			mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 7)
			mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 5)
			mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
		else if (IS_G4X(dev_priv))
			mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
		else
			mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
							FBC_STAT_COMPRESSED);

		seq_printf(m, "Compressing: %s\n", yesno(mask));
1624
	}
1625

1626
	mutex_unlock(&fbc->lock);
1627
	intel_runtime_pm_put(dev_priv, wakeref);
1628

1629 1630 1631
	return 0;
}

1632
static int i915_fbc_false_color_get(void *data, u64 *val)
1633
{
1634
	struct drm_i915_private *dev_priv = data;
1635

1636
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1637 1638 1639 1640 1641 1642 1643
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

1644
static int i915_fbc_false_color_set(void *data, u64 val)
1645
{
1646
	struct drm_i915_private *dev_priv = data;
1647 1648
	u32 reg;

1649
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1650 1651
		return -ENODEV;

P
Paulo Zanoni 已提交
1652
	mutex_lock(&dev_priv->fbc.lock);
1653 1654 1655 1656 1657 1658 1659 1660

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1661
	mutex_unlock(&dev_priv->fbc.lock);
1662 1663 1664
	return 0;
}

1665 1666
DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
			i915_fbc_false_color_get, i915_fbc_false_color_set,
1667 1668
			"%llu\n");

1669 1670
static int i915_ips_status(struct seq_file *m, void *unused)
{
1671
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1672
	intel_wakeref_t wakeref;
1673

1674 1675
	if (!HAS_IPS(dev_priv))
		return -ENODEV;
1676

1677
	wakeref = intel_runtime_pm_get(dev_priv);
1678

1679
	seq_printf(m, "Enabled by kernel parameter: %s\n",
1680
		   yesno(i915_modparams.enable_ips));
1681

1682
	if (INTEL_GEN(dev_priv) >= 8) {
1683 1684 1685 1686 1687 1688 1689
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1690

1691
	intel_runtime_pm_put(dev_priv, wakeref);
1692

1693 1694 1695
	return 0;
}

1696 1697
static int i915_sr_status(struct seq_file *m, void *unused)
{
1698
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1699
	intel_wakeref_t wakeref;
1700 1701
	bool sr_enabled = false;

1702
	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1703

1704 1705 1706
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1707
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1708
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1709
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1710
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1711
	else if (IS_I915GM(dev_priv))
1712
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1713
	else if (IS_PINEVIEW(dev_priv))
1714
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1715
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1716
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1717

1718
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, wakeref);
1719

1720
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1721 1722 1723 1724

	return 0;
}

1725 1726
static int i915_emon_status(struct seq_file *m, void *unused)
{
1727
	struct drm_i915_private *i915 = node_to_i915(m->private);
1728
	intel_wakeref_t wakeref;
1729

1730
	if (!IS_GEN(i915, 5))
1731 1732
		return -ENODEV;

1733 1734
	with_intel_runtime_pm(i915, wakeref) {
		unsigned long temp, chipset, gfx;
1735

1736 1737 1738
		temp = i915_mch_val(i915);
		chipset = i915_chipset_val(i915);
		gfx = i915_gfx_val(i915);
1739

1740 1741 1742 1743 1744
		seq_printf(m, "GMCH temp: %ld\n", temp);
		seq_printf(m, "Chipset power: %ld\n", chipset);
		seq_printf(m, "GFX power: %ld\n", gfx);
		seq_printf(m, "Total power: %ld\n", chipset + gfx);
	}
1745 1746 1747 1748

	return 0;
}

1749 1750
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1751
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1752
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1753
	unsigned int max_gpu_freq, min_gpu_freq;
1754
	intel_wakeref_t wakeref;
1755 1756
	int gpu_freq, ia_freq;
	int ret;
1757

1758 1759
	if (!HAS_LLC(dev_priv))
		return -ENODEV;
1760

1761
	wakeref = intel_runtime_pm_get(dev_priv);
1762

1763
	ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
1764
	if (ret)
1765
		goto out;
1766

1767 1768
	min_gpu_freq = rps->min_freq;
	max_gpu_freq = rps->max_freq;
1769
	if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
1770
		/* Convert GT frequency to 50 HZ units */
1771 1772
		min_gpu_freq /= GEN9_FREQ_SCALER;
		max_gpu_freq /= GEN9_FREQ_SCALER;
1773 1774
	}

1775
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1776

1777
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1778 1779 1780 1781
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1782
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1783
			   intel_gpu_freq(dev_priv, (gpu_freq *
1784
						     (IS_GEN9_BC(dev_priv) ||
1785
						      INTEL_GEN(dev_priv) >= 10 ?
1786
						      GEN9_FREQ_SCALER : 1))),
1787 1788
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1789 1790
	}

1791
	mutex_unlock(&dev_priv->pcu_lock);
1792

1793
out:
1794
	intel_runtime_pm_put(dev_priv, wakeref);
1795
	return ret;
1796 1797
}

1798 1799
static int i915_opregion(struct seq_file *m, void *unused)
{
1800 1801
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1802 1803 1804 1805 1806
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1807
		goto out;
1808

1809 1810
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1811 1812 1813

	mutex_unlock(&dev->struct_mutex);

1814
out:
1815 1816 1817
	return 0;
}

1818 1819
static int i915_vbt(struct seq_file *m, void *unused)
{
1820
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1821 1822 1823 1824 1825 1826 1827

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1828 1829
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1830 1831
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1832
	struct intel_framebuffer *fbdev_fb = NULL;
1833
	struct drm_framebuffer *drm_fb;
1834 1835 1836 1837 1838
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1839

1840
#ifdef CONFIG_DRM_FBDEV_EMULATION
1841
	if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
1842
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1843 1844 1845 1846

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1847
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1848
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1849
			   fbdev_fb->base.modifier,
1850
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
1851
		describe_obj(m, intel_fb_obj(&fbdev_fb->base));
1852 1853
		seq_putc(m, '\n');
	}
1854
#endif
1855

1856
	mutex_lock(&dev->mode_config.fb_lock);
1857
	drm_for_each_fb(drm_fb, dev) {
1858 1859
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1860 1861
			continue;

1862
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1863 1864
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1865
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1866
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1867
			   fb->base.modifier,
1868
			   drm_framebuffer_read_refcount(&fb->base));
1869
		describe_obj(m, intel_fb_obj(&fb->base));
1870
		seq_putc(m, '\n');
1871
	}
1872
	mutex_unlock(&dev->mode_config.fb_lock);
1873
	mutex_unlock(&dev->struct_mutex);
1874 1875 1876 1877

	return 0;
}

1878
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1879
{
1880 1881
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, emit: %u)",
		   ring->space, ring->head, ring->tail, ring->emit);
1882 1883
}

1884 1885
static int i915_context_status(struct seq_file *m, void *unused)
{
1886 1887
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1888
	struct i915_gem_context *ctx;
1889
	int ret;
1890

1891
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1892 1893 1894
	if (ret)
		return ret;

1895
	list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
1896 1897
		struct intel_context *ce;

1898 1899 1900 1901
		seq_puts(m, "HW context ");
		if (!list_empty(&ctx->hw_id_link))
			seq_printf(m, "%x [pin %u]", ctx->hw_id,
				   atomic_read(&ctx->hw_id_pin_count));
1902
		if (ctx->pid) {
1903 1904
			struct task_struct *task;

1905
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1906 1907 1908 1909 1910
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1911 1912
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1913 1914 1915 1916
		} else {
			seq_puts(m, "(kernel) ");
		}

1917 1918
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1919

1920 1921
		list_for_each_entry(ce, &ctx->active_engines, active_link) {
			seq_printf(m, "%s: ", ce->engine->name);
1922
			if (ce->state)
1923
				describe_obj(m, ce->state->obj);
1924
			if (ce->ring)
1925
				describe_ctx_ring(m, ce->ring);
1926 1927
			seq_putc(m, '\n');
		}
1928 1929

		seq_putc(m, '\n');
1930 1931
	}

1932
	mutex_unlock(&dev->struct_mutex);
1933 1934 1935 1936

	return 0;
}

1937 1938
static const char *swizzle_string(unsigned swizzle)
{
1939
	switch (swizzle) {
1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1955
		return "unknown";
1956 1957 1958 1959 1960 1961 1962
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
1963
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1964
	intel_wakeref_t wakeref;
1965

1966
	wakeref = intel_runtime_pm_get(dev_priv);
1967 1968 1969 1970 1971 1972

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

1973
	if (IS_GEN_RANGE(dev_priv, 3, 4)) {
1974 1975
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
1976 1977
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
1978 1979 1980 1981
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
1982
	} else if (INTEL_GEN(dev_priv) >= 6) {
1983 1984 1985 1986 1987 1988 1989 1990
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
1991
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
1992 1993 1994 1995 1996
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
1997 1998
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
1999
	}
2000 2001 2002 2003

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2004
	intel_runtime_pm_put(dev_priv, wakeref);
2005 2006 2007 2008

	return 0;
}

2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2023 2024
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2025
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2026
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
2027
	u32 act_freq = rps->cur_freq;
2028
	intel_wakeref_t wakeref;
2029

2030
	with_intel_runtime_pm_if_in_use(dev_priv, wakeref) {
2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
			mutex_lock(&dev_priv->pcu_lock);
			act_freq = vlv_punit_read(dev_priv,
						  PUNIT_REG_GPU_FREQ_STS);
			act_freq = (act_freq >> 8) & 0xff;
			mutex_unlock(&dev_priv->pcu_lock);
		} else {
			act_freq = intel_get_cagf(dev_priv,
						  I915_READ(GEN6_RPSTAT1));
		}
	}

2043
	seq_printf(m, "RPS enabled? %d\n", rps->enabled);
2044 2045
	seq_printf(m, "GPU busy? %s [%d requests]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2046
	seq_printf(m, "Boosts outstanding? %d\n",
2047
		   atomic_read(&rps->num_waiters));
C
Chris Wilson 已提交
2048
	seq_printf(m, "Interactive? %d\n", READ_ONCE(rps->power.interactive));
2049 2050 2051
	seq_printf(m, "Frequency requested %d, actual %d\n",
		   intel_gpu_freq(dev_priv, rps->cur_freq),
		   intel_gpu_freq(dev_priv, act_freq));
2052
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2053 2054 2055 2056
		   intel_gpu_freq(dev_priv, rps->min_freq),
		   intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq));
2057
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
2058 2059 2060
		   intel_gpu_freq(dev_priv, rps->idle_freq),
		   intel_gpu_freq(dev_priv, rps->efficient_freq),
		   intel_gpu_freq(dev_priv, rps->boost_freq));
2061

2062
	seq_printf(m, "Wait boosts: %d\n", atomic_read(&rps->boosts));
2063

2064
	if (INTEL_GEN(dev_priv) >= 6 &&
2065
	    rps->enabled &&
2066
	    dev_priv->gt.active_requests) {
2067 2068 2069
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

2070
		intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
2071 2072 2073 2074
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2075
		intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
2076 2077

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
C
Chris Wilson 已提交
2078
			   rps_power_to_str(rps->power.mode));
2079
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
2080
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
C
Chris Wilson 已提交
2081
			   rps->power.up_threshold);
2082
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
2083
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
C
Chris Wilson 已提交
2084
			   rps->power.down_threshold);
2085 2086 2087 2088
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2089
	return 0;
2090 2091
}

2092 2093
static int i915_llc(struct seq_file *m, void *data)
{
2094
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2095
	const bool edram = INTEL_GEN(dev_priv) > 8;
2096

2097
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2098 2099
	seq_printf(m, "%s: %uMB\n", edram ? "eDRAM" : "eLLC",
		   dev_priv->edram_size_mb);
2100 2101 2102 2103

	return 0;
}

2104 2105 2106
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2107
	intel_wakeref_t wakeref;
2108
	struct drm_printer p;
2109

2110 2111
	if (!HAS_HUC(dev_priv))
		return -ENODEV;
2112

2113 2114
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->huc.fw, &p);
2115

2116 2117
	with_intel_runtime_pm(dev_priv, wakeref)
		seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
2118 2119 2120 2121

	return 0;
}

2122 2123
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2124
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2125
	intel_wakeref_t wakeref;
2126
	struct drm_printer p;
2127

2128 2129
	if (!HAS_GUC(dev_priv))
		return -ENODEV;
2130

2131 2132
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->guc.fw, &p);
2133

2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150
	with_intel_runtime_pm(dev_priv, wakeref) {
		u32 tmp = I915_READ(GUC_STATUS);
		u32 i;

		seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
		seq_printf(m, "\tBootrom status = 0x%x\n",
			   (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
		seq_printf(m, "\tuKernel status = 0x%x\n",
			   (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
		seq_printf(m, "\tMIA Core status = 0x%x\n",
			   (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
		seq_puts(m, "\nScratch registers:\n");
		for (i = 0; i < 16; i++) {
			seq_printf(m, "\t%2d: \t0x%x\n",
				   i, I915_READ(SOFT_SCRATCH(i)));
		}
	}
2151

2152 2153 2154
	return 0;
}

2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171
static const char *
stringify_guc_log_type(enum guc_log_buffer_type type)
{
	switch (type) {
	case GUC_ISR_LOG_BUFFER:
		return "ISR";
	case GUC_DPC_LOG_BUFFER:
		return "DPC";
	case GUC_CRASH_DUMP_LOG_BUFFER:
		return "CRASH";
	default:
		MISSING_CASE(type);
	}

	return "";
}

2172 2173 2174
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
2175 2176
	struct intel_guc_log *log = &dev_priv->guc.log;
	enum guc_log_buffer_type type;
2177

2178 2179 2180 2181
	if (!intel_guc_log_relay_enabled(log)) {
		seq_puts(m, "GuC log relay disabled\n");
		return;
	}
2182

2183
	seq_puts(m, "GuC logging stats:\n");
2184

2185
	seq_printf(m, "\tRelay full count: %u\n",
2186 2187 2188 2189 2190 2191 2192 2193
		   log->relay.full_count);

	for (type = GUC_ISR_LOG_BUFFER; type < GUC_MAX_LOG_BUFFER; type++) {
		seq_printf(m, "\t%s:\tflush count %10u, overflow count %10u\n",
			   stringify_guc_log_type(type),
			   log->stats[type].flush,
			   log->stats[type].sampled_overflow);
	}
2194 2195
}

2196 2197
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
2198
				 struct intel_guc_client *client)
2199
{
2200
	struct intel_engine_cs *engine;
2201
	enum intel_engine_id id;
2202
	u64 tot = 0;
2203

2204 2205
	seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
		client->priority, client->stage_id, client->proc_desc_offset);
2206 2207
	seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
		client->doorbell_id, client->doorbell_offset);
2208

2209
	for_each_engine(engine, dev_priv, id) {
2210 2211
		u64 submissions = client->submissions[id];
		tot += submissions;
2212
		seq_printf(m, "\tSubmissions: %llu %s\n",
2213
				submissions, engine->name);
2214 2215 2216 2217
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

2218 2219 2220 2221 2222
static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_guc *guc = &dev_priv->guc;

2223
	if (!USES_GUC(dev_priv))
2224 2225
		return -ENODEV;

2226 2227 2228 2229 2230
	i915_guc_log_info(m, dev_priv);

	if (!USES_GUC_SUBMISSION(dev_priv))
		return 0;

2231
	GEM_BUG_ON(!guc->execbuf_client);
2232

2233
	seq_printf(m, "\nDoorbell map:\n");
2234
	seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
2235
	seq_printf(m, "Doorbell next cacheline: 0x%x\n", guc->db_cacheline);
2236

2237 2238
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2239 2240 2241 2242 2243
	if (guc->preempt_client) {
		seq_printf(m, "\nGuC preempt client @ %p:\n",
			   guc->preempt_client);
		i915_guc_client_info(m, dev_priv, guc->preempt_client);
	}
2244 2245 2246 2247 2248 2249

	/* Add more as required ... */

	return 0;
}

2250
static int i915_guc_stage_pool(struct seq_file *m, void *data)
A
Alex Dai 已提交
2251
{
2252
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2253 2254
	const struct intel_guc *guc = &dev_priv->guc;
	struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
2255
	struct intel_guc_client *client = guc->execbuf_client;
2256
	intel_engine_mask_t tmp;
2257
	int index;
A
Alex Dai 已提交
2258

2259 2260
	if (!USES_GUC_SUBMISSION(dev_priv))
		return -ENODEV;
A
Alex Dai 已提交
2261

2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280
	for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
		struct intel_engine_cs *engine;

		if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
			continue;

		seq_printf(m, "GuC stage descriptor %u:\n", index);
		seq_printf(m, "\tIndex: %u\n", desc->stage_id);
		seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
		seq_printf(m, "\tPriority: %d\n", desc->priority);
		seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
		seq_printf(m, "\tEngines used: 0x%x\n",
			   desc->engines_used);
		seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
			   desc->db_trigger_phy,
			   desc->db_trigger_cpu,
			   desc->db_trigger_uk);
		seq_printf(m, "\tProcess descriptor: 0x%x\n",
			   desc->process_desc);
2281
		seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303
			   desc->wq_addr, desc->wq_size);
		seq_putc(m, '\n');

		for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
			u32 guc_engine_id = engine->guc_id;
			struct guc_execlist_context *lrc =
						&desc->lrc[guc_engine_id];

			seq_printf(m, "\t%s LRC:\n", engine->name);
			seq_printf(m, "\t\tContext desc: 0x%x\n",
				   lrc->context_desc);
			seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
			seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
			seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
			seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
			seq_putc(m, '\n');
		}
	}

	return 0;
}

A
Alex Dai 已提交
2304 2305
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2306 2307 2308 2309 2310 2311
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node_to_i915(node);
	bool dump_load_err = !!node->info_ent->data;
	struct drm_i915_gem_object *obj = NULL;
	u32 *log;
	int i = 0;
A
Alex Dai 已提交
2312

2313 2314 2315
	if (!HAS_GUC(dev_priv))
		return -ENODEV;

2316 2317 2318 2319
	if (dump_load_err)
		obj = dev_priv->guc.load_err_log;
	else if (dev_priv->guc.log.vma)
		obj = dev_priv->guc.log.vma->obj;
A
Alex Dai 已提交
2320

2321 2322
	if (!obj)
		return 0;
A
Alex Dai 已提交
2323

2324 2325 2326 2327 2328
	log = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(log)) {
		DRM_DEBUG("Failed to pin object\n");
		seq_puts(m, "(log data unaccessible)\n");
		return PTR_ERR(log);
A
Alex Dai 已提交
2329 2330
	}

2331 2332 2333 2334 2335
	for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
		seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
			   *(log + i), *(log + i + 1),
			   *(log + i + 2), *(log + i + 3));

A
Alex Dai 已提交
2336 2337
	seq_putc(m, '\n');

2338 2339
	i915_gem_object_unpin_map(obj);

A
Alex Dai 已提交
2340 2341 2342
	return 0;
}

2343
static int i915_guc_log_level_get(void *data, u64 *val)
2344
{
2345
	struct drm_i915_private *dev_priv = data;
2346

2347
	if (!USES_GUC(dev_priv))
2348 2349
		return -ENODEV;

2350
	*val = intel_guc_log_get_level(&dev_priv->guc.log);
2351 2352 2353 2354

	return 0;
}

2355
static int i915_guc_log_level_set(void *data, u64 val)
2356
{
2357
	struct drm_i915_private *dev_priv = data;
2358

2359
	if (!USES_GUC(dev_priv))
2360 2361
		return -ENODEV;

2362
	return intel_guc_log_set_level(&dev_priv->guc.log, val);
2363 2364
}

2365 2366
DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_level_fops,
			i915_guc_log_level_get, i915_guc_log_level_set,
2367 2368
			"%lld\n");

2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409
static int i915_guc_log_relay_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!USES_GUC(dev_priv))
		return -ENODEV;

	file->private_data = &dev_priv->guc.log;

	return intel_guc_log_relay_open(&dev_priv->guc.log);
}

static ssize_t
i915_guc_log_relay_write(struct file *filp,
			 const char __user *ubuf,
			 size_t cnt,
			 loff_t *ppos)
{
	struct intel_guc_log *log = filp->private_data;

	intel_guc_log_relay_flush(log);

	return cnt;
}

static int i915_guc_log_relay_release(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	intel_guc_log_relay_close(&dev_priv->guc.log);

	return 0;
}

static const struct file_operations i915_guc_log_relay_fops = {
	.owner = THIS_MODULE,
	.open = i915_guc_log_relay_open,
	.write = i915_guc_log_relay_write,
	.release = i915_guc_log_relay_release,
};

2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423
static int i915_psr_sink_status_show(struct seq_file *m, void *data)
{
	u8 val;
	static const char * const sink_status[] = {
		"inactive",
		"transition to active, capture and display",
		"active, display from RFB",
		"active, capture and display on sink device timings",
		"transition to inactive, capture and display, timing re-sync",
		"reserved",
		"reserved",
		"sink internal error",
	};
	struct drm_connector *connector = m->private;
2424
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
2425 2426
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
2427 2428 2429 2430 2431 2432
	int ret;

	if (!CAN_PSR(dev_priv)) {
		seq_puts(m, "PSR Unsupported\n");
		return -ENODEV;
	}
2433 2434 2435 2436

	if (connector->status != connector_status_connected)
		return -ENODEV;

2437 2438 2439
	ret = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_STATUS, &val);

	if (ret == 1) {
2440 2441 2442 2443 2444 2445 2446
		const char *str = "unknown";

		val &= DP_PSR_SINK_STATE_MASK;
		if (val < ARRAY_SIZE(sink_status))
			str = sink_status[val];
		seq_printf(m, "Sink PSR status: 0x%x [%s]\n", val, str);
	} else {
2447
		return ret;
2448 2449 2450 2451 2452 2453
	}

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_psr_sink_status);

2454 2455 2456
static void
psr_source_status(struct drm_i915_private *dev_priv, struct seq_file *m)
{
2457 2458
	u32 val, status_val;
	const char *status = "unknown";
2459

2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473
	if (dev_priv->psr.psr2_enabled) {
		static const char * const live_status[] = {
			"IDLE",
			"CAPTURE",
			"CAPTURE_FS",
			"SLEEP",
			"BUFON_FW",
			"ML_UP",
			"SU_STANDBY",
			"FAST_SLEEP",
			"DEEP_SLEEP",
			"BUF_ON",
			"TG_ON"
		};
2474 2475 2476 2477 2478
		val = I915_READ(EDP_PSR2_STATUS);
		status_val = (val & EDP_PSR2_STATUS_STATE_MASK) >>
			      EDP_PSR2_STATUS_STATE_SHIFT;
		if (status_val < ARRAY_SIZE(live_status))
			status = live_status[status_val];
2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489
	} else {
		static const char * const live_status[] = {
			"IDLE",
			"SRDONACK",
			"SRDENT",
			"BUFOFF",
			"BUFON",
			"AUXACK",
			"SRDOFFACK",
			"SRDENT_ON",
		};
2490 2491 2492 2493 2494
		val = I915_READ(EDP_PSR_STATUS);
		status_val = (val & EDP_PSR_STATUS_STATE_MASK) >>
			      EDP_PSR_STATUS_STATE_SHIFT;
		if (status_val < ARRAY_SIZE(live_status))
			status = live_status[status_val];
2495
	}
2496

2497
	seq_printf(m, "Source PSR status: %s [0x%08x]\n", status, val);
2498 2499
}

2500 2501
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2502
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2503
	struct i915_psr *psr = &dev_priv->psr;
2504
	intel_wakeref_t wakeref;
2505 2506 2507
	const char *status;
	bool enabled;
	u32 val;
2508

2509 2510
	if (!HAS_PSR(dev_priv))
		return -ENODEV;
2511

2512 2513 2514 2515 2516 2517
	seq_printf(m, "Sink support: %s", yesno(psr->sink_support));
	if (psr->dp)
		seq_printf(m, " [0x%02x]", psr->dp->psr_dpcd[0]);
	seq_puts(m, "\n");

	if (!psr->sink_support)
2518 2519
		return 0;

2520
	wakeref = intel_runtime_pm_get(dev_priv);
2521
	mutex_lock(&psr->lock);
2522

2523 2524
	if (psr->enabled)
		status = psr->psr2_enabled ? "PSR2 enabled" : "PSR1 enabled";
2525
	else
2526 2527
		status = "disabled";
	seq_printf(m, "PSR mode: %s\n", status);
2528

2529 2530
	if (!psr->enabled)
		goto unlock;
2531

2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543
	if (psr->psr2_enabled) {
		val = I915_READ(EDP_PSR2_CTL);
		enabled = val & EDP_PSR2_ENABLE;
	} else {
		val = I915_READ(EDP_PSR_CTL);
		enabled = val & EDP_PSR_ENABLE;
	}
	seq_printf(m, "Source PSR ctl: %s [0x%08x]\n",
		   enableddisabled(enabled), val);
	psr_source_status(dev_priv, m);
	seq_printf(m, "Busy frontbuffer bits: 0x%08x\n",
		   psr->busy_frontbuffer_bits);
2544

2545 2546 2547
	/*
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2548
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2549 2550
		val = I915_READ(EDP_PSR_PERF_CNT) & EDP_PSR_PERF_CNT_MASK;
		seq_printf(m, "Performance counter: %u\n", val);
R
Rodrigo Vivi 已提交
2551
	}
2552

2553
	if (psr->debug & I915_PSR_DEBUG_IRQ) {
2554
		seq_printf(m, "Last attempted entry at: %lld\n",
2555 2556
			   psr->last_entry_attempt);
		seq_printf(m, "Last exit at: %lld\n", psr->last_exit);
2557 2558
	}

2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581
	if (psr->psr2_enabled) {
		u32 su_frames_val[3];
		int frame;

		/*
		 * Reading all 3 registers before hand to minimize crossing a
		 * frame boundary between register reads
		 */
		for (frame = 0; frame < PSR2_SU_STATUS_FRAMES; frame += 3)
			su_frames_val[frame / 3] = I915_READ(PSR2_SU_STATUS(frame));

		seq_puts(m, "Frame:\tPSR2 SU blocks:\n");

		for (frame = 0; frame < PSR2_SU_STATUS_FRAMES; frame++) {
			u32 su_blocks;

			su_blocks = su_frames_val[frame / 3] &
				    PSR2_SU_STATUS_MASK(frame);
			su_blocks = su_blocks >> PSR2_SU_STATUS_SHIFT(frame);
			seq_printf(m, "%d\t%d\n", frame, su_blocks);
		}
	}

2582 2583
unlock:
	mutex_unlock(&psr->lock);
2584
	intel_runtime_pm_put(dev_priv, wakeref);
2585

2586 2587 2588
	return 0;
}

2589 2590 2591 2592
static int
i915_edp_psr_debug_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
2593
	intel_wakeref_t wakeref;
2594
	int ret;
2595 2596 2597 2598

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

2599
	DRM_DEBUG_KMS("Setting PSR debug to %llx\n", val);
2600

2601
	wakeref = intel_runtime_pm_get(dev_priv);
2602

2603
	ret = intel_psr_debug_set(dev_priv, val);
2604

2605
	intel_runtime_pm_put(dev_priv, wakeref);
2606

2607
	return ret;
2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625
}

static int
i915_edp_psr_debug_get(void *data, u64 *val)
{
	struct drm_i915_private *dev_priv = data;

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

	*val = READ_ONCE(dev_priv->psr.debug);
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_edp_psr_debug_fops,
			i915_edp_psr_debug_get, i915_edp_psr_debug_set,
			"%llu\n");

2626 2627
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2628
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2629
	unsigned long long power;
2630
	intel_wakeref_t wakeref;
2631 2632
	u32 units;

2633
	if (INTEL_GEN(dev_priv) < 6)
2634 2635
		return -ENODEV;

2636
	if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power))
2637 2638 2639
		return -ENODEV;

	units = (power & 0x1f00) >> 8;
2640 2641
	with_intel_runtime_pm(dev_priv, wakeref)
		power = I915_READ(MCH_SECP_NRG_STTS);
2642

2643
	power = (1000000 * power) >> units; /* convert to uJ */
2644
	seq_printf(m, "%llu", power);
2645 2646 2647 2648

	return 0;
}

2649
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2650
{
2651
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2652
	struct pci_dev *pdev = dev_priv->drm.pdev;
2653

2654 2655
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2656

2657 2658 2659
	seq_printf(m, "Runtime power status: %s\n",
		   enableddisabled(!dev_priv->power_domains.wakeref));

2660
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2661
	seq_printf(m, "IRQs disabled: %s\n",
2662
		   yesno(!intel_irqs_enabled(dev_priv)));
2663
#ifdef CONFIG_PM
2664
	seq_printf(m, "Usage count: %d\n",
2665
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2666 2667 2668
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2669
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2670 2671
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2672

2673 2674 2675 2676 2677 2678
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)) {
		struct drm_printer p = drm_seq_file_printer(m);

		print_intel_runtime_pm_wakeref(dev_priv, &p);
	}

2679 2680 2681
	return 0;
}

2682 2683
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2684
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
2696
		seq_printf(m, "%-25s %d\n", power_well->desc->name,
2697 2698
			   power_well->count);

2699
		for_each_power_domain(power_domain, power_well->desc->domains)
2700
			seq_printf(m, "  %-23s %d\n",
2701
				 intel_display_power_domain_str(power_domain),
2702 2703 2704 2705 2706 2707 2708 2709
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2710 2711
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2712
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2713
	intel_wakeref_t wakeref;
2714 2715
	struct intel_csr *csr;

2716 2717
	if (!HAS_CSR(dev_priv))
		return -ENODEV;
2718 2719 2720

	csr = &dev_priv->csr;

2721
	wakeref = intel_runtime_pm_get(dev_priv);
2722

2723 2724 2725 2726
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2727
		goto out;
2728 2729 2730 2731

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2732 2733 2734 2735 2736 2737 2738
	if (WARN_ON(INTEL_GEN(dev_priv) > 11))
		goto out;

	seq_printf(m, "DC3 -> DC5 count: %d\n",
		   I915_READ(IS_BROXTON(dev_priv) ? BXT_CSR_DC3_DC5_COUNT :
						    SKL_CSR_DC3_DC5_COUNT));
	if (!IS_GEN9_LP(dev_priv))
2739 2740 2741
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));

2742 2743 2744 2745 2746
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2747
	intel_runtime_pm_put(dev_priv, wakeref);
2748

2749 2750 2751
	return 0;
}

2752 2753 2754 2755 2756 2757 2758 2759
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

2760
	seq_printf(m, DRM_MODE_FMT "\n", DRM_MODE_ARG(mode));
2761 2762 2763 2764 2765 2766
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2767 2768
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2769 2770 2771 2772 2773 2774
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2775
		   encoder->base.id, encoder->name);
2776 2777 2778 2779
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2780
			   connector->name,
2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2794 2795
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2796 2797
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2798 2799
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2800

2801
	if (fb)
2802
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2803 2804
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2805 2806
	else
		seq_puts(m, "\tprimary plane disabled\n");
2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2826
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2827
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2828
		intel_panel_info(m, &intel_connector->panel);
2829 2830 2831

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2832 2833
}

L
Libin Yang 已提交
2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2848 2849 2850 2851 2852 2853
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2854
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2868
	struct drm_display_mode *mode;
2869 2870

	seq_printf(m, "connector %d: type %s, status: %s\n",
2871
		   connector->base.id, connector->name,
2872
		   drm_get_connector_status_name(connector->status));
2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883

	if (connector->status == connector_status_disconnected)
		return;

	seq_printf(m, "\tname: %s\n", connector->display_info.name);
	seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
		   connector->display_info.width_mm,
		   connector->display_info.height_mm);
	seq_printf(m, "\tsubpixel order: %s\n",
		   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
	seq_printf(m, "\tCEA rev: %d\n", connector->display_info.cea_rev);
2884

2885
	if (!intel_encoder)
2886 2887 2888 2889 2890
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
2891 2892 2893 2894
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
2895 2896 2897
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2898
			intel_lvds_info(m, intel_connector);
2899 2900 2901
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2902
		    intel_encoder->type == INTEL_OUTPUT_DDI)
2903 2904 2905 2906
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
2907
	}
2908

2909 2910 2911
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2912 2913
}

2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

2932
static void plane_rotation(char *buf, size_t bufsize, unsigned int rotation)
2933 2934
{
	/*
2935
	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
2936 2937
	 * will print them all to visualize if the values are misused
	 */
2938
	snprintf(buf, bufsize,
2939
		 "%s%s%s%s%s%s(0x%08x)",
2940 2941 2942 2943 2944 2945
		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
2946 2947 2948 2949 2950
		 rotation);
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2951 2952
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2953 2954 2955 2956 2957
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
2958
		struct drm_format_name_buf format_name;
2959
		char rot_str[48];
2960 2961 2962 2963 2964 2965 2966 2967

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

2968
		if (state->fb) {
V
Ville Syrjälä 已提交
2969 2970
			drm_get_format_name(state->fb->format->format,
					    &format_name);
2971
		} else {
2972
			sprintf(format_name.str, "N/A");
2973 2974
		}

2975 2976
		plane_rotation(rot_str, sizeof(rot_str), state->rotation);

2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
2990
			   format_name.str,
2991
			   rot_str);
2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3010
		for (i = 0; i < num_scalers; i++) {
3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3023 3024
static int i915_display_info(struct seq_file *m, void *unused)
{
3025 3026
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3027
	struct intel_crtc *crtc;
3028
	struct drm_connector *connector;
3029
	struct drm_connector_list_iter conn_iter;
3030 3031 3032
	intel_wakeref_t wakeref;

	wakeref = intel_runtime_pm_get(dev_priv);
3033 3034 3035

	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3036
	for_each_intel_crtc(dev, crtc) {
3037
		struct intel_crtc_state *pipe_config;
3038

3039
		drm_modeset_lock(&crtc->base.mutex, NULL);
3040 3041
		pipe_config = to_intel_crtc_state(crtc->base.state);

3042
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3043
			   crtc->base.base.id, pipe_name(crtc->pipe),
3044
			   yesno(pipe_config->base.active),
3045 3046 3047
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3048
		if (pipe_config->base.active) {
3049 3050 3051
			struct intel_plane *cursor =
				to_intel_plane(crtc->base.cursor);

3052 3053
			intel_crtc_info(m, crtc);

3054 3055 3056 3057 3058 3059 3060
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
				   yesno(cursor->base.state->visible),
				   cursor->base.state->crtc_x,
				   cursor->base.state->crtc_y,
				   cursor->base.state->crtc_w,
				   cursor->base.state->crtc_h,
				   cursor->cursor.base);
3061 3062
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3063
		}
3064 3065 3066 3067

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3068
		drm_modeset_unlock(&crtc->base.mutex);
3069 3070 3071 3072 3073
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
3074 3075 3076
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
3077
		intel_connector_info(m, connector);
3078 3079 3080
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

3081
	intel_runtime_pm_put(dev_priv, wakeref);
3082 3083 3084 3085

	return 0;
}

3086 3087 3088 3089
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
3090
	intel_wakeref_t wakeref;
3091
	enum intel_engine_id id;
3092
	struct drm_printer p;
3093

3094
	wakeref = intel_runtime_pm_get(dev_priv);
3095

3096
	seq_printf(m, "GT awake? %s\n", yesno(dev_priv->gt.awake));
3097 3098
	seq_printf(m, "Global active requests: %d\n",
		   dev_priv->gt.active_requests);
L
Lionel Landwerlin 已提交
3099
	seq_printf(m, "CS timestamp frequency: %u kHz\n",
3100
		   RUNTIME_INFO(dev_priv)->cs_timestamp_frequency_khz);
3101

3102 3103
	p = drm_seq_file_printer(m);
	for_each_engine(engine, dev_priv, id)
3104
		intel_engine_dump(engine, &p, "%s\n", engine->name);
3105

3106
	intel_runtime_pm_put(dev_priv, wakeref);
3107

3108 3109 3110
	return 0;
}

3111 3112 3113 3114 3115
static int i915_rcs_topology(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_printer p = drm_seq_file_printer(m);

3116
	intel_device_info_dump_topology(&RUNTIME_INFO(dev_priv)->sseu, &p);
3117 3118 3119 3120

	return 0;
}

3121 3122 3123 3124 3125 3126 3127 3128 3129 3130
static int i915_shrinker_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *i915 = node_to_i915(m->private);

	seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
	seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);

	return 0;
}

3131 3132
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3133 3134
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3135 3136 3137 3138 3139 3140
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

3141
		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->info->name,
3142
			   pll->info->id);
3143
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3144
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
3145
		seq_printf(m, " tracked hardware state:\n");
3146
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
3147
		seq_printf(m, " dpll_md: 0x%08x\n",
3148 3149 3150 3151
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173
		seq_printf(m, " cfgcr0:  0x%08x\n", pll->state.hw_state.cfgcr0);
		seq_printf(m, " cfgcr1:  0x%08x\n", pll->state.hw_state.cfgcr1);
		seq_printf(m, " mg_refclkin_ctl:        0x%08x\n",
			   pll->state.hw_state.mg_refclkin_ctl);
		seq_printf(m, " mg_clktop2_coreclkctl1: 0x%08x\n",
			   pll->state.hw_state.mg_clktop2_coreclkctl1);
		seq_printf(m, " mg_clktop2_hsclkctl:    0x%08x\n",
			   pll->state.hw_state.mg_clktop2_hsclkctl);
		seq_printf(m, " mg_pll_div0:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div0);
		seq_printf(m, " mg_pll_div1:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div1);
		seq_printf(m, " mg_pll_lf:    0x%08x\n",
			   pll->state.hw_state.mg_pll_lf);
		seq_printf(m, " mg_pll_frac_lock: 0x%08x\n",
			   pll->state.hw_state.mg_pll_frac_lock);
		seq_printf(m, " mg_pll_ssc:   0x%08x\n",
			   pll->state.hw_state.mg_pll_ssc);
		seq_printf(m, " mg_pll_bias:  0x%08x\n",
			   pll->state.hw_state.mg_pll_bias);
		seq_printf(m, " mg_pll_tdc_coldst_bias: 0x%08x\n",
			   pll->state.hw_state.mg_pll_tdc_coldst_bias);
3174 3175 3176 3177 3178 3179
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3180
static int i915_wa_registers(struct seq_file *m, void *unused)
3181
{
3182
	struct drm_i915_private *i915 = node_to_i915(m->private);
3183
	const struct i915_wa_list *wal = &i915->engine[RCS0]->ctx_wa_list;
3184 3185
	struct i915_wa *wa;
	unsigned int i;
3186

3187 3188
	seq_printf(m, "Workarounds applied: %u\n", wal->count);
	for (i = 0, wa = wal->list; i < wal->count; i++, wa++)
3189
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X\n",
3190
			   i915_mmio_reg_offset(wa->reg), wa->val, wa->mask);
3191 3192 3193 3194

	return 0;
}

3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218
static int i915_ipc_status_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Isochronous Priority Control: %s\n",
			yesno(dev_priv->ipc_enabled));
	return 0;
}

static int i915_ipc_status_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!HAS_IPC(dev_priv))
		return -ENODEV;

	return single_open(file, i915_ipc_status_show, dev_priv);
}

static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
3219
	intel_wakeref_t wakeref;
3220
	bool enable;
3221
	int ret;
3222 3223 3224 3225 3226

	ret = kstrtobool_from_user(ubuf, len, &enable);
	if (ret < 0)
		return ret;

3227 3228 3229 3230 3231 3232 3233
	with_intel_runtime_pm(dev_priv, wakeref) {
		if (!dev_priv->ipc_enabled && enable)
			DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
		dev_priv->wm.distrust_bios_wm = true;
		dev_priv->ipc_enabled = enable;
		intel_enable_ipc(dev_priv);
	}
3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246

	return len;
}

static const struct file_operations i915_ipc_status_fops = {
	.owner = THIS_MODULE,
	.open = i915_ipc_status_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_ipc_status_write
};

3247 3248
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3249 3250
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3251
	struct skl_ddb_entry *entry;
3252
	struct intel_crtc *crtc;
3253

3254
	if (INTEL_GEN(dev_priv) < 9)
3255
		return -ENODEV;
3256

3257 3258 3259 3260
	drm_modeset_lock_all(dev);

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

3261 3262 3263 3264 3265 3266
	for_each_intel_crtc(&dev_priv->drm, crtc) {
		struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
		enum pipe pipe = crtc->pipe;
		enum plane_id plane_id;

3267 3268
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3269 3270 3271
		for_each_plane_id_on_crtc(crtc, plane_id) {
			entry = &crtc_state->wm.skl.plane_ddb_y[plane_id];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane_id + 1,
3272 3273 3274 3275
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3276
		entry = &crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR];
3277 3278 3279 3280 3281 3282 3283 3284 3285
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3286
static void drrs_status_per_crtc(struct seq_file *m,
3287 3288
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3289
{
3290
	struct drm_i915_private *dev_priv = to_i915(dev);
3291 3292
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3293
	struct drm_connector *connector;
3294
	struct drm_connector_list_iter conn_iter;
3295

3296 3297
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3298 3299 3300 3301
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3302
	}
3303
	drm_connector_list_iter_end(&conn_iter);
3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3316
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3317 3318 3319 3320 3321 3322 3323 3324
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
3325 3326 3327 3328
			seq_puts(m, "Idleness DRRS: Disabled\n");
			if (dev_priv->psr.enabled)
				seq_puts(m,
				"\tAs PSR is enabled, DRRS is not enabled\n");
3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3363 3364
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3365 3366 3367
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3368
	drm_modeset_lock_all(dev);
3369
	for_each_intel_crtc(dev, intel_crtc) {
3370
		if (intel_crtc->base.state->active) {
3371 3372 3373 3374 3375 3376
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3377
	drm_modeset_unlock_all(dev);
3378 3379 3380 3381 3382 3383 3384

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3385 3386
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3387 3388
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3389 3390
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3391
	struct drm_connector *connector;
3392
	struct drm_connector_list_iter conn_iter;
3393

3394 3395
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3396
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3397
			continue;
3398 3399 3400 3401 3402 3403

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3404 3405
		if (!intel_dig_port->dp.can_mst)
			continue;
3406

3407
		seq_printf(m, "MST Source Port %c\n",
3408
			   port_name(intel_dig_port->base.port));
3409 3410
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3411 3412
	drm_connector_list_iter_end(&conn_iter);

3413 3414 3415
	return 0;
}

3416
static ssize_t i915_displayport_test_active_write(struct file *file,
3417 3418
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3419 3420 3421 3422 3423
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3424
	struct drm_connector_list_iter conn_iter;
3425 3426 3427
	struct intel_dp *intel_dp;
	int val = 0;

3428
	dev = ((struct seq_file *)file->private_data)->private;
3429 3430 3431 3432

	if (len == 0)
		return 0;

G
Geliang Tang 已提交
3433 3434 3435
	input_buffer = memdup_user_nul(ubuf, len);
	if (IS_ERR(input_buffer))
		return PTR_ERR(input_buffer);
3436 3437 3438

	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3439 3440
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3441 3442
		struct intel_encoder *encoder;

3443 3444 3445 3446
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3447 3448 3449 3450 3451 3452
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3453 3454
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3455
				break;
3456 3457 3458 3459 3460
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3461
				intel_dp->compliance.test_active = 1;
3462
			else
3463
				intel_dp->compliance.test_active = 0;
3464 3465
		}
	}
3466
	drm_connector_list_iter_end(&conn_iter);
3467 3468 3469 3470 3471 3472 3473 3474 3475 3476
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
3477 3478
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3479
	struct drm_connector *connector;
3480
	struct drm_connector_list_iter conn_iter;
3481 3482
	struct intel_dp *intel_dp;

3483 3484
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3485 3486
		struct intel_encoder *encoder;

3487 3488 3489 3490
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3491 3492 3493 3494 3495 3496
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3497
			if (intel_dp->compliance.test_active)
3498 3499 3500 3501 3502 3503
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3504
	drm_connector_list_iter_end(&conn_iter);
3505 3506 3507 3508 3509

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3510
					     struct file *file)
3511
{
3512
	return single_open(file, i915_displayport_test_active_show,
3513
			   inode->i_private);
3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
3527 3528
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3529
	struct drm_connector *connector;
3530
	struct drm_connector_list_iter conn_iter;
3531 3532
	struct intel_dp *intel_dp;

3533 3534
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3535 3536
		struct intel_encoder *encoder;

3537 3538 3539 3540
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3541 3542 3543 3544 3545 3546
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3547 3548 3549 3550
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3551 3552 3553 3554 3555 3556 3557 3558 3559
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3560 3561 3562
		} else
			seq_puts(m, "0");
	}
3563
	drm_connector_list_iter_end(&conn_iter);
3564 3565 3566

	return 0;
}
3567
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_data);
3568 3569 3570

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
3571 3572
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3573
	struct drm_connector *connector;
3574
	struct drm_connector_list_iter conn_iter;
3575 3576
	struct intel_dp *intel_dp;

3577 3578
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3579 3580
		struct intel_encoder *encoder;

3581 3582 3583 3584
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3585 3586 3587 3588 3589 3590
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3591
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3592 3593 3594
		} else
			seq_puts(m, "0");
	}
3595
	drm_connector_list_iter_end(&conn_iter);
3596 3597 3598

	return 0;
}
3599
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_type);
3600

3601
static void wm_latency_show(struct seq_file *m, const u16 wm[8])
3602
{
3603 3604
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3605
	int level;
3606 3607
	int num_levels;

3608
	if (IS_CHERRYVIEW(dev_priv))
3609
		num_levels = 3;
3610
	else if (IS_VALLEYVIEW(dev_priv))
3611
		num_levels = 1;
3612 3613
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3614
	else
3615
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3616 3617 3618 3619 3620 3621

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3622 3623
		/*
		 * - WM1+ latency values in 0.5us units
3624
		 * - latencies are in us on gen9/vlv/chv
3625
		 */
3626 3627 3628 3629
		if (INTEL_GEN(dev_priv) >= 9 ||
		    IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv) ||
		    IS_G4X(dev_priv))
3630 3631
			latency *= 10;
		else if (level > 0)
3632 3633 3634
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3635
			   level, wm[level], latency / 10, latency % 10);
3636 3637 3638 3639 3640 3641 3642
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3643
	struct drm_i915_private *dev_priv = m->private;
3644
	const u16 *latencies;
3645

3646
	if (INTEL_GEN(dev_priv) >= 9)
3647 3648
		latencies = dev_priv->wm.skl_latency;
	else
3649
		latencies = dev_priv->wm.pri_latency;
3650

3651
	wm_latency_show(m, latencies);
3652 3653 3654 3655 3656 3657

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3658
	struct drm_i915_private *dev_priv = m->private;
3659
	const u16 *latencies;
3660

3661
	if (INTEL_GEN(dev_priv) >= 9)
3662 3663
		latencies = dev_priv->wm.skl_latency;
	else
3664
		latencies = dev_priv->wm.spr_latency;
3665

3666
	wm_latency_show(m, latencies);
3667 3668 3669 3670 3671 3672

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3673
	struct drm_i915_private *dev_priv = m->private;
3674
	const u16 *latencies;
3675

3676
	if (INTEL_GEN(dev_priv) >= 9)
3677 3678
		latencies = dev_priv->wm.skl_latency;
	else
3679
		latencies = dev_priv->wm.cur_latency;
3680

3681
	wm_latency_show(m, latencies);
3682 3683 3684 3685 3686 3687

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3688
	struct drm_i915_private *dev_priv = inode->i_private;
3689

3690
	if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
3691 3692
		return -ENODEV;

3693
	return single_open(file, pri_wm_latency_show, dev_priv);
3694 3695 3696 3697
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3698
	struct drm_i915_private *dev_priv = inode->i_private;
3699

R
Rodrigo Vivi 已提交
3700
	if (HAS_GMCH(dev_priv))
3701 3702
		return -ENODEV;

3703
	return single_open(file, spr_wm_latency_show, dev_priv);
3704 3705 3706 3707
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3708
	struct drm_i915_private *dev_priv = inode->i_private;
3709

R
Rodrigo Vivi 已提交
3710
	if (HAS_GMCH(dev_priv))
3711 3712
		return -ENODEV;

3713
	return single_open(file, cur_wm_latency_show, dev_priv);
3714 3715 3716
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3717
				size_t len, loff_t *offp, u16 wm[8])
3718 3719
{
	struct seq_file *m = file->private_data;
3720 3721
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3722
	u16 new[8] = { 0 };
3723
	int num_levels;
3724 3725 3726 3727
	int level;
	int ret;
	char tmp[32];

3728
	if (IS_CHERRYVIEW(dev_priv))
3729
		num_levels = 3;
3730
	else if (IS_VALLEYVIEW(dev_priv))
3731
		num_levels = 1;
3732 3733
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3734
	else
3735
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3736

3737 3738 3739 3740 3741 3742 3743 3744
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3745 3746 3747
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3766
	struct drm_i915_private *dev_priv = m->private;
3767
	u16 *latencies;
3768

3769
	if (INTEL_GEN(dev_priv) >= 9)
3770 3771
		latencies = dev_priv->wm.skl_latency;
	else
3772
		latencies = dev_priv->wm.pri_latency;
3773 3774

	return wm_latency_write(file, ubuf, len, offp, latencies);
3775 3776 3777 3778 3779 3780
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3781
	struct drm_i915_private *dev_priv = m->private;
3782
	u16 *latencies;
3783

3784
	if (INTEL_GEN(dev_priv) >= 9)
3785 3786
		latencies = dev_priv->wm.skl_latency;
	else
3787
		latencies = dev_priv->wm.spr_latency;
3788 3789

	return wm_latency_write(file, ubuf, len, offp, latencies);
3790 3791 3792 3793 3794 3795
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3796
	struct drm_i915_private *dev_priv = m->private;
3797
	u16 *latencies;
3798

3799
	if (INTEL_GEN(dev_priv) >= 9)
3800 3801
		latencies = dev_priv->wm.skl_latency;
	else
3802
		latencies = dev_priv->wm.cur_latency;
3803

3804
	return wm_latency_write(file, ubuf, len, offp, latencies);
3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3834 3835
static int
i915_wedged_get(void *data, u64 *val)
3836
{
3837
	int ret = i915_terminally_wedged(data);
3838

3839 3840 3841 3842 3843 3844 3845 3846 3847 3848
	switch (ret) {
	case -EIO:
		*val = 1;
		return 0;
	case 0:
		*val = 0;
		return 0;
	default:
		return ret;
	}
3849 3850
}

3851 3852
static int
i915_wedged_set(void *data, u64 val)
3853
{
3854
	struct drm_i915_private *i915 = data;
3855

3856 3857 3858
	/* Flush any previous reset before applying for a new one */
	wait_event(i915->gpu_error.reset_queue,
		   !test_bit(I915_RESET_BACKOFF, &i915->gpu_error.flags));
3859

3860 3861
	i915_handle_error(i915, val, I915_ERROR_CAPTURE,
			  "Manually set wedged engine mask = %llx", val);
3862
	return 0;
3863 3864
}

3865 3866
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
3867
			"%llu\n");
3868

3869 3870 3871 3872 3873 3874 3875
#define DROP_UNBOUND	BIT(0)
#define DROP_BOUND	BIT(1)
#define DROP_RETIRE	BIT(2)
#define DROP_ACTIVE	BIT(3)
#define DROP_FREED	BIT(4)
#define DROP_SHRINK_ALL	BIT(5)
#define DROP_IDLE	BIT(6)
3876 3877
#define DROP_RESET_ACTIVE	BIT(7)
#define DROP_RESET_SEQNO	BIT(8)
3878 3879 3880 3881
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
3882
		  DROP_FREED	| \
3883
		  DROP_SHRINK_ALL |\
3884 3885 3886
		  DROP_IDLE	| \
		  DROP_RESET_ACTIVE | \
		  DROP_RESET_SEQNO)
3887 3888
static int
i915_drop_caches_get(void *data, u64 *val)
3889
{
3890
	*val = DROP_ALL;
3891

3892
	return 0;
3893 3894
}

3895 3896
static int
i915_drop_caches_set(void *data, u64 val)
3897
{
3898
	struct drm_i915_private *i915 = data;
3899

3900 3901
	DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
		  val, val & DROP_ALL);
3902

3903 3904
	if (val & DROP_RESET_ACTIVE &&
	    wait_for(intel_engines_are_idle(i915), I915_IDLE_ENGINES_TIMEOUT))
3905 3906
		i915_gem_set_wedged(i915);

3907 3908
	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
3909
	if (val & (DROP_ACTIVE | DROP_RETIRE | DROP_RESET_SEQNO)) {
3910 3911
		int ret;

3912
		ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
3913
		if (ret)
3914
			return ret;
3915

3916
		if (val & DROP_ACTIVE)
3917
			ret = i915_gem_wait_for_idle(i915,
3918
						     I915_WAIT_INTERRUPTIBLE |
3919 3920
						     I915_WAIT_LOCKED,
						     MAX_SCHEDULE_TIMEOUT);
3921 3922

		if (val & DROP_RETIRE)
3923
			i915_retire_requests(i915);
3924

3925 3926 3927
		mutex_unlock(&i915->drm.struct_mutex);
	}

3928
	if (val & DROP_RESET_ACTIVE && i915_terminally_wedged(i915))
3929
		i915_handle_error(i915, ALL_ENGINES, 0, NULL);
3930

3931
	fs_reclaim_acquire(GFP_KERNEL);
3932
	if (val & DROP_BOUND)
3933
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_BOUND);
3934

3935
	if (val & DROP_UNBOUND)
3936
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
3937

3938
	if (val & DROP_SHRINK_ALL)
3939
		i915_gem_shrink_all(i915);
3940
	fs_reclaim_release(GFP_KERNEL);
3941

3942 3943
	if (val & DROP_IDLE) {
		do {
3944
			if (READ_ONCE(i915->gt.active_requests))
3945 3946
				flush_delayed_work(&i915->gem.retire_work);
			drain_delayed_work(&i915->gem.idle_work);
3947
		} while (READ_ONCE(i915->gt.awake));
3948
	}
3949

3950
	if (val & DROP_FREED)
3951
		i915_gem_drain_freed_objects(i915);
3952

3953
	return 0;
3954 3955
}

3956 3957 3958
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
3959

3960 3961
static int
i915_cache_sharing_get(void *data, u64 *val)
3962
{
3963
	struct drm_i915_private *dev_priv = data;
3964
	intel_wakeref_t wakeref;
3965
	u32 snpcr = 0;
3966

3967
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
3968 3969
		return -ENODEV;

3970 3971
	with_intel_runtime_pm(dev_priv, wakeref)
		snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3972

3973
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
3974

3975
	return 0;
3976 3977
}

3978 3979
static int
i915_cache_sharing_set(void *data, u64 val)
3980
{
3981
	struct drm_i915_private *dev_priv = data;
3982
	intel_wakeref_t wakeref;
3983

3984
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
3985 3986
		return -ENODEV;

3987
	if (val > 3)
3988 3989
		return -EINVAL;

3990
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
3991 3992 3993 3994 3995 3996 3997 3998 3999
	with_intel_runtime_pm(dev_priv, wakeref) {
		u32 snpcr;

		/* Update the cache sharing policy here as well */
		snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
		snpcr &= ~GEN6_MBC_SNPCR_MASK;
		snpcr |= val << GEN6_MBC_SNPCR_SHIFT;
		I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
	}
4000

4001
	return 0;
4002 4003
}

4004 4005 4006
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4007

4008
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4009
					  struct sseu_dev_info *sseu)
4010
{
4011 4012 4013
#define SS_MAX 2
	const int ss_max = SS_MAX;
	u32 sig1[SS_MAX], sig2[SS_MAX];
4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027
	int ss;

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

4028
		sseu->slice_mask = BIT(0);
4029
		sseu->subslice_mask[0] |= BIT(ss);
4030 4031 4032 4033
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4034 4035 4036
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
4037
	}
4038
#undef SS_MAX
4039 4040
}

4041 4042 4043
static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
				     struct sseu_dev_info *sseu)
{
4044
#define SS_MAX 6
4045
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
4046
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
4047 4048
	int s, ss;

4049
	for (s = 0; s < info->sseu.max_slices; s++) {
4050 4051
		/*
		 * FIXME: Valid SS Mask respects the spec and read
4052
		 * only valid bits for those registers, excluding reserved
4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070
		 * although this seems wrong because it would leave many
		 * subslices without ACK.
		 */
		s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
			GEN10_PGCTL_VALID_SS_MASK(s);
		eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
		eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
	}

	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

4071
	for (s = 0; s < info->sseu.max_slices; s++) {
4072 4073 4074 4075 4076
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		sseu->slice_mask |= BIT(s);
4077
		sseu->subslice_mask[s] = info->sseu.subslice_mask[s];
4078

4079
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093
			unsigned int eu_cnt;

			if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
					       eu_mask[ss % 2]);
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
		}
	}
4094
#undef SS_MAX
4095 4096
}

4097
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4098
				    struct sseu_dev_info *sseu)
4099
{
4100
#define SS_MAX 3
4101
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
4102
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
4103
	int s, ss;
4104

4105
	for (s = 0; s < info->sseu.max_slices; s++) {
4106 4107 4108 4109 4110
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4111 4112 4113 4114 4115 4116 4117 4118 4119
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

4120
	for (s = 0; s < info->sseu.max_slices; s++) {
4121 4122 4123 4124
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

4125
		sseu->slice_mask |= BIT(s);
4126

4127
		if (IS_GEN9_BC(dev_priv))
4128
			sseu->subslice_mask[s] =
4129
				RUNTIME_INFO(dev_priv)->sseu.subslice_mask[s];
4130

4131
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
4132 4133
			unsigned int eu_cnt;

4134
			if (IS_GEN9_LP(dev_priv)) {
4135 4136 4137
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
4138

4139
				sseu->subslice_mask[s] |= BIT(ss);
4140
			}
4141

4142 4143
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
4144 4145 4146 4147
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
4148 4149
		}
	}
4150
#undef SS_MAX
4151 4152
}

4153
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4154
					 struct sseu_dev_info *sseu)
4155 4156
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4157
	int s;
4158

4159
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4160

4161
	if (sseu->slice_mask) {
4162
		sseu->eu_per_subslice =
4163
			RUNTIME_INFO(dev_priv)->sseu.eu_per_subslice;
4164 4165
		for (s = 0; s < fls(sseu->slice_mask); s++) {
			sseu->subslice_mask[s] =
4166
				RUNTIME_INFO(dev_priv)->sseu.subslice_mask[s];
4167
		}
4168 4169
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
4170 4171

		/* subtract fused off EU(s) from enabled slice(s) */
4172
		for (s = 0; s < fls(sseu->slice_mask); s++) {
4173
			u8 subslice_7eu =
4174
				RUNTIME_INFO(dev_priv)->sseu.subslice_7eu[s];
4175

4176
			sseu->eu_total -= hweight8(subslice_7eu);
4177 4178 4179 4180
		}
	}
}

4181 4182 4183 4184 4185
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";
4186
	int s;
4187

4188 4189
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
4190
	seq_printf(m, "  %s Slice Total: %u\n", type,
4191
		   hweight8(sseu->slice_mask));
4192
	seq_printf(m, "  %s Subslice Total: %u\n", type,
4193
		   sseu_subslice_total(sseu));
4194 4195 4196 4197
	for (s = 0; s < fls(sseu->slice_mask); s++) {
		seq_printf(m, "  %s Slice%i subslices: %u\n", type,
			   s, hweight8(sseu->subslice_mask[s]));
	}
4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4218 4219
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4220
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
4221
	struct sseu_dev_info sseu;
4222
	intel_wakeref_t wakeref;
4223

4224
	if (INTEL_GEN(dev_priv) < 8)
4225 4226 4227
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
4228
	i915_print_sseu_info(m, true, &RUNTIME_INFO(dev_priv)->sseu);
4229

4230
	seq_puts(m, "SSEU Device Status\n");
4231
	memset(&sseu, 0, sizeof(sseu));
4232 4233
	sseu.max_slices = RUNTIME_INFO(dev_priv)->sseu.max_slices;
	sseu.max_subslices = RUNTIME_INFO(dev_priv)->sseu.max_subslices;
4234
	sseu.max_eus_per_subslice =
4235
		RUNTIME_INFO(dev_priv)->sseu.max_eus_per_subslice;
4236

4237 4238 4239 4240 4241 4242 4243 4244 4245
	with_intel_runtime_pm(dev_priv, wakeref) {
		if (IS_CHERRYVIEW(dev_priv))
			cherryview_sseu_device_status(dev_priv, &sseu);
		else if (IS_BROADWELL(dev_priv))
			broadwell_sseu_device_status(dev_priv, &sseu);
		else if (IS_GEN(dev_priv, 9))
			gen9_sseu_device_status(dev_priv, &sseu);
		else if (INTEL_GEN(dev_priv) >= 10)
			gen10_sseu_device_status(dev_priv, &sseu);
4246
	}
4247

4248
	i915_print_sseu_info(m, false, &sseu);
4249

4250 4251 4252
	return 0;
}

4253 4254
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4255
	struct drm_i915_private *i915 = inode->i_private;
4256

4257
	if (INTEL_GEN(i915) < 6)
4258 4259
		return 0;

4260
	file->private_data = (void *)(uintptr_t)intel_runtime_pm_get(i915);
4261
	intel_uncore_forcewake_user_get(&i915->uncore);
4262 4263 4264 4265

	return 0;
}

4266
static int i915_forcewake_release(struct inode *inode, struct file *file)
4267
{
4268
	struct drm_i915_private *i915 = inode->i_private;
4269

4270
	if (INTEL_GEN(i915) < 6)
4271 4272
		return 0;

4273
	intel_uncore_forcewake_user_put(&i915->uncore);
4274 4275
	intel_runtime_pm_put(i915,
			     (intel_wakeref_t)(uintptr_t)file->private_data);
4276 4277 4278 4279 4280 4281 4282 4283 4284 4285

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4286 4287 4288 4289 4290
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

4291 4292 4293 4294 4295 4296 4297
	/* Synchronize with everything first in case there's been an HPD
	 * storm, but we haven't finished handling it in the kernel yet
	 */
	synchronize_irq(dev_priv->drm.irq);
	flush_work(&dev_priv->hotplug.dig_port_work);
	flush_work(&dev_priv->hotplug.hotplug_work);

L
Lyude 已提交
4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367
	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440
static int i915_hpd_short_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Enabled: %s\n",
		   yesno(dev_priv->hotplug.hpd_short_storm_enabled));

	return 0;
}

static int
i915_hpd_short_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_short_storm_ctl_show,
			   inode->i_private);
}

static ssize_t i915_hpd_short_storm_ctl_write(struct file *file,
					      const char __user *ubuf,
					      size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	char *newline;
	char tmp[16];
	int i;
	bool new_state;

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	/* Reset to the "default" state for this system */
	if (strcmp(tmp, "reset") == 0)
		new_state = !HAS_DP_MST(dev_priv);
	else if (kstrtobool(tmp, &new_state) != 0)
		return -EINVAL;

	DRM_DEBUG_KMS("%sabling HPD short storm detection\n",
		      new_state ? "En" : "Dis");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_short_storm_enabled = new_state;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static const struct file_operations i915_hpd_short_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_short_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_short_storm_ctl_write,
};

4441 4442 4443 4444
static int i915_drrs_ctl_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4445
	struct intel_crtc *crtc;
4446 4447 4448 4449

	if (INTEL_GEN(dev_priv) < 7)
		return -ENODEV;

4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465
	for_each_intel_crtc(dev, crtc) {
		struct drm_connector_list_iter conn_iter;
		struct intel_crtc_state *crtc_state;
		struct drm_connector *connector;
		struct drm_crtc_commit *commit;
		int ret;

		ret = drm_modeset_lock_single_interruptible(&crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		if (!crtc_state->base.active ||
		    !crtc_state->has_drrs)
			goto out;
4466

4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (ret)
				goto out;
		}

		drm_connector_list_iter_begin(dev, &conn_iter);
		drm_for_each_connector_iter(connector, &conn_iter) {
			struct intel_encoder *encoder;
			struct intel_dp *intel_dp;

			if (!(crtc_state->base.connector_mask &
			      drm_connector_mask(connector)))
				continue;

			encoder = intel_attached_encoder(connector);
4484 4485 4486 4487 4488 4489 4490 4491 4492
			if (encoder->type != INTEL_OUTPUT_EDP)
				continue;

			DRM_DEBUG_DRIVER("Manually %sabling DRRS. %llu\n",
						val ? "en" : "dis", val);

			intel_dp = enc_to_intel_dp(&encoder->base);
			if (val)
				intel_edp_drrs_enable(intel_dp,
4493
						      crtc_state);
4494 4495
			else
				intel_edp_drrs_disable(intel_dp,
4496
						       crtc_state);
4497
		}
4498 4499 4500 4501 4502 4503
		drm_connector_list_iter_end(&conn_iter);

out:
		drm_modeset_unlock(&crtc->base.mutex);
		if (ret)
			return ret;
4504 4505 4506 4507 4508 4509 4510
	}

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_drrs_ctl_fops, NULL, i915_drrs_ctl_set, "%llu\n");

4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571
static ssize_t
i915_fifo_underrun_reset_write(struct file *filp,
			       const char __user *ubuf,
			       size_t cnt, loff_t *ppos)
{
	struct drm_i915_private *dev_priv = filp->private_data;
	struct intel_crtc *intel_crtc;
	struct drm_device *dev = &dev_priv->drm;
	int ret;
	bool reset;

	ret = kstrtobool_from_user(ubuf, cnt, &reset);
	if (ret)
		return ret;

	if (!reset)
		return cnt;

	for_each_intel_crtc(dev, intel_crtc) {
		struct drm_crtc_commit *commit;
		struct intel_crtc_state *crtc_state;

		ret = drm_modeset_lock_single_interruptible(&intel_crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(intel_crtc->base.state);
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (!ret)
				ret = wait_for_completion_interruptible(&commit->flip_done);
		}

		if (!ret && crtc_state->base.active) {
			DRM_DEBUG_KMS("Re-arming FIFO underruns on pipe %c\n",
				      pipe_name(intel_crtc->pipe));

			intel_crtc_arm_fifo_underrun(intel_crtc, crtc_state);
		}

		drm_modeset_unlock(&intel_crtc->base.mutex);

		if (ret)
			return ret;
	}

	ret = intel_fbc_reset_underrun(dev_priv);
	if (ret)
		return ret;

	return cnt;
}

static const struct file_operations i915_fifo_underrun_reset_ops = {
	.owner = THIS_MODULE,
	.open = simple_open,
	.write = i915_fifo_underrun_reset_write,
	.llseek = default_llseek,
};

4572
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4573
	{"i915_capabilities", i915_capabilities, 0},
4574
	{"i915_gem_objects", i915_gem_object_info, 0},
4575
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4576
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4577
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4578
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4579
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4580
	{"i915_guc_info", i915_guc_info, 0},
4581
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4582
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4583
	{"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4584
	{"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4585
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4586
	{"i915_frequency_info", i915_frequency_info, 0},
4587
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4588
	{"i915_reset_info", i915_reset_info, 0},
4589
	{"i915_drpc_info", i915_drpc_info, 0},
4590
	{"i915_emon_status", i915_emon_status, 0},
4591
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4592
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4593
	{"i915_fbc_status", i915_fbc_status, 0},
4594
	{"i915_ips_status", i915_ips_status, 0},
4595
	{"i915_sr_status", i915_sr_status, 0},
4596
	{"i915_opregion", i915_opregion, 0},
4597
	{"i915_vbt", i915_vbt, 0},
4598
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4599
	{"i915_context_status", i915_context_status, 0},
4600
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4601
	{"i915_swizzle_info", i915_swizzle_info, 0},
4602
	{"i915_llc", i915_llc, 0},
4603
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4604
	{"i915_energy_uJ", i915_energy_uJ, 0},
4605
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4606
	{"i915_power_domain_info", i915_power_domain_info, 0},
4607
	{"i915_dmc_info", i915_dmc_info, 0},
4608
	{"i915_display_info", i915_display_info, 0},
4609
	{"i915_engine_info", i915_engine_info, 0},
4610
	{"i915_rcs_topology", i915_rcs_topology, 0},
4611
	{"i915_shrinker_info", i915_shrinker_info, 0},
4612
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4613
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4614
	{"i915_wa_registers", i915_wa_registers, 0},
4615
	{"i915_ddb_info", i915_ddb_info, 0},
4616
	{"i915_sseu_status", i915_sseu_status, 0},
4617
	{"i915_drrs_status", i915_drrs_status, 0},
4618
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4619
};
4620
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4621

4622
static const struct i915_debugfs_files {
4623 4624 4625 4626 4627 4628
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4629
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4630
	{"i915_error_state", &i915_error_state_fops},
4631
	{"i915_gpu_info", &i915_gpu_info_fops},
4632
#endif
4633
	{"i915_fifo_underrun_reset", &i915_fifo_underrun_reset_ops},
4634 4635 4636
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4637
	{"i915_fbc_false_color", &i915_fbc_false_color_fops},
4638 4639
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4640
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
4641 4642
	{"i915_guc_log_level", &i915_guc_log_level_fops},
	{"i915_guc_log_relay", &i915_guc_log_relay_fops},
4643
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4644
	{"i915_hpd_short_storm_ctl", &i915_hpd_short_storm_ctl_fops},
4645
	{"i915_ipc_status", &i915_ipc_status_fops},
4646 4647
	{"i915_drrs_ctl", &i915_drrs_ctl_fops},
	{"i915_edp_psr_debug", &i915_edp_psr_debug_fops}
4648 4649
};

4650
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4651
{
4652
	struct drm_minor *minor = dev_priv->drm.primary;
4653
	struct dentry *ent;
4654
	int i;
4655

4656 4657 4658 4659 4660
	ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
				  minor->debugfs_root, to_i915(minor->dev),
				  &i915_forcewake_fops);
	if (!ent)
		return -ENOMEM;
4661

4662
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4663 4664 4665 4666
		ent = debugfs_create_file(i915_debugfs_files[i].name,
					  S_IRUGO | S_IWUSR,
					  minor->debugfs_root,
					  to_i915(minor->dev),
4667
					  i915_debugfs_files[i].fops);
4668 4669
		if (!ent)
			return -ENOMEM;
4670
	}
4671

4672 4673
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4674 4675 4676
					minor->debugfs_root, minor);
}

4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4706
	u8 buf[16];
4707 4708 4709
	ssize_t err;
	int i;

4710 4711 4712
	if (connector->status != connector_status_connected)
		return -ENODEV;

4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4726 4727 4728 4729
		if (err < 0)
			seq_printf(m, "%04x: ERROR %d\n", b->offset, (int)err);
		else
			seq_printf(m, "%04x: %*ph\n", b->offset, (int)err, buf);
4730
	}
4731 4732 4733

	return 0;
}
4734
DEFINE_SHOW_ATTRIBUTE(i915_dpcd);
4735

4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}
4756
DEFINE_SHOW_ATTRIBUTE(i915_panel);
4757

4758 4759 4760 4761 4762 4763 4764 4765 4766
static int i915_hdcp_sink_capability_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_connector *intel_connector = to_intel_connector(connector);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	/* HDCP is supported by connector */
4767
	if (!intel_connector->hdcp.shim)
4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779
		return -EINVAL;

	seq_printf(m, "%s:%d HDCP version: ", connector->name,
		   connector->base.id);
	seq_printf(m, "%s ", !intel_hdcp_capable(intel_connector) ?
		   "None" : "HDCP1.4");
	seq_puts(m, "\n");

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_hdcp_sink_capability);

4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793
static int i915_dsc_fec_support_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct drm_device *dev = connector->dev;
	struct drm_crtc *crtc;
	struct intel_dp *intel_dp;
	struct drm_modeset_acquire_ctx ctx;
	struct intel_crtc_state *crtc_state = NULL;
	int ret = 0;
	bool try_again = false;

	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);

	do {
4794
		try_again = false;
4795 4796 4797
		ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
				       &ctx);
		if (ret) {
4798 4799 4800 4801
			if (ret == -EDEADLK && !drm_modeset_backoff(&ctx)) {
				try_again = true;
				continue;
			}
4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823
			break;
		}
		crtc = connector->state->crtc;
		if (connector->status != connector_status_connected || !crtc) {
			ret = -ENODEV;
			break;
		}
		ret = drm_modeset_lock(&crtc->mutex, &ctx);
		if (ret == -EDEADLK) {
			ret = drm_modeset_backoff(&ctx);
			if (!ret) {
				try_again = true;
				continue;
			}
			break;
		} else if (ret) {
			break;
		}
		intel_dp = enc_to_intel_dp(&intel_attached_encoder(connector)->base);
		crtc_state = to_intel_crtc_state(crtc->state);
		seq_printf(m, "DSC_Enabled: %s\n",
			   yesno(crtc_state->dsc_params.compression_enable));
4824 4825
		seq_printf(m, "DSC_Sink_Support: %s\n",
			   yesno(drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)));
4826 4827
		seq_printf(m, "Force_DSC_Enable: %s\n",
			   yesno(intel_dp->force_dsc_en));
4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883
		if (!intel_dp_is_edp(intel_dp))
			seq_printf(m, "FEC_Sink_Support: %s\n",
				   yesno(drm_dp_sink_supports_fec(intel_dp->fec_capable)));
	} while (try_again);

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);

	return ret;
}

static ssize_t i915_dsc_fec_support_write(struct file *file,
					  const char __user *ubuf,
					  size_t len, loff_t *offp)
{
	bool dsc_enable = false;
	int ret;
	struct drm_connector *connector =
		((struct seq_file *)file->private_data)->private;
	struct intel_encoder *encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	if (len == 0)
		return 0;

	DRM_DEBUG_DRIVER("Copied %zu bytes from user to force DSC\n",
			 len);

	ret = kstrtobool_from_user(ubuf, len, &dsc_enable);
	if (ret < 0)
		return ret;

	DRM_DEBUG_DRIVER("Got %s for DSC Enable\n",
			 (dsc_enable) ? "true" : "false");
	intel_dp->force_dsc_en = dsc_enable;

	*offp += len;
	return len;
}

static int i915_dsc_fec_support_open(struct inode *inode,
				     struct file *file)
{
	return single_open(file, i915_dsc_fec_support_show,
			   inode->i_private);
}

static const struct file_operations i915_dsc_fec_support_fops = {
	.owner = THIS_MODULE,
	.open = i915_dsc_fec_support_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_dsc_fec_support_write
};

4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;
4896
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4897 4898 4899 4900 4901 4902 4903

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4904 4905 4906
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

4907
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
4908 4909
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
4910 4911 4912
		debugfs_create_file("i915_psr_sink_status", S_IRUGO, root,
				    connector, &i915_psr_sink_status_fops);
	}
4913

4914 4915 4916 4917 4918 4919 4920
	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIB) {
		debugfs_create_file("i915_hdcp_sink_capability", S_IRUGO, root,
				    connector, &i915_hdcp_sink_capability_fops);
	}

4921 4922 4923 4924 4925 4926
	if (INTEL_GEN(dev_priv) >= 10 &&
	    (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	     connector->connector_type == DRM_MODE_CONNECTOR_eDP))
		debugfs_create_file("i915_dsc_fec_support", S_IRUGO, root,
				    connector, &i915_dsc_fec_support_fops);

4927 4928
	return 0;
}