i915_debugfs.c 148.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

69 70
static int i915_capabilities(struct seq_file *m, void *data)
{
71
	struct drm_info_node *node = m->private;
72 73 74 75
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
76
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
77 78 79 80 81
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
82 83 84

	return 0;
}
85

86
static char get_active_flag(struct drm_i915_gem_object *obj)
87
{
88
	return i915_gem_object_is_active(obj) ? '*' : ' ';
89 90
}

91
static char get_pin_flag(struct drm_i915_gem_object *obj)
92 93 94 95
{
	return obj->pin_display ? 'p' : ' ';
}

96
static char get_tiling_flag(struct drm_i915_gem_object *obj)
97
{
98
	switch (i915_gem_object_get_tiling(obj)) {
99
	default:
100 101 102
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
103
	}
104 105
}

106
static char get_global_flag(struct drm_i915_gem_object *obj)
107
{
C
Chris Wilson 已提交
108
	return i915_gem_object_to_ggtt(obj, NULL) ?  'g' : ' ';
109 110
}

111
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
112
{
113
	return obj->mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
114 115
}

116 117 118 119 120
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

121
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
122
		if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
123 124 125 126 127 128
			size += vma->node.size;
	}

	return size;
}

129 130 131
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
132
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
133
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
134
	struct i915_vma *vma;
135
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
136
	int pin_count = 0;
137
	enum intel_engine_id id;
B
Ben Widawsky 已提交
138

139 140
	lockdep_assert_held(&obj->base.dev->struct_mutex);

141
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
142
		   &obj->base,
143
		   get_active_flag(obj),
144 145
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
146
		   get_global_flag(obj),
147
		   get_pin_mapped_flag(obj),
148
		   obj->base.size / 1024,
149
		   obj->base.read_domains,
150
		   obj->base.write_domain);
151
	for_each_engine_id(engine, dev_priv, id)
152
		seq_printf(m, "%x ",
153 154
			   i915_gem_active_get_seqno(&obj->last_read[id],
						     &obj->base.dev->struct_mutex));
155
	seq_printf(m, "] %x %s%s%s",
156 157
		   i915_gem_active_get_seqno(&obj->last_write,
					     &obj->base.dev->struct_mutex),
158
		   i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
159 160 161 162
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
163
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
164
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
165
			pin_count++;
D
Dan Carpenter 已提交
166 167
	}
	seq_printf(m, " (pinned x %d)", pin_count);
168 169
	if (obj->pin_display)
		seq_printf(m, " (display)");
170
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
171 172 173
		if (!drm_mm_node_allocated(&vma->node))
			continue;

174
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
175
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
176
			   vma->node.start, vma->node.size);
177
		if (i915_vma_is_ggtt(vma))
178
			seq_printf(m, ", type: %u", vma->ggtt_view.type);
179 180 181 182
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
183
		seq_puts(m, ")");
B
Ben Widawsky 已提交
184
	}
185
	if (obj->stolen)
186
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
187
	if (obj->pin_display || obj->fault_mappable) {
188
		char s[3], *t = s;
189
		if (obj->pin_display)
190 191 192 193 194 195
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
196

197 198
	engine = i915_gem_active_get_engine(&obj->last_write,
					    &obj->base.dev->struct_mutex);
199 200 201
	if (engine)
		seq_printf(m, " (%s)", engine->name);

202 203 204
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
205 206
}

207 208 209 210
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
211
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
212
	struct drm_i915_gem_object *b =
213
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
214

R
Rasmus Villemoes 已提交
215 216 217 218 219
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
220 221 222 223
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
224
	struct drm_info_node *node = m->private;
225
	struct drm_device *dev = node->minor->dev;
226
	struct drm_i915_private *dev_priv = to_i915(dev);
227
	struct drm_i915_gem_object *obj;
228
	u64 total_obj_size, total_gtt_size;
229 230 231 232 233 234 235 236 237 238 239 240
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

241
		list_add(&obj->obj_exec_link, &stolen);
242 243

		total_obj_size += obj->base.size;
244
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
245 246 247 248 249 250
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

251
		list_add(&obj->obj_exec_link, &stolen);
252 253 254 255 256 257 258

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
259
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
260 261 262
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
263
		list_del_init(&obj->obj_exec_link);
264 265 266
	}
	mutex_unlock(&dev->struct_mutex);

267
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
268 269 270 271
		   count, total_obj_size, total_gtt_size);
	return 0;
}

272
struct file_stats {
273
	struct drm_i915_file_private *file_priv;
274 275 276 277
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
278 279 280 281 282 283
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
284
	struct i915_vma *vma;
285 286 287

	stats->count++;
	stats->total += obj->base.size;
288 289
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
290 291 292
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

293 294 295
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
296

297
		if (i915_vma_is_ggtt(vma)) {
298 299 300
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
301

302
			if (ppgtt->base.file != stats->file_priv)
303 304
				continue;
		}
305

306
		if (i915_vma_is_active(vma))
307 308 309
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
310 311 312 313 314
	}

	return 0;
}

315 316
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
317
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
318 319 320 321 322 323 324 325 326
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
327 328 329 330 331 332

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
333
	struct intel_engine_cs *engine;
334
	int j;
335 336 337

	memset(&stats, 0, sizeof(stats));

338
	for_each_engine(engine, dev_priv) {
339
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
340
			list_for_each_entry(obj,
341
					    &engine->batch_pool.cache_list[j],
342 343 344
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
345
	}
346

347
	print_file_stats(m, "[k]batch pool", stats);
348 349
}

350 351 352 353 354 355 356
static int per_file_ctx_stats(int id, void *ptr, void *data)
{
	struct i915_gem_context *ctx = ptr;
	int n;

	for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
		if (ctx->engine[n].state)
357
			per_file_stats(0, ctx->engine[n].state->obj, data);
358
		if (ctx->engine[n].ring)
359
			per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
360 361 362 363 364 365 366 367 368 369 370 371 372
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

373
	mutex_lock(&dev_priv->drm.struct_mutex);
374 375 376
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

377
	list_for_each_entry(file, &dev_priv->drm.filelist, lhead) {
378 379 380
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
381
	mutex_unlock(&dev_priv->drm.struct_mutex);
382 383 384 385

	print_file_stats(m, "[k]contexts", stats);
}

B
Ben Widawsky 已提交
386
static int i915_gem_object_info(struct seq_file *m, void* data)
387
{
388
	struct drm_info_node *node = m->private;
389
	struct drm_device *dev = node->minor->dev;
390 391
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
392 393
	u32 count, mapped_count, purgeable_count, dpy_count;
	u64 size, mapped_size, purgeable_size, dpy_size;
394
	struct drm_i915_gem_object *obj;
395
	struct drm_file *file;
396 397 398 399 400 401
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

402 403 404 405
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

406 407 408
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
409
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
410 411 412 413 414 415 416 417
		size += obj->base.size;
		++count;

		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

418
		if (obj->mapping) {
419 420
			mapped_count++;
			mapped_size += obj->base.size;
421
		}
422
	}
423
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
424

425
	size = count = dpy_size = dpy_count = 0;
426
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
427 428 429
		size += obj->base.size;
		++count;

430
		if (obj->pin_display) {
431 432
			dpy_size += obj->base.size;
			++dpy_count;
433
		}
434

435 436 437 438
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
439

440
		if (obj->mapping) {
441 442
			mapped_count++;
			mapped_size += obj->base.size;
443
		}
444
	}
445 446
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
447
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
448
		   purgeable_count, purgeable_size);
449 450 451 452
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
	seq_printf(m, "%u display objects (pinned), %llu bytes\n",
		   dpy_count, dpy_size);
453

454
	seq_printf(m, "%llu [%llu] gtt total\n",
455
		   ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
456

457 458
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
459 460 461
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
462
	print_context_stats(m, dev_priv);
463 464
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
465 466
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct drm_i915_gem_request *request;
467
		struct task_struct *task;
468 469

		memset(&stats, 0, sizeof(stats));
470
		stats.file_priv = file->driver_priv;
471
		spin_lock(&file->table_lock);
472
		idr_for_each(&file->object_idr, per_file_stats, &stats);
473
		spin_unlock(&file->table_lock);
474 475 476 477 478 479
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
480 481 482 483
		mutex_lock(&dev->struct_mutex);
		request = list_first_entry_or_null(&file_priv->mm.request_list,
						   struct drm_i915_gem_request,
						   client_list);
484
		rcu_read_lock();
485 486 487
		task = pid_task(request && request->ctx->pid ?
				request->ctx->pid : file->pid,
				PIDTYPE_PID);
488
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
489
		rcu_read_unlock();
490
		mutex_unlock(&dev->struct_mutex);
491
	}
492
	mutex_unlock(&dev->filelist_mutex);
493 494 495 496

	return 0;
}

497
static int i915_gem_gtt_info(struct seq_file *m, void *data)
498
{
499
	struct drm_info_node *node = m->private;
500
	struct drm_device *dev = node->minor->dev;
501
	struct drm_i915_private *dev_priv = to_i915(dev);
502
	bool show_pin_display_only = !!node->info_ent->data;
503
	struct drm_i915_gem_object *obj;
504
	u64 total_obj_size, total_gtt_size;
505 506 507 508 509 510 511
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
512
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
513
		if (show_pin_display_only && !obj->pin_display)
514 515
			continue;

516
		seq_puts(m, "   ");
517
		describe_obj(m, obj);
518
		seq_putc(m, '\n');
519
		total_obj_size += obj->base.size;
520
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
521 522 523 524 525
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

526
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
527 528 529 530 531
		   count, total_obj_size, total_gtt_size);

	return 0;
}

532 533
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
534
	struct drm_info_node *node = m->private;
535
	struct drm_device *dev = node->minor->dev;
536
	struct drm_i915_private *dev_priv = to_i915(dev);
537
	struct intel_crtc *crtc;
538 539 540 541 542
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
543

544
	for_each_intel_crtc(dev, crtc) {
545 546
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
547
		struct intel_flip_work *work;
548

549
		spin_lock_irq(&dev->event_lock);
550 551
		work = crtc->flip_work;
		if (work == NULL) {
552
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
553 554
				   pipe, plane);
		} else {
555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572
			u32 pending;
			u32 addr;

			pending = atomic_read(&work->pending);
			if (pending) {
				seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
					   pipe, plane);
			} else {
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
					   pipe, plane);
			}
			if (work->flip_queued_req) {
				struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);

				seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
					   engine->name,
					   i915_gem_request_get_seqno(work->flip_queued_req),
					   dev_priv->next_seqno,
573
					   intel_engine_get_seqno(engine),
574
					   i915_gem_request_completed(work->flip_queued_req));
575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
				   intel_crtc_get_vblank_counter(crtc));
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));

			if (INTEL_INFO(dev)->gen >= 4)
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

			if (work->pending_flip_obj) {
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
592 593
			}
		}
594
		spin_unlock_irq(&dev->event_lock);
595 596
	}

597 598
	mutex_unlock(&dev->struct_mutex);

599 600 601
	return 0;
}

602 603 604 605
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
606
	struct drm_i915_private *dev_priv = to_i915(dev);
607
	struct drm_i915_gem_object *obj;
608
	struct intel_engine_cs *engine;
609
	int total = 0;
610
	int ret, j;
611 612 613 614 615

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

616
	for_each_engine(engine, dev_priv) {
617
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
618 619 620 621
			int count;

			count = 0;
			list_for_each_entry(obj,
622
					    &engine->batch_pool.cache_list[j],
623 624 625
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
626
				   engine->name, j, count);
627 628

			list_for_each_entry(obj,
629
					    &engine->batch_pool.cache_list[j],
630 631 632 633 634 635 636
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
637
		}
638 639
	}

640
	seq_printf(m, "total: %d\n", total);
641 642 643 644 645 646

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

647 648
static int i915_gem_request_info(struct seq_file *m, void *data)
{
649
	struct drm_info_node *node = m->private;
650
	struct drm_device *dev = node->minor->dev;
651
	struct drm_i915_private *dev_priv = to_i915(dev);
652
	struct intel_engine_cs *engine;
D
Daniel Vetter 已提交
653
	struct drm_i915_gem_request *req;
654
	int ret, any;
655 656 657 658

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
659

660
	any = 0;
661
	for_each_engine(engine, dev_priv) {
662 663 664
		int count;

		count = 0;
665
		list_for_each_entry(req, &engine->request_list, link)
666 667
			count++;
		if (count == 0)
668 669
			continue;

670
		seq_printf(m, "%s requests: %d\n", engine->name, count);
671
		list_for_each_entry(req, &engine->request_list, link) {
672
			struct pid *pid = req->ctx->pid;
673 674 675
			struct task_struct *task;

			rcu_read_lock();
676
			task = pid ? pid_task(pid, PIDTYPE_PID) : NULL;
677
			seq_printf(m, "    %x @ %d: %s [%d]\n",
678
				   req->fence.seqno,
D
Daniel Vetter 已提交
679
				   (int) (jiffies - req->emitted_jiffies),
680 681 682
				   task ? task->comm : "<unknown>",
				   task ? task->pid : -1);
			rcu_read_unlock();
683
		}
684 685

		any++;
686
	}
687 688
	mutex_unlock(&dev->struct_mutex);

689
	if (any == 0)
690
		seq_puts(m, "No requests\n");
691

692 693 694
	return 0;
}

695
static void i915_ring_seqno_info(struct seq_file *m,
696
				 struct intel_engine_cs *engine)
697
{
698 699 700
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct rb_node *rb;

701
	seq_printf(m, "Current sequence (%s): %x\n",
702
		   engine->name, intel_engine_get_seqno(engine));
703 704 705 706 707 708 709 710 711

	spin_lock(&b->lock);
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
		struct intel_wait *w = container_of(rb, typeof(*w), node);

		seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
			   engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
	}
	spin_unlock(&b->lock);
712 713
}

714 715
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
716
	struct drm_info_node *node = m->private;
717
	struct drm_device *dev = node->minor->dev;
718
	struct drm_i915_private *dev_priv = to_i915(dev);
719
	struct intel_engine_cs *engine;
720
	int ret;
721 722 723 724

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
725
	intel_runtime_pm_get(dev_priv);
726

727
	for_each_engine(engine, dev_priv)
728
		i915_ring_seqno_info(m, engine);
729

730
	intel_runtime_pm_put(dev_priv);
731 732
	mutex_unlock(&dev->struct_mutex);

733 734 735 736 737 738
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
739
	struct drm_info_node *node = m->private;
740
	struct drm_device *dev = node->minor->dev;
741
	struct drm_i915_private *dev_priv = to_i915(dev);
742
	struct intel_engine_cs *engine;
743
	int ret, i, pipe;
744 745 746 747

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
748
	intel_runtime_pm_get(dev_priv);
749

750 751 752 753 754 755 756 757 758 759 760 761
	if (IS_CHERRYVIEW(dev)) {
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
762
		for_each_pipe(dev_priv, pipe)
763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (INTEL_INFO(dev)->gen >= 8) {
790 791 792 793 794 795 796 797 798 799 800 801
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

802
		for_each_pipe(dev_priv, pipe) {
803 804 805 806 807
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
808 809 810 811
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
812
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
813 814
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
815
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
816 817
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
818
			seq_printf(m, "Pipe %c IER:\t%08x\n",
819 820
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
821 822

			intel_display_power_put(dev_priv, power_domain);
823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (IS_VALLEYVIEW(dev)) {
J
Jesse Barnes 已提交
846 847 848 849 850 851 852 853
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
854
		for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
884 885 886 887 888 889
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
890
		for_each_pipe(dev_priv, pipe)
891 892 893
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
914
	for_each_engine(engine, dev_priv) {
915
		if (INTEL_INFO(dev)->gen >= 6) {
916 917
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
918
				   engine->name, I915_READ_IMR(engine));
919
		}
920
		i915_ring_seqno_info(m, engine);
921
	}
922
	intel_runtime_pm_put(dev_priv);
923 924
	mutex_unlock(&dev->struct_mutex);

925 926 927
	return 0;
}

928 929
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
930
	struct drm_info_node *node = m->private;
931
	struct drm_device *dev = node->minor->dev;
932
	struct drm_i915_private *dev_priv = to_i915(dev);
933 934 935 936 937
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
938 939 940

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
941
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
942

C
Chris Wilson 已提交
943 944
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
945
		if (!vma)
946
			seq_puts(m, "unused");
947
		else
948
			describe_obj(m, vma->obj);
949
		seq_putc(m, '\n');
950 951
	}

952
	mutex_unlock(&dev->struct_mutex);
953 954 955
	return 0;
}

956 957
static int i915_hws_info(struct seq_file *m, void *data)
{
958
	struct drm_info_node *node = m->private;
959
	struct drm_device *dev = node->minor->dev;
960
	struct drm_i915_private *dev_priv = to_i915(dev);
961
	struct intel_engine_cs *engine;
D
Daniel Vetter 已提交
962
	const u32 *hws;
963 964
	int i;

965
	engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
966
	hws = engine->status_page.page_addr;
967 968 969 970 971 972 973 974 975 976 977
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

978 979 980 981 982 983
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
984
	struct i915_error_state_file_priv *error_priv = filp->private_data;
985
	struct drm_device *dev = error_priv->dev;
986
	int ret;
987 988 989

	DRM_DEBUG_DRIVER("Resetting error state\n");

990 991 992 993
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

1011
	i915_error_state_get(dev, error_priv);
1012

1013 1014 1015
	file->private_data = error_priv;

	return 0;
1016 1017 1018 1019
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
1020
	struct i915_error_state_file_priv *error_priv = file->private_data;
1021

1022
	i915_error_state_put(error_priv);
1023 1024
	kfree(error_priv);

1025 1026 1027
	return 0;
}

1028 1029 1030 1031 1032 1033 1034 1035 1036
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

1037
	ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
1038 1039
	if (ret)
		return ret;
1040

1041
	ret = i915_error_state_to_str(&error_str, error_priv);
1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
1054
	i915_error_state_buf_release(&error_str);
1055
	return ret ?: ret_count;
1056 1057 1058 1059 1060
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1061
	.read = i915_error_state_read,
1062 1063 1064 1065 1066
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

1067 1068
static int
i915_next_seqno_get(void *data, u64 *val)
1069
{
1070
	struct drm_device *dev = data;
1071
	struct drm_i915_private *dev_priv = to_i915(dev);
1072 1073 1074 1075 1076 1077
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1078
	*val = dev_priv->next_seqno;
1079 1080
	mutex_unlock(&dev->struct_mutex);

1081
	return 0;
1082 1083
}

1084 1085 1086 1087
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
1088 1089 1090 1091 1092 1093
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1094
	ret = i915_gem_set_seqno(dev, val);
1095 1096
	mutex_unlock(&dev->struct_mutex);

1097
	return ret;
1098 1099
}

1100 1101
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
1102
			"0x%llx\n");
1103

1104
static int i915_frequency_info(struct seq_file *m, void *unused)
1105
{
1106
	struct drm_info_node *node = m->private;
1107
	struct drm_device *dev = node->minor->dev;
1108
	struct drm_i915_private *dev_priv = to_i915(dev);
1109 1110 1111
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122

	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
		u32 freq_sts;

		mutex_lock(&dev_priv->rps.hw_lock);
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

		seq_printf(m, "max GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));

		seq_printf(m, "min GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));

		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
		mutex_unlock(&dev_priv->rps.hw_lock);
	} else if (INTEL_INFO(dev)->gen >= 6) {
1151 1152 1153
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1154
		u32 rpmodectl, rpinclimit, rpdeclimit;
1155
		u32 rpstat, cagf, reqf;
1156 1157
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1158
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1159 1160
		int max_freq;

1161 1162 1163 1164 1165 1166 1167 1168 1169
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		if (IS_BROXTON(dev)) {
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1170
		/* RPSTAT1 is in the GT power well */
1171 1172
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1173
			goto out;
1174

1175
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1176

1177
		reqf = I915_READ(GEN6_RPNSWREQ);
1178 1179 1180 1181 1182 1183 1184 1185 1186
		if (IS_GEN9(dev))
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
			if (IS_HASWELL(dev) || IS_BROADWELL(dev))
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1187
		reqf = intel_gpu_freq(dev_priv, reqf);
1188

1189 1190 1191 1192
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1193
		rpstat = I915_READ(GEN6_RPSTAT1);
1194 1195 1196 1197 1198 1199
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
1200 1201 1202
		if (IS_GEN9(dev))
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
		else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
B
Ben Widawsky 已提交
1203 1204 1205
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1206
		cagf = intel_gpu_freq(dev_priv, cagf);
1207

1208
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1209 1210
		mutex_unlock(&dev->struct_mutex);

1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
		if (IS_GEN6(dev) || IS_GEN7(dev)) {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1224
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1225
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1226
		seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
1227 1228
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1229
			   (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
1230 1231 1232 1233
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1234 1235 1236 1237
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1238
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1239
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1240 1241 1242 1243 1244 1245
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1246 1247 1248
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1249 1250 1251 1252 1253 1254
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1255 1256
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1257

1258 1259
		max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
			    rp_state_cap >> 16) & 0xff;
1260 1261
		max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
			     GEN9_FREQ_SCALER : 1);
1262
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1263
			   intel_gpu_freq(dev_priv, max_freq));
1264 1265

		max_freq = (rp_state_cap & 0xff00) >> 8;
1266 1267
		max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
			     GEN9_FREQ_SCALER : 1);
1268
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1269
			   intel_gpu_freq(dev_priv, max_freq));
1270

1271 1272
		max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
			    rp_state_cap >> 0) & 0xff;
1273 1274
		max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
			     GEN9_FREQ_SCALER : 1);
1275
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1276
			   intel_gpu_freq(dev_priv, max_freq));
1277
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1278
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1279

1280 1281 1282
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1283 1284
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1285 1286
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1287 1288
		seq_printf(m, "Boost freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
1289 1290 1291 1292 1293
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1294
	} else {
1295
		seq_puts(m, "no P-state info available\n");
1296
	}
1297

1298 1299 1300 1301
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1302 1303 1304
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1305 1306
}

1307 1308 1309
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
1310
	struct drm_device *dev = node->minor->dev;
1311
	struct drm_i915_private *dev_priv = to_i915(dev);
1312
	struct intel_engine_cs *engine;
1313 1314
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1315
	u32 instdone[I915_NUM_INSTDONE_REG];
1316 1317
	enum intel_engine_id id;
	int j;
1318 1319 1320 1321 1322 1323

	if (!i915.enable_hangcheck) {
		seq_printf(m, "Hangcheck disabled\n");
		return 0;
	}

1324 1325
	intel_runtime_pm_get(dev_priv);

1326
	for_each_engine_id(engine, dev_priv, id) {
1327
		acthd[id] = intel_engine_get_active_head(engine);
1328
		seqno[id] = intel_engine_get_seqno(engine);
1329 1330
	}

1331
	i915_get_extra_instdone(dev_priv, instdone);
1332

1333 1334
	intel_runtime_pm_put(dev_priv);

1335 1336 1337 1338 1339 1340 1341
	if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
		seq_printf(m, "Hangcheck active, fires in %dms\n",
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
	} else
		seq_printf(m, "Hangcheck inactive\n");

1342
	for_each_engine_id(engine, dev_priv, id) {
1343
		seq_printf(m, "%s:\n", engine->name);
1344 1345 1346 1347
		seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
			   engine->hangcheck.seqno,
			   seqno[id],
			   engine->last_submitted_seqno);
1348 1349 1350 1351
		seq_printf(m, "\twaiters? %s, fake irq active? %s\n",
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
					  &dev_priv->gpu_error.missed_irq_rings)));
1352
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1353
			   (long long)engine->hangcheck.acthd,
1354
			   (long long)acthd[id]);
1355 1356
		seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
		seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
1357

1358
		if (engine->id == RCS) {
1359 1360 1361 1362 1363 1364 1365 1366 1367
			seq_puts(m, "\tinstdone read =");

			for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
				seq_printf(m, " 0x%08x", instdone[j]);

			seq_puts(m, "\n\tinstdone accu =");

			for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
				seq_printf(m, " 0x%08x",
1368
					   engine->hangcheck.instdone[j]);
1369 1370 1371

			seq_puts(m, "\n");
		}
1372 1373 1374 1375 1376
	}

	return 0;
}

1377
static int ironlake_drpc_info(struct seq_file *m)
1378
{
1379
	struct drm_info_node *node = m->private;
1380
	struct drm_device *dev = node->minor->dev;
1381
	struct drm_i915_private *dev_priv = to_i915(dev);
1382 1383 1384 1385 1386 1387 1388
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1389
	intel_runtime_pm_get(dev_priv);
1390 1391 1392 1393 1394

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1395
	intel_runtime_pm_put(dev_priv);
1396
	mutex_unlock(&dev->struct_mutex);
1397

1398
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1399 1400 1401 1402
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1403
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1404
	seq_printf(m, "SW control enabled: %s\n",
1405
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1406
	seq_printf(m, "Gated voltage change: %s\n",
1407
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1408 1409
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1410
	seq_printf(m, "Max P-state: P%d\n",
1411
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1412 1413 1414 1415
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1416
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1417
	seq_puts(m, "Current RS state: ");
1418 1419
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1420
		seq_puts(m, "on\n");
1421 1422
		break;
	case RSX_STATUS_RC1:
1423
		seq_puts(m, "RC1\n");
1424 1425
		break;
	case RSX_STATUS_RC1E:
1426
		seq_puts(m, "RC1E\n");
1427 1428
		break;
	case RSX_STATUS_RS1:
1429
		seq_puts(m, "RS1\n");
1430 1431
		break;
	case RSX_STATUS_RS2:
1432
		seq_puts(m, "RS2 (RC6)\n");
1433 1434
		break;
	case RSX_STATUS_RS3:
1435
		seq_puts(m, "RC3 (RC6+)\n");
1436 1437
		break;
	default:
1438
		seq_puts(m, "unknown\n");
1439 1440
		break;
	}
1441 1442 1443 1444

	return 0;
}

1445
static int i915_forcewake_domains(struct seq_file *m, void *data)
1446
{
1447 1448
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
1449
	struct drm_i915_private *dev_priv = to_i915(dev);
1450 1451 1452
	struct intel_uncore_forcewake_domain *fw_domain;

	spin_lock_irq(&dev_priv->uncore.lock);
1453
	for_each_fw_domain(fw_domain, dev_priv) {
1454
		seq_printf(m, "%s.wake_count = %u\n",
1455
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1456 1457 1458
			   fw_domain->wake_count);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
1459

1460 1461 1462 1463 1464
	return 0;
}

static int vlv_drpc_info(struct seq_file *m)
{
1465
	struct drm_info_node *node = m->private;
1466
	struct drm_device *dev = node->minor->dev;
1467
	struct drm_i915_private *dev_priv = to_i915(dev);
1468
	u32 rpmodectl1, rcctl1, pw_status;
1469

1470 1471
	intel_runtime_pm_get(dev_priv);

1472
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1473 1474 1475
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1476 1477
	intel_runtime_pm_put(dev_priv);

1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1491
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1492
	seq_printf(m, "Media Power Well: %s\n",
1493
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1494

1495 1496 1497 1498 1499
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1500
	return i915_forcewake_domains(m, NULL);
1501 1502
}

1503 1504
static int gen6_drpc_info(struct seq_file *m)
{
1505
	struct drm_info_node *node = m->private;
1506
	struct drm_device *dev = node->minor->dev;
1507
	struct drm_i915_private *dev_priv = to_i915(dev);
B
Ben Widawsky 已提交
1508
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1509
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1510
	unsigned forcewake_count;
1511
	int count = 0, ret;
1512 1513 1514 1515

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1516
	intel_runtime_pm_get(dev_priv);
1517

1518
	spin_lock_irq(&dev_priv->uncore.lock);
1519
	forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
1520
	spin_unlock_irq(&dev_priv->uncore.lock);
1521 1522

	if (forcewake_count) {
1523 1524
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1525 1526 1527 1528 1529 1530 1531
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

1532
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1533
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1534 1535 1536

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1537 1538 1539 1540
	if (INTEL_INFO(dev)->gen >= 9) {
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1541
	mutex_unlock(&dev->struct_mutex);
1542 1543 1544
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1545

1546 1547
	intel_runtime_pm_put(dev_priv);

1548 1549 1550 1551 1552 1553 1554
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1555
	seq_printf(m, "RC1e Enabled: %s\n",
1556 1557 1558
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1559 1560 1561 1562 1563 1564
	if (INTEL_INFO(dev)->gen >= 9) {
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1565 1566 1567 1568
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1569
	seq_puts(m, "Current RC state: ");
1570 1571 1572
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1573
			seq_puts(m, "Core Power Down\n");
1574
		else
1575
			seq_puts(m, "on\n");
1576 1577
		break;
	case GEN6_RC3:
1578
		seq_puts(m, "RC3\n");
1579 1580
		break;
	case GEN6_RC6:
1581
		seq_puts(m, "RC6\n");
1582 1583
		break;
	case GEN6_RC7:
1584
		seq_puts(m, "RC7\n");
1585 1586
		break;
	default:
1587
		seq_puts(m, "Unknown\n");
1588 1589 1590 1591 1592
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1593 1594 1595 1596 1597 1598 1599 1600
	if (INTEL_INFO(dev)->gen >= 9) {
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1612 1613 1614 1615 1616 1617
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1618
	return i915_forcewake_domains(m, NULL);
1619 1620 1621 1622
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1623
	struct drm_info_node *node = m->private;
1624 1625
	struct drm_device *dev = node->minor->dev;

1626
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
1627
		return vlv_drpc_info(m);
1628
	else if (INTEL_INFO(dev)->gen >= 6)
1629 1630 1631 1632 1633
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1634 1635 1636 1637
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
1638
	struct drm_i915_private *dev_priv = to_i915(dev);
1639 1640 1641 1642 1643 1644 1645 1646 1647 1648

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1649 1650
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1651
	struct drm_info_node *node = m->private;
1652
	struct drm_device *dev = node->minor->dev;
1653
	struct drm_i915_private *dev_priv = to_i915(dev);
1654

1655
	if (!HAS_FBC(dev)) {
1656
		seq_puts(m, "FBC unsupported on this chipset\n");
1657 1658 1659
		return 0;
	}

1660
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1661
	mutex_lock(&dev_priv->fbc.lock);
1662

1663
	if (intel_fbc_is_active(dev_priv))
1664
		seq_puts(m, "FBC enabled\n");
1665 1666
	else
		seq_printf(m, "FBC disabled: %s\n",
1667
			   dev_priv->fbc.no_fbc_reason);
1668

1669 1670 1671 1672 1673
	if (INTEL_INFO(dev_priv)->gen >= 7)
		seq_printf(m, "Compressing: %s\n",
			   yesno(I915_READ(FBC_STATUS2) &
				 FBC_COMPRESSION_MASK));

P
Paulo Zanoni 已提交
1674
	mutex_unlock(&dev_priv->fbc.lock);
1675 1676
	intel_runtime_pm_put(dev_priv);

1677 1678 1679
	return 0;
}

1680 1681 1682
static int i915_fbc_fc_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
1683
	struct drm_i915_private *dev_priv = to_i915(dev);
1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695

	if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
	struct drm_device *dev = data;
1696
	struct drm_i915_private *dev_priv = to_i915(dev);
1697 1698 1699 1700 1701
	u32 reg;

	if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
		return -ENODEV;

P
Paulo Zanoni 已提交
1702
	mutex_lock(&dev_priv->fbc.lock);
1703 1704 1705 1706 1707 1708 1709 1710

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1711
	mutex_unlock(&dev_priv->fbc.lock);
1712 1713 1714 1715 1716 1717 1718
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1719 1720
static int i915_ips_status(struct seq_file *m, void *unused)
{
1721
	struct drm_info_node *node = m->private;
1722
	struct drm_device *dev = node->minor->dev;
1723
	struct drm_i915_private *dev_priv = to_i915(dev);
1724

1725
	if (!HAS_IPS(dev)) {
1726 1727 1728 1729
		seq_puts(m, "not supported\n");
		return 0;
	}

1730 1731
	intel_runtime_pm_get(dev_priv);

1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

	if (INTEL_INFO(dev)->gen >= 8) {
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1743

1744 1745
	intel_runtime_pm_put(dev_priv);

1746 1747 1748
	return 0;
}

1749 1750
static int i915_sr_status(struct seq_file *m, void *unused)
{
1751
	struct drm_info_node *node = m->private;
1752
	struct drm_device *dev = node->minor->dev;
1753
	struct drm_i915_private *dev_priv = to_i915(dev);
1754 1755
	bool sr_enabled = false;

1756 1757
	intel_runtime_pm_get(dev_priv);

1758
	if (HAS_PCH_SPLIT(dev))
1759
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1760 1761
	else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
		 IS_I945G(dev) || IS_I945GM(dev))
1762 1763 1764 1765 1766
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1767
	else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
1768
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1769

1770 1771
	intel_runtime_pm_put(dev_priv);

1772 1773
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1774 1775 1776 1777

	return 0;
}

1778 1779
static int i915_emon_status(struct seq_file *m, void *unused)
{
1780
	struct drm_info_node *node = m->private;
1781
	struct drm_device *dev = node->minor->dev;
1782
	struct drm_i915_private *dev_priv = to_i915(dev);
1783
	unsigned long temp, chipset, gfx;
1784 1785
	int ret;

1786 1787 1788
	if (!IS_GEN5(dev))
		return -ENODEV;

1789 1790 1791
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1792 1793 1794 1795

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1796
	mutex_unlock(&dev->struct_mutex);
1797 1798 1799 1800 1801 1802 1803 1804 1805

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1806 1807
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1808
	struct drm_info_node *node = m->private;
1809
	struct drm_device *dev = node->minor->dev;
1810
	struct drm_i915_private *dev_priv = to_i915(dev);
1811
	int ret = 0;
1812
	int gpu_freq, ia_freq;
1813
	unsigned int max_gpu_freq, min_gpu_freq;
1814

1815
	if (!HAS_CORE_RING_FREQ(dev)) {
1816
		seq_puts(m, "unsupported on this chipset\n");
1817 1818 1819
		return 0;
	}

1820 1821
	intel_runtime_pm_get(dev_priv);

1822
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1823
	if (ret)
1824
		goto out;
1825

1826
	if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
1827 1828 1829 1830 1831 1832 1833 1834 1835 1836
		/* Convert GT frequency to 50 HZ units */
		min_gpu_freq =
			dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq =
			dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
	} else {
		min_gpu_freq = dev_priv->rps.min_freq_softlimit;
		max_gpu_freq = dev_priv->rps.max_freq_softlimit;
	}

1837
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1838

1839
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1840 1841 1842 1843
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1844
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1845
			   intel_gpu_freq(dev_priv, (gpu_freq *
1846 1847
				(IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
				 GEN9_FREQ_SCALER : 1))),
1848 1849
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1850 1851
	}

1852
	mutex_unlock(&dev_priv->rps.hw_lock);
1853

1854 1855 1856
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1857 1858
}

1859 1860
static int i915_opregion(struct seq_file *m, void *unused)
{
1861
	struct drm_info_node *node = m->private;
1862
	struct drm_device *dev = node->minor->dev;
1863
	struct drm_i915_private *dev_priv = to_i915(dev);
1864 1865 1866 1867 1868
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1869
		goto out;
1870

1871 1872
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1873 1874 1875

	mutex_unlock(&dev->struct_mutex);

1876
out:
1877 1878 1879
	return 0;
}

1880 1881 1882 1883
static int i915_vbt(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
1884
	struct drm_i915_private *dev_priv = to_i915(dev);
1885 1886 1887 1888 1889 1890 1891 1892
	struct intel_opregion *opregion = &dev_priv->opregion;

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1893 1894
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1895
	struct drm_info_node *node = m->private;
1896
	struct drm_device *dev = node->minor->dev;
1897
	struct intel_framebuffer *fbdev_fb = NULL;
1898
	struct drm_framebuffer *drm_fb;
1899 1900 1901 1902 1903
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1904

1905
#ifdef CONFIG_DRM_FBDEV_EMULATION
1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918
	if (to_i915(dev)->fbdev) {
		fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
			   fbdev_fb->base.depth,
			   fbdev_fb->base.bits_per_pixel,
			   fbdev_fb->base.modifier[0],
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
		describe_obj(m, fbdev_fb->obj);
		seq_putc(m, '\n');
	}
1919
#endif
1920

1921
	mutex_lock(&dev->mode_config.fb_lock);
1922
	drm_for_each_fb(drm_fb, dev) {
1923 1924
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1925 1926
			continue;

1927
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1928 1929 1930
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1931
			   fb->base.bits_per_pixel,
1932
			   fb->base.modifier[0],
1933
			   drm_framebuffer_read_refcount(&fb->base));
1934
		describe_obj(m, fb->obj);
1935
		seq_putc(m, '\n');
1936
	}
1937
	mutex_unlock(&dev->mode_config.fb_lock);
1938
	mutex_unlock(&dev->struct_mutex);
1939 1940 1941 1942

	return 0;
}

1943
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1944 1945
{
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1946 1947
		   ring->space, ring->head, ring->tail,
		   ring->last_retired_head);
1948 1949
}

1950 1951
static int i915_context_status(struct seq_file *m, void *unused)
{
1952
	struct drm_info_node *node = m->private;
1953
	struct drm_device *dev = node->minor->dev;
1954
	struct drm_i915_private *dev_priv = to_i915(dev);
1955
	struct intel_engine_cs *engine;
1956
	struct i915_gem_context *ctx;
1957
	int ret;
1958

1959
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1960 1961 1962
	if (ret)
		return ret;

1963
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1964
		seq_printf(m, "HW context %u ", ctx->hw_id);
1965
		if (ctx->pid) {
1966 1967
			struct task_struct *task;

1968
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1969 1970 1971 1972 1973
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1974 1975
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1976 1977 1978 1979
		} else {
			seq_puts(m, "(kernel) ");
		}

1980 1981
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1982

1983 1984 1985 1986 1987 1988
		for_each_engine(engine, dev_priv) {
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			seq_putc(m, ce->initialised ? 'I' : 'i');
			if (ce->state)
1989
				describe_obj(m, ce->state->obj);
1990
			if (ce->ring)
1991
				describe_ctx_ring(m, ce->ring);
1992 1993
			seq_putc(m, '\n');
		}
1994 1995

		seq_putc(m, '\n');
1996 1997
	}

1998
	mutex_unlock(&dev->struct_mutex);
1999 2000 2001 2002

	return 0;
}

2003
static void i915_dump_lrc_obj(struct seq_file *m,
2004
			      struct i915_gem_context *ctx,
2005
			      struct intel_engine_cs *engine)
2006
{
2007
	struct i915_vma *vma = ctx->engine[engine->id].state;
2008 2009 2010
	struct page *page;
	int j;

2011 2012
	seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);

2013 2014
	if (!vma) {
		seq_puts(m, "\tFake context\n");
2015 2016 2017
		return;
	}

2018 2019
	if (vma->flags & I915_VMA_GLOBAL_BIND)
		seq_printf(m, "\tBound in GGTT at 0x%08x\n",
2020
			   i915_ggtt_offset(vma));
2021

2022 2023
	if (i915_gem_object_get_pages(vma->obj)) {
		seq_puts(m, "\tFailed to get pages for context object\n\n");
2024 2025 2026
		return;
	}

2027 2028 2029
	page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
	if (page) {
		u32 *reg_state = kmap_atomic(page);
2030 2031

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2032 2033 2034
			seq_printf(m,
				   "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   j * 4,
2035 2036 2037 2038 2039 2040 2041 2042 2043
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

	seq_putc(m, '\n');
}

2044 2045 2046 2047
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
2048
	struct drm_i915_private *dev_priv = to_i915(dev);
2049
	struct intel_engine_cs *engine;
2050
	struct i915_gem_context *ctx;
2051
	int ret;
2052 2053 2054 2055 2056 2057 2058 2059 2060 2061

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

D
Dave Gordon 已提交
2062
	list_for_each_entry(ctx, &dev_priv->context_list, link)
2063 2064
		for_each_engine(engine, dev_priv)
			i915_dump_lrc_obj(m, ctx, engine);
2065 2066 2067 2068 2069 2070

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2071 2072 2073 2074
static int i915_execlists(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *)m->private;
	struct drm_device *dev = node->minor->dev;
2075
	struct drm_i915_private *dev_priv = to_i915(dev);
2076
	struct intel_engine_cs *engine;
2077 2078 2079 2080 2081 2082
	u32 status_pointer;
	u8 read_pointer;
	u8 write_pointer;
	u32 status;
	u32 ctx_id;
	struct list_head *cursor;
2083
	int i, ret;
2084 2085 2086 2087 2088 2089 2090 2091 2092 2093

	if (!i915.enable_execlists) {
		seq_puts(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

2094 2095
	intel_runtime_pm_get(dev_priv);

2096
	for_each_engine(engine, dev_priv) {
2097
		struct drm_i915_gem_request *head_req = NULL;
2098 2099
		int count = 0;

2100
		seq_printf(m, "%s\n", engine->name);
2101

2102 2103
		status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
		ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
2104 2105 2106
		seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
			   status, ctx_id);

2107
		status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
2108 2109
		seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);

2110
		read_pointer = engine->next_context_status_buffer;
2111
		write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
2112
		if (read_pointer > write_pointer)
2113
			write_pointer += GEN8_CSB_ENTRIES;
2114 2115 2116
		seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
			   read_pointer, write_pointer);

2117
		for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
2118 2119
			status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
			ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
2120 2121 2122 2123 2124

			seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
				   i, status, ctx_id);
		}

2125
		spin_lock_bh(&engine->execlist_lock);
2126
		list_for_each(cursor, &engine->execlist_queue)
2127
			count++;
2128 2129 2130
		head_req = list_first_entry_or_null(&engine->execlist_queue,
						    struct drm_i915_gem_request,
						    execlist_link);
2131
		spin_unlock_bh(&engine->execlist_lock);
2132 2133 2134

		seq_printf(m, "\t%d requests in queue\n", count);
		if (head_req) {
2135 2136
			seq_printf(m, "\tHead request context: %u\n",
				   head_req->ctx->hw_id);
2137
			seq_printf(m, "\tHead request tail: %u\n",
2138
				   head_req->tail);
2139 2140 2141 2142 2143
		}

		seq_putc(m, '\n');
	}

2144
	intel_runtime_pm_put(dev_priv);
2145 2146 2147 2148 2149
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2150 2151
static const char *swizzle_string(unsigned swizzle)
{
2152
	switch (swizzle) {
2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2168
		return "unknown";
2169 2170 2171 2172 2173 2174 2175
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2176
	struct drm_info_node *node = m->private;
2177
	struct drm_device *dev = node->minor->dev;
2178
	struct drm_i915_private *dev_priv = to_i915(dev);
2179 2180 2181 2182 2183
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2184
	intel_runtime_pm_get(dev_priv);
2185 2186 2187 2188 2189 2190 2191 2192 2193

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2194 2195
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2196 2197 2198 2199
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
B
Ben Widawsky 已提交
2200
	} else if (INTEL_INFO(dev)->gen >= 6) {
2201 2202 2203 2204 2205 2206 2207 2208
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2209
		if (INTEL_INFO(dev)->gen >= 8)
B
Ben Widawsky 已提交
2210 2211 2212 2213 2214
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2215 2216
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2217
	}
2218 2219 2220 2221

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2222
	intel_runtime_pm_put(dev_priv);
2223 2224 2225 2226 2227
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

B
Ben Widawsky 已提交
2228 2229
static int per_file_ctx(int id, void *ptr, void *data)
{
2230
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2231
	struct seq_file *m = data;
2232 2233 2234 2235 2236 2237 2238
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2239

2240 2241 2242
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2243
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2244 2245 2246 2247 2248
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

B
Ben Widawsky 已提交
2249
static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
D
Daniel Vetter 已提交
2250
{
2251
	struct drm_i915_private *dev_priv = to_i915(dev);
2252
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
2253
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2254
	int i;
D
Daniel Vetter 已提交
2255

B
Ben Widawsky 已提交
2256 2257 2258
	if (!ppgtt)
		return;

2259
	for_each_engine(engine, dev_priv) {
2260
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2261
		for (i = 0; i < 4; i++) {
2262
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2263
			pdp <<= 32;
2264
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2265
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2266 2267 2268 2269 2270 2271
		}
	}
}

static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
{
2272
	struct drm_i915_private *dev_priv = to_i915(dev);
2273
	struct intel_engine_cs *engine;
D
Daniel Vetter 已提交
2274

2275
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2276 2277
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2278
	for_each_engine(engine, dev_priv) {
2279
		seq_printf(m, "%s\n", engine->name);
2280
		if (IS_GEN7(dev_priv))
2281 2282 2283 2284 2285 2286 2287 2288
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2289 2290 2291 2292
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2293
		seq_puts(m, "aliasing PPGTT:\n");
2294
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2295

B
Ben Widawsky 已提交
2296
		ppgtt->debug_dump(ppgtt, m);
2297
	}
B
Ben Widawsky 已提交
2298

D
Daniel Vetter 已提交
2299
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2300 2301 2302 2303
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2304
	struct drm_info_node *node = m->private;
B
Ben Widawsky 已提交
2305
	struct drm_device *dev = node->minor->dev;
2306
	struct drm_i915_private *dev_priv = to_i915(dev);
2307
	struct drm_file *file;
B
Ben Widawsky 已提交
2308 2309 2310 2311

	int ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2312
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2313 2314 2315 2316 2317 2318

	if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_info(m, dev);
	else if (INTEL_INFO(dev)->gen >= 6)
		gen6_ppgtt_info(m, dev);

2319
	mutex_lock(&dev->filelist_mutex);
2320 2321
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2322
		struct task_struct *task;
2323

2324
		task = get_pid_task(file->pid, PIDTYPE_PID);
2325 2326
		if (!task) {
			ret = -ESRCH;
2327
			goto out_unlock;
2328
		}
2329 2330
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2331 2332 2333
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}
2334
out_unlock:
2335
	mutex_unlock(&dev->filelist_mutex);
2336

2337
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2338 2339
	mutex_unlock(&dev->struct_mutex);

2340
	return ret;
D
Daniel Vetter 已提交
2341 2342
}

2343 2344
static int count_irq_waiters(struct drm_i915_private *i915)
{
2345
	struct intel_engine_cs *engine;
2346 2347
	int count = 0;

2348
	for_each_engine(engine, i915)
2349
		count += intel_engine_has_waiter(engine);
2350 2351 2352 2353

	return count;
}

2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2368 2369 2370 2371
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
2372
	struct drm_i915_private *dev_priv = to_i915(dev);
2373 2374
	struct drm_file *file;

2375
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2376 2377
	seq_printf(m, "GPU busy? %s [%x]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_engines);
2378
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2379 2380 2381
	seq_printf(m, "Frequency requested %d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2382 2383 2384 2385
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2386 2387 2388 2389
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
2390 2391

	mutex_lock(&dev->filelist_mutex);
2392
	spin_lock(&dev_priv->rps.client_lock);
2393 2394 2395 2396 2397 2398 2399 2400 2401
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
		seq_printf(m, "%s [%d]: %d boosts%s\n",
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2402 2403
			   file_priv->rps.boosts,
			   list_empty(&file_priv->rps.link) ? "" : ", active");
2404 2405
		rcu_read_unlock();
	}
2406
	seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
2407
	spin_unlock(&dev_priv->rps.client_lock);
2408
	mutex_unlock(&dev->filelist_mutex);
2409

2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434
	if (INTEL_GEN(dev_priv) >= 6 &&
	    dev_priv->rps.enabled &&
	    dev_priv->gt.active_engines) {
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
			   rps_power_to_str(dev_priv->rps.power));
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
			   100 * rpup / rpupei,
			   dev_priv->rps.up_threshold);
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
			   100 * rpdown / rpdownei,
			   dev_priv->rps.down_threshold);
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2435
	return 0;
2436 2437
}

2438 2439
static int i915_llc(struct seq_file *m, void *data)
{
2440
	struct drm_info_node *node = m->private;
2441
	struct drm_device *dev = node->minor->dev;
2442
	struct drm_i915_private *dev_priv = to_i915(dev);
2443
	const bool edram = INTEL_GEN(dev_priv) > 8;
2444 2445

	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2446 2447
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2448 2449 2450 2451

	return 0;
}

2452 2453 2454
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
2455
	struct drm_i915_private *dev_priv = to_i915(node->minor->dev);
2456 2457 2458
	struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
	u32 tmp, i;

2459
	if (!HAS_GUC_UCODE(dev_priv))
2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472
		return 0;

	seq_printf(m, "GuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n",
		guc_fw->guc_fw_path);
	seq_printf(m, "\tfetch: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
	seq_printf(m, "\tload: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
	seq_printf(m, "\tversion wanted: %d.%d\n",
		guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
	seq_printf(m, "\tversion found: %d.%d\n",
		guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
A
Alex Dai 已提交
2473 2474 2475 2476 2477 2478
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		guc_fw->header_offset, guc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		guc_fw->ucode_offset, guc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		guc_fw->rsa_offset, guc_fw->rsa_size);
2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495

	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

	return 0;
}

2496 2497 2498 2499
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
				 struct i915_guc_client *client)
{
2500
	struct intel_engine_cs *engine;
2501
	enum intel_engine_id id;
2502 2503 2504 2505 2506 2507 2508 2509 2510
	uint64_t tot = 0;

	seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
		client->priority, client->ctx_index, client->proc_desc_offset);
	seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
		client->doorbell_id, client->doorbell_offset, client->cookie);
	seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
		client->wq_size, client->wq_offset, client->wq_tail);

2511
	seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
2512 2513 2514
	seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
	seq_printf(m, "\tLast submission result: %d\n", client->retcode);

2515 2516 2517
	for_each_engine_id(engine, dev_priv, id) {
		u64 submissions = client->submissions[id];
		tot += submissions;
2518
		seq_printf(m, "\tSubmissions: %llu %s\n",
2519
				submissions, engine->name);
2520 2521 2522 2523 2524 2525 2526 2527
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
2528
	struct drm_i915_private *dev_priv = to_i915(dev);
2529
	struct intel_guc guc;
2530
	struct i915_guc_client client = {};
2531
	struct intel_engine_cs *engine;
2532
	enum intel_engine_id id;
2533 2534
	u64 total = 0;

2535
	if (!HAS_GUC_SCHED(dev_priv))
2536 2537
		return 0;

A
Alex Dai 已提交
2538 2539 2540
	if (mutex_lock_interruptible(&dev->struct_mutex))
		return 0;

2541 2542
	/* Take a local copy of the GuC data, so we can dump it at leisure */
	guc = dev_priv->guc;
A
Alex Dai 已提交
2543
	if (guc.execbuf_client)
2544
		client = *guc.execbuf_client;
A
Alex Dai 已提交
2545 2546

	mutex_unlock(&dev->struct_mutex);
2547

2548 2549 2550 2551
	seq_printf(m, "Doorbell map:\n");
	seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
	seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);

2552 2553 2554 2555 2556 2557 2558
	seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
	seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
	seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
	seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
	seq_printf(m, "GuC last action error code: %d\n", guc.action_err);

	seq_printf(m, "\nGuC submissions:\n");
2559 2560 2561
	for_each_engine_id(engine, dev_priv, id) {
		u64 submissions = guc.submissions[id];
		total += submissions;
2562
		seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
2563
			engine->name, submissions, guc.last_seqno[id]);
2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574
	}
	seq_printf(m, "\t%s: %llu\n", "Total", total);

	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
	i915_guc_client_info(m, dev_priv, &client);

	/* Add more as required ... */

	return 0;
}

A
Alex Dai 已提交
2575 2576 2577 2578
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
2579
	struct drm_i915_private *dev_priv = to_i915(dev);
2580
	struct drm_i915_gem_object *obj;
A
Alex Dai 已提交
2581 2582
	int i = 0, pg;

2583
	if (!dev_priv->guc.log_vma)
A
Alex Dai 已提交
2584 2585
		return 0;

2586 2587 2588
	obj = dev_priv->guc.log_vma->obj;
	for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
		u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
A
Alex Dai 已提交
2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602

		for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
			seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
				   *(log + i), *(log + i + 1),
				   *(log + i + 2), *(log + i + 3));

		kunmap_atomic(log);
	}

	seq_putc(m, '\n');

	return 0;
}

2603 2604 2605 2606
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
2607
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
2608
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2609 2610
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2611
	bool enabled = false;
2612

2613 2614 2615 2616 2617
	if (!HAS_PSR(dev)) {
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2618 2619
	intel_runtime_pm_get(dev_priv);

2620
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2621 2622
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2623
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2624
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2625 2626 2627 2628
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2629

2630
	if (HAS_DDI(dev))
2631
		enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2632 2633 2634 2635 2636 2637 2638
	else {
		for_each_pipe(dev_priv, pipe) {
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
R
Rodrigo Vivi 已提交
2639 2640
		}
	}
2641 2642 2643 2644

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2645 2646 2647 2648 2649 2650 2651 2652 2653
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

	if (!HAS_DDI(dev))
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2654

2655 2656 2657 2658 2659
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2660
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2661
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2662 2663 2664

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2665
	mutex_unlock(&dev_priv->psr.lock);
2666

2667
	intel_runtime_pm_put(dev_priv);
2668 2669 2670
	return 0;
}

2671 2672 2673 2674 2675 2676 2677 2678 2679 2680
static int i915_sink_crc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2681
	for_each_intel_connector(dev, connector) {
2682
		struct drm_crtc *crtc;
2683

2684
		if (!connector->base.state->best_encoder)
2685 2686
			continue;

2687 2688
		crtc = connector->base.state->crtc;
		if (!crtc->state->active)
2689 2690
			continue;

2691
		if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2692 2693
			continue;

2694
		intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2711 2712 2713 2714
static int i915_energy_uJ(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
2715
	struct drm_i915_private *dev_priv = to_i915(dev);
2716 2717 2718 2719 2720 2721
	u64 power;
	u32 units;

	if (INTEL_INFO(dev)->gen < 6)
		return -ENODEV;

2722 2723
	intel_runtime_pm_get(dev_priv);

2724 2725 2726 2727 2728 2729
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2730 2731
	intel_runtime_pm_put(dev_priv);

2732
	seq_printf(m, "%llu", (long long unsigned)power);
2733 2734 2735 2736

	return 0;
}

2737
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2738
{
2739
	struct drm_info_node *node = m->private;
2740
	struct drm_device *dev = node->minor->dev;
2741
	struct drm_i915_private *dev_priv = to_i915(dev);
2742

2743 2744
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2745

2746
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2747
	seq_printf(m, "IRQs disabled: %s\n",
2748
		   yesno(!intel_irqs_enabled(dev_priv)));
2749
#ifdef CONFIG_PM
2750 2751
	seq_printf(m, "Usage count: %d\n",
		   atomic_read(&dev->dev->power.usage_count));
2752 2753 2754
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2755
	seq_printf(m, "PCI device power state: %s [%d]\n",
2756 2757
		   pci_power_name(dev_priv->drm.pdev->current_state),
		   dev_priv->drm.pdev->current_state);
2758

2759 2760 2761
	return 0;
}

2762 2763
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2764
	struct drm_info_node *node = m->private;
2765
	struct drm_device *dev = node->minor->dev;
2766
	struct drm_i915_private *dev_priv = to_i915(dev);
2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
2787
				 intel_display_power_domain_str(power_domain),
2788 2789 2790 2791 2792 2793 2794 2795 2796
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2797 2798 2799 2800
static int i915_dmc_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
2801
	struct drm_i915_private *dev_priv = to_i915(dev);
2802 2803 2804 2805 2806 2807 2808 2809 2810
	struct intel_csr *csr;

	if (!HAS_CSR(dev)) {
		seq_puts(m, "not supported\n");
		return 0;
	}

	csr = &dev_priv->csr;

2811 2812
	intel_runtime_pm_get(dev_priv);

2813 2814 2815 2816
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2817
		goto out;
2818 2819 2820 2821

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2822 2823 2824 2825 2826
	if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2827 2828 2829
	} else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2830 2831
	}

2832 2833 2834 2835 2836
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2837 2838
	intel_runtime_pm_put(dev_priv);

2839 2840 2841
	return 0;
}

2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2864
	struct drm_info_node *node = m->private;
2865 2866 2867 2868 2869 2870 2871
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2872
		   encoder->base.id, encoder->name);
2873 2874 2875 2876
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2877
			   connector->name,
2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2891
	struct drm_info_node *node = m->private;
2892 2893 2894
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2895 2896
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2897

2898
	if (fb)
2899
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2900 2901
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2902 2903
	else
		seq_puts(m, "\tprimary plane disabled\n");
2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2923
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2924
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2925 2926 2927 2928 2929 2930 2931 2932 2933
		intel_panel_info(m, &intel_connector->panel);
}

static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2934
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2948
	struct drm_display_mode *mode;
2949 2950

	seq_printf(m, "connector %d: type %s, status: %s\n",
2951
		   connector->base.id, connector->name,
2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973

	if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
		intel_dp_info(m, intel_connector);
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2974
			intel_lvds_info(m, intel_connector);
2975 2976 2977 2978 2979 2980 2981 2982
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
		    intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
2983
	}
2984

2985 2986 2987
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2988 2989
}

2990 2991
static bool cursor_active(struct drm_device *dev, int pipe)
{
2992
	struct drm_i915_private *dev_priv = to_i915(dev);
2993 2994 2995
	u32 state;

	if (IS_845G(dev) || IS_I865G(dev))
2996
		state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
2997
	else
2998
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2999 3000 3001 3002 3003 3004

	return state;
}

static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
{
3005
	struct drm_i915_private *dev_priv = to_i915(dev);
3006 3007
	u32 pos;

3008
	pos = I915_READ(CURPOS(pipe));
3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

	return cursor_active(dev, pipe);
}

3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
	 * According to doc only one DRM_ROTATE_ is allowed but this
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
3048 3049 3050 3051 3052 3053
		 (rotation & DRM_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
			   state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

		for (i = 0; i < SKL_NUM_SCALERS; i++) {
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3122 3123
static int i915_display_info(struct seq_file *m, void *unused)
{
3124
	struct drm_info_node *node = m->private;
3125
	struct drm_device *dev = node->minor->dev;
3126
	struct drm_i915_private *dev_priv = to_i915(dev);
3127
	struct intel_crtc *crtc;
3128 3129
	struct drm_connector *connector;

3130
	intel_runtime_pm_get(dev_priv);
3131 3132 3133
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3134
	for_each_intel_crtc(dev, crtc) {
3135
		bool active;
3136
		struct intel_crtc_state *pipe_config;
3137
		int x, y;
3138

3139 3140
		pipe_config = to_intel_crtc_state(crtc->base.state);

3141
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3142
			   crtc->base.base.id, pipe_name(crtc->pipe),
3143
			   yesno(pipe_config->base.active),
3144 3145 3146
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3147
		if (pipe_config->base.active) {
3148 3149
			intel_crtc_info(m, crtc);

3150
			active = cursor_position(dev, crtc->pipe, &x, &y);
3151
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
3152
				   yesno(crtc->cursor_base),
3153 3154
				   x, y, crtc->base.cursor->state->crtc_w,
				   crtc->base.cursor->state->crtc_h,
3155
				   crtc->cursor_addr, yesno(active));
3156 3157
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3158
		}
3159 3160 3161 3162

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3163 3164 3165 3166 3167 3168 3169 3170 3171
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
3172
	intel_runtime_pm_put(dev_priv);
3173 3174 3175 3176

	return 0;
}

B
Ben Widawsky 已提交
3177 3178 3179 3180
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
3181
	struct drm_i915_private *dev_priv = to_i915(dev);
3182
	struct intel_engine_cs *engine;
3183
	int num_rings = INTEL_INFO(dev)->num_rings;
3184 3185
	enum intel_engine_id id;
	int j, ret;
B
Ben Widawsky 已提交
3186

3187
	if (!i915.semaphores) {
B
Ben Widawsky 已提交
3188 3189 3190 3191 3192 3193 3194
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3195
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
3196 3197 3198 3199 3200

	if (IS_BROADWELL(dev)) {
		struct page *page;
		uint64_t *seqno;

3201
		page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
B
Ben Widawsky 已提交
3202 3203

		seqno = (uint64_t *)kmap_atomic(page);
3204
		for_each_engine_id(engine, dev_priv, id) {
B
Ben Widawsky 已提交
3205 3206
			uint64_t offset;

3207
			seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
3208 3209 3210

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
3211
				offset = id * I915_NUM_ENGINES + j;
B
Ben Widawsky 已提交
3212 3213 3214 3215 3216 3217 3218
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
3219
				offset = id + (j * I915_NUM_ENGINES);
B
Ben Widawsky 已提交
3220 3221 3222 3223 3224 3225 3226 3227 3228
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
3229
		for_each_engine(engine, dev_priv)
B
Ben Widawsky 已提交
3230 3231
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
3232
					   I915_READ(engine->semaphore.mbox.signal[j]));
B
Ben Widawsky 已提交
3233 3234 3235 3236
		seq_putc(m, '\n');
	}

	seq_puts(m, "\nSync seqno:\n");
3237 3238
	for_each_engine(engine, dev_priv) {
		for (j = 0; j < num_rings; j++)
3239 3240
			seq_printf(m, "  0x%08x ",
				   engine->semaphore.sync_seqno[j]);
B
Ben Widawsky 已提交
3241 3242 3243 3244
		seq_putc(m, '\n');
	}
	seq_putc(m, '\n');

3245
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
3246 3247 3248 3249
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

3250 3251 3252 3253
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
3254
	struct drm_i915_private *dev_priv = to_i915(dev);
3255 3256 3257 3258 3259 3260 3261
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3262 3263
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
			   pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
3264
		seq_printf(m, " tracked hardware state:\n");
3265 3266 3267 3268 3269 3270
		seq_printf(m, " dpll:    0x%08x\n", pll->config.hw_state.dpll);
		seq_printf(m, " dpll_md: 0x%08x\n",
			   pll->config.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->config.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->config.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->config.hw_state.wrpll);
3271 3272 3273 3274 3275 3276
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3277
static int i915_wa_registers(struct seq_file *m, void *unused)
3278 3279 3280
{
	int i;
	int ret;
3281
	struct intel_engine_cs *engine;
3282 3283
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
3284
	struct drm_i915_private *dev_priv = to_i915(dev);
3285
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3286
	enum intel_engine_id id;
3287 3288 3289 3290 3291 3292 3293

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3294
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3295
	for_each_engine_id(engine, dev_priv, id)
3296
		seq_printf(m, "HW whitelist count for %s: %d\n",
3297
			   engine->name, workarounds->hw_whitelist_count[id]);
3298
	for (i = 0; i < workarounds->count; ++i) {
3299 3300
		i915_reg_t addr;
		u32 mask, value, read;
3301
		bool ok;
3302

3303 3304 3305
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3306 3307 3308
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3309
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3310 3311 3312 3313 3314 3315 3316 3317
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3318 3319 3320 3321
static int i915_ddb_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
3322
	struct drm_i915_private *dev_priv = to_i915(dev);
3323 3324 3325 3326 3327
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3328 3329 3330
	if (INTEL_INFO(dev)->gen < 9)
		return 0;

3331 3332 3333 3334 3335 3336 3337 3338 3339
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3340
		for_each_plane(dev_priv, pipe, plane) {
3341 3342 3343 3344 3345 3346
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3347
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3348 3349 3350 3351 3352 3353 3354 3355 3356
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3357 3358 3359
static void drrs_status_per_crtc(struct seq_file *m,
		struct drm_device *dev, struct intel_crtc *intel_crtc)
{
3360
	struct drm_i915_private *dev_priv = to_i915(dev);
3361 3362
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3363
	struct drm_connector *connector;
3364

3365 3366 3367 3368 3369
	drm_for_each_connector(connector, dev) {
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382
	}

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3383
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3432
	drm_modeset_lock_all(dev);
3433
	for_each_intel_crtc(dev, intel_crtc) {
3434
		if (intel_crtc->base.state->active) {
3435 3436 3437 3438 3439 3440
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3441
	drm_modeset_unlock_all(dev);
3442 3443 3444 3445 3446 3447 3448

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3449 3450 3451 3452 3453 3454
struct pipe_crc_info {
	const char *name;
	struct drm_device *dev;
	enum pipe pipe;
};

3455 3456 3457 3458 3459 3460
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3461 3462
	struct drm_connector *connector;

3463
	drm_modeset_lock_all(dev);
3464 3465
	drm_for_each_connector(connector, dev) {
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3466
			continue;
3467 3468 3469 3470 3471 3472

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3473 3474
		if (!intel_dig_port->dp.can_mst)
			continue;
3475

3476 3477
		seq_printf(m, "MST Source Port %c\n",
			   port_name(intel_dig_port->port));
3478 3479 3480 3481 3482 3483
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
	drm_modeset_unlock_all(dev);
	return 0;
}

3484 3485
static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
3486
	struct pipe_crc_info *info = inode->i_private;
3487
	struct drm_i915_private *dev_priv = to_i915(info->dev);
3488 3489
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3490 3491 3492
	if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
		return -ENODEV;

3493 3494 3495 3496
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
3497 3498 3499
		return -EBUSY; /* already open */
	}

3500
	pipe_crc->opened = true;
3501 3502
	filep->private_data = inode->i_private;

3503 3504
	spin_unlock_irq(&pipe_crc->lock);

3505 3506 3507 3508 3509
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
3510
	struct pipe_crc_info *info = inode->i_private;
3511
	struct drm_i915_private *dev_priv = to_i915(info->dev);
3512 3513
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3514 3515 3516
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
3517

3518 3519 3520 3521 3522 3523 3524 3525 3526
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3527
{
3528 3529 3530
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
3531 3532 3533 3534 3535 3536 3537 3538
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
	struct drm_device *dev = info->dev;
3539
	struct drm_i915_private *dev_priv = to_i915(dev);
3540 3541
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
3542
	int n_entries;
3543 3544 3545 3546 3547 3548 3549 3550 3551 3552
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3553
		return 0;
3554 3555

	/* nothing to read */
3556
	spin_lock_irq(&pipe_crc->lock);
3557
	while (pipe_crc_data_count(pipe_crc) == 0) {
3558 3559 3560 3561
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
3562
			return -EAGAIN;
3563
		}
3564

3565 3566 3567 3568 3569 3570
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
3571 3572
	}

3573
	/* We now have one or more entries to read */
3574
	n_entries = count / PIPE_CRC_LINE_LEN;
3575

3576
	bytes_read = 0;
3577 3578 3579
	while (n_entries > 0) {
		struct intel_pipe_crc_entry *entry =
			&pipe_crc->entries[pipe_crc->tail];
3580

3581 3582 3583 3584 3585 3586 3587
		if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			     INTEL_PIPE_CRC_ENTRIES_NR) < 1)
			break;

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);

3588 3589 3590 3591 3592 3593
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

3594 3595
		spin_unlock_irq(&pipe_crc->lock);

3596
		if (copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN))
3597
			return -EFAULT;
3598

3599 3600 3601 3602 3603
		user_buf += PIPE_CRC_LINE_LEN;
		n_entries--;

		spin_lock_irq(&pipe_crc->lock);
	}
3604

3605 3606
	spin_unlock_irq(&pipe_crc->lock);

3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

	info->dev = dev;
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
3642 3643
	if (!ent)
		return -ENOMEM;
3644 3645

	return drm_add_fake_info_node(minor, ent, info);
3646 3647
}

D
Daniel Vetter 已提交
3648
static const char * const pipe_crc_sources[] = {
3649 3650 3651 3652
	"none",
	"plane1",
	"plane2",
	"pf",
3653
	"pipe",
D
Daniel Vetter 已提交
3654 3655 3656 3657
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
3658
	"auto",
3659 3660 3661 3662 3663 3664 3665 3666
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

3667
static int display_crc_ctl_show(struct seq_file *m, void *data)
3668 3669
{
	struct drm_device *dev = m->private;
3670
	struct drm_i915_private *dev_priv = to_i915(dev);
3671 3672 3673 3674 3675 3676 3677 3678 3679
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

3680
static int display_crc_ctl_open(struct inode *inode, struct file *file)
3681 3682 3683
{
	struct drm_device *dev = inode->i_private;

3684
	return single_open(file, display_crc_ctl_show, dev);
3685 3686
}

3687
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3688 3689
				 uint32_t *val)
{
3690 3691 3692 3693
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

3707 3708 3709 3710 3711
static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
				     enum intel_pipe_crc_source *source)
{
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
3712
	struct intel_digital_port *dig_port;
3713 3714 3715 3716
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

3717
	drm_modeset_lock_all(dev);
3718
	for_each_intel_encoder(dev, encoder) {
3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
3731
		case INTEL_OUTPUT_DP:
3732
		case INTEL_OUTPUT_EDP:
3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
3749
			break;
3750 3751
		default:
			break;
3752 3753
		}
	}
3754
	drm_modeset_unlock_all(dev);
3755 3756 3757 3758 3759 3760 3761

	return ret;
}

static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3762 3763
				uint32_t *val)
{
3764
	struct drm_i915_private *dev_priv = to_i915(dev);
3765 3766
	bool need_stable_symbols = false;

3767 3768 3769 3770 3771 3772 3773
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
3774 3775 3776 3777 3778
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
3779
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3780 3781 3782
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
3783
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3784
		break;
3785 3786 3787 3788 3789 3790
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_CHERRYVIEW(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
		need_stable_symbols = true;
		break;
D
Daniel Vetter 已提交
3791 3792 3793 3794 3795 3796 3797
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		tmp |= DC_BALANCE_RESET_VLV;
3811 3812
		switch (pipe) {
		case PIPE_A:
3813
			tmp |= PIPE_A_SCRAMBLE_RESET;
3814 3815
			break;
		case PIPE_B:
3816
			tmp |= PIPE_B_SCRAMBLE_RESET;
3817 3818 3819 3820 3821 3822 3823
			break;
		case PIPE_C:
			tmp |= PIPE_C_SCRAMBLE_RESET;
			break;
		default:
			return -EINVAL;
		}
3824 3825 3826
		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
3827 3828 3829
	return 0;
}

3830
static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
3831 3832
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
3833 3834
				 uint32_t *val)
{
3835
	struct drm_i915_private *dev_priv = to_i915(dev);
3836 3837
	bool need_stable_symbols = false;

3838 3839 3840 3841 3842 3843 3844
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
		if (!SUPPORTS_TV(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
3857
		need_stable_symbols = true;
3858 3859 3860 3861 3862
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
3863
		need_stable_symbols = true;
3864 3865 3866 3867 3868
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
3869
		need_stable_symbols = true;
3870 3871 3872 3873 3874 3875 3876 3877
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		WARN_ON(!IS_G4X(dev));

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

3903 3904 3905
	return 0;
}

3906 3907 3908
static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
3909
	struct drm_i915_private *dev_priv = to_i915(dev);
3910 3911
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

3912 3913
	switch (pipe) {
	case PIPE_A:
3914
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
3915 3916
		break;
	case PIPE_B:
3917
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
3918 3919 3920 3921 3922 3923 3924
		break;
	case PIPE_C:
		tmp &= ~PIPE_C_SCRAMBLE_RESET;
		break;
	default:
		return;
	}
3925 3926 3927 3928 3929 3930
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

3931 3932 3933
static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
3934
	struct drm_i915_private *dev_priv = to_i915(dev);
3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

3949
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
3950 3951
				uint32_t *val)
{
3952 3953 3954 3955
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
3956 3957 3958 3959 3960 3961 3962 3963 3964
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
3965
	case INTEL_PIPE_CRC_SOURCE_NONE:
3966 3967
		*val = 0;
		break;
D
Daniel Vetter 已提交
3968 3969
	default:
		return -EINVAL;
3970 3971 3972 3973 3974
	}

	return 0;
}

3975
static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
3976
{
3977
	struct drm_i915_private *dev_priv = to_i915(dev);
3978 3979
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3980
	struct intel_crtc_state *pipe_config;
3981 3982
	struct drm_atomic_state *state;
	int ret = 0;
3983 3984

	drm_modeset_lock_all(dev);
3985 3986 3987 3988
	state = drm_atomic_state_alloc(dev);
	if (!state) {
		ret = -ENOMEM;
		goto out;
3989 3990
	}

3991 3992 3993 3994 3995 3996
	state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
	pipe_config = intel_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(pipe_config)) {
		ret = PTR_ERR(pipe_config);
		goto out;
	}
3997

3998 3999 4000 4001
	pipe_config->pch_pfit.force_thru = enable;
	if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
	    pipe_config->pch_pfit.enabled != enable)
		pipe_config->base.connectors_changed = true;
4002

4003 4004
	ret = drm_atomic_commit(state);
out:
4005
	drm_modeset_unlock_all(dev);
4006 4007 4008
	WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
	if (ret)
		drm_atomic_state_free(state);
4009 4010 4011 4012 4013
}

static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
4014 4015
				uint32_t *val)
{
4016 4017 4018 4019
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
4020 4021 4022 4023 4024 4025 4026
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
4027
		if (IS_HASWELL(dev) && pipe == PIPE_A)
4028
			hsw_trans_edp_pipe_A_crc_wa(dev, true);
4029

4030 4031
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
4032
	case INTEL_PIPE_CRC_SOURCE_NONE:
4033 4034
		*val = 0;
		break;
D
Daniel Vetter 已提交
4035 4036
	default:
		return -EINVAL;
4037 4038 4039 4040 4041
	}

	return 0;
}

4042 4043 4044
static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
			       enum intel_pipe_crc_source source)
{
4045
	struct drm_i915_private *dev_priv = to_i915(dev);
4046
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
4047 4048
	struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
									pipe));
4049
	enum intel_display_power_domain power_domain;
4050
	u32 val = 0; /* shut up gcc */
4051
	int ret;
4052

4053 4054 4055
	if (pipe_crc->source == source)
		return 0;

4056 4057 4058 4059
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

4060 4061
	power_domain = POWER_DOMAIN_PIPE(pipe);
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
4062 4063 4064 4065
		DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
		return -EIO;
	}

D
Daniel Vetter 已提交
4066
	if (IS_GEN2(dev))
4067
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
D
Daniel Vetter 已提交
4068
	else if (INTEL_INFO(dev)->gen < 5)
4069
		ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4070
	else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
4071
		ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4072
	else if (IS_GEN5(dev) || IS_GEN6(dev))
4073
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
4074
	else
4075
		ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4076 4077

	if (ret != 0)
4078
		goto out;
4079

4080 4081
	/* none -> real source transition */
	if (source) {
4082 4083
		struct intel_pipe_crc_entry *entries;

4084 4085 4086
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

4087 4088
		entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
				  sizeof(pipe_crc->entries[0]),
4089
				  GFP_KERNEL);
4090 4091 4092 4093
		if (!entries) {
			ret = -ENOMEM;
			goto out;
		}
4094

4095 4096 4097 4098 4099 4100 4101 4102
		/*
		 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
		 * enabled and disabled dynamically based on package C states,
		 * user space can't make reliable use of the CRCs, so let's just
		 * completely disable it.
		 */
		hsw_disable_ips(crtc);

4103
		spin_lock_irq(&pipe_crc->lock);
4104
		kfree(pipe_crc->entries);
4105
		pipe_crc->entries = entries;
4106 4107 4108
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
4109 4110
	}

4111
	pipe_crc->source = source;
4112 4113 4114 4115

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

4116 4117
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
4118
		struct intel_pipe_crc_entry *entries;
4119 4120
		struct intel_crtc *crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
4121

4122 4123 4124
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

4125
		drm_modeset_lock(&crtc->base.mutex, NULL);
4126
		if (crtc->base.state->active)
4127 4128
			intel_wait_for_vblank(dev, pipe);
		drm_modeset_unlock(&crtc->base.mutex);
4129

4130 4131
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
4132
		pipe_crc->entries = NULL;
4133 4134
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
4135 4136 4137
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
4138 4139 4140

		if (IS_G4X(dev))
			g4x_undo_pipe_scramble_reset(dev, pipe);
4141
		else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
4142
			vlv_undo_pipe_scramble_reset(dev, pipe);
4143
		else if (IS_HASWELL(dev) && pipe == PIPE_A)
4144
			hsw_trans_edp_pipe_A_crc_wa(dev, false);
4145 4146

		hsw_enable_ips(crtc);
4147 4148
	}

4149 4150 4151 4152 4153 4154
	ret = 0;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4155 4156 4157 4158
}

/*
 * Parse pipe CRC command strings:
4159 4160 4161
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
4162 4163 4164 4165
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
4166 4167
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
4168
 */
4169
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

4200 4201 4202 4203
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
4204
static const char * const pipe_crc_objects[] = {
4205 4206 4207 4208
	"pipe",
};

static int
4209
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
4210 4211 4212 4213 4214
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
4215
			*o = i;
4216 4217 4218 4219 4220 4221
			return 0;
		    }

	return -EINVAL;
}

4222
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
4235
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
4236 4237 4238 4239 4240
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
4241
			*s = i;
4242 4243 4244 4245 4246 4247
			return 0;
		    }

	return -EINVAL;
}

4248
static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
4249
{
4250
#define N_WORDS 3
4251
	int n_words;
4252
	char *words[N_WORDS];
4253
	enum pipe pipe;
4254
	enum intel_pipe_crc_object object;
4255 4256
	enum intel_pipe_crc_source source;

4257
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
4258 4259 4260 4261 4262 4263
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

4264
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
4265
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
4266 4267 4268
		return -EINVAL;
	}

4269
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
4270
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4271 4272 4273
		return -EINVAL;
	}

4274
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
4275
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
4276 4277 4278 4279 4280 4281
		return -EINVAL;
	}

	return pipe_crc_set_source(dev, pipe, source);
}

4282 4283
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

4309
	ret = display_crc_ctl_parse(dev, tmpbuf, len);
4310 4311 4312 4313 4314 4315 4316 4317 4318 4319

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

4320
static const struct file_operations i915_display_crc_ctl_fops = {
4321
	.owner = THIS_MODULE,
4322
	.open = display_crc_ctl_open,
4323 4324 4325
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
4326
	.write = display_crc_ctl_write
4327 4328
};

4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340
static ssize_t i915_displayport_test_active_write(struct file *file,
					    const char __user *ubuf,
					    size_t len, loff_t *offp)
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
	struct list_head *connector_list;
	struct intel_dp *intel_dp;
	int val = 0;

4341
	dev = ((struct seq_file *)file->private_data)->private;
4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365

	connector_list = &dev->mode_config.connector_list;

	if (len == 0)
		return 0;

	input_buffer = kmalloc(len + 1, GFP_KERNEL);
	if (!input_buffer)
		return -ENOMEM;

	if (copy_from_user(input_buffer, ubuf, len)) {
		status = -EFAULT;
		goto out;
	}

	input_buffer[len] = '\0';
	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

4366
		if (connector->status == connector_status_connected &&
4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
				goto out;
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
				intel_dp->compliance_test_active = 1;
			else
				intel_dp->compliance_test_active = 0;
		}
	}
out:
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			if (intel_dp->compliance_test_active)
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
				       struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, i915_displayport_test_active_show, dev);
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%lx", intel_dp->compliance_test_data);
		} else
			seq_puts(m, "0");
	}

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
				       struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, i915_displayport_test_data_show, dev);
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%02lx", intel_dp->compliance_test_type);
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, i915_displayport_test_type_show, dev);
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

4514
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
4515 4516 4517
{
	struct drm_device *dev = m->private;
	int level;
4518 4519 4520 4521 4522 4523 4524 4525
	int num_levels;

	if (IS_CHERRYVIEW(dev))
		num_levels = 3;
	else if (IS_VALLEYVIEW(dev))
		num_levels = 1;
	else
		num_levels = ilk_wm_max_level(dev) + 1;
4526 4527 4528 4529 4530 4531

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

4532 4533
		/*
		 * - WM1+ latency values in 0.5us units
4534
		 * - latencies are in us on gen9/vlv/chv
4535
		 */
4536 4537
		if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
		    IS_CHERRYVIEW(dev))
4538 4539
			latency *= 10;
		else if (level > 0)
4540 4541 4542
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
4543
			   level, wm[level], latency / 10, latency % 10);
4544 4545 4546 4547 4548 4549 4550 4551
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
4552
	struct drm_i915_private *dev_priv = to_i915(dev);
4553 4554 4555 4556 4557 4558
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.pri_latency;
4559

4560
	wm_latency_show(m, latencies);
4561 4562 4563 4564 4565 4566 4567

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
4568
	struct drm_i915_private *dev_priv = to_i915(dev);
4569 4570 4571 4572 4573 4574
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.spr_latency;
4575

4576
	wm_latency_show(m, latencies);
4577 4578 4579 4580 4581 4582 4583

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
4584
	struct drm_i915_private *dev_priv = to_i915(dev);
4585 4586 4587 4588 4589 4590
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.cur_latency;
4591

4592
	wm_latency_show(m, latencies);
4593 4594 4595 4596 4597 4598 4599 4600

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

4601
	if (INTEL_INFO(dev)->gen < 5)
4602 4603 4604 4605 4606 4607 4608 4609 4610
		return -ENODEV;

	return single_open(file, pri_wm_latency_show, dev);
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

4611
	if (HAS_GMCH_DISPLAY(dev))
4612 4613 4614 4615 4616 4617 4618 4619 4620
		return -ENODEV;

	return single_open(file, spr_wm_latency_show, dev);
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

4621
	if (HAS_GMCH_DISPLAY(dev))
4622 4623 4624 4625 4626 4627
		return -ENODEV;

	return single_open(file, cur_wm_latency_show, dev);
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
4628
				size_t len, loff_t *offp, uint16_t wm[8])
4629 4630 4631
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4632
	uint16_t new[8] = { 0 };
4633
	int num_levels;
4634 4635 4636 4637
	int level;
	int ret;
	char tmp[32];

4638 4639 4640 4641 4642 4643 4644
	if (IS_CHERRYVIEW(dev))
		num_levels = 3;
	else if (IS_VALLEYVIEW(dev))
		num_levels = 1;
	else
		num_levels = ilk_wm_max_level(dev) + 1;

4645 4646 4647 4648 4649 4650 4651 4652
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

4653 4654 4655
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4675
	struct drm_i915_private *dev_priv = to_i915(dev);
4676
	uint16_t *latencies;
4677

4678 4679 4680 4681 4682 4683
	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.pri_latency;

	return wm_latency_write(file, ubuf, len, offp, latencies);
4684 4685 4686 4687 4688 4689 4690
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4691
	struct drm_i915_private *dev_priv = to_i915(dev);
4692
	uint16_t *latencies;
4693

4694 4695 4696 4697 4698 4699
	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.spr_latency;

	return wm_latency_write(file, ubuf, len, offp, latencies);
4700 4701 4702 4703 4704 4705 4706
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4707
	struct drm_i915_private *dev_priv = to_i915(dev);
4708 4709 4710 4711 4712 4713
	uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.cur_latency;
4714

4715
	return wm_latency_write(file, ubuf, len, offp, latencies);
4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4745 4746
static int
i915_wedged_get(void *data, u64 *val)
4747
{
4748
	struct drm_device *dev = data;
4749
	struct drm_i915_private *dev_priv = to_i915(dev);
4750

4751
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
4752

4753
	return 0;
4754 4755
}

4756 4757
static int
i915_wedged_set(void *data, u64 val)
4758
{
4759
	struct drm_device *dev = data;
4760
	struct drm_i915_private *dev_priv = to_i915(dev);
4761

4762 4763 4764 4765 4766 4767 4768 4769
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

4770
	if (i915_reset_in_progress(&dev_priv->gpu_error))
4771 4772
		return -EAGAIN;

4773
	intel_runtime_pm_get(dev_priv);
4774

4775
	i915_handle_error(dev_priv, val,
4776
			  "Manually setting wedged to %llu", val);
4777 4778 4779

	intel_runtime_pm_put(dev_priv);

4780
	return 0;
4781 4782
}

4783 4784
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4785
			"%llu\n");
4786

4787 4788 4789 4790
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
4791
	struct drm_i915_private *dev_priv = to_i915(dev);
4792 4793 4794 4795 4796 4797 4798 4799 4800

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
4801
	struct drm_i915_private *dev_priv = to_i915(dev);
4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
4822
	struct drm_i915_private *dev_priv = to_i915(dev);
4823 4824 4825 4826 4827 4828 4829 4830 4831 4832

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
4833
	struct drm_i915_private *dev_priv = to_i915(dev);
4834

4835
	val &= INTEL_INFO(dev_priv)->ring_mask;
4836 4837 4838 4839 4840 4841 4842 4843 4844 4845
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
	dev_priv->gpu_error.test_irq_rings = val;

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4846 4847 4848 4849 4850 4851 4852 4853
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
4854 4855
static int
i915_drop_caches_get(void *data, u64 *val)
4856
{
4857
	*val = DROP_ALL;
4858

4859
	return 0;
4860 4861
}

4862 4863
static int
i915_drop_caches_set(void *data, u64 val)
4864
{
4865
	struct drm_device *dev = data;
4866
	struct drm_i915_private *dev_priv = to_i915(dev);
4867
	int ret;
4868

4869
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4870 4871 4872 4873 4874 4875 4876 4877

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
4878
		ret = i915_gem_wait_for_idle(dev_priv, true);
4879 4880 4881 4882 4883
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
4884
		i915_gem_retire_requests(dev_priv);
4885

4886 4887
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4888

4889 4890
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4891 4892 4893 4894

unlock:
	mutex_unlock(&dev->struct_mutex);

4895
	return ret;
4896 4897
}

4898 4899 4900
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4901

4902 4903
static int
i915_max_freq_get(void *data, u64 *val)
4904
{
4905
	struct drm_device *dev = data;
4906
	struct drm_i915_private *dev_priv = to_i915(dev);
4907

4908
	if (INTEL_INFO(dev)->gen < 6)
4909 4910
		return -ENODEV;

4911
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4912
	return 0;
4913 4914
}

4915 4916
static int
i915_max_freq_set(void *data, u64 val)
4917
{
4918
	struct drm_device *dev = data;
4919
	struct drm_i915_private *dev_priv = to_i915(dev);
4920
	u32 hw_max, hw_min;
4921
	int ret;
4922

4923
	if (INTEL_INFO(dev)->gen < 6)
4924
		return -ENODEV;
4925

4926
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4927

4928
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4929 4930 4931
	if (ret)
		return ret;

4932 4933 4934
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4935
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4936

4937 4938
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4939

4940
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4941 4942
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4943 4944
	}

4945
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4946

4947
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
4948

4949
	mutex_unlock(&dev_priv->rps.hw_lock);
4950

4951
	return 0;
4952 4953
}

4954 4955
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4956
			"%llu\n");
4957

4958 4959
static int
i915_min_freq_get(void *data, u64 *val)
4960
{
4961
	struct drm_device *dev = data;
4962
	struct drm_i915_private *dev_priv = to_i915(dev);
4963

4964
	if (INTEL_GEN(dev_priv) < 6)
4965 4966
		return -ENODEV;

4967
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4968
	return 0;
4969 4970
}

4971 4972
static int
i915_min_freq_set(void *data, u64 val)
4973
{
4974
	struct drm_device *dev = data;
4975
	struct drm_i915_private *dev_priv = to_i915(dev);
4976
	u32 hw_max, hw_min;
4977
	int ret;
4978

4979
	if (INTEL_GEN(dev_priv) < 6)
4980
		return -ENODEV;
4981

4982
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4983

4984
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4985 4986 4987
	if (ret)
		return ret;

4988 4989 4990
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4991
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4992

4993 4994
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4995

4996
	if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
4997 4998
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4999
	}
J
Jeff McGee 已提交
5000

5001
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
5002

5003
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
5004

5005
	mutex_unlock(&dev_priv->rps.hw_lock);
5006

5007
	return 0;
5008 5009
}

5010 5011
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
5012
			"%llu\n");
5013

5014 5015
static int
i915_cache_sharing_get(void *data, u64 *val)
5016
{
5017
	struct drm_device *dev = data;
5018
	struct drm_i915_private *dev_priv = to_i915(dev);
5019
	u32 snpcr;
5020
	int ret;
5021

5022 5023 5024
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

5025 5026 5027
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
5028
	intel_runtime_pm_get(dev_priv);
5029

5030
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5031 5032

	intel_runtime_pm_put(dev_priv);
5033
	mutex_unlock(&dev_priv->drm.struct_mutex);
5034

5035
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
5036

5037
	return 0;
5038 5039
}

5040 5041
static int
i915_cache_sharing_set(void *data, u64 val)
5042
{
5043
	struct drm_device *dev = data;
5044
	struct drm_i915_private *dev_priv = to_i915(dev);
5045 5046
	u32 snpcr;

5047 5048 5049
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

5050
	if (val > 3)
5051 5052
		return -EINVAL;

5053
	intel_runtime_pm_get(dev_priv);
5054
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
5055 5056 5057 5058 5059 5060 5061

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

5062
	intel_runtime_pm_put(dev_priv);
5063
	return 0;
5064 5065
}

5066 5067 5068
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
5069

5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080
struct sseu_dev_status {
	unsigned int slice_total;
	unsigned int subslice_total;
	unsigned int subslice_per_slice;
	unsigned int eu_total;
	unsigned int eu_per_subslice;
};

static void cherryview_sseu_device_status(struct drm_device *dev,
					  struct sseu_dev_status *stat)
{
5081
	struct drm_i915_private *dev_priv = to_i915(dev);
5082
	int ss_max = 2;
5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

		stat->slice_total = 1;
		stat->subslice_per_slice++;
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
		stat->eu_total += eu_cnt;
		stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
	}
	stat->subslice_total = stat->subslice_per_slice;
}

static void gen9_sseu_device_status(struct drm_device *dev,
				    struct sseu_dev_status *stat)
{
5113
	struct drm_i915_private *dev_priv = to_i915(dev);
5114
	int s_max = 3, ss_max = 4;
5115 5116 5117
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129
	/* BXT has a single slice and at most 3 subslices. */
	if (IS_BROXTON(dev)) {
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

5130 5131 5132 5133 5134 5135 5136 5137 5138 5139
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
5140 5141
		unsigned int ss_cnt = 0;

5142 5143 5144 5145 5146
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		stat->slice_total++;
5147

5148
		if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
5149 5150
			ss_cnt = INTEL_INFO(dev)->subslice_per_slice;

5151 5152 5153
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

5154 5155 5156 5157 5158 5159 5160 5161
			if (IS_BROXTON(dev) &&
			    !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			if (IS_BROXTON(dev))
				ss_cnt++;

5162 5163 5164 5165 5166 5167
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
			stat->eu_total += eu_cnt;
			stat->eu_per_subslice = max(stat->eu_per_subslice,
						    eu_cnt);
		}
5168 5169 5170 5171

		stat->subslice_total += ss_cnt;
		stat->subslice_per_slice = max(stat->subslice_per_slice,
					       ss_cnt);
5172 5173 5174
	}
}

5175 5176 5177
static void broadwell_sseu_device_status(struct drm_device *dev,
					 struct sseu_dev_status *stat)
{
5178
	struct drm_i915_private *dev_priv = to_i915(dev);
5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199
	int s;
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);

	stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);

	if (stat->slice_total) {
		stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
		stat->subslice_total = stat->slice_total *
				       stat->subslice_per_slice;
		stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
		stat->eu_total = stat->eu_per_subslice * stat->subslice_total;

		/* subtract fused off EU(s) from enabled slice(s) */
		for (s = 0; s < stat->slice_total; s++) {
			u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];

			stat->eu_total -= hweight8(subslice_7eu);
		}
	}
}

5200 5201 5202
static int i915_sseu_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
5203 5204
	struct drm_i915_private *dev_priv = to_i915(node->minor->dev);
	struct drm_device *dev = &dev_priv->drm;
5205
	struct sseu_dev_status stat;
5206

5207
	if (INTEL_INFO(dev)->gen < 8)
5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
	seq_printf(m, "  Available Slice Total: %u\n",
		   INTEL_INFO(dev)->slice_total);
	seq_printf(m, "  Available Subslice Total: %u\n",
		   INTEL_INFO(dev)->subslice_total);
	seq_printf(m, "  Available Subslice Per Slice: %u\n",
		   INTEL_INFO(dev)->subslice_per_slice);
	seq_printf(m, "  Available EU Total: %u\n",
		   INTEL_INFO(dev)->eu_total);
	seq_printf(m, "  Available EU Per Subslice: %u\n",
		   INTEL_INFO(dev)->eu_per_subslice);
5221 5222 5223 5224
	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev)));
	if (HAS_POOLED_EU(dev))
		seq_printf(m, "  Min EU in pool: %u\n",
			   INTEL_INFO(dev)->min_eu_in_pool);
5225 5226 5227 5228 5229 5230 5231
	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_eu_pg));

5232
	seq_puts(m, "SSEU Device Status\n");
5233
	memset(&stat, 0, sizeof(stat));
5234 5235 5236

	intel_runtime_pm_get(dev_priv);

5237
	if (IS_CHERRYVIEW(dev)) {
5238
		cherryview_sseu_device_status(dev, &stat);
5239 5240
	} else if (IS_BROADWELL(dev)) {
		broadwell_sseu_device_status(dev, &stat);
5241
	} else if (INTEL_INFO(dev)->gen >= 9) {
5242
		gen9_sseu_device_status(dev, &stat);
5243
	}
5244 5245 5246

	intel_runtime_pm_put(dev_priv);

5247 5248 5249 5250 5251 5252 5253 5254 5255 5256
	seq_printf(m, "  Enabled Slice Total: %u\n",
		   stat.slice_total);
	seq_printf(m, "  Enabled Subslice Total: %u\n",
		   stat.subslice_total);
	seq_printf(m, "  Enabled Subslice Per Slice: %u\n",
		   stat.subslice_per_slice);
	seq_printf(m, "  Enabled EU Total: %u\n",
		   stat.eu_total);
	seq_printf(m, "  Enabled EU Per Subslice: %u\n",
		   stat.eu_per_subslice);
5257

5258 5259 5260
	return 0;
}

5261 5262 5263
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
5264
	struct drm_i915_private *dev_priv = to_i915(dev);
5265

5266
	if (INTEL_INFO(dev)->gen < 6)
5267 5268
		return 0;

5269
	intel_runtime_pm_get(dev_priv);
5270
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5271 5272 5273 5274

	return 0;
}

5275
static int i915_forcewake_release(struct inode *inode, struct file *file)
5276 5277
{
	struct drm_device *dev = inode->i_private;
5278
	struct drm_i915_private *dev_priv = to_i915(dev);
5279

5280
	if (INTEL_INFO(dev)->gen < 6)
5281 5282
		return 0;

5283
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5284
	intel_runtime_pm_put(dev_priv);
5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
5301
				  S_IRUSR,
5302 5303
				  root, dev,
				  &i915_forcewake_fops);
5304 5305
	if (!ent)
		return -ENOMEM;
5306

B
Ben Widawsky 已提交
5307
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
5308 5309
}

5310 5311 5312 5313
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
5314 5315 5316 5317
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

5318
	ent = debugfs_create_file(name,
5319 5320
				  S_IRUGO | S_IWUSR,
				  root, dev,
5321
				  fops);
5322 5323
	if (!ent)
		return -ENOMEM;
5324

5325
	return drm_add_fake_info_node(minor, ent, fops);
5326 5327
}

5328
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
5329
	{"i915_capabilities", i915_capabilities, 0},
5330
	{"i915_gem_objects", i915_gem_object_info, 0},
5331
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
5332
	{"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
5333
	{"i915_gem_stolen", i915_gem_stolen_list_info },
5334
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
5335 5336
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
5337
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
5338
	{"i915_gem_interrupt", i915_interrupt_info, 0},
5339 5340 5341
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
5342
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
5343
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
5344
	{"i915_guc_info", i915_guc_info, 0},
5345
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
5346
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
5347
	{"i915_frequency_info", i915_frequency_info, 0},
5348
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
5349
	{"i915_drpc_info", i915_drpc_info, 0},
5350
	{"i915_emon_status", i915_emon_status, 0},
5351
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
5352
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
5353
	{"i915_fbc_status", i915_fbc_status, 0},
5354
	{"i915_ips_status", i915_ips_status, 0},
5355
	{"i915_sr_status", i915_sr_status, 0},
5356
	{"i915_opregion", i915_opregion, 0},
5357
	{"i915_vbt", i915_vbt, 0},
5358
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
5359
	{"i915_context_status", i915_context_status, 0},
5360
	{"i915_dump_lrc", i915_dump_lrc, 0},
5361
	{"i915_execlists", i915_execlists, 0},
5362
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
5363
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
5364
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
5365
	{"i915_llc", i915_llc, 0},
5366
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
5367
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
5368
	{"i915_energy_uJ", i915_energy_uJ, 0},
5369
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
5370
	{"i915_power_domain_info", i915_power_domain_info, 0},
5371
	{"i915_dmc_info", i915_dmc_info, 0},
5372
	{"i915_display_info", i915_display_info, 0},
B
Ben Widawsky 已提交
5373
	{"i915_semaphore_status", i915_semaphore_status, 0},
5374
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
5375
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
5376
	{"i915_wa_registers", i915_wa_registers, 0},
5377
	{"i915_ddb_info", i915_ddb_info, 0},
5378
	{"i915_sseu_status", i915_sseu_status, 0},
5379
	{"i915_drrs_status", i915_drrs_status, 0},
5380
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
5381
};
5382
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
5383

5384
static const struct i915_debugfs_files {
5385 5386 5387 5388 5389 5390 5391
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
5392 5393
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
5394 5395 5396
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
5397
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
5398 5399 5400
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
5401
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
5402 5403 5404
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
	{"i915_dp_test_active", &i915_displayport_test_active_fops}
5405 5406
};

5407 5408
void intel_display_crc_init(struct drm_device *dev)
{
5409
	struct drm_i915_private *dev_priv = to_i915(dev);
5410
	enum pipe pipe;
5411

5412
	for_each_pipe(dev_priv, pipe) {
5413
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
5414

5415 5416
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
5417 5418 5419 5420
		init_waitqueue_head(&pipe_crc->wq);
	}
}

5421
int i915_debugfs_register(struct drm_i915_private *dev_priv)
5422
{
5423
	struct drm_minor *minor = dev_priv->drm.primary;
5424
	int ret, i;
5425

5426
	ret = i915_forcewake_create(minor->debugfs_root, minor);
5427 5428
	if (ret)
		return ret;
5429

5430 5431 5432 5433 5434 5435
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

5436 5437 5438 5439 5440 5441 5442
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
5443

5444 5445
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
5446 5447 5448
					minor->debugfs_root, minor);
}

5449
void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
5450
{
5451
	struct drm_minor *minor = dev_priv->drm.primary;
5452 5453
	int i;

5454 5455
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
5456

5457 5458
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
5459

D
Daniel Vetter 已提交
5460
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5461 5462 5463 5464 5465 5466
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

5467 5468 5469 5470 5471 5472
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
			(struct drm_info_list *) i915_debugfs_files[i].fops;

		drm_debugfs_remove_files(info_list, 1, minor);
	}
5473
}
5474 5475 5476 5477 5478 5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503 5504 5505 5506 5507

struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

5508 5509 5510
	if (connector->status != connector_status_connected)
		return -ENODEV;

5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
5531
	}
5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542 5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
				    &i915_dpcd_fops);

	return 0;
}