intel_dp.c 162.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

50
struct dp_link_dpll {
51
	int clock;
52 53 54 55
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
56
	{ 162000,
57
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58
	{ 270000,
59 60 61 62
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
63
	{ 162000,
64
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65
	{ 270000,
66 67 68
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

69
static const struct dp_link_dpll vlv_dpll[] = {
70
	{ 162000,
C
Chon Ming Lee 已提交
71
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
72
	{ 270000,
73 74 75
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

76 77 78 79 80 81 82 83 84 85
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
86
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
87
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
89
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
91 92
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
93

94 95
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
96
static const int skl_rates[] = { 162000, 216000, 270000,
97 98
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
99

100 101 102 103 104 105 106 107 108
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
109 110 111
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
112 113
}

114
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
115
{
116 117 118
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
119 120
}

121 122
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
123
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
124 125
}

C
Chris Wilson 已提交
126
static void intel_dp_link_down(struct intel_dp *intel_dp);
127
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
128
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
129
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
130 131
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
132
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
133

134 135
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
136
{
137
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
138 139 140 141

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
142
	case DP_LINK_BW_5_4:
143
		break;
144
	default:
145 146
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
147 148 149 150 151 152
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

153 154 155 156 157
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	u8 source_max, sink_max;

158
	source_max = intel_dig_port->max_lanes;
159
	sink_max = intel_dp->max_sink_lane_count;
160 161 162 163

	return min(source_max, sink_max);
}

164
int
165
intel_dp_link_required(int pixel_clock, int bpp)
166
{
167 168
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
169 170
}

171
int
172 173
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
174 175 176 177 178 179 180
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
181 182
}

183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

206 207 208 209 210 211 212 213 214 215
static int
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
{
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
	}

	*sink_rates = default_rates;

216
	return (intel_dp->max_sink_link_bw >> 3) + 1;
217 218 219 220 221 222 223 224 225
}

static int
intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	int size;

226
	if (IS_GEN9_LP(dev_priv)) {
227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
		*source_rates = bxt_rates;
		size = ARRAY_SIZE(bxt_rates);
	} else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
		*source_rates = skl_rates;
		size = ARRAY_SIZE(skl_rates);
	} else {
		*source_rates = default_rates;
		size = ARRAY_SIZE(default_rates);
	}

	/* This depends on the fact that 5.4 is last value in the array */
	if (!intel_dp_source_supports_hbr2(intel_dp))
		size--;

	return size;
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
{
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	source_len = intel_dp_source_rates(intel_dp, &source_rates);

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
			       common_rates);
}

281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318
static int intel_dp_link_rate_index(struct intel_dp *intel_dp,
				    int *common_rates, int link_rate)
{
	int common_len;
	int index;

	common_len = intel_dp_common_rates(intel_dp, common_rates);
	for (index = 0; index < common_len; index++) {
		if (link_rate == common_rates[common_len - index - 1])
			return common_len - index - 1;
	}

	return -1;
}

int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count)
{
	int common_rates[DP_MAX_SUPPORTED_RATES];
	int link_rate_index;

	link_rate_index = intel_dp_link_rate_index(intel_dp,
						   common_rates,
						   link_rate);
	if (link_rate_index > 0) {
		intel_dp->max_sink_link_bw = drm_dp_link_rate_to_bw_code(common_rates[link_rate_index - 1]);
		intel_dp->max_sink_lane_count = lane_count;
	} else if (lane_count > 1) {
		intel_dp->max_sink_link_bw = intel_dp_max_link_bw(intel_dp);
		intel_dp->max_sink_lane_count = lane_count >> 1;
	} else {
		DRM_ERROR("Link Training Unsuccessful\n");
		return -1;
	}

	return 0;
}

319
static enum drm_mode_status
320 321 322
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
323
	struct intel_dp *intel_dp = intel_attached_dp(connector);
324 325
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
326 327
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
328 329 330
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
331

332 333
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
334 335
			return MODE_PANEL;

336
		if (mode->vdisplay > fixed_mode->vdisplay)
337
			return MODE_PANEL;
338 339

		target_clock = fixed_mode->clock;
340 341
	}

342
	max_link_clock = intel_dp_max_link_rate(intel_dp);
343
	max_lanes = intel_dp_max_lane_count(intel_dp);
344 345 346 347

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

348
	if (mode_rate > max_rate || target_clock > max_dotclk)
349
		return MODE_CLOCK_HIGH;
350 351 352 353

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

354 355 356
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

357 358 359
	return MODE_OK;
}

360
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
361 362 363 364 365 366 367 368 369 370 371
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

372
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
373 374 375 376 377 378 379 380
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

381 382
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
383
				    struct intel_dp *intel_dp);
384 385
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
386
					      struct intel_dp *intel_dp);
387 388
static void
intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
389

390 391 392 393 394
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
395
	struct drm_i915_private *dev_priv = to_i915(dev);
396 397 398 399 400 401
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
402
	power_domain = intel_display_port_aux_power_domain(encoder);
403 404 405 406 407 408 409 410 411 412
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
413
	struct drm_i915_private *dev_priv = to_i915(dev);
414 415 416 417
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

418
	power_domain = intel_display_port_aux_power_domain(encoder);
419 420 421
	intel_display_power_put(dev_priv, power_domain);
}

422 423 424 425
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
426
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
427
	enum pipe pipe = intel_dp->pps_pipe;
428 429 430
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

449
	if (IS_CHERRYVIEW(dev_priv))
450 451 452 453
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

454 455 456 457 458 459
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
460
	if (!pll_enabled) {
461
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
462 463
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

464
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
465 466 467 468 469
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
470
	}
471

472 473 474 475 476 477 478 479 480 481 482 483 484 485
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
486

487
	if (!pll_enabled) {
488
		vlv_force_pll_off(dev_priv, pipe);
489 490 491 492

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
493 494
}

495 496 497 498 499
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
500
	struct drm_i915_private *dev_priv = to_i915(dev);
501 502
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
503
	enum pipe pipe;
504

V
Ville Syrjälä 已提交
505
	lockdep_assert_held(&dev_priv->pps_mutex);
506

507 508 509
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

510 511 512 513 514 515 516
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
517
	for_each_intel_encoder(dev, encoder) {
518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
534 535 536
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
537

538 539
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
540 541 542 543 544 545

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
546 547
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
548

549 550 551 552 553
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
554 555 556 557

	return intel_dp->pps_pipe;
}

558 559 560 561 562
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
563
	struct drm_i915_private *dev_priv = to_i915(dev);
564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);

	return 0;
}

589 590 591 592 593 594
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
595
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
596 597 598 599 600
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
601
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
602 603 604 605 606 607 608
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
609

610
static enum pipe
611 612 613
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
614 615
{
	enum pipe pipe;
616 617

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
618
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
619
			PANEL_PORT_SELECT_MASK;
620 621 622 623

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

624 625 626
		if (!pipe_check(dev_priv, pipe))
			continue;

627
		return pipe;
628 629
	}

630 631 632 633 634 635 636 637
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
638
	struct drm_i915_private *dev_priv = to_i915(dev);
639 640 641 642 643
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
644 645 646 647 648 649 650 651 652 653 654
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
655 656 657 658 659 660

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
661 662
	}

663 664 665
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

666 667
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
668 669
}

670
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
671
{
672
	struct drm_device *dev = &dev_priv->drm;
673 674
	struct intel_encoder *encoder;

675
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
676
		    !IS_GEN9_LP(dev_priv)))
677 678 679 680 681 682 683 684 685 686 687 688
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

689
	for_each_intel_encoder(dev, encoder) {
690 691 692 693 694 695
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
696
		if (IS_GEN9_LP(dev_priv))
697 698 699
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
700
	}
701 702
}

703 704 705 706 707 708 709 710 711 712 713 714
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
				    struct intel_dp *intel_dp,
				    struct pps_registers *regs)
{
715 716
	int pps_idx = 0;

717 718
	memset(regs, 0, sizeof(*regs));

719
	if (IS_GEN9_LP(dev_priv))
720 721 722
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
723

724 725 726 727
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
728
	if (!IS_GEN9_LP(dev_priv))
729
		regs->pp_div = PP_DIVISOR(pps_idx);
730 731
}

732 733
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
734
{
735
	struct pps_registers regs;
736

737 738 739 740
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_ctrl;
741 742
}

743 744
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
745
{
746
	struct pps_registers regs;
747

748 749 750 751
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_stat;
752 753
}

754 755 756 757 758 759 760 761
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
762
	struct drm_i915_private *dev_priv = to_i915(dev);
763 764 765 766

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

767
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
768

769
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
770
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
771
		i915_reg_t pp_ctrl_reg, pp_div_reg;
772
		u32 pp_div;
V
Ville Syrjälä 已提交
773

774 775
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
776 777 778 779 780 781 782 783 784
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

785
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
786

787 788 789
	return 0;
}

790
static bool edp_have_panel_power(struct intel_dp *intel_dp)
791
{
792
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
793
	struct drm_i915_private *dev_priv = to_i915(dev);
794

V
Ville Syrjälä 已提交
795 796
	lockdep_assert_held(&dev_priv->pps_mutex);

797
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
798 799 800
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

801
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
802 803
}

804
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
805
{
806
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
807
	struct drm_i915_private *dev_priv = to_i915(dev);
808

V
Ville Syrjälä 已提交
809 810
	lockdep_assert_held(&dev_priv->pps_mutex);

811
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
812 813 814
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

815
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
816 817
}

818 819 820
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
821
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
822
	struct drm_i915_private *dev_priv = to_i915(dev);
823

824 825
	if (!is_edp(intel_dp))
		return;
826

827
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
828 829
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
830 831
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
832 833 834
	}
}

835 836 837 838 839
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
840
	struct drm_i915_private *dev_priv = to_i915(dev);
841
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
842 843 844
	uint32_t status;
	bool done;

845
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
846
	if (has_aux_irq)
847
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
848
					  msecs_to_jiffies_timeout(10));
849
	else
850
		done = wait_for(C, 10) == 0;
851 852 853 854 855 856 857 858
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

859
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
860
{
861
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
862
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
863

864 865 866
	if (index)
		return 0;

867 868
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
869
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
870
	 */
871
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
872 873 874 875 876
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
877
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
878 879 880 881

	if (index)
		return 0;

882 883 884 885 886
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
887
	if (intel_dig_port->port == PORT_A)
888
		return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
889 890
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
891 892 893 894 895
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
896
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
897

898
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
899
		/* Workaround for non-ULT HSW */
900 901 902 903 904
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
905
	}
906 907

	return ilk_get_aux_clock_divider(intel_dp, index);
908 909
}

910 911 912 913 914 915 916 917 918 919
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

920 921 922 923
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
924 925
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
926 927
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
928 929
	uint32_t precharge, timeout;

930
	if (IS_GEN6(dev_priv))
931 932 933 934
		precharge = 3;
	else
		precharge = 5;

935
	if (IS_BROADWELL(dev_priv) && intel_dig_port->port == PORT_A)
936 937 938 939 940
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
941
	       DP_AUX_CH_CTL_DONE |
942
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
943
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
944
	       timeout |
945
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
946 947
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
948
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
949 950
}

951 952 953 954 955 956 957 958 959 960 961 962
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
963
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
964 965 966
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

967 968
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
969
		const uint8_t *send, int send_bytes,
970 971 972
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
973 974
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
975
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
976
	uint32_t aux_clock_divider;
977 978
	int i, ret, recv_bytes;
	uint32_t status;
979
	int try, clock = 0;
980
	bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
981 982
	bool vdd;

983
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
984

985 986 987 988 989 990
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
991
	vdd = edp_panel_vdd_on(intel_dp);
992 993 994 995 996 997 998 999

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
1000

1001 1002
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1003
		status = I915_READ_NOTRACE(ch_ctl);
1004 1005 1006 1007 1008 1009
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
1010 1011 1012 1013 1014 1015 1016 1017 1018
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

1019 1020
		ret = -EBUSY;
		goto out;
1021 1022
	}

1023 1024 1025 1026 1027 1028
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

1029
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1030 1031 1032 1033
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
1034

1035 1036 1037 1038
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1039
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
1040 1041
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
1042 1043

			/* Send the command and wait for it to complete */
1044
			I915_WRITE(ch_ctl, send_ctl);
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

1055
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1056
				continue;
1057 1058 1059 1060 1061 1062 1063 1064

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1065
				continue;
1066
			}
1067
			if (status & DP_AUX_CH_CTL_DONE)
1068
				goto done;
1069
		}
1070 1071 1072
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1073
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1074 1075
		ret = -EBUSY;
		goto out;
1076 1077
	}

1078
done:
1079 1080 1081
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1082
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1083
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1084 1085
		ret = -EIO;
		goto out;
1086
	}
1087 1088 1089

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1090
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1091
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1092 1093
		ret = -ETIMEDOUT;
		goto out;
1094 1095 1096 1097 1098
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

1120 1121
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1122

1123
	for (i = 0; i < recv_bytes; i += 4)
1124
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
1125
				    recv + i, recv_bytes - i);
1126

1127 1128 1129 1130
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1131 1132 1133
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1134
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1135

1136
	return ret;
1137 1138
}

1139 1140
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1141 1142
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1143
{
1144 1145 1146
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1147 1148
	int ret;

1149 1150 1151
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1152 1153
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1154

1155 1156 1157
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1158
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1159
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1160
		rxsize = 2; /* 0 or 1 data bytes */
1161

1162 1163
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1164

1165 1166
		WARN_ON(!msg->buffer != !msg->size);

1167 1168
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1169

1170 1171 1172
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1173

1174 1175 1176 1177 1178 1179 1180
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1181 1182
		}
		break;
1183

1184 1185
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1186
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1187
		rxsize = msg->size + 1;
1188

1189 1190
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1191

1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1203
		}
1204 1205 1206 1207 1208
		break;

	default:
		ret = -EINVAL;
		break;
1209
	}
1210

1211
	return ret;
1212 1213
}

1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
static enum port intel_aux_port(struct drm_i915_private *dev_priv,
				enum port port)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
	enum port aux_port;

	if (!info->alternate_aux_channel) {
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
			      port_name(port), port_name(port));
		return port;
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		aux_port = PORT_A;
		break;
	case DP_AUX_B:
		aux_port = PORT_B;
		break;
	case DP_AUX_C:
		aux_port = PORT_C;
		break;
	case DP_AUX_D:
		aux_port = PORT_D;
		break;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		aux_port = PORT_A;
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
		      port_name(aux_port), port_name(port));

	return aux_port;
}

1252
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1253
				  enum port port)
1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1266
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1267
				   enum port port, int index)
1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1280
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1281
				  enum port port)
1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1296
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1297
				   enum port port, int index)
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1312
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1313
				  enum port port)
1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1327
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1328
				   enum port port, int index)
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1342
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1343
				    enum port port)
1344 1345 1346 1347 1348 1349 1350 1351 1352
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1353
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1354
				     enum port port, int index)
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1367 1368
	enum port port = intel_aux_port(dev_priv,
					dp_to_dig_port(intel_dp)->port);
1369 1370 1371 1372 1373 1374 1375
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1376
static void
1377 1378 1379 1380 1381
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1382
static void
1383
intel_dp_aux_init(struct intel_dp *intel_dp)
1384
{
1385 1386
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1387

1388
	intel_aux_reg_init(intel_dp);
1389
	drm_dp_aux_init(&intel_dp->aux);
1390

1391
	/* Failure to allocate our preferred name is not critical */
1392
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1393
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1394 1395
}

1396
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1397
{
1398
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1399
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1400

1401 1402
	if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
	    IS_BROADWELL(dev_priv) || (INTEL_GEN(dev_priv) >= 9))
1403 1404 1405 1406 1407
		return true;
	else
		return false;
}

1408 1409
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1410
		   struct intel_crtc_state *pipe_config)
1411 1412
{
	struct drm_device *dev = encoder->base.dev;
1413
	struct drm_i915_private *dev_priv = to_i915(dev);
1414 1415
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1416

1417
	if (IS_G4X(dev_priv)) {
1418 1419
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1420
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1421 1422
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1423
	} else if (IS_CHERRYVIEW(dev_priv)) {
1424 1425
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1426
	} else if (IS_VALLEYVIEW(dev_priv)) {
1427 1428
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1429
	}
1430 1431 1432

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1433
			if (pipe_config->port_clock == divisor[i].clock) {
1434 1435 1436 1437 1438
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1439 1440 1441
	}
}

1442 1443 1444 1445 1446 1447 1448 1449
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1450
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	const int *source_rates, *sink_rates;
1461 1462
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1463 1464 1465 1466 1467
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1468
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1469 1470 1471 1472 1473 1474 1475
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1476 1477 1478
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1479 1480
}

1481
bool
1482
__intel_dp_read_desc(struct intel_dp *intel_dp, struct intel_dp_desc *desc)
1483
{
1484 1485
	u32 base = drm_dp_is_branch(intel_dp->dpcd) ? DP_BRANCH_OUI :
						      DP_SINK_OUI;
1486

1487 1488
	return drm_dp_dpcd_read(&intel_dp->aux, base, desc, sizeof(*desc)) ==
	       sizeof(*desc);
1489 1490
}

1491
bool intel_dp_read_desc(struct intel_dp *intel_dp)
1492
{
1493 1494 1495 1496
	struct intel_dp_desc *desc = &intel_dp->desc;
	bool oui_sup = intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] &
		       DP_OUI_SUPPORT;
	int dev_id_len;
1497

1498 1499
	if (!__intel_dp_read_desc(intel_dp, desc))
		return false;
1500

1501 1502 1503 1504 1505 1506 1507
	dev_id_len = strnlen(desc->device_id, sizeof(desc->device_id));
	DRM_DEBUG_KMS("DP %s: OUI %*phD%s dev-ID %*pE HW-rev %d.%d SW-rev %d.%d\n",
		      drm_dp_is_branch(intel_dp->dpcd) ? "branch" : "sink",
		      (int)sizeof(desc->oui), desc->oui, oui_sup ? "" : "(NS)",
		      dev_id_len, desc->device_id,
		      desc->hw_rev >> 4, desc->hw_rev & 0xf,
		      desc->sw_major_rev, desc->sw_minor_rev);
1508

1509
	return true;
1510 1511
}

1512
static int rate_to_index(int find, const int *rates)
1513 1514 1515 1516 1517 1518 1519 1520 1521 1522
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1523 1524 1525 1526 1527 1528
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1529
	len = intel_dp_common_rates(intel_dp, rates);
1530 1531 1532
	if (WARN_ON(len <= 0))
		return 162000;

1533
	return rates[len - 1];
1534 1535
}

1536 1537
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1538
	return rate_to_index(rate, intel_dp->sink_rates);
1539 1540
}

1541 1542
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
{
	if (intel_dp->num_sink_rates) {
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1554 1555
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567
{
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

	return bpp;
}

P
Paulo Zanoni 已提交
1568
bool
1569
intel_dp_compute_config(struct intel_encoder *encoder,
1570 1571
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1572
{
1573
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1574
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1575
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1576
	enum port port = dp_to_dig_port(intel_dp)->port;
1577
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1578
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1579
	int lane_count, clock;
1580
	int min_lane_count = 1;
1581
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1582
	/* Conveniently, the link BW constants become indices with a shift...*/
1583
	int min_clock = 0;
1584
	int max_clock;
1585
	int bpp, mode_rate;
1586
	int link_avail, link_clock;
1587 1588
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1589
	uint8_t link_bw, rate_select;
1590

1591
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1592 1593

	/* No common link rates between source and sink */
1594
	WARN_ON(common_len <= 0);
1595

1596
	max_clock = common_len - 1;
1597

1598
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1599 1600
		pipe_config->has_pch_encoder = true;

1601
	pipe_config->has_drrs = false;
1602
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1603

1604 1605 1606
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1607

1608
		if (INTEL_GEN(dev_priv) >= 9) {
1609
			int ret;
1610
			ret = skl_update_scaler_crtc(pipe_config);
1611 1612 1613 1614
			if (ret)
				return ret;
		}

1615
		if (HAS_GMCH_DISPLAY(dev_priv))
1616 1617 1618
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1619 1620
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1621 1622
	}

1623
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1624 1625
		return false;

1626
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1627
		      "max bw %d pixel clock %iKHz\n",
1628
		      max_lane_count, common_rates[max_clock],
1629
		      adjusted_mode->crtc_clock);
1630

1631 1632
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1633
	bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1634
	if (is_edp(intel_dp)) {
1635 1636 1637

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1638
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1639
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1640 1641
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1642 1643
		}

1644 1645 1646 1647 1648 1649 1650 1651 1652
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1653
	}
1654

1655
	for (; bpp >= 6*3; bpp -= 2*3) {
1656 1657
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1658

1659
		for (clock = min_clock; clock <= max_clock; clock++) {
1660 1661 1662 1663
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1664
				link_clock = common_rates[clock];
1665 1666 1667 1668 1669 1670 1671 1672 1673
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1674

1675
	return false;
1676

1677
found:
1678 1679 1680 1681 1682 1683
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1684 1685 1686 1687 1688
		pipe_config->limited_color_range =
			bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
	} else {
		pipe_config->limited_color_range =
			intel_dp->limited_color_range;
1689 1690
	}

1691
	pipe_config->lane_count = lane_count;
1692

1693
	pipe_config->pipe_bpp = bpp;
1694
	pipe_config->port_clock = common_rates[clock];
1695

1696 1697 1698 1699 1700
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1701
		      pipe_config->port_clock, bpp);
1702 1703
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1704

1705
	intel_link_compute_m_n(bpp, lane_count,
1706 1707
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1708
			       &pipe_config->dp_m_n);
1709

1710
	if (intel_connector->panel.downclock_mode != NULL &&
1711
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1712
			pipe_config->has_drrs = true;
1713 1714 1715 1716 1717 1718
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
	if (is_edp(intel_dp) &&
	    (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1730
			vco = 8640000;
1731 1732
			break;
		default:
1733
			vco = 8100000;
1734 1735 1736 1737 1738 1739
			break;
		}

		to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
	}

1740
	if (!HAS_DDI(dev_priv))
1741
		intel_dp_set_clock(encoder, pipe_config);
1742

1743
	return true;
1744 1745
}

1746
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1747 1748
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1749
{
1750 1751 1752
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1753 1754
}

1755 1756
static void intel_dp_prepare(struct intel_encoder *encoder,
			     struct intel_crtc_state *pipe_config)
1757
{
1758
	struct drm_device *dev = encoder->base.dev;
1759
	struct drm_i915_private *dev_priv = to_i915(dev);
1760
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1761
	enum port port = dp_to_dig_port(intel_dp)->port;
1762
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1763
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1764

1765 1766 1767 1768
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1769

1770
	/*
K
Keith Packard 已提交
1771
	 * There are four kinds of DP registers:
1772 1773
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1774 1775
	 * 	SNB CPU
	 *	IVB CPU
1776 1777 1778 1779 1780 1781 1782 1783 1784 1785
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1786

1787 1788 1789 1790
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1791

1792 1793
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1794
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1795

1796
	/* Split out the IBX/CPU vs CPT settings */
1797

1798
	if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1799 1800 1801 1802 1803 1804
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1805
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1806 1807
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1808
		intel_dp->DP |= crtc->pipe << 29;
1809
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1810 1811
		u32 trans_dp;

1812
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1813 1814 1815 1816 1817 1818 1819

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1820
	} else {
1821
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
1822
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1823 1824 1825 1826 1827 1828 1829

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1830
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1831 1832
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1833
		if (IS_CHERRYVIEW(dev_priv))
1834
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1835 1836
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1837
	}
1838 1839
}

1840 1841
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1842

1843 1844
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1845

1846 1847
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1848

I
Imre Deak 已提交
1849 1850 1851
static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
				   struct intel_dp *intel_dp);

1852
static void wait_panel_status(struct intel_dp *intel_dp,
1853 1854
				       u32 mask,
				       u32 value)
1855
{
1856
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1857
	struct drm_i915_private *dev_priv = to_i915(dev);
1858
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1859

V
Ville Syrjälä 已提交
1860 1861
	lockdep_assert_held(&dev_priv->pps_mutex);

I
Imre Deak 已提交
1862 1863
	intel_pps_verify_state(dev_priv, intel_dp);

1864 1865
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1866

1867
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1868 1869 1870
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1871

1872 1873 1874
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1875
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1876 1877
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1878 1879

	DRM_DEBUG_KMS("Wait complete\n");
1880
}
1881

1882
static void wait_panel_on(struct intel_dp *intel_dp)
1883 1884
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1885
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1886 1887
}

1888
static void wait_panel_off(struct intel_dp *intel_dp)
1889 1890
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1891
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1892 1893
}

1894
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1895
{
1896 1897 1898
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1899
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1900

1901 1902 1903 1904 1905
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1906 1907
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1908 1909 1910
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1911

1912
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1913 1914
}

1915
static void wait_backlight_on(struct intel_dp *intel_dp)
1916 1917 1918 1919 1920
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1921
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1922 1923 1924 1925
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1926

1927 1928 1929 1930
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1931
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1932
{
1933
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1934
	struct drm_i915_private *dev_priv = to_i915(dev);
1935
	u32 control;
1936

V
Ville Syrjälä 已提交
1937 1938
	lockdep_assert_held(&dev_priv->pps_mutex);

1939
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1940 1941
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
1942 1943 1944
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
1945
	return control;
1946 1947
}

1948 1949 1950 1951 1952
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1953
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1954
{
1955
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1956 1957
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1958
	struct drm_i915_private *dev_priv = to_i915(dev);
1959
	enum intel_display_power_domain power_domain;
1960
	u32 pp;
1961
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1962
	bool need_to_disable = !intel_dp->want_panel_vdd;
1963

V
Ville Syrjälä 已提交
1964 1965
	lockdep_assert_held(&dev_priv->pps_mutex);

1966
	if (!is_edp(intel_dp))
1967
		return false;
1968

1969
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1970
	intel_dp->want_panel_vdd = true;
1971

1972
	if (edp_have_panel_vdd(intel_dp))
1973
		return need_to_disable;
1974

1975
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
1976
	intel_display_power_get(dev_priv, power_domain);
1977

V
Ville Syrjälä 已提交
1978 1979
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1980

1981 1982
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1983

1984
	pp = ironlake_get_pp_control(intel_dp);
1985
	pp |= EDP_FORCE_VDD;
1986

1987 1988
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1989 1990 1991 1992 1993

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1994 1995 1996
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1997
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1998 1999
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
2000 2001
		msleep(intel_dp->panel_power_up_delay);
	}
2002 2003 2004 2005

	return need_to_disable;
}

2006 2007 2008 2009 2010 2011 2012
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
2013
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
2014
{
2015
	bool vdd;
2016

2017 2018 2019
	if (!is_edp(intel_dp))
		return;

2020
	pps_lock(intel_dp);
2021
	vdd = edp_panel_vdd_on(intel_dp);
2022
	pps_unlock(intel_dp);
2023

R
Rob Clark 已提交
2024
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
2025
	     port_name(dp_to_dig_port(intel_dp)->port));
2026 2027
}

2028
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2029
{
2030
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2031
	struct drm_i915_private *dev_priv = to_i915(dev);
2032 2033 2034 2035
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
2036
	u32 pp;
2037
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2038

V
Ville Syrjälä 已提交
2039
	lockdep_assert_held(&dev_priv->pps_mutex);
2040

2041
	WARN_ON(intel_dp->want_panel_vdd);
2042

2043
	if (!edp_have_panel_vdd(intel_dp))
2044
		return;
2045

V
Ville Syrjälä 已提交
2046 2047
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
2048

2049 2050
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2051

2052 2053
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2054

2055 2056
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2057

2058 2059 2060
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2061

2062
	if ((pp & PANEL_POWER_ON) == 0)
2063
		intel_dp->panel_power_off_time = ktime_get_boottime();
2064

2065
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2066
	intel_display_power_put(dev_priv, power_domain);
2067
}
2068

2069
static void edp_panel_vdd_work(struct work_struct *__work)
2070 2071 2072 2073
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2074
	pps_lock(intel_dp);
2075 2076
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2077
	pps_unlock(intel_dp);
2078 2079
}

2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2093 2094 2095 2096 2097
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2098
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2099
{
2100
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2101 2102 2103

	lockdep_assert_held(&dev_priv->pps_mutex);

2104 2105
	if (!is_edp(intel_dp))
		return;
2106

R
Rob Clark 已提交
2107
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
2108
	     port_name(dp_to_dig_port(intel_dp)->port));
2109

2110 2111
	intel_dp->want_panel_vdd = false;

2112
	if (sync)
2113
		edp_panel_vdd_off_sync(intel_dp);
2114 2115
	else
		edp_panel_vdd_schedule_off(intel_dp);
2116 2117
}

2118
static void edp_panel_on(struct intel_dp *intel_dp)
2119
{
2120
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2121
	struct drm_i915_private *dev_priv = to_i915(dev);
2122
	u32 pp;
2123
	i915_reg_t pp_ctrl_reg;
2124

2125 2126
	lockdep_assert_held(&dev_priv->pps_mutex);

2127
	if (!is_edp(intel_dp))
2128
		return;
2129

V
Ville Syrjälä 已提交
2130 2131
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2132

2133 2134 2135
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2136
		return;
2137

2138
	wait_panel_power_cycle(intel_dp);
2139

2140
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2141
	pp = ironlake_get_pp_control(intel_dp);
2142
	if (IS_GEN5(dev_priv)) {
2143 2144
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2145 2146
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2147
	}
2148

2149
	pp |= PANEL_POWER_ON;
2150
	if (!IS_GEN5(dev_priv))
2151 2152
		pp |= PANEL_POWER_RESET;

2153 2154
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2155

2156
	wait_panel_on(intel_dp);
2157
	intel_dp->last_power_on = jiffies;
2158

2159
	if (IS_GEN5(dev_priv)) {
2160
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2161 2162
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2163
	}
2164
}
V
Ville Syrjälä 已提交
2165

2166 2167 2168 2169 2170 2171 2172
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2173
	pps_unlock(intel_dp);
2174 2175
}

2176 2177

static void edp_panel_off(struct intel_dp *intel_dp)
2178
{
2179 2180
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2181
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2182
	struct drm_i915_private *dev_priv = to_i915(dev);
2183
	enum intel_display_power_domain power_domain;
2184
	u32 pp;
2185
	i915_reg_t pp_ctrl_reg;
2186

2187 2188
	lockdep_assert_held(&dev_priv->pps_mutex);

2189 2190
	if (!is_edp(intel_dp))
		return;
2191

V
Ville Syrjälä 已提交
2192 2193
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2194

V
Ville Syrjälä 已提交
2195 2196
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2197

2198
	pp = ironlake_get_pp_control(intel_dp);
2199 2200
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2201
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2202
		EDP_BLC_ENABLE);
2203

2204
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2205

2206 2207
	intel_dp->want_panel_vdd = false;

2208 2209
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2210

2211
	intel_dp->panel_power_off_time = ktime_get_boottime();
2212
	wait_panel_off(intel_dp);
2213 2214

	/* We got a reference when we enabled the VDD. */
2215
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2216
	intel_display_power_put(dev_priv, power_domain);
2217
}
V
Ville Syrjälä 已提交
2218

2219 2220 2221 2222
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2223

2224 2225
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2226
	pps_unlock(intel_dp);
2227 2228
}

2229 2230
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2231
{
2232 2233
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2234
	struct drm_i915_private *dev_priv = to_i915(dev);
2235
	u32 pp;
2236
	i915_reg_t pp_ctrl_reg;
2237

2238 2239 2240 2241 2242 2243
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2244
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2245

2246
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2247

2248
	pp = ironlake_get_pp_control(intel_dp);
2249
	pp |= EDP_BLC_ENABLE;
2250

2251
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2252 2253 2254

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2255

2256
	pps_unlock(intel_dp);
2257 2258
}

2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2273
{
2274
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2275
	struct drm_i915_private *dev_priv = to_i915(dev);
2276
	u32 pp;
2277
	i915_reg_t pp_ctrl_reg;
2278

2279 2280 2281
	if (!is_edp(intel_dp))
		return;

2282
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2283

2284
	pp = ironlake_get_pp_control(intel_dp);
2285
	pp &= ~EDP_BLC_ENABLE;
2286

2287
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2288 2289 2290

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2291

2292
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2293 2294

	intel_dp->last_backlight_off = jiffies;
2295
	edp_wait_backlight_off(intel_dp);
2296
}
2297

2298 2299 2300 2301 2302 2303 2304
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2305

2306
	_intel_edp_backlight_off(intel_dp);
2307
	intel_panel_disable_backlight(intel_dp->attached_connector);
2308
}
2309

2310 2311 2312 2313 2314 2315 2316 2317
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2318 2319
	bool is_enabled;

2320
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2321
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2322
	pps_unlock(intel_dp);
2323 2324 2325 2326

	if (is_enabled == enable)
		return;

2327 2328
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2329 2330 2331 2332 2333 2334 2335

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2336 2337 2338 2339 2340 2341 2342 2343 2344
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2345
			onoff(state), onoff(cur_state));
2346 2347 2348 2349 2350 2351 2352 2353 2354
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2355
			onoff(state), onoff(cur_state));
2356 2357 2358 2359
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2360 2361
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
2362
{
2363
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2364
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2365

2366 2367 2368
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2369

2370
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2371
		      pipe_config->port_clock);
2372 2373 2374

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2375
	if (pipe_config->port_clock == 162000)
2376 2377 2378 2379 2380 2381 2382 2383
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2384 2385 2386 2387 2388 2389 2390
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2391
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2392

2393
	intel_dp->DP |= DP_PLL_ENABLE;
2394

2395
	I915_WRITE(DP_A, intel_dp->DP);
2396 2397
	POSTING_READ(DP_A);
	udelay(200);
2398 2399
}

2400
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2401
{
2402
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2403 2404
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2405

2406 2407 2408
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2409

2410 2411
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2412
	intel_dp->DP &= ~DP_PLL_ENABLE;
2413

2414
	I915_WRITE(DP_A, intel_dp->DP);
2415
	POSTING_READ(DP_A);
2416 2417 2418
	udelay(200);
}

2419
/* If the sink supports it, try to set the power state appropriately */
2420
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2421 2422 2423 2424 2425 2426 2427 2428
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2429 2430
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2431
	} else {
2432 2433
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2434 2435 2436 2437 2438
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2439 2440
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2441 2442 2443 2444
			if (ret == 1)
				break;
			msleep(1);
		}
2445 2446 2447

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2448
	}
2449 2450 2451 2452

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2453 2454
}

2455 2456
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2457
{
2458
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2459
	enum port port = dp_to_dig_port(intel_dp)->port;
2460
	struct drm_device *dev = encoder->base.dev;
2461
	struct drm_i915_private *dev_priv = to_i915(dev);
2462 2463
	enum intel_display_power_domain power_domain;
	u32 tmp;
2464
	bool ret;
2465 2466

	power_domain = intel_display_port_power_domain(encoder);
2467
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
2468 2469
		return false;

2470 2471
	ret = false;

2472
	tmp = I915_READ(intel_dp->output_reg);
2473 2474

	if (!(tmp & DP_PORT_EN))
2475
		goto out;
2476

2477
	if (IS_GEN7(dev_priv) && port == PORT_A) {
2478
		*pipe = PORT_TO_PIPE_CPT(tmp);
2479
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2480
		enum pipe p;
2481

2482 2483 2484 2485
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2486 2487 2488
				ret = true;

				goto out;
2489 2490 2491
			}
		}

2492
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2493
			      i915_mmio_reg_offset(intel_dp->output_reg));
2494
	} else if (IS_CHERRYVIEW(dev_priv)) {
2495 2496 2497
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2498
	}
2499

2500 2501 2502 2503 2504 2505
	ret = true;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
2506
}
2507

2508
static void intel_dp_get_config(struct intel_encoder *encoder,
2509
				struct intel_crtc_state *pipe_config)
2510 2511 2512
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2513
	struct drm_device *dev = encoder->base.dev;
2514
	struct drm_i915_private *dev_priv = to_i915(dev);
2515 2516
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2517

2518
	tmp = I915_READ(intel_dp->output_reg);
2519 2520

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2521

2522
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2523 2524 2525
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2526 2527 2528
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2529

2530
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2531 2532 2533 2534
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2535
		if (tmp & DP_SYNC_HS_HIGH)
2536 2537 2538
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2539

2540
		if (tmp & DP_SYNC_VS_HIGH)
2541 2542 2543 2544
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2545

2546
	pipe_config->base.adjusted_mode.flags |= flags;
2547

2548
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2549 2550
		pipe_config->limited_color_range = true;

2551 2552 2553
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2554 2555
	intel_dp_get_m_n(crtc, pipe_config);

2556
	if (port == PORT_A) {
2557
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2558 2559 2560 2561
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2562

2563 2564 2565
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2566

2567 2568
	if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2583 2584
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2585
	}
2586 2587
}

2588 2589 2590
static void intel_disable_dp(struct intel_encoder *encoder,
			     struct intel_crtc_state *old_crtc_state,
			     struct drm_connector_state *old_conn_state)
2591
{
2592
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2593
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2594

2595
	if (old_crtc_state->has_audio)
2596
		intel_audio_codec_disable(encoder);
2597

2598
	if (HAS_PSR(dev_priv) && !HAS_DDI(dev_priv))
2599 2600
		intel_psr_disable(intel_dp);

2601 2602
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2603
	intel_edp_panel_vdd_on(intel_dp);
2604
	intel_edp_backlight_off(intel_dp);
2605
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2606
	intel_edp_panel_off(intel_dp);
2607

2608
	/* disable the port before the pipe on g4x */
2609
	if (INTEL_GEN(dev_priv) < 5)
2610
		intel_dp_link_down(intel_dp);
2611 2612
}

2613 2614 2615
static void ilk_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2616
{
2617
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2618
	enum port port = dp_to_dig_port(intel_dp)->port;
2619

2620
	intel_dp_link_down(intel_dp);
2621 2622

	/* Only ilk+ has port A */
2623 2624
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2625 2626
}

2627 2628 2629
static void vlv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2630 2631 2632 2633
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2634 2635
}

2636 2637 2638
static void chv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2639 2640 2641
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2642
	struct drm_i915_private *dev_priv = to_i915(dev);
2643

2644 2645 2646 2647 2648 2649
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2650

V
Ville Syrjälä 已提交
2651
	mutex_unlock(&dev_priv->sb_lock);
2652 2653
}

2654 2655 2656 2657 2658 2659 2660
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2661
	struct drm_i915_private *dev_priv = to_i915(dev);
2662 2663
	enum port port = intel_dig_port->port;

2664 2665 2666 2667
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2668
	if (HAS_DDI(dev_priv)) {
2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2694
	} else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2695
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2709
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2710 2711 2712 2713 2714
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2715
		if (IS_CHERRYVIEW(dev_priv))
2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2731
			if (IS_CHERRYVIEW(dev_priv)) {
2732 2733
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2734
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2735 2736 2737 2738 2739 2740 2741
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2742 2743
static void intel_dp_enable_port(struct intel_dp *intel_dp,
				 struct intel_crtc_state *old_crtc_state)
2744 2745
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2746
	struct drm_i915_private *dev_priv = to_i915(dev);
2747 2748 2749

	/* enable with pattern 1 (as per spec) */

2750
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2751 2752 2753 2754 2755 2756 2757 2758

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2759
	if (old_crtc_state->has_audio)
2760
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2761 2762 2763

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2764 2765
}

2766
static void intel_enable_dp(struct intel_encoder *encoder,
2767 2768
			    struct intel_crtc_state *pipe_config,
			    struct drm_connector_state *conn_state)
2769
{
2770 2771
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2772
	struct drm_i915_private *dev_priv = to_i915(dev);
2773
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2774
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2775
	enum pipe pipe = crtc->pipe;
2776

2777 2778
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2779

2780 2781
	pps_lock(intel_dp);

2782
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2783 2784
		vlv_init_panel_power_sequencer(intel_dp);

2785
	intel_dp_enable_port(intel_dp, pipe_config);
2786 2787 2788 2789 2790 2791 2792

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2793
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2794 2795
		unsigned int lane_mask = 0x0;

2796
		if (IS_CHERRYVIEW(dev_priv))
2797
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2798

2799 2800
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2801
	}
2802

2803
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2804
	intel_dp_start_link_train(intel_dp);
2805
	intel_dp_stop_link_train(intel_dp);
2806

2807
	if (pipe_config->has_audio) {
2808
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2809
				 pipe_name(pipe));
2810
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
2811
	}
2812
}
2813

2814 2815 2816
static void g4x_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2817
{
2818 2819
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2820
	intel_enable_dp(encoder, pipe_config, conn_state);
2821
	intel_edp_backlight_on(intel_dp);
2822
}
2823

2824 2825 2826
static void vlv_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2827
{
2828 2829
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2830
	intel_edp_backlight_on(intel_dp);
2831
	intel_psr_enable(intel_dp);
2832 2833
}

2834 2835 2836
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2837 2838
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2839
	enum port port = dp_to_dig_port(intel_dp)->port;
2840

2841
	intel_dp_prepare(encoder, pipe_config);
2842

2843
	/* Only ilk+ has port A */
2844
	if (port == PORT_A)
2845
		ironlake_edp_pll_on(intel_dp, pipe_config);
2846 2847
}

2848 2849 2850
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2851
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2852
	enum pipe pipe = intel_dp->pps_pipe;
2853
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2874 2875 2876
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
2877
	struct drm_i915_private *dev_priv = to_i915(dev);
2878 2879 2880 2881
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2882 2883 2884
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2885
	for_each_intel_encoder(dev, encoder) {
2886
		struct intel_dp *intel_dp;
2887
		enum port port;
2888 2889 2890 2891 2892

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2893
		port = dp_to_dig_port(intel_dp)->port;
2894 2895 2896 2897 2898

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2899
			      pipe_name(pipe), port_name(port));
2900

2901
		WARN(encoder->base.crtc,
2902 2903
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2904 2905

		/* make sure vdd is off before we steal it */
2906
		vlv_detach_power_sequencer(intel_dp);
2907 2908 2909 2910 2911 2912 2913 2914
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
2915
	struct drm_i915_private *dev_priv = to_i915(dev);
2916 2917 2918 2919
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2920 2921 2922
	if (!is_edp(intel_dp))
		return;

2923 2924 2925 2926 2927 2928 2929 2930 2931
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2932
		vlv_detach_power_sequencer(intel_dp);
2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2947 2948
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2949 2950
}

2951 2952 2953
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2954
{
2955
	vlv_phy_pre_encoder_enable(encoder);
2956

2957
	intel_enable_dp(encoder, pipe_config, conn_state);
2958 2959
}

2960 2961 2962
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
2963
{
2964
	intel_dp_prepare(encoder, pipe_config);
2965

2966
	vlv_phy_pre_pll_enable(encoder);
2967 2968
}

2969 2970 2971
static void chv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2972
{
2973
	chv_phy_pre_encoder_enable(encoder);
2974

2975
	intel_enable_dp(encoder, pipe_config, conn_state);
2976 2977

	/* Second common lane will stay alive on its own now */
2978
	chv_phy_release_cl2_override(encoder);
2979 2980
}

2981 2982 2983
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
2984
{
2985
	intel_dp_prepare(encoder, pipe_config);
2986

2987
	chv_phy_pre_pll_enable(encoder);
2988 2989
}

2990 2991 2992
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
2993
{
2994
	chv_phy_post_pll_disable(encoder);
2995 2996
}

2997 2998 2999 3000
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3001
bool
3002
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3003
{
3004 3005
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3006 3007
}

3008
/* These are source-specific values. */
3009
uint8_t
K
Keith Packard 已提交
3010
intel_dp_voltage_max(struct intel_dp *intel_dp)
3011
{
3012
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3013
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3014

3015
	if (IS_GEN9_LP(dev_priv))
3016
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3017
	else if (INTEL_GEN(dev_priv) >= 9) {
3018
		if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
3019
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3020
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3021
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3022
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3023
	else if (IS_GEN7(dev_priv) && port == PORT_A)
3024
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3025
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3026
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3027
	else
3028
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3029 3030
}

3031
uint8_t
K
Keith Packard 已提交
3032 3033
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3034
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3035
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3036

3037
	if (INTEL_GEN(dev_priv) >= 9) {
3038 3039 3040 3041 3042 3043 3044
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3045 3046
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3047 3048 3049
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
3050
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3051
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3052 3053 3054 3055 3056 3057 3058
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3059
		default:
3060
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3061
		}
3062
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3063
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3064 3065 3066 3067 3068 3069 3070
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3071
		default:
3072
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3073
		}
3074
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3075
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3076 3077 3078 3079 3080
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3081
		default:
3082
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3083 3084 3085
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3086 3087 3088 3089 3090 3091 3092
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3093
		default:
3094
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3095
		}
3096 3097 3098
	}
}

3099
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3100
{
3101
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3102 3103 3104 3105 3106
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3107
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3108 3109
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3110
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3111 3112 3113
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3114
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3115 3116 3117
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3118
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3119 3120 3121
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3122
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3123 3124 3125 3126 3127 3128 3129
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3130
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3131 3132
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3133
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3134 3135 3136
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3137
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3138 3139 3140
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3141
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3142 3143 3144 3145 3146 3147 3148
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3149
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3150 3151
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3152
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3153 3154 3155
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3156
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3157 3158 3159 3160 3161 3162 3163
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3164
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3165 3166
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3167
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3179 3180
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3181 3182 3183 3184

	return 0;
}

3185
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3186
{
3187 3188 3189
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3190 3191 3192
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3193
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3194
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3195
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3196 3197 3198
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3199
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3200 3201 3202
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3203
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3204 3205 3206
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3207
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3208 3209
			deemph_reg_value = 128;
			margin_reg_value = 154;
3210
			uniq_trans_scale = true;
3211 3212 3213 3214 3215
			break;
		default:
			return 0;
		}
		break;
3216
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3217
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3218
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3219 3220 3221
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3222
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3223 3224 3225
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3226
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3227 3228 3229 3230 3231 3232 3233
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3234
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3235
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3236
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3237 3238 3239
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3240
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3241 3242 3243 3244 3245 3246 3247
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3248
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3249
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3250
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3262 3263
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3264 3265 3266 3267

	return 0;
}

3268
static uint32_t
3269
gen4_signal_levels(uint8_t train_set)
3270
{
3271
	uint32_t	signal_levels = 0;
3272

3273
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3274
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3275 3276 3277
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3278
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3279 3280
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3281
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3282 3283
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3284
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3285 3286 3287
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3288
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3289
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3290 3291 3292
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3293
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3294 3295
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3296
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3297 3298
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3299
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3300 3301 3302 3303 3304 3305
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3306 3307
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3308
gen6_edp_signal_levels(uint8_t train_set)
3309
{
3310 3311 3312
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3313 3314
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3315
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3316
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3317
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3318 3319
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3320
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3321 3322
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3323
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3324 3325
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3326
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3327
	default:
3328 3329 3330
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3331 3332 3333
	}
}

K
Keith Packard 已提交
3334 3335
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3336
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3337 3338 3339 3340
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3341
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3342
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3343
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3344
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3345
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3346 3347
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3348
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3349
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3350
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3351 3352
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3353
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3354
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3355
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3356 3357 3358 3359 3360 3361 3362 3363 3364
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3365
void
3366
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3367 3368
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3369
	enum port port = intel_dig_port->port;
3370
	struct drm_device *dev = intel_dig_port->base.base.dev;
3371
	struct drm_i915_private *dev_priv = to_i915(dev);
3372
	uint32_t signal_levels, mask = 0;
3373 3374
	uint8_t train_set = intel_dp->train_set[0];

3375
	if (HAS_DDI(dev_priv)) {
3376 3377
		signal_levels = ddi_signal_levels(intel_dp);

3378
		if (IS_BROXTON(dev_priv))
3379 3380 3381
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3382
	} else if (IS_CHERRYVIEW(dev_priv)) {
3383
		signal_levels = chv_signal_levels(intel_dp);
3384
	} else if (IS_VALLEYVIEW(dev_priv)) {
3385
		signal_levels = vlv_signal_levels(intel_dp);
3386
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
3387
		signal_levels = gen7_edp_signal_levels(train_set);
3388
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3389
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3390
		signal_levels = gen6_edp_signal_levels(train_set);
3391 3392
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3393
		signal_levels = gen4_signal_levels(train_set);
3394 3395 3396
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3397 3398 3399 3400 3401 3402 3403 3404
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3405

3406
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3407 3408 3409

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3410 3411
}

3412
void
3413 3414
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3415
{
3416
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3417 3418
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3419

3420
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3421

3422
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3423
	POSTING_READ(intel_dp->output_reg);
3424 3425
}

3426
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3427 3428 3429
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3430
	struct drm_i915_private *dev_priv = to_i915(dev);
3431 3432 3433
	enum port port = intel_dig_port->port;
	uint32_t val;

3434
	if (!HAS_DDI(dev_priv))
3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3452 3453 3454 3455
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3456 3457 3458
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3459
static void
C
Chris Wilson 已提交
3460
intel_dp_link_down(struct intel_dp *intel_dp)
3461
{
3462
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3463
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3464
	enum port port = intel_dig_port->port;
3465
	struct drm_device *dev = intel_dig_port->base.base.dev;
3466
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3467
	uint32_t DP = intel_dp->DP;
3468

3469
	if (WARN_ON(HAS_DDI(dev_priv)))
3470 3471
		return;

3472
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3473 3474
		return;

3475
	DRM_DEBUG_KMS("\n");
3476

3477
	if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3478
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3479
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3480
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3481
	} else {
3482
		if (IS_CHERRYVIEW(dev_priv))
3483 3484 3485
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3486
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3487
	}
3488
	I915_WRITE(intel_dp->output_reg, DP);
3489
	POSTING_READ(intel_dp->output_reg);
3490

3491 3492 3493 3494 3495 3496 3497 3498 3499
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3500
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3501 3502 3503 3504 3505 3506 3507
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3508 3509 3510 3511 3512 3513 3514
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3515
		I915_WRITE(intel_dp->output_reg, DP);
3516
		POSTING_READ(intel_dp->output_reg);
3517

3518
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3519 3520
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3521 3522
	}

3523
	msleep(intel_dp->panel_power_down_delay);
3524 3525

	intel_dp->DP = DP;
3526 3527
}

3528
bool
3529
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3530
{
3531 3532
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3533
		return false; /* aux transfer failed */
3534

3535
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3536

3537 3538
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3539

3540 3541 3542 3543 3544
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3545

3546 3547
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3548

3549
	if (!intel_dp_read_dpcd(intel_dp))
3550 3551
		return false;

3552 3553
	intel_dp_read_desc(intel_dp);

3554 3555 3556
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3557

3558 3559 3560 3561 3562 3563 3564 3565
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3566

3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
		drm_dp_dpcd_read(&intel_dp->aux,
				 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				 &frame_sync_cap, 1);
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3580 3581
	}

3582 3583 3584
	/* Read the eDP Display control capabilities registers */
	if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3585 3586
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3587 3588
		DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
			      intel_dp->edp_dpcd);
3589

3590
	/* Intermediate frequency support */
3591
	if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3592
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3593 3594
		int i;

3595 3596
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3597

3598 3599
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3600 3601 3602 3603

			if (val == 0)
				break;

3604 3605 3606 3607 3608 3609
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
3610
			intel_dp->sink_rates[i] = (val * 200) / 10;
3611
		}
3612
		intel_dp->num_sink_rates = i;
3613
	}
3614

3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
			     &intel_dp->sink_count, 1) < 0)
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
	intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
	if (!is_edp(intel_dp) && !intel_dp->sink_count)
		return false;
3645

3646
	if (!drm_dp_is_branch(intel_dp->dpcd))
3647 3648 3649 3650 3651
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3652 3653 3654
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3655 3656 3657
		return false; /* downstream port status fetch failed */

	return true;
3658 3659
}

3660
static bool
3661
intel_dp_can_mst(struct intel_dp *intel_dp)
3662 3663 3664
{
	u8 buf[1];

3665 3666 3667
	if (!i915.enable_dp_mst)
		return false;

3668 3669 3670 3671 3672 3673
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3674 3675
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1) != 1)
		return false;
3676

3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697
	return buf[0] & DP_MST_CAP;
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
	if (!i915.enable_dp_mst)
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3698 3699
}

3700
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3701
{
3702
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3703
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3704
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3705
	u8 buf;
3706
	int ret = 0;
3707 3708
	int count = 0;
	int attempts = 10;
3709

3710 3711
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3712 3713
		ret = -EIO;
		goto out;
3714 3715
	}

3716
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3717
			       buf & ~DP_TEST_SINK_START) < 0) {
3718
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3719 3720 3721
		ret = -EIO;
		goto out;
	}
3722

3723
	do {
3724
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3725 3726 3727 3728 3729 3730 3731 3732 3733 3734

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3735
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3736 3737 3738
		ret = -ETIMEDOUT;
	}

3739
 out:
3740
	hsw_enable_ips(intel_crtc);
3741
	return ret;
3742 3743 3744 3745 3746
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3747
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3748 3749
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3750 3751
	int ret;

3752 3753 3754 3755 3756 3757 3758 3759 3760
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3761 3762 3763 3764 3765 3766
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3767
	hsw_disable_ips(intel_crtc);
3768

3769
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3770 3771 3772
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3773 3774
	}

3775
	intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3776 3777 3778 3779 3780 3781
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3782
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3783 3784
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3785
	int count, ret;
3786 3787 3788 3789 3790 3791
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3792
	do {
3793
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3794

3795
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3796 3797
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3798
			goto stop;
3799
		}
3800
		count = buf & DP_TEST_COUNT_MASK;
3801

3802
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3803 3804

	if (attempts == 0) {
3805 3806 3807 3808 3809 3810 3811 3812
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3813
	}
3814

3815
stop:
3816
	intel_dp_sink_crc_stop(intel_dp);
3817
	return ret;
3818 3819
}

3820 3821 3822
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3823
	return drm_dp_dpcd_read(&intel_dp->aux,
3824 3825
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3826 3827
}

3828 3829 3830 3831 3832
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

3833
	ret = drm_dp_dpcd_read(&intel_dp->aux,
3834 3835 3836 3837 3838 3839 3840 3841
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_ACK;
	return test_result;
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3855
{
3856
	uint8_t test_result = DP_TEST_NAK;
3857 3858 3859 3860
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
3861
	    connector->edid_corrupt ||
3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
3875
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
3876
	} else {
3877 3878 3879 3880 3881 3882 3883
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

3884 3885
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
3886
					&block->checksum,
D
Dan Carpenter 已提交
3887
					1))
3888 3889 3890
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3891
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_STANDARD;
3892 3893 3894
	}

	/* Set test active flag here so userspace doesn't interrupt things */
3895
	intel_dp->compliance.test_active = 1;
3896

3897 3898 3899 3900
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3901
{
3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
	uint8_t rxdata = 0;
	int status = 0;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

	switch (rxdata) {
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
3921
		intel_dp->compliance.test_type = DP_TEST_LINK_TRAINING;
3922 3923 3924 3925
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
3926
		intel_dp->compliance.test_type = DP_TEST_LINK_VIDEO_PATTERN;
3927 3928 3929 3930
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
3931
		intel_dp->compliance.test_type = DP_TEST_LINK_EDID_READ;
3932 3933 3934 3935
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
3936
		intel_dp->compliance.test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
		break;
	}

update_status:
	status = drm_dp_dpcd_write(&intel_dp->aux,
				   DP_TEST_RESPONSE,
				   &response, 1);
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
3950 3951
}

3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
3967
			if (intel_dp->active_mst_links &&
3968
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3969 3970 3971 3972 3973
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

3974
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
3990
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025
static void
intel_dp_retrain_link(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
4026
	intel_wait_for_vblank(dev_priv, crtc->pipe);
4027 4028 4029 4030 4031 4032 4033

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
}

4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4054 4055 4056 4057 4058
	/* FIXME: we need to synchronize this sort of stuff with hardware
	 * readout */
	if (WARN_ON_ONCE(!intel_dp->lane_count))
		return;

4059
	/* if link training is requested we should perform it always */
4060
	if ((intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) ||
4061 4062 4063
	    (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
4064 4065

		intel_dp_retrain_link(intel_dp);
4066 4067 4068
	}
}

4069 4070 4071 4072 4073 4074 4075
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4076 4077 4078 4079 4080
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4081
 */
4082
static bool
4083
intel_dp_short_pulse(struct intel_dp *intel_dp)
4084
{
4085
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4086
	u8 sink_irq_vector = 0;
4087 4088
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4089

4090 4091 4092 4093
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
4094
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4095

4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4107 4108
	}

4109 4110
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4111 4112
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4113
		/* Clear interrupt source */
4114 4115 4116
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4117 4118

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4119
			DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
4120 4121 4122 4123
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4124 4125 4126
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
4127 4128

	return true;
4129 4130
}

4131
/* XXX this is probably wrong for multiple downstream ports */
4132
static enum drm_connector_status
4133
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4134
{
4135 4136 4137 4138 4139 4140
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4141 4142 4143
	if (is_edp(intel_dp))
		return connector_status_connected;

4144
	/* if there's no downstream port, we're done */
4145
	if (!drm_dp_is_branch(dpcd))
4146
		return connector_status_connected;
4147 4148

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4149 4150
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4151

4152 4153
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4154 4155
	}

4156 4157 4158
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4159
	/* If no HPD, poke DDC gently */
4160
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4161
		return connector_status_connected;
4162 4163

	/* Well we tried, say unknown for unreliable port types */
4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4176 4177 4178

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4179
	return connector_status_disconnected;
4180 4181
}

4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4195 4196
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4197
{
4198
	u32 bit;
4199

4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236
	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4237 4238 4239
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4240 4241 4242
	default:
		MISSING_CASE(port->port);
		return false;
4243
	}
4244

4245
	return I915_READ(SDEISR) & bit;
4246 4247
}

4248
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4249
				       struct intel_digital_port *port)
4250
{
4251
	u32 bit;
4252

4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4271 4272
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4273 4274 4275 4276 4277
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4278
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4279 4280
		break;
	case PORT_C:
4281
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4282 4283
		break;
	case PORT_D:
4284
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4285 4286 4287 4288
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4289 4290
	}

4291
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4292 4293
}

4294
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4295
				       struct intel_digital_port *intel_dig_port)
4296
{
4297 4298
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4299 4300
	u32 bit;

4301 4302
	intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
	switch (port) {
4303 4304 4305 4306 4307 4308 4309 4310 4311 4312
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4313
		MISSING_CASE(port);
4314 4315 4316 4317 4318 4319
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4320 4321 4322 4323 4324 4325 4326
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4327
static bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
4328 4329
					 struct intel_digital_port *port)
{
4330
	if (HAS_PCH_IBX(dev_priv))
4331
		return ibx_digital_port_connected(dev_priv, port);
4332
	else if (HAS_PCH_SPLIT(dev_priv))
4333
		return cpt_digital_port_connected(dev_priv, port);
4334
	else if (IS_GEN9_LP(dev_priv))
4335
		return bxt_digital_port_connected(dev_priv, port);
4336 4337
	else if (IS_GM45(dev_priv))
		return gm45_digital_port_connected(dev_priv, port);
4338 4339 4340 4341
	else
		return g4x_digital_port_connected(dev_priv, port);
}

4342
static struct edid *
4343
intel_dp_get_edid(struct intel_dp *intel_dp)
4344
{
4345
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4346

4347 4348 4349 4350
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4351 4352
			return NULL;

J
Jani Nikula 已提交
4353
		return drm_edid_duplicate(intel_connector->edid);
4354 4355 4356 4357
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4358

4359 4360 4361 4362 4363
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4364

4365
	intel_dp_unset_edid(intel_dp);
4366 4367 4368 4369 4370 4371 4372
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4373 4374
}

4375 4376
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4377
{
4378
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4379

4380 4381
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4382

4383 4384
	intel_dp->has_audio = false;
}
4385

4386
static enum drm_connector_status
4387
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4388
{
4389
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4390
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4391 4392
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4393
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4394
	enum drm_connector_status status;
4395
	enum intel_display_power_domain power_domain;
4396
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4397

4398 4399
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(to_i915(dev), power_domain);
Z
Zhenyu Wang 已提交
4400

4401 4402 4403
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4404 4405 4406
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4407
	else
4408 4409
		status = connector_status_disconnected;

4410
	if (status == connector_status_disconnected) {
4411
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4412

4413 4414 4415 4416 4417 4418 4419 4420 4421
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4422
		goto out;
4423
	}
Z
Zhenyu Wang 已提交
4424

4425
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4426
		intel_encoder->type = INTEL_OUTPUT_DP;
4427

4428 4429 4430 4431
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));

4432 4433 4434 4435 4436 4437
	/* Set the max lane count for sink */
	intel_dp->max_sink_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);

	/* Set the max link BW for sink */
	intel_dp->max_sink_link_bw = intel_dp_max_link_bw(intel_dp);

4438 4439
	intel_dp_print_rates(intel_dp);

4440
	intel_dp_read_desc(intel_dp);
4441

4442 4443 4444
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4445 4446 4447 4448 4449
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4450 4451
		status = connector_status_disconnected;
		goto out;
4452 4453 4454 4455 4456 4457 4458 4459 4460 4461
	} else if (connector->status == connector_status_connected) {
		/*
		 * If display was connected already and is still connected
		 * check links status, there has been known issues of
		 * link loss triggerring long pulse!!!!
		 */
		drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
		intel_dp_check_link_status(intel_dp);
		drm_modeset_unlock(&dev->mode_config.connection_mutex);
		goto out;
4462 4463
	}

4464 4465 4466 4467 4468 4469 4470 4471
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4472
	intel_dp_set_edid(intel_dp);
4473 4474
	if (is_edp(intel_dp) || intel_connector->detect_edid)
		status = connector_status_connected;
4475
	intel_dp->detect_done = true;
4476

4477 4478
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4479 4480
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4492
out:
4493
	if (status != connector_status_connected && !intel_dp->is_mst)
4494
		intel_dp_unset_edid(intel_dp);
4495

4496
	intel_display_power_put(to_i915(dev), power_domain);
4497
	return status;
4498 4499 4500 4501 4502 4503
}

static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4504
	enum drm_connector_status status = connector->status;
4505 4506 4507 4508

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

4509 4510
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
4511
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4512 4513

	intel_dp->detect_done = false;
4514

4515
	return status;
4516 4517
}

4518 4519
static void
intel_dp_force(struct drm_connector *connector)
4520
{
4521
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4522
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4523
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4524
	enum intel_display_power_domain power_domain;
4525

4526 4527 4528
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4529

4530 4531
	if (connector->status != connector_status_connected)
		return;
4532

4533 4534
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
4535 4536 4537

	intel_dp_set_edid(intel_dp);

4538
	intel_display_power_put(dev_priv, power_domain);
4539 4540

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4541
		intel_encoder->type = INTEL_OUTPUT_DP;
4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4555

4556
	/* if eDP has no EDID, fall back to fixed mode */
4557 4558
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4559
		struct drm_display_mode *mode;
4560 4561

		mode = drm_mode_duplicate(connector->dev,
4562
					  intel_connector->panel.fixed_mode);
4563
		if (mode) {
4564 4565 4566 4567
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4568

4569
	return 0;
4570 4571
}

4572 4573 4574 4575
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4576
	struct edid *edid;
4577

4578 4579
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4580
		has_audio = drm_detect_monitor_audio(edid);
4581

4582 4583 4584
	return has_audio;
}

4585 4586 4587 4588 4589
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4590
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4591
	struct intel_connector *intel_connector = to_intel_connector(connector);
4592 4593
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4594 4595
	int ret;

4596
	ret = drm_object_property_set_value(&connector->base, property, val);
4597 4598 4599
	if (ret)
		return ret;

4600
	if (property == dev_priv->force_audio_property) {
4601 4602 4603 4604
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4605 4606
			return 0;

4607
		intel_dp->force_audio = i;
4608

4609
		if (i == HDMI_AUDIO_AUTO)
4610 4611
			has_audio = intel_dp_detect_audio(connector);
		else
4612
			has_audio = (i == HDMI_AUDIO_ON);
4613 4614

		if (has_audio == intel_dp->has_audio)
4615 4616
			return 0;

4617
		intel_dp->has_audio = has_audio;
4618 4619 4620
		goto done;
	}

4621
	if (property == dev_priv->broadcast_rgb_property) {
4622
		bool old_auto = intel_dp->color_range_auto;
4623
		bool old_range = intel_dp->limited_color_range;
4624

4625 4626 4627 4628 4629 4630
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
4631
			intel_dp->limited_color_range = false;
4632 4633 4634
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
4635
			intel_dp->limited_color_range = true;
4636 4637 4638 4639
			break;
		default:
			return -EINVAL;
		}
4640 4641

		if (old_auto == intel_dp->color_range_auto &&
4642
		    old_range == intel_dp->limited_color_range)
4643 4644
			return 0;

4645 4646 4647
		goto done;
	}

4648 4649 4650 4651 4652 4653
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}
4654 4655 4656 4657 4658
		if (HAS_GMCH_DISPLAY(dev_priv) &&
		    val == DRM_MODE_SCALE_CENTER) {
			DRM_DEBUG_KMS("centering not supported\n");
			return -EINVAL;
		}
4659 4660 4661 4662 4663 4664 4665 4666 4667 4668

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4669 4670 4671
	return -EINVAL;

done:
4672 4673
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4674 4675 4676 4677

	return 0;
}

4678 4679 4680 4681
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4682 4683 4684 4685 4686
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4687 4688 4689 4690 4691 4692 4693 4694 4695 4696

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4697 4698 4699 4700 4701 4702 4703
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4704
static void
4705
intel_dp_connector_destroy(struct drm_connector *connector)
4706
{
4707
	struct intel_connector *intel_connector = to_intel_connector(connector);
4708

4709
	kfree(intel_connector->detect_edid);
4710

4711 4712 4713
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4714 4715 4716
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4717
		intel_panel_fini(&intel_connector->panel);
4718

4719
	drm_connector_cleanup(connector);
4720
	kfree(connector);
4721 4722
}

P
Paulo Zanoni 已提交
4723
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4724
{
4725 4726
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4727

4728
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4729 4730
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4731 4732 4733 4734
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4735
		pps_lock(intel_dp);
4736
		edp_panel_vdd_off_sync(intel_dp);
4737 4738
		pps_unlock(intel_dp);

4739 4740 4741 4742
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4743
	}
4744 4745 4746

	intel_dp_aux_fini(intel_dp);

4747
	drm_encoder_cleanup(encoder);
4748
	kfree(intel_dig_port);
4749 4750
}

4751
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4752 4753 4754 4755 4756 4757
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4758 4759 4760 4761
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4762
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4763
	pps_lock(intel_dp);
4764
	edp_panel_vdd_off_sync(intel_dp);
4765
	pps_unlock(intel_dp);
4766 4767
}

4768 4769 4770 4771
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
4772
	struct drm_i915_private *dev_priv = to_i915(dev);
4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4787
	power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
4788 4789 4790 4791 4792
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4793
void intel_dp_encoder_reset(struct drm_encoder *encoder)
4794
{
4795
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
4796 4797
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4798 4799 4800

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
4801

4802
	if (lspcon->active)
4803 4804
		lspcon_resume(lspcon);

4805 4806 4807 4808 4809
	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	pps_lock(intel_dp);

4810 4811
	/* Reinit the power sequencer, in case BIOS did something with it. */
	intel_dp_pps_init(encoder->dev, intel_dp);
4812 4813 4814
	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4815 4816
}

4817
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4818
	.dpms = drm_atomic_helper_connector_dpms,
4819
	.detect = intel_dp_detect,
4820
	.force = intel_dp_force,
4821
	.fill_modes = drm_helper_probe_single_connector_modes,
4822
	.set_property = intel_dp_set_property,
4823
	.atomic_get_property = intel_connector_atomic_get_property,
4824
	.late_register = intel_dp_connector_register,
4825
	.early_unregister = intel_dp_connector_unregister,
4826
	.destroy = intel_dp_connector_destroy,
4827
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4828
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4829 4830 4831 4832 4833 4834 4835 4836
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4837
	.reset = intel_dp_encoder_reset,
4838
	.destroy = intel_dp_encoder_destroy,
4839 4840
};

4841
enum irqreturn
4842 4843 4844
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4845
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4846
	struct drm_device *dev = intel_dig_port->base.base.dev;
4847
	struct drm_i915_private *dev_priv = to_i915(dev);
4848
	enum intel_display_power_domain power_domain;
4849
	enum irqreturn ret = IRQ_NONE;
4850

4851 4852
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
4853
		intel_dig_port->base.type = INTEL_OUTPUT_DP;
4854

4855 4856 4857 4858 4859 4860 4861 4862 4863
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
4864
		return IRQ_HANDLED;
4865 4866
	}

4867 4868
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4869
		      long_hpd ? "long" : "short");
4870

4871 4872 4873 4874 4875
	if (long_hpd) {
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

4876
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
4877 4878
	intel_display_power_get(dev_priv, power_domain);

4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
4892
		}
4893
	}
4894

4895 4896 4897 4898
	if (!intel_dp->is_mst) {
		if (!intel_dp_short_pulse(intel_dp)) {
			intel_dp->detect_done = false;
			goto put_power;
4899
		}
4900
	}
4901 4902 4903

	ret = IRQ_HANDLED;

4904 4905 4906 4907
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4908 4909
}

4910
/* check the VBT to see whether the eDP is on another port */
4911
bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port)
4912
{
4913 4914 4915 4916
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
4917
	if (INTEL_GEN(dev_priv) < 5)
4918 4919
		return false;

4920 4921 4922
	if (port == PORT_A)
		return true;

4923
	return intel_bios_is_port_edp(dev_priv, port);
4924 4925
}

4926
void
4927 4928
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4929 4930
	struct intel_connector *intel_connector = to_intel_connector(connector);

4931
	intel_attach_force_audio_property(connector);
4932
	intel_attach_broadcast_rgb_property(connector);
4933
	intel_dp->color_range_auto = true;
4934 4935 4936

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
4937 4938
		drm_object_attach_property(
			&connector->base,
4939
			connector->dev->mode_config.scaling_mode_property,
4940 4941
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
4942
	}
4943 4944
}

4945 4946
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
4947
	intel_dp->panel_power_off_time = ktime_get_boottime();
4948 4949 4950 4951
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

4952
static void
4953 4954
intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
			   struct intel_dp *intel_dp, struct edp_power_seq *seq)
4955
{
4956
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
4957
	struct pps_registers regs;
4958

4959
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
4960 4961 4962

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
4963
	pp_ctl = ironlake_get_pp_control(intel_dp);
4964

4965 4966
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
4967
	if (!IS_GEN9_LP(dev_priv)) {
4968 4969
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
4970
	}
4971 4972

	/* Pull timing values out of registers */
4973 4974
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
4975

4976 4977
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
4978

4979 4980
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
4981

4982 4983
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
4984

4985
	if (IS_GEN9_LP(dev_priv)) {
4986 4987 4988
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
4989
			seq->t11_t12 = (tmp - 1) * 1000;
4990
		else
4991
			seq->t11_t12 = 0;
4992
	} else {
4993
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4994
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4995
	}
4996 4997
}

I
Imre Deak 已提交
4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
intel_pps_verify_state(struct drm_i915_private *dev_priv,
		       struct intel_dp *intel_dp)
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

5023 5024 5025 5026
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp)
{
5027
	struct drm_i915_private *dev_priv = to_i915(dev);
5028 5029 5030 5031 5032 5033 5034 5035 5036 5037
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
5038

I
Imre Deak 已提交
5039
	intel_pps_dump_state("cur", &cur);
5040

5041
	vbt = dev_priv->vbt.edp.pps;
5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5055
	intel_pps_dump_state("vbt", &vbt);
5056 5057 5058

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5059
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5060 5061 5062 5063 5064 5065 5066 5067 5068
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5069
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5070 5071 5072 5073 5074 5075 5076
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5077 5078 5079 5080 5081 5082
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5083 5084 5085 5086 5087 5088 5089 5090 5091 5092

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5093 5094 5095 5096
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5097
					      struct intel_dp *intel_dp)
5098
{
5099
	struct drm_i915_private *dev_priv = to_i915(dev);
5100
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5101
	int div = dev_priv->rawclk_freq / 1000;
5102
	struct pps_registers regs;
5103
	enum port port = dp_to_dig_port(intel_dp)->port;
5104
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5105

V
Ville Syrjälä 已提交
5106
	lockdep_assert_held(&dev_priv->pps_mutex);
5107

5108
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5109

5110
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5111 5112
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5113
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5114 5115
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5116
	if (IS_GEN9_LP(dev_priv)) {
5117
		pp_div = I915_READ(regs.pp_ctrl);
5118 5119 5120 5121 5122 5123 5124 5125
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5126 5127 5128

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5129
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5130
		port_sel = PANEL_PORT_SELECT_VLV(port);
5131
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5132
		if (port == PORT_A)
5133
			port_sel = PANEL_PORT_SELECT_DPA;
5134
		else
5135
			port_sel = PANEL_PORT_SELECT_DPD;
5136 5137
	}

5138 5139
	pp_on |= port_sel;

5140 5141
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5142
	if (IS_GEN9_LP(dev_priv))
5143
		I915_WRITE(regs.pp_ctrl, pp_div);
5144
	else
5145
		I915_WRITE(regs.pp_div, pp_div);
5146 5147

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5148 5149
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5150
		      IS_GEN9_LP(dev_priv) ?
5151 5152
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5153 5154
}

5155 5156 5157
static void intel_dp_pps_init(struct drm_device *dev,
			      struct intel_dp *intel_dp)
{
5158 5159 5160
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5161 5162 5163 5164 5165 5166 5167
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
		intel_dp_init_panel_power_sequencer(dev, intel_dp);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
	}
}

5168 5169
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5170
 * @dev_priv: i915 device
5171
 * @crtc_state: a pointer to the active intel_crtc_state
5172 5173 5174 5175 5176 5177 5178 5179 5180
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5181 5182 5183
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
				    struct intel_crtc_state *crtc_state,
				    int refresh_rate)
5184 5185
{
	struct intel_encoder *encoder;
5186 5187
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5188
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5189
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5190 5191 5192 5193 5194 5195

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5196 5197
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5198 5199 5200
		return;
	}

5201
	/*
5202 5203
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5204
	 */
5205

5206 5207
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5208
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5209 5210 5211 5212 5213 5214

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5215
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5216 5217 5218 5219
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5220 5221
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5222 5223
		index = DRRS_LOW_RR;

5224
	if (index == dev_priv->drrs.refresh_rate_type) {
5225 5226 5227 5228 5229
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5230
	if (!crtc_state->base.active) {
5231 5232 5233 5234
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5235
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5247 5248
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5249
		u32 val;
5250

5251
		val = I915_READ(reg);
5252
		if (index > DRRS_HIGH_RR) {
5253
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5254 5255 5256
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5257
		} else {
5258
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5259 5260 5261
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5262 5263 5264 5265
		}
		I915_WRITE(reg, val);
	}

5266 5267 5268 5269 5270
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5271 5272 5273
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5274
 * @crtc_state: A pointer to the active crtc state.
5275 5276 5277
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5278 5279
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5280 5281
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5282
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5283

5284
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5303 5304 5305
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5306
 * @old_crtc_state: Pointer to old crtc_state.
5307 5308
 *
 */
5309 5310
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
			    struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5311 5312
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5313
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5314

5315
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5316 5317 5318 5319 5320 5321 5322 5323 5324
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5325 5326
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5327 5328 5329 5330 5331 5332 5333

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5347
	/*
5348 5349
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5350 5351
	 */

5352 5353
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5354

5355 5356 5357 5358 5359 5360
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5361

5362 5363
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5364 5365
}

5366
/**
5367
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5368
 * @dev_priv: i915 device
5369 5370
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5371 5372
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5373 5374 5375
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5376 5377
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5378 5379 5380 5381
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5382
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5383 5384
		return;

5385
	cancel_delayed_work(&dev_priv->drrs.work);
5386

5387
	mutex_lock(&dev_priv->drrs.mutex);
5388 5389 5390 5391 5392
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5393 5394 5395
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5396 5397 5398
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5399
	/* invalidate means busy screen hence upclock */
5400
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5401 5402
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5403 5404 5405 5406

	mutex_unlock(&dev_priv->drrs.mutex);
}

5407
/**
5408
 * intel_edp_drrs_flush - Restart Idleness DRRS
5409
 * @dev_priv: i915 device
5410 5411
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5412 5413 5414 5415
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5416 5417 5418
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5419 5420
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5421 5422 5423 5424
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5425
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5426 5427
		return;

5428
	cancel_delayed_work(&dev_priv->drrs.work);
5429

5430
	mutex_lock(&dev_priv->drrs.mutex);
5431 5432 5433 5434 5435
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5436 5437
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5438 5439

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5440 5441
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5442
	/* flush means busy screen hence upclock */
5443
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5444 5445
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5446 5447 5448 5449 5450 5451

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5452 5453 5454 5455 5456
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477 5478 5479
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5480 5481 5482 5483 5484 5485 5486 5487
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503 5504 5505 5506
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5507
static struct drm_display_mode *
5508 5509
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5510 5511
{
	struct drm_connector *connector = &intel_connector->base;
5512
	struct drm_device *dev = connector->dev;
5513
	struct drm_i915_private *dev_priv = to_i915(dev);
5514 5515
	struct drm_display_mode *downclock_mode = NULL;

5516 5517 5518
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5519
	if (INTEL_GEN(dev_priv) <= 6) {
5520 5521 5522 5523 5524
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5525
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5526 5527 5528 5529 5530 5531 5532
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5533
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5534 5535 5536
		return NULL;
	}

5537
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5538

5539
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5540
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5541 5542 5543
	return downclock_mode;
}

5544
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5545
				     struct intel_connector *intel_connector)
5546 5547 5548
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5549 5550
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5551
	struct drm_i915_private *dev_priv = to_i915(dev);
5552
	struct drm_display_mode *fixed_mode = NULL;
5553
	struct drm_display_mode *downclock_mode = NULL;
5554 5555 5556
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5557
	enum pipe pipe = INVALID_PIPE;
5558 5559 5560 5561

	if (!is_edp(intel_dp))
		return true;

5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
	if (intel_get_lvds_encoder(dev)) {
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5575
	pps_lock(intel_dp);
5576 5577

	intel_dp_init_panel_power_timestamps(intel_dp);
5578
	intel_dp_pps_init(dev, intel_dp);
5579
	intel_edp_panel_vdd_sanitize(intel_dp);
5580

5581
	pps_unlock(intel_dp);
5582

5583
	/* Cache DPCD and EDID for edp. */
5584
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5585

5586
	if (!has_dpcd) {
5587 5588
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5589
		goto out_vdd_off;
5590 5591
	}

5592
	mutex_lock(&dev->mode_config.mutex);
5593
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5612 5613
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5614 5615 5616 5617 5618 5619 5620 5621
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5622
		if (fixed_mode) {
5623
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5624 5625 5626
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5627
	}
5628
	mutex_unlock(&dev->mode_config.mutex);
5629

5630
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5631 5632
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5633 5634 5635 5636 5637 5638

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
5639
		if (IS_CHERRYVIEW(dev_priv))
5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5652 5653
	}

5654
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5655
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5656
	intel_panel_setup_backlight(connector, pipe);
5657 5658

	return true;
5659 5660 5661 5662 5663 5664 5665 5666 5667 5668 5669 5670

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5671 5672
}

5673
bool
5674 5675
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5676
{
5677 5678 5679 5680
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5681
	struct drm_i915_private *dev_priv = to_i915(dev);
5682
	enum port port = intel_dig_port->port;
5683
	int type;
5684

5685 5686 5687 5688 5689
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5690 5691
	intel_dp->pps_pipe = INVALID_PIPE;

5692
	/* intel_dp vfuncs */
5693
	if (INTEL_GEN(dev_priv) >= 9)
5694
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5695
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5696
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5697
	else if (HAS_PCH_SPLIT(dev_priv))
5698 5699
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
5700
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
5701

5702
	if (INTEL_GEN(dev_priv) >= 9)
5703 5704
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
5705
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
5706

5707
	if (HAS_DDI(dev_priv))
5708 5709
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

5710 5711
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5712
	intel_dp->attached_connector = intel_connector;
5713

5714
	if (intel_dp_is_edp(dev_priv, port))
5715
		type = DRM_MODE_CONNECTOR_eDP;
5716 5717
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5718

5719 5720 5721 5722 5723 5724 5725 5726
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5727
	/* eDP only on port B and/or C on vlv/chv */
5728
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
5729
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
5730 5731
		return false;

5732 5733 5734 5735
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5736
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5737 5738 5739 5740 5741
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5742
	intel_dp_aux_init(intel_dp);
5743

5744
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5745
			  edp_panel_vdd_work);
5746

5747
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5748

5749
	if (HAS_DDI(dev_priv))
5750 5751 5752 5753
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

5754
	/* Set up the hotplug pin. */
5755 5756
	switch (port) {
	case PORT_A:
5757
		intel_encoder->hpd_pin = HPD_PORT_A;
5758 5759
		break;
	case PORT_B:
5760
		intel_encoder->hpd_pin = HPD_PORT_B;
5761
		if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
5762
			intel_encoder->hpd_pin = HPD_PORT_A;
5763 5764
		break;
	case PORT_C:
5765
		intel_encoder->hpd_pin = HPD_PORT_C;
5766 5767
		break;
	case PORT_D:
5768
		intel_encoder->hpd_pin = HPD_PORT_D;
5769
		break;
X
Xiong Zhang 已提交
5770 5771 5772
	case PORT_E:
		intel_encoder->hpd_pin = HPD_PORT_E;
		break;
5773
	default:
5774
		BUG();
5775 5776
	}

5777
	/* init MST on ports that can support it */
5778
	if (HAS_DP_MST(dev_priv) && !is_edp(intel_dp) &&
5779 5780 5781
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
5782

5783
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5784 5785 5786
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
5787
	}
5788

5789 5790
	intel_dp_add_properties(intel_dp, connector);

5791 5792 5793 5794
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
5795
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
5796 5797 5798
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5799 5800

	return true;
5801 5802 5803 5804 5805

fail:
	drm_connector_cleanup(connector);

	return false;
5806
}
5807

5808
bool intel_dp_init(struct drm_i915_private *dev_priv,
5809 5810
		   i915_reg_t output_reg,
		   enum port port)
5811 5812 5813 5814 5815 5816
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5817
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5818
	if (!intel_dig_port)
5819
		return false;
5820

5821
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
5822 5823
	if (!intel_connector)
		goto err_connector_alloc;
5824 5825 5826 5827

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

5828 5829 5830
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
5831
		goto err_encoder_init;
5832

5833
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5834 5835
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5836
	intel_encoder->get_config = intel_dp_get_config;
5837
	intel_encoder->suspend = intel_dp_encoder_suspend;
5838
	if (IS_CHERRYVIEW(dev_priv)) {
5839
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5840 5841
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5842
		intel_encoder->post_disable = chv_post_disable_dp;
5843
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
5844
	} else if (IS_VALLEYVIEW(dev_priv)) {
5845
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5846 5847
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5848
		intel_encoder->post_disable = vlv_post_disable_dp;
5849
	} else {
5850 5851
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5852
		if (INTEL_GEN(dev_priv) >= 5)
5853
			intel_encoder->post_disable = ilk_post_disable_dp;
5854
	}
5855

5856
	intel_dig_port->port = port;
5857
	intel_dig_port->dp.output_reg = output_reg;
5858
	intel_dig_port->max_lanes = 4;
5859

5860
	intel_encoder->type = INTEL_OUTPUT_DP;
5861
	if (IS_CHERRYVIEW(dev_priv)) {
5862 5863 5864 5865 5866 5867 5868
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5869
	intel_encoder->cloneable = 0;
5870
	intel_encoder->port = port;
5871

5872
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5873
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
5874

S
Sudip Mukherjee 已提交
5875 5876 5877
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

5878
	return true;
S
Sudip Mukherjee 已提交
5879 5880 5881

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
5882
err_encoder_init:
S
Sudip Mukherjee 已提交
5883 5884 5885
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
5886
	return false;
5887
}
5888 5889 5890

void intel_dp_mst_suspend(struct drm_device *dev)
{
5891
	struct drm_i915_private *dev_priv = to_i915(dev);
5892 5893 5894 5895
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
5896
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5897 5898

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
5899 5900
			continue;

5901 5902
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5903 5904 5905 5906 5907
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
5908
	struct drm_i915_private *dev_priv = to_i915(dev);
5909 5910 5911
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
5912
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5913
		int ret;
5914

5915 5916
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
5917

5918 5919 5920
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
5921 5922
	}
}