intel_dp.c 157.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

63 64
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
C
Chon Ming Lee 已提交
65
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
66 67 68 69
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
	{ DP_LINK_BW_1_62,	/* m2_int = 32, m2_fraction = 1677722 */
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
	{ DP_LINK_BW_2_7,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
	{ DP_LINK_BW_5_4,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
87
/* Skylake supports following rates */
88 89 90
static const int gen9_rates[] = { 162000, 216000, 270000,
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
91

92 93 94 95 96 97 98 99 100
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
101 102 103
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
104 105
}

106
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
107
{
108 109 110
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
111 112
}

113 114
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
115
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
116 117
}

C
Chris Wilson 已提交
118
static void intel_dp_link_down(struct intel_dp *intel_dp);
119
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
120
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
121
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
122 123
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
124

125
int
C
Chris Wilson 已提交
126
intel_dp_max_link_bw(struct intel_dp *intel_dp)
127
{
128
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
129
	struct drm_device *dev = intel_dp->attached_connector->base.dev;
130 131 132 133 134

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
135
	case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
136 137 138 139
		if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
			/* WaDisableHBR2:skl */
			max_link_bw = DP_LINK_BW_2_7;
		else if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
140
		     INTEL_INFO(dev)->gen >= 8) &&
141 142 143 144
		    intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
			max_link_bw = DP_LINK_BW_5_4;
		else
			max_link_bw = DP_LINK_BW_2_7;
145
		break;
146
	default:
147 148
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
149 150 151 152 153 154
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	u8 source_max, sink_max;

	source_max = 4;
	if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
	    (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
		source_max = 2;

	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

188
static int
189
intel_dp_link_required(int pixel_clock, int bpp)
190
{
191
	return (pixel_clock * bpp + 9) / 10;
192 193
}

194 195 196 197 198 199
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

200
static enum drm_mode_status
201 202 203
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
204
	struct intel_dp *intel_dp = intel_attached_dp(connector);
205 206
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
207 208
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
209

210 211
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
212 213
			return MODE_PANEL;

214
		if (mode->vdisplay > fixed_mode->vdisplay)
215
			return MODE_PANEL;
216 217

		target_clock = fixed_mode->clock;
218 219
	}

220
	max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
221
	max_lanes = intel_dp_max_lane_count(intel_dp);
222 223 224 225 226

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
227
		return MODE_CLOCK_HIGH;
228 229 230 231

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

232 233 234
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

235 236 237
	return MODE_OK;
}

238
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
239 240 241 242 243 244 245 246 247 248 249
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

250
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
251 252 253 254 255 256 257 258
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

259 260 261 262 263 264 265
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

266 267 268 269
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

293 294
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
295
				    struct intel_dp *intel_dp);
296 297
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
298
					      struct intel_dp *intel_dp);
299

300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_put(dev_priv, power_domain);
}

332 333 334 335 336 337 338
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
339
	bool pll_enabled;
340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

363 364 365 366 367 368 369 370 371 372
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
	if (!pll_enabled)
		vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
				 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);

373 374 375 376 377 378 379 380 381 382 383 384 385 386
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
387 388 389

	if (!pll_enabled)
		vlv_force_pll_off(dev, pipe);
390 391
}

392 393 394 395 396 397
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
398 399
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
400
	enum pipe pipe;
401

V
Ville Syrjälä 已提交
402
	lockdep_assert_held(&dev_priv->pps_mutex);
403

404 405 406
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
432 433 434
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
435

436 437
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
438 439 440 441 442 443

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
444 445
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
446

447 448 449 450 451
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
452 453 454 455

	return intel_dp->pps_pipe;
}

456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
476

477
static enum pipe
478 479 480
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
481 482
{
	enum pipe pipe;
483 484 485 486

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
487 488 489 490

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

491 492 493
		if (!pipe_check(dev_priv, pipe))
			continue;

494
		return pipe;
495 496
	}

497 498 499 500 501 502 503 504 505 506 507 508 509 510
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
511 512 513 514 515 516 517 518 519 520 521
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
522 523 524 525 526 527

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
528 529
	}

530 531 532
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

533 534
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
535 536
}

537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_encoder *encoder;

	if (WARN_ON(!IS_VALLEYVIEW(dev)))
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
		intel_dp->pps_pipe = INVALID_PIPE;
	}
564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

586 587 588 589 590 591 592 593 594 595 596 597 598 599 600
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp_div;
	u32 pp_ctrl_reg, pp_div_reg;

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

601
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
602

603
	if (IS_VALLEYVIEW(dev)) {
V
Ville Syrjälä 已提交
604 605
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

606 607 608 609 610 611 612 613 614 615 616
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

617
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
618

619 620 621
	return 0;
}

622
static bool edp_have_panel_power(struct intel_dp *intel_dp)
623
{
624
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
625 626
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
627 628
	lockdep_assert_held(&dev_priv->pps_mutex);

629 630 631 632
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

633
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
634 635
}

636
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
637
{
638
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
639 640
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
641 642
	lockdep_assert_held(&dev_priv->pps_mutex);

643 644 645 646
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

647
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
648 649
}

650 651 652
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
653
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
654
	struct drm_i915_private *dev_priv = dev->dev_private;
655

656 657
	if (!is_edp(intel_dp))
		return;
658

659
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
660 661
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
662 663
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
664 665 666
	}
}

667 668 669 670 671 672
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
673
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
674 675 676
	uint32_t status;
	bool done;

677
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
678
	if (has_aux_irq)
679
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
680
					  msecs_to_jiffies_timeout(10));
681 682 683 684 685 686 687 688 689 690
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

691
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
692
{
693 694
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
695

696 697 698
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
699
	 */
700 701 702 703 704 705 706 707 708 709 710 711 712
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
		if (IS_GEN6(dev) || IS_GEN7(dev))
713
			return 200; /* SNB & IVB eDP input clock at 400Mhz */
714
		else
715
			return 225; /* eDP input clock at 450Mhz */
716 717 718 719 720 721 722 723 724 725 726 727 728 729 730
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
		return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
731 732
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
733 734 735 736 737
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
738
	} else  {
739
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
740
	}
741 742
}

743 744 745 746 747
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

748 749 750 751 752 753 754 755 756 757
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
778
	       DP_AUX_CH_CTL_DONE |
779
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
780
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
781
	       timeout |
782
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
783 784
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
785
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
786 787
}

788 789 790 791 792 793 794 795 796 797 798 799 800 801 802
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

803 804
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
805
		const uint8_t *send, int send_bytes,
806 807 808 809 810 811 812
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
813
	uint32_t aux_clock_divider;
814 815
	int i, ret, recv_bytes;
	uint32_t status;
816
	int try, clock = 0;
817
	bool has_aux_irq = HAS_AUX_IRQ(dev);
818 819
	bool vdd;

820
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
821

822 823 824 825 826 827
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
828
	vdd = edp_panel_vdd_on(intel_dp);
829 830 831 832 833 834 835 836

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
837

838 839
	intel_aux_display_runtime_get(dev_priv);

840 841
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
842
		status = I915_READ_NOTRACE(ch_ctl);
843 844 845 846 847 848 849 850
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
851 852
		ret = -EBUSY;
		goto out;
853 854
	}

855 856 857 858 859 860
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

861
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
862 863 864 865
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
866

867 868 869 870 871
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
872 873
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
874 875

			/* Send the command and wait for it to complete */
876
			I915_WRITE(ch_ctl, send_ctl);
877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

			if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
				      DP_AUX_CH_CTL_RECEIVE_ERROR))
				continue;
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
893
		if (status & DP_AUX_CH_CTL_DONE)
894 895 896 897
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
898
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
899 900
		ret = -EBUSY;
		goto out;
901 902 903 904 905
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
906
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
907
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
908 909
		ret = -EIO;
		goto out;
910
	}
911 912 913

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
914
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
915
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
916 917
		ret = -ETIMEDOUT;
		goto out;
918 919 920 921 922 923 924
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
925

926
	for (i = 0; i < recv_bytes; i += 4)
927 928
		intel_dp_unpack_aux(I915_READ(ch_data + i),
				    recv + i, recv_bytes - i);
929

930 931 932
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
933
	intel_aux_display_runtime_put(dev_priv);
934

935 936 937
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

938
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
939

940
	return ret;
941 942
}

943 944
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
945 946
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
947
{
948 949 950
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
951 952
	int ret;

953 954 955 956
	txbuf[0] = msg->request << 4;
	txbuf[1] = msg->address >> 8;
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
957

958 959 960
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
961
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
962
		rxsize = 1;
963

964 965
		if (WARN_ON(txsize > 20))
			return -E2BIG;
966

967
		memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
968

969 970 971
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
972

973 974 975 976
			/* Return payload size. */
			ret = msg->size;
		}
		break;
977

978 979
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
980
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
981
		rxsize = msg->size + 1;
982

983 984
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
985

986 987 988 989 990 991 992 993 994 995 996
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
997
		}
998 999 1000 1001 1002
		break;

	default:
		ret = -EINVAL;
		break;
1003
	}
1004

1005
	return ret;
1006 1007
}

1008 1009 1010 1011
static void
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1012 1013
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1014
	const char *name = NULL;
1015 1016
	int ret;

1017 1018 1019
	switch (port) {
	case PORT_A:
		intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
1020
		name = "DPDDC-A";
1021
		break;
1022 1023
	case PORT_B:
		intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
1024
		name = "DPDDC-B";
1025
		break;
1026 1027
	case PORT_C:
		intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
1028
		name = "DPDDC-C";
1029
		break;
1030 1031
	case PORT_D:
		intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
1032
		name = "DPDDC-D";
1033 1034 1035
		break;
	default:
		BUG();
1036 1037
	}

1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
	/*
	 * The AUX_CTL register is usually DP_CTL + 0x10.
	 *
	 * On Haswell and Broadwell though:
	 *   - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
	 *   - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
	 *
	 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
	 */
	if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1048
		intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
1049

1050
	intel_dp->aux.name = name;
1051 1052
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1053

1054 1055
	DRM_DEBUG_KMS("registering %s bus for %s\n", name,
		      connector->base.kdev->kobj.name);
1056

1057
	ret = drm_dp_aux_register(&intel_dp->aux);
1058
	if (ret < 0) {
1059
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
1060 1061
			  name, ret);
		return;
1062
	}
1063

1064 1065 1066 1067 1068
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
1069
		drm_dp_aux_unregister(&intel_dp->aux);
1070
	}
1071 1072
}

1073 1074 1075 1076 1077
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

1078 1079 1080
	if (!intel_connector->mst_port)
		sysfs_remove_link(&intel_connector->base.kdev->kobj,
				  intel_dp->aux.ddc.dev.kobj.name);
1081 1082 1083
	intel_connector_unregister(intel_connector);
}

1084
static void
1085
skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
1086 1087 1088 1089 1090 1091 1092 1093
{
	u32 ctrl1;

	pipe_config->ddi_pll_sel = SKL_DPLL0;
	pipe_config->dpll_hw_state.cfgcr1 = 0;
	pipe_config->dpll_hw_state.cfgcr2 = 0;

	ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
1094 1095
	switch (link_clock / 2) {
	case 81000:
1096 1097 1098
		ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_810,
					      SKL_DPLL0);
		break;
1099
	case 135000:
1100 1101 1102
		ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1350,
					      SKL_DPLL0);
		break;
1103
	case 270000:
1104 1105 1106
		ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2700,
					      SKL_DPLL0);
		break;
1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
	case 162000:
		ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1620,
					      SKL_DPLL0);
		break;
	/* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
	results in CDCLK change. Need to handle the change of CDCLK by
	disabling pipes and re-enabling them */
	case 108000:
		ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1080,
					      SKL_DPLL0);
		break;
	case 216000:
		ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2160,
					      SKL_DPLL0);
		break;

1123 1124 1125 1126
	}
	pipe_config->dpll_hw_state.ctrl1 = ctrl1;
}

1127
static void
1128
hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142
{
	switch (link_bw) {
	case DP_LINK_BW_1_62:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
		break;
	case DP_LINK_BW_2_7:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
		break;
	case DP_LINK_BW_5_4:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
		break;
	}
}

1143
static int
1144
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
1145
{
1146 1147
	if (intel_dp->num_supported_rates) {
		*sink_rates = intel_dp->supported_rates;
1148
		return intel_dp->num_supported_rates;
1149
	}
1150 1151 1152 1153

	*sink_rates = default_rates;

	return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
1154 1155
}

1156
static int
1157
intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
1158 1159 1160
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

1161 1162 1163
	if (INTEL_INFO(dev)->gen >= 9) {
		*source_rates = gen9_rates;
		return ARRAY_SIZE(gen9_rates);
1164
	}
1165 1166 1167 1168

	*source_rates = default_rates;

	return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
1169 1170
}

1171 1172
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1173
		   struct intel_crtc_state *pipe_config, int link_bw)
1174 1175
{
	struct drm_device *dev = encoder->base.dev;
1176 1177
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1178 1179

	if (IS_G4X(dev)) {
1180 1181
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1182
	} else if (HAS_PCH_SPLIT(dev)) {
1183 1184
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1185 1186 1187
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1188
	} else if (IS_VALLEYVIEW(dev)) {
1189 1190
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1191
	}
1192 1193 1194 1195 1196 1197 1198 1199 1200

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1201 1202 1203
	}
}

1204 1205 1206
static int intel_supported_rates(const int *source_rates, int source_len,
				 const int *sink_rates, int sink_len,
				 int *supported_rates)
1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			supported_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

1225
static int rate_to_index(int find, const int *rates)
1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

P
Paulo Zanoni 已提交
1236
bool
1237
intel_dp_compute_config(struct intel_encoder *encoder,
1238
			struct intel_crtc_state *pipe_config)
1239
{
1240
	struct drm_device *dev = encoder->base.dev;
1241
	struct drm_i915_private *dev_priv = dev->dev_private;
1242
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1243
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1244
	enum port port = dp_to_dig_port(intel_dp)->port;
1245
	struct intel_crtc *intel_crtc = encoder->new_crtc;
1246
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1247
	int lane_count, clock;
1248
	int min_lane_count = 1;
1249
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1250
	/* Conveniently, the link BW constants become indices with a shift...*/
1251
	int min_clock = 0;
1252
	int max_clock;
1253
	int bpp, mode_rate;
1254
	int link_avail, link_clock;
1255
	const int *sink_rates;
1256
	int supported_rates[8] = {0};
1257
	const int *source_rates;
1258 1259
	int source_len, sink_len, supported_len;

1260
	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1261

1262
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1263 1264 1265 1266 1267 1268 1269 1270

	supported_len = intel_supported_rates(source_rates, source_len,
				sink_rates, sink_len, supported_rates);

	/* No common link rates between source and sink */
	WARN_ON(supported_len <= 0);

	max_clock = supported_len - 1;
1271

1272
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1273 1274
		pipe_config->has_pch_encoder = true;

1275
	pipe_config->has_dp_encoder = true;
1276
	pipe_config->has_drrs = false;
1277
	pipe_config->has_audio = intel_dp->has_audio;
1278

1279 1280 1281
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1282 1283 1284 1285
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1286 1287
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1288 1289
	}

1290
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1291 1292
		return false;

1293
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1294 1295
		      "max bw %d pixel clock %iKHz\n",
		      max_lane_count, supported_rates[max_clock],
1296
		      adjusted_mode->crtc_clock);
1297

1298 1299
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1300
	bpp = pipe_config->pipe_bpp;
1301 1302 1303 1304 1305 1306 1307
	if (is_edp(intel_dp)) {
		if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp_bpp);
			bpp = dev_priv->vbt.edp_bpp;
		}

1308 1309 1310 1311 1312 1313 1314 1315 1316
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1317
	}
1318

1319
	for (; bpp >= 6*3; bpp -= 2*3) {
1320 1321
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1322

1323
		for (clock = min_clock; clock <= max_clock; clock++) {
1324 1325 1326 1327 1328
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

				link_clock = supported_rates[clock];
1329 1330 1331 1332 1333 1334 1335 1336 1337
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1338

1339
	return false;
1340

1341
found:
1342 1343 1344 1345 1346 1347
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1348
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
1349 1350 1351 1352 1353
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

1354
	if (intel_dp->color_range)
1355
		pipe_config->limited_color_range = true;
1356

1357
	intel_dp->lane_count = lane_count;
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367

	intel_dp->link_bw =
		drm_dp_link_rate_to_bw_code(supported_rates[clock]);

	if (INTEL_INFO(dev)->gen >= 9 && intel_dp->supported_rates[0]) {
		intel_dp->rate_select =
			rate_to_index(supported_rates[clock], sink_rates);
		intel_dp->link_bw = 0;
	}

1368
	pipe_config->pipe_bpp = bpp;
1369
	pipe_config->port_clock = supported_rates[clock];
1370

1371 1372
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
1373
		      pipe_config->port_clock, bpp);
1374 1375
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1376

1377
	intel_link_compute_m_n(bpp, lane_count,
1378 1379
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1380
			       &pipe_config->dp_m_n);
1381

1382
	if (intel_connector->panel.downclock_mode != NULL &&
1383
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1384
			pipe_config->has_drrs = true;
1385 1386 1387 1388 1389 1390
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1391
	if (IS_SKYLAKE(dev) && is_edp(intel_dp))
1392
		skl_edp_set_pll_config(pipe_config, supported_rates[clock]);
1393
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1394 1395 1396
		hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
	else
		intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
1397

1398
	return true;
1399 1400
}

1401
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
1402
{
1403 1404 1405
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
1406 1407 1408
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1409 1410
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
		      crtc->config->port_clock);
1411 1412 1413
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

1414
	if (crtc->config->port_clock == 162000) {
1415 1416 1417 1418
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
1419
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
1420
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
1421 1422
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
1423
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
1424
	}
1425

1426 1427 1428 1429 1430 1431
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

1432
static void intel_dp_prepare(struct intel_encoder *encoder)
1433
{
1434
	struct drm_device *dev = encoder->base.dev;
1435
	struct drm_i915_private *dev_priv = dev->dev_private;
1436
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1437
	enum port port = dp_to_dig_port(intel_dp)->port;
1438
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1439
	struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
1440

1441
	/*
K
Keith Packard 已提交
1442
	 * There are four kinds of DP registers:
1443 1444
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1445 1446
	 * 	SNB CPU
	 *	IVB CPU
1447 1448 1449 1450 1451 1452 1453 1454 1455 1456
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1457

1458 1459 1460 1461
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1462

1463 1464
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1465
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
1466

1467
	if (crtc->config->has_audio)
C
Chris Wilson 已提交
1468
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
1469

1470
	/* Split out the IBX/CPU vs CPT settings */
1471

1472
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
1473 1474 1475 1476 1477 1478
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1479
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1480 1481
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1482
		intel_dp->DP |= crtc->pipe << 29;
1483
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1484
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
1485
			intel_dp->DP |= intel_dp->color_range;
1486 1487 1488 1489 1490 1491 1492

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1493
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1494 1495
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1496 1497 1498 1499 1500 1501
		if (!IS_CHERRYVIEW(dev)) {
			if (crtc->pipe == 1)
				intel_dp->DP |= DP_PIPEB_SELECT;
		} else {
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
		}
1502 1503
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1504
	}
1505 1506
}

1507 1508
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1509

1510 1511
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1512

1513 1514
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1515

1516
static void wait_panel_status(struct intel_dp *intel_dp,
1517 1518
				       u32 mask,
				       u32 value)
1519
{
1520
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1521
	struct drm_i915_private *dev_priv = dev->dev_private;
1522 1523
	u32 pp_stat_reg, pp_ctrl_reg;

V
Ville Syrjälä 已提交
1524 1525
	lockdep_assert_held(&dev_priv->pps_mutex);

1526 1527
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1528

1529
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1530 1531 1532
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1533

1534
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1535
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1536 1537
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1538
	}
1539 1540

	DRM_DEBUG_KMS("Wait complete\n");
1541
}
1542

1543
static void wait_panel_on(struct intel_dp *intel_dp)
1544 1545
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1546
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1547 1548
}

1549
static void wait_panel_off(struct intel_dp *intel_dp)
1550 1551
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1552
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1553 1554
}

1555
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1556 1557
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1558 1559 1560 1561 1562 1563

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1564
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1565 1566
}

1567
static void wait_backlight_on(struct intel_dp *intel_dp)
1568 1569 1570 1571 1572
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1573
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1574 1575 1576 1577
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1578

1579 1580 1581 1582
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1583
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1584
{
1585 1586 1587
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1588

V
Ville Syrjälä 已提交
1589 1590
	lockdep_assert_held(&dev_priv->pps_mutex);

1591
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1592 1593 1594
	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1595 1596
}

1597 1598 1599 1600 1601
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1602
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1603
{
1604
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1605 1606
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1607
	struct drm_i915_private *dev_priv = dev->dev_private;
1608
	enum intel_display_power_domain power_domain;
1609
	u32 pp;
1610
	u32 pp_stat_reg, pp_ctrl_reg;
1611
	bool need_to_disable = !intel_dp->want_panel_vdd;
1612

V
Ville Syrjälä 已提交
1613 1614
	lockdep_assert_held(&dev_priv->pps_mutex);

1615
	if (!is_edp(intel_dp))
1616
		return false;
1617

1618
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1619
	intel_dp->want_panel_vdd = true;
1620

1621
	if (edp_have_panel_vdd(intel_dp))
1622
		return need_to_disable;
1623

1624 1625
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
1626

V
Ville Syrjälä 已提交
1627 1628
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1629

1630 1631
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1632

1633
	pp = ironlake_get_pp_control(intel_dp);
1634
	pp |= EDP_FORCE_VDD;
1635

1636 1637
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1638 1639 1640 1641 1642

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1643 1644 1645
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1646
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1647 1648
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1649 1650
		msleep(intel_dp->panel_power_up_delay);
	}
1651 1652 1653 1654

	return need_to_disable;
}

1655 1656 1657 1658 1659 1660 1661
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1662
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1663
{
1664
	bool vdd;
1665

1666 1667 1668
	if (!is_edp(intel_dp))
		return;

1669
	pps_lock(intel_dp);
1670
	vdd = edp_panel_vdd_on(intel_dp);
1671
	pps_unlock(intel_dp);
1672

R
Rob Clark 已提交
1673
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
1674
	     port_name(dp_to_dig_port(intel_dp)->port));
1675 1676
}

1677
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1678
{
1679
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1680
	struct drm_i915_private *dev_priv = dev->dev_private;
1681 1682 1683 1684
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1685
	u32 pp;
1686
	u32 pp_stat_reg, pp_ctrl_reg;
1687

V
Ville Syrjälä 已提交
1688
	lockdep_assert_held(&dev_priv->pps_mutex);
1689

1690
	WARN_ON(intel_dp->want_panel_vdd);
1691

1692
	if (!edp_have_panel_vdd(intel_dp))
1693
		return;
1694

V
Ville Syrjälä 已提交
1695 1696
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
1697

1698 1699
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1700

1701 1702
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1703

1704 1705
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
1706

1707 1708 1709
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1710

1711 1712
	if ((pp & POWER_TARGET_ON) == 0)
		intel_dp->last_power_cycle = jiffies;
1713

1714 1715
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1716
}
1717

1718
static void edp_panel_vdd_work(struct work_struct *__work)
1719 1720 1721 1722
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

1723
	pps_lock(intel_dp);
1724 1725
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
1726
	pps_unlock(intel_dp);
1727 1728
}

1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1742 1743 1744 1745 1746
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1747
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1748
{
V
Ville Syrjälä 已提交
1749 1750 1751 1752 1753
	struct drm_i915_private *dev_priv =
		intel_dp_to_dev(intel_dp)->dev_private;

	lockdep_assert_held(&dev_priv->pps_mutex);

1754 1755
	if (!is_edp(intel_dp))
		return;
1756

R
Rob Clark 已提交
1757
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
1758
	     port_name(dp_to_dig_port(intel_dp)->port));
1759

1760 1761
	intel_dp->want_panel_vdd = false;

1762
	if (sync)
1763
		edp_panel_vdd_off_sync(intel_dp);
1764 1765
	else
		edp_panel_vdd_schedule_off(intel_dp);
1766 1767
}

1768
static void edp_panel_on(struct intel_dp *intel_dp)
1769
{
1770
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1771
	struct drm_i915_private *dev_priv = dev->dev_private;
1772
	u32 pp;
1773
	u32 pp_ctrl_reg;
1774

1775 1776
	lockdep_assert_held(&dev_priv->pps_mutex);

1777
	if (!is_edp(intel_dp))
1778
		return;
1779

V
Ville Syrjälä 已提交
1780 1781
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
1782

1783 1784 1785
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
1786
		return;
1787

1788
	wait_panel_power_cycle(intel_dp);
1789

1790
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1791
	pp = ironlake_get_pp_control(intel_dp);
1792 1793 1794
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1795 1796
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1797
	}
1798

1799
	pp |= POWER_TARGET_ON;
1800 1801 1802
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1803 1804
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1805

1806
	wait_panel_on(intel_dp);
1807
	intel_dp->last_power_on = jiffies;
1808

1809 1810
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1811 1812
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1813
	}
1814
}
V
Ville Syrjälä 已提交
1815

1816 1817 1818 1819 1820 1821 1822
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
1823
	pps_unlock(intel_dp);
1824 1825
}

1826 1827

static void edp_panel_off(struct intel_dp *intel_dp)
1828
{
1829 1830
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1831
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1832
	struct drm_i915_private *dev_priv = dev->dev_private;
1833
	enum intel_display_power_domain power_domain;
1834
	u32 pp;
1835
	u32 pp_ctrl_reg;
1836

1837 1838
	lockdep_assert_held(&dev_priv->pps_mutex);

1839 1840
	if (!is_edp(intel_dp))
		return;
1841

V
Ville Syrjälä 已提交
1842 1843
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
1844

V
Ville Syrjälä 已提交
1845 1846
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
1847

1848
	pp = ironlake_get_pp_control(intel_dp);
1849 1850
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
1851 1852
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
1853

1854
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1855

1856 1857
	intel_dp->want_panel_vdd = false;

1858 1859
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1860

1861
	intel_dp->last_power_cycle = jiffies;
1862
	wait_panel_off(intel_dp);
1863 1864

	/* We got a reference when we enabled the VDD. */
1865 1866
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1867
}
V
Ville Syrjälä 已提交
1868

1869 1870 1871 1872
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
1873

1874 1875
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
1876
	pps_unlock(intel_dp);
1877 1878
}

1879 1880
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
1881
{
1882 1883
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1884 1885
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1886
	u32 pp_ctrl_reg;
1887

1888 1889 1890 1891 1892 1893
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1894
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
1895

1896
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1897

1898
	pp = ironlake_get_pp_control(intel_dp);
1899
	pp |= EDP_BLC_ENABLE;
1900

1901
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1902 1903 1904

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
1905

1906
	pps_unlock(intel_dp);
1907 1908
}

1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
1923
{
1924
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1925 1926
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1927
	u32 pp_ctrl_reg;
1928

1929 1930 1931
	if (!is_edp(intel_dp))
		return;

1932
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1933

1934
	pp = ironlake_get_pp_control(intel_dp);
1935
	pp &= ~EDP_BLC_ENABLE;
1936

1937
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1938 1939 1940

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1941

1942
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1943 1944

	intel_dp->last_backlight_off = jiffies;
1945
	edp_wait_backlight_off(intel_dp);
1946
}
1947

1948 1949 1950 1951 1952 1953 1954
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
1955

1956
	_intel_edp_backlight_off(intel_dp);
1957
	intel_panel_disable_backlight(intel_dp->attached_connector);
1958
}
1959

1960 1961 1962 1963 1964 1965 1966 1967
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
1968 1969
	bool is_enabled;

1970
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1971
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
1972
	pps_unlock(intel_dp);
1973 1974 1975 1976

	if (is_enabled == enable)
		return;

1977 1978
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
1979 1980 1981 1982 1983 1984 1985

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

1986
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
1987
{
1988 1989 1990
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1991 1992 1993
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1994 1995 1996
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1997 1998
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1999 2000 2001 2002 2003 2004 2005 2006 2007
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
2008 2009
	POSTING_READ(DP_A);
	udelay(200);
2010 2011
}

2012
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2013
{
2014 2015 2016
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
2017 2018 2019
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2020 2021 2022
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

2023
	dpa_ctl = I915_READ(DP_A);
2024 2025 2026 2027 2028 2029 2030
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
2031
	dpa_ctl &= ~DP_PLL_ENABLE;
2032
	I915_WRITE(DP_A, dpa_ctl);
2033
	POSTING_READ(DP_A);
2034 2035 2036
	udelay(200);
}

2037
/* If the sink supports it, try to set the power state appropriately */
2038
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2039 2040 2041 2042 2043 2044 2045 2046
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2047 2048
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2049 2050 2051 2052 2053 2054
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2055 2056
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2057 2058 2059 2060 2061
			if (ret == 1)
				break;
			msleep(1);
		}
	}
2062 2063 2064 2065

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2066 2067
}

2068 2069
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2070
{
2071
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2072
	enum port port = dp_to_dig_port(intel_dp)->port;
2073 2074
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2075 2076 2077 2078
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
2079
	if (!intel_display_power_is_enabled(dev_priv, power_domain))
2080 2081 2082
		return false;

	tmp = I915_READ(intel_dp->output_reg);
2083 2084 2085 2086

	if (!(tmp & DP_PORT_EN))
		return false;

2087
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
2088
		*pipe = PORT_TO_PIPE_CPT(tmp);
2089 2090
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
2091
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

2112
		for_each_pipe(dev_priv, i) {
2113 2114 2115 2116 2117 2118 2119
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

2120 2121 2122
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
2123

2124 2125
	return true;
}
2126

2127
static void intel_dp_get_config(struct intel_encoder *encoder,
2128
				struct intel_crtc_state *pipe_config)
2129 2130 2131
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2132 2133 2134 2135
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2136
	int dotclock;
2137

2138 2139 2140 2141
	tmp = I915_READ(intel_dp->output_reg);
	if (tmp & DP_AUDIO_OUTPUT_ENABLE)
		pipe_config->has_audio = true;

2142 2143 2144 2145 2146
	if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
		if (tmp & DP_SYNC_HS_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2147

2148 2149 2150 2151 2152 2153 2154 2155 2156 2157
		if (tmp & DP_SYNC_VS_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2158

2159 2160 2161 2162 2163
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2164

2165
	pipe_config->base.adjusted_mode.flags |= flags;
2166

2167 2168 2169 2170
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
	    tmp & DP_COLOR_RANGE_16_235)
		pipe_config->limited_color_range = true;

2171 2172 2173 2174
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

2175
	if (port == PORT_A) {
2176 2177 2178 2179 2180
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2181 2182 2183 2184 2185 2186 2187

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

2188
	pipe_config->base.adjusted_mode.crtc_clock = dotclock;
2189

2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
2209 2210
}

2211
static void intel_disable_dp(struct intel_encoder *encoder)
2212
{
2213
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2214
	struct drm_device *dev = encoder->base.dev;
2215 2216
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

2217
	if (crtc->config->has_audio)
2218
		intel_audio_codec_disable(encoder);
2219

2220 2221 2222
	if (HAS_PSR(dev) && !HAS_DDI(dev))
		intel_psr_disable(intel_dp);

2223 2224
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2225
	intel_edp_panel_vdd_on(intel_dp);
2226
	intel_edp_backlight_off(intel_dp);
2227
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2228
	intel_edp_panel_off(intel_dp);
2229

2230 2231
	/* disable the port before the pipe on g4x */
	if (INTEL_INFO(dev)->gen < 5)
2232
		intel_dp_link_down(intel_dp);
2233 2234
}

2235
static void ilk_post_disable_dp(struct intel_encoder *encoder)
2236
{
2237
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2238
	enum port port = dp_to_dig_port(intel_dp)->port;
2239

2240
	intel_dp_link_down(intel_dp);
2241 2242
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2243 2244 2245 2246 2247 2248 2249
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2250 2251
}

2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->dpio_lock);

	/* Propagate soft reset to data lane reset */
2269
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2270
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2271
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2272

2273 2274 2275 2276 2277 2278 2279 2280 2281
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2282
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2283
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2284 2285 2286 2287

	mutex_unlock(&dev_priv->dpio_lock);
}

2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

	} else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

static void intel_dp_enable_port(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* enable with pattern 1 (as per spec) */
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP,
				 DP_TRAINING_PATTERN_1);

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2393 2394
}

2395
static void intel_enable_dp(struct intel_encoder *encoder)
2396
{
2397 2398 2399
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2400
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2401
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2402

2403 2404
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2405

2406 2407 2408 2409 2410
	pps_lock(intel_dp);

	if (IS_VALLEYVIEW(dev))
		vlv_init_panel_power_sequencer(intel_dp);

2411
	intel_dp_enable_port(intel_dp);
2412 2413 2414 2415 2416 2417 2418

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2419 2420 2421
	if (IS_VALLEYVIEW(dev))
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));

2422
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2423 2424
	intel_dp_start_link_train(intel_dp);
	intel_dp_complete_link_train(intel_dp);
2425
	intel_dp_stop_link_train(intel_dp);
2426

2427
	if (crtc->config->has_audio) {
2428 2429 2430 2431
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
				 pipe_name(crtc->pipe));
		intel_audio_codec_enable(encoder);
	}
2432
}
2433

2434 2435
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2436 2437
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2438
	intel_enable_dp(encoder);
2439
	intel_edp_backlight_on(intel_dp);
2440
}
2441

2442 2443
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2444 2445
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2446
	intel_edp_backlight_on(intel_dp);
2447
	intel_psr_enable(intel_dp);
2448 2449
}

2450
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2451 2452 2453 2454
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

2455 2456
	intel_dp_prepare(encoder);

2457 2458 2459
	/* Only ilk+ has port A */
	if (dport->port == PORT_A) {
		ironlake_set_pll_cpu_edp(intel_dp);
2460
		ironlake_edp_pll_on(intel_dp);
2461
	}
2462 2463
}

2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
	int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2490 2491 2492 2493 2494 2495 2496 2497
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2498 2499 2500
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2501 2502 2503
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *intel_dp;
2504
		enum port port;
2505 2506 2507 2508 2509

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2510
		port = dp_to_dig_port(intel_dp)->port;
2511 2512 2513 2514 2515

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2516
			      pipe_name(pipe), port_name(port));
2517

2518 2519 2520
		WARN(encoder->connectors_active,
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2521 2522

		/* make sure vdd is off before we steal it */
2523
		vlv_detach_power_sequencer(intel_dp);
2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2537 2538 2539
	if (!is_edp(intel_dp))
		return;

2540 2541 2542 2543 2544 2545 2546 2547 2548
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2549
		vlv_detach_power_sequencer(intel_dp);
2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2564 2565
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2566 2567
}

2568
static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2569
{
2570
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2571
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2572
	struct drm_device *dev = encoder->base.dev;
2573
	struct drm_i915_private *dev_priv = dev->dev_private;
2574
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2575
	enum dpio_channel port = vlv_dport_to_channel(dport);
2576 2577
	int pipe = intel_crtc->pipe;
	u32 val;
2578

2579
	mutex_lock(&dev_priv->dpio_lock);
2580

2581
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
2582 2583 2584 2585 2586 2587
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
2588 2589 2590
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
2591

2592 2593 2594
	mutex_unlock(&dev_priv->dpio_lock);

	intel_enable_dp(encoder);
2595 2596
}

2597
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2598 2599 2600 2601
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2602 2603
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2604
	enum dpio_channel port = vlv_dport_to_channel(dport);
2605
	int pipe = intel_crtc->pipe;
2606

2607 2608
	intel_dp_prepare(encoder);

2609
	/* Program Tx lane resets to default */
2610
	mutex_lock(&dev_priv->dpio_lock);
2611
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2612 2613
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2614
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2615 2616 2617 2618 2619 2620
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2621 2622 2623
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
2624
	mutex_unlock(&dev_priv->dpio_lock);
2625 2626
}

2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
	int data, i;
2638
	u32 val;
2639 2640

	mutex_lock(&dev_priv->dpio_lock);
2641

2642 2643 2644 2645 2646 2647 2648 2649 2650
	/* allow hardware to manage TX FIFO reset source */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);

2651
	/* Deassert soft data lane reset*/
2652
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2653
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2654 2655 2656 2657 2658 2659 2660 2661 2662
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2663

2664
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2665
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2666
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2667 2668

	/* Program Tx lane latency optimal setting*/
2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688
	for (i = 0; i < 4; i++) {
		/* Set the latency optimal bit */
		data = (i == 1) ? 0x0 : 0x6;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
				data << DPIO_FRC_LATENCY_SHFIT);

		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
	/* FIXME: Fix up value only after power analysis */

	mutex_unlock(&dev_priv->dpio_lock);

	intel_enable_dp(encoder);
}

2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

2700 2701
	intel_dp_prepare(encoder);

2702 2703
	mutex_lock(&dev_priv->dpio_lock);

2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

	mutex_unlock(&dev_priv->dpio_lock);
}

2755
/*
2756 2757
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
2758 2759 2760
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
2761
 */
2762 2763 2764
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
2765
{
2766 2767
	ssize_t ret;
	int i;
2768

2769 2770 2771 2772 2773 2774 2775
	/*
	 * Sometime we just get the same incorrect byte repeated
	 * over the entire buffer. Doing just one throw away read
	 * initially seems to "solve" it.
	 */
	drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);

2776
	for (i = 0; i < 3; i++) {
2777 2778 2779
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
2780 2781
		msleep(1);
	}
2782

2783
	return ret;
2784 2785 2786 2787 2788 2789 2790
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
2791
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2792
{
2793 2794 2795 2796
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2797 2798
}

2799
/* These are source-specific values. */
2800
static uint8_t
K
Keith Packard 已提交
2801
intel_dp_voltage_max(struct intel_dp *intel_dp)
2802
{
2803
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2804
	struct drm_i915_private *dev_priv = dev->dev_private;
2805
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2806

2807 2808 2809
	if (INTEL_INFO(dev)->gen >= 9) {
		if (dev_priv->vbt.edp_low_vswing && port == PORT_A)
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2810
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2811
	} else if (IS_VALLEYVIEW(dev))
2812
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2813
	else if (IS_GEN7(dev) && port == PORT_A)
2814
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2815
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
2816
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
2817
	else
2818
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
2819 2820 2821 2822 2823
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2824
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2825
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2826

2827 2828 2829 2830 2831 2832 2833 2834
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
2835 2836
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2837 2838 2839 2840
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2841
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2842 2843 2844 2845 2846 2847 2848
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2849
		default:
2850
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2851
		}
2852 2853
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2854 2855 2856 2857 2858 2859 2860
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2861
		default:
2862
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2863
		}
2864
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2865
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2866 2867 2868 2869 2870
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
2871
		default:
2872
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2873 2874 2875
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2876 2877 2878 2879 2880 2881 2882
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
2883
		default:
2884
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2885
		}
2886 2887 2888
	}
}

2889 2890 2891 2892 2893
static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2894 2895
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
2896 2897 2898
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
2899
	enum dpio_channel port = vlv_dport_to_channel(dport);
2900
	int pipe = intel_crtc->pipe;
2901 2902

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2903
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
2904 2905
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2906
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2907 2908 2909
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
2910
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2911 2912 2913
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
2914
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2915 2916 2917
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
2918
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2919 2920 2921 2922 2923 2924 2925
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
2926
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
2927 2928
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2929
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2930 2931 2932
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
2933
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2934 2935 2936
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
2937
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2938 2939 2940 2941 2942 2943 2944
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
2945
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
2946 2947
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2948
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2949 2950 2951
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
2952
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2953 2954 2955 2956 2957 2958 2959
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
2960
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
2961 2962
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2963
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

2975
	mutex_lock(&dev_priv->dpio_lock);
2976 2977 2978
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
2979
			 uniqtranscale_reg_value);
2980 2981 2982 2983
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
2984
	mutex_unlock(&dev_priv->dpio_lock);
2985 2986 2987 2988

	return 0;
}

2989 2990 2991 2992 2993 2994
static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
2995
	u32 deemph_reg_value, margin_reg_value, val;
2996 2997
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
2998 2999
	enum pipe pipe = intel_crtc->pipe;
	int i;
3000 3001

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3002
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3003
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3004
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3005 3006 3007
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3008
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3009 3010 3011
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3012
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3013 3014 3015
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3016
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3017 3018 3019 3020 3021 3022 3023 3024
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
3025
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3026
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3027
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3028 3029 3030
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3031
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3032 3033 3034
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3035
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3036 3037 3038 3039 3040 3041 3042
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3043
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3044
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3045
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3046 3047 3048
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3049
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3050 3051 3052 3053 3054 3055 3056
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3057
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3058
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3059
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

	mutex_lock(&dev_priv->dpio_lock);

	/* Clear calc init */
3074 3075
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3076 3077
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3078 3079 3080 3081
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3082 3083
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3084
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3085

3086 3087 3088 3089 3090 3091 3092 3093 3094 3095
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);

3096
	/* Program swing deemph */
3097 3098 3099 3100 3101 3102
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
3103 3104

	/* Program swing margin */
3105 3106
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3107 3108
		val &= ~DPIO_SWING_MARGIN000_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
3109 3110
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
3111 3112

	/* Disable unique transition scale */
3113 3114 3115 3116 3117
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
		val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
	}
3118 3119

	if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
3120
			== DP_TRAIN_PRE_EMPH_LEVEL_0) &&
3121
		((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
3122
			== DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
3123 3124 3125 3126 3127 3128 3129

		/*
		 * The document said it needs to set bit 27 for ch0 and bit 26
		 * for ch1. Might be a typo in the doc.
		 * For now, for this unique transition scale selection, set bit
		 * 27 for ch0 and ch1.
		 */
3130 3131 3132 3133 3134
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
		}
3135

3136 3137 3138 3139 3140 3141
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
			val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
		}
3142 3143 3144
	}

	/* Start swing calculation */
3145 3146 3147 3148 3149 3150 3151
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

	mutex_unlock(&dev_priv->dpio_lock);

	return 0;
}

3163
static void
J
Jani Nikula 已提交
3164 3165
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
3166 3167 3168 3169
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
3170 3171
	uint8_t voltage_max;
	uint8_t preemph_max;
3172

3173
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
3174 3175
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
3176 3177 3178 3179 3180 3181 3182

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
3183
	voltage_max = intel_dp_voltage_max(intel_dp);
3184 3185
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
3186

K
Keith Packard 已提交
3187 3188 3189
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
3190 3191

	for (lane = 0; lane < 4; lane++)
3192
		intel_dp->train_set[lane] = v | p;
3193 3194 3195
}

static uint32_t
3196
intel_gen4_signal_levels(uint8_t train_set)
3197
{
3198
	uint32_t	signal_levels = 0;
3199

3200
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3201
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3202 3203 3204
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3205
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3206 3207
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3208
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3209 3210
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3211
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3212 3213 3214
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3215
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3216
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3217 3218 3219
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3220
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3221 3222
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3223
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3224 3225
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3226
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3227 3228 3229 3230 3231 3232
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3233 3234 3235 3236
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
3237 3238 3239
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3240 3241
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3242
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3243
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3244
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3245 3246
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3247
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3248 3249
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3250
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3251 3252
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3253
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3254
	default:
3255 3256 3257
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3258 3259 3260
	}
}

K
Keith Packard 已提交
3261 3262 3263 3264 3265 3266 3267
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3268
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3269
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3270
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3271
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3272
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3273 3274
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3275
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3276
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3277
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3278 3279
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3280
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3281
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3282
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3283 3284 3285 3286 3287 3288 3289 3290 3291
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3292 3293
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
3294
intel_hsw_signal_levels(uint8_t train_set)
3295
{
3296 3297 3298
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3299
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3300
		return DDI_BUF_TRANS_SELECT(0);
3301
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3302
		return DDI_BUF_TRANS_SELECT(1);
3303
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3304
		return DDI_BUF_TRANS_SELECT(2);
3305
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
3306
		return DDI_BUF_TRANS_SELECT(3);
3307

3308
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3309
		return DDI_BUF_TRANS_SELECT(4);
3310
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3311
		return DDI_BUF_TRANS_SELECT(5);
3312
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3313
		return DDI_BUF_TRANS_SELECT(6);
3314

3315
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3316
		return DDI_BUF_TRANS_SELECT(7);
3317
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3318
		return DDI_BUF_TRANS_SELECT(8);
3319 3320 3321

	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		return DDI_BUF_TRANS_SELECT(9);
3322 3323 3324
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
3325
		return DDI_BUF_TRANS_SELECT(0);
3326 3327 3328
	}
}

3329 3330 3331 3332 3333
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3334
	enum port port = intel_dig_port->port;
3335 3336 3337 3338
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

3339
	if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
3340 3341
		signal_levels = intel_hsw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
3342 3343 3344
	} else if (IS_CHERRYVIEW(dev)) {
		signal_levels = intel_chv_signal_levels(intel_dp);
		mask = 0;
3345 3346 3347
	} else if (IS_VALLEYVIEW(dev)) {
		signal_levels = intel_vlv_signal_levels(intel_dp);
		mask = 0;
3348
	} else if (IS_GEN7(dev) && port == PORT_A) {
3349 3350
		signal_levels = intel_gen7_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3351
	} else if (IS_GEN6(dev) && port == PORT_A) {
3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363
		signal_levels = intel_gen6_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
		signal_levels = intel_gen4_signal_levels(train_set);
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

	DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	*DP = (*DP & ~mask) | signal_levels;
}

3364
static bool
C
Chris Wilson 已提交
3365
intel_dp_set_link_train(struct intel_dp *intel_dp,
3366
			uint32_t *DP,
3367
			uint8_t dp_train_pat)
3368
{
3369 3370
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3371
	struct drm_i915_private *dev_priv = dev->dev_private;
3372 3373
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
3374

3375
	_intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3376

3377
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
3378
	POSTING_READ(intel_dp->output_reg);
3379

3380 3381
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
3382
	    DP_TRAINING_PATTERN_DISABLE) {
3383 3384 3385 3386 3387 3388
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
3389
	}
3390

3391 3392
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);
3393 3394

	return ret == len;
3395 3396
}

3397 3398 3399 3400
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
3401
	memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
3402 3403 3404 3405 3406 3407
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
3408
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

3421 3422
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
				intel_dp->train_set, intel_dp->lane_count);
3423 3424 3425 3426

	return ret == intel_dp->lane_count;
}

3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3458
/* Enable corresponding port and start training pattern 1 */
3459
void
3460
intel_dp_start_link_train(struct intel_dp *intel_dp)
3461
{
3462
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
3463
	struct drm_device *dev = encoder->dev;
3464 3465
	int i;
	uint8_t voltage;
3466
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
3467
	uint32_t DP = intel_dp->DP;
3468
	uint8_t link_config[2];
3469

P
Paulo Zanoni 已提交
3470
	if (HAS_DDI(dev))
3471 3472
		intel_ddi_prepare_link_retrain(encoder);

3473
	/* Write the link configuration data */
3474 3475 3476 3477
	link_config[0] = intel_dp->link_bw;
	link_config[1] = intel_dp->lane_count;
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
3478
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
3479 3480 3481
	if (INTEL_INFO(dev)->gen >= 9 && intel_dp->supported_rates[0])
		drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
				&intel_dp->rate_select, 1);
3482 3483 3484

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
3485
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
3486 3487

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
3488

3489 3490 3491 3492 3493 3494 3495 3496
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

3497
	voltage = 0xff;
3498 3499
	voltage_tries = 0;
	loop_tries = 0;
3500
	for (;;) {
3501
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3502

3503
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
3504 3505
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3506
			break;
3507
		}
3508

3509
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3510
			DRM_DEBUG_KMS("clock recovery OK\n");
3511 3512 3513 3514 3515 3516
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3517
				break;
3518
		if (i == intel_dp->lane_count) {
3519 3520
			++loop_tries;
			if (loop_tries == 5) {
3521
				DRM_ERROR("too many full retries, give up\n");
3522 3523
				break;
			}
3524 3525 3526
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
3527 3528 3529
			voltage_tries = 0;
			continue;
		}
3530

3531
		/* Check to see if we've tried the same voltage 5 times */
3532
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
3533
			++voltage_tries;
3534
			if (voltage_tries == 5) {
3535
				DRM_ERROR("too many voltage retries, give up\n");
3536 3537 3538 3539 3540
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
3541

3542 3543 3544 3545 3546
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3547 3548
	}

3549 3550 3551
	intel_dp->DP = DP;
}

3552
void
3553 3554 3555
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
3556
	int tries, cr_tries;
3557
	uint32_t DP = intel_dp->DP;
3558 3559 3560 3561 3562
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

	/* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
	if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
		training_pattern = DP_TRAINING_PATTERN_3;
3563

3564
	/* channel equalization */
3565
	if (!intel_dp_set_link_train(intel_dp, &DP,
3566
				     training_pattern |
3567 3568 3569 3570 3571
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

3572
	tries = 0;
3573
	cr_tries = 0;
3574 3575
	channel_eq = false;
	for (;;) {
3576
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3577

3578 3579 3580 3581 3582
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

3583
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
3584 3585
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3586
			break;
3587
		}
3588

3589
		/* Make sure clock is still ok */
3590
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3591
			intel_dp_start_link_train(intel_dp);
3592
			intel_dp_set_link_train(intel_dp, &DP,
3593
						training_pattern |
3594
						DP_LINK_SCRAMBLING_DISABLE);
3595 3596 3597 3598
			cr_tries++;
			continue;
		}

3599
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3600 3601 3602
			channel_eq = true;
			break;
		}
3603

3604 3605 3606
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_start_link_train(intel_dp);
3607
			intel_dp_set_link_train(intel_dp, &DP,
3608
						training_pattern |
3609
						DP_LINK_SCRAMBLING_DISABLE);
3610 3611 3612 3613
			tries = 0;
			cr_tries++;
			continue;
		}
3614

3615 3616 3617 3618 3619
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3620
		++tries;
3621
	}
3622

3623 3624 3625 3626
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

3627
	if (channel_eq)
M
Masanari Iida 已提交
3628
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
3629

3630 3631 3632 3633
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
3634
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
3635
				DP_TRAINING_PATTERN_DISABLE);
3636 3637 3638
}

static void
C
Chris Wilson 已提交
3639
intel_dp_link_down(struct intel_dp *intel_dp)
3640
{
3641
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3642
	enum port port = intel_dig_port->port;
3643
	struct drm_device *dev = intel_dig_port->base.base.dev;
3644
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3645
	uint32_t DP = intel_dp->DP;
3646

3647
	if (WARN_ON(HAS_DDI(dev)))
3648 3649
		return;

3650
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3651 3652
		return;

3653
	DRM_DEBUG_KMS("\n");
3654

3655
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
3656
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
3657
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
3658
	} else {
3659 3660 3661 3662
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
3663
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
3664
	}
3665
	POSTING_READ(intel_dp->output_reg);
3666

3667
	if (HAS_PCH_IBX(dev) &&
3668
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
3669 3670 3671 3672 3673 3674 3675 3676 3677 3678
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);
3679
		POSTING_READ(intel_dp->output_reg);
3680 3681
	}

3682
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
3683 3684
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
3685
	msleep(intel_dp->panel_power_down_delay);
3686 3687
}

3688 3689
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3690
{
R
Rodrigo Vivi 已提交
3691 3692 3693
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3694
	uint8_t rev;
R
Rodrigo Vivi 已提交
3695

3696 3697
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3698
		return false; /* aux transfer failed */
3699

3700
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3701

3702 3703 3704
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3705 3706
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3707
	if (is_edp(intel_dp)) {
3708 3709 3710
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3711 3712
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3713
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3714
		}
3715 3716
	}

3717
	/* Training Pattern 3 support, both source and sink */
3718
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3719 3720
	    intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
	    (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
3721
		intel_dp->use_tps3 = true;
3722
		DRM_DEBUG_KMS("Displayport TPS3 supported\n");
3723 3724 3725
	} else
		intel_dp->use_tps3 = false;

3726 3727 3728 3729 3730
	/* Intermediate frequency support */
	if (is_edp(intel_dp) &&
	    (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] &	DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
	    (rev >= 0x03)) { /* eDp v1.4 or higher */
3731 3732 3733
		__le16 supported_rates[DP_MAX_SUPPORTED_RATES];
		int i;

3734 3735
		intel_dp_dpcd_read_wake(&intel_dp->aux,
				DP_SUPPORTED_LINK_RATES,
3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747
				supported_rates,
				sizeof(supported_rates));

		for (i = 0; i < ARRAY_SIZE(supported_rates); i++) {
			int val = le16_to_cpu(supported_rates[i]);

			if (val == 0)
				break;

			intel_dp->supported_rates[i] = val * 200;
		}
		intel_dp->num_supported_rates = i;
3748
	}
3749 3750 3751 3752 3753 3754 3755
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3756 3757 3758
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3759 3760 3761
		return false; /* downstream port status fetch failed */

	return true;
3762 3763
}

3764 3765 3766 3767 3768 3769 3770 3771
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3772
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3773 3774 3775
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3776
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3777 3778 3779 3780
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805
static bool
intel_dp_probe_mst(struct intel_dp *intel_dp)
{
	u8 buf[1];

	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
		if (buf[0] & DP_MST_CAP) {
			DRM_DEBUG_KMS("Sink is MST capable\n");
			intel_dp->is_mst = true;
		} else {
			DRM_DEBUG_KMS("Sink is not MST capable\n");
			intel_dp->is_mst = false;
		}
	}

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	return intel_dp->is_mst;
}

3806 3807 3808 3809 3810 3811
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3812 3813 3814
	u8 buf;
	int test_crc_count;
	int attempts = 6;
3815

R
Rodrigo Vivi 已提交
3816
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3817
		return -EIO;
3818

R
Rodrigo Vivi 已提交
3819
	if (!(buf & DP_TEST_CRC_SUPPORTED))
3820 3821
		return -ENOTTY;

3822 3823 3824
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3825
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3826
				buf | DP_TEST_SINK_START) < 0)
3827
		return -EIO;
3828

3829
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3830
		return -EIO;
R
Rodrigo Vivi 已提交
3831
	test_crc_count = buf & DP_TEST_COUNT_MASK;
3832

R
Rodrigo Vivi 已提交
3833
	do {
3834 3835 3836
		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0)
			return -EIO;
R
Rodrigo Vivi 已提交
3837 3838 3839 3840
		intel_wait_for_vblank(dev, intel_crtc->pipe);
	} while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);

	if (attempts == 0) {
3841 3842
		DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
		return -ETIMEDOUT;
R
Rodrigo Vivi 已提交
3843
	}
3844

3845
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
3846
		return -EIO;
3847

3848 3849 3850 3851 3852
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
			       buf & ~DP_TEST_SINK_START) < 0)
		return -EIO;
3853

3854 3855 3856
	return 0;
}

3857 3858 3859
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3860 3861 3862
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3863 3864
}

3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3879 3880 3881 3882
static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
3883
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
3884 3885
}

3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
			if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_complete_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

3908
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
3924
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

3943 3944 3945 3946 3947 3948 3949 3950
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */
3951
static void
C
Chris Wilson 已提交
3952
intel_dp_check_link_status(struct intel_dp *intel_dp)
3953
{
3954
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3955
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3956
	u8 sink_irq_vector;
3957
	u8 link_status[DP_LINK_STATUS_SIZE];
3958

3959 3960
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

3961
	if (!intel_encoder->connectors_active)
3962
		return;
3963

3964
	if (WARN_ON(!intel_encoder->base.crtc))
3965 3966
		return;

3967 3968 3969
	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

3970
	/* Try to read receiver status if the link appears to be up */
3971
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
3972 3973 3974
		return;
	}

3975
	/* Now read the DPCD to see if it's actually running */
3976
	if (!intel_dp_get_dpcd(intel_dp)) {
3977 3978 3979
		return;
	}

3980 3981 3982 3983
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
3984 3985 3986
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
3987 3988 3989 3990 3991 3992 3993

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

3994
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3995
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3996
			      intel_encoder->base.name);
3997 3998
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
3999
		intel_dp_stop_link_train(intel_dp);
4000
	}
4001 4002
}

4003
/* XXX this is probably wrong for multiple downstream ports */
4004
static enum drm_connector_status
4005
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4006
{
4007 4008 4009 4010 4011 4012 4013 4014
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
4015
		return connector_status_connected;
4016 4017

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4018 4019
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4020
		uint8_t reg;
4021 4022 4023

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
4024
			return connector_status_unknown;
4025

4026 4027
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
4028 4029 4030
	}

	/* If no HPD, poke DDC gently */
4031
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4032
		return connector_status_connected;
4033 4034

	/* Well we tried, say unknown for unreliable port types */
4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4047 4048 4049

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4050
	return connector_status_disconnected;
4051 4052
}

4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4066
static enum drm_connector_status
Z
Zhenyu Wang 已提交
4067
ironlake_dp_detect(struct intel_dp *intel_dp)
4068
{
4069
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4070 4071
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4072

4073 4074 4075
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

4076
	return intel_dp_detect_dpcd(intel_dp);
4077 4078
}

4079 4080
static int g4x_digital_port_connected(struct drm_device *dev,
				       struct intel_digital_port *intel_dig_port)
4081 4082
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4083
	uint32_t bit;
4084

4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096
	if (IS_VALLEYVIEW(dev)) {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
			break;
		default:
4097
			return -EINVAL;
4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110
		}
	} else {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
			break;
		default:
4111
			return -EINVAL;
4112
		}
4113 4114
	}

4115
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140
		return 0;
	return 1;
}

static enum drm_connector_status
g4x_dp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	int ret;

	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

	ret = g4x_digital_port_connected(dev, intel_dig_port);
	if (ret == -EINVAL)
		return connector_status_unknown;
	else if (ret == 0)
4141 4142
		return connector_status_disconnected;

4143
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4144 4145
}

4146
static struct edid *
4147
intel_dp_get_edid(struct intel_dp *intel_dp)
4148
{
4149
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4150

4151 4152 4153 4154
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4155 4156
			return NULL;

J
Jani Nikula 已提交
4157
		return drm_edid_duplicate(intel_connector->edid);
4158 4159 4160 4161
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4162

4163 4164 4165 4166 4167
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4168

4169 4170 4171 4172 4173 4174 4175
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4176 4177
}

4178 4179
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4180
{
4181
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4182

4183 4184
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4185

4186 4187
	intel_dp->has_audio = false;
}
4188

4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199
static enum intel_display_power_domain
intel_dp_power_get(struct intel_dp *dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	enum intel_display_power_domain power_domain;

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(to_i915(encoder->base.dev), power_domain);

	return power_domain;
}
4200

4201 4202 4203 4204 4205 4206
static void
intel_dp_power_put(struct intel_dp *dp,
		   enum intel_display_power_domain power_domain)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	intel_display_power_put(to_i915(encoder->base.dev), power_domain);
4207 4208
}

Z
Zhenyu Wang 已提交
4209 4210 4211 4212
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4213 4214
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4215
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4216
	enum drm_connector_status status;
4217
	enum intel_display_power_domain power_domain;
4218
	bool ret;
Z
Zhenyu Wang 已提交
4219

4220
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4221
		      connector->base.id, connector->name);
4222
	intel_dp_unset_edid(intel_dp);
4223

4224 4225 4226 4227
	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4228
		return connector_status_disconnected;
4229 4230
	}

4231
	power_domain = intel_dp_power_get(intel_dp);
Z
Zhenyu Wang 已提交
4232

4233 4234 4235 4236
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
	else if (HAS_PCH_SPLIT(dev))
Z
Zhenyu Wang 已提交
4237 4238 4239 4240
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
	if (status != connector_status_connected)
4241
		goto out;
Z
Zhenyu Wang 已提交
4242

4243 4244
	intel_dp_probe_oui(intel_dp);

4245 4246 4247 4248 4249 4250 4251 4252 4253 4254
	ret = intel_dp_probe_mst(intel_dp);
	if (ret) {
		/* if we are in MST mode then this connector
		   won't appear connected or have anything with EDID on it */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		status = connector_status_disconnected;
		goto out;
	}

4255
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4256

4257 4258
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4259 4260 4261
	status = connector_status_connected;

out:
4262
	intel_dp_power_put(intel_dp, power_domain);
4263
	return status;
4264 4265
}

4266 4267
static void
intel_dp_force(struct drm_connector *connector)
4268
{
4269
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4270
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4271
	enum intel_display_power_domain power_domain;
4272

4273 4274 4275
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4276

4277 4278
	if (connector->status != connector_status_connected)
		return;
4279

4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300
	power_domain = intel_dp_power_get(intel_dp);

	intel_dp_set_edid(intel_dp);

	intel_dp_power_put(intel_dp, power_domain);

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4301

4302
	/* if eDP has no EDID, fall back to fixed mode */
4303 4304
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4305
		struct drm_display_mode *mode;
4306 4307

		mode = drm_mode_duplicate(connector->dev,
4308
					  intel_connector->panel.fixed_mode);
4309
		if (mode) {
4310 4311 4312 4313
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4314

4315
	return 0;
4316 4317
}

4318 4319 4320 4321
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4322
	struct edid *edid;
4323

4324 4325
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4326
		has_audio = drm_detect_monitor_audio(edid);
4327

4328 4329 4330
	return has_audio;
}

4331 4332 4333 4334 4335
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4336
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
4337
	struct intel_connector *intel_connector = to_intel_connector(connector);
4338 4339
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4340 4341
	int ret;

4342
	ret = drm_object_property_set_value(&connector->base, property, val);
4343 4344 4345
	if (ret)
		return ret;

4346
	if (property == dev_priv->force_audio_property) {
4347 4348 4349 4350
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4351 4352
			return 0;

4353
		intel_dp->force_audio = i;
4354

4355
		if (i == HDMI_AUDIO_AUTO)
4356 4357
			has_audio = intel_dp_detect_audio(connector);
		else
4358
			has_audio = (i == HDMI_AUDIO_ON);
4359 4360

		if (has_audio == intel_dp->has_audio)
4361 4362
			return 0;

4363
		intel_dp->has_audio = has_audio;
4364 4365 4366
		goto done;
	}

4367
	if (property == dev_priv->broadcast_rgb_property) {
4368 4369 4370
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
4386 4387 4388 4389 4390

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

4391 4392 4393
		goto done;
	}

4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4410 4411 4412
	return -EINVAL;

done:
4413 4414
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4415 4416 4417 4418

	return 0;
}

4419
static void
4420
intel_dp_connector_destroy(struct drm_connector *connector)
4421
{
4422
	struct intel_connector *intel_connector = to_intel_connector(connector);
4423

4424
	kfree(intel_connector->detect_edid);
4425

4426 4427 4428
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4429 4430 4431
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4432
		intel_panel_fini(&intel_connector->panel);
4433

4434
	drm_connector_cleanup(connector);
4435
	kfree(connector);
4436 4437
}

P
Paulo Zanoni 已提交
4438
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4439
{
4440 4441
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4442

4443
	drm_dp_aux_unregister(&intel_dp->aux);
4444
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4445 4446
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4447 4448 4449 4450
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4451
		pps_lock(intel_dp);
4452
		edp_panel_vdd_off_sync(intel_dp);
4453 4454
		pps_unlock(intel_dp);

4455 4456 4457 4458
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4459
	}
4460
	drm_encoder_cleanup(encoder);
4461
	kfree(intel_dig_port);
4462 4463
}

4464 4465 4466 4467 4468 4469 4470
static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4471 4472 4473 4474
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4475
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4476
	pps_lock(intel_dp);
4477
	edp_panel_vdd_off_sync(intel_dp);
4478
	pps_unlock(intel_dp);
4479 4480
}

4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
	power_domain = intel_display_port_power_domain(&intel_dig_port->base);
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4506 4507
static void intel_dp_encoder_reset(struct drm_encoder *encoder)
{
4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526
	struct intel_dp *intel_dp;

	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	intel_dp = enc_to_intel_dp(encoder);

	pps_lock(intel_dp);

	/*
	 * Read out the current power sequencer assignment,
	 * in case the BIOS did something with it.
	 */
	if (IS_VALLEYVIEW(encoder->dev))
		vlv_initial_power_sequencer_setup(intel_dp);

	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4527 4528
}

4529
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4530
	.dpms = intel_connector_dpms,
4531
	.detect = intel_dp_detect,
4532
	.force = intel_dp_force,
4533
	.fill_modes = drm_helper_probe_single_connector_modes,
4534
	.set_property = intel_dp_set_property,
4535
	.atomic_get_property = intel_connector_atomic_get_property,
4536
	.destroy = intel_dp_connector_destroy,
4537
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4538 4539 4540 4541 4542
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
4543
	.best_encoder = intel_best_encoder,
4544 4545 4546
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4547
	.reset = intel_dp_encoder_reset,
4548
	.destroy = intel_dp_encoder_destroy,
4549 4550
};

4551
void
4552
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
4553
{
4554
	return;
4555
}
4556

4557
enum irqreturn
4558 4559 4560
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4561
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4562 4563
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
4564
	enum intel_display_power_domain power_domain;
4565
	enum irqreturn ret = IRQ_NONE;
4566

4567 4568
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
		intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
4569

4570 4571 4572 4573 4574 4575 4576 4577 4578
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
4579
		return IRQ_HANDLED;
4580 4581
	}

4582 4583
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4584
		      long_hpd ? "long" : "short");
4585

4586 4587 4588
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

4589
	if (long_hpd) {
4590 4591 4592 4593 4594 4595 4596 4597

		if (HAS_PCH_SPLIT(dev)) {
			if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
				goto mst_fail;
		} else {
			if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
				goto mst_fail;
		}
4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609

		if (!intel_dp_get_dpcd(intel_dp)) {
			goto mst_fail;
		}

		intel_dp_probe_oui(intel_dp);

		if (!intel_dp_probe_mst(intel_dp))
			goto mst_fail;

	} else {
		if (intel_dp->is_mst) {
4610
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
4611 4612 4613 4614 4615 4616 4617 4618
				goto mst_fail;
		}

		if (!intel_dp->is_mst) {
			/*
			 * we'll check the link status via the normal hot plug path later -
			 * but for short hpds we should check it now
			 */
4619
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4620
			intel_dp_check_link_status(intel_dp);
4621
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
4622 4623
		}
	}
4624 4625 4626

	ret = IRQ_HANDLED;

4627
	goto put_power;
4628 4629 4630 4631 4632 4633 4634
mst_fail:
	/* if we were in MST mode, and device is not there get out of MST mode */
	if (intel_dp->is_mst) {
		DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
		intel_dp->is_mst = false;
		drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	}
4635 4636 4637 4638
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4639 4640
}

4641 4642
/* Return which DP Port should be selected for Transcoder DP control */
int
4643
intel_trans_dp_port_sel(struct drm_crtc *crtc)
4644 4645
{
	struct drm_device *dev = crtc->dev;
4646 4647
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
4648

4649 4650
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
4651

4652 4653
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
4654
			return intel_dp->output_reg;
4655
	}
C
Chris Wilson 已提交
4656

4657 4658 4659
	return -1;
}

4660
/* check the VBT to see whether the eDP is on DP-D port */
4661
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
4662 4663
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4664
	union child_device_config *p_child;
4665
	int i;
4666 4667 4668 4669 4670
	static const short port_mapping[] = {
		[PORT_B] = PORT_IDPB,
		[PORT_C] = PORT_IDPC,
		[PORT_D] = PORT_IDPD,
	};
4671

4672 4673 4674
	if (port == PORT_A)
		return true;

4675
	if (!dev_priv->vbt.child_dev_num)
4676 4677
		return false;

4678 4679
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
4680

4681
		if (p_child->common.dvo_port == port_mapping[port] &&
4682 4683
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
4684 4685 4686 4687 4688
			return true;
	}
	return false;
}

4689
void
4690 4691
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4692 4693
	struct intel_connector *intel_connector = to_intel_connector(connector);

4694
	intel_attach_force_audio_property(connector);
4695
	intel_attach_broadcast_rgb_property(connector);
4696
	intel_dp->color_range_auto = true;
4697 4698 4699

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
4700 4701
		drm_object_attach_property(
			&connector->base,
4702
			connector->dev->mode_config.scaling_mode_property,
4703 4704
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
4705
	}
4706 4707
}

4708 4709 4710 4711 4712 4713 4714
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

4715 4716
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
4717
				    struct intel_dp *intel_dp)
4718 4719
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4720 4721
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;
4722
	u32 pp_on, pp_off, pp_div, pp;
4723
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
4724

V
Ville Syrjälä 已提交
4725 4726
	lockdep_assert_held(&dev_priv->pps_mutex);

4727 4728 4729 4730
	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

4731
	if (HAS_PCH_SPLIT(dev)) {
4732
		pp_ctrl_reg = PCH_PP_CONTROL;
4733 4734 4735 4736
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
4737 4738 4739 4740 4741 4742
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
4743
	}
4744 4745 4746

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
4747
	pp = ironlake_get_pp_control(intel_dp);
4748
	I915_WRITE(pp_ctrl_reg, pp);
4749

4750 4751 4752
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

4773
	vbt = dev_priv->vbt.edp_pps;
4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
4792
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
4793 4794 4795 4796 4797 4798 4799 4800 4801
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

4802
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
4803 4804 4805 4806 4807 4808 4809
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

4810 4811 4812 4813 4814 4815 4816 4817 4818 4819
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4820
					      struct intel_dp *intel_dp)
4821 4822
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4823 4824 4825
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;
4826
	enum port port = dp_to_dig_port(intel_dp)->port;
4827
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
4828

V
Ville Syrjälä 已提交
4829
	lockdep_assert_held(&dev_priv->pps_mutex);
4830 4831 4832 4833 4834 4835

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
4836 4837 4838 4839 4840
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
4841 4842
	}

4843 4844 4845 4846 4847 4848 4849 4850
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
4851
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
4852 4853
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
4854
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
4855 4856
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
4857
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
4858
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
4859 4860 4861 4862
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
4863
	if (IS_VALLEYVIEW(dev)) {
4864
		port_sel = PANEL_PORT_SELECT_VLV(port);
4865
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
4866
		if (port == PORT_A)
4867
			port_sel = PANEL_PORT_SELECT_DPA;
4868
		else
4869
			port_sel = PANEL_PORT_SELECT_DPD;
4870 4871
	}

4872 4873 4874 4875 4876
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
4877 4878

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
4879 4880 4881
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
4882 4883
}

4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
 * @dev: DRM device
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
4896
static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
4897 4898 4899
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
4900 4901
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
4902
	struct intel_crtc_state *config = NULL;
4903 4904
	struct intel_crtc *intel_crtc = NULL;
	u32 reg, val;
4905
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
4906 4907 4908 4909 4910 4911

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

4912 4913
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
4914 4915 4916
		return;
	}

4917
	/*
4918 4919
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
4920
	 */
4921

4922 4923
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
4924 4925 4926 4927 4928 4929 4930
	intel_crtc = encoder->new_crtc;

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

4931
	config = intel_crtc->config;
4932

4933
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
4934 4935 4936 4937
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

4938 4939
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
4940 4941
		index = DRRS_LOW_RR;

4942
	if (index == dev_priv->drrs.refresh_rate_type) {
4943 4944 4945 4946 4947 4948 4949 4950 4951 4952
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

D
Durgadoss R 已提交
4953
	if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
	} else if (INTEL_INFO(dev)->gen > 6) {
4966
		reg = PIPECONF(intel_crtc->config->cpu_transcoder);
4967
		val = I915_READ(reg);
4968

4969
		if (index > DRRS_HIGH_RR) {
4970 4971 4972 4973
			if (IS_VALLEYVIEW(dev))
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
4974
		} else {
4975 4976 4977 4978
			if (IS_VALLEYVIEW(dev))
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
4979 4980 4981 4982
		}
		I915_WRITE(reg, val);
	}

4983 4984 4985 4986 4987
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

4988 4989 4990 4991 4992 4993
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
V
Vandana Kannan 已提交
4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020
void intel_edp_drrs_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs) {
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5021 5022 5023 5024 5025
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
 *
 */
V
Vandana Kannan 已提交
5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053
void intel_edp_drrs_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs)
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			fixed_mode->vrefresh);

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5067
	/*
5068 5069
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5070 5071
	 */

5072 5073
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5074

5075 5076 5077 5078
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			downclock_mode->vrefresh);
5079

5080
unlock:
5081

5082
	mutex_unlock(&dev_priv->drrs.mutex);
5083 5084
}

5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095
/**
 * intel_edp_drrs_invalidate - Invalidate DRRS
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
 * When there is a disturbance on screen (due to cursor movement/time
 * update etc), DRRS needs to be invalidated, i.e. need to switch to
 * high RR.
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5096 5097 5098 5099 5100 5101 5102 5103 5104 5105
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

	if (!dev_priv->drrs.dp)
		return;

5106 5107
	cancel_delayed_work_sync(&dev_priv->drrs.work);

5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123
	mutex_lock(&dev_priv->drrs.mutex);
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
		intel_dp_set_drrs_state(dev_priv->dev,
				dev_priv->drrs.dp->attached_connector->panel.
				fixed_mode->vrefresh);
	}

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);

	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
	mutex_unlock(&dev_priv->drrs.mutex);
}

5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134
/**
 * intel_edp_drrs_flush - Flush DRRS
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
 * When there is no movement on screen, DRRS work can be scheduled.
 * This DRRS work is responsible for setting relevant registers after a
 * timeout of 1 second.
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5135 5136 5137 5138 5139 5140 5141 5142 5143 5144
void intel_edp_drrs_flush(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

	if (!dev_priv->drrs.dp)
		return;

5145 5146
	cancel_delayed_work_sync(&dev_priv->drrs.work);

5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158
	mutex_lock(&dev_priv->drrs.mutex);
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR &&
			!dev_priv->drrs.busy_frontbuffer_bits)
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
 * eDP DRRS:-
 *        The implementation is based on frontbuffer tracking implementation.
 * When there is a disturbance on the screen triggered by user activity or a
 * periodic system activity, DRRS is disabled (RR is changed to high RR).
 * When there is no movement on screen, after a timeout of 1 second, a switch
 * to low RR is made.
 *        For integration with frontbuffer tracking code,
 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5209
static struct drm_display_mode *
5210 5211
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5212 5213
{
	struct drm_connector *connector = &intel_connector->base;
5214
	struct drm_device *dev = connector->dev;
5215 5216 5217 5218 5219 5220 5221 5222 5223
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5224
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5225 5226 5227 5228 5229 5230 5231
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5232
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5233 5234 5235
		return NULL;
	}

5236 5237
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);

5238
	mutex_init(&dev_priv->drrs.mutex);
5239

5240
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5241

5242
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5243
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5244 5245 5246
	return downclock_mode;
}

5247
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5248
				     struct intel_connector *intel_connector)
5249 5250 5251
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5252 5253
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5254 5255
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
5256
	struct drm_display_mode *downclock_mode = NULL;
5257 5258 5259
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5260
	enum pipe pipe = INVALID_PIPE;
5261

5262
	dev_priv->drrs.type = DRRS_NOT_SUPPORTED;
5263

5264 5265 5266
	if (!is_edp(intel_dp))
		return true;

5267 5268 5269
	pps_lock(intel_dp);
	intel_edp_panel_vdd_sanitize(intel_dp);
	pps_unlock(intel_dp);
5270

5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285
	/* Cache DPCD and EDID for edp. */
	has_dpcd = intel_dp_get_dpcd(intel_dp);

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
5286
	pps_lock(intel_dp);
5287
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5288
	pps_unlock(intel_dp);
5289

5290
	mutex_lock(&dev->mode_config.mutex);
5291
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5310 5311
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
5323
	mutex_unlock(&dev->mode_config.mutex);
5324

5325 5326 5327
	if (IS_VALLEYVIEW(dev)) {
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
		if (IS_CHERRYVIEW(dev))
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5347 5348
	}

5349
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5350
	intel_connector->panel.backlight_power = intel_edp_backlight_power;
5351
	intel_panel_setup_backlight(connector, pipe);
5352 5353 5354 5355

	return true;
}

5356
bool
5357 5358
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5359
{
5360 5361 5362 5363
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5364
	struct drm_i915_private *dev_priv = dev->dev_private;
5365
	enum port port = intel_dig_port->port;
5366
	int type;
5367

5368 5369
	intel_dp->pps_pipe = INVALID_PIPE;

5370
	/* intel_dp vfuncs */
5371 5372 5373
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_VALLEYVIEW(dev))
5374 5375 5376 5377 5378 5379 5380 5381
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

5382 5383 5384 5385
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
5386

5387 5388
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5389
	intel_dp->attached_connector = intel_connector;
5390

5391
	if (intel_dp_is_edp(dev, port))
5392
		type = DRM_MODE_CONNECTOR_eDP;
5393 5394
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5395

5396 5397 5398 5399 5400 5401 5402 5403
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5404 5405 5406 5407 5408
	/* eDP only on port B and/or C on vlv/chv */
	if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
		return false;

5409 5410 5411 5412
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5413
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5414 5415 5416 5417 5418
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5419
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5420
			  edp_panel_vdd_work);
5421

5422
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5423
	drm_connector_register(connector);
5424

P
Paulo Zanoni 已提交
5425
	if (HAS_DDI(dev))
5426 5427 5428
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
5429
	intel_connector->unregister = intel_dp_connector_unregister;
5430

5431
	/* Set up the hotplug pin. */
5432 5433
	switch (port) {
	case PORT_A:
5434
		intel_encoder->hpd_pin = HPD_PORT_A;
5435 5436
		break;
	case PORT_B:
5437
		intel_encoder->hpd_pin = HPD_PORT_B;
5438 5439
		break;
	case PORT_C:
5440
		intel_encoder->hpd_pin = HPD_PORT_C;
5441 5442
		break;
	case PORT_D:
5443
		intel_encoder->hpd_pin = HPD_PORT_D;
5444 5445
		break;
	default:
5446
		BUG();
5447 5448
	}

5449
	if (is_edp(intel_dp)) {
5450
		pps_lock(intel_dp);
5451 5452
		intel_dp_init_panel_power_timestamps(intel_dp);
		if (IS_VALLEYVIEW(dev))
5453
			vlv_initial_power_sequencer_setup(intel_dp);
5454
		else
5455
			intel_dp_init_panel_power_sequencer(dev, intel_dp);
5456
		pps_unlock(intel_dp);
5457
	}
5458

5459
	intel_dp_aux_init(intel_dp, intel_connector);
5460

5461
	/* init MST on ports that can support it */
5462
	if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
5463
		if (port == PORT_B || port == PORT_C || port == PORT_D) {
5464 5465
			intel_dp_mst_encoder_init(intel_dig_port,
						  intel_connector->base.base.id);
5466 5467 5468
		}
	}

5469
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5470
		drm_dp_aux_unregister(&intel_dp->aux);
5471 5472
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5473 5474 5475 5476
			/*
			 * vdd might still be enabled do to the delayed vdd off.
			 * Make sure vdd is actually turned off here.
			 */
5477
			pps_lock(intel_dp);
5478
			edp_panel_vdd_off_sync(intel_dp);
5479
			pps_unlock(intel_dp);
5480
		}
5481
		drm_connector_unregister(connector);
5482
		drm_connector_cleanup(connector);
5483
		return false;
5484
	}
5485

5486 5487
	intel_dp_add_properties(intel_dp, connector);

5488 5489 5490 5491 5492 5493 5494 5495
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5496 5497

	return true;
5498
}
5499 5500 5501 5502

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
5503
	struct drm_i915_private *dev_priv = dev->dev_private;
5504 5505 5506 5507 5508
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5509
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5510 5511 5512
	if (!intel_dig_port)
		return;

5513
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

5525
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5526 5527
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5528
	intel_encoder->get_config = intel_dp_get_config;
5529
	intel_encoder->suspend = intel_dp_encoder_suspend;
5530
	if (IS_CHERRYVIEW(dev)) {
5531
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5532 5533
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5534
		intel_encoder->post_disable = chv_post_disable_dp;
5535
	} else if (IS_VALLEYVIEW(dev)) {
5536
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5537 5538
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5539
		intel_encoder->post_disable = vlv_post_disable_dp;
5540
	} else {
5541 5542
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5543 5544
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
5545
	}
5546

5547
	intel_dig_port->port = port;
5548 5549
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
5550
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
5551 5552 5553 5554 5555 5556 5557 5558
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5559
	intel_encoder->cloneable = 0;
5560 5561
	intel_encoder->hot_plug = intel_dp_hot_plug;

5562 5563 5564
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
	dev_priv->hpd_irq_port[port] = intel_dig_port;

5565 5566 5567
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
5568
		kfree(intel_connector);
5569
	}
5570
}
5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613

void intel_dp_mst_suspend(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;

		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			if (!intel_dig_port->dp.can_mst)
				continue;
			if (intel_dig_port->dp.is_mst)
				drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
		}
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;
		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			int ret;

			if (!intel_dig_port->dp.can_mst)
				continue;

			ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
			if (ret != 0) {
				intel_dp_check_mst_status(&intel_dig_port->dp);
			}
		}
	}
}