intel_dp.c 157.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

50
struct dp_link_dpll {
51
	int clock;
52 53 54 55
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
56
	{ 162000,
57
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58
	{ 270000,
59 60 61 62
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
63
	{ 162000,
64
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65
	{ 270000,
66 67 68
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

69
static const struct dp_link_dpll vlv_dpll[] = {
70
	{ 162000,
C
Chon Ming Lee 已提交
71
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
72
	{ 270000,
73 74 75
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

76 77 78 79 80 81 82 83 84 85
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
86
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
87
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
89
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
91 92
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
93

94 95
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
96
static const int skl_rates[] = { 162000, 216000, 270000,
97 98
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
99

100 101 102 103 104 105 106 107 108
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
109 110 111
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
112 113
}

114
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
115
{
116 117 118
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
119 120
}

121 122
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
123
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
124 125
}

C
Chris Wilson 已提交
126
static void intel_dp_link_down(struct intel_dp *intel_dp);
127
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
128
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
129
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
130 131
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
132
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
133

134 135
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
136
{
137
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
138 139 140 141

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
142
	case DP_LINK_BW_5_4:
143
		break;
144
	default:
145 146
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
147 148 149 150 151 152
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

153 154 155 156 157
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	u8 source_max, sink_max;

158
	source_max = intel_dig_port->max_lanes;
159 160 161 162 163
	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

181
static int
182
intel_dp_link_required(int pixel_clock, int bpp)
183
{
184
	return (pixel_clock * bpp + 9) / 10;
185 186
}

187 188 189 190 191 192
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

193
static enum drm_mode_status
194 195 196
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
197
	struct intel_dp *intel_dp = intel_attached_dp(connector);
198 199
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
200 201
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
202
	int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
203

204 205
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
206 207
			return MODE_PANEL;

208
		if (mode->vdisplay > fixed_mode->vdisplay)
209
			return MODE_PANEL;
210 211

		target_clock = fixed_mode->clock;
212 213
	}

214
	max_link_clock = intel_dp_max_link_rate(intel_dp);
215
	max_lanes = intel_dp_max_lane_count(intel_dp);
216 217 218 219

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

220
	if (mode_rate > max_rate || target_clock > max_dotclk)
221
		return MODE_CLOCK_HIGH;
222 223 224 225

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

226 227 228
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

229 230 231
	return MODE_OK;
}

232
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
233 234 235 236 237 238 239 240 241 242 243
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

244
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
245 246 247 248 249 250 251 252
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

253 254
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
255
				    struct intel_dp *intel_dp);
256 257
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
258
					      struct intel_dp *intel_dp);
259 260
static void
intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
261

262 263 264 265 266
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
267
	struct drm_i915_private *dev_priv = to_i915(dev);
268 269 270 271 272 273
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
274
	power_domain = intel_display_port_aux_power_domain(encoder);
275 276 277 278 279 280 281 282 283 284
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
285
	struct drm_i915_private *dev_priv = to_i915(dev);
286 287 288 289
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

290
	power_domain = intel_display_port_aux_power_domain(encoder);
291 292 293
	intel_display_power_put(dev_priv, power_domain);
}

294 295 296 297 298
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
299
	struct drm_i915_private *dev_priv = to_i915(dev);
300
	enum pipe pipe = intel_dp->pps_pipe;
301 302 303
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

327 328 329 330 331 332
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
333 334 335 336
	if (!pll_enabled) {
		release_cl_override = IS_CHERRYVIEW(dev) &&
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

337 338 339 340 341 342
		if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
343
	}
344

345 346 347 348 349 350 351 352 353 354 355 356 357 358
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
359

360
	if (!pll_enabled) {
361
		vlv_force_pll_off(dev, pipe);
362 363 364 365

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
366 367
}

368 369 370 371 372
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
373
	struct drm_i915_private *dev_priv = to_i915(dev);
374 375
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
376
	enum pipe pipe;
377

V
Ville Syrjälä 已提交
378
	lockdep_assert_held(&dev_priv->pps_mutex);
379

380 381 382
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

383 384 385 386 387 388 389
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
390
	for_each_intel_encoder(dev, encoder) {
391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
407 408 409
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
410

411 412
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
413 414 415 416 417 418

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
419 420
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
421

422 423 424 425 426
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
427 428 429 430

	return intel_dp->pps_pipe;
}

431 432 433 434 435
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
436
	struct drm_i915_private *dev_priv = to_i915(dev);
437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);

	return 0;
}

462 463 464 465 466 467
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
468
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
469 470 471 472 473
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
474
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
475 476 477 478 479 480 481
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
482

483
static enum pipe
484 485 486
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
487 488
{
	enum pipe pipe;
489 490

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
491
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
492
			PANEL_PORT_SELECT_MASK;
493 494 495 496

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

497 498 499
		if (!pipe_check(dev_priv, pipe))
			continue;

500
		return pipe;
501 502
	}

503 504 505 506 507 508 509 510
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
511
	struct drm_i915_private *dev_priv = to_i915(dev);
512 513 514 515 516
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
517 518 519 520 521 522 523 524 525 526 527
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
528 529 530 531 532 533

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
534 535
	}

536 537 538
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

539 540
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
541 542
}

543
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
544
{
545
	struct drm_device *dev = &dev_priv->drm;
546 547
	struct intel_encoder *encoder;

548 549
	if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
		    !IS_BROXTON(dev)))
550 551 552 553 554 555 556 557 558 559 560 561
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

562
	for_each_intel_encoder(dev, encoder) {
563 564 565 566 567 568
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
569 570 571 572
		if (IS_BROXTON(dev))
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
573
	}
574 575
}

576 577 578 579 580 581 582 583 584 585 586 587
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
				    struct intel_dp *intel_dp,
				    struct pps_registers *regs)
{
588 589
	int pps_idx = 0;

590 591
	memset(regs, 0, sizeof(*regs));

592 593 594 595
	if (IS_BROXTON(dev_priv))
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
596

597 598 599 600 601 602
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
	if (!IS_BROXTON(dev_priv))
		regs->pp_div = PP_DIVISOR(pps_idx);
603 604
}

605 606
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
607
{
608
	struct pps_registers regs;
609

610 611 612 613
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_ctrl;
614 615
}

616 617
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
618
{
619
	struct pps_registers regs;
620

621 622 623 624
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_stat;
625 626
}

627 628 629 630 631 632 633 634
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
635
	struct drm_i915_private *dev_priv = to_i915(dev);
636 637 638 639

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

640
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
641

642
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
V
Ville Syrjälä 已提交
643
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
644
		i915_reg_t pp_ctrl_reg, pp_div_reg;
645
		u32 pp_div;
V
Ville Syrjälä 已提交
646

647 648
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
649 650 651 652 653 654 655 656 657
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

658
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
659

660 661 662
	return 0;
}

663
static bool edp_have_panel_power(struct intel_dp *intel_dp)
664
{
665
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
666
	struct drm_i915_private *dev_priv = to_i915(dev);
667

V
Ville Syrjälä 已提交
668 669
	lockdep_assert_held(&dev_priv->pps_mutex);

670
	if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
671 672 673
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

674
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
675 676
}

677
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
678
{
679
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
680
	struct drm_i915_private *dev_priv = to_i915(dev);
681

V
Ville Syrjälä 已提交
682 683
	lockdep_assert_held(&dev_priv->pps_mutex);

684
	if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
685 686 687
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

688
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
689 690
}

691 692 693
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
694
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
695
	struct drm_i915_private *dev_priv = to_i915(dev);
696

697 698
	if (!is_edp(intel_dp))
		return;
699

700
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
701 702
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
703 704
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
705 706 707
	}
}

708 709 710 711 712
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
713
	struct drm_i915_private *dev_priv = to_i915(dev);
714
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
715 716 717
	uint32_t status;
	bool done;

718
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
719
	if (has_aux_irq)
720
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
721
					  msecs_to_jiffies_timeout(10));
722
	else
723
		done = wait_for(C, 10) == 0;
724 725 726 727 728 729 730 731
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

732
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
733
{
734
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
735
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
736

737 738 739
	if (index)
		return 0;

740 741
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
742
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
743
	 */
744
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
745 746 747 748 749
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
750
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
751 752 753 754

	if (index)
		return 0;

755 756 757 758 759
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
760
	if (intel_dig_port->port == PORT_A)
761
		return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
762 763
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
764 765 766 767 768
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
769
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
770

771
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
772
		/* Workaround for non-ULT HSW */
773 774 775 776 777
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
778
	}
779 780

	return ilk_get_aux_clock_divider(intel_dp, index);
781 782
}

783 784 785 786 787 788 789 790 791 792
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

793 794 795 796
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
797 798 799 800 801 802 803 804 805 806
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

807
	if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
808 809 810 811 812
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
813
	       DP_AUX_CH_CTL_DONE |
814
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
815
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
816
	       timeout |
817
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
818 819
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
820
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
821 822
}

823 824 825 826 827 828 829 830 831 832 833 834
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
835
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
836 837 838
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

839 840
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
841
		const uint8_t *send, int send_bytes,
842 843 844 845
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
846
	struct drm_i915_private *dev_priv = to_i915(dev);
847
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
848
	uint32_t aux_clock_divider;
849 850
	int i, ret, recv_bytes;
	uint32_t status;
851
	int try, clock = 0;
852
	bool has_aux_irq = HAS_AUX_IRQ(dev);
853 854
	bool vdd;

855
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
856

857 858 859 860 861 862
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
863
	vdd = edp_panel_vdd_on(intel_dp);
864 865 866 867 868 869 870 871

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
872

873 874
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
875
		status = I915_READ_NOTRACE(ch_ctl);
876 877 878 879 880 881
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
882 883 884 885 886 887 888 889 890
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

891 892
		ret = -EBUSY;
		goto out;
893 894
	}

895 896 897 898 899 900
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

901
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
902 903 904 905
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
906

907 908 909 910
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
911
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
912 913
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
914 915

			/* Send the command and wait for it to complete */
916
			I915_WRITE(ch_ctl, send_ctl);
917 918 919 920 921 922 923 924 925 926

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

927
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
928
				continue;
929 930 931 932 933 934 935 936

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
937
				continue;
938
			}
939
			if (status & DP_AUX_CH_CTL_DONE)
940
				goto done;
941
		}
942 943 944
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
945
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
946 947
		ret = -EBUSY;
		goto out;
948 949
	}

950
done:
951 952 953
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
954
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
955
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
956 957
		ret = -EIO;
		goto out;
958
	}
959 960 961

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
962
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
963
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
964 965
		ret = -ETIMEDOUT;
		goto out;
966 967 968 969 970
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

992 993
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
994

995
	for (i = 0; i < recv_bytes; i += 4)
996
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
997
				    recv + i, recv_bytes - i);
998

999 1000 1001 1002
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1003 1004 1005
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1006
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1007

1008
	return ret;
1009 1010
}

1011 1012
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1013 1014
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1015
{
1016 1017 1018
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1019 1020
	int ret;

1021 1022 1023
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1024 1025
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1026

1027 1028 1029
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1030
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1031
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1032
		rxsize = 2; /* 0 or 1 data bytes */
1033

1034 1035
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1036

1037 1038
		WARN_ON(!msg->buffer != !msg->size);

1039 1040
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1041

1042 1043 1044
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1045

1046 1047 1048 1049 1050 1051 1052
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1053 1054
		}
		break;
1055

1056 1057
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1058
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1059
		rxsize = msg->size + 1;
1060

1061 1062
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1063

1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1075
		}
1076 1077 1078 1079 1080
		break;

	default:
		ret = -EINVAL;
		break;
1081
	}
1082

1083
	return ret;
1084 1085
}

1086 1087
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1100 1101
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1114 1115
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1130 1131
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
/*
 * On SKL we don't have Aux for port E so we rely
 * on VBT to set a proper alternate aux channel.
 */
static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[PORT_E];

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		return PORT_A;
	case DP_AUX_B:
		return PORT_B;
	case DP_AUX_C:
		return PORT_C;
	case DP_AUX_D:
		return PORT_D;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		return PORT_A;
	}
}

1170 1171
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
{
	if (port == PORT_E)
		port = skl_porte_aux_port(dev_priv);

	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1188 1189
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205
{
	if (port == PORT_E)
		port = skl_porte_aux_port(dev_priv);

	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1206 1207
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
					 enum port port)
1208 1209 1210 1211 1212 1213 1214 1215 1216
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1217 1218
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
					  enum port port, int index)
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum port port = dp_to_dig_port(intel_dp)->port;
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1239
static void
1240 1241 1242 1243 1244
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1245
static void
1246 1247
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
1248 1249
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1250

1251
	intel_aux_reg_init(intel_dp);
1252
	drm_dp_aux_init(&intel_dp->aux);
1253

1254
	/* Failure to allocate our preferred name is not critical */
1255
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1256
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1257 1258
}

1259
static int
1260
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
1261
{
1262 1263 1264
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
1265
	}
1266 1267 1268 1269

	*sink_rates = default_rates;

	return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
1270 1271
}

1272
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1273
{
1274 1275 1276
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;

1277
	/* WaDisableHBR2:skl */
1278
	if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
1279 1280 1281 1282 1283 1284 1285 1286 1287
		return false;

	if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
	    (INTEL_INFO(dev)->gen >= 9))
		return true;
	else
		return false;
}

1288
static int
1289
intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
1290
{
1291 1292
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
1293 1294
	int size;

1295 1296
	if (IS_BROXTON(dev)) {
		*source_rates = bxt_rates;
1297
		size = ARRAY_SIZE(bxt_rates);
1298
	} else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
1299
		*source_rates = skl_rates;
1300 1301 1302 1303
		size = ARRAY_SIZE(skl_rates);
	} else {
		*source_rates = default_rates;
		size = ARRAY_SIZE(default_rates);
1304
	}
1305

1306
	/* This depends on the fact that 5.4 is last value in the array */
1307
	if (!intel_dp_source_supports_hbr2(intel_dp))
1308
		size--;
1309

1310
	return size;
1311 1312
}

1313 1314
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1315
		   struct intel_crtc_state *pipe_config)
1316 1317
{
	struct drm_device *dev = encoder->base.dev;
1318 1319
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1320 1321

	if (IS_G4X(dev)) {
1322 1323
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1324
	} else if (HAS_PCH_SPLIT(dev)) {
1325 1326
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1327 1328 1329
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1330
	} else if (IS_VALLEYVIEW(dev)) {
1331 1332
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1333
	}
1334 1335 1336

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1337
			if (pipe_config->port_clock == divisor[i].clock) {
1338 1339 1340 1341 1342
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1343 1344 1345
	}
}

1346 1347
static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
1348
			   int *common_rates)
1349 1350 1351 1352 1353
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
1354 1355
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
1356
			common_rates[k] = source_rates[i];
1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

1369 1370
static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
1371 1372 1373 1374 1375
{
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1376
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1377 1378 1379

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
1380
			       common_rates);
1381 1382
}

1383 1384 1385 1386 1387 1388 1389 1390
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1391
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	const int *source_rates, *sink_rates;
1402 1403
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1404 1405 1406 1407 1408
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1409
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1410 1411 1412 1413 1414 1415 1416
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1417 1418 1419
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1420 1421
}

1422
static int rate_to_index(int find, const int *rates)
1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1433 1434 1435 1436 1437 1438
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1439
	len = intel_dp_common_rates(intel_dp, rates);
1440 1441 1442
	if (WARN_ON(len <= 0))
		return 162000;

1443
	return rates[len - 1];
1444 1445
}

1446 1447
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1448
	return rate_to_index(rate, intel_dp->sink_rates);
1449 1450
}

1451 1452
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
{
	if (intel_dp->num_sink_rates) {
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

P
Paulo Zanoni 已提交
1464
bool
1465
intel_dp_compute_config(struct intel_encoder *encoder,
1466
			struct intel_crtc_state *pipe_config)
1467
{
1468
	struct drm_device *dev = encoder->base.dev;
1469
	struct drm_i915_private *dev_priv = to_i915(dev);
1470
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1471
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1472
	enum port port = dp_to_dig_port(intel_dp)->port;
1473
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1474
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1475
	int lane_count, clock;
1476
	int min_lane_count = 1;
1477
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1478
	/* Conveniently, the link BW constants become indices with a shift...*/
1479
	int min_clock = 0;
1480
	int max_clock;
1481
	int bpp, mode_rate;
1482
	int link_avail, link_clock;
1483 1484
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1485
	uint8_t link_bw, rate_select;
1486

1487
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1488 1489

	/* No common link rates between source and sink */
1490
	WARN_ON(common_len <= 0);
1491

1492
	max_clock = common_len - 1;
1493

1494
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1495 1496
		pipe_config->has_pch_encoder = true;

1497
	pipe_config->has_drrs = false;
1498
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1499

1500 1501 1502
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1503 1504 1505

		if (INTEL_INFO(dev)->gen >= 9) {
			int ret;
1506
			ret = skl_update_scaler_crtc(pipe_config);
1507 1508 1509 1510
			if (ret)
				return ret;
		}

1511
		if (HAS_GMCH_DISPLAY(dev))
1512 1513 1514
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1515 1516
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1517 1518
	}

1519
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1520 1521
		return false;

1522
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1523
		      "max bw %d pixel clock %iKHz\n",
1524
		      max_lane_count, common_rates[max_clock],
1525
		      adjusted_mode->crtc_clock);
1526

1527 1528
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1529
	bpp = pipe_config->pipe_bpp;
1530
	if (is_edp(intel_dp)) {
1531 1532 1533

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1534
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1535
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1536 1537
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1538 1539
		}

1540 1541 1542 1543 1544 1545 1546 1547 1548
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1549
	}
1550

1551
	for (; bpp >= 6*3; bpp -= 2*3) {
1552 1553
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1554

1555
		for (clock = min_clock; clock <= max_clock; clock++) {
1556 1557 1558 1559
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1560
				link_clock = common_rates[clock];
1561 1562 1563 1564 1565 1566 1567 1568 1569
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1570

1571
	return false;
1572

1573
found:
1574 1575 1576 1577 1578 1579
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1580 1581 1582 1583 1584
		pipe_config->limited_color_range =
			bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
	} else {
		pipe_config->limited_color_range =
			intel_dp->limited_color_range;
1585 1586
	}

1587
	pipe_config->lane_count = lane_count;
1588

1589
	pipe_config->pipe_bpp = bpp;
1590
	pipe_config->port_clock = common_rates[clock];
1591

1592 1593 1594 1595 1596
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1597
		      pipe_config->port_clock, bpp);
1598 1599
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1600

1601
	intel_link_compute_m_n(bpp, lane_count,
1602 1603
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1604
			       &pipe_config->dp_m_n);
1605

1606
	if (intel_connector->panel.downclock_mode != NULL &&
1607
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1608
			pipe_config->has_drrs = true;
1609 1610 1611 1612 1613 1614
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
	if (is_edp(intel_dp) &&
	    (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1626
			vco = 8640000;
1627 1628
			break;
		default:
1629
			vco = 8100000;
1630 1631 1632 1633 1634 1635
			break;
		}

		to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
	}

1636
	if (!HAS_DDI(dev))
1637
		intel_dp_set_clock(encoder, pipe_config);
1638

1639
	return true;
1640 1641
}

1642 1643 1644 1645 1646
void intel_dp_set_link_params(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *pipe_config)
{
	intel_dp->link_rate = pipe_config->port_clock;
	intel_dp->lane_count = pipe_config->lane_count;
1647
	intel_dp->link_mst = intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DP_MST);
1648 1649
}

1650
static void intel_dp_prepare(struct intel_encoder *encoder)
1651
{
1652
	struct drm_device *dev = encoder->base.dev;
1653
	struct drm_i915_private *dev_priv = to_i915(dev);
1654
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1655
	enum port port = dp_to_dig_port(intel_dp)->port;
1656
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1657
	const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
1658

1659 1660
	intel_dp_set_link_params(intel_dp, crtc->config);

1661
	/*
K
Keith Packard 已提交
1662
	 * There are four kinds of DP registers:
1663 1664
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1665 1666
	 * 	SNB CPU
	 *	IVB CPU
1667 1668 1669 1670 1671 1672 1673 1674 1675 1676
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1677

1678 1679 1680 1681
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1682

1683 1684
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1685
	intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
1686

1687
	/* Split out the IBX/CPU vs CPT settings */
1688

1689
	if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
1690 1691 1692 1693 1694 1695
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1696
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1697 1698
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1699
		intel_dp->DP |= crtc->pipe << 29;
1700
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
1701 1702
		u32 trans_dp;

1703
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1704 1705 1706 1707 1708 1709 1710

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1711
	} else {
1712
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1713
		    !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
1714
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1715 1716 1717 1718 1719 1720 1721

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1722
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1723 1724
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1725
		if (IS_CHERRYVIEW(dev))
1726
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1727 1728
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1729
	}
1730 1731
}

1732 1733
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1734

1735 1736
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1737

1738 1739
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1740

I
Imre Deak 已提交
1741 1742 1743
static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
				   struct intel_dp *intel_dp);

1744
static void wait_panel_status(struct intel_dp *intel_dp,
1745 1746
				       u32 mask,
				       u32 value)
1747
{
1748
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1749
	struct drm_i915_private *dev_priv = to_i915(dev);
1750
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1751

V
Ville Syrjälä 已提交
1752 1753
	lockdep_assert_held(&dev_priv->pps_mutex);

I
Imre Deak 已提交
1754 1755
	intel_pps_verify_state(dev_priv, intel_dp);

1756 1757
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1758

1759
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1760 1761 1762
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1763

1764 1765 1766
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1767
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1768 1769
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1770 1771

	DRM_DEBUG_KMS("Wait complete\n");
1772
}
1773

1774
static void wait_panel_on(struct intel_dp *intel_dp)
1775 1776
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1777
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1778 1779
}

1780
static void wait_panel_off(struct intel_dp *intel_dp)
1781 1782
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1783
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1784 1785
}

1786
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1787
{
1788 1789 1790
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1791
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1792

1793 1794 1795 1796 1797
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1798 1799
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1800 1801 1802
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1803

1804
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1805 1806
}

1807
static void wait_backlight_on(struct intel_dp *intel_dp)
1808 1809 1810 1811 1812
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1813
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1814 1815 1816 1817
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1818

1819 1820 1821 1822
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1823
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1824
{
1825
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1826
	struct drm_i915_private *dev_priv = to_i915(dev);
1827
	u32 control;
1828

V
Ville Syrjälä 已提交
1829 1830
	lockdep_assert_held(&dev_priv->pps_mutex);

1831
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1832 1833 1834 1835
	if (!IS_BROXTON(dev)) {
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
1836
	return control;
1837 1838
}

1839 1840 1841 1842 1843
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1844
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1845
{
1846
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1847 1848
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1849
	struct drm_i915_private *dev_priv = to_i915(dev);
1850
	enum intel_display_power_domain power_domain;
1851
	u32 pp;
1852
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1853
	bool need_to_disable = !intel_dp->want_panel_vdd;
1854

V
Ville Syrjälä 已提交
1855 1856
	lockdep_assert_held(&dev_priv->pps_mutex);

1857
	if (!is_edp(intel_dp))
1858
		return false;
1859

1860
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1861
	intel_dp->want_panel_vdd = true;
1862

1863
	if (edp_have_panel_vdd(intel_dp))
1864
		return need_to_disable;
1865

1866
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
1867
	intel_display_power_get(dev_priv, power_domain);
1868

V
Ville Syrjälä 已提交
1869 1870
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1871

1872 1873
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1874

1875
	pp = ironlake_get_pp_control(intel_dp);
1876
	pp |= EDP_FORCE_VDD;
1877

1878 1879
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1880 1881 1882 1883 1884

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1885 1886 1887
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1888
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1889 1890
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1891 1892
		msleep(intel_dp->panel_power_up_delay);
	}
1893 1894 1895 1896

	return need_to_disable;
}

1897 1898 1899 1900 1901 1902 1903
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1904
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1905
{
1906
	bool vdd;
1907

1908 1909 1910
	if (!is_edp(intel_dp))
		return;

1911
	pps_lock(intel_dp);
1912
	vdd = edp_panel_vdd_on(intel_dp);
1913
	pps_unlock(intel_dp);
1914

R
Rob Clark 已提交
1915
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
1916
	     port_name(dp_to_dig_port(intel_dp)->port));
1917 1918
}

1919
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1920
{
1921
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1922
	struct drm_i915_private *dev_priv = to_i915(dev);
1923 1924 1925 1926
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1927
	u32 pp;
1928
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1929

V
Ville Syrjälä 已提交
1930
	lockdep_assert_held(&dev_priv->pps_mutex);
1931

1932
	WARN_ON(intel_dp->want_panel_vdd);
1933

1934
	if (!edp_have_panel_vdd(intel_dp))
1935
		return;
1936

V
Ville Syrjälä 已提交
1937 1938
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
1939

1940 1941
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1942

1943 1944
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1945

1946 1947
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
1948

1949 1950 1951
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1952

1953
	if ((pp & PANEL_POWER_ON) == 0)
1954
		intel_dp->panel_power_off_time = ktime_get_boottime();
1955

1956
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
1957
	intel_display_power_put(dev_priv, power_domain);
1958
}
1959

1960
static void edp_panel_vdd_work(struct work_struct *__work)
1961 1962 1963 1964
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

1965
	pps_lock(intel_dp);
1966 1967
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
1968
	pps_unlock(intel_dp);
1969 1970
}

1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1984 1985 1986 1987 1988
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1989
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1990
{
1991
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
1992 1993 1994

	lockdep_assert_held(&dev_priv->pps_mutex);

1995 1996
	if (!is_edp(intel_dp))
		return;
1997

R
Rob Clark 已提交
1998
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
1999
	     port_name(dp_to_dig_port(intel_dp)->port));
2000

2001 2002
	intel_dp->want_panel_vdd = false;

2003
	if (sync)
2004
		edp_panel_vdd_off_sync(intel_dp);
2005 2006
	else
		edp_panel_vdd_schedule_off(intel_dp);
2007 2008
}

2009
static void edp_panel_on(struct intel_dp *intel_dp)
2010
{
2011
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2012
	struct drm_i915_private *dev_priv = to_i915(dev);
2013
	u32 pp;
2014
	i915_reg_t pp_ctrl_reg;
2015

2016 2017
	lockdep_assert_held(&dev_priv->pps_mutex);

2018
	if (!is_edp(intel_dp))
2019
		return;
2020

V
Ville Syrjälä 已提交
2021 2022
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2023

2024 2025 2026
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2027
		return;
2028

2029
	wait_panel_power_cycle(intel_dp);
2030

2031
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2032
	pp = ironlake_get_pp_control(intel_dp);
2033 2034 2035
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2036 2037
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2038
	}
2039

2040
	pp |= PANEL_POWER_ON;
2041 2042 2043
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

2044 2045
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2046

2047
	wait_panel_on(intel_dp);
2048
	intel_dp->last_power_on = jiffies;
2049

2050 2051
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2052 2053
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2054
	}
2055
}
V
Ville Syrjälä 已提交
2056

2057 2058 2059 2060 2061 2062 2063
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2064
	pps_unlock(intel_dp);
2065 2066
}

2067 2068

static void edp_panel_off(struct intel_dp *intel_dp)
2069
{
2070 2071
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2072
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2073
	struct drm_i915_private *dev_priv = to_i915(dev);
2074
	enum intel_display_power_domain power_domain;
2075
	u32 pp;
2076
	i915_reg_t pp_ctrl_reg;
2077

2078 2079
	lockdep_assert_held(&dev_priv->pps_mutex);

2080 2081
	if (!is_edp(intel_dp))
		return;
2082

V
Ville Syrjälä 已提交
2083 2084
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2085

V
Ville Syrjälä 已提交
2086 2087
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2088

2089
	pp = ironlake_get_pp_control(intel_dp);
2090 2091
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2092
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2093
		EDP_BLC_ENABLE);
2094

2095
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2096

2097 2098
	intel_dp->want_panel_vdd = false;

2099 2100
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2101

2102
	intel_dp->panel_power_off_time = ktime_get_boottime();
2103
	wait_panel_off(intel_dp);
2104 2105

	/* We got a reference when we enabled the VDD. */
2106
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2107
	intel_display_power_put(dev_priv, power_domain);
2108
}
V
Ville Syrjälä 已提交
2109

2110 2111 2112 2113
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2114

2115 2116
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2117
	pps_unlock(intel_dp);
2118 2119
}

2120 2121
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2122
{
2123 2124
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2125
	struct drm_i915_private *dev_priv = to_i915(dev);
2126
	u32 pp;
2127
	i915_reg_t pp_ctrl_reg;
2128

2129 2130 2131 2132 2133 2134
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2135
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2136

2137
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2138

2139
	pp = ironlake_get_pp_control(intel_dp);
2140
	pp |= EDP_BLC_ENABLE;
2141

2142
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2143 2144 2145

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2146

2147
	pps_unlock(intel_dp);
2148 2149
}

2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2164
{
2165
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2166
	struct drm_i915_private *dev_priv = to_i915(dev);
2167
	u32 pp;
2168
	i915_reg_t pp_ctrl_reg;
2169

2170 2171 2172
	if (!is_edp(intel_dp))
		return;

2173
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2174

2175
	pp = ironlake_get_pp_control(intel_dp);
2176
	pp &= ~EDP_BLC_ENABLE;
2177

2178
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2179 2180 2181

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2182

2183
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2184 2185

	intel_dp->last_backlight_off = jiffies;
2186
	edp_wait_backlight_off(intel_dp);
2187
}
2188

2189 2190 2191 2192 2193 2194 2195
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2196

2197
	_intel_edp_backlight_off(intel_dp);
2198
	intel_panel_disable_backlight(intel_dp->attached_connector);
2199
}
2200

2201 2202 2203 2204 2205 2206 2207 2208
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2209 2210
	bool is_enabled;

2211
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2212
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2213
	pps_unlock(intel_dp);
2214 2215 2216 2217

	if (is_enabled == enable)
		return;

2218 2219
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2220 2221 2222 2223 2224 2225 2226

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2227 2228 2229 2230 2231 2232 2233 2234 2235
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2236
			onoff(state), onoff(cur_state));
2237 2238 2239 2240 2241 2242 2243 2244 2245
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2246
			onoff(state), onoff(cur_state));
2247 2248 2249 2250
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2251
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
2252
{
2253
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2254 2255
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2256

2257 2258 2259
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2260

2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
		      crtc->config->port_clock);

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

	if (crtc->config->port_clock == 162000)
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2275 2276 2277 2278 2279 2280 2281
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2282
		intel_wait_for_vblank_if_active(&dev_priv->drm, !crtc->pipe);
2283

2284
	intel_dp->DP |= DP_PLL_ENABLE;
2285

2286
	I915_WRITE(DP_A, intel_dp->DP);
2287 2288
	POSTING_READ(DP_A);
	udelay(200);
2289 2290
}

2291
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2292
{
2293
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2294 2295
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2296

2297 2298 2299
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2300

2301 2302
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2303
	intel_dp->DP &= ~DP_PLL_ENABLE;
2304

2305
	I915_WRITE(DP_A, intel_dp->DP);
2306
	POSTING_READ(DP_A);
2307 2308 2309
	udelay(200);
}

2310
/* If the sink supports it, try to set the power state appropriately */
2311
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2312 2313 2314 2315 2316 2317 2318 2319
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2320 2321
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2322 2323 2324 2325 2326 2327
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2328 2329
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2330 2331 2332 2333 2334
			if (ret == 1)
				break;
			msleep(1);
		}
	}
2335 2336 2337 2338

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2339 2340
}

2341 2342
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2343
{
2344
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2345
	enum port port = dp_to_dig_port(intel_dp)->port;
2346
	struct drm_device *dev = encoder->base.dev;
2347
	struct drm_i915_private *dev_priv = to_i915(dev);
2348 2349
	enum intel_display_power_domain power_domain;
	u32 tmp;
2350
	bool ret;
2351 2352

	power_domain = intel_display_port_power_domain(encoder);
2353
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
2354 2355
		return false;

2356 2357
	ret = false;

2358
	tmp = I915_READ(intel_dp->output_reg);
2359 2360

	if (!(tmp & DP_PORT_EN))
2361
		goto out;
2362

2363
	if (IS_GEN7(dev) && port == PORT_A) {
2364
		*pipe = PORT_TO_PIPE_CPT(tmp);
2365
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
2366
		enum pipe p;
2367

2368 2369 2370 2371
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2372 2373 2374
				ret = true;

				goto out;
2375 2376 2377
			}
		}

2378
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2379
			      i915_mmio_reg_offset(intel_dp->output_reg));
2380 2381 2382 2383
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2384
	}
2385

2386 2387 2388 2389 2390 2391
	ret = true;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
2392
}
2393

2394
static void intel_dp_get_config(struct intel_encoder *encoder,
2395
				struct intel_crtc_state *pipe_config)
2396 2397 2398
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2399
	struct drm_device *dev = encoder->base.dev;
2400
	struct drm_i915_private *dev_priv = to_i915(dev);
2401 2402
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2403

2404
	tmp = I915_READ(intel_dp->output_reg);
2405 2406

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2407

2408
	if (HAS_PCH_CPT(dev) && port != PORT_A) {
2409 2410 2411
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2412 2413 2414
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2415

2416
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2417 2418 2419 2420
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2421
		if (tmp & DP_SYNC_HS_HIGH)
2422 2423 2424
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2425

2426
		if (tmp & DP_SYNC_VS_HIGH)
2427 2428 2429 2430
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2431

2432
	pipe_config->base.adjusted_mode.flags |= flags;
2433

2434
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2435
	    !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
2436 2437
		pipe_config->limited_color_range = true;

2438 2439 2440
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2441 2442
	intel_dp_get_m_n(crtc, pipe_config);

2443
	if (port == PORT_A) {
2444
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2445 2446 2447 2448
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2449

2450 2451 2452
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2453

2454 2455
	if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2470 2471
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2472
	}
2473 2474
}

2475
static void intel_disable_dp(struct intel_encoder *encoder)
2476
{
2477
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2478
	struct drm_device *dev = encoder->base.dev;
2479 2480
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

2481
	if (crtc->config->has_audio)
2482
		intel_audio_codec_disable(encoder);
2483

2484 2485 2486
	if (HAS_PSR(dev) && !HAS_DDI(dev))
		intel_psr_disable(intel_dp);

2487 2488
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2489
	intel_edp_panel_vdd_on(intel_dp);
2490
	intel_edp_backlight_off(intel_dp);
2491
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2492
	intel_edp_panel_off(intel_dp);
2493

2494 2495
	/* disable the port before the pipe on g4x */
	if (INTEL_INFO(dev)->gen < 5)
2496
		intel_dp_link_down(intel_dp);
2497 2498
}

2499
static void ilk_post_disable_dp(struct intel_encoder *encoder)
2500
{
2501
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2502
	enum port port = dp_to_dig_port(intel_dp)->port;
2503

2504
	intel_dp_link_down(intel_dp);
2505 2506

	/* Only ilk+ has port A */
2507 2508
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2509 2510 2511 2512 2513 2514 2515
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2516 2517
}

2518 2519 2520 2521
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2522
	struct drm_i915_private *dev_priv = to_i915(dev);
2523

2524 2525 2526 2527 2528 2529
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2530

V
Ville Syrjälä 已提交
2531
	mutex_unlock(&dev_priv->sb_lock);
2532 2533
}

2534 2535 2536 2537 2538 2539 2540
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2541
	struct drm_i915_private *dev_priv = to_i915(dev);
2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569
	enum port port = intel_dig_port->port;

	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2570 2571
	} else if ((IS_GEN7(dev) && port == PORT_A) ||
		   (HAS_PCH_CPT(dev) && port != PORT_A)) {
2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

static void intel_dp_enable_port(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2621
	struct drm_i915_private *dev_priv = to_i915(dev);
2622 2623
	struct intel_crtc *crtc =
		to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
2624 2625 2626 2627 2628 2629 2630

	/* enable with pattern 1 (as per spec) */
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP,
				 DP_TRAINING_PATTERN_1);

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2631 2632 2633 2634 2635 2636 2637 2638

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2639 2640
	if (crtc->config->has_audio)
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2641 2642 2643

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2644 2645
}

2646
static void intel_enable_dp(struct intel_encoder *encoder)
2647
{
2648 2649
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2650
	struct drm_i915_private *dev_priv = to_i915(dev);
2651
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2652
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2653
	enum pipe pipe = crtc->pipe;
2654

2655 2656
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2657

2658 2659
	pps_lock(intel_dp);

2660
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2661 2662
		vlv_init_panel_power_sequencer(intel_dp);

2663
	intel_dp_enable_port(intel_dp);
2664 2665 2666 2667 2668 2669 2670

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2671
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
2672 2673 2674 2675 2676
		unsigned int lane_mask = 0x0;

		if (IS_CHERRYVIEW(dev))
			lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);

2677 2678
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2679
	}
2680

2681
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2682
	intel_dp_start_link_train(intel_dp);
2683
	intel_dp_stop_link_train(intel_dp);
2684

2685
	if (crtc->config->has_audio) {
2686
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2687
				 pipe_name(pipe));
2688 2689
		intel_audio_codec_enable(encoder);
	}
2690
}
2691

2692 2693
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2694 2695
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2696
	intel_enable_dp(encoder);
2697
	intel_edp_backlight_on(intel_dp);
2698
}
2699

2700 2701
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2702 2703
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2704
	intel_edp_backlight_on(intel_dp);
2705
	intel_psr_enable(intel_dp);
2706 2707
}

2708
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2709 2710
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2711
	enum port port = dp_to_dig_port(intel_dp)->port;
2712

2713 2714
	intel_dp_prepare(encoder);

2715
	/* Only ilk+ has port A */
2716
	if (port == PORT_A)
2717 2718 2719
		ironlake_edp_pll_on(intel_dp);
}

2720 2721 2722
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2723
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2724
	enum pipe pipe = intel_dp->pps_pipe;
2725
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2746 2747 2748
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
2749
	struct drm_i915_private *dev_priv = to_i915(dev);
2750 2751 2752 2753
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2754 2755 2756
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2757
	for_each_intel_encoder(dev, encoder) {
2758
		struct intel_dp *intel_dp;
2759
		enum port port;
2760 2761 2762 2763 2764

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2765
		port = dp_to_dig_port(intel_dp)->port;
2766 2767 2768 2769 2770

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2771
			      pipe_name(pipe), port_name(port));
2772

2773
		WARN(encoder->base.crtc,
2774 2775
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2776 2777

		/* make sure vdd is off before we steal it */
2778
		vlv_detach_power_sequencer(intel_dp);
2779 2780 2781 2782 2783 2784 2785 2786
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
2787
	struct drm_i915_private *dev_priv = to_i915(dev);
2788 2789 2790 2791
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2792 2793 2794
	if (!is_edp(intel_dp))
		return;

2795 2796 2797 2798 2799 2800 2801 2802 2803
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2804
		vlv_detach_power_sequencer(intel_dp);
2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2819 2820
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2821 2822
}

2823
static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2824
{
2825
	vlv_phy_pre_encoder_enable(encoder);
2826 2827

	intel_enable_dp(encoder);
2828 2829
}

2830
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2831
{
2832 2833
	intel_dp_prepare(encoder);

2834
	vlv_phy_pre_pll_enable(encoder);
2835 2836
}

2837 2838
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
2839
	chv_phy_pre_encoder_enable(encoder);
2840 2841

	intel_enable_dp(encoder);
2842 2843

	/* Second common lane will stay alive on its own now */
2844
	chv_phy_release_cl2_override(encoder);
2845 2846
}

2847 2848
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
2849 2850
	intel_dp_prepare(encoder);

2851
	chv_phy_pre_pll_enable(encoder);
2852 2853
}

2854 2855
static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
{
2856
	chv_phy_post_pll_disable(encoder);
2857 2858
}

2859 2860 2861 2862
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
2863
bool
2864
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2865
{
2866 2867
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2868 2869
}

2870
/* These are source-specific values. */
2871
uint8_t
K
Keith Packard 已提交
2872
intel_dp_voltage_max(struct intel_dp *intel_dp)
2873
{
2874
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2875
	struct drm_i915_private *dev_priv = to_i915(dev);
2876
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2877

2878 2879 2880
	if (IS_BROXTON(dev))
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
	else if (INTEL_INFO(dev)->gen >= 9) {
2881
		if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
2882
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2883
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2884
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2885
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2886
	else if (IS_GEN7(dev) && port == PORT_A)
2887
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2888
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
2889
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
2890
	else
2891
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
2892 2893
}

2894
uint8_t
K
Keith Packard 已提交
2895 2896
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2897
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2898
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2899

2900 2901 2902 2903 2904 2905 2906 2907
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
2908 2909
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2910 2911 2912 2913
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2914
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2915 2916 2917 2918 2919 2920 2921
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2922
		default:
2923
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2924
		}
2925
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
2926
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2927 2928 2929 2930 2931 2932 2933
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2934
		default:
2935
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2936
		}
2937
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2938
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2939 2940 2941 2942 2943
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
2944
		default:
2945
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2946 2947 2948
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2949 2950 2951 2952 2953 2954 2955
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
2956
		default:
2957
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2958
		}
2959 2960 2961
	}
}

2962
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
2963
{
2964
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2965 2966 2967 2968 2969
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2970
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
2971 2972
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2973
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2974 2975 2976
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
2977
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2978 2979 2980
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
2981
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2982 2983 2984
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
2985
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2986 2987 2988 2989 2990 2991 2992
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
2993
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
2994 2995
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2996
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2997 2998 2999
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3000
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3001 3002 3003
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3004
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3005 3006 3007 3008 3009 3010 3011
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3012
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3013 3014
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3015
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3016 3017 3018
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3019
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3020 3021 3022 3023 3024 3025 3026
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3027
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3028 3029
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3030
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3042 3043
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3044 3045 3046 3047

	return 0;
}

3048
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3049
{
3050 3051 3052
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3053 3054 3055
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3056
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3057
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3058
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3059 3060 3061
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3062
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3063 3064 3065
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3066
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3067 3068 3069
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3070
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3071 3072
			deemph_reg_value = 128;
			margin_reg_value = 154;
3073
			uniq_trans_scale = true;
3074 3075 3076 3077 3078
			break;
		default:
			return 0;
		}
		break;
3079
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3080
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3081
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3082 3083 3084
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3085
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3086 3087 3088
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3089
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3090 3091 3092 3093 3094 3095 3096
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3097
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3098
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3099
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3100 3101 3102
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3103
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3104 3105 3106 3107 3108 3109 3110
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3111
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3112
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3113
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3125 3126
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3127 3128 3129 3130

	return 0;
}

3131
static uint32_t
3132
gen4_signal_levels(uint8_t train_set)
3133
{
3134
	uint32_t	signal_levels = 0;
3135

3136
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3137
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3138 3139 3140
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3141
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3142 3143
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3144
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3145 3146
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3147
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3148 3149 3150
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3151
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3152
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3153 3154 3155
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3156
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3157 3158
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3159
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3160 3161
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3162
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3163 3164 3165 3166 3167 3168
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3169 3170
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3171
gen6_edp_signal_levels(uint8_t train_set)
3172
{
3173 3174 3175
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3176 3177
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3178
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3179
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3180
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3181 3182
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3183
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3184 3185
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3186
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3187 3188
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3189
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3190
	default:
3191 3192 3193
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3194 3195 3196
	}
}

K
Keith Packard 已提交
3197 3198
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3199
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3200 3201 3202 3203
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3204
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3205
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3206
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3207
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3208
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3209 3210
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3211
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3212
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3213
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3214 3215
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3216
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3217
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3218
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3219 3220 3221 3222 3223 3224 3225 3226 3227
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3228
void
3229
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3230 3231
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3232
	enum port port = intel_dig_port->port;
3233
	struct drm_device *dev = intel_dig_port->base.base.dev;
3234
	struct drm_i915_private *dev_priv = to_i915(dev);
3235
	uint32_t signal_levels, mask = 0;
3236 3237
	uint8_t train_set = intel_dp->train_set[0];

3238 3239 3240 3241 3242 3243 3244
	if (HAS_DDI(dev)) {
		signal_levels = ddi_signal_levels(intel_dp);

		if (IS_BROXTON(dev))
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3245
	} else if (IS_CHERRYVIEW(dev)) {
3246
		signal_levels = chv_signal_levels(intel_dp);
3247
	} else if (IS_VALLEYVIEW(dev)) {
3248
		signal_levels = vlv_signal_levels(intel_dp);
3249
	} else if (IS_GEN7(dev) && port == PORT_A) {
3250
		signal_levels = gen7_edp_signal_levels(train_set);
3251
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3252
	} else if (IS_GEN6(dev) && port == PORT_A) {
3253
		signal_levels = gen6_edp_signal_levels(train_set);
3254 3255
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3256
		signal_levels = gen4_signal_levels(train_set);
3257 3258 3259
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3260 3261 3262 3263 3264 3265 3266 3267
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3268

3269
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3270 3271 3272

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3273 3274
}

3275
void
3276 3277
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3278
{
3279
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3280 3281
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3282

3283
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3284

3285
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3286
	POSTING_READ(intel_dp->output_reg);
3287 3288
}

3289
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3290 3291 3292
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3293
	struct drm_i915_private *dev_priv = to_i915(dev);
3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3315 3316 3317 3318
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3319 3320 3321
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3322
static void
C
Chris Wilson 已提交
3323
intel_dp_link_down(struct intel_dp *intel_dp)
3324
{
3325
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3326
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3327
	enum port port = intel_dig_port->port;
3328
	struct drm_device *dev = intel_dig_port->base.base.dev;
3329
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3330
	uint32_t DP = intel_dp->DP;
3331

3332
	if (WARN_ON(HAS_DDI(dev)))
3333 3334
		return;

3335
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3336 3337
		return;

3338
	DRM_DEBUG_KMS("\n");
3339

3340 3341
	if ((IS_GEN7(dev) && port == PORT_A) ||
	    (HAS_PCH_CPT(dev) && port != PORT_A)) {
3342
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3343
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3344
	} else {
3345 3346 3347 3348
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3349
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3350
	}
3351
	I915_WRITE(intel_dp->output_reg, DP);
3352
	POSTING_READ(intel_dp->output_reg);
3353

3354 3355 3356 3357 3358 3359 3360 3361 3362 3363
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
	if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3364 3365 3366 3367 3368 3369 3370
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3371 3372 3373 3374 3375 3376 3377
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3378
		I915_WRITE(intel_dp->output_reg, DP);
3379
		POSTING_READ(intel_dp->output_reg);
3380

3381
		intel_wait_for_vblank_if_active(&dev_priv->drm, PIPE_A);
3382 3383
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3384 3385
	}

3386
	msleep(intel_dp->panel_power_down_delay);
3387 3388

	intel_dp->DP = DP;
3389 3390
}

3391
static bool
3392
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3393
{
3394 3395
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3396
		return false; /* aux transfer failed */
3397

3398
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3399

3400 3401
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3402

3403 3404 3405 3406 3407
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3408

3409 3410
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3411

3412
	if (!intel_dp_read_dpcd(intel_dp))
3413 3414
		return false;

3415 3416 3417
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3418

3419 3420 3421 3422 3423 3424 3425 3426
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3427

3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
		drm_dp_dpcd_read(&intel_dp->aux,
				 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				 &frame_sync_cap, 1);
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3441 3442
	}

3443 3444 3445 3446 3447 3448 3449
	/* Read the eDP Display control capabilities registers */
	if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd) ==
			     sizeof(intel_dp->edp_dpcd)))
		DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
			      intel_dp->edp_dpcd);
3450

3451
	/* Intermediate frequency support */
3452
	if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3453
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3454 3455
		int i;

3456 3457
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3458

3459 3460
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3461 3462 3463 3464

			if (val == 0)
				break;

3465 3466
			/* Value read is in kHz while drm clock is saved in deca-kHz */
			intel_dp->sink_rates[i] = (val * 200) / 10;
3467
		}
3468
		intel_dp->num_sink_rates = i;
3469
	}
3470

3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
			     &intel_dp->sink_count, 1) < 0)
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
	intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
	if (!is_edp(intel_dp) && !intel_dp->sink_count)
		return false;
3501

3502 3503 3504 3505 3506 3507 3508
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3509 3510 3511
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3512 3513 3514
		return false; /* downstream port status fetch failed */

	return true;
3515 3516
}

3517 3518 3519 3520 3521 3522 3523 3524
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3525
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3526 3527 3528
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3529
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3530 3531 3532 3533
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

3534
static bool
3535
intel_dp_can_mst(struct intel_dp *intel_dp)
3536 3537 3538
{
	u8 buf[1];

3539 3540 3541
	if (!i915.enable_dp_mst)
		return false;

3542 3543 3544 3545 3546 3547
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3548 3549
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1) != 1)
		return false;
3550

3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571
	return buf[0] & DP_MST_CAP;
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
	if (!i915.enable_dp_mst)
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3572 3573
}

3574
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3575
{
3576
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3577
	struct drm_device *dev = dig_port->base.base.dev;
3578
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3579
	u8 buf;
3580
	int ret = 0;
3581 3582
	int count = 0;
	int attempts = 10;
3583

3584 3585
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3586 3587
		ret = -EIO;
		goto out;
3588 3589
	}

3590
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3591
			       buf & ~DP_TEST_SINK_START) < 0) {
3592
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3593 3594 3595
		ret = -EIO;
		goto out;
	}
3596

3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608
	do {
		intel_wait_for_vblank(dev, intel_crtc->pipe);

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3609
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3610 3611 3612
		ret = -ETIMEDOUT;
	}

3613
 out:
3614
	hsw_enable_ips(intel_crtc);
3615
	return ret;
3616 3617 3618 3619 3620
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3621
	struct drm_device *dev = dig_port->base.base.dev;
3622 3623
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3624 3625
	int ret;

3626 3627 3628 3629 3630 3631 3632 3633 3634
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3635 3636 3637 3638 3639 3640
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3641
	hsw_disable_ips(intel_crtc);
3642

3643
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3644 3645 3646
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3647 3648
	}

3649
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3650 3651 3652 3653 3654 3655 3656 3657 3658
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3659
	int count, ret;
3660 3661 3662 3663 3664 3665
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3666
	do {
3667 3668
		intel_wait_for_vblank(dev, intel_crtc->pipe);

3669
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3670 3671
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3672
			goto stop;
3673
		}
3674
		count = buf & DP_TEST_COUNT_MASK;
3675

3676
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3677 3678

	if (attempts == 0) {
3679 3680 3681 3682 3683 3684 3685 3686
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3687
	}
3688

3689
stop:
3690
	intel_dp_sink_crc_stop(intel_dp);
3691
	return ret;
3692 3693
}

3694 3695 3696
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3697
	return drm_dp_dpcd_read(&intel_dp->aux,
3698 3699
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3700 3701
}

3702 3703 3704 3705 3706
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

3707
	ret = drm_dp_dpcd_read(&intel_dp->aux,
3708 3709 3710 3711 3712 3713 3714 3715
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_ACK;
	return test_result;
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3729
{
3730
	uint8_t test_result = DP_TEST_NAK;
3731 3732 3733 3734
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
3735
	    connector->edid_corrupt ||
3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
	} else {
3751 3752 3753 3754 3755 3756 3757
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

3758 3759
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
3760
					&block->checksum,
D
Dan Carpenter 已提交
3761
					1))
3762 3763 3764 3765 3766 3767 3768 3769 3770
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
	}

	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance_test_active = 1;

3771 3772 3773 3774
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3775
{
3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
	uint8_t rxdata = 0;
	int status = 0;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

	switch (rxdata) {
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
		break;
	}

update_status:
	status = drm_dp_dpcd_write(&intel_dp->aux,
				   DP_TEST_RESPONSE,
				   &response, 1);
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
3824 3825
}

3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
3841
			if (intel_dp->active_mst_links &&
3842
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3843 3844 3845 3846 3847
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

3848
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
3864
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

	/* if link training is requested we should perform it always */
	if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
	    (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
		intel_dp_start_link_train(intel_dp);
		intel_dp_stop_link_train(intel_dp);
	}
}

3913 3914 3915 3916 3917 3918 3919
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
3920 3921 3922 3923 3924
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
3925
 */
3926
static bool
3927
intel_dp_short_pulse(struct intel_dp *intel_dp)
3928
{
3929
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3930
	u8 sink_irq_vector = 0;
3931 3932
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
3933

3934 3935 3936 3937 3938 3939 3940 3941
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
	intel_dp->compliance_test_active = 0;
	intel_dp->compliance_test_type = 0;
	intel_dp->compliance_test_data = 0;

3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
3953 3954
	}

3955 3956
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3957 3958
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
3959
		/* Clear interrupt source */
3960 3961 3962
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
3963 3964

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3965
			DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
3966 3967 3968 3969
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

3970 3971 3972
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
3973 3974

	return true;
3975 3976
}

3977
/* XXX this is probably wrong for multiple downstream ports */
3978
static enum drm_connector_status
3979
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
3980
{
3981 3982 3983 3984 3985 3986
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

3987 3988 3989
	if (is_edp(intel_dp))
		return connector_status_connected;

3990 3991
	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
3992
		return connector_status_connected;
3993 3994

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
3995 3996
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
3997

3998 3999
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4000 4001
	}

4002 4003 4004
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4005
	/* If no HPD, poke DDC gently */
4006
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4007
		return connector_status_connected;
4008 4009

	/* Well we tried, say unknown for unreliable port types */
4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4022 4023 4024

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4025
	return connector_status_disconnected;
4026 4027
}

4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4041 4042
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4043
{
4044
	u32 bit;
4045

4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082
	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4083 4084 4085
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4086 4087 4088
	default:
		MISSING_CASE(port->port);
		return false;
4089
	}
4090

4091
	return I915_READ(SDEISR) & bit;
4092 4093
}

4094
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4095
				       struct intel_digital_port *port)
4096
{
4097
	u32 bit;
4098

4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4117 4118
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4119 4120 4121 4122 4123
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4124
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4125 4126
		break;
	case PORT_C:
4127
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4128 4129
		break;
	case PORT_D:
4130
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4131 4132 4133 4134
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4135 4136
	}

4137
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4138 4139
}

4140
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4141
				       struct intel_digital_port *intel_dig_port)
4142
{
4143 4144
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4145 4146
	u32 bit;

4147 4148
	intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
	switch (port) {
4149 4150 4151 4152 4153 4154 4155 4156 4157 4158
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4159
		MISSING_CASE(port);
4160 4161 4162 4163 4164 4165
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4166 4167 4168 4169 4170 4171 4172
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4173
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
4174 4175
					 struct intel_digital_port *port)
{
4176
	if (HAS_PCH_IBX(dev_priv))
4177
		return ibx_digital_port_connected(dev_priv, port);
4178
	else if (HAS_PCH_SPLIT(dev_priv))
4179
		return cpt_digital_port_connected(dev_priv, port);
4180 4181
	else if (IS_BROXTON(dev_priv))
		return bxt_digital_port_connected(dev_priv, port);
4182 4183
	else if (IS_GM45(dev_priv))
		return gm45_digital_port_connected(dev_priv, port);
4184 4185 4186 4187
	else
		return g4x_digital_port_connected(dev_priv, port);
}

4188
static struct edid *
4189
intel_dp_get_edid(struct intel_dp *intel_dp)
4190
{
4191
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4192

4193 4194 4195 4196
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4197 4198
			return NULL;

J
Jani Nikula 已提交
4199
		return drm_edid_duplicate(intel_connector->edid);
4200 4201 4202 4203
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4204

4205 4206 4207 4208 4209
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4210

4211
	intel_dp_unset_edid(intel_dp);
4212 4213 4214 4215 4216 4217 4218
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4219 4220
}

4221 4222
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4223
{
4224
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4225

4226 4227
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4228

4229 4230
	intel_dp->has_audio = false;
}
4231

4232 4233
static void
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4234
{
4235
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4236
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4237 4238
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4239
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4240
	enum drm_connector_status status;
4241
	enum intel_display_power_domain power_domain;
4242
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4243

4244 4245
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(to_i915(dev), power_domain);
Z
Zhenyu Wang 已提交
4246

4247 4248 4249
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4250 4251 4252
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4253
	else
4254 4255
		status = connector_status_disconnected;

4256 4257 4258 4259 4260
	if (status != connector_status_connected) {
		intel_dp->compliance_test_active = 0;
		intel_dp->compliance_test_type = 0;
		intel_dp->compliance_test_data = 0;

4261 4262 4263 4264 4265 4266 4267 4268 4269
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4270
		goto out;
4271
	}
Z
Zhenyu Wang 已提交
4272

4273
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4274
		intel_encoder->type = INTEL_OUTPUT_DP;
4275

4276 4277 4278 4279 4280 4281
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));

	intel_dp_print_rates(intel_dp);

4282 4283
	intel_dp_probe_oui(intel_dp);

4284 4285 4286
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4287 4288 4289 4290 4291
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4292 4293
		status = connector_status_disconnected;
		goto out;
4294 4295 4296 4297 4298 4299 4300 4301 4302 4303
	} else if (connector->status == connector_status_connected) {
		/*
		 * If display was connected already and is still connected
		 * check links status, there has been known issues of
		 * link loss triggerring long pulse!!!!
		 */
		drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
		intel_dp_check_link_status(intel_dp);
		drm_modeset_unlock(&dev->mode_config.connection_mutex);
		goto out;
4304 4305
	}

4306 4307 4308 4309 4310 4311 4312 4313
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4314
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4315

4316
	status = connector_status_connected;
4317
	intel_dp->detect_done = true;
4318

4319 4320
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4321 4322
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4334
out:
4335 4336
	if ((status != connector_status_connected) &&
	    (intel_dp->is_mst == false))
4337
		intel_dp_unset_edid(intel_dp);
4338

4339
	intel_display_power_put(to_i915(dev), power_domain);
4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357
	return;
}

static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct intel_connector *intel_connector = to_intel_connector(connector);

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		intel_dp_unset_edid(intel_dp);
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
4358
			intel_encoder->type = INTEL_OUTPUT_DP;
4359 4360 4361
		return connector_status_disconnected;
	}

4362 4363 4364 4365 4366
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
		intel_dp_long_pulse(intel_dp->attached_connector);

	intel_dp->detect_done = false;
4367

4368
	if (is_edp(intel_dp) || intel_connector->detect_edid)
4369 4370 4371
		return connector_status_connected;
	else
		return connector_status_disconnected;
4372 4373
}

4374 4375
static void
intel_dp_force(struct drm_connector *connector)
4376
{
4377
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4378
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4379
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4380
	enum intel_display_power_domain power_domain;
4381

4382 4383 4384
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4385

4386 4387
	if (connector->status != connector_status_connected)
		return;
4388

4389 4390
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
4391 4392 4393

	intel_dp_set_edid(intel_dp);

4394
	intel_display_power_put(dev_priv, power_domain);
4395 4396

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4397
		intel_encoder->type = INTEL_OUTPUT_DP;
4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4411

4412
	/* if eDP has no EDID, fall back to fixed mode */
4413 4414
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4415
		struct drm_display_mode *mode;
4416 4417

		mode = drm_mode_duplicate(connector->dev,
4418
					  intel_connector->panel.fixed_mode);
4419
		if (mode) {
4420 4421 4422 4423
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4424

4425
	return 0;
4426 4427
}

4428 4429 4430 4431
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4432
	struct edid *edid;
4433

4434 4435
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4436
		has_audio = drm_detect_monitor_audio(edid);
4437

4438 4439 4440
	return has_audio;
}

4441 4442 4443 4444 4445
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4446
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4447
	struct intel_connector *intel_connector = to_intel_connector(connector);
4448 4449
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4450 4451
	int ret;

4452
	ret = drm_object_property_set_value(&connector->base, property, val);
4453 4454 4455
	if (ret)
		return ret;

4456
	if (property == dev_priv->force_audio_property) {
4457 4458 4459 4460
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4461 4462
			return 0;

4463
		intel_dp->force_audio = i;
4464

4465
		if (i == HDMI_AUDIO_AUTO)
4466 4467
			has_audio = intel_dp_detect_audio(connector);
		else
4468
			has_audio = (i == HDMI_AUDIO_ON);
4469 4470

		if (has_audio == intel_dp->has_audio)
4471 4472
			return 0;

4473
		intel_dp->has_audio = has_audio;
4474 4475 4476
		goto done;
	}

4477
	if (property == dev_priv->broadcast_rgb_property) {
4478
		bool old_auto = intel_dp->color_range_auto;
4479
		bool old_range = intel_dp->limited_color_range;
4480

4481 4482 4483 4484 4485 4486
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
4487
			intel_dp->limited_color_range = false;
4488 4489 4490
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
4491
			intel_dp->limited_color_range = true;
4492 4493 4494 4495
			break;
		default:
			return -EINVAL;
		}
4496 4497

		if (old_auto == intel_dp->color_range_auto &&
4498
		    old_range == intel_dp->limited_color_range)
4499 4500
			return 0;

4501 4502 4503
		goto done;
	}

4504 4505 4506 4507 4508 4509
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}
4510 4511 4512 4513 4514
		if (HAS_GMCH_DISPLAY(dev_priv) &&
		    val == DRM_MODE_SCALE_CENTER) {
			DRM_DEBUG_KMS("centering not supported\n");
			return -EINVAL;
		}
4515 4516 4517 4518 4519 4520 4521 4522 4523 4524

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4525 4526 4527
	return -EINVAL;

done:
4528 4529
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4530 4531 4532 4533

	return 0;
}

4534 4535 4536 4537
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4538 4539 4540 4541 4542
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4543 4544 4545 4546 4547 4548 4549 4550 4551 4552

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4553 4554 4555 4556 4557 4558 4559
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4560
static void
4561
intel_dp_connector_destroy(struct drm_connector *connector)
4562
{
4563
	struct intel_connector *intel_connector = to_intel_connector(connector);
4564

4565
	kfree(intel_connector->detect_edid);
4566

4567 4568 4569
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4570 4571 4572
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4573
		intel_panel_fini(&intel_connector->panel);
4574

4575
	drm_connector_cleanup(connector);
4576
	kfree(connector);
4577 4578
}

P
Paulo Zanoni 已提交
4579
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4580
{
4581 4582
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4583

4584
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4585 4586
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4587 4588 4589 4590
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4591
		pps_lock(intel_dp);
4592
		edp_panel_vdd_off_sync(intel_dp);
4593 4594
		pps_unlock(intel_dp);

4595 4596 4597 4598
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4599
	}
4600 4601 4602

	intel_dp_aux_fini(intel_dp);

4603
	drm_encoder_cleanup(encoder);
4604
	kfree(intel_dig_port);
4605 4606
}

4607
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4608 4609 4610 4611 4612 4613
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4614 4615 4616 4617
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4618
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4619
	pps_lock(intel_dp);
4620
	edp_panel_vdd_off_sync(intel_dp);
4621
	pps_unlock(intel_dp);
4622 4623
}

4624 4625 4626 4627
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
4628
	struct drm_i915_private *dev_priv = to_i915(dev);
4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4643
	power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
4644 4645 4646 4647 4648
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4649
void intel_dp_encoder_reset(struct drm_encoder *encoder)
4650
{
4651 4652 4653 4654 4655
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
4656 4657 4658 4659 4660 4661

	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	pps_lock(intel_dp);

4662 4663
	/* Reinit the power sequencer, in case BIOS did something with it. */
	intel_dp_pps_init(encoder->dev, intel_dp);
4664 4665 4666
	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4667 4668
}

4669
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4670
	.dpms = drm_atomic_helper_connector_dpms,
4671
	.detect = intel_dp_detect,
4672
	.force = intel_dp_force,
4673
	.fill_modes = drm_helper_probe_single_connector_modes,
4674
	.set_property = intel_dp_set_property,
4675
	.atomic_get_property = intel_connector_atomic_get_property,
4676
	.late_register = intel_dp_connector_register,
4677
	.early_unregister = intel_dp_connector_unregister,
4678
	.destroy = intel_dp_connector_destroy,
4679
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4680
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4681 4682 4683 4684 4685 4686 4687 4688
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4689
	.reset = intel_dp_encoder_reset,
4690
	.destroy = intel_dp_encoder_destroy,
4691 4692
};

4693
enum irqreturn
4694 4695 4696
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4697
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4698
	struct drm_device *dev = intel_dig_port->base.base.dev;
4699
	struct drm_i915_private *dev_priv = to_i915(dev);
4700
	enum intel_display_power_domain power_domain;
4701
	enum irqreturn ret = IRQ_NONE;
4702

4703 4704
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
4705
		intel_dig_port->base.type = INTEL_OUTPUT_DP;
4706

4707 4708 4709 4710 4711 4712 4713 4714 4715
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
4716
		return IRQ_HANDLED;
4717 4718
	}

4719 4720
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4721
		      long_hpd ? "long" : "short");
4722

4723
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
4724 4725
	intel_display_power_get(dev_priv, power_domain);

4726
	if (long_hpd) {
4727 4728 4729 4730
		intel_dp_long_pulse(intel_dp->attached_connector);
		if (intel_dp->is_mst)
			ret = IRQ_HANDLED;
		goto put_power;
4731 4732 4733

	} else {
		if (intel_dp->is_mst) {
4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
				/*
				 * If we were in MST mode, and device is not
				 * there, get out of MST mode
				 */
				DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
					      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
				intel_dp->is_mst = false;
				drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
								intel_dp->is_mst);
				goto put_power;
			}
4746 4747
		}

4748 4749 4750 4751 4752 4753
		if (!intel_dp->is_mst) {
			if (!intel_dp_short_pulse(intel_dp)) {
				intel_dp_long_pulse(intel_dp->attached_connector);
				goto put_power;
			}
		}
4754
	}
4755 4756 4757

	ret = IRQ_HANDLED;

4758 4759 4760 4761
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4762 4763
}

4764
/* check the VBT to see whether the eDP is on another port */
4765
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
4766
{
4767
	struct drm_i915_private *dev_priv = to_i915(dev);
4768

4769 4770 4771 4772 4773 4774 4775
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
	if (INTEL_INFO(dev)->gen < 5)
		return false;

4776 4777 4778
	if (port == PORT_A)
		return true;

4779
	return intel_bios_is_port_edp(dev_priv, port);
4780 4781
}

4782
void
4783 4784
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4785 4786
	struct intel_connector *intel_connector = to_intel_connector(connector);

4787
	intel_attach_force_audio_property(connector);
4788
	intel_attach_broadcast_rgb_property(connector);
4789
	intel_dp->color_range_auto = true;
4790 4791 4792

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
4793 4794
		drm_object_attach_property(
			&connector->base,
4795
			connector->dev->mode_config.scaling_mode_property,
4796 4797
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
4798
	}
4799 4800
}

4801 4802
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
4803
	intel_dp->panel_power_off_time = ktime_get_boottime();
4804 4805 4806 4807
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

4808
static void
4809 4810
intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
			   struct intel_dp *intel_dp, struct edp_power_seq *seq)
4811
{
4812
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
4813
	struct pps_registers regs;
4814

4815
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
4816 4817 4818

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
4819
	pp_ctl = ironlake_get_pp_control(intel_dp);
4820

4821 4822
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
4823
	if (!IS_BROXTON(dev_priv)) {
4824 4825
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
4826
	}
4827 4828

	/* Pull timing values out of registers */
4829 4830
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
4831

4832 4833
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
4834

4835 4836
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
4837

4838 4839
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
4840

4841
	if (IS_BROXTON(dev_priv)) {
4842 4843 4844
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
4845
			seq->t11_t12 = (tmp - 1) * 1000;
4846
		else
4847
			seq->t11_t12 = 0;
4848
	} else {
4849
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4850
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4851
	}
4852 4853
}

I
Imre Deak 已提交
4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
intel_pps_verify_state(struct drm_i915_private *dev_priv,
		       struct intel_dp *intel_dp)
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

4879 4880 4881 4882
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp)
{
4883
	struct drm_i915_private *dev_priv = to_i915(dev);
4884 4885 4886 4887 4888 4889 4890 4891 4892 4893
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
4894

I
Imre Deak 已提交
4895
	intel_pps_dump_state("cur", &cur);
4896

4897
	vbt = dev_priv->vbt.edp.pps;
4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
4911
	intel_pps_dump_state("vbt", &vbt);
4912 4913 4914

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
4915
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
4916 4917 4918 4919 4920 4921 4922 4923 4924
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

4925
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
4926 4927 4928 4929 4930 4931 4932
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

4933 4934 4935 4936 4937 4938
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
4939 4940 4941 4942 4943 4944 4945 4946 4947 4948

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
4949 4950 4951 4952
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4953
					      struct intel_dp *intel_dp)
4954
{
4955
	struct drm_i915_private *dev_priv = to_i915(dev);
4956
	u32 pp_on, pp_off, pp_div, port_sel = 0;
4957
	int div = dev_priv->rawclk_freq / 1000;
4958
	struct pps_registers regs;
4959
	enum port port = dp_to_dig_port(intel_dp)->port;
4960
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
4961

V
Ville Syrjälä 已提交
4962
	lockdep_assert_held(&dev_priv->pps_mutex);
4963

4964
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
4965

4966
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
4967 4968
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
4969
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
4970 4971
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
4972
	if (IS_BROXTON(dev)) {
4973
		pp_div = I915_READ(regs.pp_ctrl);
4974 4975 4976 4977 4978 4979 4980 4981
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
4982 4983 4984

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
4985
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
4986
		port_sel = PANEL_PORT_SELECT_VLV(port);
4987
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
4988
		if (port == PORT_A)
4989
			port_sel = PANEL_PORT_SELECT_DPA;
4990
		else
4991
			port_sel = PANEL_PORT_SELECT_DPD;
4992 4993
	}

4994 4995
	pp_on |= port_sel;

4996 4997
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
4998
	if (IS_BROXTON(dev))
4999
		I915_WRITE(regs.pp_ctrl, pp_div);
5000
	else
5001
		I915_WRITE(regs.pp_div, pp_div);
5002 5003

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5004 5005
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5006
		      IS_BROXTON(dev) ?
5007 5008
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5009 5010
}

5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021
static void intel_dp_pps_init(struct drm_device *dev,
			      struct intel_dp *intel_dp)
{
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
		intel_dp_init_panel_power_sequencer(dev, intel_dp);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
	}
}

5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
 * @dev: DRM device
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5034
static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
5035
{
5036
	struct drm_i915_private *dev_priv = to_i915(dev);
5037
	struct intel_encoder *encoder;
5038 5039
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5040
	struct intel_crtc_state *config = NULL;
5041
	struct intel_crtc *intel_crtc = NULL;
5042
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5043 5044 5045 5046 5047 5048

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5049 5050
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5051 5052 5053
		return;
	}

5054
	/*
5055 5056
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5057
	 */
5058

5059 5060
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5061
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5062 5063 5064 5065 5066 5067

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5068
	config = intel_crtc->config;
5069

5070
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5071 5072 5073 5074
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5075 5076
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5077 5078
		index = DRRS_LOW_RR;

5079
	if (index == dev_priv->drrs.refresh_rate_type) {
5080 5081 5082 5083 5084 5085 5086 5087 5088 5089
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

D
Durgadoss R 已提交
5090
	if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
	} else if (INTEL_INFO(dev)->gen > 6) {
5103
		i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
5104
		u32 val;
5105

5106
		val = I915_READ(reg);
5107
		if (index > DRRS_HIGH_RR) {
5108
			if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5109 5110 5111
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5112
		} else {
5113
			if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5114 5115 5116
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5117 5118 5119 5120
		}
		I915_WRITE(reg, val);
	}

5121 5122 5123 5124 5125
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5126 5127 5128 5129 5130 5131
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
V
Vandana Kannan 已提交
5132 5133 5134
void intel_edp_drrs_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5135
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs) {
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5159 5160 5161 5162 5163
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
 *
 */
V
Vandana Kannan 已提交
5164 5165 5166
void intel_edp_drrs_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5167
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs)
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5182 5183 5184
		intel_dp_set_drrs_state(&dev_priv->drm,
					intel_dp->attached_connector->panel.
					fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5185 5186 5187 5188 5189 5190 5191

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5205
	/*
5206 5207
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5208 5209
	 */

5210 5211
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5212

5213
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5214 5215 5216
		intel_dp_set_drrs_state(&dev_priv->drm,
					intel_dp->attached_connector->panel.
					downclock_mode->vrefresh);
5217

5218 5219
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5220 5221
}

5222
/**
5223
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5224
 * @dev_priv: i915 device
5225 5226
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5227 5228
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5229 5230 5231
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5232 5233
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5234 5235 5236 5237
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5238
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5239 5240
		return;

5241
	cancel_delayed_work(&dev_priv->drrs.work);
5242

5243
	mutex_lock(&dev_priv->drrs.mutex);
5244 5245 5246 5247 5248
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5249 5250 5251
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5252 5253 5254
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5255
	/* invalidate means busy screen hence upclock */
5256
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5257 5258 5259
		intel_dp_set_drrs_state(&dev_priv->drm,
					dev_priv->drrs.dp->attached_connector->panel.
					fixed_mode->vrefresh);
5260 5261 5262 5263

	mutex_unlock(&dev_priv->drrs.mutex);
}

5264
/**
5265
 * intel_edp_drrs_flush - Restart Idleness DRRS
5266
 * @dev_priv: i915 device
5267 5268
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5269 5270 5271 5272
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5273 5274 5275
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5276 5277
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5278 5279 5280 5281
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5282
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5283 5284
		return;

5285
	cancel_delayed_work(&dev_priv->drrs.work);
5286

5287
	mutex_lock(&dev_priv->drrs.mutex);
5288 5289 5290 5291 5292
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5293 5294
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5295 5296

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5297 5298
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5299
	/* flush means busy screen hence upclock */
5300
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5301 5302 5303
		intel_dp_set_drrs_state(&dev_priv->drm,
					dev_priv->drrs.dp->attached_connector->panel.
					fixed_mode->vrefresh);
5304 5305 5306 5307 5308 5309

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5310 5311 5312 5313 5314
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5338 5339 5340 5341 5342 5343 5344 5345
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5365
static struct drm_display_mode *
5366 5367
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5368 5369
{
	struct drm_connector *connector = &intel_connector->base;
5370
	struct drm_device *dev = connector->dev;
5371
	struct drm_i915_private *dev_priv = to_i915(dev);
5372 5373
	struct drm_display_mode *downclock_mode = NULL;

5374 5375 5376
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5377 5378 5379 5380 5381 5382
	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5383
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5384 5385 5386 5387 5388 5389 5390
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5391
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5392 5393 5394
		return NULL;
	}

5395
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5396

5397
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5398
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5399 5400 5401
	return downclock_mode;
}

5402
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5403
				     struct intel_connector *intel_connector)
5404 5405 5406
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5407 5408
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5409
	struct drm_i915_private *dev_priv = to_i915(dev);
5410
	struct drm_display_mode *fixed_mode = NULL;
5411
	struct drm_display_mode *downclock_mode = NULL;
5412 5413 5414
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5415
	enum pipe pipe = INVALID_PIPE;
5416 5417 5418 5419

	if (!is_edp(intel_dp))
		return true;

5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
	if (intel_get_lvds_encoder(dev)) {
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5433
	pps_lock(intel_dp);
5434 5435

	intel_dp_init_panel_power_timestamps(intel_dp);
5436
	intel_dp_pps_init(dev, intel_dp);
5437
	intel_edp_panel_vdd_sanitize(intel_dp);
5438

5439
	pps_unlock(intel_dp);
5440

5441
	/* Cache DPCD and EDID for edp. */
5442
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5443

5444
	if (!has_dpcd) {
5445 5446
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5447
		goto out_vdd_off;
5448 5449
	}

5450
	mutex_lock(&dev->mode_config.mutex);
5451
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5452 5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5470 5471
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5472 5473 5474 5475 5476 5477 5478 5479
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5480
		if (fixed_mode) {
5481
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5482 5483 5484
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5485
	}
5486
	mutex_unlock(&dev->mode_config.mutex);
5487

5488
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5489 5490
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503 5504 5505 5506 5507 5508 5509

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
		if (IS_CHERRYVIEW(dev))
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5510 5511
	}

5512
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5513
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5514
	intel_panel_setup_backlight(connector, pipe);
5515 5516

	return true;
5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5529 5530
}

5531
bool
5532 5533
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5534
{
5535 5536 5537 5538
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5539
	struct drm_i915_private *dev_priv = to_i915(dev);
5540
	enum port port = intel_dig_port->port;
5541
	int type;
5542

5543 5544 5545 5546 5547
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5548 5549
	intel_dp->pps_pipe = INVALID_PIPE;

5550
	/* intel_dp vfuncs */
5551 5552
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5553 5554 5555 5556 5557
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
5558
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
5559

5560 5561 5562
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
5563
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
5564

5565 5566 5567
	if (HAS_DDI(dev))
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

5568 5569
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5570
	intel_dp->attached_connector = intel_connector;
5571

5572
	if (intel_dp_is_edp(dev, port))
5573
		type = DRM_MODE_CONNECTOR_eDP;
5574 5575
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5576

5577 5578 5579 5580 5581 5582 5583 5584
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5585
	/* eDP only on port B and/or C on vlv/chv */
5586 5587
	if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
5588 5589
		return false;

5590 5591 5592 5593
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5594
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5595 5596 5597 5598 5599
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5600 5601
	intel_dp_aux_init(intel_dp, intel_connector);

5602
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5603
			  edp_panel_vdd_work);
5604

5605
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5606

P
Paulo Zanoni 已提交
5607
	if (HAS_DDI(dev))
5608 5609 5610 5611
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

5612
	/* Set up the hotplug pin. */
5613 5614
	switch (port) {
	case PORT_A:
5615
		intel_encoder->hpd_pin = HPD_PORT_A;
5616 5617
		break;
	case PORT_B:
5618
		intel_encoder->hpd_pin = HPD_PORT_B;
5619
		if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
5620
			intel_encoder->hpd_pin = HPD_PORT_A;
5621 5622
		break;
	case PORT_C:
5623
		intel_encoder->hpd_pin = HPD_PORT_C;
5624 5625
		break;
	case PORT_D:
5626
		intel_encoder->hpd_pin = HPD_PORT_D;
5627
		break;
X
Xiong Zhang 已提交
5628 5629 5630
	case PORT_E:
		intel_encoder->hpd_pin = HPD_PORT_E;
		break;
5631
	default:
5632
		BUG();
5633 5634
	}

5635
	/* init MST on ports that can support it */
5636
	if (HAS_DP_MST(dev) && !is_edp(intel_dp) &&
5637 5638 5639
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
5640

5641
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5642 5643 5644
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
5645
	}
5646

5647 5648
	intel_dp_add_properties(intel_dp, connector);

5649 5650 5651 5652 5653 5654 5655 5656
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5657 5658

	return true;
5659 5660 5661 5662 5663

fail:
	drm_connector_cleanup(connector);

	return false;
5664
}
5665

5666 5667 5668
bool intel_dp_init(struct drm_device *dev,
		   i915_reg_t output_reg,
		   enum port port)
5669
{
5670
	struct drm_i915_private *dev_priv = to_i915(dev);
5671 5672 5673 5674 5675
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5676
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5677
	if (!intel_dig_port)
5678
		return false;
5679

5680
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
5681 5682
	if (!intel_connector)
		goto err_connector_alloc;
5683 5684 5685 5686

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

S
Sudip Mukherjee 已提交
5687
	if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5688
			     DRM_MODE_ENCODER_TMDS, "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
5689
		goto err_encoder_init;
5690

5691
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5692 5693
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5694
	intel_encoder->get_config = intel_dp_get_config;
5695
	intel_encoder->suspend = intel_dp_encoder_suspend;
5696
	if (IS_CHERRYVIEW(dev)) {
5697
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5698 5699
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5700
		intel_encoder->post_disable = chv_post_disable_dp;
5701
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
5702
	} else if (IS_VALLEYVIEW(dev)) {
5703
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5704 5705
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5706
		intel_encoder->post_disable = vlv_post_disable_dp;
5707
	} else {
5708 5709
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5710 5711
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
5712
	}
5713

5714
	intel_dig_port->port = port;
5715
	intel_dig_port->dp.output_reg = output_reg;
5716
	intel_dig_port->max_lanes = 4;
5717

5718
	intel_encoder->type = INTEL_OUTPUT_DP;
5719 5720 5721 5722 5723 5724 5725 5726
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5727
	intel_encoder->cloneable = 0;
5728

5729
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5730
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
5731

S
Sudip Mukherjee 已提交
5732 5733 5734
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

5735
	return true;
S
Sudip Mukherjee 已提交
5736 5737 5738

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
5739
err_encoder_init:
S
Sudip Mukherjee 已提交
5740 5741 5742
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
5743
	return false;
5744
}
5745 5746 5747

void intel_dp_mst_suspend(struct drm_device *dev)
{
5748
	struct drm_i915_private *dev_priv = to_i915(dev);
5749 5750 5751 5752
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
5753
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5754 5755

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
5756 5757
			continue;

5758 5759
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5760 5761 5762 5763 5764
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
5765
	struct drm_i915_private *dev_priv = to_i915(dev);
5766 5767 5768
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
5769
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5770
		int ret;
5771

5772 5773
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
5774

5775 5776 5777
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
5778 5779
	}
}