intel_dp.c 120.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
35
#include "intel_drv.h"
36
#include <drm/i915_drm.h>
37 38 39 40
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

60 61
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
C
Chon Ming Lee 已提交
62
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
63 64 65 66
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
	{ DP_LINK_BW_1_62,	/* m2_int = 32, m2_fraction = 1677722 */
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
	{ DP_LINK_BW_2_7,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
	{ DP_LINK_BW_5_4,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};

85 86 87 88 89 90 91 92 93
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
94 95 96
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
97 98
}

99
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
100
{
101 102 103
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
104 105
}

106 107
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
108
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
109 110
}

C
Chris Wilson 已提交
111
static void intel_dp_link_down(struct intel_dp *intel_dp);
112
static bool _edp_panel_vdd_on(struct intel_dp *intel_dp);
113
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
114 115

static int
C
Chris Wilson 已提交
116
intel_dp_max_link_bw(struct intel_dp *intel_dp)
117
{
118
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
119
	struct drm_device *dev = intel_dp->attached_connector->base.dev;
120 121 122 123 124

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
125
	case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
126 127 128 129 130
		if ((IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8) &&
		    intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
			max_link_bw = DP_LINK_BW_5_4;
		else
			max_link_bw = DP_LINK_BW_2_7;
131
		break;
132
	default:
133 134
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
135 136 137 138 139 140
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

158
static int
159
intel_dp_link_required(int pixel_clock, int bpp)
160
{
161
	return (pixel_clock * bpp + 9) / 10;
162 163
}

164 165 166 167 168 169
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

170
static enum drm_mode_status
171 172 173
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
174
	struct intel_dp *intel_dp = intel_attached_dp(connector);
175 176
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
177 178
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
179

180 181
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
182 183
			return MODE_PANEL;

184
		if (mode->vdisplay > fixed_mode->vdisplay)
185
			return MODE_PANEL;
186 187

		target_clock = fixed_mode->clock;
188 189
	}

190 191 192 193 194 195 196
	max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
	max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
197
		return MODE_CLOCK_HIGH;
198 199 200 201

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

202 203 204
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

231 232 233 234 235 236 237
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

238 239 240 241
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out);
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *out);

static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	enum pipe pipe;

	/* modeset should have pipe */
	if (crtc)
		return to_intel_crtc(crtc)->pipe;

	/* init time, try to find a pipe with this port selected */
	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
		if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
			return pipe;
		if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
			return pipe;
	}

	/* shrug */
	return PIPE_A;
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

322
static bool edp_have_panel_power(struct intel_dp *intel_dp)
323
{
324
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
325 326
	struct drm_i915_private *dev_priv = dev->dev_private;

327
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
328 329
}

330
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
331
{
332
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
333
	struct drm_i915_private *dev_priv = dev->dev_private;
334 335 336
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
337

338 339
	power_domain = intel_display_port_power_domain(intel_encoder);
	return intel_display_power_enabled(dev_priv, power_domain) &&
340
	       (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
341 342
}

343 344 345
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
346
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
347
	struct drm_i915_private *dev_priv = dev->dev_private;
348

349 350
	if (!is_edp(intel_dp))
		return;
351

352
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
353 354
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
355 356
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
357 358 359
	}
}

360 361 362 363 364 365
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
366
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
367 368 369
	uint32_t status;
	bool done;

370
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
371
	if (has_aux_irq)
372
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
373
					  msecs_to_jiffies_timeout(10));
374 375 376 377 378 379 380 381 382 383
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

384
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
385
{
386 387
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
388

389 390 391
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
392
	 */
393 394 395 396 397 398 399 400 401 402 403 404 405
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
		if (IS_GEN6(dev) || IS_GEN7(dev))
406
			return 200; /* SNB & IVB eDP input clock at 400Mhz */
407
		else
408
			return 225; /* eDP input clock at 450Mhz */
409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
		return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
424 425
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
426 427 428 429 430
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
431
	} else  {
432
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
433
	}
434 435
}

436 437 438 439 440
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
461
	       DP_AUX_CH_CTL_DONE |
462
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
463
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
464
	       timeout |
465
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
466 467
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
468
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
469 470
}

471 472 473 474 475 476 477 478 479 480
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
481
	uint32_t aux_clock_divider;
482 483
	int i, ret, recv_bytes;
	uint32_t status;
484
	int try, clock = 0;
485
	bool has_aux_irq = HAS_AUX_IRQ(dev);
486 487 488
	bool vdd;

	vdd = _edp_panel_vdd_on(intel_dp);
489 490 491 492 493 494 495 496

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
497

498 499
	intel_aux_display_runtime_get(dev_priv);

500 501
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
502
		status = I915_READ_NOTRACE(ch_ctl);
503 504 505 506 507 508 509 510
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
511 512
		ret = -EBUSY;
		goto out;
513 514
	}

515 516 517 518 519 520
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

521
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
522 523 524 525
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
526

527 528 529 530 531 532 533 534
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
					   pack_aux(send + i, send_bytes - i));

			/* Send the command and wait for it to complete */
535
			I915_WRITE(ch_ctl, send_ctl);
536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

			if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
				      DP_AUX_CH_CTL_RECEIVE_ERROR))
				continue;
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
552
		if (status & DP_AUX_CH_CTL_DONE)
553 554 555 556
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
557
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
558 559
		ret = -EBUSY;
		goto out;
560 561 562 563 564
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
565
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
566
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
567 568
		ret = -EIO;
		goto out;
569
	}
570 571 572

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
573
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
574
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
575 576
		ret = -ETIMEDOUT;
		goto out;
577 578 579 580 581 582 583
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
584

585 586 587
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
588

589 590 591
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
592
	intel_aux_display_runtime_put(dev_priv);
593

594 595 596
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

597
	return ret;
598 599
}

600 601
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
602 603
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
604
{
605 606 607
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
608 609
	int ret;

610 611 612 613
	txbuf[0] = msg->request << 4;
	txbuf[1] = msg->address >> 8;
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
614

615 616 617
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
618
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
619
		rxsize = 1;
620

621 622
		if (WARN_ON(txsize > 20))
			return -E2BIG;
623

624
		memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
625

626 627 628
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
629

630 631 632 633
			/* Return payload size. */
			ret = msg->size;
		}
		break;
634

635 636
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
637
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
638
		rxsize = msg->size + 1;
639

640 641
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
642

643 644 645 646 647 648 649 650 651 652 653
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
654
		}
655 656 657 658 659
		break;

	default:
		ret = -EINVAL;
		break;
660
	}
661

662
	return ret;
663 664
}

665 666 667 668
static void
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
669 670
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
671
	const char *name = NULL;
672 673
	int ret;

674 675 676
	switch (port) {
	case PORT_A:
		intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
677
		name = "DPDDC-A";
678
		break;
679 680
	case PORT_B:
		intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
681
		name = "DPDDC-B";
682
		break;
683 684
	case PORT_C:
		intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
685
		name = "DPDDC-C";
686
		break;
687 688
	case PORT_D:
		intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
689
		name = "DPDDC-D";
690 691 692
		break;
	default:
		BUG();
693 694
	}

695 696
	if (!HAS_DDI(dev))
		intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
697

698
	intel_dp->aux.name = name;
699 700
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
701

702 703
	DRM_DEBUG_KMS("registering %s bus for %s\n", name,
		      connector->base.kdev->kobj.name);
704

705 706 707 708 709
	ret = drm_dp_aux_register_i2c_bus(&intel_dp->aux);
	if (ret < 0) {
		DRM_ERROR("drm_dp_aux_register_i2c_bus() for %s failed (%d)\n",
			  name, ret);
		return;
710
	}
711

712 713 714 715 716 717
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
		drm_dp_aux_unregister_i2c_bus(&intel_dp->aux);
718
	}
719 720
}

721 722 723 724 725 726
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

	sysfs_remove_link(&intel_connector->base.kdev->kobj,
727
			  intel_dp->aux.ddc.dev.kobj.name);
728 729 730
	intel_connector_unregister(intel_connector);
}

731 732 733 734 735
static void
intel_dp_set_clock(struct intel_encoder *encoder,
		   struct intel_crtc_config *pipe_config, int link_bw)
{
	struct drm_device *dev = encoder->base.dev;
736 737
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
738 739

	if (IS_G4X(dev)) {
740 741
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
742 743 744
	} else if (IS_HASWELL(dev)) {
		/* Haswell has special-purpose DP DDI clocks. */
	} else if (HAS_PCH_SPLIT(dev)) {
745 746
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
747 748 749
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
750
	} else if (IS_VALLEYVIEW(dev)) {
751 752
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
753
	}
754 755 756 757 758 759 760 761 762

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
763 764 765
	}
}

766 767 768 769 770 771 772 773 774 775 776 777 778 779
static void
intel_dp_set_m2_n2(struct intel_crtc *crtc, struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder transcoder = crtc->config.cpu_transcoder;

	I915_WRITE(PIPE_DATA_M2(transcoder),
		TU_SIZE(m_n->tu) | m_n->gmch_m);
	I915_WRITE(PIPE_DATA_N2(transcoder), m_n->gmch_n);
	I915_WRITE(PIPE_LINK_M2(transcoder), m_n->link_m);
	I915_WRITE(PIPE_LINK_N2(transcoder), m_n->link_n);
}

P
Paulo Zanoni 已提交
780
bool
781 782
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_config *pipe_config)
783
{
784
	struct drm_device *dev = encoder->base.dev;
785
	struct drm_i915_private *dev_priv = dev->dev_private;
786 787
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
788
	enum port port = dp_to_dig_port(intel_dp)->port;
789
	struct intel_crtc *intel_crtc = encoder->new_crtc;
790
	struct intel_connector *intel_connector = intel_dp->attached_connector;
791
	int lane_count, clock;
792
	int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
793 794
	/* Conveniently, the link BW constants become indices with a shift...*/
	int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
795
	int bpp, mode_rate;
796
	static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
797
	int link_avail, link_clock;
798

799
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
800 801
		pipe_config->has_pch_encoder = true;

802
	pipe_config->has_dp_encoder = true;
803
	pipe_config->has_audio = intel_dp->has_audio;
804

805 806 807
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
808 809 810 811
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
812 813
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
814 815
	}

816
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
817 818
		return false;

819 820
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max bw %02x pixel clock %iKHz\n",
821 822
		      max_lane_count, bws[max_clock],
		      adjusted_mode->crtc_clock);
823

824 825
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
826
	bpp = pipe_config->pipe_bpp;
827 828
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    dev_priv->vbt.edp_bpp < bpp) {
829 830
		DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
			      dev_priv->vbt.edp_bpp);
831
		bpp = dev_priv->vbt.edp_bpp;
832
	}
833

834
	for (; bpp >= 6*3; bpp -= 2*3) {
835 836
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
837

838 839
		for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
			for (clock = 0; clock <= max_clock; clock++) {
840 841 842 843 844 845 846 847 848 849
				link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
850

851
	return false;
852

853
found:
854 855 856 857 858 859
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
860
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
861 862 863 864 865
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

866
	if (intel_dp->color_range)
867
		pipe_config->limited_color_range = true;
868

869 870
	intel_dp->link_bw = bws[clock];
	intel_dp->lane_count = lane_count;
871
	pipe_config->pipe_bpp = bpp;
872
	pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
873

874 875
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
876
		      pipe_config->port_clock, bpp);
877 878
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
879

880
	intel_link_compute_m_n(bpp, lane_count,
881 882
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
883
			       &pipe_config->dp_m_n);
884

885 886 887 888 889 890 891 892
	if (intel_connector->panel.downclock_mode != NULL &&
		intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

893 894
	intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);

895
	return true;
896 897
}

898
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
899
{
900 901 902
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
903 904 905
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

906
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
907 908 909
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

910
	if (crtc->config.port_clock == 162000) {
911 912 913 914
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
915
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
916
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
917 918
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
919
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
920
	}
921

922 923 924 925 926 927
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

928
static void intel_dp_mode_set(struct intel_encoder *encoder)
929
{
930
	struct drm_device *dev = encoder->base.dev;
931
	struct drm_i915_private *dev_priv = dev->dev_private;
932
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
933
	enum port port = dp_to_dig_port(intel_dp)->port;
934 935
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
936

937
	/*
K
Keith Packard 已提交
938
	 * There are four kinds of DP registers:
939 940
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
941 942
	 * 	SNB CPU
	 *	IVB CPU
943 944 945 946 947 948 949 950 951 952
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
953

954 955 956 957
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
958

959 960
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
961
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
962

963
	if (crtc->config.has_audio) {
964
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
965
				 pipe_name(crtc->pipe));
C
Chris Wilson 已提交
966
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
967
		intel_write_eld(&encoder->base, adjusted_mode);
968
	}
969

970
	/* Split out the IBX/CPU vs CPT settings */
971

972
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
973 974 975 976 977 978
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

979
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
980 981
			intel_dp->DP |= DP_ENHANCED_FRAMING;

982
		intel_dp->DP |= crtc->pipe << 29;
983
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
984
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
985
			intel_dp->DP |= intel_dp->color_range;
986 987 988 989 990 991 992

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

993
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
994 995
			intel_dp->DP |= DP_ENHANCED_FRAMING;

996 997 998 999 1000 1001
		if (!IS_CHERRYVIEW(dev)) {
			if (crtc->pipe == 1)
				intel_dp->DP |= DP_PIPEB_SELECT;
		} else {
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
		}
1002 1003
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1004
	}
1005

1006
	if (port == PORT_A && !IS_VALLEYVIEW(dev))
1007
		ironlake_set_pll_cpu_edp(intel_dp);
1008 1009
}

1010 1011
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1012

1013 1014
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1015

1016 1017
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1018

1019
static void wait_panel_status(struct intel_dp *intel_dp,
1020 1021
				       u32 mask,
				       u32 value)
1022
{
1023
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1024
	struct drm_i915_private *dev_priv = dev->dev_private;
1025 1026
	u32 pp_stat_reg, pp_ctrl_reg;

1027 1028
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1029

1030
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1031 1032 1033
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1034

1035
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1036
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1037 1038
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1039
	}
1040 1041

	DRM_DEBUG_KMS("Wait complete\n");
1042
}
1043

1044
static void wait_panel_on(struct intel_dp *intel_dp)
1045 1046
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1047
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1048 1049
}

1050
static void wait_panel_off(struct intel_dp *intel_dp)
1051 1052
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1053
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1054 1055
}

1056
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1057 1058
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1059 1060 1061 1062 1063 1064

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1065
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1066 1067
}

1068
static void wait_backlight_on(struct intel_dp *intel_dp)
1069 1070 1071 1072 1073
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1074
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1075 1076 1077 1078
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1079

1080 1081 1082 1083
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1084
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1085
{
1086 1087 1088
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1089

1090
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1091 1092 1093
	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1094 1095
}

1096
static bool _edp_panel_vdd_on(struct intel_dp *intel_dp)
1097
{
1098
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1099 1100
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1101
	struct drm_i915_private *dev_priv = dev->dev_private;
1102
	enum intel_display_power_domain power_domain;
1103
	u32 pp;
1104
	u32 pp_stat_reg, pp_ctrl_reg;
1105
	bool need_to_disable = !intel_dp->want_panel_vdd;
1106

1107
	if (!is_edp(intel_dp))
1108
		return false;
1109 1110

	intel_dp->want_panel_vdd = true;
1111

1112
	if (edp_have_panel_vdd(intel_dp))
1113
		return need_to_disable;
1114

1115 1116
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
1117

1118
	DRM_DEBUG_KMS("Turning eDP VDD on\n");
1119

1120 1121
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1122

1123
	pp = ironlake_get_pp_control(intel_dp);
1124
	pp |= EDP_FORCE_VDD;
1125

1126 1127
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1128 1129 1130 1131 1132

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1133 1134 1135
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1136
	if (!edp_have_panel_power(intel_dp)) {
1137
		DRM_DEBUG_KMS("eDP was not running\n");
1138 1139
		msleep(intel_dp->panel_power_up_delay);
	}
1140 1141 1142 1143

	return need_to_disable;
}

1144
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1145 1146 1147 1148 1149 1150
{
	if (is_edp(intel_dp)) {
		bool vdd = _edp_panel_vdd_on(intel_dp);

		WARN(!vdd, "eDP VDD already requested on\n");
	}
1151 1152
}

1153
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1154
{
1155
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1156 1157
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1158
	u32 pp_stat_reg, pp_ctrl_reg;
1159

1160 1161
	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));

1162
	if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
1163 1164 1165 1166 1167
		struct intel_digital_port *intel_dig_port =
						dp_to_dig_port(intel_dp);
		struct intel_encoder *intel_encoder = &intel_dig_port->base;
		enum intel_display_power_domain power_domain;

1168 1169
		DRM_DEBUG_KMS("Turning eDP VDD off\n");

1170
		pp = ironlake_get_pp_control(intel_dp);
1171 1172
		pp &= ~EDP_FORCE_VDD;

1173 1174
		pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
		pp_stat_reg = _pp_stat_reg(intel_dp);
1175 1176 1177

		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1178

1179 1180 1181
		/* Make sure sequencer is idle before allowing subsequent activity */
		DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
		I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
P
Paulo Zanoni 已提交
1182 1183

		if ((pp & POWER_TARGET_ON) == 0)
1184
			intel_dp->last_power_cycle = jiffies;
1185

1186 1187
		power_domain = intel_display_port_power_domain(intel_encoder);
		intel_display_power_put(dev_priv, power_domain);
1188 1189
	}
}
1190

1191
static void edp_panel_vdd_work(struct work_struct *__work)
1192 1193 1194
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);
1195
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1196

1197
	mutex_lock(&dev->mode_config.mutex);
1198
	edp_panel_vdd_off_sync(intel_dp);
1199
	mutex_unlock(&dev->mode_config.mutex);
1200 1201
}

1202
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1203
{
1204 1205
	if (!is_edp(intel_dp))
		return;
1206

1207
	WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
1208

1209 1210 1211
	intel_dp->want_panel_vdd = false;

	if (sync) {
1212
		edp_panel_vdd_off_sync(intel_dp);
1213 1214 1215 1216 1217 1218 1219 1220 1221
	} else {
		/*
		 * Queue the timer to fire a long
		 * time from now (relative to the power down delay)
		 * to keep the panel power up across a sequence of operations
		 */
		schedule_delayed_work(&intel_dp->panel_vdd_work,
				      msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
	}
1222 1223
}

1224
void intel_edp_panel_on(struct intel_dp *intel_dp)
1225
{
1226
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1227
	struct drm_i915_private *dev_priv = dev->dev_private;
1228
	u32 pp;
1229
	u32 pp_ctrl_reg;
1230

1231
	if (!is_edp(intel_dp))
1232
		return;
1233 1234 1235

	DRM_DEBUG_KMS("Turn eDP power on\n");

1236
	if (edp_have_panel_power(intel_dp)) {
1237
		DRM_DEBUG_KMS("eDP power already on\n");
1238
		return;
1239
	}
1240

1241
	wait_panel_power_cycle(intel_dp);
1242

1243
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1244
	pp = ironlake_get_pp_control(intel_dp);
1245 1246 1247
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1248 1249
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1250
	}
1251

1252
	pp |= POWER_TARGET_ON;
1253 1254 1255
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1256 1257
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1258

1259
	wait_panel_on(intel_dp);
1260
	intel_dp->last_power_on = jiffies;
1261

1262 1263
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1264 1265
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1266
	}
1267 1268
}

1269
void intel_edp_panel_off(struct intel_dp *intel_dp)
1270
{
1271 1272
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1273
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1274
	struct drm_i915_private *dev_priv = dev->dev_private;
1275
	enum intel_display_power_domain power_domain;
1276
	u32 pp;
1277
	u32 pp_ctrl_reg;
1278

1279 1280
	if (!is_edp(intel_dp))
		return;
1281

1282
	DRM_DEBUG_KMS("Turn eDP power off\n");
1283

1284
	edp_wait_backlight_off(intel_dp);
1285

1286 1287
	WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");

1288
	pp = ironlake_get_pp_control(intel_dp);
1289 1290
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
1291 1292
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
1293

1294
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1295

1296 1297
	intel_dp->want_panel_vdd = false;

1298 1299
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1300

1301
	intel_dp->last_power_cycle = jiffies;
1302
	wait_panel_off(intel_dp);
1303 1304

	/* We got a reference when we enabled the VDD. */
1305 1306
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1307 1308
}

1309
void intel_edp_backlight_on(struct intel_dp *intel_dp)
1310
{
1311 1312
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1313 1314
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1315
	u32 pp_ctrl_reg;
1316

1317 1318 1319
	if (!is_edp(intel_dp))
		return;

1320
	DRM_DEBUG_KMS("\n");
1321 1322 1323 1324 1325 1326
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1327
	wait_backlight_on(intel_dp);
1328
	pp = ironlake_get_pp_control(intel_dp);
1329
	pp |= EDP_BLC_ENABLE;
1330

1331
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1332 1333 1334

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1335

1336
	intel_panel_enable_backlight(intel_dp->attached_connector);
1337 1338
}

1339
void intel_edp_backlight_off(struct intel_dp *intel_dp)
1340
{
1341
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1342 1343
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1344
	u32 pp_ctrl_reg;
1345

1346 1347 1348
	if (!is_edp(intel_dp))
		return;

1349
	intel_panel_disable_backlight(intel_dp->attached_connector);
1350

1351
	DRM_DEBUG_KMS("\n");
1352
	pp = ironlake_get_pp_control(intel_dp);
1353
	pp &= ~EDP_BLC_ENABLE;
1354

1355
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1356 1357 1358

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1359
	intel_dp->last_backlight_off = jiffies;
1360
}
1361

1362
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
1363
{
1364 1365 1366
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1367 1368 1369
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1370 1371 1372
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1373 1374
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1375 1376 1377 1378 1379 1380 1381 1382 1383
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
1384 1385
	POSTING_READ(DP_A);
	udelay(200);
1386 1387
}

1388
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
1389
{
1390 1391 1392
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1393 1394 1395
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1396 1397 1398
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1399
	dpa_ctl = I915_READ(DP_A);
1400 1401 1402 1403 1404 1405 1406
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
1407
	dpa_ctl &= ~DP_PLL_ENABLE;
1408
	I915_WRITE(DP_A, dpa_ctl);
1409
	POSTING_READ(DP_A);
1410 1411 1412
	udelay(200);
}

1413
/* If the sink supports it, try to set the power state appropriately */
1414
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1415 1416 1417 1418 1419 1420 1421 1422
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
1423 1424
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
1425 1426 1427 1428 1429 1430 1431 1432
		if (ret != 1)
			DRM_DEBUG_DRIVER("failed to write sink power state\n");
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
1433 1434
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
1435 1436 1437 1438 1439 1440 1441
			if (ret == 1)
				break;
			msleep(1);
		}
	}
}

1442 1443
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
1444
{
1445
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1446
	enum port port = dp_to_dig_port(intel_dp)->port;
1447 1448
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1449 1450 1451 1452 1453 1454 1455 1456
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
	if (!intel_display_power_enabled(dev_priv, power_domain))
		return false;

	tmp = I915_READ(intel_dp->output_reg);
1457 1458 1459 1460

	if (!(tmp & DP_PORT_EN))
		return false;

1461
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
1462
		*pipe = PORT_TO_PIPE_CPT(tmp);
1463
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

		for_each_pipe(i) {
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

1492 1493 1494
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
1495

1496 1497
	return true;
}
1498

1499 1500 1501 1502 1503
static void intel_dp_get_config(struct intel_encoder *encoder,
				struct intel_crtc_config *pipe_config)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
1504 1505 1506 1507
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1508
	int dotclock;
1509

1510 1511 1512 1513
	tmp = I915_READ(intel_dp->output_reg);
	if (tmp & DP_AUDIO_OUTPUT_ENABLE)
		pipe_config->has_audio = true;

1514 1515 1516 1517 1518
	if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
		if (tmp & DP_SYNC_HS_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1519

1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
		if (tmp & DP_SYNC_VS_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1530

1531 1532 1533 1534 1535
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
1536 1537

	pipe_config->adjusted_mode.flags |= flags;
1538

1539 1540 1541 1542
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

1543
	if (port == PORT_A) {
1544 1545 1546 1547 1548
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
1549 1550 1551 1552 1553 1554 1555

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

1556
	pipe_config->adjusted_mode.crtc_clock = dotclock;
1557

1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
1577 1578
}

R
Rodrigo Vivi 已提交
1579
static bool is_edp_psr(struct drm_device *dev)
1580
{
R
Rodrigo Vivi 已提交
1581 1582 1583
	struct drm_i915_private *dev_priv = dev->dev_private;

	return dev_priv->psr.sink_support;
1584 1585
}

R
Rodrigo Vivi 已提交
1586 1587 1588 1589
static bool intel_edp_is_psr_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1590
	if (!HAS_PSR(dev))
R
Rodrigo Vivi 已提交
1591 1592
		return false;

1593
	return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
R
Rodrigo Vivi 已提交
1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
}

static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
				    struct edp_vsc_psr *vsc_psr)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
	u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
	uint32_t *data = (uint32_t *) vsc_psr;
	unsigned int i;

	/* As per BSPec (Pipe Video Data Island Packet), we need to disable
	   the video DIP being updated before program video DIP data buffer
	   registers for DIP being updated. */
	I915_WRITE(ctl_reg, 0);
	POSTING_READ(ctl_reg);

	for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
		if (i < sizeof(struct edp_vsc_psr))
			I915_WRITE(data_reg + i, *data++);
		else
			I915_WRITE(data_reg + i, 0);
	}

	I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
	POSTING_READ(ctl_reg);
}

static void intel_edp_psr_setup(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_vsc_psr psr_vsc;

	if (intel_dp->psr_setup_done)
		return;

	/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
	memset(&psr_vsc, 0, sizeof(psr_vsc));
	psr_vsc.sdp_header.HB0 = 0;
	psr_vsc.sdp_header.HB1 = 0x7;
	psr_vsc.sdp_header.HB2 = 0x2;
	psr_vsc.sdp_header.HB3 = 0x8;
	intel_edp_psr_write_vsc(intel_dp, &psr_vsc);

	/* Avoid continuous PSR exit by masking memup and hpd */
1643
	I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
1644
		   EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
R
Rodrigo Vivi 已提交
1645 1646 1647 1648 1649 1650 1651 1652

	intel_dp->psr_setup_done = true;
}

static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
1653
	uint32_t aux_clock_divider;
R
Rodrigo Vivi 已提交
1654 1655 1656
	int precharge = 0x3;
	int msg_size = 5;       /* Header(4) + Message(1) */

1657 1658
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

R
Rodrigo Vivi 已提交
1659 1660
	/* Enable PSR in sink */
	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
1661 1662
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
R
Rodrigo Vivi 已提交
1663
	else
1664 1665
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
R
Rodrigo Vivi 已提交
1666 1667

	/* Setup AUX registers */
1668 1669 1670
	I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
	I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
	I915_WRITE(EDP_PSR_AUX_CTL(dev),
R
Rodrigo Vivi 已提交
1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683
		   DP_AUX_CH_CTL_TIME_OUT_400us |
		   (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
		   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
		   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
}

static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t max_sleep_time = 0x1f;
	uint32_t idle_frames = 1;
	uint32_t val = 0x0;
B
Ben Widawsky 已提交
1684
	const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
R
Rodrigo Vivi 已提交
1685 1686 1687 1688 1689 1690 1691 1692 1693

	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
		val |= EDP_PSR_LINK_STANDBY;
		val |= EDP_PSR_TP2_TP3_TIME_0us;
		val |= EDP_PSR_TP1_TIME_0us;
		val |= EDP_PSR_SKIP_AUX_EXIT;
	} else
		val |= EDP_PSR_LINK_DISABLE;

1694
	I915_WRITE(EDP_PSR_CTL(dev), val |
B
Ben Widawsky 已提交
1695
		   (IS_BROADWELL(dev) ? 0 : link_entry_time) |
R
Rodrigo Vivi 已提交
1696 1697 1698 1699 1700
		   max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
		   idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
		   EDP_PSR_ENABLE);
}

1701 1702 1703 1704 1705 1706 1707
static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1708
	struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->primary->fb)->obj;
1709 1710
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;

R
Rodrigo Vivi 已提交
1711 1712
	dev_priv->psr.source_ok = false;

1713
	if (!HAS_PSR(dev)) {
1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
		DRM_DEBUG_KMS("PSR not supported on this platform\n");
		return false;
	}

	if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
	    (dig_port->port != PORT_A)) {
		DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
		return false;
	}

1724
	if (!i915.enable_psr) {
1725 1726 1727 1728
		DRM_DEBUG_KMS("PSR disable by flag\n");
		return false;
	}

1729 1730 1731 1732 1733 1734 1735
	crtc = dig_port->base.base.crtc;
	if (crtc == NULL) {
		DRM_DEBUG_KMS("crtc not active for PSR\n");
		return false;
	}

	intel_crtc = to_intel_crtc(crtc);
1736
	if (!intel_crtc_active(crtc)) {
1737 1738 1739 1740
		DRM_DEBUG_KMS("crtc not active for PSR\n");
		return false;
	}

1741
	obj = to_intel_framebuffer(crtc->primary->fb)->obj;
1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
	if (obj->tiling_mode != I915_TILING_X ||
	    obj->fence_reg == I915_FENCE_REG_NONE) {
		DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
		return false;
	}

	if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
		return false;
	}

	if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
	    S3D_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
		return false;
	}

1759
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
1760 1761 1762 1763
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
		return false;
	}

R
Rodrigo Vivi 已提交
1764
	dev_priv->psr.source_ok = true;
1765 1766 1767
	return true;
}

1768
static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
1769 1770 1771
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

1772 1773
	if (!intel_edp_psr_match_conditions(intel_dp) ||
	    intel_edp_is_psr_enabled(dev))
R
Rodrigo Vivi 已提交
1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785
		return;

	/* Setup PSR once */
	intel_edp_psr_setup(intel_dp);

	/* Enable PSR on the panel */
	intel_edp_psr_enable_sink(intel_dp);

	/* Enable PSR on the host */
	intel_edp_psr_enable_source(intel_dp);
}

1786 1787 1788 1789 1790 1791 1792 1793 1794
void intel_edp_psr_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (intel_edp_psr_match_conditions(intel_dp) &&
	    !intel_edp_is_psr_enabled(dev))
		intel_edp_psr_do_enable(intel_dp);
}

R
Rodrigo Vivi 已提交
1795 1796 1797 1798 1799 1800 1801 1802
void intel_edp_psr_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!intel_edp_is_psr_enabled(dev))
		return;

1803 1804
	I915_WRITE(EDP_PSR_CTL(dev),
		   I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
1805 1806

	/* Wait till PSR is idle */
1807
	if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
R
Rodrigo Vivi 已提交
1808 1809 1810 1811
		       EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
		DRM_ERROR("Timed out waiting for PSR Idle State\n");
}

1812 1813 1814 1815 1816 1817 1818 1819 1820
void intel_edp_psr_update(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp = NULL;

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
		if (encoder->type == INTEL_OUTPUT_EDP) {
			intel_dp = enc_to_intel_dp(&encoder->base);

R
Rodrigo Vivi 已提交
1821
			if (!is_edp_psr(dev))
1822 1823 1824 1825 1826 1827 1828 1829 1830 1831
				return;

			if (!intel_edp_psr_match_conditions(intel_dp))
				intel_edp_psr_disable(intel_dp);
			else
				if (!intel_edp_is_psr_enabled(dev))
					intel_edp_psr_do_enable(intel_dp);
		}
}

1832
static void intel_disable_dp(struct intel_encoder *encoder)
1833
{
1834
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1835 1836
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct drm_device *dev = encoder->base.dev;
1837 1838 1839

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
1840
	intel_edp_panel_vdd_on(intel_dp);
1841
	intel_edp_backlight_off(intel_dp);
1842
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
1843
	intel_edp_panel_off(intel_dp);
1844 1845

	/* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1846
	if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
1847
		intel_dp_link_down(intel_dp);
1848 1849
}

1850
static void g4x_post_disable_dp(struct intel_encoder *encoder)
1851
{
1852
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1853
	enum port port = dp_to_dig_port(intel_dp)->port;
1854

1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866
	if (port != PORT_A)
		return;

	intel_dp_link_down(intel_dp);
	ironlake_edp_pll_off(intel_dp);
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
1867 1868
}

1869
static void intel_enable_dp(struct intel_encoder *encoder)
1870
{
1871 1872 1873 1874
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
1875

1876 1877
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
1878

1879
	intel_edp_panel_vdd_on(intel_dp);
1880
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1881
	intel_dp_start_link_train(intel_dp);
1882 1883
	intel_edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);
1884
	intel_dp_complete_link_train(intel_dp);
1885
	intel_dp_stop_link_train(intel_dp);
1886
}
1887

1888 1889
static void g4x_enable_dp(struct intel_encoder *encoder)
{
1890 1891
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

1892
	intel_enable_dp(encoder);
1893
	intel_edp_backlight_on(intel_dp);
1894
}
1895

1896 1897
static void vlv_enable_dp(struct intel_encoder *encoder)
{
1898 1899
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

1900
	intel_edp_backlight_on(intel_dp);
1901 1902
}

1903
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
1904 1905 1906 1907 1908 1909 1910 1911 1912
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

	if (dport->port == PORT_A)
		ironlake_edp_pll_on(intel_dp);
}

static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1913
{
1914
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1915
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
1916
	struct drm_device *dev = encoder->base.dev;
1917
	struct drm_i915_private *dev_priv = dev->dev_private;
1918
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1919
	enum dpio_channel port = vlv_dport_to_channel(dport);
1920
	int pipe = intel_crtc->pipe;
1921
	struct edp_power_seq power_seq;
1922
	u32 val;
1923

1924
	mutex_lock(&dev_priv->dpio_lock);
1925

1926
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
1927 1928 1929 1930 1931 1932
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
1933 1934 1935
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
1936

1937 1938
	mutex_unlock(&dev_priv->dpio_lock);

1939 1940 1941 1942 1943 1944
	if (is_edp(intel_dp)) {
		/* init power sequencer on this pipe and port */
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
							      &power_seq);
	}
1945

1946 1947
	intel_enable_dp(encoder);

1948
	vlv_wait_port_ready(dev_priv, dport);
1949 1950
}

1951
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
1952 1953 1954 1955
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1956 1957
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1958
	enum dpio_channel port = vlv_dport_to_channel(dport);
1959
	int pipe = intel_crtc->pipe;
1960 1961

	/* Program Tx lane resets to default */
1962
	mutex_lock(&dev_priv->dpio_lock);
1963
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
1964 1965
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
1966
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
1967 1968 1969 1970 1971 1972
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
1973 1974 1975
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
1976
	mutex_unlock(&dev_priv->dpio_lock);
1977 1978
}

1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq power_seq;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
	int data, i;

	/* Program Tx lane latency optimal setting*/
	mutex_lock(&dev_priv->dpio_lock);
	for (i = 0; i < 4; i++) {
		/* Set the latency optimal bit */
		data = (i == 1) ? 0x0 : 0x6;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
				data << DPIO_FRC_LATENCY_SHFIT);

		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
	/* FIXME: Fix up value only after power analysis */

	mutex_unlock(&dev_priv->dpio_lock);

	if (is_edp(intel_dp)) {
		/* init power sequencer on this pipe and port */
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
							      &power_seq);
	}

	intel_enable_dp(encoder);

	vlv_wait_port_ready(dev_priv, dport);
}

2023
/*
2024 2025
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
2026 2027 2028
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
2029
 */
2030 2031 2032
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
2033
{
2034 2035
	ssize_t ret;
	int i;
2036 2037

	for (i = 0; i < 3; i++) {
2038 2039 2040
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
2041 2042
		msleep(1);
	}
2043

2044
	return ret;
2045 2046 2047 2048 2049 2050 2051
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
2052
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2053
{
2054 2055 2056 2057
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2058 2059 2060 2061 2062 2063 2064 2065
}

/*
 * These are source-specific values; current Intel hardware supports
 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
 */

static uint8_t
K
Keith Packard 已提交
2066
intel_dp_voltage_max(struct intel_dp *intel_dp)
2067
{
2068
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2069
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2070

2071
	if (IS_VALLEYVIEW(dev) || IS_BROADWELL(dev))
2072
		return DP_TRAIN_VOLTAGE_SWING_1200;
2073
	else if (IS_GEN7(dev) && port == PORT_A)
K
Keith Packard 已提交
2074
		return DP_TRAIN_VOLTAGE_SWING_800;
2075
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
K
Keith Packard 已提交
2076 2077 2078 2079 2080 2081 2082 2083
		return DP_TRAIN_VOLTAGE_SWING_1200;
	else
		return DP_TRAIN_VOLTAGE_SWING_800;
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2084
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2085
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2086

2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098
	if (IS_BROADWELL(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else if (IS_HASWELL(dev)) {
2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2122
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2144 2145 2146
	}
}

2147 2148 2149 2150 2151
static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2152 2153
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
2154 2155 2156
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
2157
	enum dpio_channel port = vlv_dport_to_channel(dport);
2158
	int pipe = intel_crtc->pipe;
2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPHASIS_0:
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_1200:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

2233
	mutex_lock(&dev_priv->dpio_lock);
2234 2235 2236
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
2237
			 uniqtranscale_reg_value);
2238 2239 2240 2241
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
2242
	mutex_unlock(&dev_priv->dpio_lock);
2243 2244 2245 2246

	return 0;
}

2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382
static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
	u32 deemph_reg_value, margin_reg_value, val, tx_dw2;
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPHASIS_0:
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
		case DP_TRAIN_VOLTAGE_SWING_1200:
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

	mutex_lock(&dev_priv->dpio_lock);

	/* Clear calc init */
	vlv_dpio_write(dev_priv, pipe, CHV_PCS_DW10(ch), 0);

	/* Program swing deemph */
	val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW4(ch));
	val &= ~DPIO_SWING_DEEMPH9P5_MASK;
	val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(ch), val);

	/* Program swing margin */
	tx_dw2 = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW2(ch));
	tx_dw2 &= ~DPIO_SWING_MARGIN_MASK;
	tx_dw2 |= margin_reg_value << DPIO_SWING_MARGIN_SHIFT;
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(ch), tx_dw2);

	/* Disable unique transition scale */
	val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW3(ch));
	val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(ch), val);

	if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
			== DP_TRAIN_PRE_EMPHASIS_0) &&
		((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
			== DP_TRAIN_VOLTAGE_SWING_1200)) {

		/*
		 * The document said it needs to set bit 27 for ch0 and bit 26
		 * for ch1. Might be a typo in the doc.
		 * For now, for this unique transition scale selection, set bit
		 * 27 for ch0 and ch1.
		 */
		val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW3(ch));
		val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(ch), val);

		tx_dw2 |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
		vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(ch), tx_dw2);
	}

	/* Start swing calculation */
	vlv_dpio_write(dev_priv, pipe, CHV_PCS_DW10(ch),
		(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3));

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

	mutex_unlock(&dev_priv->dpio_lock);

	return 0;
}

2383
static void
J
Jani Nikula 已提交
2384 2385
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
2386 2387 2388 2389
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
2390 2391
	uint8_t voltage_max;
	uint8_t preemph_max;
2392

2393
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
2394 2395
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
2396 2397 2398 2399 2400 2401 2402

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
2403
	voltage_max = intel_dp_voltage_max(intel_dp);
2404 2405
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
2406

K
Keith Packard 已提交
2407 2408 2409
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
2410 2411

	for (lane = 0; lane < 4; lane++)
2412
		intel_dp->train_set[lane] = v | p;
2413 2414 2415
}

static uint32_t
2416
intel_gen4_signal_levels(uint8_t train_set)
2417
{
2418
	uint32_t	signal_levels = 0;
2419

2420
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
2435
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

2453 2454 2455 2456
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
2457 2458 2459
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
2460
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2461 2462 2463 2464
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
2465
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2466 2467
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
2468
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2469 2470
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
2471
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2472 2473
	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
2474
	default:
2475 2476 2477
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2478 2479 2480
	}
}

K
Keith Packard 已提交
2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

2512 2513
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
2514
intel_hsw_signal_levels(uint8_t train_set)
2515
{
2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_400MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_400MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_400MV_6DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
		return DDI_BUF_EMP_400MV_9_5DB_HSW;
2527

2528 2529 2530 2531 2532 2533
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_600MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_600MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_600MV_6DB_HSW;
2534

2535 2536 2537 2538 2539 2540 2541 2542
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_800MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_800MV_3_5DB_HSW;
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return DDI_BUF_EMP_400MV_0DB_HSW;
2543 2544 2545
	}
}

2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
static uint32_t
intel_bdw_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_400MV_0DB_BDW;	/* Sel0 */
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_400MV_3_5DB_BDW;	/* Sel1 */
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_400MV_6DB_BDW;	/* Sel2 */

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_600MV_0DB_BDW;	/* Sel3 */
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_600MV_3_5DB_BDW;	/* Sel4 */
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_600MV_6DB_BDW;	/* Sel5 */

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_800MV_0DB_BDW;	/* Sel6 */
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_800MV_3_5DB_BDW;	/* Sel7 */

	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_1200MV_0DB_BDW;	/* Sel8 */

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return DDI_BUF_EMP_400MV_0DB_BDW;	/* Sel0 */
	}
}

2581 2582 2583 2584 2585
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2586
	enum port port = intel_dig_port->port;
2587 2588 2589 2590
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

2591 2592 2593 2594
	if (IS_BROADWELL(dev)) {
		signal_levels = intel_bdw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
	} else if (IS_HASWELL(dev)) {
2595 2596
		signal_levels = intel_hsw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
2597 2598 2599
	} else if (IS_CHERRYVIEW(dev)) {
		signal_levels = intel_chv_signal_levels(intel_dp);
		mask = 0;
2600 2601 2602
	} else if (IS_VALLEYVIEW(dev)) {
		signal_levels = intel_vlv_signal_levels(intel_dp);
		mask = 0;
2603
	} else if (IS_GEN7(dev) && port == PORT_A) {
2604 2605
		signal_levels = intel_gen7_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
2606
	} else if (IS_GEN6(dev) && port == PORT_A) {
2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618
		signal_levels = intel_gen6_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
		signal_levels = intel_gen4_signal_levels(train_set);
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

	DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	*DP = (*DP & ~mask) | signal_levels;
}

2619
static bool
C
Chris Wilson 已提交
2620
intel_dp_set_link_train(struct intel_dp *intel_dp,
2621
			uint32_t *DP,
2622
			uint8_t dp_train_pat)
2623
{
2624 2625
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2626
	struct drm_i915_private *dev_priv = dev->dev_private;
2627
	enum port port = intel_dig_port->port;
2628 2629
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
2630

2631
	if (HAS_DDI(dev)) {
2632
		uint32_t temp = I915_READ(DP_TP_CTL(port));
2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
2655
		I915_WRITE(DP_TP_CTL(port), temp);
2656

2657
	} else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2658
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;
2659 2660 2661

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
2662
			*DP |= DP_LINK_TRAIN_OFF_CPT;
2663 2664
			break;
		case DP_TRAINING_PATTERN_1:
2665
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
2666 2667
			break;
		case DP_TRAINING_PATTERN_2:
2668
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
2669 2670 2671
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
2672
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
2673 2674 2675 2676
			break;
		}

	} else {
2677
		*DP &= ~DP_LINK_TRAIN_MASK;
2678 2679 2680

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
2681
			*DP |= DP_LINK_TRAIN_OFF;
2682 2683
			break;
		case DP_TRAINING_PATTERN_1:
2684
			*DP |= DP_LINK_TRAIN_PAT_1;
2685 2686
			break;
		case DP_TRAINING_PATTERN_2:
2687
			*DP |= DP_LINK_TRAIN_PAT_2;
2688 2689 2690
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
2691
			*DP |= DP_LINK_TRAIN_PAT_2;
2692 2693 2694 2695
			break;
		}
	}

2696
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
2697
	POSTING_READ(intel_dp->output_reg);
2698

2699 2700
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
2701
	    DP_TRAINING_PATTERN_DISABLE) {
2702 2703 2704 2705 2706 2707
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
2708
	}
2709

2710 2711
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);
2712 2713

	return ret == len;
2714 2715
}

2716 2717 2718 2719
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
2720
	memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
2721 2722 2723 2724 2725 2726
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
2727
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

2740 2741
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
				intel_dp->train_set, intel_dp->lane_count);
2742 2743 2744 2745

	return ret == intel_dp->lane_count;
}

2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

2777
/* Enable corresponding port and start training pattern 1 */
2778
void
2779
intel_dp_start_link_train(struct intel_dp *intel_dp)
2780
{
2781
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
2782
	struct drm_device *dev = encoder->dev;
2783 2784
	int i;
	uint8_t voltage;
2785
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
2786
	uint32_t DP = intel_dp->DP;
2787
	uint8_t link_config[2];
2788

P
Paulo Zanoni 已提交
2789
	if (HAS_DDI(dev))
2790 2791
		intel_ddi_prepare_link_retrain(encoder);

2792
	/* Write the link configuration data */
2793 2794 2795 2796
	link_config[0] = intel_dp->link_bw;
	link_config[1] = intel_dp->lane_count;
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
2797
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
2798 2799 2800

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
2801
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
2802 2803

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
2804

2805 2806 2807 2808 2809 2810 2811 2812
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

2813
	voltage = 0xff;
2814 2815
	voltage_tries = 0;
	loop_tries = 0;
2816
	for (;;) {
2817
		uint8_t link_status[DP_LINK_STATUS_SIZE];
2818

2819
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
2820 2821
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
2822
			break;
2823
		}
2824

2825
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
2826
			DRM_DEBUG_KMS("clock recovery OK\n");
2827 2828 2829 2830 2831 2832
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2833
				break;
2834
		if (i == intel_dp->lane_count) {
2835 2836
			++loop_tries;
			if (loop_tries == 5) {
2837
				DRM_ERROR("too many full retries, give up\n");
2838 2839
				break;
			}
2840 2841 2842
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
2843 2844 2845
			voltage_tries = 0;
			continue;
		}
2846

2847
		/* Check to see if we've tried the same voltage 5 times */
2848
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
2849
			++voltage_tries;
2850
			if (voltage_tries == 5) {
2851
				DRM_ERROR("too many voltage retries, give up\n");
2852 2853 2854 2855 2856
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
2857

2858 2859 2860 2861 2862
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
2863 2864
	}

2865 2866 2867
	intel_dp->DP = DP;
}

2868
void
2869 2870 2871
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
2872
	int tries, cr_tries;
2873
	uint32_t DP = intel_dp->DP;
2874 2875 2876 2877 2878
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

	/* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
	if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
		training_pattern = DP_TRAINING_PATTERN_3;
2879

2880
	/* channel equalization */
2881
	if (!intel_dp_set_link_train(intel_dp, &DP,
2882
				     training_pattern |
2883 2884 2885 2886 2887
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

2888
	tries = 0;
2889
	cr_tries = 0;
2890 2891
	channel_eq = false;
	for (;;) {
2892
		uint8_t link_status[DP_LINK_STATUS_SIZE];
2893

2894 2895 2896 2897 2898
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

2899
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
2900 2901
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
2902
			break;
2903
		}
2904

2905
		/* Make sure clock is still ok */
2906
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
2907
			intel_dp_start_link_train(intel_dp);
2908
			intel_dp_set_link_train(intel_dp, &DP,
2909
						training_pattern |
2910
						DP_LINK_SCRAMBLING_DISABLE);
2911 2912 2913 2914
			cr_tries++;
			continue;
		}

2915
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
2916 2917 2918
			channel_eq = true;
			break;
		}
2919

2920 2921 2922 2923
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_link_down(intel_dp);
			intel_dp_start_link_train(intel_dp);
2924
			intel_dp_set_link_train(intel_dp, &DP,
2925
						training_pattern |
2926
						DP_LINK_SCRAMBLING_DISABLE);
2927 2928 2929 2930
			tries = 0;
			cr_tries++;
			continue;
		}
2931

2932 2933 2934 2935 2936
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
2937
		++tries;
2938
	}
2939

2940 2941 2942 2943
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

2944
	if (channel_eq)
M
Masanari Iida 已提交
2945
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
2946

2947 2948 2949 2950
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
2951
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2952
				DP_TRAINING_PATTERN_DISABLE);
2953 2954 2955
}

static void
C
Chris Wilson 已提交
2956
intel_dp_link_down(struct intel_dp *intel_dp)
2957
{
2958
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2959
	enum port port = intel_dig_port->port;
2960
	struct drm_device *dev = intel_dig_port->base.base.dev;
2961
	struct drm_i915_private *dev_priv = dev->dev_private;
2962 2963
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
C
Chris Wilson 已提交
2964
	uint32_t DP = intel_dp->DP;
2965

2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980
	/*
	 * DDI code has a strict mode set sequence and we should try to respect
	 * it, otherwise we might hang the machine in many different ways. So we
	 * really should be disabling the port only on a complete crtc_disable
	 * sequence. This function is just called under two conditions on DDI
	 * code:
	 * - Link train failed while doing crtc_enable, and on this case we
	 *   really should respect the mode set sequence and wait for a
	 *   crtc_disable.
	 * - Someone turned the monitor off and intel_dp_check_link_status
	 *   called us. We don't need to disable the whole port on this case, so
	 *   when someone turns the monitor on again,
	 *   intel_ddi_prepare_link_retrain will take care of redoing the link
	 *   train.
	 */
P
Paulo Zanoni 已提交
2981
	if (HAS_DDI(dev))
2982 2983
		return;

2984
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
2985 2986
		return;

2987
	DRM_DEBUG_KMS("\n");
2988

2989
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2990
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
2991
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
2992 2993
	} else {
		DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
2994
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
2995
	}
2996
	POSTING_READ(intel_dp->output_reg);
2997

2998
	if (HAS_PCH_IBX(dev) &&
2999
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
3000
		struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
3001

3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
3016 3017 3018 3019
		if (WARN_ON(crtc == NULL)) {
			/* We should never try to disable a port without a crtc
			 * attached. For paranoia keep the code around for a
			 * bit. */
3020 3021 3022
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
3023
			intel_wait_for_vblank(dev, intel_crtc->pipe);
3024 3025
	}

3026
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
3027 3028
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
3029
	msleep(intel_dp->panel_power_down_delay);
3030 3031
}

3032 3033
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3034
{
R
Rodrigo Vivi 已提交
3035 3036 3037 3038
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

3039 3040
	char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];

3041 3042
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3043
		return false; /* aux transfer failed */
3044

3045 3046 3047 3048
	hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
			   32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
	DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);

3049 3050 3051
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3052 3053
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3054
	if (is_edp(intel_dp)) {
3055 3056 3057
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3058 3059
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3060
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3061
		}
3062 3063
	}

3064 3065 3066 3067 3068 3069 3070 3071
	/* Training Pattern 3 support */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
	    intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
		intel_dp->use_tps3 = true;
		DRM_DEBUG_KMS("Displayport TPS3 supported");
	} else
		intel_dp->use_tps3 = false;

3072 3073 3074 3075 3076 3077 3078
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3079 3080 3081
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3082 3083 3084
		return false; /* downstream port status fetch failed */

	return true;
3085 3086
}

3087 3088 3089 3090 3091 3092 3093 3094
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3095
	intel_edp_panel_vdd_on(intel_dp);
D
Daniel Vetter 已提交
3096

3097
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3098 3099 3100
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3101
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3102 3103
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
D
Daniel Vetter 已提交
3104

3105
	edp_panel_vdd_off(intel_dp, false);
3106 3107
}

3108 3109 3110 3111 3112 3113 3114 3115
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
	u8 buf[1];

3116
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
3117 3118 3119 3120 3121
		return -EAGAIN;

	if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

3122 3123
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
			       DP_TEST_SINK_START) < 0)
3124 3125 3126 3127 3128 3129
		return -EAGAIN;

	/* Wait 2 vblanks to be sure we will have the correct CRC value */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
	intel_wait_for_vblank(dev, intel_crtc->pipe);

3130
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
3131 3132
		return -EAGAIN;

3133
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
3134 3135 3136
	return 0;
}

3137 3138 3139
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3140 3141 3142
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3143 3144 3145 3146 3147 3148
}

static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
3149
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
3150 3151
}

3152 3153 3154 3155 3156 3157 3158 3159 3160
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */

P
Paulo Zanoni 已提交
3161
void
C
Chris Wilson 已提交
3162
intel_dp_check_link_status(struct intel_dp *intel_dp)
3163
{
3164
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3165
	u8 sink_irq_vector;
3166
	u8 link_status[DP_LINK_STATUS_SIZE];
3167

3168
	if (!intel_encoder->connectors_active)
3169
		return;
3170

3171
	if (WARN_ON(!intel_encoder->base.crtc))
3172 3173
		return;

3174
	/* Try to read receiver status if the link appears to be up */
3175
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
3176 3177 3178
		return;
	}

3179
	/* Now read the DPCD to see if it's actually running */
3180
	if (!intel_dp_get_dpcd(intel_dp)) {
3181 3182 3183
		return;
	}

3184 3185 3186 3187
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
3188 3189 3190
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
3191 3192 3193 3194 3195 3196 3197

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

3198
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3199
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3200
			      drm_get_encoder_name(&intel_encoder->base));
3201 3202
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
3203
		intel_dp_stop_link_train(intel_dp);
3204
	}
3205 3206
}

3207
/* XXX this is probably wrong for multiple downstream ports */
3208
static enum drm_connector_status
3209
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
3210
{
3211 3212 3213 3214 3215 3216 3217 3218
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
3219
		return connector_status_connected;
3220 3221

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
3222 3223
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
3224
		uint8_t reg;
3225 3226 3227

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
3228
			return connector_status_unknown;
3229

3230 3231
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
3232 3233 3234
	}

	/* If no HPD, poke DDC gently */
3235
	if (drm_probe_ddc(&intel_dp->aux.ddc))
3236
		return connector_status_connected;
3237 3238

	/* Well we tried, say unknown for unreliable port types */
3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
3251 3252 3253

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
3254
	return connector_status_disconnected;
3255 3256
}

3257
static enum drm_connector_status
Z
Zhenyu Wang 已提交
3258
ironlake_dp_detect(struct intel_dp *intel_dp)
3259
{
3260
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3261 3262
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3263 3264
	enum drm_connector_status status;

3265 3266
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
3267
		status = intel_panel_detect(dev);
3268 3269 3270 3271
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}
3272

3273 3274 3275
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

3276
	return intel_dp_detect_dpcd(intel_dp);
3277 3278
}

3279
static enum drm_connector_status
Z
Zhenyu Wang 已提交
3280
g4x_dp_detect(struct intel_dp *intel_dp)
3281
{
3282
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3283
	struct drm_i915_private *dev_priv = dev->dev_private;
3284
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3285
	uint32_t bit;
3286

3287 3288 3289 3290 3291 3292 3293 3294 3295 3296
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324
	if (IS_VALLEYVIEW(dev)) {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
			break;
		default:
			return connector_status_unknown;
		}
	} else {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
			break;
		default:
			return connector_status_unknown;
		}
3325 3326
	}

3327
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
3328 3329
		return connector_status_disconnected;

3330
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
3331 3332
}

3333 3334 3335
static struct edid *
intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
{
3336
	struct intel_connector *intel_connector = to_intel_connector(connector);
3337

3338 3339 3340 3341
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
3342 3343
			return NULL;

J
Jani Nikula 已提交
3344
		return drm_edid_duplicate(intel_connector->edid);
3345
	}
3346

3347
	return drm_get_edid(connector, adapter);
3348 3349 3350 3351 3352
}

static int
intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
{
3353
	struct intel_connector *intel_connector = to_intel_connector(connector);
3354

3355 3356 3357 3358 3359 3360 3361 3362
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
			return 0;

		return intel_connector_update_modes(connector,
						    intel_connector->edid);
3363 3364
	}

3365
	return intel_ddc_get_modes(connector, adapter);
3366 3367
}

Z
Zhenyu Wang 已提交
3368 3369 3370 3371
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3372 3373
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
3374
	struct drm_device *dev = connector->dev;
3375
	struct drm_i915_private *dev_priv = dev->dev_private;
Z
Zhenyu Wang 已提交
3376
	enum drm_connector_status status;
3377
	enum intel_display_power_domain power_domain;
Z
Zhenyu Wang 已提交
3378 3379
	struct edid *edid = NULL;

3380 3381
	intel_runtime_pm_get(dev_priv);

3382 3383 3384
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

3385 3386 3387
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector));

Z
Zhenyu Wang 已提交
3388 3389 3390 3391 3392 3393
	intel_dp->has_audio = false;

	if (HAS_PCH_SPLIT(dev))
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
3394

Z
Zhenyu Wang 已提交
3395
	if (status != connector_status_connected)
3396
		goto out;
Z
Zhenyu Wang 已提交
3397

3398 3399
	intel_dp_probe_oui(intel_dp);

3400 3401
	if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
		intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
3402
	} else {
3403
		edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
3404 3405 3406 3407
		if (edid) {
			intel_dp->has_audio = drm_detect_monitor_audio(edid);
			kfree(edid);
		}
Z
Zhenyu Wang 已提交
3408 3409
	}

3410 3411
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3412 3413 3414
	status = connector_status_connected;

out:
3415 3416
	intel_display_power_put(dev_priv, power_domain);

3417
	intel_runtime_pm_put(dev_priv);
3418

3419
	return status;
3420 3421 3422 3423
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
3424
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3425 3426
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
3427
	struct intel_connector *intel_connector = to_intel_connector(connector);
3428
	struct drm_device *dev = connector->dev;
3429 3430
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;
3431
	int ret;
3432 3433 3434 3435

	/* We should parse the EDID data and find out if it has an audio sink
	 */

3436 3437 3438
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

3439
	ret = intel_dp_get_edid_modes(connector, &intel_dp->aux.ddc);
3440
	intel_display_power_put(dev_priv, power_domain);
3441
	if (ret)
3442 3443
		return ret;

3444
	/* if eDP has no EDID, fall back to fixed mode */
3445
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
3446
		struct drm_display_mode *mode;
3447 3448
		mode = drm_mode_duplicate(dev,
					  intel_connector->panel.fixed_mode);
3449
		if (mode) {
3450 3451 3452 3453 3454
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
3455 3456
}

3457 3458 3459 3460
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3461 3462 3463 3464 3465
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = connector->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;
3466 3467 3468
	struct edid *edid;
	bool has_audio = false;

3469 3470 3471
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

3472
	edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
3473 3474 3475 3476 3477
	if (edid) {
		has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

3478 3479
	intel_display_power_put(dev_priv, power_domain);

3480 3481 3482
	return has_audio;
}

3483 3484 3485 3486 3487
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
3488
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
3489
	struct intel_connector *intel_connector = to_intel_connector(connector);
3490 3491
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
3492 3493
	int ret;

3494
	ret = drm_object_property_set_value(&connector->base, property, val);
3495 3496 3497
	if (ret)
		return ret;

3498
	if (property == dev_priv->force_audio_property) {
3499 3500 3501 3502
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
3503 3504
			return 0;

3505
		intel_dp->force_audio = i;
3506

3507
		if (i == HDMI_AUDIO_AUTO)
3508 3509
			has_audio = intel_dp_detect_audio(connector);
		else
3510
			has_audio = (i == HDMI_AUDIO_ON);
3511 3512

		if (has_audio == intel_dp->has_audio)
3513 3514
			return 0;

3515
		intel_dp->has_audio = has_audio;
3516 3517 3518
		goto done;
	}

3519
	if (property == dev_priv->broadcast_rgb_property) {
3520 3521 3522
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
3538 3539 3540 3541 3542

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

3543 3544 3545
		goto done;
	}

3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

3562 3563 3564
	return -EINVAL;

done:
3565 3566
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
3567 3568 3569 3570

	return 0;
}

3571
static void
3572
intel_dp_connector_destroy(struct drm_connector *connector)
3573
{
3574
	struct intel_connector *intel_connector = to_intel_connector(connector);
3575

3576 3577 3578
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

3579 3580 3581
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
3582
		intel_panel_fini(&intel_connector->panel);
3583

3584
	drm_connector_cleanup(connector);
3585
	kfree(connector);
3586 3587
}

P
Paulo Zanoni 已提交
3588
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
3589
{
3590 3591
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
3592
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3593

3594
	drm_dp_aux_unregister_i2c_bus(&intel_dp->aux);
3595
	drm_encoder_cleanup(encoder);
3596 3597
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3598
		mutex_lock(&dev->mode_config.mutex);
3599
		edp_panel_vdd_off_sync(intel_dp);
3600
		mutex_unlock(&dev->mode_config.mutex);
3601
	}
3602
	kfree(intel_dig_port);
3603 3604
}

3605
static const struct drm_connector_funcs intel_dp_connector_funcs = {
3606
	.dpms = intel_connector_dpms,
3607 3608
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
3609
	.set_property = intel_dp_set_property,
3610
	.destroy = intel_dp_connector_destroy,
3611 3612 3613 3614 3615
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
3616
	.best_encoder = intel_best_encoder,
3617 3618 3619
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
3620
	.destroy = intel_dp_encoder_destroy,
3621 3622
};

3623
static void
3624
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
3625
{
3626
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
3627

3628
	intel_dp_check_link_status(intel_dp);
3629
}
3630

3631 3632
/* Return which DP Port should be selected for Transcoder DP control */
int
3633
intel_trans_dp_port_sel(struct drm_crtc *crtc)
3634 3635
{
	struct drm_device *dev = crtc->dev;
3636 3637
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
3638

3639 3640
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
3641

3642 3643
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
3644
			return intel_dp->output_reg;
3645
	}
C
Chris Wilson 已提交
3646

3647 3648 3649
	return -1;
}

3650
/* check the VBT to see whether the eDP is on DP-D port */
3651
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
3652 3653
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3654
	union child_device_config *p_child;
3655
	int i;
3656 3657 3658 3659 3660
	static const short port_mapping[] = {
		[PORT_B] = PORT_IDPB,
		[PORT_C] = PORT_IDPC,
		[PORT_D] = PORT_IDPD,
	};
3661

3662 3663 3664
	if (port == PORT_A)
		return true;

3665
	if (!dev_priv->vbt.child_dev_num)
3666 3667
		return false;

3668 3669
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
3670

3671
		if (p_child->common.dvo_port == port_mapping[port] &&
3672 3673
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
3674 3675 3676 3677 3678
			return true;
	}
	return false;
}

3679 3680 3681
static void
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
3682 3683
	struct intel_connector *intel_connector = to_intel_connector(connector);

3684
	intel_attach_force_audio_property(connector);
3685
	intel_attach_broadcast_rgb_property(connector);
3686
	intel_dp->color_range_auto = true;
3687 3688 3689

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
3690 3691
		drm_object_attach_property(
			&connector->base,
3692
			connector->dev->mode_config.scaling_mode_property,
3693 3694
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
3695
	}
3696 3697
}

3698 3699 3700 3701 3702 3703 3704
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

3705 3706
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
3707 3708
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out)
3709 3710 3711 3712
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq cur, vbt, spec, final;
	u32 pp_on, pp_off, pp_div, pp;
3713
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
3714 3715

	if (HAS_PCH_SPLIT(dev)) {
3716
		pp_ctrl_reg = PCH_PP_CONTROL;
3717 3718 3719 3720
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
3721 3722 3723 3724 3725 3726
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
3727
	}
3728 3729 3730

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
3731
	pp = ironlake_get_pp_control(intel_dp);
3732
	I915_WRITE(pp_ctrl_reg, pp);
3733

3734 3735 3736
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

3757
	vbt = dev_priv->vbt.edp_pps;
3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
#define assign_final(field)	final.field = (max(cur.field, vbt.field) == 0 ? \
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

#define get_delay(field)	(DIV_ROUND_UP(final.field, 10))
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);

	if (out)
		*out = final;
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *seq)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3811 3812 3813 3814 3815 3816 3817 3818 3819
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
3820 3821 3822 3823 3824
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
3825 3826
	}

3827 3828 3829 3830 3831 3832 3833 3834
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
3835
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
3836 3837
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
3838
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
3839 3840
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
3841
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
3842
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
3843 3844 3845 3846
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
3847
	if (IS_VALLEYVIEW(dev)) {
3848 3849 3850 3851
		if (dp_to_dig_port(intel_dp)->port == PORT_B)
			port_sel = PANEL_PORT_SELECT_DPB_VLV;
		else
			port_sel = PANEL_PORT_SELECT_DPC_VLV;
3852 3853
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
		if (dp_to_dig_port(intel_dp)->port == PORT_A)
3854
			port_sel = PANEL_PORT_SELECT_DPA;
3855
		else
3856
			port_sel = PANEL_PORT_SELECT_DPD;
3857 3858
	}

3859 3860 3861 3862 3863
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
3864 3865

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
3866 3867 3868
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
3869 3870
}

3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954
void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp = NULL;
	struct intel_crtc_config *config = NULL;
	struct intel_crtc *intel_crtc = NULL;
	struct intel_connector *intel_connector = dev_priv->drrs.connector;
	u32 reg, val;
	enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

	if (intel_connector == NULL) {
		DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
		return;
	}

	if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
		DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
		return;
	}

	encoder = intel_attached_encoder(&intel_connector->base);
	intel_dp = enc_to_intel_dp(&encoder->base);
	intel_crtc = encoder->new_crtc;

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

	config = &intel_crtc->config;

	if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

	if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
		index = DRRS_LOW_RR;

	if (index == intel_dp->drrs_state.refresh_rate_type) {
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

	if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
		reg = PIPECONF(intel_crtc->config.cpu_transcoder);
		val = I915_READ(reg);
		if (index > DRRS_HIGH_RR) {
			val |= PIPECONF_EDP_RR_MODE_SWITCH;
			intel_dp_set_m2_n2(intel_crtc, &config->dp_m2_n2);
		} else {
			val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
		}
		I915_WRITE(reg, val);
	}

	/*
	 * mutex taken to ensure that there is no race between differnt
	 * drrs calls trying to update refresh rate. This scenario may occur
	 * in future when idleness detection based DRRS in kernel and
	 * possible calls from user space to set differnt RR are made.
	 */

	mutex_lock(&intel_dp->drrs_state.mutex);

	intel_dp->drrs_state.refresh_rate_type = index;

	mutex_unlock(&intel_dp->drrs_state.mutex);

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983
static struct drm_display_mode *
intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector,
			struct drm_display_mode *fixed_mode)
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
		DRM_INFO("VBT doesn't support DRRS\n");
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
		DRM_INFO("DRRS not supported\n");
		return NULL;
	}

3984 3985 3986 3987
	dev_priv->drrs.connector = intel_connector;

	mutex_init(&intel_dp->drrs_state.mutex);

3988 3989 3990 3991 3992 3993 3994
	intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;

	intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
	DRM_INFO("seamless DRRS supported for eDP panel.\n");
	return downclock_mode;
}

3995
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
3996 3997
				     struct intel_connector *intel_connector,
				     struct edp_power_seq *power_seq)
3998 3999 4000
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4001 4002
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
4003 4004
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
4005
	struct drm_display_mode *downclock_mode = NULL;
4006 4007 4008 4009
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;

4010 4011
	intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;

4012 4013 4014
	if (!is_edp(intel_dp))
		return true;

4015 4016 4017 4018 4019 4020 4021 4022
	/* The VDD bit needs a power domain reference, so if the bit is already
	 * enabled when we boot, grab this reference. */
	if (edp_have_panel_vdd(intel_dp)) {
		enum intel_display_power_domain power_domain;
		power_domain = intel_display_port_power_domain(intel_encoder);
		intel_display_power_get(dev_priv, power_domain);
	}

4023
	/* Cache DPCD and EDID for edp. */
4024
	intel_edp_panel_vdd_on(intel_dp);
4025
	has_dpcd = intel_dp_get_dpcd(intel_dp);
4026
	edp_panel_vdd_off(intel_dp, false);
4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
4040
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
4041

4042
	mutex_lock(&dev->mode_config.mutex);
4043
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
4062 4063 4064
			downclock_mode = intel_dp_drrs_init(
						intel_dig_port,
						intel_connector, fixed_mode);
4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
4076
	mutex_unlock(&dev->mode_config.mutex);
4077

4078
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
4079 4080 4081 4082 4083
	intel_panel_setup_backlight(connector);

	return true;
}

4084
bool
4085 4086
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
4087
{
4088 4089 4090 4091
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
4092
	struct drm_i915_private *dev_priv = dev->dev_private;
4093
	enum port port = intel_dig_port->port;
4094
	struct edp_power_seq power_seq = { 0 };
4095
	int type;
4096

4097 4098 4099 4100 4101 4102 4103 4104 4105 4106
	/* intel_dp vfuncs */
	if (IS_VALLEYVIEW(dev))
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

4107 4108
	intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;

4109 4110
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
4111
	intel_dp->attached_connector = intel_connector;
4112

4113
	if (intel_dp_is_edp(dev, port))
4114
		type = DRM_MODE_CONNECTOR_eDP;
4115 4116
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
4117

4118 4119 4120 4121 4122 4123 4124 4125
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

4126 4127 4128 4129
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

4130
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
4131 4132 4133 4134 4135
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

4136
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
4137
			  edp_panel_vdd_work);
4138

4139
	intel_connector_attach_encoder(intel_connector, intel_encoder);
4140 4141
	drm_sysfs_connector_add(connector);

P
Paulo Zanoni 已提交
4142
	if (HAS_DDI(dev))
4143 4144 4145
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
4146
	intel_connector->unregister = intel_dp_connector_unregister;
4147

4148
	/* Set up the hotplug pin. */
4149 4150
	switch (port) {
	case PORT_A:
4151
		intel_encoder->hpd_pin = HPD_PORT_A;
4152 4153
		break;
	case PORT_B:
4154
		intel_encoder->hpd_pin = HPD_PORT_B;
4155 4156
		break;
	case PORT_C:
4157
		intel_encoder->hpd_pin = HPD_PORT_C;
4158 4159
		break;
	case PORT_D:
4160
		intel_encoder->hpd_pin = HPD_PORT_D;
4161 4162
		break;
	default:
4163
		BUG();
4164 4165
	}

4166 4167
	if (is_edp(intel_dp)) {
		intel_dp_init_panel_power_timestamps(intel_dp);
4168
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
4169
	}
4170

4171
	intel_dp_aux_init(intel_dp, intel_connector);
4172

R
Rodrigo Vivi 已提交
4173 4174
	intel_dp->psr_setup_done = false;

4175
	if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
4176
		drm_dp_aux_unregister_i2c_bus(&intel_dp->aux);
4177 4178 4179
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
			mutex_lock(&dev->mode_config.mutex);
4180
			edp_panel_vdd_off_sync(intel_dp);
4181 4182
			mutex_unlock(&dev->mode_config.mutex);
		}
4183 4184
		drm_sysfs_connector_remove(connector);
		drm_connector_cleanup(connector);
4185
		return false;
4186
	}
4187

4188 4189
	intel_dp_add_properties(intel_dp, connector);

4190 4191 4192 4193 4194 4195 4196 4197
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
4198 4199

	return true;
4200
}
4201 4202 4203 4204 4205 4206 4207 4208 4209

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

4210
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
4211 4212 4213
	if (!intel_dig_port)
		return;

4214
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

4226
	intel_encoder->compute_config = intel_dp_compute_config;
4227
	intel_encoder->mode_set = intel_dp_mode_set;
P
Paulo Zanoni 已提交
4228 4229
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
4230
	intel_encoder->get_config = intel_dp_get_config;
4231 4232 4233 4234
	if (IS_CHERRYVIEW(dev)) {
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
	} else if (IS_VALLEYVIEW(dev)) {
4235
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
4236 4237
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
4238
		intel_encoder->post_disable = vlv_post_disable_dp;
4239
	} else {
4240 4241
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
4242
		intel_encoder->post_disable = g4x_post_disable_dp;
4243
	}
4244

4245
	intel_dig_port->port = port;
4246 4247
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
4248
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4249
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
4250
	intel_encoder->cloneable = 0;
4251 4252
	intel_encoder->hot_plug = intel_dp_hot_plug;

4253 4254 4255
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
4256
		kfree(intel_connector);
4257
	}
4258
}