intel_dp.c 153.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33 34 35 36
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
37
#include "intel_drv.h"
38
#include <drm/i915_drm.h>
39 40 41 42
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

62 63
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
C
Chon Ming Lee 已提交
64
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
65 66 67 68
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
	{ DP_LINK_BW_1_62,	/* m2_int = 32, m2_fraction = 1677722 */
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
	{ DP_LINK_BW_2_7,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
	{ DP_LINK_BW_5_4,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};

87 88 89 90 91 92 93 94 95
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
96 97 98
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
99 100
}

101
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
102
{
103 104 105
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
106 107
}

108 109
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
110
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
111 112
}

C
Chris Wilson 已提交
113
static void intel_dp_link_down(struct intel_dp *intel_dp);
114
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
115
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
116
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
117

118
int
C
Chris Wilson 已提交
119
intel_dp_max_link_bw(struct intel_dp *intel_dp)
120
{
121
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
122
	struct drm_device *dev = intel_dp->attached_connector->base.dev;
123 124 125 126 127

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
128
	case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
129 130
		if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
		     INTEL_INFO(dev)->gen >= 8) &&
131 132 133 134
		    intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
			max_link_bw = DP_LINK_BW_5_4;
		else
			max_link_bw = DP_LINK_BW_2_7;
135
		break;
136
	default:
137 138
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
139 140 141 142 143 144
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	u8 source_max, sink_max;

	source_max = 4;
	if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
	    (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
		source_max = 2;

	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

178
static int
179
intel_dp_link_required(int pixel_clock, int bpp)
180
{
181
	return (pixel_clock * bpp + 9) / 10;
182 183
}

184 185 186 187 188 189
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

190
static enum drm_mode_status
191 192 193
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
194
	struct intel_dp *intel_dp = intel_attached_dp(connector);
195 196
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
197 198
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
199

200 201
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
202 203
			return MODE_PANEL;

204
		if (mode->vdisplay > fixed_mode->vdisplay)
205
			return MODE_PANEL;
206 207

		target_clock = fixed_mode->clock;
208 209
	}

210
	max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
211
	max_lanes = intel_dp_max_lane_count(intel_dp);
212 213 214 215 216

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
217
		return MODE_CLOCK_HIGH;
218 219 220 221

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

222 223 224
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

225 226 227 228
	return MODE_OK;
}

static uint32_t
229
pack_aux(const uint8_t *src, int src_bytes)
230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

251 252 253 254 255 256 257
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

258 259 260 261
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

285 286
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
287
				    struct intel_dp *intel_dp);
288 289
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
290
					      struct intel_dp *intel_dp);
291

292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_put(dev_priv, power_domain);
}

324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
}

370 371 372 373 374 375
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
376 377
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
378

V
Ville Syrjälä 已提交
379
	lockdep_assert_held(&dev_priv->pps_mutex);
380

381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
		return PIPE_A;

	intel_dp->pps_pipe = ffs(pipes) - 1;

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
415 416
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
417

418 419 420 421 422 423
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);

424 425 426
	return intel_dp->pps_pipe;
}

427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
447

448
static enum pipe
449 450 451
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
452 453
{
	enum pipe pipe;
454 455 456 457

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
458 459 460 461

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

462 463 464
		if (!pipe_check(dev_priv, pipe))
			continue;

465
		return pipe;
466 467
	}

468 469 470 471 472 473 474 475 476 477 478 479 480 481
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
482 483 484 485 486 487 488 489 490 491 492
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
493 494 495 496 497 498

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
499 500
	}

501 502 503
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

504 505
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
506 507
}

508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_encoder *encoder;

	if (WARN_ON(!IS_VALLEYVIEW(dev)))
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
		intel_dp->pps_pipe = INVALID_PIPE;
	}
535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

557 558 559 560 561 562 563 564 565 566 567 568 569 570 571
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp_div;
	u32 pp_ctrl_reg, pp_div_reg;

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

572
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
573

574
	if (IS_VALLEYVIEW(dev)) {
V
Ville Syrjälä 已提交
575 576
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

577 578 579 580 581 582 583 584 585 586 587
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

588
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
589

590 591 592
	return 0;
}

593
static bool edp_have_panel_power(struct intel_dp *intel_dp)
594
{
595
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
596 597
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
598 599
	lockdep_assert_held(&dev_priv->pps_mutex);

600 601 602 603
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

604
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
605 606
}

607
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
608
{
609
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
610 611
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
612 613
	lockdep_assert_held(&dev_priv->pps_mutex);

614 615 616 617
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

618
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
619 620
}

621 622 623
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
624
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
625
	struct drm_i915_private *dev_priv = dev->dev_private;
626

627 628
	if (!is_edp(intel_dp))
		return;
629

630
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
631 632
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
633 634
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
635 636 637
	}
}

638 639 640 641 642 643
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
644
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
645 646 647
	uint32_t status;
	bool done;

648
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
649
	if (has_aux_irq)
650
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
651
					  msecs_to_jiffies_timeout(10));
652 653 654 655 656 657 658 659 660 661
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

662
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
663
{
664 665
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
666

667 668 669
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
670
	 */
671 672 673 674 675 676 677 678 679 680 681 682 683
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
		if (IS_GEN6(dev) || IS_GEN7(dev))
684
			return 200; /* SNB & IVB eDP input clock at 400Mhz */
685
		else
686
			return 225; /* eDP input clock at 450Mhz */
687 688 689 690 691 692 693 694 695 696 697 698 699 700 701
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
		return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
702 703
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
704 705 706 707 708
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
709
	} else  {
710
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
711
	}
712 713
}

714 715 716 717 718
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

719 720 721 722 723 724 725 726 727 728
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
749
	       DP_AUX_CH_CTL_DONE |
750
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
751
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
752
	       timeout |
753
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
754 755
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
756
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
757 758
}

759 760 761 762 763 764 765 766 767 768 769 770 771 772 773
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

774 775
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
776
		const uint8_t *send, int send_bytes,
777 778 779 780 781 782 783
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
784
	uint32_t aux_clock_divider;
785 786
	int i, ret, recv_bytes;
	uint32_t status;
787
	int try, clock = 0;
788
	bool has_aux_irq = HAS_AUX_IRQ(dev);
789 790
	bool vdd;

791
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
792

793 794 795 796 797 798
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
799
	vdd = edp_panel_vdd_on(intel_dp);
800 801 802 803 804 805 806 807

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
808

809 810
	intel_aux_display_runtime_get(dev_priv);

811 812
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
813
		status = I915_READ_NOTRACE(ch_ctl);
814 815 816 817 818 819 820 821
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
822 823
		ret = -EBUSY;
		goto out;
824 825
	}

826 827 828 829 830 831
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

832
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
833 834 835 836
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
837

838 839 840 841 842 843 844 845
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
					   pack_aux(send + i, send_bytes - i));

			/* Send the command and wait for it to complete */
846
			I915_WRITE(ch_ctl, send_ctl);
847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

			if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
				      DP_AUX_CH_CTL_RECEIVE_ERROR))
				continue;
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
863
		if (status & DP_AUX_CH_CTL_DONE)
864 865 866 867
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
868
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
869 870
		ret = -EBUSY;
		goto out;
871 872 873 874 875
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
876
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
877
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
878 879
		ret = -EIO;
		goto out;
880
	}
881 882 883

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
884
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
885
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
886 887
		ret = -ETIMEDOUT;
		goto out;
888 889 890 891 892 893 894
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
895

896 897 898
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
899

900 901 902
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
903
	intel_aux_display_runtime_put(dev_priv);
904

905 906 907
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

908
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
909

910
	return ret;
911 912
}

913 914
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
915 916
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
917
{
918 919 920
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
921 922
	int ret;

923 924 925 926
	txbuf[0] = msg->request << 4;
	txbuf[1] = msg->address >> 8;
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
927

928 929 930
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
931
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
932
		rxsize = 1;
933

934 935
		if (WARN_ON(txsize > 20))
			return -E2BIG;
936

937
		memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
938

939 940 941
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
942

943 944 945 946
			/* Return payload size. */
			ret = msg->size;
		}
		break;
947

948 949
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
950
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
951
		rxsize = msg->size + 1;
952

953 954
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
955

956 957 958 959 960 961 962 963 964 965 966
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
967
		}
968 969 970 971 972
		break;

	default:
		ret = -EINVAL;
		break;
973
	}
974

975
	return ret;
976 977
}

978 979 980 981
static void
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
982 983
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
984
	const char *name = NULL;
985 986
	int ret;

987 988 989
	switch (port) {
	case PORT_A:
		intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
990
		name = "DPDDC-A";
991
		break;
992 993
	case PORT_B:
		intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
994
		name = "DPDDC-B";
995
		break;
996 997
	case PORT_C:
		intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
998
		name = "DPDDC-C";
999
		break;
1000 1001
	case PORT_D:
		intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
1002
		name = "DPDDC-D";
1003 1004 1005
		break;
	default:
		BUG();
1006 1007
	}

1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
	/*
	 * The AUX_CTL register is usually DP_CTL + 0x10.
	 *
	 * On Haswell and Broadwell though:
	 *   - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
	 *   - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
	 *
	 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
	 */
	if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1018
		intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
1019

1020
	intel_dp->aux.name = name;
1021 1022
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1023

1024 1025
	DRM_DEBUG_KMS("registering %s bus for %s\n", name,
		      connector->base.kdev->kobj.name);
1026

1027
	ret = drm_dp_aux_register(&intel_dp->aux);
1028
	if (ret < 0) {
1029
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
1030 1031
			  name, ret);
		return;
1032
	}
1033

1034 1035 1036 1037 1038
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
1039
		drm_dp_aux_unregister(&intel_dp->aux);
1040
	}
1041 1042
}

1043 1044 1045 1046 1047
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

1048 1049 1050
	if (!intel_connector->mst_port)
		sysfs_remove_link(&intel_connector->base.kdev->kobj,
				  intel_dp->aux.ddc.dev.kobj.name);
1051 1052 1053
	intel_connector_unregister(intel_connector);
}

1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
static void
hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
{
	switch (link_bw) {
	case DP_LINK_BW_1_62:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
		break;
	case DP_LINK_BW_2_7:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
		break;
	case DP_LINK_BW_5_4:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
		break;
	}
}

1070 1071 1072 1073 1074
static void
intel_dp_set_clock(struct intel_encoder *encoder,
		   struct intel_crtc_config *pipe_config, int link_bw)
{
	struct drm_device *dev = encoder->base.dev;
1075 1076
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1077 1078

	if (IS_G4X(dev)) {
1079 1080
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1081
	} else if (HAS_PCH_SPLIT(dev)) {
1082 1083
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1084 1085 1086
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1087
	} else if (IS_VALLEYVIEW(dev)) {
1088 1089
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1090
	}
1091 1092 1093 1094 1095 1096 1097 1098 1099

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1100 1101 1102
	}
}

P
Paulo Zanoni 已提交
1103
bool
1104 1105
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_config *pipe_config)
1106
{
1107
	struct drm_device *dev = encoder->base.dev;
1108
	struct drm_i915_private *dev_priv = dev->dev_private;
1109 1110
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1111
	enum port port = dp_to_dig_port(intel_dp)->port;
1112
	struct intel_crtc *intel_crtc = encoder->new_crtc;
1113
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1114
	int lane_count, clock;
1115
	int min_lane_count = 1;
1116
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1117
	/* Conveniently, the link BW constants become indices with a shift...*/
1118
	int min_clock = 0;
1119
	int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
1120
	int bpp, mode_rate;
1121
	static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
1122
	int link_avail, link_clock;
1123

1124
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1125 1126
		pipe_config->has_pch_encoder = true;

1127
	pipe_config->has_dp_encoder = true;
1128
	pipe_config->has_drrs = false;
1129
	pipe_config->has_audio = intel_dp->has_audio;
1130

1131 1132 1133
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1134 1135 1136 1137
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1138 1139
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1140 1141
	}

1142
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1143 1144
		return false;

1145 1146
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max bw %02x pixel clock %iKHz\n",
1147 1148
		      max_lane_count, bws[max_clock],
		      adjusted_mode->crtc_clock);
1149

1150 1151
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1152
	bpp = pipe_config->pipe_bpp;
1153 1154 1155 1156 1157 1158 1159
	if (is_edp(intel_dp)) {
		if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp_bpp);
			bpp = dev_priv->vbt.edp_bpp;
		}

1160 1161 1162 1163 1164 1165 1166 1167 1168
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1169
	}
1170

1171
	for (; bpp >= 6*3; bpp -= 2*3) {
1172 1173
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1174

1175 1176
		for (clock = min_clock; clock <= max_clock; clock++) {
			for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
				link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1187

1188
	return false;
1189

1190
found:
1191 1192 1193 1194 1195 1196
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1197
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
1198 1199 1200 1201 1202
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

1203
	if (intel_dp->color_range)
1204
		pipe_config->limited_color_range = true;
1205

1206 1207
	intel_dp->link_bw = bws[clock];
	intel_dp->lane_count = lane_count;
1208
	pipe_config->pipe_bpp = bpp;
1209
	pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
1210

1211 1212
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
1213
		      pipe_config->port_clock, bpp);
1214 1215
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1216

1217
	intel_link_compute_m_n(bpp, lane_count,
1218 1219
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1220
			       &pipe_config->dp_m_n);
1221

1222 1223
	if (intel_connector->panel.downclock_mode != NULL &&
		intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
1224
			pipe_config->has_drrs = true;
1225 1226 1227 1228 1229 1230
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1231
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1232 1233 1234
		hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
	else
		intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
1235

1236
	return true;
1237 1238
}

1239
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
1240
{
1241 1242 1243
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
1244 1245 1246
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1247
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
1248 1249 1250
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

1251
	if (crtc->config.port_clock == 162000) {
1252 1253 1254 1255
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
1256
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
1257
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
1258 1259
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
1260
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
1261
	}
1262

1263 1264 1265 1266 1267 1268
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

1269
static void intel_dp_prepare(struct intel_encoder *encoder)
1270
{
1271
	struct drm_device *dev = encoder->base.dev;
1272
	struct drm_i915_private *dev_priv = dev->dev_private;
1273
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1274
	enum port port = dp_to_dig_port(intel_dp)->port;
1275 1276
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
1277

1278
	/*
K
Keith Packard 已提交
1279
	 * There are four kinds of DP registers:
1280 1281
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1282 1283
	 * 	SNB CPU
	 *	IVB CPU
1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1294

1295 1296 1297 1298
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1299

1300 1301
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1302
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
1303

1304
	if (crtc->config.has_audio) {
1305
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
1306
				 pipe_name(crtc->pipe));
C
Chris Wilson 已提交
1307
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
1308
		intel_write_eld(encoder);
1309
	}
1310

1311
	/* Split out the IBX/CPU vs CPT settings */
1312

1313
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
1314 1315 1316 1317 1318 1319
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1320
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1321 1322
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1323
		intel_dp->DP |= crtc->pipe << 29;
1324
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1325
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
1326
			intel_dp->DP |= intel_dp->color_range;
1327 1328 1329 1330 1331 1332 1333

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1334
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1335 1336
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1337 1338 1339 1340 1341 1342
		if (!IS_CHERRYVIEW(dev)) {
			if (crtc->pipe == 1)
				intel_dp->DP |= DP_PIPEB_SELECT;
		} else {
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
		}
1343 1344
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1345
	}
1346 1347
}

1348 1349
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1350

1351 1352
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1353

1354 1355
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1356

1357
static void wait_panel_status(struct intel_dp *intel_dp,
1358 1359
				       u32 mask,
				       u32 value)
1360
{
1361
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1362
	struct drm_i915_private *dev_priv = dev->dev_private;
1363 1364
	u32 pp_stat_reg, pp_ctrl_reg;

V
Ville Syrjälä 已提交
1365 1366
	lockdep_assert_held(&dev_priv->pps_mutex);

1367 1368
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1369

1370
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1371 1372 1373
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1374

1375
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1376
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1377 1378
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1379
	}
1380 1381

	DRM_DEBUG_KMS("Wait complete\n");
1382
}
1383

1384
static void wait_panel_on(struct intel_dp *intel_dp)
1385 1386
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1387
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1388 1389
}

1390
static void wait_panel_off(struct intel_dp *intel_dp)
1391 1392
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1393
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1394 1395
}

1396
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1397 1398
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1399 1400 1401 1402 1403 1404

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1405
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1406 1407
}

1408
static void wait_backlight_on(struct intel_dp *intel_dp)
1409 1410 1411 1412 1413
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1414
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1415 1416 1417 1418
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1419

1420 1421 1422 1423
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1424
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1425
{
1426 1427 1428
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1429

V
Ville Syrjälä 已提交
1430 1431
	lockdep_assert_held(&dev_priv->pps_mutex);

1432
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1433 1434 1435
	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1436 1437
}

1438 1439 1440 1441 1442
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1443
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1444
{
1445
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1446 1447
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1448
	struct drm_i915_private *dev_priv = dev->dev_private;
1449
	enum intel_display_power_domain power_domain;
1450
	u32 pp;
1451
	u32 pp_stat_reg, pp_ctrl_reg;
1452
	bool need_to_disable = !intel_dp->want_panel_vdd;
1453

V
Ville Syrjälä 已提交
1454 1455
	lockdep_assert_held(&dev_priv->pps_mutex);

1456
	if (!is_edp(intel_dp))
1457
		return false;
1458 1459

	intel_dp->want_panel_vdd = true;
1460

1461
	if (edp_have_panel_vdd(intel_dp))
1462
		return need_to_disable;
1463

1464 1465
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
1466

1467
	DRM_DEBUG_KMS("Turning eDP VDD on\n");
1468

1469 1470
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1471

1472
	pp = ironlake_get_pp_control(intel_dp);
1473
	pp |= EDP_FORCE_VDD;
1474

1475 1476
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1477 1478 1479 1480 1481

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1482 1483 1484
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1485
	if (!edp_have_panel_power(intel_dp)) {
1486
		DRM_DEBUG_KMS("eDP was not running\n");
1487 1488
		msleep(intel_dp->panel_power_up_delay);
	}
1489 1490 1491 1492

	return need_to_disable;
}

1493 1494 1495 1496 1497 1498 1499
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1500
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1501
{
1502
	bool vdd;
1503

1504 1505 1506
	if (!is_edp(intel_dp))
		return;

1507
	pps_lock(intel_dp);
1508
	vdd = edp_panel_vdd_on(intel_dp);
1509
	pps_unlock(intel_dp);
1510 1511

	WARN(!vdd, "eDP VDD already requested on\n");
1512 1513
}

1514
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1515
{
1516
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1517
	struct drm_i915_private *dev_priv = dev->dev_private;
1518 1519 1520 1521
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1522
	u32 pp;
1523
	u32 pp_stat_reg, pp_ctrl_reg;
1524

V
Ville Syrjälä 已提交
1525
	lockdep_assert_held(&dev_priv->pps_mutex);
1526

1527
	WARN_ON(intel_dp->want_panel_vdd);
1528

1529
	if (!edp_have_panel_vdd(intel_dp))
1530
		return;
1531

1532
	DRM_DEBUG_KMS("Turning eDP VDD off\n");
1533

1534 1535
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1536

1537 1538
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1539

1540 1541
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
1542

1543 1544 1545
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1546

1547 1548
	if ((pp & POWER_TARGET_ON) == 0)
		intel_dp->last_power_cycle = jiffies;
1549

1550 1551
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1552
}
1553

1554
static void edp_panel_vdd_work(struct work_struct *__work)
1555 1556 1557 1558
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

1559
	pps_lock(intel_dp);
1560 1561
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
1562
	pps_unlock(intel_dp);
1563 1564
}

1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1578 1579 1580 1581 1582
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1583
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1584
{
V
Ville Syrjälä 已提交
1585 1586 1587 1588 1589
	struct drm_i915_private *dev_priv =
		intel_dp_to_dev(intel_dp)->dev_private;

	lockdep_assert_held(&dev_priv->pps_mutex);

1590 1591
	if (!is_edp(intel_dp))
		return;
1592

1593
	WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
1594

1595 1596
	intel_dp->want_panel_vdd = false;

1597
	if (sync)
1598
		edp_panel_vdd_off_sync(intel_dp);
1599 1600
	else
		edp_panel_vdd_schedule_off(intel_dp);
1601 1602
}

1603
static void edp_panel_on(struct intel_dp *intel_dp)
1604
{
1605
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1606
	struct drm_i915_private *dev_priv = dev->dev_private;
1607
	u32 pp;
1608
	u32 pp_ctrl_reg;
1609

1610 1611
	lockdep_assert_held(&dev_priv->pps_mutex);

1612
	if (!is_edp(intel_dp))
1613
		return;
1614 1615 1616

	DRM_DEBUG_KMS("Turn eDP power on\n");

1617
	if (edp_have_panel_power(intel_dp)) {
1618
		DRM_DEBUG_KMS("eDP power already on\n");
1619
		return;
1620
	}
1621

1622
	wait_panel_power_cycle(intel_dp);
1623

1624
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1625
	pp = ironlake_get_pp_control(intel_dp);
1626 1627 1628
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1629 1630
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1631
	}
1632

1633
	pp |= POWER_TARGET_ON;
1634 1635 1636
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1637 1638
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1639

1640
	wait_panel_on(intel_dp);
1641
	intel_dp->last_power_on = jiffies;
1642

1643 1644
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1645 1646
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1647
	}
1648
}
V
Ville Syrjälä 已提交
1649

1650 1651 1652 1653 1654 1655 1656
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
1657
	pps_unlock(intel_dp);
1658 1659
}

1660 1661

static void edp_panel_off(struct intel_dp *intel_dp)
1662
{
1663 1664
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1665
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1666
	struct drm_i915_private *dev_priv = dev->dev_private;
1667
	enum intel_display_power_domain power_domain;
1668
	u32 pp;
1669
	u32 pp_ctrl_reg;
1670

1671 1672
	lockdep_assert_held(&dev_priv->pps_mutex);

1673 1674
	if (!is_edp(intel_dp))
		return;
1675

1676
	DRM_DEBUG_KMS("Turn eDP power off\n");
1677

1678 1679
	WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");

1680
	pp = ironlake_get_pp_control(intel_dp);
1681 1682
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
1683 1684
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
1685

1686
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1687

1688 1689
	intel_dp->want_panel_vdd = false;

1690 1691
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1692

1693
	intel_dp->last_power_cycle = jiffies;
1694
	wait_panel_off(intel_dp);
1695 1696

	/* We got a reference when we enabled the VDD. */
1697 1698
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1699
}
V
Ville Syrjälä 已提交
1700

1701 1702 1703 1704 1705 1706 1707
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
1708
	pps_unlock(intel_dp);
1709 1710
}

1711 1712
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
1713
{
1714 1715
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1716 1717
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1718
	u32 pp_ctrl_reg;
1719

1720 1721 1722 1723 1724 1725
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1726
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
1727

1728
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1729

1730
	pp = ironlake_get_pp_control(intel_dp);
1731
	pp |= EDP_BLC_ENABLE;
1732

1733
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1734 1735 1736

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
1737

1738
	pps_unlock(intel_dp);
1739 1740
}

1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
1755
{
1756
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1757 1758
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1759
	u32 pp_ctrl_reg;
1760

1761 1762 1763
	if (!is_edp(intel_dp))
		return;

1764
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1765

1766
	pp = ironlake_get_pp_control(intel_dp);
1767
	pp &= ~EDP_BLC_ENABLE;
1768

1769
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1770 1771 1772

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1773

1774
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1775 1776

	intel_dp->last_backlight_off = jiffies;
1777
	edp_wait_backlight_off(intel_dp);
1778
}
1779

1780 1781 1782 1783 1784 1785 1786
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
1787

1788
	_intel_edp_backlight_off(intel_dp);
1789
	intel_panel_disable_backlight(intel_dp->attached_connector);
1790
}
1791

1792 1793 1794 1795 1796 1797 1798 1799
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
1800 1801
	bool is_enabled;

1802
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1803
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
1804
	pps_unlock(intel_dp);
1805 1806 1807 1808

	if (is_enabled == enable)
		return;

1809 1810
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
1811 1812 1813 1814 1815 1816 1817

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

1818
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
1819
{
1820 1821 1822
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1823 1824 1825
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1826 1827 1828
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1829 1830
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1831 1832 1833 1834 1835 1836 1837 1838 1839
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
1840 1841
	POSTING_READ(DP_A);
	udelay(200);
1842 1843
}

1844
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
1845
{
1846 1847 1848
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1849 1850 1851
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1852 1853 1854
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1855
	dpa_ctl = I915_READ(DP_A);
1856 1857 1858 1859 1860 1861 1862
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
1863
	dpa_ctl &= ~DP_PLL_ENABLE;
1864
	I915_WRITE(DP_A, dpa_ctl);
1865
	POSTING_READ(DP_A);
1866 1867 1868
	udelay(200);
}

1869
/* If the sink supports it, try to set the power state appropriately */
1870
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1871 1872 1873 1874 1875 1876 1877 1878
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
1879 1880
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
1881 1882 1883 1884 1885 1886
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
1887 1888
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
1889 1890 1891 1892 1893
			if (ret == 1)
				break;
			msleep(1);
		}
	}
1894 1895 1896 1897

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
1898 1899
}

1900 1901
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
1902
{
1903
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1904
	enum port port = dp_to_dig_port(intel_dp)->port;
1905 1906
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1907 1908 1909 1910
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
1911
	if (!intel_display_power_is_enabled(dev_priv, power_domain))
1912 1913 1914
		return false;

	tmp = I915_READ(intel_dp->output_reg);
1915 1916 1917 1918

	if (!(tmp & DP_PORT_EN))
		return false;

1919
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
1920
		*pipe = PORT_TO_PIPE_CPT(tmp);
1921 1922
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
1923
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

1944
		for_each_pipe(dev_priv, i) {
1945 1946 1947 1948 1949 1950 1951
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

1952 1953 1954
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
1955

1956 1957
	return true;
}
1958

1959 1960 1961 1962 1963
static void intel_dp_get_config(struct intel_encoder *encoder,
				struct intel_crtc_config *pipe_config)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
1964 1965 1966 1967
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1968
	int dotclock;
1969

1970 1971 1972 1973
	tmp = I915_READ(intel_dp->output_reg);
	if (tmp & DP_AUDIO_OUTPUT_ENABLE)
		pipe_config->has_audio = true;

1974 1975 1976 1977 1978
	if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
		if (tmp & DP_SYNC_HS_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1979

1980 1981 1982 1983 1984 1985 1986 1987 1988 1989
		if (tmp & DP_SYNC_VS_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1990

1991 1992 1993 1994 1995
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
1996 1997

	pipe_config->adjusted_mode.flags |= flags;
1998

1999 2000 2001 2002
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
	    tmp & DP_COLOR_RANGE_16_235)
		pipe_config->limited_color_range = true;

2003 2004 2005 2006
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

2007
	if (port == PORT_A) {
2008 2009 2010 2011 2012
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2013 2014 2015 2016 2017 2018 2019

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

2020
	pipe_config->adjusted_mode.crtc_clock = dotclock;
2021

2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
2041 2042
}

2043
static bool is_edp_psr(struct intel_dp *intel_dp)
2044
{
2045
	return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
2046 2047
}

R
Rodrigo Vivi 已提交
2048 2049 2050 2051
static bool intel_edp_is_psr_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

2052
	if (!HAS_PSR(dev))
R
Rodrigo Vivi 已提交
2053 2054
		return false;

2055
	return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
R
Rodrigo Vivi 已提交
2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086
}

static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
				    struct edp_vsc_psr *vsc_psr)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
	u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
	uint32_t *data = (uint32_t *) vsc_psr;
	unsigned int i;

	/* As per BSPec (Pipe Video Data Island Packet), we need to disable
	   the video DIP being updated before program video DIP data buffer
	   registers for DIP being updated. */
	I915_WRITE(ctl_reg, 0);
	POSTING_READ(ctl_reg);

	for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
		if (i < sizeof(struct edp_vsc_psr))
			I915_WRITE(data_reg + i, *data++);
		else
			I915_WRITE(data_reg + i, 0);
	}

	I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
	POSTING_READ(ctl_reg);
}

2087
static void intel_edp_psr_setup_vsc(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101
{
	struct edp_vsc_psr psr_vsc;

	/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
	memset(&psr_vsc, 0, sizeof(psr_vsc));
	psr_vsc.sdp_header.HB0 = 0;
	psr_vsc.sdp_header.HB1 = 0x7;
	psr_vsc.sdp_header.HB2 = 0x2;
	psr_vsc.sdp_header.HB3 = 0x8;
	intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
}

static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
{
2102 2103
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
R
Rodrigo Vivi 已提交
2104
	struct drm_i915_private *dev_priv = dev->dev_private;
2105
	uint32_t aux_clock_divider;
R
Rodrigo Vivi 已提交
2106
	int precharge = 0x3;
2107
	bool only_standby = false;
2108 2109 2110 2111 2112 2113 2114 2115 2116 2117
	static const uint8_t aux_msg[] = {
		[0] = DP_AUX_NATIVE_WRITE << 4,
		[1] = DP_SET_POWER >> 8,
		[2] = DP_SET_POWER & 0xff,
		[3] = 1 - 1,
		[4] = DP_SET_POWER_D0,
	};
	int i;

	BUILD_BUG_ON(sizeof(aux_msg) > 20);
R
Rodrigo Vivi 已提交
2118

2119 2120
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

2121 2122 2123
	if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
		only_standby = true;

R
Rodrigo Vivi 已提交
2124
	/* Enable PSR in sink */
2125
	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
2126 2127
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
R
Rodrigo Vivi 已提交
2128
	else
2129 2130
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
R
Rodrigo Vivi 已提交
2131 2132

	/* Setup AUX registers */
2133 2134 2135 2136
	for (i = 0; i < sizeof(aux_msg); i += 4)
		I915_WRITE(EDP_PSR_AUX_DATA1(dev) + i,
			   pack_aux(&aux_msg[i], sizeof(aux_msg) - i));

2137
	I915_WRITE(EDP_PSR_AUX_CTL(dev),
R
Rodrigo Vivi 已提交
2138
		   DP_AUX_CH_CTL_TIME_OUT_400us |
2139
		   (sizeof(aux_msg) << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
R
Rodrigo Vivi 已提交
2140 2141 2142 2143 2144 2145
		   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
		   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
}

static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
{
2146 2147
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
R
Rodrigo Vivi 已提交
2148 2149 2150 2151
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t max_sleep_time = 0x1f;
	uint32_t idle_frames = 1;
	uint32_t val = 0x0;
B
Ben Widawsky 已提交
2152
	const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
2153 2154 2155 2156
	bool only_standby = false;

	if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
		only_standby = true;
R
Rodrigo Vivi 已提交
2157

2158
	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
R
Rodrigo Vivi 已提交
2159 2160 2161 2162
		val |= EDP_PSR_LINK_STANDBY;
		val |= EDP_PSR_TP2_TP3_TIME_0us;
		val |= EDP_PSR_TP1_TIME_0us;
		val |= EDP_PSR_SKIP_AUX_EXIT;
2163
		val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
R
Rodrigo Vivi 已提交
2164 2165 2166
	} else
		val |= EDP_PSR_LINK_DISABLE;

2167
	I915_WRITE(EDP_PSR_CTL(dev), val |
B
Ben Widawsky 已提交
2168
		   (IS_BROADWELL(dev) ? 0 : link_entry_time) |
R
Rodrigo Vivi 已提交
2169 2170 2171 2172 2173
		   max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
		   idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
		   EDP_PSR_ENABLE);
}

2174 2175 2176 2177 2178 2179 2180 2181
static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

2182 2183 2184 2185
	lockdep_assert_held(&dev_priv->psr.lock);
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
	WARN_ON(!drm_modeset_is_locked(&crtc->mutex));

R
Rodrigo Vivi 已提交
2186 2187
	dev_priv->psr.source_ok = false;

2188
	if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
2189 2190 2191 2192
		DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
		return false;
	}

2193
	if (!i915.enable_psr) {
2194 2195 2196 2197
		DRM_DEBUG_KMS("PSR disable by flag\n");
		return false;
	}

2198 2199 2200 2201
	/* Below limitations aren't valid for Broadwell */
	if (IS_BROADWELL(dev))
		goto out;

2202 2203 2204 2205 2206 2207
	if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
	    S3D_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
		return false;
	}

2208
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
2209 2210 2211 2212
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
		return false;
	}

2213
 out:
R
Rodrigo Vivi 已提交
2214
	dev_priv->psr.source_ok = true;
2215 2216 2217
	return true;
}

2218
static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
2219
{
2220 2221 2222
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
2223

2224 2225
	WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
	WARN_ON(dev_priv->psr.active);
2226
	lockdep_assert_held(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2227

2228
	/* Enable/Re-enable PSR on the host */
R
Rodrigo Vivi 已提交
2229
	intel_edp_psr_enable_source(intel_dp);
2230 2231

	dev_priv->psr.active = true;
R
Rodrigo Vivi 已提交
2232 2233
}

2234 2235 2236
void intel_edp_psr_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2237
	struct drm_i915_private *dev_priv = dev->dev_private;
2238

2239 2240 2241 2242 2243
	if (!HAS_PSR(dev)) {
		DRM_DEBUG_KMS("PSR not supported on this platform\n");
		return;
	}

2244 2245 2246 2247 2248
	if (!is_edp_psr(intel_dp)) {
		DRM_DEBUG_KMS("PSR not supported by this panel\n");
		return;
	}

2249
	mutex_lock(&dev_priv->psr.lock);
2250 2251
	if (dev_priv->psr.enabled) {
		DRM_DEBUG_KMS("PSR already in use\n");
2252
		goto unlock;
2253 2254
	}

2255 2256 2257
	if (!intel_edp_psr_match_conditions(intel_dp))
		goto unlock;

2258 2259
	dev_priv->psr.busy_frontbuffer_bits = 0;

2260
	intel_edp_psr_setup_vsc(intel_dp);
2261

2262 2263 2264
	/* Avoid continuous PSR exit by masking memup and hpd */
	I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
		   EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
2265

2266 2267 2268
	/* Enable PSR on the panel */
	intel_edp_psr_enable_sink(intel_dp);

2269 2270
	dev_priv->psr.enabled = intel_dp;
unlock:
2271
	mutex_unlock(&dev_priv->psr.lock);
2272 2273
}

R
Rodrigo Vivi 已提交
2274 2275 2276 2277 2278
void intel_edp_psr_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

2279 2280 2281 2282 2283 2284
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

2285 2286 2287 2288 2289 2290 2291 2292
	if (dev_priv->psr.active) {
		I915_WRITE(EDP_PSR_CTL(dev),
			   I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);

		/* Wait till PSR is idle */
		if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
			       EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
			DRM_ERROR("Timed out waiting for PSR Idle State\n");
R
Rodrigo Vivi 已提交
2293

2294 2295 2296 2297
		dev_priv->psr.active = false;
	} else {
		WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
	}
2298

2299
	dev_priv->psr.enabled = NULL;
2300
	mutex_unlock(&dev_priv->psr.lock);
2301 2302

	cancel_delayed_work_sync(&dev_priv->psr.work);
R
Rodrigo Vivi 已提交
2303 2304
}

2305
static void intel_edp_psr_work(struct work_struct *work)
2306 2307 2308
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), psr.work.work);
2309 2310
	struct intel_dp *intel_dp = dev_priv->psr.enabled;

2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321
	/* We have to make sure PSR is ready for re-enable
	 * otherwise it keeps disabled until next full enable/disable cycle.
	 * PSR might take some time to get fully disabled
	 * and be ready for re-enable.
	 */
	if (wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev_priv->dev)) &
		      EDP_PSR_STATUS_STATE_MASK) == 0, 50)) {
		DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
		return;
	}

2322 2323 2324
	mutex_lock(&dev_priv->psr.lock);
	intel_dp = dev_priv->psr.enabled;

2325
	if (!intel_dp)
2326
		goto unlock;
2327

2328 2329 2330 2331 2332 2333 2334 2335 2336
	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
	if (dev_priv->psr.busy_frontbuffer_bits)
		goto unlock;

	intel_edp_psr_do_enable(intel_dp);
2337 2338
unlock:
	mutex_unlock(&dev_priv->psr.lock);
2339 2340
}

2341
static void intel_edp_psr_do_exit(struct drm_device *dev)
2342 2343 2344
{
	struct drm_i915_private *dev_priv = dev->dev_private;

2345 2346 2347 2348 2349 2350 2351 2352 2353
	if (dev_priv->psr.active) {
		u32 val = I915_READ(EDP_PSR_CTL(dev));

		WARN_ON(!(val & EDP_PSR_ENABLE));

		I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);

		dev_priv->psr.active = false;
	}
2354

2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410
}

void intel_edp_psr_invalidate(struct drm_device *dev,
			      unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

	intel_edp_psr_do_exit(dev);

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);

	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
	mutex_unlock(&dev_priv->psr.lock);
}

void intel_edp_psr_flush(struct drm_device *dev,
			 unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;

	/*
	 * On Haswell sprite plane updates don't result in a psr invalidating
	 * signal in the hardware. Which means we need to manually fake this in
	 * software for all flushes, not just when we've seen a preceding
	 * invalidation through frontbuffer rendering.
	 */
	if (IS_HASWELL(dev) &&
	    (frontbuffer_bits & INTEL_FRONTBUFFER_SPRITE(pipe)))
		intel_edp_psr_do_exit(dev);

	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
		schedule_delayed_work(&dev_priv->psr.work,
				      msecs_to_jiffies(100));
2411
	mutex_unlock(&dev_priv->psr.lock);
2412 2413 2414 2415 2416 2417 2418
}

void intel_edp_psr_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
2419
	mutex_init(&dev_priv->psr.lock);
2420 2421
}

2422
static void intel_disable_dp(struct intel_encoder *encoder)
2423
{
2424
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2425
	struct drm_device *dev = encoder->base.dev;
2426 2427 2428

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2429
	intel_edp_panel_vdd_on(intel_dp);
2430
	intel_edp_backlight_off(intel_dp);
2431
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2432
	intel_edp_panel_off(intel_dp);
2433

2434 2435
	/* disable the port before the pipe on g4x */
	if (INTEL_INFO(dev)->gen < 5)
2436
		intel_dp_link_down(intel_dp);
2437 2438
}

2439
static void ilk_post_disable_dp(struct intel_encoder *encoder)
2440
{
2441
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2442
	enum port port = dp_to_dig_port(intel_dp)->port;
2443

2444
	intel_dp_link_down(intel_dp);
2445 2446
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2447 2448 2449 2450 2451 2452 2453
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2454 2455
}

2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->dpio_lock);

	/* Propagate soft reset to data lane reset */
2473
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2474
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2475
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2476

2477 2478 2479 2480 2481 2482 2483 2484 2485
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2486
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2487
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2488 2489 2490 2491

	mutex_unlock(&dev_priv->dpio_lock);
}

2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

	} else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

static void intel_dp_enable_port(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* enable with pattern 1 (as per spec) */
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP,
				 DP_TRAINING_PATTERN_1);

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2597 2598
}

2599
static void intel_enable_dp(struct intel_encoder *encoder)
2600
{
2601 2602 2603 2604
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2605

2606 2607
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2608

2609 2610 2611 2612 2613
	pps_lock(intel_dp);

	if (IS_VALLEYVIEW(dev))
		vlv_init_panel_power_sequencer(intel_dp);

2614
	intel_dp_enable_port(intel_dp);
2615 2616 2617 2618 2619 2620 2621

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2622 2623 2624
	if (IS_VALLEYVIEW(dev))
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));

2625
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2626 2627
	intel_dp_start_link_train(intel_dp);
	intel_dp_complete_link_train(intel_dp);
2628
	intel_dp_stop_link_train(intel_dp);
2629
}
2630

2631 2632
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2633 2634
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2635
	intel_enable_dp(encoder);
2636
	intel_edp_backlight_on(intel_dp);
2637
}
2638

2639 2640
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2641 2642
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2643
	intel_edp_backlight_on(intel_dp);
2644 2645
}

2646
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2647 2648 2649 2650
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

2651 2652
	intel_dp_prepare(encoder);

2653 2654 2655
	/* Only ilk+ has port A */
	if (dport->port == PORT_A) {
		ironlake_set_pll_cpu_edp(intel_dp);
2656
		ironlake_edp_pll_on(intel_dp);
2657
	}
2658 2659
}

2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
	int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2686 2687 2688 2689 2690 2691 2692 2693
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2694 2695 2696
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2697 2698 2699
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *intel_dp;
2700
		enum port port;
2701 2702 2703 2704 2705

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2706
		port = dp_to_dig_port(intel_dp)->port;
2707 2708 2709 2710 2711

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2712
			      pipe_name(pipe), port_name(port));
2713 2714

		/* make sure vdd is off before we steal it */
2715
		vlv_detach_power_sequencer(intel_dp);
2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2729 2730 2731
	if (!is_edp(intel_dp))
		return;

2732 2733 2734 2735 2736 2737 2738 2739 2740
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2741
		vlv_detach_power_sequencer(intel_dp);
2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2756 2757
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2758 2759
}

2760
static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2761
{
2762
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2763
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2764
	struct drm_device *dev = encoder->base.dev;
2765
	struct drm_i915_private *dev_priv = dev->dev_private;
2766
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2767
	enum dpio_channel port = vlv_dport_to_channel(dport);
2768 2769
	int pipe = intel_crtc->pipe;
	u32 val;
2770

2771
	mutex_lock(&dev_priv->dpio_lock);
2772

2773
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
2774 2775 2776 2777 2778 2779
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
2780 2781 2782
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
2783

2784 2785 2786
	mutex_unlock(&dev_priv->dpio_lock);

	intel_enable_dp(encoder);
2787 2788
}

2789
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2790 2791 2792 2793
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2794 2795
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2796
	enum dpio_channel port = vlv_dport_to_channel(dport);
2797
	int pipe = intel_crtc->pipe;
2798

2799 2800
	intel_dp_prepare(encoder);

2801
	/* Program Tx lane resets to default */
2802
	mutex_lock(&dev_priv->dpio_lock);
2803
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2804 2805
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2806
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2807 2808 2809 2810 2811 2812
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2813 2814 2815
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
2816
	mutex_unlock(&dev_priv->dpio_lock);
2817 2818
}

2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
	int data, i;
2830
	u32 val;
2831 2832

	mutex_lock(&dev_priv->dpio_lock);
2833

2834 2835 2836 2837 2838 2839 2840 2841 2842
	/* allow hardware to manage TX FIFO reset source */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);

2843
	/* Deassert soft data lane reset*/
2844
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2845
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2846 2847 2848 2849 2850 2851 2852 2853 2854
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2855

2856
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2857
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2858
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2859 2860

	/* Program Tx lane latency optimal setting*/
2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880
	for (i = 0; i < 4; i++) {
		/* Set the latency optimal bit */
		data = (i == 1) ? 0x0 : 0x6;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
				data << DPIO_FRC_LATENCY_SHFIT);

		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
	/* FIXME: Fix up value only after power analysis */

	mutex_unlock(&dev_priv->dpio_lock);

	intel_enable_dp(encoder);
}

2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

2892 2893
	intel_dp_prepare(encoder);

2894 2895
	mutex_lock(&dev_priv->dpio_lock);

2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

	mutex_unlock(&dev_priv->dpio_lock);
}

2947
/*
2948 2949
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
2950 2951 2952
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
2953
 */
2954 2955 2956
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
2957
{
2958 2959
	ssize_t ret;
	int i;
2960 2961

	for (i = 0; i < 3; i++) {
2962 2963 2964
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
2965 2966
		msleep(1);
	}
2967

2968
	return ret;
2969 2970 2971 2972 2973 2974 2975
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
2976
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2977
{
2978 2979 2980 2981
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2982 2983
}

2984
/* These are source-specific values. */
2985
static uint8_t
K
Keith Packard 已提交
2986
intel_dp_voltage_max(struct intel_dp *intel_dp)
2987
{
2988
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2989
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2990

2991 2992 2993
	if (INTEL_INFO(dev)->gen >= 9)
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
	else if (IS_VALLEYVIEW(dev))
2994
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2995
	else if (IS_GEN7(dev) && port == PORT_A)
2996
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2997
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
2998
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
2999
	else
3000
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3001 3002 3003 3004 3005
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3006
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3007
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3008

3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3021
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3022 3023 3024 3025 3026 3027 3028
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3029
		default:
3030
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3031
		}
3032 3033
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3034 3035 3036 3037 3038 3039 3040
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3041
		default:
3042
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3043
		}
3044
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
3045
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3046 3047 3048 3049 3050
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3051
		default:
3052
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3053 3054 3055
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3056 3057 3058 3059 3060 3061 3062
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3063
		default:
3064
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3065
		}
3066 3067 3068
	}
}

3069 3070 3071 3072 3073
static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3074 3075
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
3076 3077 3078
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
3079
	enum dpio_channel port = vlv_dport_to_channel(dport);
3080
	int pipe = intel_crtc->pipe;
3081 3082

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3083
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3084 3085
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3086
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3087 3088 3089
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3090
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3091 3092 3093
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3094
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3095 3096 3097
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3098
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3099 3100 3101 3102 3103 3104 3105
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3106
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3107 3108
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3109
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3110 3111 3112
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3113
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3114 3115 3116
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3117
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3118 3119 3120 3121 3122 3123 3124
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3125
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3126 3127
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3128
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3129 3130 3131
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3132
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3133 3134 3135 3136 3137 3138 3139
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3140
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3141 3142
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3143
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3155
	mutex_lock(&dev_priv->dpio_lock);
3156 3157 3158
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
3159
			 uniqtranscale_reg_value);
3160 3161 3162 3163
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
3164
	mutex_unlock(&dev_priv->dpio_lock);
3165 3166 3167 3168

	return 0;
}

3169 3170 3171 3172 3173 3174
static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
3175
	u32 deemph_reg_value, margin_reg_value, val;
3176 3177
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
3178 3179
	enum pipe pipe = intel_crtc->pipe;
	int i;
3180 3181

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3182
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3183
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3184
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3185 3186 3187
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3188
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3189 3190 3191
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3192
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3193 3194 3195
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3196
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3197 3198 3199 3200 3201 3202 3203 3204
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
3205
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3206
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3207
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3208 3209 3210
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3211
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3212 3213 3214
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3215
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3216 3217 3218 3219 3220 3221 3222
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3223
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3224
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3225
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3226 3227 3228
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3229
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3230 3231 3232 3233 3234 3235 3236
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3237
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3238
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3239
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

	mutex_lock(&dev_priv->dpio_lock);

	/* Clear calc init */
3254 3255
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3256 3257
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3258 3259 3260 3261
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3262 3263
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3264
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3265

3266 3267 3268 3269 3270 3271 3272 3273 3274 3275
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);

3276
	/* Program swing deemph */
3277 3278 3279 3280 3281 3282
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
3283 3284

	/* Program swing margin */
3285 3286
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3287 3288
		val &= ~DPIO_SWING_MARGIN000_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
3289 3290
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
3291 3292

	/* Disable unique transition scale */
3293 3294 3295 3296 3297
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
		val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
	}
3298 3299

	if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
3300
			== DP_TRAIN_PRE_EMPH_LEVEL_0) &&
3301
		((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
3302
			== DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
3303 3304 3305 3306 3307 3308 3309

		/*
		 * The document said it needs to set bit 27 for ch0 and bit 26
		 * for ch1. Might be a typo in the doc.
		 * For now, for this unique transition scale selection, set bit
		 * 27 for ch0 and ch1.
		 */
3310 3311 3312 3313 3314
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
		}
3315

3316 3317 3318 3319 3320 3321
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
			val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
		}
3322 3323 3324
	}

	/* Start swing calculation */
3325 3326 3327 3328 3329 3330 3331
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

	mutex_unlock(&dev_priv->dpio_lock);

	return 0;
}

3343
static void
J
Jani Nikula 已提交
3344 3345
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
3346 3347 3348 3349
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
3350 3351
	uint8_t voltage_max;
	uint8_t preemph_max;
3352

3353
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
3354 3355
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
3356 3357 3358 3359 3360 3361 3362

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
3363
	voltage_max = intel_dp_voltage_max(intel_dp);
3364 3365
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
3366

K
Keith Packard 已提交
3367 3368 3369
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
3370 3371

	for (lane = 0; lane < 4; lane++)
3372
		intel_dp->train_set[lane] = v | p;
3373 3374 3375
}

static uint32_t
3376
intel_gen4_signal_levels(uint8_t train_set)
3377
{
3378
	uint32_t	signal_levels = 0;
3379

3380
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3381
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3382 3383 3384
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3385
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3386 3387
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3388
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3389 3390
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3391
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3392 3393 3394
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3395
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3396
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3397 3398 3399
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3400
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3401 3402
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3403
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3404 3405
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3406
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3407 3408 3409 3410 3411 3412
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3413 3414 3415 3416
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
3417 3418 3419
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3420 3421
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3422
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3423
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3424
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3425 3426
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3427
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3428 3429
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3430
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3431 3432
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3433
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3434
	default:
3435 3436 3437
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3438 3439 3440
	}
}

K
Keith Packard 已提交
3441 3442 3443 3444 3445 3446 3447
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3448
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3449
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3450
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3451
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3452
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3453 3454
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3455
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3456
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3457
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3458 3459
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3460
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3461
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3462
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3463 3464 3465 3466 3467 3468 3469 3470 3471
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3472 3473
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
3474
intel_hsw_signal_levels(uint8_t train_set)
3475
{
3476 3477 3478
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3479
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3480
		return DDI_BUF_TRANS_SELECT(0);
3481
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3482
		return DDI_BUF_TRANS_SELECT(1);
3483
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3484
		return DDI_BUF_TRANS_SELECT(2);
3485
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
3486
		return DDI_BUF_TRANS_SELECT(3);
3487

3488
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3489
		return DDI_BUF_TRANS_SELECT(4);
3490
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3491
		return DDI_BUF_TRANS_SELECT(5);
3492
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3493
		return DDI_BUF_TRANS_SELECT(6);
3494

3495
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3496
		return DDI_BUF_TRANS_SELECT(7);
3497
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3498
		return DDI_BUF_TRANS_SELECT(8);
3499 3500 3501
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
3502
		return DDI_BUF_TRANS_SELECT(0);
3503 3504 3505
	}
}

3506 3507 3508 3509 3510
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3511
	enum port port = intel_dig_port->port;
3512 3513 3514 3515
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

3516
	if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
3517 3518
		signal_levels = intel_hsw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
3519 3520 3521
	} else if (IS_CHERRYVIEW(dev)) {
		signal_levels = intel_chv_signal_levels(intel_dp);
		mask = 0;
3522 3523 3524
	} else if (IS_VALLEYVIEW(dev)) {
		signal_levels = intel_vlv_signal_levels(intel_dp);
		mask = 0;
3525
	} else if (IS_GEN7(dev) && port == PORT_A) {
3526 3527
		signal_levels = intel_gen7_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3528
	} else if (IS_GEN6(dev) && port == PORT_A) {
3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540
		signal_levels = intel_gen6_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
		signal_levels = intel_gen4_signal_levels(train_set);
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

	DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	*DP = (*DP & ~mask) | signal_levels;
}

3541
static bool
C
Chris Wilson 已提交
3542
intel_dp_set_link_train(struct intel_dp *intel_dp,
3543
			uint32_t *DP,
3544
			uint8_t dp_train_pat)
3545
{
3546 3547
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3548
	struct drm_i915_private *dev_priv = dev->dev_private;
3549 3550
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
3551

3552
	_intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3553

3554
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
3555
	POSTING_READ(intel_dp->output_reg);
3556

3557 3558
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
3559
	    DP_TRAINING_PATTERN_DISABLE) {
3560 3561 3562 3563 3564 3565
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
3566
	}
3567

3568 3569
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);
3570 3571

	return ret == len;
3572 3573
}

3574 3575 3576 3577
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
3578
	memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
3579 3580 3581 3582 3583 3584
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
3585
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

3598 3599
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
				intel_dp->train_set, intel_dp->lane_count);
3600 3601 3602 3603

	return ret == intel_dp->lane_count;
}

3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3635
/* Enable corresponding port and start training pattern 1 */
3636
void
3637
intel_dp_start_link_train(struct intel_dp *intel_dp)
3638
{
3639
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
3640
	struct drm_device *dev = encoder->dev;
3641 3642
	int i;
	uint8_t voltage;
3643
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
3644
	uint32_t DP = intel_dp->DP;
3645
	uint8_t link_config[2];
3646

P
Paulo Zanoni 已提交
3647
	if (HAS_DDI(dev))
3648 3649
		intel_ddi_prepare_link_retrain(encoder);

3650
	/* Write the link configuration data */
3651 3652 3653 3654
	link_config[0] = intel_dp->link_bw;
	link_config[1] = intel_dp->lane_count;
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
3655
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
3656 3657 3658

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
3659
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
3660 3661

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
3662

3663 3664 3665 3666 3667 3668 3669 3670
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

3671
	voltage = 0xff;
3672 3673
	voltage_tries = 0;
	loop_tries = 0;
3674
	for (;;) {
3675
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3676

3677
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
3678 3679
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3680
			break;
3681
		}
3682

3683
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3684
			DRM_DEBUG_KMS("clock recovery OK\n");
3685 3686 3687 3688 3689 3690
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3691
				break;
3692
		if (i == intel_dp->lane_count) {
3693 3694
			++loop_tries;
			if (loop_tries == 5) {
3695
				DRM_ERROR("too many full retries, give up\n");
3696 3697
				break;
			}
3698 3699 3700
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
3701 3702 3703
			voltage_tries = 0;
			continue;
		}
3704

3705
		/* Check to see if we've tried the same voltage 5 times */
3706
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
3707
			++voltage_tries;
3708
			if (voltage_tries == 5) {
3709
				DRM_ERROR("too many voltage retries, give up\n");
3710 3711 3712 3713 3714
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
3715

3716 3717 3718 3719 3720
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3721 3722
	}

3723 3724 3725
	intel_dp->DP = DP;
}

3726
void
3727 3728 3729
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
3730
	int tries, cr_tries;
3731
	uint32_t DP = intel_dp->DP;
3732 3733 3734 3735 3736
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

	/* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
	if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
		training_pattern = DP_TRAINING_PATTERN_3;
3737

3738
	/* channel equalization */
3739
	if (!intel_dp_set_link_train(intel_dp, &DP,
3740
				     training_pattern |
3741 3742 3743 3744 3745
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

3746
	tries = 0;
3747
	cr_tries = 0;
3748 3749
	channel_eq = false;
	for (;;) {
3750
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3751

3752 3753 3754 3755 3756
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

3757
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
3758 3759
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3760
			break;
3761
		}
3762

3763
		/* Make sure clock is still ok */
3764
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3765
			intel_dp_start_link_train(intel_dp);
3766
			intel_dp_set_link_train(intel_dp, &DP,
3767
						training_pattern |
3768
						DP_LINK_SCRAMBLING_DISABLE);
3769 3770 3771 3772
			cr_tries++;
			continue;
		}

3773
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3774 3775 3776
			channel_eq = true;
			break;
		}
3777

3778 3779 3780 3781
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_link_down(intel_dp);
			intel_dp_start_link_train(intel_dp);
3782
			intel_dp_set_link_train(intel_dp, &DP,
3783
						training_pattern |
3784
						DP_LINK_SCRAMBLING_DISABLE);
3785 3786 3787 3788
			tries = 0;
			cr_tries++;
			continue;
		}
3789

3790 3791 3792 3793 3794
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3795
		++tries;
3796
	}
3797

3798 3799 3800 3801
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

3802
	if (channel_eq)
M
Masanari Iida 已提交
3803
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
3804

3805 3806 3807 3808
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
3809
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
3810
				DP_TRAINING_PATTERN_DISABLE);
3811 3812 3813
}

static void
C
Chris Wilson 已提交
3814
intel_dp_link_down(struct intel_dp *intel_dp)
3815
{
3816
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3817
	enum port port = intel_dig_port->port;
3818
	struct drm_device *dev = intel_dig_port->base.base.dev;
3819
	struct drm_i915_private *dev_priv = dev->dev_private;
3820 3821
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
C
Chris Wilson 已提交
3822
	uint32_t DP = intel_dp->DP;
3823

3824
	if (WARN_ON(HAS_DDI(dev)))
3825 3826
		return;

3827
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3828 3829
		return;

3830
	DRM_DEBUG_KMS("\n");
3831

3832
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
3833
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
3834
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
3835
	} else {
3836 3837 3838 3839
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
3840
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
3841
	}
3842
	POSTING_READ(intel_dp->output_reg);
3843

3844
	if (HAS_PCH_IBX(dev) &&
3845
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
3846
		struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
3847

3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
3862 3863 3864 3865
		if (WARN_ON(crtc == NULL)) {
			/* We should never try to disable a port without a crtc
			 * attached. For paranoia keep the code around for a
			 * bit. */
3866 3867 3868
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
3869
			intel_wait_for_vblank(dev, intel_crtc->pipe);
3870 3871
	}

3872
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
3873 3874
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
3875
	msleep(intel_dp->panel_power_down_delay);
3876 3877
}

3878 3879
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3880
{
R
Rodrigo Vivi 已提交
3881 3882 3883 3884
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

3885 3886
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3887
		return false; /* aux transfer failed */
3888

3889
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3890

3891 3892 3893
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3894 3895
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3896
	if (is_edp(intel_dp)) {
3897 3898 3899
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3900 3901
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3902
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3903
		}
3904 3905
	}

3906 3907 3908 3909
	/* Training Pattern 3 support */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
	    intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
		intel_dp->use_tps3 = true;
3910
		DRM_DEBUG_KMS("Displayport TPS3 supported\n");
3911 3912 3913
	} else
		intel_dp->use_tps3 = false;

3914 3915 3916 3917 3918 3919 3920
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3921 3922 3923
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3924 3925 3926
		return false; /* downstream port status fetch failed */

	return true;
3927 3928
}

3929 3930 3931 3932 3933 3934 3935 3936
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3937
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3938 3939 3940
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3941
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3942 3943 3944 3945
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970
static bool
intel_dp_probe_mst(struct intel_dp *intel_dp)
{
	u8 buf[1];

	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
		if (buf[0] & DP_MST_CAP) {
			DRM_DEBUG_KMS("Sink is MST capable\n");
			intel_dp->is_mst = true;
		} else {
			DRM_DEBUG_KMS("Sink is not MST capable\n");
			intel_dp->is_mst = false;
		}
	}

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	return intel_dp->is_mst;
}

3971 3972 3973 3974 3975 3976
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3977 3978 3979
	u8 buf;
	int test_crc_count;
	int attempts = 6;
3980

R
Rodrigo Vivi 已提交
3981
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3982
		return -EIO;
3983

R
Rodrigo Vivi 已提交
3984
	if (!(buf & DP_TEST_CRC_SUPPORTED))
3985 3986
		return -ENOTTY;

3987 3988 3989
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3990
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3991
				buf | DP_TEST_SINK_START) < 0)
3992
		return -EIO;
3993

3994
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3995
		return -EIO;
R
Rodrigo Vivi 已提交
3996
	test_crc_count = buf & DP_TEST_COUNT_MASK;
3997

R
Rodrigo Vivi 已提交
3998
	do {
3999 4000 4001
		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0)
			return -EIO;
R
Rodrigo Vivi 已提交
4002 4003 4004 4005 4006 4007 4008
		intel_wait_for_vblank(dev, intel_crtc->pipe);
	} while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);

	if (attempts == 0) {
		DRM_ERROR("Panel is unable to calculate CRC after 6 vblanks\n");
		return -EIO;
	}
4009

4010
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
4011
		return -EIO;
4012

4013 4014 4015 4016 4017
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
			       buf & ~DP_TEST_SINK_START) < 0)
		return -EIO;
4018

4019 4020 4021
	return 0;
}

4022 4023 4024
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4025 4026 4027
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
4028 4029
}

4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

4044 4045 4046 4047
static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
4048
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
4049 4050
}

4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
			if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_complete_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

			DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
					DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4108 4109 4110 4111 4112 4113 4114 4115
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */
P
Paulo Zanoni 已提交
4116
void
C
Chris Wilson 已提交
4117
intel_dp_check_link_status(struct intel_dp *intel_dp)
4118
{
4119
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4120
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4121
	u8 sink_irq_vector;
4122
	u8 link_status[DP_LINK_STATUS_SIZE];
4123

4124 4125
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

4126
	if (!intel_encoder->connectors_active)
4127
		return;
4128

4129
	if (WARN_ON(!intel_encoder->base.crtc))
4130 4131
		return;

4132 4133 4134
	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4135
	/* Try to read receiver status if the link appears to be up */
4136
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
4137 4138 4139
		return;
	}

4140
	/* Now read the DPCD to see if it's actually running */
4141
	if (!intel_dp_get_dpcd(intel_dp)) {
4142 4143 4144
		return;
	}

4145 4146 4147 4148
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
4149 4150 4151
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4152 4153 4154 4155 4156 4157 4158

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4159
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4160
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4161
			      intel_encoder->base.name);
4162 4163
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
4164
		intel_dp_stop_link_train(intel_dp);
4165
	}
4166 4167
}

4168
/* XXX this is probably wrong for multiple downstream ports */
4169
static enum drm_connector_status
4170
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4171
{
4172 4173 4174 4175 4176 4177 4178 4179
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
4180
		return connector_status_connected;
4181 4182

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4183 4184
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4185
		uint8_t reg;
4186 4187 4188

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
4189
			return connector_status_unknown;
4190

4191 4192
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
4193 4194 4195
	}

	/* If no HPD, poke DDC gently */
4196
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4197
		return connector_status_connected;
4198 4199

	/* Well we tried, say unknown for unreliable port types */
4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4212 4213 4214

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4215
	return connector_status_disconnected;
4216 4217
}

4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4231
static enum drm_connector_status
Z
Zhenyu Wang 已提交
4232
ironlake_dp_detect(struct intel_dp *intel_dp)
4233
{
4234
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4235 4236
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4237

4238 4239 4240
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

4241
	return intel_dp_detect_dpcd(intel_dp);
4242 4243
}

4244 4245
static int g4x_digital_port_connected(struct drm_device *dev,
				       struct intel_digital_port *intel_dig_port)
4246 4247
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4248
	uint32_t bit;
4249

4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261
	if (IS_VALLEYVIEW(dev)) {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
			break;
		default:
4262
			return -EINVAL;
4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275
		}
	} else {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
			break;
		default:
4276
			return -EINVAL;
4277
		}
4278 4279
	}

4280
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305
		return 0;
	return 1;
}

static enum drm_connector_status
g4x_dp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	int ret;

	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

	ret = g4x_digital_port_connected(dev, intel_dig_port);
	if (ret == -EINVAL)
		return connector_status_unknown;
	else if (ret == 0)
4306 4307
		return connector_status_disconnected;

4308
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4309 4310
}

4311
static struct edid *
4312
intel_dp_get_edid(struct intel_dp *intel_dp)
4313
{
4314
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4315

4316 4317 4318 4319
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4320 4321
			return NULL;

J
Jani Nikula 已提交
4322
		return drm_edid_duplicate(intel_connector->edid);
4323 4324 4325 4326
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4327

4328 4329 4330 4331 4332
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4333

4334 4335 4336 4337 4338 4339 4340
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4341 4342
}

4343 4344
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4345
{
4346
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4347

4348 4349
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4350

4351 4352
	intel_dp->has_audio = false;
}
4353

4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364
static enum intel_display_power_domain
intel_dp_power_get(struct intel_dp *dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	enum intel_display_power_domain power_domain;

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(to_i915(encoder->base.dev), power_domain);

	return power_domain;
}
4365

4366 4367 4368 4369 4370 4371
static void
intel_dp_power_put(struct intel_dp *dp,
		   enum intel_display_power_domain power_domain)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	intel_display_power_put(to_i915(encoder->base.dev), power_domain);
4372 4373
}

Z
Zhenyu Wang 已提交
4374 4375 4376 4377
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4378 4379
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4380
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4381
	enum drm_connector_status status;
4382
	enum intel_display_power_domain power_domain;
4383
	bool ret;
Z
Zhenyu Wang 已提交
4384

4385
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4386
		      connector->base.id, connector->name);
4387
	intel_dp_unset_edid(intel_dp);
4388

4389 4390 4391 4392
	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4393
		return connector_status_disconnected;
4394 4395
	}

4396
	power_domain = intel_dp_power_get(intel_dp);
Z
Zhenyu Wang 已提交
4397

4398 4399 4400 4401
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
	else if (HAS_PCH_SPLIT(dev))
Z
Zhenyu Wang 已提交
4402 4403 4404 4405
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
	if (status != connector_status_connected)
4406
		goto out;
Z
Zhenyu Wang 已提交
4407

4408 4409
	intel_dp_probe_oui(intel_dp);

4410 4411 4412 4413 4414 4415 4416 4417 4418 4419
	ret = intel_dp_probe_mst(intel_dp);
	if (ret) {
		/* if we are in MST mode then this connector
		   won't appear connected or have anything with EDID on it */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		status = connector_status_disconnected;
		goto out;
	}

4420
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4421

4422 4423
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4424 4425 4426
	status = connector_status_connected;

out:
4427
	intel_dp_power_put(intel_dp, power_domain);
4428
	return status;
4429 4430
}

4431 4432
static void
intel_dp_force(struct drm_connector *connector)
4433
{
4434
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4435
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4436
	enum intel_display_power_domain power_domain;
4437

4438 4439 4440
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4441

4442 4443
	if (connector->status != connector_status_connected)
		return;
4444

4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465
	power_domain = intel_dp_power_get(intel_dp);

	intel_dp_set_edid(intel_dp);

	intel_dp_power_put(intel_dp, power_domain);

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4466

4467
	/* if eDP has no EDID, fall back to fixed mode */
4468 4469
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4470
		struct drm_display_mode *mode;
4471 4472

		mode = drm_mode_duplicate(connector->dev,
4473
					  intel_connector->panel.fixed_mode);
4474
		if (mode) {
4475 4476 4477 4478
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4479

4480
	return 0;
4481 4482
}

4483 4484 4485 4486
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4487
	struct edid *edid;
4488

4489 4490
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4491
		has_audio = drm_detect_monitor_audio(edid);
4492

4493 4494 4495
	return has_audio;
}

4496 4497 4498 4499 4500
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4501
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
4502
	struct intel_connector *intel_connector = to_intel_connector(connector);
4503 4504
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4505 4506
	int ret;

4507
	ret = drm_object_property_set_value(&connector->base, property, val);
4508 4509 4510
	if (ret)
		return ret;

4511
	if (property == dev_priv->force_audio_property) {
4512 4513 4514 4515
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4516 4517
			return 0;

4518
		intel_dp->force_audio = i;
4519

4520
		if (i == HDMI_AUDIO_AUTO)
4521 4522
			has_audio = intel_dp_detect_audio(connector);
		else
4523
			has_audio = (i == HDMI_AUDIO_ON);
4524 4525

		if (has_audio == intel_dp->has_audio)
4526 4527
			return 0;

4528
		intel_dp->has_audio = has_audio;
4529 4530 4531
		goto done;
	}

4532
	if (property == dev_priv->broadcast_rgb_property) {
4533 4534 4535
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
4551 4552 4553 4554 4555

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

4556 4557 4558
		goto done;
	}

4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4575 4576 4577
	return -EINVAL;

done:
4578 4579
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4580 4581 4582 4583

	return 0;
}

4584
static void
4585
intel_dp_connector_destroy(struct drm_connector *connector)
4586
{
4587
	struct intel_connector *intel_connector = to_intel_connector(connector);
4588

4589
	kfree(intel_connector->detect_edid);
4590

4591 4592 4593
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4594 4595 4596
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4597
		intel_panel_fini(&intel_connector->panel);
4598

4599
	drm_connector_cleanup(connector);
4600
	kfree(connector);
4601 4602
}

P
Paulo Zanoni 已提交
4603
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4604
{
4605 4606
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4607

4608
	drm_dp_aux_unregister(&intel_dp->aux);
4609
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4610
	drm_encoder_cleanup(encoder);
4611 4612
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4613 4614 4615 4616
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4617
		pps_lock(intel_dp);
4618
		edp_panel_vdd_off_sync(intel_dp);
4619 4620
		pps_unlock(intel_dp);

4621 4622 4623 4624
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4625
	}
4626
	kfree(intel_dig_port);
4627 4628
}

4629 4630 4631 4632 4633 4634 4635
static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4636 4637 4638 4639
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4640
	pps_lock(intel_dp);
4641
	edp_panel_vdd_off_sync(intel_dp);
4642
	pps_unlock(intel_dp);
4643 4644
}

4645 4646 4647 4648 4649
static void intel_dp_encoder_reset(struct drm_encoder *encoder)
{
	intel_edp_panel_vdd_sanitize(to_intel_encoder(encoder));
}

4650
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4651
	.dpms = intel_connector_dpms,
4652
	.detect = intel_dp_detect,
4653
	.force = intel_dp_force,
4654
	.fill_modes = drm_helper_probe_single_connector_modes,
4655
	.set_property = intel_dp_set_property,
4656
	.destroy = intel_dp_connector_destroy,
4657 4658 4659 4660 4661
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
4662
	.best_encoder = intel_best_encoder,
4663 4664 4665
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4666
	.reset = intel_dp_encoder_reset,
4667
	.destroy = intel_dp_encoder_destroy,
4668 4669
};

4670
void
4671
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
4672
{
4673
	return;
4674
}
4675

4676 4677 4678 4679
bool
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4680
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4681 4682
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
4683 4684 4685
	enum intel_display_power_domain power_domain;
	bool ret = true;

4686 4687
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
		intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
4688

4689 4690
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4691
		      long_hpd ? "long" : "short");
4692

4693 4694 4695
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

4696
	if (long_hpd) {
4697 4698 4699 4700 4701 4702 4703 4704

		if (HAS_PCH_SPLIT(dev)) {
			if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
				goto mst_fail;
		} else {
			if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
				goto mst_fail;
		}
4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716

		if (!intel_dp_get_dpcd(intel_dp)) {
			goto mst_fail;
		}

		intel_dp_probe_oui(intel_dp);

		if (!intel_dp_probe_mst(intel_dp))
			goto mst_fail;

	} else {
		if (intel_dp->is_mst) {
4717
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
4718 4719 4720 4721 4722 4723 4724 4725
				goto mst_fail;
		}

		if (!intel_dp->is_mst) {
			/*
			 * we'll check the link status via the normal hot plug path later -
			 * but for short hpds we should check it now
			 */
4726
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4727
			intel_dp_check_link_status(intel_dp);
4728
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
4729 4730
		}
	}
4731 4732
	ret = false;
	goto put_power;
4733 4734 4735 4736 4737 4738 4739
mst_fail:
	/* if we were in MST mode, and device is not there get out of MST mode */
	if (intel_dp->is_mst) {
		DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
		intel_dp->is_mst = false;
		drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	}
4740 4741 4742 4743
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4744 4745
}

4746 4747
/* Return which DP Port should be selected for Transcoder DP control */
int
4748
intel_trans_dp_port_sel(struct drm_crtc *crtc)
4749 4750
{
	struct drm_device *dev = crtc->dev;
4751 4752
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
4753

4754 4755
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
4756

4757 4758
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
4759
			return intel_dp->output_reg;
4760
	}
C
Chris Wilson 已提交
4761

4762 4763 4764
	return -1;
}

4765
/* check the VBT to see whether the eDP is on DP-D port */
4766
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
4767 4768
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4769
	union child_device_config *p_child;
4770
	int i;
4771 4772 4773 4774 4775
	static const short port_mapping[] = {
		[PORT_B] = PORT_IDPB,
		[PORT_C] = PORT_IDPC,
		[PORT_D] = PORT_IDPD,
	};
4776

4777 4778 4779
	if (port == PORT_A)
		return true;

4780
	if (!dev_priv->vbt.child_dev_num)
4781 4782
		return false;

4783 4784
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
4785

4786
		if (p_child->common.dvo_port == port_mapping[port] &&
4787 4788
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
4789 4790 4791 4792 4793
			return true;
	}
	return false;
}

4794
void
4795 4796
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4797 4798
	struct intel_connector *intel_connector = to_intel_connector(connector);

4799
	intel_attach_force_audio_property(connector);
4800
	intel_attach_broadcast_rgb_property(connector);
4801
	intel_dp->color_range_auto = true;
4802 4803 4804

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
4805 4806
		drm_object_attach_property(
			&connector->base,
4807
			connector->dev->mode_config.scaling_mode_property,
4808 4809
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
4810
	}
4811 4812
}

4813 4814 4815 4816 4817 4818 4819
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

4820 4821
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
4822
				    struct intel_dp *intel_dp)
4823 4824
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4825 4826
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;
4827
	u32 pp_on, pp_off, pp_div, pp;
4828
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
4829

V
Ville Syrjälä 已提交
4830 4831
	lockdep_assert_held(&dev_priv->pps_mutex);

4832 4833 4834 4835
	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

4836
	if (HAS_PCH_SPLIT(dev)) {
4837
		pp_ctrl_reg = PCH_PP_CONTROL;
4838 4839 4840 4841
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
4842 4843 4844 4845 4846 4847
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
4848
	}
4849 4850 4851

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
4852
	pp = ironlake_get_pp_control(intel_dp);
4853
	I915_WRITE(pp_ctrl_reg, pp);
4854

4855 4856 4857
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

4878
	vbt = dev_priv->vbt.edp_pps;
4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
4897
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
4898 4899 4900 4901 4902 4903 4904 4905 4906
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

4907
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
4908 4909 4910 4911 4912 4913 4914
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

4915 4916 4917 4918 4919 4920 4921 4922 4923 4924
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4925
					      struct intel_dp *intel_dp)
4926 4927
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4928 4929 4930
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;
4931
	enum port port = dp_to_dig_port(intel_dp)->port;
4932
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
4933

V
Ville Syrjälä 已提交
4934
	lockdep_assert_held(&dev_priv->pps_mutex);
4935 4936 4937 4938 4939 4940

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
4941 4942 4943 4944 4945
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
4946 4947
	}

4948 4949 4950 4951 4952 4953 4954 4955
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
4956
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
4957 4958
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
4959
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
4960 4961
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
4962
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
4963
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
4964 4965 4966 4967
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
4968
	if (IS_VALLEYVIEW(dev)) {
4969
		port_sel = PANEL_PORT_SELECT_VLV(port);
4970
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
4971
		if (port == PORT_A)
4972
			port_sel = PANEL_PORT_SELECT_DPA;
4973
		else
4974
			port_sel = PANEL_PORT_SELECT_DPD;
4975 4976
	}

4977 4978 4979 4980 4981
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
4982 4983

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
4984 4985 4986
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
4987 4988
}

4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009
void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp = NULL;
	struct intel_crtc_config *config = NULL;
	struct intel_crtc *intel_crtc = NULL;
	struct intel_connector *intel_connector = dev_priv->drrs.connector;
	u32 reg, val;
	enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

	if (intel_connector == NULL) {
		DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
		return;
	}

5010 5011 5012 5013 5014
	/*
	 * FIXME: This needs proper synchronization with psr state. But really
	 * hard to tell without seeing the user of this function of this code.
	 * Check locking and ordering once that lands.
	 */
5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054
	if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
		DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
		return;
	}

	encoder = intel_attached_encoder(&intel_connector->base);
	intel_dp = enc_to_intel_dp(&encoder->base);
	intel_crtc = encoder->new_crtc;

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

	config = &intel_crtc->config;

	if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

	if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
		index = DRRS_LOW_RR;

	if (index == intel_dp->drrs_state.refresh_rate_type) {
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

	if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
		reg = PIPECONF(intel_crtc->config.cpu_transcoder);
		val = I915_READ(reg);
		if (index > DRRS_HIGH_RR) {
			val |= PIPECONF_EDP_RR_MODE_SWITCH;
5055
			intel_dp_set_m_n(intel_crtc);
5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077
		} else {
			val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
		}
		I915_WRITE(reg, val);
	}

	/*
	 * mutex taken to ensure that there is no race between differnt
	 * drrs calls trying to update refresh rate. This scenario may occur
	 * in future when idleness detection based DRRS in kernel and
	 * possible calls from user space to set differnt RR are made.
	 */

	mutex_lock(&intel_dp->drrs_state.mutex);

	intel_dp->drrs_state.refresh_rate_type = index;

	mutex_unlock(&intel_dp->drrs_state.mutex);

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094
static struct drm_display_mode *
intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector,
			struct drm_display_mode *fixed_mode)
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5095
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5096 5097 5098 5099 5100 5101 5102
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5103
		DRM_DEBUG_KMS("DRRS not supported\n");
5104 5105 5106
		return NULL;
	}

5107 5108 5109 5110
	dev_priv->drrs.connector = intel_connector;

	mutex_init(&intel_dp->drrs_state.mutex);

5111 5112 5113
	intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;

	intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
5114
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5115 5116 5117
	return downclock_mode;
}

5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128
void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder)
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_dp *intel_dp;
	enum intel_display_power_domain power_domain;

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		return;

	intel_dp = enc_to_intel_dp(&intel_encoder->base);
5129 5130 5131

	pps_lock(intel_dp);

5132
	if (!edp_have_panel_vdd(intel_dp))
V
Ville Syrjälä 已提交
5133
		goto out;
5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144
	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
V
Ville Syrjälä 已提交
5145
 out:
5146
	pps_unlock(intel_dp);
5147 5148
}

5149
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5150
				     struct intel_connector *intel_connector)
5151 5152 5153
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5154 5155
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5156 5157
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
5158
	struct drm_display_mode *downclock_mode = NULL;
5159 5160 5161 5162
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;

5163 5164
	intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;

5165 5166 5167
	if (!is_edp(intel_dp))
		return true;

5168
	intel_edp_panel_vdd_sanitize(intel_encoder);
5169

5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184
	/* Cache DPCD and EDID for edp. */
	has_dpcd = intel_dp_get_dpcd(intel_dp);

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
5185
	pps_lock(intel_dp);
5186
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5187
	pps_unlock(intel_dp);
5188

5189
	mutex_lock(&dev->mode_config.mutex);
5190
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5209 5210 5211
			downclock_mode = intel_dp_drrs_init(
						intel_dig_port,
						intel_connector, fixed_mode);
5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
5223
	mutex_unlock(&dev->mode_config.mutex);
5224

5225 5226 5227 5228 5229
	if (IS_VALLEYVIEW(dev)) {
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
	}

5230
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5231
	intel_connector->panel.backlight_power = intel_edp_backlight_power;
5232 5233 5234 5235 5236
	intel_panel_setup_backlight(connector);

	return true;
}

5237
bool
5238 5239
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5240
{
5241 5242 5243 5244
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5245
	struct drm_i915_private *dev_priv = dev->dev_private;
5246
	enum port port = intel_dig_port->port;
5247
	int type;
5248

5249 5250
	intel_dp->pps_pipe = INVALID_PIPE;

5251
	/* intel_dp vfuncs */
5252 5253 5254
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_VALLEYVIEW(dev))
5255 5256 5257 5258 5259 5260 5261 5262
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

5263 5264 5265 5266
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
5267

5268 5269
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5270
	intel_dp->attached_connector = intel_connector;
5271

5272
	if (intel_dp_is_edp(dev, port))
5273
		type = DRM_MODE_CONNECTOR_eDP;
5274 5275
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5276

5277 5278 5279 5280 5281 5282 5283 5284
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5285 5286 5287 5288 5289
	/* eDP only on port B and/or C on vlv/chv */
	if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
		return false;

5290 5291 5292 5293
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5294
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5295 5296 5297 5298 5299
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5300
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5301
			  edp_panel_vdd_work);
5302

5303
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5304
	drm_connector_register(connector);
5305

P
Paulo Zanoni 已提交
5306
	if (HAS_DDI(dev))
5307 5308 5309
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
5310
	intel_connector->unregister = intel_dp_connector_unregister;
5311

5312
	/* Set up the hotplug pin. */
5313 5314
	switch (port) {
	case PORT_A:
5315
		intel_encoder->hpd_pin = HPD_PORT_A;
5316 5317
		break;
	case PORT_B:
5318
		intel_encoder->hpd_pin = HPD_PORT_B;
5319 5320
		break;
	case PORT_C:
5321
		intel_encoder->hpd_pin = HPD_PORT_C;
5322 5323
		break;
	case PORT_D:
5324
		intel_encoder->hpd_pin = HPD_PORT_D;
5325 5326
		break;
	default:
5327
		BUG();
5328 5329
	}

5330
	if (is_edp(intel_dp)) {
5331
		pps_lock(intel_dp);
5332 5333 5334 5335
		if (IS_VALLEYVIEW(dev)) {
			vlv_initial_power_sequencer_setup(intel_dp);
		} else {
			intel_dp_init_panel_power_timestamps(intel_dp);
5336
			intel_dp_init_panel_power_sequencer(dev, intel_dp);
5337
		}
5338
		pps_unlock(intel_dp);
5339
	}
5340

5341
	intel_dp_aux_init(intel_dp, intel_connector);
5342

5343 5344 5345
	/* init MST on ports that can support it */
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
		if (port == PORT_B || port == PORT_C || port == PORT_D) {
5346 5347
			intel_dp_mst_encoder_init(intel_dig_port,
						  intel_connector->base.base.id);
5348 5349 5350
		}
	}

5351
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5352
		drm_dp_aux_unregister(&intel_dp->aux);
5353 5354
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5355 5356 5357 5358
			/*
			 * vdd might still be enabled do to the delayed vdd off.
			 * Make sure vdd is actually turned off here.
			 */
5359
			pps_lock(intel_dp);
5360
			edp_panel_vdd_off_sync(intel_dp);
5361
			pps_unlock(intel_dp);
5362
		}
5363
		drm_connector_unregister(connector);
5364
		drm_connector_cleanup(connector);
5365
		return false;
5366
	}
5367

5368 5369
	intel_dp_add_properties(intel_dp, connector);

5370 5371 5372 5373 5374 5375 5376 5377
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5378 5379

	return true;
5380
}
5381 5382 5383 5384

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
5385
	struct drm_i915_private *dev_priv = dev->dev_private;
5386 5387 5388 5389 5390
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5391
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5392 5393 5394
	if (!intel_dig_port)
		return;

5395
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

5407
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5408 5409
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5410
	intel_encoder->get_config = intel_dp_get_config;
5411
	intel_encoder->suspend = intel_dp_encoder_suspend;
5412
	if (IS_CHERRYVIEW(dev)) {
5413
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5414 5415
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5416
		intel_encoder->post_disable = chv_post_disable_dp;
5417
	} else if (IS_VALLEYVIEW(dev)) {
5418
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5419 5420
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5421
		intel_encoder->post_disable = vlv_post_disable_dp;
5422
	} else {
5423 5424
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5425 5426
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
5427
	}
5428

5429
	intel_dig_port->port = port;
5430 5431
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
5432
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
5433 5434 5435 5436 5437 5438 5439 5440
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5441
	intel_encoder->cloneable = 0;
5442 5443
	intel_encoder->hot_plug = intel_dp_hot_plug;

5444 5445 5446
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
	dev_priv->hpd_irq_port[port] = intel_dig_port;

5447 5448 5449
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
5450
		kfree(intel_connector);
5451
	}
5452
}
5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495

void intel_dp_mst_suspend(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;

		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			if (!intel_dig_port->dp.can_mst)
				continue;
			if (intel_dig_port->dp.is_mst)
				drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
		}
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;
		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			int ret;

			if (!intel_dig_port->dp.can_mst)
				continue;

			ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
			if (ret != 0) {
				intel_dp_check_mst_status(&intel_dig_port->dp);
			}
		}
	}
}