intel_dp.c 125.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33 34 35 36
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
37
#include "intel_drv.h"
38
#include <drm/i915_drm.h>
39 40 41 42
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

62 63
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
C
Chon Ming Lee 已提交
64
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
65 66 67 68
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
	{ DP_LINK_BW_1_62,	/* m2_int = 32, m2_fraction = 1677722 */
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
	{ DP_LINK_BW_2_7,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
	{ DP_LINK_BW_5_4,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};

87 88 89 90 91 92 93 94 95
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
96 97 98
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
99 100
}

101
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
102
{
103 104 105
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
106 107
}

108 109
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
110
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
111 112
}

C
Chris Wilson 已提交
113
static void intel_dp_link_down(struct intel_dp *intel_dp);
114
static bool _edp_panel_vdd_on(struct intel_dp *intel_dp);
115
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
116 117

static int
C
Chris Wilson 已提交
118
intel_dp_max_link_bw(struct intel_dp *intel_dp)
119
{
120
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
121
	struct drm_device *dev = intel_dp->attached_connector->base.dev;
122 123 124 125 126

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
127
	case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
128 129
		if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
		     INTEL_INFO(dev)->gen >= 8) &&
130 131 132 133
		    intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
			max_link_bw = DP_LINK_BW_5_4;
		else
			max_link_bw = DP_LINK_BW_2_7;
134
		break;
135
	default:
136 137
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
138 139 140 141 142 143
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	u8 source_max, sink_max;

	source_max = 4;
	if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
	    (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
		source_max = 2;

	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

177
static int
178
intel_dp_link_required(int pixel_clock, int bpp)
179
{
180
	return (pixel_clock * bpp + 9) / 10;
181 182
}

183 184 185 186 187 188
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

189
static enum drm_mode_status
190 191 192
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
193
	struct intel_dp *intel_dp = intel_attached_dp(connector);
194 195
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
196 197
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
198

199 200
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
201 202
			return MODE_PANEL;

203
		if (mode->vdisplay > fixed_mode->vdisplay)
204
			return MODE_PANEL;
205 206

		target_clock = fixed_mode->clock;
207 208
	}

209
	max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
210
	max_lanes = intel_dp_max_lane_count(intel_dp);
211 212 213 214 215

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
216
		return MODE_CLOCK_HIGH;
217 218 219 220

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

221 222 223
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

250 251 252 253 254 255 256
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

257 258 259 260
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out);
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *out);

static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	enum pipe pipe;

	/* modeset should have pipe */
	if (crtc)
		return to_intel_crtc(crtc)->pipe;

	/* init time, try to find a pipe with this port selected */
	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
		if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
			return pipe;
		if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
			return pipe;
	}

	/* shrug */
	return PIPE_A;
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp_div;
	u32 pp_ctrl_reg, pp_div_reg;
	enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

	if (IS_VALLEYVIEW(dev)) {
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

	return 0;
}

372
static bool edp_have_panel_power(struct intel_dp *intel_dp)
373
{
374
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
375 376
	struct drm_i915_private *dev_priv = dev->dev_private;

377
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
378 379
}

380
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
381
{
382
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
383
	struct drm_i915_private *dev_priv = dev->dev_private;
384 385 386
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
387

388 389
	power_domain = intel_display_port_power_domain(intel_encoder);
	return intel_display_power_enabled(dev_priv, power_domain) &&
390
	       (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
391 392
}

393 394 395
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
396
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
397
	struct drm_i915_private *dev_priv = dev->dev_private;
398

399 400
	if (!is_edp(intel_dp))
		return;
401

402
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
403 404
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
405 406
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
407 408 409
	}
}

410 411 412 413 414 415
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
416
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
417 418 419
	uint32_t status;
	bool done;

420
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
421
	if (has_aux_irq)
422
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
423
					  msecs_to_jiffies_timeout(10));
424 425 426 427 428 429 430 431 432 433
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

434
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
435
{
436 437
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
438

439 440 441
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
442
	 */
443 444 445 446 447 448 449 450 451 452 453 454 455
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
		if (IS_GEN6(dev) || IS_GEN7(dev))
456
			return 200; /* SNB & IVB eDP input clock at 400Mhz */
457
		else
458
			return 225; /* eDP input clock at 450Mhz */
459 460 461 462 463 464 465 466 467 468 469 470 471 472 473
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
		return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
474 475
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
476 477 478 479 480
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
481
	} else  {
482
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
483
	}
484 485
}

486 487 488 489 490
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
511
	       DP_AUX_CH_CTL_DONE |
512
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
513
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
514
	       timeout |
515
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
516 517
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
518
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
519 520
}

521 522 523 524 525 526 527 528 529 530
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
531
	uint32_t aux_clock_divider;
532 533
	int i, ret, recv_bytes;
	uint32_t status;
534
	int try, clock = 0;
535
	bool has_aux_irq = HAS_AUX_IRQ(dev);
536 537 538
	bool vdd;

	vdd = _edp_panel_vdd_on(intel_dp);
539 540 541 542 543 544 545 546

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
547

548 549
	intel_aux_display_runtime_get(dev_priv);

550 551
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
552
		status = I915_READ_NOTRACE(ch_ctl);
553 554 555 556 557 558 559 560
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
561 562
		ret = -EBUSY;
		goto out;
563 564
	}

565 566 567 568 569 570
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

571
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
572 573 574 575
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
576

577 578 579 580 581 582 583 584
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
					   pack_aux(send + i, send_bytes - i));

			/* Send the command and wait for it to complete */
585
			I915_WRITE(ch_ctl, send_ctl);
586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

			if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
				      DP_AUX_CH_CTL_RECEIVE_ERROR))
				continue;
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
602
		if (status & DP_AUX_CH_CTL_DONE)
603 604 605 606
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
607
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
608 609
		ret = -EBUSY;
		goto out;
610 611 612 613 614
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
615
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
616
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
617 618
		ret = -EIO;
		goto out;
619
	}
620 621 622

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
623
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
624
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
625 626
		ret = -ETIMEDOUT;
		goto out;
627 628 629 630 631 632 633
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
634

635 636 637
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
638

639 640 641
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
642
	intel_aux_display_runtime_put(dev_priv);
643

644 645 646
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

647
	return ret;
648 649
}

650 651
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
652 653
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
654
{
655 656 657
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
658 659
	int ret;

660 661 662 663
	txbuf[0] = msg->request << 4;
	txbuf[1] = msg->address >> 8;
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
664

665 666 667
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
668
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
669
		rxsize = 1;
670

671 672
		if (WARN_ON(txsize > 20))
			return -E2BIG;
673

674
		memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
675

676 677 678
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
679

680 681 682 683
			/* Return payload size. */
			ret = msg->size;
		}
		break;
684

685 686
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
687
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
688
		rxsize = msg->size + 1;
689

690 691
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
692

693 694 695 696 697 698 699 700 701 702 703
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
704
		}
705 706 707 708 709
		break;

	default:
		ret = -EINVAL;
		break;
710
	}
711

712
	return ret;
713 714
}

715 716 717 718
static void
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
719 720
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
721
	const char *name = NULL;
722 723
	int ret;

724 725 726
	switch (port) {
	case PORT_A:
		intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
727
		name = "DPDDC-A";
728
		break;
729 730
	case PORT_B:
		intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
731
		name = "DPDDC-B";
732
		break;
733 734
	case PORT_C:
		intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
735
		name = "DPDDC-C";
736
		break;
737 738
	case PORT_D:
		intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
739
		name = "DPDDC-D";
740 741 742
		break;
	default:
		BUG();
743 744
	}

745 746
	if (!HAS_DDI(dev))
		intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
747

748
	intel_dp->aux.name = name;
749 750
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
751

752 753
	DRM_DEBUG_KMS("registering %s bus for %s\n", name,
		      connector->base.kdev->kobj.name);
754

755
	ret = drm_dp_aux_register(&intel_dp->aux);
756
	if (ret < 0) {
757
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
758 759
			  name, ret);
		return;
760
	}
761

762 763 764 765 766
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
767
		drm_dp_aux_unregister(&intel_dp->aux);
768
	}
769 770
}

771 772 773 774 775 776
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

	sysfs_remove_link(&intel_connector->base.kdev->kobj,
777
			  intel_dp->aux.ddc.dev.kobj.name);
778 779 780
	intel_connector_unregister(intel_connector);
}

781 782 783 784 785
static void
intel_dp_set_clock(struct intel_encoder *encoder,
		   struct intel_crtc_config *pipe_config, int link_bw)
{
	struct drm_device *dev = encoder->base.dev;
786 787
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
788 789

	if (IS_G4X(dev)) {
790 791
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
792 793 794
	} else if (IS_HASWELL(dev)) {
		/* Haswell has special-purpose DP DDI clocks. */
	} else if (HAS_PCH_SPLIT(dev)) {
795 796
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
797 798 799
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
800
	} else if (IS_VALLEYVIEW(dev)) {
801 802
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
803
	}
804 805 806 807 808 809 810 811 812

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
813 814 815
	}
}

816 817 818 819 820 821 822 823 824 825 826 827 828 829
static void
intel_dp_set_m2_n2(struct intel_crtc *crtc, struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder transcoder = crtc->config.cpu_transcoder;

	I915_WRITE(PIPE_DATA_M2(transcoder),
		TU_SIZE(m_n->tu) | m_n->gmch_m);
	I915_WRITE(PIPE_DATA_N2(transcoder), m_n->gmch_n);
	I915_WRITE(PIPE_LINK_M2(transcoder), m_n->link_m);
	I915_WRITE(PIPE_LINK_N2(transcoder), m_n->link_n);
}

P
Paulo Zanoni 已提交
830
bool
831 832
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_config *pipe_config)
833
{
834
	struct drm_device *dev = encoder->base.dev;
835
	struct drm_i915_private *dev_priv = dev->dev_private;
836 837
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
838
	enum port port = dp_to_dig_port(intel_dp)->port;
839
	struct intel_crtc *intel_crtc = encoder->new_crtc;
840
	struct intel_connector *intel_connector = intel_dp->attached_connector;
841
	int lane_count, clock;
842
	int min_lane_count = 1;
843
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
844
	/* Conveniently, the link BW constants become indices with a shift...*/
845
	int min_clock = 0;
846
	int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
847
	int bpp, mode_rate;
848
	static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
849
	int link_avail, link_clock;
850

851
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
852 853
		pipe_config->has_pch_encoder = true;

854
	pipe_config->has_dp_encoder = true;
855
	pipe_config->has_audio = intel_dp->has_audio;
856

857 858 859
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
860 861 862 863
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
864 865
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
866 867
	}

868
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
869 870
		return false;

871 872
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max bw %02x pixel clock %iKHz\n",
873 874
		      max_lane_count, bws[max_clock],
		      adjusted_mode->crtc_clock);
875

876 877
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
878
	bpp = pipe_config->pipe_bpp;
879 880 881 882 883 884 885
	if (is_edp(intel_dp)) {
		if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp_bpp);
			bpp = dev_priv->vbt.edp_bpp;
		}

886 887 888 889 890 891
		if (IS_BROADWELL(dev)) {
			/* Yes, it's an ugly hack. */
			min_lane_count = max_lane_count;
			DRM_DEBUG_KMS("forcing lane count to max (%u) on BDW\n",
				      min_lane_count);
		} else if (dev_priv->vbt.edp_lanes) {
892 893 894 895 896 897 898 899 900 901 902
			min_lane_count = min(dev_priv->vbt.edp_lanes,
					     max_lane_count);
			DRM_DEBUG_KMS("using min %u lanes per VBT\n",
				      min_lane_count);
		}

		if (dev_priv->vbt.edp_rate) {
			min_clock = min(dev_priv->vbt.edp_rate >> 3, max_clock);
			DRM_DEBUG_KMS("using min %02x link bw per VBT\n",
				      bws[min_clock]);
		}
903
	}
904

905
	for (; bpp >= 6*3; bpp -= 2*3) {
906 907
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
908

909 910
		for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
			for (clock = min_clock; clock <= max_clock; clock++) {
911 912 913 914 915 916 917 918 919 920
				link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
921

922
	return false;
923

924
found:
925 926 927 928 929 930
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
931
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
932 933 934 935 936
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

937
	if (intel_dp->color_range)
938
		pipe_config->limited_color_range = true;
939

940 941
	intel_dp->link_bw = bws[clock];
	intel_dp->lane_count = lane_count;
942
	pipe_config->pipe_bpp = bpp;
943
	pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
944

945 946
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
947
		      pipe_config->port_clock, bpp);
948 949
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
950

951
	intel_link_compute_m_n(bpp, lane_count,
952 953
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
954
			       &pipe_config->dp_m_n);
955

956 957 958 959 960 961 962 963
	if (intel_connector->panel.downclock_mode != NULL &&
		intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

964 965
	intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);

966
	return true;
967 968
}

969
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
970
{
971 972 973
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
974 975 976
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

977
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
978 979 980
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

981
	if (crtc->config.port_clock == 162000) {
982 983 984 985
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
986
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
987
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
988 989
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
990
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
991
	}
992

993 994 995 996 997 998
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

999
static void intel_dp_prepare(struct intel_encoder *encoder)
1000
{
1001
	struct drm_device *dev = encoder->base.dev;
1002
	struct drm_i915_private *dev_priv = dev->dev_private;
1003
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1004
	enum port port = dp_to_dig_port(intel_dp)->port;
1005 1006
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
1007

1008
	/*
K
Keith Packard 已提交
1009
	 * There are four kinds of DP registers:
1010 1011
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1012 1013
	 * 	SNB CPU
	 *	IVB CPU
1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1024

1025 1026 1027 1028
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1029

1030 1031
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1032
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
1033

1034
	if (crtc->config.has_audio) {
1035
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
1036
				 pipe_name(crtc->pipe));
C
Chris Wilson 已提交
1037
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
1038
		intel_write_eld(&encoder->base, adjusted_mode);
1039
	}
1040

1041
	/* Split out the IBX/CPU vs CPT settings */
1042

1043
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
1044 1045 1046 1047 1048 1049
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1050
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1051 1052
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1053
		intel_dp->DP |= crtc->pipe << 29;
1054
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1055
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
1056
			intel_dp->DP |= intel_dp->color_range;
1057 1058 1059 1060 1061 1062 1063

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1064
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1065 1066
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1067 1068 1069 1070 1071 1072
		if (!IS_CHERRYVIEW(dev)) {
			if (crtc->pipe == 1)
				intel_dp->DP |= DP_PIPEB_SELECT;
		} else {
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
		}
1073 1074
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1075
	}
1076 1077
}

1078 1079
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1080

1081 1082
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1083

1084 1085
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1086

1087
static void wait_panel_status(struct intel_dp *intel_dp,
1088 1089
				       u32 mask,
				       u32 value)
1090
{
1091
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1092
	struct drm_i915_private *dev_priv = dev->dev_private;
1093 1094
	u32 pp_stat_reg, pp_ctrl_reg;

1095 1096
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1097

1098
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1099 1100 1101
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1102

1103
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1104
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1105 1106
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1107
	}
1108 1109

	DRM_DEBUG_KMS("Wait complete\n");
1110
}
1111

1112
static void wait_panel_on(struct intel_dp *intel_dp)
1113 1114
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1115
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1116 1117
}

1118
static void wait_panel_off(struct intel_dp *intel_dp)
1119 1120
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1121
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1122 1123
}

1124
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1125 1126
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1127 1128 1129 1130 1131 1132

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1133
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1134 1135
}

1136
static void wait_backlight_on(struct intel_dp *intel_dp)
1137 1138 1139 1140 1141
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1142
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1143 1144 1145 1146
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1147

1148 1149 1150 1151
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1152
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1153
{
1154 1155 1156
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1157

1158
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1159 1160 1161
	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1162 1163
}

1164
static bool _edp_panel_vdd_on(struct intel_dp *intel_dp)
1165
{
1166
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1167 1168
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1169
	struct drm_i915_private *dev_priv = dev->dev_private;
1170
	enum intel_display_power_domain power_domain;
1171
	u32 pp;
1172
	u32 pp_stat_reg, pp_ctrl_reg;
1173
	bool need_to_disable = !intel_dp->want_panel_vdd;
1174

1175
	if (!is_edp(intel_dp))
1176
		return false;
1177 1178

	intel_dp->want_panel_vdd = true;
1179

1180
	if (edp_have_panel_vdd(intel_dp))
1181
		return need_to_disable;
1182

1183 1184
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
1185

1186
	DRM_DEBUG_KMS("Turning eDP VDD on\n");
1187

1188 1189
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1190

1191
	pp = ironlake_get_pp_control(intel_dp);
1192
	pp |= EDP_FORCE_VDD;
1193

1194 1195
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1196 1197 1198 1199 1200

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1201 1202 1203
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1204
	if (!edp_have_panel_power(intel_dp)) {
1205
		DRM_DEBUG_KMS("eDP was not running\n");
1206 1207
		msleep(intel_dp->panel_power_up_delay);
	}
1208 1209 1210 1211

	return need_to_disable;
}

1212
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1213 1214 1215 1216 1217 1218
{
	if (is_edp(intel_dp)) {
		bool vdd = _edp_panel_vdd_on(intel_dp);

		WARN(!vdd, "eDP VDD already requested on\n");
	}
1219 1220
}

1221
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1222
{
1223
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1224 1225
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1226
	u32 pp_stat_reg, pp_ctrl_reg;
1227

1228
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
1229

1230
	if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
1231 1232 1233 1234 1235
		struct intel_digital_port *intel_dig_port =
						dp_to_dig_port(intel_dp);
		struct intel_encoder *intel_encoder = &intel_dig_port->base;
		enum intel_display_power_domain power_domain;

1236 1237
		DRM_DEBUG_KMS("Turning eDP VDD off\n");

1238
		pp = ironlake_get_pp_control(intel_dp);
1239 1240
		pp &= ~EDP_FORCE_VDD;

1241 1242
		pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
		pp_stat_reg = _pp_stat_reg(intel_dp);
1243 1244 1245

		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1246

1247 1248 1249
		/* Make sure sequencer is idle before allowing subsequent activity */
		DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
		I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
P
Paulo Zanoni 已提交
1250 1251

		if ((pp & POWER_TARGET_ON) == 0)
1252
			intel_dp->last_power_cycle = jiffies;
1253

1254 1255
		power_domain = intel_display_port_power_domain(intel_encoder);
		intel_display_power_put(dev_priv, power_domain);
1256 1257
	}
}
1258

1259
static void edp_panel_vdd_work(struct work_struct *__work)
1260 1261 1262
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);
1263
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1264

1265
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
1266
	edp_panel_vdd_off_sync(intel_dp);
1267
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
1268 1269
}

1270
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1271
{
1272 1273
	if (!is_edp(intel_dp))
		return;
1274

1275
	WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
1276

1277 1278 1279
	intel_dp->want_panel_vdd = false;

	if (sync) {
1280
		edp_panel_vdd_off_sync(intel_dp);
1281 1282 1283 1284 1285 1286 1287 1288 1289
	} else {
		/*
		 * Queue the timer to fire a long
		 * time from now (relative to the power down delay)
		 * to keep the panel power up across a sequence of operations
		 */
		schedule_delayed_work(&intel_dp->panel_vdd_work,
				      msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
	}
1290 1291
}

1292
void intel_edp_panel_on(struct intel_dp *intel_dp)
1293
{
1294
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1295
	struct drm_i915_private *dev_priv = dev->dev_private;
1296
	u32 pp;
1297
	u32 pp_ctrl_reg;
1298

1299
	if (!is_edp(intel_dp))
1300
		return;
1301 1302 1303

	DRM_DEBUG_KMS("Turn eDP power on\n");

1304
	if (edp_have_panel_power(intel_dp)) {
1305
		DRM_DEBUG_KMS("eDP power already on\n");
1306
		return;
1307
	}
1308

1309
	wait_panel_power_cycle(intel_dp);
1310

1311
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1312
	pp = ironlake_get_pp_control(intel_dp);
1313 1314 1315
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1316 1317
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1318
	}
1319

1320
	pp |= POWER_TARGET_ON;
1321 1322 1323
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1324 1325
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1326

1327
	wait_panel_on(intel_dp);
1328
	intel_dp->last_power_on = jiffies;
1329

1330 1331
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1332 1333
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1334
	}
1335 1336
}

1337
void intel_edp_panel_off(struct intel_dp *intel_dp)
1338
{
1339 1340
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1341
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1342
	struct drm_i915_private *dev_priv = dev->dev_private;
1343
	enum intel_display_power_domain power_domain;
1344
	u32 pp;
1345
	u32 pp_ctrl_reg;
1346

1347 1348
	if (!is_edp(intel_dp))
		return;
1349

1350
	DRM_DEBUG_KMS("Turn eDP power off\n");
1351

1352
	edp_wait_backlight_off(intel_dp);
1353

1354 1355
	WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");

1356
	pp = ironlake_get_pp_control(intel_dp);
1357 1358
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
1359 1360
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
1361

1362
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1363

1364 1365
	intel_dp->want_panel_vdd = false;

1366 1367
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1368

1369
	intel_dp->last_power_cycle = jiffies;
1370
	wait_panel_off(intel_dp);
1371 1372

	/* We got a reference when we enabled the VDD. */
1373 1374
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1375 1376
}

1377
void intel_edp_backlight_on(struct intel_dp *intel_dp)
1378
{
1379 1380
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1381 1382
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1383
	u32 pp_ctrl_reg;
1384

1385 1386 1387
	if (!is_edp(intel_dp))
		return;

1388
	DRM_DEBUG_KMS("\n");
1389 1390 1391 1392 1393 1394
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1395
	wait_backlight_on(intel_dp);
1396
	pp = ironlake_get_pp_control(intel_dp);
1397
	pp |= EDP_BLC_ENABLE;
1398

1399
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1400 1401 1402

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1403

1404
	intel_panel_enable_backlight(intel_dp->attached_connector);
1405 1406
}

1407
void intel_edp_backlight_off(struct intel_dp *intel_dp)
1408
{
1409
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1410 1411
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1412
	u32 pp_ctrl_reg;
1413

1414 1415 1416
	if (!is_edp(intel_dp))
		return;

1417
	intel_panel_disable_backlight(intel_dp->attached_connector);
1418

1419
	DRM_DEBUG_KMS("\n");
1420
	pp = ironlake_get_pp_control(intel_dp);
1421
	pp &= ~EDP_BLC_ENABLE;
1422

1423
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1424 1425 1426

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1427
	intel_dp->last_backlight_off = jiffies;
1428
}
1429

1430
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
1431
{
1432 1433 1434
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1435 1436 1437
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1438 1439 1440
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1441 1442
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1443 1444 1445 1446 1447 1448 1449 1450 1451
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
1452 1453
	POSTING_READ(DP_A);
	udelay(200);
1454 1455
}

1456
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
1457
{
1458 1459 1460
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1461 1462 1463
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1464 1465 1466
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1467
	dpa_ctl = I915_READ(DP_A);
1468 1469 1470 1471 1472 1473 1474
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
1475
	dpa_ctl &= ~DP_PLL_ENABLE;
1476
	I915_WRITE(DP_A, dpa_ctl);
1477
	POSTING_READ(DP_A);
1478 1479 1480
	udelay(200);
}

1481
/* If the sink supports it, try to set the power state appropriately */
1482
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1483 1484 1485 1486 1487 1488 1489 1490
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
1491 1492
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
1493 1494 1495 1496 1497 1498 1499 1500
		if (ret != 1)
			DRM_DEBUG_DRIVER("failed to write sink power state\n");
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
1501 1502
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
1503 1504 1505 1506 1507 1508 1509
			if (ret == 1)
				break;
			msleep(1);
		}
	}
}

1510 1511
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
1512
{
1513
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1514
	enum port port = dp_to_dig_port(intel_dp)->port;
1515 1516
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1517 1518 1519 1520 1521 1522 1523 1524
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
	if (!intel_display_power_enabled(dev_priv, power_domain))
		return false;

	tmp = I915_READ(intel_dp->output_reg);
1525 1526 1527 1528

	if (!(tmp & DP_PORT_EN))
		return false;

1529
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
1530
		*pipe = PORT_TO_PIPE_CPT(tmp);
1531 1532
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
1533
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

		for_each_pipe(i) {
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

1562 1563 1564
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
1565

1566 1567
	return true;
}
1568

1569 1570 1571 1572 1573
static void intel_dp_get_config(struct intel_encoder *encoder,
				struct intel_crtc_config *pipe_config)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
1574 1575 1576 1577
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1578
	int dotclock;
1579

1580 1581 1582 1583
	tmp = I915_READ(intel_dp->output_reg);
	if (tmp & DP_AUDIO_OUTPUT_ENABLE)
		pipe_config->has_audio = true;

1584 1585 1586 1587 1588
	if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
		if (tmp & DP_SYNC_HS_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1589

1590 1591 1592 1593 1594 1595 1596 1597 1598 1599
		if (tmp & DP_SYNC_VS_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1600

1601 1602 1603 1604 1605
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
1606 1607

	pipe_config->adjusted_mode.flags |= flags;
1608

1609 1610 1611 1612
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

1613
	if (port == PORT_A) {
1614 1615 1616 1617 1618
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
1619 1620 1621 1622 1623 1624 1625

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

1626
	pipe_config->adjusted_mode.crtc_clock = dotclock;
1627

1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
1647 1648
}

R
Rodrigo Vivi 已提交
1649
static bool is_edp_psr(struct drm_device *dev)
1650
{
R
Rodrigo Vivi 已提交
1651 1652 1653
	struct drm_i915_private *dev_priv = dev->dev_private;

	return dev_priv->psr.sink_support;
1654 1655
}

R
Rodrigo Vivi 已提交
1656 1657 1658 1659
static bool intel_edp_is_psr_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1660
	if (!HAS_PSR(dev))
R
Rodrigo Vivi 已提交
1661 1662
		return false;

1663
	return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
R
Rodrigo Vivi 已提交
1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712
}

static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
				    struct edp_vsc_psr *vsc_psr)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
	u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
	uint32_t *data = (uint32_t *) vsc_psr;
	unsigned int i;

	/* As per BSPec (Pipe Video Data Island Packet), we need to disable
	   the video DIP being updated before program video DIP data buffer
	   registers for DIP being updated. */
	I915_WRITE(ctl_reg, 0);
	POSTING_READ(ctl_reg);

	for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
		if (i < sizeof(struct edp_vsc_psr))
			I915_WRITE(data_reg + i, *data++);
		else
			I915_WRITE(data_reg + i, 0);
	}

	I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
	POSTING_READ(ctl_reg);
}

static void intel_edp_psr_setup(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_vsc_psr psr_vsc;

	if (intel_dp->psr_setup_done)
		return;

	/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
	memset(&psr_vsc, 0, sizeof(psr_vsc));
	psr_vsc.sdp_header.HB0 = 0;
	psr_vsc.sdp_header.HB1 = 0x7;
	psr_vsc.sdp_header.HB2 = 0x2;
	psr_vsc.sdp_header.HB3 = 0x8;
	intel_edp_psr_write_vsc(intel_dp, &psr_vsc);

	/* Avoid continuous PSR exit by masking memup and hpd */
1713
	I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
1714
		   EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
R
Rodrigo Vivi 已提交
1715 1716 1717 1718 1719 1720 1721 1722

	intel_dp->psr_setup_done = true;
}

static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
1723
	uint32_t aux_clock_divider;
R
Rodrigo Vivi 已提交
1724 1725 1726
	int precharge = 0x3;
	int msg_size = 5;       /* Header(4) + Message(1) */

1727 1728
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

R
Rodrigo Vivi 已提交
1729 1730
	/* Enable PSR in sink */
	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
1731 1732
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
R
Rodrigo Vivi 已提交
1733
	else
1734 1735
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
R
Rodrigo Vivi 已提交
1736 1737

	/* Setup AUX registers */
1738 1739 1740
	I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
	I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
	I915_WRITE(EDP_PSR_AUX_CTL(dev),
R
Rodrigo Vivi 已提交
1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753
		   DP_AUX_CH_CTL_TIME_OUT_400us |
		   (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
		   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
		   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
}

static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t max_sleep_time = 0x1f;
	uint32_t idle_frames = 1;
	uint32_t val = 0x0;
B
Ben Widawsky 已提交
1754
	const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
R
Rodrigo Vivi 已提交
1755 1756 1757 1758 1759 1760 1761 1762 1763

	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
		val |= EDP_PSR_LINK_STANDBY;
		val |= EDP_PSR_TP2_TP3_TIME_0us;
		val |= EDP_PSR_TP1_TIME_0us;
		val |= EDP_PSR_SKIP_AUX_EXIT;
	} else
		val |= EDP_PSR_LINK_DISABLE;

1764
	I915_WRITE(EDP_PSR_CTL(dev), val |
B
Ben Widawsky 已提交
1765
		   (IS_BROADWELL(dev) ? 0 : link_entry_time) |
R
Rodrigo Vivi 已提交
1766 1767 1768 1769 1770
		   max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
		   idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
		   EDP_PSR_ENABLE);
}

1771 1772 1773 1774 1775 1776 1777
static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1778
	struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->primary->fb)->obj;
1779 1780
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;

R
Rodrigo Vivi 已提交
1781 1782
	dev_priv->psr.source_ok = false;

1783
	if (!HAS_PSR(dev)) {
1784 1785 1786 1787 1788 1789 1790 1791 1792 1793
		DRM_DEBUG_KMS("PSR not supported on this platform\n");
		return false;
	}

	if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
	    (dig_port->port != PORT_A)) {
		DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
		return false;
	}

1794
	if (!i915.enable_psr) {
1795 1796 1797 1798
		DRM_DEBUG_KMS("PSR disable by flag\n");
		return false;
	}

1799 1800 1801 1802 1803 1804 1805
	crtc = dig_port->base.base.crtc;
	if (crtc == NULL) {
		DRM_DEBUG_KMS("crtc not active for PSR\n");
		return false;
	}

	intel_crtc = to_intel_crtc(crtc);
1806
	if (!intel_crtc_active(crtc)) {
1807 1808 1809 1810
		DRM_DEBUG_KMS("crtc not active for PSR\n");
		return false;
	}

1811
	obj = to_intel_framebuffer(crtc->primary->fb)->obj;
1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828
	if (obj->tiling_mode != I915_TILING_X ||
	    obj->fence_reg == I915_FENCE_REG_NONE) {
		DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
		return false;
	}

	if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
		return false;
	}

	if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
	    S3D_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
		return false;
	}

1829
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
1830 1831 1832 1833
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
		return false;
	}

R
Rodrigo Vivi 已提交
1834
	dev_priv->psr.source_ok = true;
1835 1836 1837
	return true;
}

1838
static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
1839 1840 1841
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

1842 1843
	if (!intel_edp_psr_match_conditions(intel_dp) ||
	    intel_edp_is_psr_enabled(dev))
R
Rodrigo Vivi 已提交
1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855
		return;

	/* Setup PSR once */
	intel_edp_psr_setup(intel_dp);

	/* Enable PSR on the panel */
	intel_edp_psr_enable_sink(intel_dp);

	/* Enable PSR on the host */
	intel_edp_psr_enable_source(intel_dp);
}

1856 1857 1858 1859 1860 1861 1862 1863 1864
void intel_edp_psr_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (intel_edp_psr_match_conditions(intel_dp) &&
	    !intel_edp_is_psr_enabled(dev))
		intel_edp_psr_do_enable(intel_dp);
}

R
Rodrigo Vivi 已提交
1865 1866 1867 1868 1869 1870 1871 1872
void intel_edp_psr_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!intel_edp_is_psr_enabled(dev))
		return;

1873 1874
	I915_WRITE(EDP_PSR_CTL(dev),
		   I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
1875 1876

	/* Wait till PSR is idle */
1877
	if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
R
Rodrigo Vivi 已提交
1878 1879 1880 1881
		       EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
		DRM_ERROR("Timed out waiting for PSR Idle State\n");
}

1882 1883 1884 1885 1886 1887 1888 1889 1890
void intel_edp_psr_update(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp = NULL;

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
		if (encoder->type == INTEL_OUTPUT_EDP) {
			intel_dp = enc_to_intel_dp(&encoder->base);

R
Rodrigo Vivi 已提交
1891
			if (!is_edp_psr(dev))
1892 1893 1894 1895 1896 1897 1898 1899 1900 1901
				return;

			if (!intel_edp_psr_match_conditions(intel_dp))
				intel_edp_psr_disable(intel_dp);
			else
				if (!intel_edp_is_psr_enabled(dev))
					intel_edp_psr_do_enable(intel_dp);
		}
}

1902
static void intel_disable_dp(struct intel_encoder *encoder)
1903
{
1904
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1905 1906
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct drm_device *dev = encoder->base.dev;
1907 1908 1909

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
1910
	intel_edp_panel_vdd_on(intel_dp);
1911
	intel_edp_backlight_off(intel_dp);
1912
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
1913
	intel_edp_panel_off(intel_dp);
1914 1915

	/* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1916
	if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
1917
		intel_dp_link_down(intel_dp);
1918 1919
}

1920
static void g4x_post_disable_dp(struct intel_encoder *encoder)
1921
{
1922
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1923
	enum port port = dp_to_dig_port(intel_dp)->port;
1924

1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936
	if (port != PORT_A)
		return;

	intel_dp_link_down(intel_dp);
	ironlake_edp_pll_off(intel_dp);
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
1937 1938
}

1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->dpio_lock);

	/* Propagate soft reset to data lane reset */
1956
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
1957
	val |= CHV_PCS_REQ_SOFTRESET_EN;
1958
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
1959

1960 1961 1962 1963 1964 1965 1966 1967 1968
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
1969
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1970
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
1971 1972 1973 1974

	mutex_unlock(&dev_priv->dpio_lock);
}

1975
static void intel_enable_dp(struct intel_encoder *encoder)
1976
{
1977 1978 1979 1980
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
1981

1982 1983
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
1984

1985
	intel_edp_panel_vdd_on(intel_dp);
1986
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1987
	intel_dp_start_link_train(intel_dp);
1988 1989
	intel_edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);
1990
	intel_dp_complete_link_train(intel_dp);
1991
	intel_dp_stop_link_train(intel_dp);
1992
}
1993

1994 1995
static void g4x_enable_dp(struct intel_encoder *encoder)
{
1996 1997
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

1998
	intel_enable_dp(encoder);
1999
	intel_edp_backlight_on(intel_dp);
2000
}
2001

2002 2003
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2004 2005
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2006
	intel_edp_backlight_on(intel_dp);
2007 2008
}

2009
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2010 2011 2012 2013
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

2014 2015
	intel_dp_prepare(encoder);

2016 2017 2018
	/* Only ilk+ has port A */
	if (dport->port == PORT_A) {
		ironlake_set_pll_cpu_edp(intel_dp);
2019
		ironlake_edp_pll_on(intel_dp);
2020
	}
2021 2022 2023
}

static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2024
{
2025
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2026
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2027
	struct drm_device *dev = encoder->base.dev;
2028
	struct drm_i915_private *dev_priv = dev->dev_private;
2029
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2030
	enum dpio_channel port = vlv_dport_to_channel(dport);
2031
	int pipe = intel_crtc->pipe;
2032
	struct edp_power_seq power_seq;
2033
	u32 val;
2034

2035
	mutex_lock(&dev_priv->dpio_lock);
2036

2037
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
2038 2039 2040 2041 2042 2043
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
2044 2045 2046
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
2047

2048 2049
	mutex_unlock(&dev_priv->dpio_lock);

2050 2051 2052 2053 2054 2055
	if (is_edp(intel_dp)) {
		/* init power sequencer on this pipe and port */
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
							      &power_seq);
	}
2056

2057 2058
	intel_enable_dp(encoder);

2059
	vlv_wait_port_ready(dev_priv, dport);
2060 2061
}

2062
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2063 2064 2065 2066
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2067 2068
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2069
	enum dpio_channel port = vlv_dport_to_channel(dport);
2070
	int pipe = intel_crtc->pipe;
2071

2072 2073
	intel_dp_prepare(encoder);

2074
	/* Program Tx lane resets to default */
2075
	mutex_lock(&dev_priv->dpio_lock);
2076
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2077 2078
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2079
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2080 2081 2082 2083 2084 2085
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2086 2087 2088
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
2089
	mutex_unlock(&dev_priv->dpio_lock);
2090 2091
}

2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq power_seq;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
	int data, i;
2104
	u32 val;
2105 2106

	mutex_lock(&dev_priv->dpio_lock);
2107 2108

	/* Deassert soft data lane reset*/
2109
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2110
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2111 2112 2113 2114 2115 2116 2117 2118 2119
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2120

2121
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2122
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2123
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2124 2125

	/* Program Tx lane latency optimal setting*/
2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154
	for (i = 0; i < 4; i++) {
		/* Set the latency optimal bit */
		data = (i == 1) ? 0x0 : 0x6;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
				data << DPIO_FRC_LATENCY_SHFIT);

		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
	/* FIXME: Fix up value only after power analysis */

	mutex_unlock(&dev_priv->dpio_lock);

	if (is_edp(intel_dp)) {
		/* init power sequencer on this pipe and port */
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
							      &power_seq);
	}

	intel_enable_dp(encoder);

	vlv_wait_port_ready(dev_priv, dport);
}

2155
/*
2156 2157
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
2158 2159 2160
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
2161
 */
2162 2163 2164
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
2165
{
2166 2167
	ssize_t ret;
	int i;
2168 2169

	for (i = 0; i < 3; i++) {
2170 2171 2172
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
2173 2174
		msleep(1);
	}
2175

2176
	return ret;
2177 2178 2179 2180 2181 2182 2183
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
2184
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2185
{
2186 2187 2188 2189
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2190 2191 2192 2193 2194 2195 2196 2197
}

/*
 * These are source-specific values; current Intel hardware supports
 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
 */

static uint8_t
K
Keith Packard 已提交
2198
intel_dp_voltage_max(struct intel_dp *intel_dp)
2199
{
2200
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2201
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2202

2203
	if (IS_VALLEYVIEW(dev) || IS_BROADWELL(dev))
2204
		return DP_TRAIN_VOLTAGE_SWING_1200;
2205
	else if (IS_GEN7(dev) && port == PORT_A)
K
Keith Packard 已提交
2206
		return DP_TRAIN_VOLTAGE_SWING_800;
2207
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
K
Keith Packard 已提交
2208 2209 2210 2211 2212 2213 2214 2215
		return DP_TRAIN_VOLTAGE_SWING_1200;
	else
		return DP_TRAIN_VOLTAGE_SWING_800;
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2216
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2217
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2218

2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230
	if (IS_BROADWELL(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else if (IS_HASWELL(dev)) {
2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2254
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2276 2277 2278
	}
}

2279 2280 2281 2282 2283
static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2284 2285
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
2286 2287 2288
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
2289
	enum dpio_channel port = vlv_dport_to_channel(dport);
2290
	int pipe = intel_crtc->pipe;
2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPHASIS_0:
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_1200:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

2365
	mutex_lock(&dev_priv->dpio_lock);
2366 2367 2368
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
2369
			 uniqtranscale_reg_value);
2370 2371 2372 2373
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
2374
	mutex_unlock(&dev_priv->dpio_lock);
2375 2376 2377 2378

	return 0;
}

2379 2380 2381 2382 2383 2384
static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
2385
	u32 deemph_reg_value, margin_reg_value, val;
2386 2387
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
2388 2389
	enum pipe pipe = intel_crtc->pipe;
	int i;
2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPHASIS_0:
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
		case DP_TRAIN_VOLTAGE_SWING_1200:
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

	mutex_lock(&dev_priv->dpio_lock);

	/* Clear calc init */
2464 2465 2466 2467 2468 2469 2470
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
2471 2472

	/* Program swing deemph */
2473 2474 2475 2476 2477 2478
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
2479 2480

	/* Program swing margin */
2481 2482 2483 2484 2485 2486
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
		val &= ~DPIO_SWING_MARGIN_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
2487 2488

	/* Disable unique transition scale */
2489 2490 2491 2492 2493
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
		val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
	}
2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505

	if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
			== DP_TRAIN_PRE_EMPHASIS_0) &&
		((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
			== DP_TRAIN_VOLTAGE_SWING_1200)) {

		/*
		 * The document said it needs to set bit 27 for ch0 and bit 26
		 * for ch1. Might be a typo in the doc.
		 * For now, for this unique transition scale selection, set bit
		 * 27 for ch0 and ch1.
		 */
2506 2507 2508 2509 2510
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
		}
2511

2512 2513 2514 2515 2516 2517
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
			val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
		}
2518 2519 2520
	}

	/* Start swing calculation */
2521 2522 2523 2524 2525 2526 2527
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

	mutex_unlock(&dev_priv->dpio_lock);

	return 0;
}

2539
static void
J
Jani Nikula 已提交
2540 2541
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
2542 2543 2544 2545
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
2546 2547
	uint8_t voltage_max;
	uint8_t preemph_max;
2548

2549
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
2550 2551
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
2552 2553 2554 2555 2556 2557 2558

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
2559
	voltage_max = intel_dp_voltage_max(intel_dp);
2560 2561
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
2562

K
Keith Packard 已提交
2563 2564 2565
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
2566 2567

	for (lane = 0; lane < 4; lane++)
2568
		intel_dp->train_set[lane] = v | p;
2569 2570 2571
}

static uint32_t
2572
intel_gen4_signal_levels(uint8_t train_set)
2573
{
2574
	uint32_t	signal_levels = 0;
2575

2576
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
2591
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

2609 2610 2611 2612
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
2613 2614 2615
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
2616
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2617 2618 2619 2620
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
2621
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2622 2623
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
2624
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2625 2626
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
2627
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2628 2629
	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
2630
	default:
2631 2632 2633
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2634 2635 2636
	}
}

K
Keith Packard 已提交
2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

2668 2669
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
2670
intel_hsw_signal_levels(uint8_t train_set)
2671
{
2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_400MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_400MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_400MV_6DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
		return DDI_BUF_EMP_400MV_9_5DB_HSW;
2683

2684 2685 2686 2687 2688 2689
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_600MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_600MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_600MV_6DB_HSW;
2690

2691 2692 2693 2694 2695 2696 2697 2698
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_800MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_800MV_3_5DB_HSW;
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return DDI_BUF_EMP_400MV_0DB_HSW;
2699 2700 2701
	}
}

2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736
static uint32_t
intel_bdw_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_400MV_0DB_BDW;	/* Sel0 */
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_400MV_3_5DB_BDW;	/* Sel1 */
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_400MV_6DB_BDW;	/* Sel2 */

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_600MV_0DB_BDW;	/* Sel3 */
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_600MV_3_5DB_BDW;	/* Sel4 */
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_600MV_6DB_BDW;	/* Sel5 */

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_800MV_0DB_BDW;	/* Sel6 */
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_800MV_3_5DB_BDW;	/* Sel7 */

	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_1200MV_0DB_BDW;	/* Sel8 */

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return DDI_BUF_EMP_400MV_0DB_BDW;	/* Sel0 */
	}
}

2737 2738 2739 2740 2741
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2742
	enum port port = intel_dig_port->port;
2743 2744 2745 2746
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

2747 2748 2749 2750
	if (IS_BROADWELL(dev)) {
		signal_levels = intel_bdw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
	} else if (IS_HASWELL(dev)) {
2751 2752
		signal_levels = intel_hsw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
2753 2754 2755
	} else if (IS_CHERRYVIEW(dev)) {
		signal_levels = intel_chv_signal_levels(intel_dp);
		mask = 0;
2756 2757 2758
	} else if (IS_VALLEYVIEW(dev)) {
		signal_levels = intel_vlv_signal_levels(intel_dp);
		mask = 0;
2759
	} else if (IS_GEN7(dev) && port == PORT_A) {
2760 2761
		signal_levels = intel_gen7_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
2762
	} else if (IS_GEN6(dev) && port == PORT_A) {
2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774
		signal_levels = intel_gen6_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
		signal_levels = intel_gen4_signal_levels(train_set);
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

	DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	*DP = (*DP & ~mask) | signal_levels;
}

2775
static bool
C
Chris Wilson 已提交
2776
intel_dp_set_link_train(struct intel_dp *intel_dp,
2777
			uint32_t *DP,
2778
			uint8_t dp_train_pat)
2779
{
2780 2781
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2782
	struct drm_i915_private *dev_priv = dev->dev_private;
2783
	enum port port = intel_dig_port->port;
2784 2785
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
2786

2787
	if (HAS_DDI(dev)) {
2788
		uint32_t temp = I915_READ(DP_TP_CTL(port));
2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
2811
		I915_WRITE(DP_TP_CTL(port), temp);
2812

2813
	} else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2814
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;
2815 2816 2817

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
2818
			*DP |= DP_LINK_TRAIN_OFF_CPT;
2819 2820
			break;
		case DP_TRAINING_PATTERN_1:
2821
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
2822 2823
			break;
		case DP_TRAINING_PATTERN_2:
2824
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
2825 2826 2827
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
2828
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
2829 2830 2831 2832
			break;
		}

	} else {
2833
		*DP &= ~DP_LINK_TRAIN_MASK;
2834 2835 2836

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
2837
			*DP |= DP_LINK_TRAIN_OFF;
2838 2839
			break;
		case DP_TRAINING_PATTERN_1:
2840
			*DP |= DP_LINK_TRAIN_PAT_1;
2841 2842
			break;
		case DP_TRAINING_PATTERN_2:
2843
			*DP |= DP_LINK_TRAIN_PAT_2;
2844 2845 2846
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
2847
			*DP |= DP_LINK_TRAIN_PAT_2;
2848 2849 2850 2851
			break;
		}
	}

2852
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
2853
	POSTING_READ(intel_dp->output_reg);
2854

2855 2856
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
2857
	    DP_TRAINING_PATTERN_DISABLE) {
2858 2859 2860 2861 2862 2863
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
2864
	}
2865

2866 2867
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);
2868 2869

	return ret == len;
2870 2871
}

2872 2873 2874 2875
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
2876
	memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
2877 2878 2879 2880 2881 2882
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
2883
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

2896 2897
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
				intel_dp->train_set, intel_dp->lane_count);
2898 2899 2900 2901

	return ret == intel_dp->lane_count;
}

2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

2933
/* Enable corresponding port and start training pattern 1 */
2934
void
2935
intel_dp_start_link_train(struct intel_dp *intel_dp)
2936
{
2937
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
2938
	struct drm_device *dev = encoder->dev;
2939 2940
	int i;
	uint8_t voltage;
2941
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
2942
	uint32_t DP = intel_dp->DP;
2943
	uint8_t link_config[2];
2944

P
Paulo Zanoni 已提交
2945
	if (HAS_DDI(dev))
2946 2947
		intel_ddi_prepare_link_retrain(encoder);

2948
	/* Write the link configuration data */
2949 2950 2951 2952
	link_config[0] = intel_dp->link_bw;
	link_config[1] = intel_dp->lane_count;
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
2953
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
2954 2955 2956

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
2957
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
2958 2959

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
2960

2961 2962 2963 2964 2965 2966 2967 2968
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

2969
	voltage = 0xff;
2970 2971
	voltage_tries = 0;
	loop_tries = 0;
2972
	for (;;) {
2973
		uint8_t link_status[DP_LINK_STATUS_SIZE];
2974

2975
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
2976 2977
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
2978
			break;
2979
		}
2980

2981
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
2982
			DRM_DEBUG_KMS("clock recovery OK\n");
2983 2984 2985 2986 2987 2988
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2989
				break;
2990
		if (i == intel_dp->lane_count) {
2991 2992
			++loop_tries;
			if (loop_tries == 5) {
2993
				DRM_ERROR("too many full retries, give up\n");
2994 2995
				break;
			}
2996 2997 2998
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
2999 3000 3001
			voltage_tries = 0;
			continue;
		}
3002

3003
		/* Check to see if we've tried the same voltage 5 times */
3004
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
3005
			++voltage_tries;
3006
			if (voltage_tries == 5) {
3007
				DRM_ERROR("too many voltage retries, give up\n");
3008 3009 3010 3011 3012
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
3013

3014 3015 3016 3017 3018
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3019 3020
	}

3021 3022 3023
	intel_dp->DP = DP;
}

3024
void
3025 3026 3027
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
3028
	int tries, cr_tries;
3029
	uint32_t DP = intel_dp->DP;
3030 3031 3032 3033 3034
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

	/* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
	if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
		training_pattern = DP_TRAINING_PATTERN_3;
3035

3036
	/* channel equalization */
3037
	if (!intel_dp_set_link_train(intel_dp, &DP,
3038
				     training_pattern |
3039 3040 3041 3042 3043
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

3044
	tries = 0;
3045
	cr_tries = 0;
3046 3047
	channel_eq = false;
	for (;;) {
3048
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3049

3050 3051 3052 3053 3054
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

3055
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
3056 3057
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3058
			break;
3059
		}
3060

3061
		/* Make sure clock is still ok */
3062
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3063
			intel_dp_start_link_train(intel_dp);
3064
			intel_dp_set_link_train(intel_dp, &DP,
3065
						training_pattern |
3066
						DP_LINK_SCRAMBLING_DISABLE);
3067 3068 3069 3070
			cr_tries++;
			continue;
		}

3071
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3072 3073 3074
			channel_eq = true;
			break;
		}
3075

3076 3077 3078 3079
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_link_down(intel_dp);
			intel_dp_start_link_train(intel_dp);
3080
			intel_dp_set_link_train(intel_dp, &DP,
3081
						training_pattern |
3082
						DP_LINK_SCRAMBLING_DISABLE);
3083 3084 3085 3086
			tries = 0;
			cr_tries++;
			continue;
		}
3087

3088 3089 3090 3091 3092
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3093
		++tries;
3094
	}
3095

3096 3097 3098 3099
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

3100
	if (channel_eq)
M
Masanari Iida 已提交
3101
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
3102

3103 3104 3105 3106
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
3107
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
3108
				DP_TRAINING_PATTERN_DISABLE);
3109 3110 3111
}

static void
C
Chris Wilson 已提交
3112
intel_dp_link_down(struct intel_dp *intel_dp)
3113
{
3114
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3115
	enum port port = intel_dig_port->port;
3116
	struct drm_device *dev = intel_dig_port->base.base.dev;
3117
	struct drm_i915_private *dev_priv = dev->dev_private;
3118 3119
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
C
Chris Wilson 已提交
3120
	uint32_t DP = intel_dp->DP;
3121

3122
	if (WARN_ON(HAS_DDI(dev)))
3123 3124
		return;

3125
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3126 3127
		return;

3128
	DRM_DEBUG_KMS("\n");
3129

3130
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
3131
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
3132
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
3133 3134
	} else {
		DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
3135
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
3136
	}
3137
	POSTING_READ(intel_dp->output_reg);
3138

3139
	if (HAS_PCH_IBX(dev) &&
3140
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
3141
		struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
3142

3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
3157 3158 3159 3160
		if (WARN_ON(crtc == NULL)) {
			/* We should never try to disable a port without a crtc
			 * attached. For paranoia keep the code around for a
			 * bit. */
3161 3162 3163
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
3164
			intel_wait_for_vblank(dev, intel_crtc->pipe);
3165 3166
	}

3167
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
3168 3169
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
3170
	msleep(intel_dp->panel_power_down_delay);
3171 3172
}

3173 3174
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3175
{
R
Rodrigo Vivi 已提交
3176 3177 3178 3179
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

3180 3181
	char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];

3182 3183
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3184
		return false; /* aux transfer failed */
3185

3186 3187 3188 3189
	hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
			   32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
	DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);

3190 3191 3192
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3193 3194
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3195
	if (is_edp(intel_dp)) {
3196 3197 3198
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3199 3200
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3201
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3202
		}
3203 3204
	}

3205 3206 3207 3208 3209 3210 3211 3212
	/* Training Pattern 3 support */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
	    intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
		intel_dp->use_tps3 = true;
		DRM_DEBUG_KMS("Displayport TPS3 supported");
	} else
		intel_dp->use_tps3 = false;

3213 3214 3215 3216 3217 3218 3219
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3220 3221 3222
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3223 3224 3225
		return false; /* downstream port status fetch failed */

	return true;
3226 3227
}

3228 3229 3230 3231 3232 3233 3234 3235
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3236
	intel_edp_panel_vdd_on(intel_dp);
D
Daniel Vetter 已提交
3237

3238
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3239 3240 3241
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3242
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3243 3244
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
D
Daniel Vetter 已提交
3245

3246
	edp_panel_vdd_off(intel_dp, false);
3247 3248
}

3249 3250 3251 3252 3253 3254 3255 3256
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
	u8 buf[1];

3257
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
3258 3259 3260 3261 3262
		return -EAGAIN;

	if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

3263 3264
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
			       DP_TEST_SINK_START) < 0)
3265 3266 3267 3268 3269 3270
		return -EAGAIN;

	/* Wait 2 vblanks to be sure we will have the correct CRC value */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
	intel_wait_for_vblank(dev, intel_crtc->pipe);

3271
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
3272 3273
		return -EAGAIN;

3274
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
3275 3276 3277
	return 0;
}

3278 3279 3280
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3281 3282 3283
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3284 3285 3286 3287 3288 3289
}

static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
3290
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
3291 3292
}

3293 3294 3295 3296 3297 3298 3299 3300 3301
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */

P
Paulo Zanoni 已提交
3302
void
C
Chris Wilson 已提交
3303
intel_dp_check_link_status(struct intel_dp *intel_dp)
3304
{
3305
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3306
	u8 sink_irq_vector;
3307
	u8 link_status[DP_LINK_STATUS_SIZE];
3308

3309
	/* FIXME: This access isn't protected by any locks. */
3310
	if (!intel_encoder->connectors_active)
3311
		return;
3312

3313
	if (WARN_ON(!intel_encoder->base.crtc))
3314 3315
		return;

3316
	/* Try to read receiver status if the link appears to be up */
3317
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
3318 3319 3320
		return;
	}

3321
	/* Now read the DPCD to see if it's actually running */
3322
	if (!intel_dp_get_dpcd(intel_dp)) {
3323 3324 3325
		return;
	}

3326 3327 3328 3329
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
3330 3331 3332
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
3333 3334 3335 3336 3337 3338 3339

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

3340
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3341
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3342
			      intel_encoder->base.name);
3343 3344
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
3345
		intel_dp_stop_link_train(intel_dp);
3346
	}
3347 3348
}

3349
/* XXX this is probably wrong for multiple downstream ports */
3350
static enum drm_connector_status
3351
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
3352
{
3353 3354 3355 3356 3357 3358 3359 3360
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
3361
		return connector_status_connected;
3362 3363

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
3364 3365
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
3366
		uint8_t reg;
3367 3368 3369

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
3370
			return connector_status_unknown;
3371

3372 3373
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
3374 3375 3376
	}

	/* If no HPD, poke DDC gently */
3377
	if (drm_probe_ddc(&intel_dp->aux.ddc))
3378
		return connector_status_connected;
3379 3380

	/* Well we tried, say unknown for unreliable port types */
3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
3393 3394 3395

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
3396
	return connector_status_disconnected;
3397 3398
}

3399
static enum drm_connector_status
Z
Zhenyu Wang 已提交
3400
ironlake_dp_detect(struct intel_dp *intel_dp)
3401
{
3402
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3403 3404
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3405 3406
	enum drm_connector_status status;

3407 3408
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
3409
		status = intel_panel_detect(dev);
3410 3411 3412 3413
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}
3414

3415 3416 3417
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

3418
	return intel_dp_detect_dpcd(intel_dp);
3419 3420
}

3421
static enum drm_connector_status
Z
Zhenyu Wang 已提交
3422
g4x_dp_detect(struct intel_dp *intel_dp)
3423
{
3424
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3425
	struct drm_i915_private *dev_priv = dev->dev_private;
3426
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3427
	uint32_t bit;
3428

3429 3430 3431 3432 3433 3434 3435 3436 3437 3438
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466
	if (IS_VALLEYVIEW(dev)) {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
			break;
		default:
			return connector_status_unknown;
		}
	} else {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
			break;
		default:
			return connector_status_unknown;
		}
3467 3468
	}

3469
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
3470 3471
		return connector_status_disconnected;

3472
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
3473 3474
}

3475 3476 3477
static struct edid *
intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
{
3478
	struct intel_connector *intel_connector = to_intel_connector(connector);
3479

3480 3481 3482 3483
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
3484 3485
			return NULL;

J
Jani Nikula 已提交
3486
		return drm_edid_duplicate(intel_connector->edid);
3487
	}
3488

3489
	return drm_get_edid(connector, adapter);
3490 3491 3492 3493 3494
}

static int
intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
{
3495
	struct intel_connector *intel_connector = to_intel_connector(connector);
3496

3497 3498 3499 3500 3501 3502 3503 3504
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
			return 0;

		return intel_connector_update_modes(connector,
						    intel_connector->edid);
3505 3506
	}

3507
	return intel_ddc_get_modes(connector, adapter);
3508 3509
}

Z
Zhenyu Wang 已提交
3510 3511 3512 3513
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3514 3515
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
3516
	struct drm_device *dev = connector->dev;
3517
	struct drm_i915_private *dev_priv = dev->dev_private;
Z
Zhenyu Wang 已提交
3518
	enum drm_connector_status status;
3519
	enum intel_display_power_domain power_domain;
Z
Zhenyu Wang 已提交
3520 3521
	struct edid *edid = NULL;

3522 3523
	intel_runtime_pm_get(dev_priv);

3524 3525 3526
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

3527
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3528
		      connector->base.id, connector->name);
3529

Z
Zhenyu Wang 已提交
3530 3531 3532 3533 3534 3535
	intel_dp->has_audio = false;

	if (HAS_PCH_SPLIT(dev))
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
3536

Z
Zhenyu Wang 已提交
3537
	if (status != connector_status_connected)
3538
		goto out;
Z
Zhenyu Wang 已提交
3539

3540 3541
	intel_dp_probe_oui(intel_dp);

3542 3543
	if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
		intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
3544
	} else {
3545
		edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
3546 3547 3548 3549
		if (edid) {
			intel_dp->has_audio = drm_detect_monitor_audio(edid);
			kfree(edid);
		}
Z
Zhenyu Wang 已提交
3550 3551
	}

3552 3553
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3554 3555 3556
	status = connector_status_connected;

out:
3557 3558
	intel_display_power_put(dev_priv, power_domain);

3559
	intel_runtime_pm_put(dev_priv);
3560

3561
	return status;
3562 3563 3564 3565
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
3566
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3567 3568
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
3569
	struct intel_connector *intel_connector = to_intel_connector(connector);
3570
	struct drm_device *dev = connector->dev;
3571 3572
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;
3573
	int ret;
3574 3575 3576 3577

	/* We should parse the EDID data and find out if it has an audio sink
	 */

3578 3579 3580
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

3581
	ret = intel_dp_get_edid_modes(connector, &intel_dp->aux.ddc);
3582
	intel_display_power_put(dev_priv, power_domain);
3583
	if (ret)
3584 3585
		return ret;

3586
	/* if eDP has no EDID, fall back to fixed mode */
3587
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
3588
		struct drm_display_mode *mode;
3589 3590
		mode = drm_mode_duplicate(dev,
					  intel_connector->panel.fixed_mode);
3591
		if (mode) {
3592 3593 3594 3595 3596
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
3597 3598
}

3599 3600 3601 3602
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3603 3604 3605 3606 3607
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = connector->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;
3608 3609 3610
	struct edid *edid;
	bool has_audio = false;

3611 3612 3613
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

3614
	edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
3615 3616 3617 3618 3619
	if (edid) {
		has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

3620 3621
	intel_display_power_put(dev_priv, power_domain);

3622 3623 3624
	return has_audio;
}

3625 3626 3627 3628 3629
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
3630
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
3631
	struct intel_connector *intel_connector = to_intel_connector(connector);
3632 3633
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
3634 3635
	int ret;

3636
	ret = drm_object_property_set_value(&connector->base, property, val);
3637 3638 3639
	if (ret)
		return ret;

3640
	if (property == dev_priv->force_audio_property) {
3641 3642 3643 3644
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
3645 3646
			return 0;

3647
		intel_dp->force_audio = i;
3648

3649
		if (i == HDMI_AUDIO_AUTO)
3650 3651
			has_audio = intel_dp_detect_audio(connector);
		else
3652
			has_audio = (i == HDMI_AUDIO_ON);
3653 3654

		if (has_audio == intel_dp->has_audio)
3655 3656
			return 0;

3657
		intel_dp->has_audio = has_audio;
3658 3659 3660
		goto done;
	}

3661
	if (property == dev_priv->broadcast_rgb_property) {
3662 3663 3664
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
3680 3681 3682 3683 3684

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

3685 3686 3687
		goto done;
	}

3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

3704 3705 3706
	return -EINVAL;

done:
3707 3708
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
3709 3710 3711 3712

	return 0;
}

3713
static void
3714
intel_dp_connector_destroy(struct drm_connector *connector)
3715
{
3716
	struct intel_connector *intel_connector = to_intel_connector(connector);
3717

3718 3719 3720
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

3721 3722 3723
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
3724
		intel_panel_fini(&intel_connector->panel);
3725

3726
	drm_connector_cleanup(connector);
3727
	kfree(connector);
3728 3729
}

P
Paulo Zanoni 已提交
3730
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
3731
{
3732 3733
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
3734
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3735

3736
	drm_dp_aux_unregister(&intel_dp->aux);
3737
	drm_encoder_cleanup(encoder);
3738 3739
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3740
		drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
3741
		edp_panel_vdd_off_sync(intel_dp);
3742
		drm_modeset_unlock(&dev->mode_config.connection_mutex);
3743 3744 3745 3746
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
3747
	}
3748
	kfree(intel_dig_port);
3749 3750
}

3751
static const struct drm_connector_funcs intel_dp_connector_funcs = {
3752
	.dpms = intel_connector_dpms,
3753 3754
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
3755
	.set_property = intel_dp_set_property,
3756
	.destroy = intel_dp_connector_destroy,
3757 3758 3759 3760 3761
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
3762
	.best_encoder = intel_best_encoder,
3763 3764 3765
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
3766
	.destroy = intel_dp_encoder_destroy,
3767 3768
};

3769
static void
3770
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
3771
{
3772
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
3773

3774
	intel_dp_check_link_status(intel_dp);
3775
}
3776

3777 3778
/* Return which DP Port should be selected for Transcoder DP control */
int
3779
intel_trans_dp_port_sel(struct drm_crtc *crtc)
3780 3781
{
	struct drm_device *dev = crtc->dev;
3782 3783
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
3784

3785 3786
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
3787

3788 3789
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
3790
			return intel_dp->output_reg;
3791
	}
C
Chris Wilson 已提交
3792

3793 3794 3795
	return -1;
}

3796
/* check the VBT to see whether the eDP is on DP-D port */
3797
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
3798 3799
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3800
	union child_device_config *p_child;
3801
	int i;
3802 3803 3804 3805 3806
	static const short port_mapping[] = {
		[PORT_B] = PORT_IDPB,
		[PORT_C] = PORT_IDPC,
		[PORT_D] = PORT_IDPD,
	};
3807

3808 3809 3810
	if (port == PORT_A)
		return true;

3811
	if (!dev_priv->vbt.child_dev_num)
3812 3813
		return false;

3814 3815
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
3816

3817
		if (p_child->common.dvo_port == port_mapping[port] &&
3818 3819
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
3820 3821 3822 3823 3824
			return true;
	}
	return false;
}

3825 3826 3827
static void
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
3828 3829
	struct intel_connector *intel_connector = to_intel_connector(connector);

3830
	intel_attach_force_audio_property(connector);
3831
	intel_attach_broadcast_rgb_property(connector);
3832
	intel_dp->color_range_auto = true;
3833 3834 3835

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
3836 3837
		drm_object_attach_property(
			&connector->base,
3838
			connector->dev->mode_config.scaling_mode_property,
3839 3840
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
3841
	}
3842 3843
}

3844 3845 3846 3847 3848 3849 3850
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

3851 3852
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
3853 3854
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out)
3855 3856 3857 3858
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq cur, vbt, spec, final;
	u32 pp_on, pp_off, pp_div, pp;
3859
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
3860 3861

	if (HAS_PCH_SPLIT(dev)) {
3862
		pp_ctrl_reg = PCH_PP_CONTROL;
3863 3864 3865 3866
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
3867 3868 3869 3870 3871 3872
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
3873
	}
3874 3875 3876

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
3877
	pp = ironlake_get_pp_control(intel_dp);
3878
	I915_WRITE(pp_ctrl_reg, pp);
3879

3880 3881 3882
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

3903
	vbt = dev_priv->vbt.edp_pps;
3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
#define assign_final(field)	final.field = (max(cur.field, vbt.field) == 0 ? \
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

#define get_delay(field)	(DIV_ROUND_UP(final.field, 10))
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);

	if (out)
		*out = final;
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *seq)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3957 3958 3959 3960 3961 3962 3963 3964 3965
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
3966 3967 3968 3969 3970
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
3971 3972
	}

3973 3974 3975 3976 3977 3978 3979 3980
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
3981
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
3982 3983
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
3984
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
3985 3986
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
3987
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
3988
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
3989 3990 3991 3992
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
3993
	if (IS_VALLEYVIEW(dev)) {
3994 3995 3996 3997
		if (dp_to_dig_port(intel_dp)->port == PORT_B)
			port_sel = PANEL_PORT_SELECT_DPB_VLV;
		else
			port_sel = PANEL_PORT_SELECT_DPC_VLV;
3998 3999
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
		if (dp_to_dig_port(intel_dp)->port == PORT_A)
4000
			port_sel = PANEL_PORT_SELECT_DPA;
4001
		else
4002
			port_sel = PANEL_PORT_SELECT_DPD;
4003 4004
	}

4005 4006 4007 4008 4009
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
4010 4011

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
4012 4013 4014
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
4015 4016
}

4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100
void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp = NULL;
	struct intel_crtc_config *config = NULL;
	struct intel_crtc *intel_crtc = NULL;
	struct intel_connector *intel_connector = dev_priv->drrs.connector;
	u32 reg, val;
	enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

	if (intel_connector == NULL) {
		DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
		return;
	}

	if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
		DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
		return;
	}

	encoder = intel_attached_encoder(&intel_connector->base);
	intel_dp = enc_to_intel_dp(&encoder->base);
	intel_crtc = encoder->new_crtc;

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

	config = &intel_crtc->config;

	if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

	if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
		index = DRRS_LOW_RR;

	if (index == intel_dp->drrs_state.refresh_rate_type) {
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

	if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
		reg = PIPECONF(intel_crtc->config.cpu_transcoder);
		val = I915_READ(reg);
		if (index > DRRS_HIGH_RR) {
			val |= PIPECONF_EDP_RR_MODE_SWITCH;
			intel_dp_set_m2_n2(intel_crtc, &config->dp_m2_n2);
		} else {
			val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
		}
		I915_WRITE(reg, val);
	}

	/*
	 * mutex taken to ensure that there is no race between differnt
	 * drrs calls trying to update refresh rate. This scenario may occur
	 * in future when idleness detection based DRRS in kernel and
	 * possible calls from user space to set differnt RR are made.
	 */

	mutex_lock(&intel_dp->drrs_state.mutex);

	intel_dp->drrs_state.refresh_rate_type = index;

	mutex_unlock(&intel_dp->drrs_state.mutex);

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129
static struct drm_display_mode *
intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector,
			struct drm_display_mode *fixed_mode)
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
		DRM_INFO("VBT doesn't support DRRS\n");
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
		DRM_INFO("DRRS not supported\n");
		return NULL;
	}

4130 4131 4132 4133
	dev_priv->drrs.connector = intel_connector;

	mutex_init(&intel_dp->drrs_state.mutex);

4134 4135 4136 4137 4138 4139 4140
	intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;

	intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
	DRM_INFO("seamless DRRS supported for eDP panel.\n");
	return downclock_mode;
}

4141
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
4142 4143
				     struct intel_connector *intel_connector,
				     struct edp_power_seq *power_seq)
4144 4145 4146
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4147 4148
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
4149 4150
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
4151
	struct drm_display_mode *downclock_mode = NULL;
4152 4153 4154 4155
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;

4156 4157
	intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;

4158 4159 4160
	if (!is_edp(intel_dp))
		return true;

4161 4162 4163 4164 4165 4166 4167 4168
	/* The VDD bit needs a power domain reference, so if the bit is already
	 * enabled when we boot, grab this reference. */
	if (edp_have_panel_vdd(intel_dp)) {
		enum intel_display_power_domain power_domain;
		power_domain = intel_display_port_power_domain(intel_encoder);
		intel_display_power_get(dev_priv, power_domain);
	}

4169
	/* Cache DPCD and EDID for edp. */
4170
	intel_edp_panel_vdd_on(intel_dp);
4171
	has_dpcd = intel_dp_get_dpcd(intel_dp);
4172
	edp_panel_vdd_off(intel_dp, false);
4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
4186
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
4187

4188
	mutex_lock(&dev->mode_config.mutex);
4189
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
4208 4209 4210
			downclock_mode = intel_dp_drrs_init(
						intel_dig_port,
						intel_connector, fixed_mode);
4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
4222
	mutex_unlock(&dev->mode_config.mutex);
4223

4224 4225 4226 4227 4228
	if (IS_VALLEYVIEW(dev)) {
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
	}

4229
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
4230 4231 4232 4233 4234
	intel_panel_setup_backlight(connector);

	return true;
}

4235
bool
4236 4237
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
4238
{
4239 4240 4241 4242
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
4243
	struct drm_i915_private *dev_priv = dev->dev_private;
4244
	enum port port = intel_dig_port->port;
4245
	struct edp_power_seq power_seq = { 0 };
4246
	int type;
4247

4248 4249 4250 4251 4252 4253 4254 4255 4256 4257
	/* intel_dp vfuncs */
	if (IS_VALLEYVIEW(dev))
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

4258 4259
	intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;

4260 4261
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
4262
	intel_dp->attached_connector = intel_connector;
4263

4264
	if (intel_dp_is_edp(dev, port))
4265
		type = DRM_MODE_CONNECTOR_eDP;
4266 4267
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
4268

4269 4270 4271 4272 4273 4274 4275 4276
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

4277 4278 4279 4280
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

4281
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
4282 4283 4284 4285 4286
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

4287
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
4288
			  edp_panel_vdd_work);
4289

4290
	intel_connector_attach_encoder(intel_connector, intel_encoder);
4291 4292
	drm_sysfs_connector_add(connector);

P
Paulo Zanoni 已提交
4293
	if (HAS_DDI(dev))
4294 4295 4296
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
4297
	intel_connector->unregister = intel_dp_connector_unregister;
4298

4299
	/* Set up the hotplug pin. */
4300 4301
	switch (port) {
	case PORT_A:
4302
		intel_encoder->hpd_pin = HPD_PORT_A;
4303 4304
		break;
	case PORT_B:
4305
		intel_encoder->hpd_pin = HPD_PORT_B;
4306 4307
		break;
	case PORT_C:
4308
		intel_encoder->hpd_pin = HPD_PORT_C;
4309 4310
		break;
	case PORT_D:
4311
		intel_encoder->hpd_pin = HPD_PORT_D;
4312 4313
		break;
	default:
4314
		BUG();
4315 4316
	}

4317 4318
	if (is_edp(intel_dp)) {
		intel_dp_init_panel_power_timestamps(intel_dp);
4319
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
4320
	}
4321

4322
	intel_dp_aux_init(intel_dp, intel_connector);
4323

R
Rodrigo Vivi 已提交
4324 4325
	intel_dp->psr_setup_done = false;

4326
	if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
4327
		drm_dp_aux_unregister(&intel_dp->aux);
4328 4329
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4330
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4331
			edp_panel_vdd_off_sync(intel_dp);
4332
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
4333
		}
4334 4335
		drm_sysfs_connector_remove(connector);
		drm_connector_cleanup(connector);
4336
		return false;
4337
	}
4338

4339 4340
	intel_dp_add_properties(intel_dp, connector);

4341 4342 4343 4344 4345 4346 4347 4348
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
4349 4350

	return true;
4351
}
4352 4353 4354 4355 4356 4357 4358 4359 4360

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

4361
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
4362 4363 4364
	if (!intel_dig_port)
		return;

4365
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

4377
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
4378 4379
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
4380
	intel_encoder->get_config = intel_dp_get_config;
4381 4382 4383
	if (IS_CHERRYVIEW(dev)) {
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
4384
		intel_encoder->post_disable = chv_post_disable_dp;
4385
	} else if (IS_VALLEYVIEW(dev)) {
4386
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
4387 4388
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
4389
		intel_encoder->post_disable = vlv_post_disable_dp;
4390
	} else {
4391 4392
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
4393
		intel_encoder->post_disable = g4x_post_disable_dp;
4394
	}
4395

4396
	intel_dig_port->port = port;
4397 4398
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
4399
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4400 4401 4402 4403 4404 4405 4406 4407
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
4408
	intel_encoder->cloneable = 0;
4409 4410
	intel_encoder->hot_plug = intel_dp_hot_plug;

4411 4412 4413
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
4414
		kfree(intel_connector);
4415
	}
4416
}