intel_dp.c 159.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

50
struct dp_link_dpll {
51
	int clock;
52 53 54 55
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
56
	{ 162000,
57
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58
	{ 270000,
59 60 61 62
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
63
	{ 162000,
64
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65
	{ 270000,
66 67 68
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

69
static const struct dp_link_dpll vlv_dpll[] = {
70
	{ 162000,
C
Chon Ming Lee 已提交
71
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
72
	{ 270000,
73 74 75
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

76 77 78 79 80 81 82 83 84 85
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
86
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
87
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
89
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
91 92
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
93

94 95
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
96
static const int skl_rates[] = { 162000, 216000, 270000,
97 98
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
99

100 101 102 103 104 105 106 107 108
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
109 110 111
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
112 113
}

114
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
115
{
116 117 118
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
119 120
}

121 122
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
123
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
124 125
}

C
Chris Wilson 已提交
126
static void intel_dp_link_down(struct intel_dp *intel_dp);
127
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
128
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
129
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
130 131
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
132
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
133

134 135
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
136
{
137
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
138 139 140 141

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
142
	case DP_LINK_BW_5_4:
143
		break;
144
	default:
145 146
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
147 148 149 150 151 152
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

153 154 155 156 157
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	u8 source_max, sink_max;

158
	source_max = intel_dig_port->max_lanes;
159 160 161 162 163
	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

181
static int
182
intel_dp_link_required(int pixel_clock, int bpp)
183
{
184
	return (pixel_clock * bpp + 9) / 10;
185 186
}

187 188 189 190 191 192
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

193
static enum drm_mode_status
194 195 196
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
197
	struct intel_dp *intel_dp = intel_attached_dp(connector);
198 199
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
200 201
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
202
	int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
203

204 205
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
206 207
			return MODE_PANEL;

208
		if (mode->vdisplay > fixed_mode->vdisplay)
209
			return MODE_PANEL;
210 211

		target_clock = fixed_mode->clock;
212 213
	}

214
	max_link_clock = intel_dp_max_link_rate(intel_dp);
215
	max_lanes = intel_dp_max_lane_count(intel_dp);
216 217 218 219

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

220
	if (mode_rate > max_rate || target_clock > max_dotclk)
221
		return MODE_CLOCK_HIGH;
222 223 224 225

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

226 227 228
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

229 230 231
	return MODE_OK;
}

232
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
233 234 235 236 237 238 239 240 241 242 243
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

244
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
245 246 247 248 249 250 251 252
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

253 254
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
255
				    struct intel_dp *intel_dp);
256 257
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
258
					      struct intel_dp *intel_dp);
259 260
static void
intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
261

262 263 264 265 266
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
267
	struct drm_i915_private *dev_priv = to_i915(dev);
268 269 270 271 272 273
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
274
	power_domain = intel_display_port_aux_power_domain(encoder);
275 276 277 278 279 280 281 282 283 284
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
285
	struct drm_i915_private *dev_priv = to_i915(dev);
286 287 288 289
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

290
	power_domain = intel_display_port_aux_power_domain(encoder);
291 292 293
	intel_display_power_put(dev_priv, power_domain);
}

294 295 296 297 298
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
299
	struct drm_i915_private *dev_priv = to_i915(dev);
300
	enum pipe pipe = intel_dp->pps_pipe;
301 302 303
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

327 328 329 330 331 332
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
333 334 335 336
	if (!pll_enabled) {
		release_cl_override = IS_CHERRYVIEW(dev) &&
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

337 338 339 340 341 342
		if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
343
	}
344

345 346 347 348 349 350 351 352 353 354 355 356 357 358
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
359

360
	if (!pll_enabled) {
361
		vlv_force_pll_off(dev, pipe);
362 363 364 365

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
366 367
}

368 369 370 371 372
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
373
	struct drm_i915_private *dev_priv = to_i915(dev);
374 375
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
376
	enum pipe pipe;
377

V
Ville Syrjälä 已提交
378
	lockdep_assert_held(&dev_priv->pps_mutex);
379

380 381 382
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

383 384 385 386 387 388 389
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
390
	for_each_intel_encoder(dev, encoder) {
391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
407 408 409
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
410

411 412
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
413 414 415 416 417 418

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
419 420
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
421

422 423 424 425 426
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
427 428 429 430

	return intel_dp->pps_pipe;
}

431 432 433 434 435
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
436
	struct drm_i915_private *dev_priv = to_i915(dev);
437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);

	return 0;
}

462 463 464 465 466 467
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
468
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
469 470 471 472 473
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
474
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
475 476 477 478 479 480 481
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
482

483
static enum pipe
484 485 486
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
487 488
{
	enum pipe pipe;
489 490

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
491
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
492
			PANEL_PORT_SELECT_MASK;
493 494 495 496

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

497 498 499
		if (!pipe_check(dev_priv, pipe))
			continue;

500
		return pipe;
501 502
	}

503 504 505 506 507 508 509 510
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
511
	struct drm_i915_private *dev_priv = to_i915(dev);
512 513 514 515 516
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
517 518 519 520 521 522 523 524 525 526 527
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
528 529 530 531 532 533

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
534 535
	}

536 537 538
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

539 540
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
541 542
}

543
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
544
{
545
	struct drm_device *dev = &dev_priv->drm;
546 547
	struct intel_encoder *encoder;

548 549
	if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
		    !IS_BROXTON(dev)))
550 551 552 553 554 555 556 557 558 559 560 561
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

562
	for_each_intel_encoder(dev, encoder) {
563 564 565 566 567 568
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
569 570 571 572
		if (IS_BROXTON(dev))
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
573
	}
574 575
}

576 577 578 579 580 581 582 583 584 585 586 587
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
				    struct intel_dp *intel_dp,
				    struct pps_registers *regs)
{
588 589
	int pps_idx = 0;

590 591
	memset(regs, 0, sizeof(*regs));

592 593 594 595
	if (IS_BROXTON(dev_priv))
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
596

597 598 599 600 601 602
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
	if (!IS_BROXTON(dev_priv))
		regs->pp_div = PP_DIVISOR(pps_idx);
603 604
}

605 606
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
607
{
608
	struct pps_registers regs;
609

610 611 612 613
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_ctrl;
614 615
}

616 617
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
618
{
619
	struct pps_registers regs;
620

621 622 623 624
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_stat;
625 626
}

627 628 629 630 631 632 633 634
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
635
	struct drm_i915_private *dev_priv = to_i915(dev);
636 637 638 639

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

640
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
641

642
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
V
Ville Syrjälä 已提交
643
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
644
		i915_reg_t pp_ctrl_reg, pp_div_reg;
645
		u32 pp_div;
V
Ville Syrjälä 已提交
646

647 648
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
649 650 651 652 653 654 655 656 657
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

658
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
659

660 661 662
	return 0;
}

663
static bool edp_have_panel_power(struct intel_dp *intel_dp)
664
{
665
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
666
	struct drm_i915_private *dev_priv = to_i915(dev);
667

V
Ville Syrjälä 已提交
668 669
	lockdep_assert_held(&dev_priv->pps_mutex);

670
	if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
671 672 673
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

674
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
675 676
}

677
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
678
{
679
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
680
	struct drm_i915_private *dev_priv = to_i915(dev);
681

V
Ville Syrjälä 已提交
682 683
	lockdep_assert_held(&dev_priv->pps_mutex);

684
	if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
685 686 687
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

688
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
689 690
}

691 692 693
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
694
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
695
	struct drm_i915_private *dev_priv = to_i915(dev);
696

697 698
	if (!is_edp(intel_dp))
		return;
699

700
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
701 702
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
703 704
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
705 706 707
	}
}

708 709 710 711 712
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
713
	struct drm_i915_private *dev_priv = to_i915(dev);
714
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
715 716 717
	uint32_t status;
	bool done;

718
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
719
	if (has_aux_irq)
720
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
721
					  msecs_to_jiffies_timeout(10));
722
	else
723
		done = wait_for(C, 10) == 0;
724 725 726 727 728 729 730 731
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

732
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
733
{
734
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
735
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
736

737 738 739
	if (index)
		return 0;

740 741
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
742
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
743
	 */
744
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
745 746 747 748 749
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
750
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
751 752 753 754

	if (index)
		return 0;

755 756 757 758 759
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
760
	if (intel_dig_port->port == PORT_A)
761
		return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
762 763
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
764 765 766 767 768
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
769
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
770

771
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
772
		/* Workaround for non-ULT HSW */
773 774 775 776 777
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
778
	}
779 780

	return ilk_get_aux_clock_divider(intel_dp, index);
781 782
}

783 784 785 786 787 788 789 790 791 792
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

793 794 795 796
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
797 798 799 800 801 802 803 804 805 806
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

807
	if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
808 809 810 811 812
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
813
	       DP_AUX_CH_CTL_DONE |
814
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
815
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
816
	       timeout |
817
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
818 819
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
820
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
821 822
}

823 824 825 826 827 828 829 830 831 832 833 834
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
835
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
836 837 838
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

839 840
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
841
		const uint8_t *send, int send_bytes,
842 843 844 845
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
846
	struct drm_i915_private *dev_priv = to_i915(dev);
847
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
848
	uint32_t aux_clock_divider;
849 850
	int i, ret, recv_bytes;
	uint32_t status;
851
	int try, clock = 0;
852
	bool has_aux_irq = HAS_AUX_IRQ(dev);
853 854
	bool vdd;

855
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
856

857 858 859 860 861 862
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
863
	vdd = edp_panel_vdd_on(intel_dp);
864 865 866 867 868 869 870 871

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
872

873 874
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
875
		status = I915_READ_NOTRACE(ch_ctl);
876 877 878 879 880 881
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
882 883 884 885 886 887 888 889 890
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

891 892
		ret = -EBUSY;
		goto out;
893 894
	}

895 896 897 898 899 900
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

901
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
902 903 904 905
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
906

907 908 909 910
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
911
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
912 913
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
914 915

			/* Send the command and wait for it to complete */
916
			I915_WRITE(ch_ctl, send_ctl);
917 918 919 920 921 922 923 924 925 926

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

927
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
928
				continue;
929 930 931 932 933 934 935 936

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
937
				continue;
938
			}
939
			if (status & DP_AUX_CH_CTL_DONE)
940
				goto done;
941
		}
942 943 944
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
945
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
946 947
		ret = -EBUSY;
		goto out;
948 949
	}

950
done:
951 952 953
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
954
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
955
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
956 957
		ret = -EIO;
		goto out;
958
	}
959 960 961

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
962
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
963
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
964 965
		ret = -ETIMEDOUT;
		goto out;
966 967 968 969 970
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

992 993
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
994

995
	for (i = 0; i < recv_bytes; i += 4)
996
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
997
				    recv + i, recv_bytes - i);
998

999 1000 1001 1002
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1003 1004 1005
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1006
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1007

1008
	return ret;
1009 1010
}

1011 1012
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1013 1014
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1015
{
1016 1017 1018
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1019 1020
	int ret;

1021 1022 1023
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1024 1025
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1026

1027 1028 1029
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1030
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1031
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1032
		rxsize = 2; /* 0 or 1 data bytes */
1033

1034 1035
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1036

1037 1038
		WARN_ON(!msg->buffer != !msg->size);

1039 1040
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1041

1042 1043 1044
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1045

1046 1047 1048 1049 1050 1051 1052
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1053 1054
		}
		break;
1055

1056 1057
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1058
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1059
		rxsize = msg->size + 1;
1060

1061 1062
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1063

1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1075
		}
1076 1077 1078 1079 1080
		break;

	default:
		ret = -EINVAL;
		break;
1081
	}
1082

1083
	return ret;
1084 1085
}

1086 1087
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1100 1101
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1114 1115
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1130 1131
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
/*
 * On SKL we don't have Aux for port E so we rely
 * on VBT to set a proper alternate aux channel.
 */
static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[PORT_E];

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		return PORT_A;
	case DP_AUX_B:
		return PORT_B;
	case DP_AUX_C:
		return PORT_C;
	case DP_AUX_D:
		return PORT_D;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		return PORT_A;
	}
}

1170 1171
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
{
	if (port == PORT_E)
		port = skl_porte_aux_port(dev_priv);

	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1188 1189
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205
{
	if (port == PORT_E)
		port = skl_porte_aux_port(dev_priv);

	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1206 1207
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
					 enum port port)
1208 1209 1210 1211 1212 1213 1214 1215 1216
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1217 1218
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
					  enum port port, int index)
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum port port = dp_to_dig_port(intel_dp)->port;
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1239
static void
1240 1241 1242 1243 1244
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1245
static void
1246 1247
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
1248 1249
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1250

1251
	intel_aux_reg_init(intel_dp);
1252
	drm_dp_aux_init(&intel_dp->aux);
1253

1254
	/* Failure to allocate our preferred name is not critical */
1255
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1256
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1257 1258
}

1259
static int
1260
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
1261
{
1262 1263 1264
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
1265
	}
1266 1267 1268 1269

	*sink_rates = default_rates;

	return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
1270 1271
}

1272
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1273
{
1274 1275 1276
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;

1277
	/* WaDisableHBR2:skl */
1278
	if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
1279 1280 1281 1282 1283 1284 1285 1286 1287
		return false;

	if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
	    (INTEL_INFO(dev)->gen >= 9))
		return true;
	else
		return false;
}

1288
static int
1289
intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
1290
{
1291 1292
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
1293 1294
	int size;

1295 1296
	if (IS_BROXTON(dev)) {
		*source_rates = bxt_rates;
1297
		size = ARRAY_SIZE(bxt_rates);
1298
	} else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
1299
		*source_rates = skl_rates;
1300 1301 1302 1303
		size = ARRAY_SIZE(skl_rates);
	} else {
		*source_rates = default_rates;
		size = ARRAY_SIZE(default_rates);
1304
	}
1305

1306
	/* This depends on the fact that 5.4 is last value in the array */
1307
	if (!intel_dp_source_supports_hbr2(intel_dp))
1308
		size--;
1309

1310
	return size;
1311 1312
}

1313 1314
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1315
		   struct intel_crtc_state *pipe_config)
1316 1317
{
	struct drm_device *dev = encoder->base.dev;
1318 1319
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1320 1321

	if (IS_G4X(dev)) {
1322 1323
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1324
	} else if (HAS_PCH_SPLIT(dev)) {
1325 1326
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1327 1328 1329
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1330
	} else if (IS_VALLEYVIEW(dev)) {
1331 1332
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1333
	}
1334 1335 1336

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1337
			if (pipe_config->port_clock == divisor[i].clock) {
1338 1339 1340 1341 1342
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1343 1344 1345
	}
}

1346 1347
static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
1348
			   int *common_rates)
1349 1350 1351 1352 1353
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
1354 1355
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
1356
			common_rates[k] = source_rates[i];
1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

1369 1370
static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
1371 1372 1373 1374 1375
{
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1376
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1377 1378 1379

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
1380
			       common_rates);
1381 1382
}

1383 1384 1385 1386 1387 1388 1389 1390
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1391
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	const int *source_rates, *sink_rates;
1402 1403
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1404 1405 1406 1407 1408
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1409
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1410 1411 1412 1413 1414 1415 1416
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1417 1418 1419
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1420 1421
}

1422
static int rate_to_index(int find, const int *rates)
1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1433 1434 1435 1436 1437 1438
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1439
	len = intel_dp_common_rates(intel_dp, rates);
1440 1441 1442
	if (WARN_ON(len <= 0))
		return 162000;

1443
	return rates[len - 1];
1444 1445
}

1446 1447
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1448
	return rate_to_index(rate, intel_dp->sink_rates);
1449 1450
}

1451 1452
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
{
	if (intel_dp->num_sink_rates) {
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

P
Paulo Zanoni 已提交
1464
bool
1465
intel_dp_compute_config(struct intel_encoder *encoder,
1466 1467
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1468
{
1469
	struct drm_device *dev = encoder->base.dev;
1470
	struct drm_i915_private *dev_priv = to_i915(dev);
1471
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1472
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1473
	enum port port = dp_to_dig_port(intel_dp)->port;
1474
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1475
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1476
	int lane_count, clock;
1477
	int min_lane_count = 1;
1478
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1479
	/* Conveniently, the link BW constants become indices with a shift...*/
1480
	int min_clock = 0;
1481
	int max_clock;
1482
	int bpp, mode_rate;
1483
	int link_avail, link_clock;
1484 1485
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1486
	uint8_t link_bw, rate_select;
1487

1488
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1489 1490

	/* No common link rates between source and sink */
1491
	WARN_ON(common_len <= 0);
1492

1493
	max_clock = common_len - 1;
1494

1495
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1496 1497
		pipe_config->has_pch_encoder = true;

1498
	pipe_config->has_drrs = false;
1499
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1500

1501 1502 1503
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1504 1505 1506

		if (INTEL_INFO(dev)->gen >= 9) {
			int ret;
1507
			ret = skl_update_scaler_crtc(pipe_config);
1508 1509 1510 1511
			if (ret)
				return ret;
		}

1512
		if (HAS_GMCH_DISPLAY(dev))
1513 1514 1515
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1516 1517
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1518 1519
	}

1520
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1521 1522
		return false;

1523
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1524
		      "max bw %d pixel clock %iKHz\n",
1525
		      max_lane_count, common_rates[max_clock],
1526
		      adjusted_mode->crtc_clock);
1527

1528 1529
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1530
	bpp = pipe_config->pipe_bpp;
1531
	if (is_edp(intel_dp)) {
1532 1533 1534

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1535
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1536
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1537 1538
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1539 1540
		}

1541 1542 1543 1544 1545 1546 1547 1548 1549
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1550
	}
1551

1552
	for (; bpp >= 6*3; bpp -= 2*3) {
1553 1554
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1555

1556
		for (clock = min_clock; clock <= max_clock; clock++) {
1557 1558 1559 1560
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1561
				link_clock = common_rates[clock];
1562 1563 1564 1565 1566 1567 1568 1569 1570
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1571

1572
	return false;
1573

1574
found:
1575 1576 1577 1578 1579 1580
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1581 1582 1583 1584 1585
		pipe_config->limited_color_range =
			bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
	} else {
		pipe_config->limited_color_range =
			intel_dp->limited_color_range;
1586 1587
	}

1588
	pipe_config->lane_count = lane_count;
1589

1590
	pipe_config->pipe_bpp = bpp;
1591
	pipe_config->port_clock = common_rates[clock];
1592

1593 1594 1595 1596 1597
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1598
		      pipe_config->port_clock, bpp);
1599 1600
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1601

1602
	intel_link_compute_m_n(bpp, lane_count,
1603 1604
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1605
			       &pipe_config->dp_m_n);
1606

1607
	if (intel_connector->panel.downclock_mode != NULL &&
1608
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1609
			pipe_config->has_drrs = true;
1610 1611 1612 1613 1614 1615
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
	if (is_edp(intel_dp) &&
	    (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1627
			vco = 8640000;
1628 1629
			break;
		default:
1630
			vco = 8100000;
1631 1632 1633 1634 1635 1636
			break;
		}

		to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
	}

1637
	if (!HAS_DDI(dev))
1638
		intel_dp_set_clock(encoder, pipe_config);
1639

1640
	return true;
1641 1642
}

1643
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1644 1645
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1646
{
1647 1648 1649
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1650 1651
}

1652 1653
static void intel_dp_prepare(struct intel_encoder *encoder,
			     struct intel_crtc_state *pipe_config)
1654
{
1655
	struct drm_device *dev = encoder->base.dev;
1656
	struct drm_i915_private *dev_priv = to_i915(dev);
1657
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1658
	enum port port = dp_to_dig_port(intel_dp)->port;
1659
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1660
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1661

1662 1663 1664 1665
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1666

1667
	/*
K
Keith Packard 已提交
1668
	 * There are four kinds of DP registers:
1669 1670
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1671 1672
	 * 	SNB CPU
	 *	IVB CPU
1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1683

1684 1685 1686 1687
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1688

1689 1690
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1691
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1692

1693
	/* Split out the IBX/CPU vs CPT settings */
1694

1695
	if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
1696 1697 1698 1699 1700 1701
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1702
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1703 1704
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1705
		intel_dp->DP |= crtc->pipe << 29;
1706
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
1707 1708
		u32 trans_dp;

1709
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1710 1711 1712 1713 1714 1715 1716

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1717
	} else {
1718
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1719
		    !IS_CHERRYVIEW(dev) && pipe_config->limited_color_range)
1720
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1721 1722 1723 1724 1725 1726 1727

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1728
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1729 1730
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1731
		if (IS_CHERRYVIEW(dev))
1732
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1733 1734
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1735
	}
1736 1737
}

1738 1739
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1740

1741 1742
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1743

1744 1745
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1746

I
Imre Deak 已提交
1747 1748 1749
static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
				   struct intel_dp *intel_dp);

1750
static void wait_panel_status(struct intel_dp *intel_dp,
1751 1752
				       u32 mask,
				       u32 value)
1753
{
1754
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1755
	struct drm_i915_private *dev_priv = to_i915(dev);
1756
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1757

V
Ville Syrjälä 已提交
1758 1759
	lockdep_assert_held(&dev_priv->pps_mutex);

I
Imre Deak 已提交
1760 1761
	intel_pps_verify_state(dev_priv, intel_dp);

1762 1763
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1764

1765
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1766 1767 1768
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1769

1770 1771 1772
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1773
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1774 1775
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1776 1777

	DRM_DEBUG_KMS("Wait complete\n");
1778
}
1779

1780
static void wait_panel_on(struct intel_dp *intel_dp)
1781 1782
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1783
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1784 1785
}

1786
static void wait_panel_off(struct intel_dp *intel_dp)
1787 1788
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1789
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1790 1791
}

1792
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1793
{
1794 1795 1796
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1797
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1798

1799 1800 1801 1802 1803
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1804 1805
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1806 1807 1808
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1809

1810
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1811 1812
}

1813
static void wait_backlight_on(struct intel_dp *intel_dp)
1814 1815 1816 1817 1818
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1819
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1820 1821 1822 1823
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1824

1825 1826 1827 1828
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1829
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1830
{
1831
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1832
	struct drm_i915_private *dev_priv = to_i915(dev);
1833
	u32 control;
1834

V
Ville Syrjälä 已提交
1835 1836
	lockdep_assert_held(&dev_priv->pps_mutex);

1837
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1838 1839
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
1840 1841 1842
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
1843
	return control;
1844 1845
}

1846 1847 1848 1849 1850
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1851
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1852
{
1853
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1854 1855
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1856
	struct drm_i915_private *dev_priv = to_i915(dev);
1857
	enum intel_display_power_domain power_domain;
1858
	u32 pp;
1859
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1860
	bool need_to_disable = !intel_dp->want_panel_vdd;
1861

V
Ville Syrjälä 已提交
1862 1863
	lockdep_assert_held(&dev_priv->pps_mutex);

1864
	if (!is_edp(intel_dp))
1865
		return false;
1866

1867
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1868
	intel_dp->want_panel_vdd = true;
1869

1870
	if (edp_have_panel_vdd(intel_dp))
1871
		return need_to_disable;
1872

1873
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
1874
	intel_display_power_get(dev_priv, power_domain);
1875

V
Ville Syrjälä 已提交
1876 1877
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1878

1879 1880
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1881

1882
	pp = ironlake_get_pp_control(intel_dp);
1883
	pp |= EDP_FORCE_VDD;
1884

1885 1886
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1887 1888 1889 1890 1891

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1892 1893 1894
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1895
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1896 1897
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1898 1899
		msleep(intel_dp->panel_power_up_delay);
	}
1900 1901 1902 1903

	return need_to_disable;
}

1904 1905 1906 1907 1908 1909 1910
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1911
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1912
{
1913
	bool vdd;
1914

1915 1916 1917
	if (!is_edp(intel_dp))
		return;

1918
	pps_lock(intel_dp);
1919
	vdd = edp_panel_vdd_on(intel_dp);
1920
	pps_unlock(intel_dp);
1921

R
Rob Clark 已提交
1922
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
1923
	     port_name(dp_to_dig_port(intel_dp)->port));
1924 1925
}

1926
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1927
{
1928
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1929
	struct drm_i915_private *dev_priv = to_i915(dev);
1930 1931 1932 1933
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1934
	u32 pp;
1935
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1936

V
Ville Syrjälä 已提交
1937
	lockdep_assert_held(&dev_priv->pps_mutex);
1938

1939
	WARN_ON(intel_dp->want_panel_vdd);
1940

1941
	if (!edp_have_panel_vdd(intel_dp))
1942
		return;
1943

V
Ville Syrjälä 已提交
1944 1945
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
1946

1947 1948
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1949

1950 1951
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1952

1953 1954
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
1955

1956 1957 1958
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1959

1960
	if ((pp & PANEL_POWER_ON) == 0)
1961
		intel_dp->panel_power_off_time = ktime_get_boottime();
1962

1963
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
1964
	intel_display_power_put(dev_priv, power_domain);
1965
}
1966

1967
static void edp_panel_vdd_work(struct work_struct *__work)
1968 1969 1970 1971
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

1972
	pps_lock(intel_dp);
1973 1974
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
1975
	pps_unlock(intel_dp);
1976 1977
}

1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1991 1992 1993 1994 1995
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1996
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1997
{
1998
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
1999 2000 2001

	lockdep_assert_held(&dev_priv->pps_mutex);

2002 2003
	if (!is_edp(intel_dp))
		return;
2004

R
Rob Clark 已提交
2005
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
2006
	     port_name(dp_to_dig_port(intel_dp)->port));
2007

2008 2009
	intel_dp->want_panel_vdd = false;

2010
	if (sync)
2011
		edp_panel_vdd_off_sync(intel_dp);
2012 2013
	else
		edp_panel_vdd_schedule_off(intel_dp);
2014 2015
}

2016
static void edp_panel_on(struct intel_dp *intel_dp)
2017
{
2018
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2019
	struct drm_i915_private *dev_priv = to_i915(dev);
2020
	u32 pp;
2021
	i915_reg_t pp_ctrl_reg;
2022

2023 2024
	lockdep_assert_held(&dev_priv->pps_mutex);

2025
	if (!is_edp(intel_dp))
2026
		return;
2027

V
Ville Syrjälä 已提交
2028 2029
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2030

2031 2032 2033
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2034
		return;
2035

2036
	wait_panel_power_cycle(intel_dp);
2037

2038
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2039
	pp = ironlake_get_pp_control(intel_dp);
2040 2041 2042
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2043 2044
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2045
	}
2046

2047
	pp |= PANEL_POWER_ON;
2048 2049 2050
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

2051 2052
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2053

2054
	wait_panel_on(intel_dp);
2055
	intel_dp->last_power_on = jiffies;
2056

2057 2058
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2059 2060
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2061
	}
2062
}
V
Ville Syrjälä 已提交
2063

2064 2065 2066 2067 2068 2069 2070
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2071
	pps_unlock(intel_dp);
2072 2073
}

2074 2075

static void edp_panel_off(struct intel_dp *intel_dp)
2076
{
2077 2078
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2079
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2080
	struct drm_i915_private *dev_priv = to_i915(dev);
2081
	enum intel_display_power_domain power_domain;
2082
	u32 pp;
2083
	i915_reg_t pp_ctrl_reg;
2084

2085 2086
	lockdep_assert_held(&dev_priv->pps_mutex);

2087 2088
	if (!is_edp(intel_dp))
		return;
2089

V
Ville Syrjälä 已提交
2090 2091
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2092

V
Ville Syrjälä 已提交
2093 2094
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2095

2096
	pp = ironlake_get_pp_control(intel_dp);
2097 2098
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2099
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2100
		EDP_BLC_ENABLE);
2101

2102
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2103

2104 2105
	intel_dp->want_panel_vdd = false;

2106 2107
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2108

2109
	intel_dp->panel_power_off_time = ktime_get_boottime();
2110
	wait_panel_off(intel_dp);
2111 2112

	/* We got a reference when we enabled the VDD. */
2113
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2114
	intel_display_power_put(dev_priv, power_domain);
2115
}
V
Ville Syrjälä 已提交
2116

2117 2118 2119 2120
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2121

2122 2123
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2124
	pps_unlock(intel_dp);
2125 2126
}

2127 2128
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2129
{
2130 2131
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2132
	struct drm_i915_private *dev_priv = to_i915(dev);
2133
	u32 pp;
2134
	i915_reg_t pp_ctrl_reg;
2135

2136 2137 2138 2139 2140 2141
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2142
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2143

2144
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2145

2146
	pp = ironlake_get_pp_control(intel_dp);
2147
	pp |= EDP_BLC_ENABLE;
2148

2149
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2150 2151 2152

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2153

2154
	pps_unlock(intel_dp);
2155 2156
}

2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2171
{
2172
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2173
	struct drm_i915_private *dev_priv = to_i915(dev);
2174
	u32 pp;
2175
	i915_reg_t pp_ctrl_reg;
2176

2177 2178 2179
	if (!is_edp(intel_dp))
		return;

2180
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2181

2182
	pp = ironlake_get_pp_control(intel_dp);
2183
	pp &= ~EDP_BLC_ENABLE;
2184

2185
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2186 2187 2188

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2189

2190
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2191 2192

	intel_dp->last_backlight_off = jiffies;
2193
	edp_wait_backlight_off(intel_dp);
2194
}
2195

2196 2197 2198 2199 2200 2201 2202
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2203

2204
	_intel_edp_backlight_off(intel_dp);
2205
	intel_panel_disable_backlight(intel_dp->attached_connector);
2206
}
2207

2208 2209 2210 2211 2212 2213 2214 2215
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2216 2217
	bool is_enabled;

2218
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2219
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2220
	pps_unlock(intel_dp);
2221 2222 2223 2224

	if (is_enabled == enable)
		return;

2225 2226
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2227 2228 2229 2230 2231 2232 2233

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2234 2235 2236 2237 2238 2239 2240 2241 2242
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2243
			onoff(state), onoff(cur_state));
2244 2245 2246 2247 2248 2249 2250 2251 2252
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2253
			onoff(state), onoff(cur_state));
2254 2255 2256 2257
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2258 2259
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
2260
{
2261
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2262
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2263

2264 2265 2266
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2267

2268
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2269
		      pipe_config->port_clock);
2270 2271 2272

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2273
	if (pipe_config->port_clock == 162000)
2274 2275 2276 2277 2278 2279 2280 2281
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2282 2283 2284 2285 2286 2287 2288
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2289
		intel_wait_for_vblank_if_active(&dev_priv->drm, !crtc->pipe);
2290

2291
	intel_dp->DP |= DP_PLL_ENABLE;
2292

2293
	I915_WRITE(DP_A, intel_dp->DP);
2294 2295
	POSTING_READ(DP_A);
	udelay(200);
2296 2297
}

2298
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2299
{
2300
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2301 2302
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2303

2304 2305 2306
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2307

2308 2309
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2310
	intel_dp->DP &= ~DP_PLL_ENABLE;
2311

2312
	I915_WRITE(DP_A, intel_dp->DP);
2313
	POSTING_READ(DP_A);
2314 2315 2316
	udelay(200);
}

2317
/* If the sink supports it, try to set the power state appropriately */
2318
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2319 2320 2321 2322 2323 2324 2325 2326
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2327 2328
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2329 2330 2331 2332 2333 2334
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2335 2336
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2337 2338 2339 2340 2341
			if (ret == 1)
				break;
			msleep(1);
		}
	}
2342 2343 2344 2345

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2346 2347
}

2348 2349
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2350
{
2351
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2352
	enum port port = dp_to_dig_port(intel_dp)->port;
2353
	struct drm_device *dev = encoder->base.dev;
2354
	struct drm_i915_private *dev_priv = to_i915(dev);
2355 2356
	enum intel_display_power_domain power_domain;
	u32 tmp;
2357
	bool ret;
2358 2359

	power_domain = intel_display_port_power_domain(encoder);
2360
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
2361 2362
		return false;

2363 2364
	ret = false;

2365
	tmp = I915_READ(intel_dp->output_reg);
2366 2367

	if (!(tmp & DP_PORT_EN))
2368
		goto out;
2369

2370
	if (IS_GEN7(dev) && port == PORT_A) {
2371
		*pipe = PORT_TO_PIPE_CPT(tmp);
2372
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
2373
		enum pipe p;
2374

2375 2376 2377 2378
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2379 2380 2381
				ret = true;

				goto out;
2382 2383 2384
			}
		}

2385
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2386
			      i915_mmio_reg_offset(intel_dp->output_reg));
2387 2388 2389 2390
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2391
	}
2392

2393 2394 2395 2396 2397 2398
	ret = true;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
2399
}
2400

2401
static void intel_dp_get_config(struct intel_encoder *encoder,
2402
				struct intel_crtc_state *pipe_config)
2403 2404 2405
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2406
	struct drm_device *dev = encoder->base.dev;
2407
	struct drm_i915_private *dev_priv = to_i915(dev);
2408 2409
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2410

2411
	tmp = I915_READ(intel_dp->output_reg);
2412 2413

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2414

2415
	if (HAS_PCH_CPT(dev) && port != PORT_A) {
2416 2417 2418
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2419 2420 2421
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2422

2423
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2424 2425 2426 2427
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2428
		if (tmp & DP_SYNC_HS_HIGH)
2429 2430 2431
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2432

2433
		if (tmp & DP_SYNC_VS_HIGH)
2434 2435 2436 2437
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2438

2439
	pipe_config->base.adjusted_mode.flags |= flags;
2440

2441
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2442
	    !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
2443 2444
		pipe_config->limited_color_range = true;

2445 2446 2447
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2448 2449
	intel_dp_get_m_n(crtc, pipe_config);

2450
	if (port == PORT_A) {
2451
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2452 2453 2454 2455
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2456

2457 2458 2459
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2460

2461 2462
	if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2477 2478
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2479
	}
2480 2481
}

2482 2483 2484
static void intel_disable_dp(struct intel_encoder *encoder,
			     struct intel_crtc_state *old_crtc_state,
			     struct drm_connector_state *old_conn_state)
2485
{
2486
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2487
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2488

2489
	if (old_crtc_state->has_audio)
2490
		intel_audio_codec_disable(encoder);
2491

2492
	if (HAS_PSR(dev_priv) && !HAS_DDI(dev_priv))
2493 2494
		intel_psr_disable(intel_dp);

2495 2496
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2497
	intel_edp_panel_vdd_on(intel_dp);
2498
	intel_edp_backlight_off(intel_dp);
2499
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2500
	intel_edp_panel_off(intel_dp);
2501

2502
	/* disable the port before the pipe on g4x */
2503
	if (INTEL_GEN(dev_priv) < 5)
2504
		intel_dp_link_down(intel_dp);
2505 2506
}

2507 2508 2509
static void ilk_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2510
{
2511
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2512
	enum port port = dp_to_dig_port(intel_dp)->port;
2513

2514
	intel_dp_link_down(intel_dp);
2515 2516

	/* Only ilk+ has port A */
2517 2518
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2519 2520
}

2521 2522 2523
static void vlv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2524 2525 2526 2527
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2528 2529
}

2530 2531 2532
static void chv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2533 2534 2535
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2536
	struct drm_i915_private *dev_priv = to_i915(dev);
2537

2538 2539 2540 2541 2542 2543
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2544

V
Ville Syrjälä 已提交
2545
	mutex_unlock(&dev_priv->sb_lock);
2546 2547
}

2548 2549 2550 2551 2552 2553 2554
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2555
	struct drm_i915_private *dev_priv = to_i915(dev);
2556 2557
	enum port port = intel_dig_port->port;

2558 2559 2560 2561
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587
	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2588 2589
	} else if ((IS_GEN7(dev) && port == PORT_A) ||
		   (HAS_PCH_CPT(dev) && port != PORT_A)) {
2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2603
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2628
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2629 2630 2631 2632 2633 2634 2635
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2636 2637
static void intel_dp_enable_port(struct intel_dp *intel_dp,
				 struct intel_crtc_state *old_crtc_state)
2638 2639
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2640
	struct drm_i915_private *dev_priv = to_i915(dev);
2641 2642 2643

	/* enable with pattern 1 (as per spec) */

2644
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2645 2646 2647 2648 2649 2650 2651 2652

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2653
	if (old_crtc_state->has_audio)
2654
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2655 2656 2657

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2658 2659
}

2660 2661
static void intel_enable_dp(struct intel_encoder *encoder,
			    struct intel_crtc_state *pipe_config)
2662
{
2663 2664
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2665
	struct drm_i915_private *dev_priv = to_i915(dev);
2666
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2667
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2668
	enum pipe pipe = crtc->pipe;
2669

2670 2671
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2672

2673 2674
	pps_lock(intel_dp);

2675
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2676 2677
		vlv_init_panel_power_sequencer(intel_dp);

2678
	intel_dp_enable_port(intel_dp, pipe_config);
2679 2680 2681 2682 2683 2684 2685

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2686
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
2687 2688 2689
		unsigned int lane_mask = 0x0;

		if (IS_CHERRYVIEW(dev))
2690
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2691

2692 2693
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2694
	}
2695

2696
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2697
	intel_dp_start_link_train(intel_dp);
2698
	intel_dp_stop_link_train(intel_dp);
2699

2700
	if (pipe_config->has_audio) {
2701
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2702
				 pipe_name(pipe));
2703 2704
		intel_audio_codec_enable(encoder);
	}
2705
}
2706

2707 2708 2709
static void g4x_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2710
{
2711 2712
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2713
	intel_enable_dp(encoder, pipe_config);
2714
	intel_edp_backlight_on(intel_dp);
2715
}
2716

2717 2718 2719
static void vlv_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2720
{
2721 2722
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2723
	intel_edp_backlight_on(intel_dp);
2724
	intel_psr_enable(intel_dp);
2725 2726
}

2727 2728 2729
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2730 2731
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2732
	enum port port = dp_to_dig_port(intel_dp)->port;
2733

2734
	intel_dp_prepare(encoder, pipe_config);
2735

2736
	/* Only ilk+ has port A */
2737
	if (port == PORT_A)
2738
		ironlake_edp_pll_on(intel_dp, pipe_config);
2739 2740
}

2741 2742 2743
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2744
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2745
	enum pipe pipe = intel_dp->pps_pipe;
2746
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2767 2768 2769
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
2770
	struct drm_i915_private *dev_priv = to_i915(dev);
2771 2772 2773 2774
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2775 2776 2777
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2778
	for_each_intel_encoder(dev, encoder) {
2779
		struct intel_dp *intel_dp;
2780
		enum port port;
2781 2782 2783 2784 2785

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2786
		port = dp_to_dig_port(intel_dp)->port;
2787 2788 2789 2790 2791

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2792
			      pipe_name(pipe), port_name(port));
2793

2794
		WARN(encoder->base.crtc,
2795 2796
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2797 2798

		/* make sure vdd is off before we steal it */
2799
		vlv_detach_power_sequencer(intel_dp);
2800 2801 2802 2803 2804 2805 2806 2807
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
2808
	struct drm_i915_private *dev_priv = to_i915(dev);
2809 2810 2811 2812
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2813 2814 2815
	if (!is_edp(intel_dp))
		return;

2816 2817 2818 2819 2820 2821 2822 2823 2824
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2825
		vlv_detach_power_sequencer(intel_dp);
2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2840 2841
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2842 2843
}

2844 2845 2846
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2847
{
2848
	vlv_phy_pre_encoder_enable(encoder);
2849

2850
	intel_enable_dp(encoder, pipe_config);
2851 2852
}

2853 2854 2855
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
2856
{
2857
	intel_dp_prepare(encoder, pipe_config);
2858

2859
	vlv_phy_pre_pll_enable(encoder);
2860 2861
}

2862 2863 2864
static void chv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2865
{
2866
	chv_phy_pre_encoder_enable(encoder);
2867

2868
	intel_enable_dp(encoder, pipe_config);
2869 2870

	/* Second common lane will stay alive on its own now */
2871
	chv_phy_release_cl2_override(encoder);
2872 2873
}

2874 2875 2876
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
2877
{
2878
	intel_dp_prepare(encoder, pipe_config);
2879

2880
	chv_phy_pre_pll_enable(encoder);
2881 2882
}

2883 2884 2885
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
2886
{
2887
	chv_phy_post_pll_disable(encoder);
2888 2889
}

2890 2891 2892 2893
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
2894
bool
2895
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2896
{
2897 2898
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2899 2900
}

2901
/* These are source-specific values. */
2902
uint8_t
K
Keith Packard 已提交
2903
intel_dp_voltage_max(struct intel_dp *intel_dp)
2904
{
2905
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2906
	struct drm_i915_private *dev_priv = to_i915(dev);
2907
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2908

2909 2910 2911
	if (IS_BROXTON(dev))
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
	else if (INTEL_INFO(dev)->gen >= 9) {
2912
		if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
2913
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2914
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2915
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2916
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2917
	else if (IS_GEN7(dev) && port == PORT_A)
2918
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2919
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
2920
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
2921
	else
2922
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
2923 2924
}

2925
uint8_t
K
Keith Packard 已提交
2926 2927
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2928
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2929
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2930

2931 2932 2933 2934 2935 2936 2937 2938
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
2939 2940
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2941 2942 2943 2944
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2945
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2946 2947 2948 2949 2950 2951 2952
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2953
		default:
2954
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2955
		}
2956
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
2957
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2958 2959 2960 2961 2962 2963 2964
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2965
		default:
2966
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2967
		}
2968
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2969
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2970 2971 2972 2973 2974
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
2975
		default:
2976
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2977 2978 2979
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2980 2981 2982 2983 2984 2985 2986
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
2987
		default:
2988
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2989
		}
2990 2991 2992
	}
}

2993
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
2994
{
2995
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2996 2997 2998 2999 3000
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3001
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3002 3003
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3004
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3005 3006 3007
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3008
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3009 3010 3011
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3012
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3013 3014 3015
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3016
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3017 3018 3019 3020 3021 3022 3023
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3024
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3025 3026
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3027
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3028 3029 3030
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3031
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3032 3033 3034
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3035
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3036 3037 3038 3039 3040 3041 3042
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3043
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3044 3045
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3046
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3047 3048 3049
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3050
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3051 3052 3053 3054 3055 3056 3057
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3058
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3059 3060
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3061
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3073 3074
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3075 3076 3077 3078

	return 0;
}

3079
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3080
{
3081 3082 3083
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3084 3085 3086
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3087
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3088
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3089
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3090 3091 3092
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3093
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3094 3095 3096
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3097
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3098 3099 3100
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3101
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3102 3103
			deemph_reg_value = 128;
			margin_reg_value = 154;
3104
			uniq_trans_scale = true;
3105 3106 3107 3108 3109
			break;
		default:
			return 0;
		}
		break;
3110
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3111
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3112
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3113 3114 3115
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3116
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3117 3118 3119
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3120
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3121 3122 3123 3124 3125 3126 3127
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3128
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3129
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3130
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3131 3132 3133
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3134
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3135 3136 3137 3138 3139 3140 3141
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3142
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3143
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3144
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3156 3157
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3158 3159 3160 3161

	return 0;
}

3162
static uint32_t
3163
gen4_signal_levels(uint8_t train_set)
3164
{
3165
	uint32_t	signal_levels = 0;
3166

3167
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3168
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3169 3170 3171
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3172
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3173 3174
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3175
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3176 3177
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3178
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3179 3180 3181
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3182
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3183
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3184 3185 3186
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3187
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3188 3189
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3190
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3191 3192
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3193
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3194 3195 3196 3197 3198 3199
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3200 3201
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3202
gen6_edp_signal_levels(uint8_t train_set)
3203
{
3204 3205 3206
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3207 3208
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3209
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3210
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3211
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3212 3213
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3214
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3215 3216
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3217
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3218 3219
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3220
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3221
	default:
3222 3223 3224
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3225 3226 3227
	}
}

K
Keith Packard 已提交
3228 3229
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3230
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3231 3232 3233 3234
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3235
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3236
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3237
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3238
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3239
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3240 3241
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3242
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3243
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3244
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3245 3246
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3247
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3248
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3249
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3250 3251 3252 3253 3254 3255 3256 3257 3258
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3259
void
3260
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3261 3262
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3263
	enum port port = intel_dig_port->port;
3264
	struct drm_device *dev = intel_dig_port->base.base.dev;
3265
	struct drm_i915_private *dev_priv = to_i915(dev);
3266
	uint32_t signal_levels, mask = 0;
3267 3268
	uint8_t train_set = intel_dp->train_set[0];

3269 3270 3271 3272 3273 3274 3275
	if (HAS_DDI(dev)) {
		signal_levels = ddi_signal_levels(intel_dp);

		if (IS_BROXTON(dev))
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3276
	} else if (IS_CHERRYVIEW(dev)) {
3277
		signal_levels = chv_signal_levels(intel_dp);
3278
	} else if (IS_VALLEYVIEW(dev)) {
3279
		signal_levels = vlv_signal_levels(intel_dp);
3280
	} else if (IS_GEN7(dev) && port == PORT_A) {
3281
		signal_levels = gen7_edp_signal_levels(train_set);
3282
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3283
	} else if (IS_GEN6(dev) && port == PORT_A) {
3284
		signal_levels = gen6_edp_signal_levels(train_set);
3285 3286
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3287
		signal_levels = gen4_signal_levels(train_set);
3288 3289 3290
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3291 3292 3293 3294 3295 3296 3297 3298
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3299

3300
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3301 3302 3303

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3304 3305
}

3306
void
3307 3308
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3309
{
3310
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3311 3312
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3313

3314
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3315

3316
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3317
	POSTING_READ(intel_dp->output_reg);
3318 3319
}

3320
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3321 3322 3323
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3324
	struct drm_i915_private *dev_priv = to_i915(dev);
3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3346 3347 3348 3349
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3350 3351 3352
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3353
static void
C
Chris Wilson 已提交
3354
intel_dp_link_down(struct intel_dp *intel_dp)
3355
{
3356
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3357
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3358
	enum port port = intel_dig_port->port;
3359
	struct drm_device *dev = intel_dig_port->base.base.dev;
3360
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3361
	uint32_t DP = intel_dp->DP;
3362

3363
	if (WARN_ON(HAS_DDI(dev)))
3364 3365
		return;

3366
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3367 3368
		return;

3369
	DRM_DEBUG_KMS("\n");
3370

3371 3372
	if ((IS_GEN7(dev) && port == PORT_A) ||
	    (HAS_PCH_CPT(dev) && port != PORT_A)) {
3373
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3374
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3375
	} else {
3376 3377 3378 3379
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3380
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3381
	}
3382
	I915_WRITE(intel_dp->output_reg, DP);
3383
	POSTING_READ(intel_dp->output_reg);
3384

3385 3386 3387 3388 3389 3390 3391 3392 3393 3394
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
	if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3395 3396 3397 3398 3399 3400 3401
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3402 3403 3404 3405 3406 3407 3408
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3409
		I915_WRITE(intel_dp->output_reg, DP);
3410
		POSTING_READ(intel_dp->output_reg);
3411

3412
		intel_wait_for_vblank_if_active(&dev_priv->drm, PIPE_A);
3413 3414
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3415 3416
	}

3417
	msleep(intel_dp->panel_power_down_delay);
3418 3419

	intel_dp->DP = DP;
3420 3421
}

3422
static bool
3423
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3424
{
3425 3426
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3427
		return false; /* aux transfer failed */
3428

3429
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3430

3431 3432
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3433

3434 3435 3436 3437 3438
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3439

3440 3441
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3442

3443
	if (!intel_dp_read_dpcd(intel_dp))
3444 3445
		return false;

3446 3447 3448
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3449

3450 3451 3452 3453 3454 3455 3456 3457
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3458

3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
		drm_dp_dpcd_read(&intel_dp->aux,
				 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				 &frame_sync_cap, 1);
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3472 3473
	}

3474 3475 3476 3477 3478 3479 3480
	/* Read the eDP Display control capabilities registers */
	if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd) ==
			     sizeof(intel_dp->edp_dpcd)))
		DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
			      intel_dp->edp_dpcd);
3481

3482
	/* Intermediate frequency support */
3483
	if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3484
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3485 3486
		int i;

3487 3488
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3489

3490 3491
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3492 3493 3494 3495

			if (val == 0)
				break;

3496 3497
			/* Value read is in kHz while drm clock is saved in deca-kHz */
			intel_dp->sink_rates[i] = (val * 200) / 10;
3498
		}
3499
		intel_dp->num_sink_rates = i;
3500
	}
3501

3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
			     &intel_dp->sink_count, 1) < 0)
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
	intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
	if (!is_edp(intel_dp) && !intel_dp->sink_count)
		return false;
3532

3533 3534 3535 3536 3537 3538 3539
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3540 3541 3542
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3543 3544 3545
		return false; /* downstream port status fetch failed */

	return true;
3546 3547
}

3548 3549 3550 3551 3552 3553 3554 3555
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3556
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3557 3558 3559
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3560
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3561 3562 3563 3564
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

3565
static bool
3566
intel_dp_can_mst(struct intel_dp *intel_dp)
3567 3568 3569
{
	u8 buf[1];

3570 3571 3572
	if (!i915.enable_dp_mst)
		return false;

3573 3574 3575 3576 3577 3578
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3579 3580
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1) != 1)
		return false;
3581

3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602
	return buf[0] & DP_MST_CAP;
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
	if (!i915.enable_dp_mst)
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3603 3604
}

3605
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3606
{
3607
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3608
	struct drm_device *dev = dig_port->base.base.dev;
3609
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3610
	u8 buf;
3611
	int ret = 0;
3612 3613
	int count = 0;
	int attempts = 10;
3614

3615 3616
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3617 3618
		ret = -EIO;
		goto out;
3619 3620
	}

3621
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3622
			       buf & ~DP_TEST_SINK_START) < 0) {
3623
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3624 3625 3626
		ret = -EIO;
		goto out;
	}
3627

3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639
	do {
		intel_wait_for_vblank(dev, intel_crtc->pipe);

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3640
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3641 3642 3643
		ret = -ETIMEDOUT;
	}

3644
 out:
3645
	hsw_enable_ips(intel_crtc);
3646
	return ret;
3647 3648 3649 3650 3651
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3652
	struct drm_device *dev = dig_port->base.base.dev;
3653 3654
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3655 3656
	int ret;

3657 3658 3659 3660 3661 3662 3663 3664 3665
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3666 3667 3668 3669 3670 3671
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3672
	hsw_disable_ips(intel_crtc);
3673

3674
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3675 3676 3677
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3678 3679
	}

3680
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3681 3682 3683 3684 3685 3686 3687 3688 3689
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3690
	int count, ret;
3691 3692 3693 3694 3695 3696
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3697
	do {
3698 3699
		intel_wait_for_vblank(dev, intel_crtc->pipe);

3700
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3701 3702
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3703
			goto stop;
3704
		}
3705
		count = buf & DP_TEST_COUNT_MASK;
3706

3707
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3708 3709

	if (attempts == 0) {
3710 3711 3712 3713 3714 3715 3716 3717
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3718
	}
3719

3720
stop:
3721
	intel_dp_sink_crc_stop(intel_dp);
3722
	return ret;
3723 3724
}

3725 3726 3727
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3728
	return drm_dp_dpcd_read(&intel_dp->aux,
3729 3730
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3731 3732
}

3733 3734 3735 3736 3737
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

3738
	ret = drm_dp_dpcd_read(&intel_dp->aux,
3739 3740 3741 3742 3743 3744 3745 3746
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_ACK;
	return test_result;
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3760
{
3761
	uint8_t test_result = DP_TEST_NAK;
3762 3763 3764 3765
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
3766
	    connector->edid_corrupt ||
3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
	} else {
3782 3783 3784 3785 3786 3787 3788
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

3789 3790
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
3791
					&block->checksum,
D
Dan Carpenter 已提交
3792
					1))
3793 3794 3795 3796 3797 3798 3799 3800 3801
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
	}

	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance_test_active = 1;

3802 3803 3804 3805
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3806
{
3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
	uint8_t rxdata = 0;
	int status = 0;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

	switch (rxdata) {
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
		break;
	}

update_status:
	status = drm_dp_dpcd_write(&intel_dp->aux,
				   DP_TEST_RESPONSE,
				   &response, 1);
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
3855 3856
}

3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
3872
			if (intel_dp->active_mst_links &&
3873
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3874 3875 3876 3877 3878
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

3879
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
3895
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

	/* if link training is requested we should perform it always */
	if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
	    (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
		intel_dp_start_link_train(intel_dp);
		intel_dp_stop_link_train(intel_dp);
	}
}

3944 3945 3946 3947 3948 3949 3950
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
3951 3952 3953 3954 3955
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
3956
 */
3957
static bool
3958
intel_dp_short_pulse(struct intel_dp *intel_dp)
3959
{
3960
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3961
	u8 sink_irq_vector = 0;
3962 3963
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
3964

3965 3966 3967 3968 3969 3970 3971 3972
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
	intel_dp->compliance_test_active = 0;
	intel_dp->compliance_test_type = 0;
	intel_dp->compliance_test_data = 0;

3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
3984 3985
	}

3986 3987
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3988 3989
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
3990
		/* Clear interrupt source */
3991 3992 3993
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
3994 3995

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3996
			DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
3997 3998 3999 4000
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4001 4002 4003
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
4004 4005

	return true;
4006 4007
}

4008
/* XXX this is probably wrong for multiple downstream ports */
4009
static enum drm_connector_status
4010
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4011
{
4012 4013 4014 4015 4016 4017
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4018 4019 4020
	if (is_edp(intel_dp))
		return connector_status_connected;

4021 4022
	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
4023
		return connector_status_connected;
4024 4025

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4026 4027
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4028

4029 4030
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4031 4032
	}

4033 4034 4035
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4036
	/* If no HPD, poke DDC gently */
4037
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4038
		return connector_status_connected;
4039 4040

	/* Well we tried, say unknown for unreliable port types */
4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4053 4054 4055

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4056
	return connector_status_disconnected;
4057 4058
}

4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4072 4073
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4074
{
4075
	u32 bit;
4076

4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113
	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4114 4115 4116
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4117 4118 4119
	default:
		MISSING_CASE(port->port);
		return false;
4120
	}
4121

4122
	return I915_READ(SDEISR) & bit;
4123 4124
}

4125
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4126
				       struct intel_digital_port *port)
4127
{
4128
	u32 bit;
4129

4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4148 4149
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4150 4151 4152 4153 4154
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4155
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4156 4157
		break;
	case PORT_C:
4158
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4159 4160
		break;
	case PORT_D:
4161
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4162 4163 4164 4165
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4166 4167
	}

4168
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4169 4170
}

4171
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4172
				       struct intel_digital_port *intel_dig_port)
4173
{
4174 4175
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4176 4177
	u32 bit;

4178 4179
	intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
	switch (port) {
4180 4181 4182 4183 4184 4185 4186 4187 4188 4189
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4190
		MISSING_CASE(port);
4191 4192 4193 4194 4195 4196
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4197 4198 4199 4200 4201 4202 4203
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4204
static bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
4205 4206
					 struct intel_digital_port *port)
{
4207
	if (HAS_PCH_IBX(dev_priv))
4208
		return ibx_digital_port_connected(dev_priv, port);
4209
	else if (HAS_PCH_SPLIT(dev_priv))
4210
		return cpt_digital_port_connected(dev_priv, port);
4211 4212
	else if (IS_BROXTON(dev_priv))
		return bxt_digital_port_connected(dev_priv, port);
4213 4214
	else if (IS_GM45(dev_priv))
		return gm45_digital_port_connected(dev_priv, port);
4215 4216 4217 4218
	else
		return g4x_digital_port_connected(dev_priv, port);
}

4219
static struct edid *
4220
intel_dp_get_edid(struct intel_dp *intel_dp)
4221
{
4222
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4223

4224 4225 4226 4227
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4228 4229
			return NULL;

J
Jani Nikula 已提交
4230
		return drm_edid_duplicate(intel_connector->edid);
4231 4232 4233 4234
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4235

4236 4237 4238 4239 4240
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4241

4242
	intel_dp_unset_edid(intel_dp);
4243 4244 4245 4246 4247 4248 4249
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4250 4251
}

4252 4253
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4254
{
4255
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4256

4257 4258
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4259

4260 4261
	intel_dp->has_audio = false;
}
4262

4263 4264
static void
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4265
{
4266
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4267
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4268 4269
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4270
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4271
	enum drm_connector_status status;
4272
	enum intel_display_power_domain power_domain;
4273
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4274

4275 4276
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(to_i915(dev), power_domain);
Z
Zhenyu Wang 已提交
4277

4278 4279 4280
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4281 4282 4283
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4284
	else
4285 4286
		status = connector_status_disconnected;

4287 4288 4289 4290 4291
	if (status != connector_status_connected) {
		intel_dp->compliance_test_active = 0;
		intel_dp->compliance_test_type = 0;
		intel_dp->compliance_test_data = 0;

4292 4293 4294 4295 4296 4297 4298 4299 4300
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4301
		goto out;
4302
	}
Z
Zhenyu Wang 已提交
4303

4304
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4305
		intel_encoder->type = INTEL_OUTPUT_DP;
4306

4307 4308 4309 4310 4311 4312
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));

	intel_dp_print_rates(intel_dp);

4313 4314
	intel_dp_probe_oui(intel_dp);

4315 4316 4317
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4318 4319 4320 4321 4322
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4323 4324
		status = connector_status_disconnected;
		goto out;
4325 4326 4327 4328 4329 4330 4331 4332 4333 4334
	} else if (connector->status == connector_status_connected) {
		/*
		 * If display was connected already and is still connected
		 * check links status, there has been known issues of
		 * link loss triggerring long pulse!!!!
		 */
		drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
		intel_dp_check_link_status(intel_dp);
		drm_modeset_unlock(&dev->mode_config.connection_mutex);
		goto out;
4335 4336
	}

4337 4338 4339 4340 4341 4342 4343 4344
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4345
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4346

4347
	status = connector_status_connected;
4348
	intel_dp->detect_done = true;
4349

4350 4351
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4352 4353
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4365
out:
4366 4367
	if ((status != connector_status_connected) &&
	    (intel_dp->is_mst == false))
4368
		intel_dp_unset_edid(intel_dp);
4369

4370
	intel_display_power_put(to_i915(dev), power_domain);
4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388
	return;
}

static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct intel_connector *intel_connector = to_intel_connector(connector);

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		intel_dp_unset_edid(intel_dp);
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
4389
			intel_encoder->type = INTEL_OUTPUT_DP;
4390 4391 4392
		return connector_status_disconnected;
	}

4393 4394 4395 4396 4397
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
		intel_dp_long_pulse(intel_dp->attached_connector);

	intel_dp->detect_done = false;
4398

4399
	if (is_edp(intel_dp) || intel_connector->detect_edid)
4400 4401 4402
		return connector_status_connected;
	else
		return connector_status_disconnected;
4403 4404
}

4405 4406
static void
intel_dp_force(struct drm_connector *connector)
4407
{
4408
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4409
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4410
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4411
	enum intel_display_power_domain power_domain;
4412

4413 4414 4415
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4416

4417 4418
	if (connector->status != connector_status_connected)
		return;
4419

4420 4421
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
4422 4423 4424

	intel_dp_set_edid(intel_dp);

4425
	intel_display_power_put(dev_priv, power_domain);
4426 4427

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4428
		intel_encoder->type = INTEL_OUTPUT_DP;
4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4442

4443
	/* if eDP has no EDID, fall back to fixed mode */
4444 4445
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4446
		struct drm_display_mode *mode;
4447 4448

		mode = drm_mode_duplicate(connector->dev,
4449
					  intel_connector->panel.fixed_mode);
4450
		if (mode) {
4451 4452 4453 4454
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4455

4456
	return 0;
4457 4458
}

4459 4460 4461 4462
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4463
	struct edid *edid;
4464

4465 4466
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4467
		has_audio = drm_detect_monitor_audio(edid);
4468

4469 4470 4471
	return has_audio;
}

4472 4473 4474 4475 4476
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4477
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4478
	struct intel_connector *intel_connector = to_intel_connector(connector);
4479 4480
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4481 4482
	int ret;

4483
	ret = drm_object_property_set_value(&connector->base, property, val);
4484 4485 4486
	if (ret)
		return ret;

4487
	if (property == dev_priv->force_audio_property) {
4488 4489 4490 4491
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4492 4493
			return 0;

4494
		intel_dp->force_audio = i;
4495

4496
		if (i == HDMI_AUDIO_AUTO)
4497 4498
			has_audio = intel_dp_detect_audio(connector);
		else
4499
			has_audio = (i == HDMI_AUDIO_ON);
4500 4501

		if (has_audio == intel_dp->has_audio)
4502 4503
			return 0;

4504
		intel_dp->has_audio = has_audio;
4505 4506 4507
		goto done;
	}

4508
	if (property == dev_priv->broadcast_rgb_property) {
4509
		bool old_auto = intel_dp->color_range_auto;
4510
		bool old_range = intel_dp->limited_color_range;
4511

4512 4513 4514 4515 4516 4517
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
4518
			intel_dp->limited_color_range = false;
4519 4520 4521
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
4522
			intel_dp->limited_color_range = true;
4523 4524 4525 4526
			break;
		default:
			return -EINVAL;
		}
4527 4528

		if (old_auto == intel_dp->color_range_auto &&
4529
		    old_range == intel_dp->limited_color_range)
4530 4531
			return 0;

4532 4533 4534
		goto done;
	}

4535 4536 4537 4538 4539 4540
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}
4541 4542 4543 4544 4545
		if (HAS_GMCH_DISPLAY(dev_priv) &&
		    val == DRM_MODE_SCALE_CENTER) {
			DRM_DEBUG_KMS("centering not supported\n");
			return -EINVAL;
		}
4546 4547 4548 4549 4550 4551 4552 4553 4554 4555

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4556 4557 4558
	return -EINVAL;

done:
4559 4560
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4561 4562 4563 4564

	return 0;
}

4565 4566 4567 4568
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4569 4570 4571 4572 4573
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4574 4575 4576 4577 4578 4579 4580 4581 4582 4583

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4584 4585 4586 4587 4588 4589 4590
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4591
static void
4592
intel_dp_connector_destroy(struct drm_connector *connector)
4593
{
4594
	struct intel_connector *intel_connector = to_intel_connector(connector);
4595

4596
	kfree(intel_connector->detect_edid);
4597

4598 4599 4600
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4601 4602 4603
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4604
		intel_panel_fini(&intel_connector->panel);
4605

4606
	drm_connector_cleanup(connector);
4607
	kfree(connector);
4608 4609
}

P
Paulo Zanoni 已提交
4610
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4611
{
4612 4613
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4614

4615
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4616 4617
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4618 4619 4620 4621
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4622
		pps_lock(intel_dp);
4623
		edp_panel_vdd_off_sync(intel_dp);
4624 4625
		pps_unlock(intel_dp);

4626 4627 4628 4629
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4630
	}
4631 4632 4633

	intel_dp_aux_fini(intel_dp);

4634
	drm_encoder_cleanup(encoder);
4635
	kfree(intel_dig_port);
4636 4637
}

4638
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4639 4640 4641 4642 4643 4644
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4645 4646 4647 4648
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4649
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4650
	pps_lock(intel_dp);
4651
	edp_panel_vdd_off_sync(intel_dp);
4652
	pps_unlock(intel_dp);
4653 4654
}

4655 4656 4657 4658
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
4659
	struct drm_i915_private *dev_priv = to_i915(dev);
4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4674
	power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
4675 4676 4677 4678 4679
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4680
void intel_dp_encoder_reset(struct drm_encoder *encoder)
4681
{
4682 4683 4684 4685 4686
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
4687 4688 4689 4690 4691 4692

	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	pps_lock(intel_dp);

4693 4694
	/* Reinit the power sequencer, in case BIOS did something with it. */
	intel_dp_pps_init(encoder->dev, intel_dp);
4695 4696 4697
	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4698 4699
}

4700
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4701
	.dpms = drm_atomic_helper_connector_dpms,
4702
	.detect = intel_dp_detect,
4703
	.force = intel_dp_force,
4704
	.fill_modes = drm_helper_probe_single_connector_modes,
4705
	.set_property = intel_dp_set_property,
4706
	.atomic_get_property = intel_connector_atomic_get_property,
4707
	.late_register = intel_dp_connector_register,
4708
	.early_unregister = intel_dp_connector_unregister,
4709
	.destroy = intel_dp_connector_destroy,
4710
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4711
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4712 4713 4714 4715 4716 4717 4718 4719
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4720
	.reset = intel_dp_encoder_reset,
4721
	.destroy = intel_dp_encoder_destroy,
4722 4723
};

4724
enum irqreturn
4725 4726 4727
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4728
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4729
	struct drm_device *dev = intel_dig_port->base.base.dev;
4730
	struct drm_i915_private *dev_priv = to_i915(dev);
4731
	enum intel_display_power_domain power_domain;
4732
	enum irqreturn ret = IRQ_NONE;
4733

4734 4735
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
4736
		intel_dig_port->base.type = INTEL_OUTPUT_DP;
4737

4738 4739 4740 4741 4742 4743 4744 4745 4746
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
4747
		return IRQ_HANDLED;
4748 4749
	}

4750 4751
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4752
		      long_hpd ? "long" : "short");
4753

4754
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
4755 4756
	intel_display_power_get(dev_priv, power_domain);

4757
	if (long_hpd) {
4758 4759 4760 4761
		intel_dp_long_pulse(intel_dp->attached_connector);
		if (intel_dp->is_mst)
			ret = IRQ_HANDLED;
		goto put_power;
4762 4763 4764

	} else {
		if (intel_dp->is_mst) {
4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
				/*
				 * If we were in MST mode, and device is not
				 * there, get out of MST mode
				 */
				DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
					      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
				intel_dp->is_mst = false;
				drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
								intel_dp->is_mst);
				goto put_power;
			}
4777 4778
		}

4779 4780 4781 4782 4783 4784
		if (!intel_dp->is_mst) {
			if (!intel_dp_short_pulse(intel_dp)) {
				intel_dp_long_pulse(intel_dp->attached_connector);
				goto put_power;
			}
		}
4785
	}
4786 4787 4788

	ret = IRQ_HANDLED;

4789 4790 4791 4792
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4793 4794
}

4795
/* check the VBT to see whether the eDP is on another port */
4796
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
4797
{
4798
	struct drm_i915_private *dev_priv = to_i915(dev);
4799

4800 4801 4802 4803 4804 4805 4806
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
	if (INTEL_INFO(dev)->gen < 5)
		return false;

4807 4808 4809
	if (port == PORT_A)
		return true;

4810
	return intel_bios_is_port_edp(dev_priv, port);
4811 4812
}

4813
void
4814 4815
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4816 4817
	struct intel_connector *intel_connector = to_intel_connector(connector);

4818
	intel_attach_force_audio_property(connector);
4819
	intel_attach_broadcast_rgb_property(connector);
4820
	intel_dp->color_range_auto = true;
4821 4822 4823

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
4824 4825
		drm_object_attach_property(
			&connector->base,
4826
			connector->dev->mode_config.scaling_mode_property,
4827 4828
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
4829
	}
4830 4831
}

4832 4833
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
4834
	intel_dp->panel_power_off_time = ktime_get_boottime();
4835 4836 4837 4838
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

4839
static void
4840 4841
intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
			   struct intel_dp *intel_dp, struct edp_power_seq *seq)
4842
{
4843
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
4844
	struct pps_registers regs;
4845

4846
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
4847 4848 4849

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
4850
	pp_ctl = ironlake_get_pp_control(intel_dp);
4851

4852 4853
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
4854
	if (!IS_BROXTON(dev_priv)) {
4855 4856
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
4857
	}
4858 4859

	/* Pull timing values out of registers */
4860 4861
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
4862

4863 4864
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
4865

4866 4867
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
4868

4869 4870
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
4871

4872
	if (IS_BROXTON(dev_priv)) {
4873 4874 4875
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
4876
			seq->t11_t12 = (tmp - 1) * 1000;
4877
		else
4878
			seq->t11_t12 = 0;
4879
	} else {
4880
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4881
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4882
	}
4883 4884
}

I
Imre Deak 已提交
4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
intel_pps_verify_state(struct drm_i915_private *dev_priv,
		       struct intel_dp *intel_dp)
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

4910 4911 4912 4913
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp)
{
4914
	struct drm_i915_private *dev_priv = to_i915(dev);
4915 4916 4917 4918 4919 4920 4921 4922 4923 4924
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
4925

I
Imre Deak 已提交
4926
	intel_pps_dump_state("cur", &cur);
4927

4928
	vbt = dev_priv->vbt.edp.pps;
4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
4942
	intel_pps_dump_state("vbt", &vbt);
4943 4944 4945

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
4946
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
4947 4948 4949 4950 4951 4952 4953 4954 4955
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

4956
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
4957 4958 4959 4960 4961 4962 4963
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

4964 4965 4966 4967 4968 4969
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
4970 4971 4972 4973 4974 4975 4976 4977 4978 4979

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
4980 4981 4982 4983
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4984
					      struct intel_dp *intel_dp)
4985
{
4986
	struct drm_i915_private *dev_priv = to_i915(dev);
4987
	u32 pp_on, pp_off, pp_div, port_sel = 0;
4988
	int div = dev_priv->rawclk_freq / 1000;
4989
	struct pps_registers regs;
4990
	enum port port = dp_to_dig_port(intel_dp)->port;
4991
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
4992

V
Ville Syrjälä 已提交
4993
	lockdep_assert_held(&dev_priv->pps_mutex);
4994

4995
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
4996

4997
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
4998 4999
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5000
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5001 5002
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5003
	if (IS_BROXTON(dev)) {
5004
		pp_div = I915_READ(regs.pp_ctrl);
5005 5006 5007 5008 5009 5010 5011 5012
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5013 5014 5015

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5016
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5017
		port_sel = PANEL_PORT_SELECT_VLV(port);
5018
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5019
		if (port == PORT_A)
5020
			port_sel = PANEL_PORT_SELECT_DPA;
5021
		else
5022
			port_sel = PANEL_PORT_SELECT_DPD;
5023 5024
	}

5025 5026
	pp_on |= port_sel;

5027 5028
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5029
	if (IS_BROXTON(dev))
5030
		I915_WRITE(regs.pp_ctrl, pp_div);
5031
	else
5032
		I915_WRITE(regs.pp_div, pp_div);
5033 5034

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5035 5036
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5037
		      IS_BROXTON(dev) ?
5038 5039
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5040 5041
}

5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052
static void intel_dp_pps_init(struct drm_device *dev,
			      struct intel_dp *intel_dp)
{
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
		intel_dp_init_panel_power_sequencer(dev, intel_dp);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
	}
}

5053 5054
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5055
 * @dev_priv: i915 device
5056
 * @crtc_state: a pointer to the active intel_crtc_state
5057 5058 5059 5060 5061 5062 5063 5064 5065
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5066 5067 5068
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
				    struct intel_crtc_state *crtc_state,
				    int refresh_rate)
5069 5070
{
	struct intel_encoder *encoder;
5071 5072
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5073
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5074
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5075 5076 5077 5078 5079 5080

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5081 5082
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5083 5084 5085
		return;
	}

5086
	/*
5087 5088
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5089
	 */
5090

5091 5092
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5093
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5094 5095 5096 5097 5098 5099

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5100
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5101 5102 5103 5104
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5105 5106
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5107 5108
		index = DRRS_LOW_RR;

5109
	if (index == dev_priv->drrs.refresh_rate_type) {
5110 5111 5112 5113 5114
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5115
	if (!crtc_state->base.active) {
5116 5117 5118 5119
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5120
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5132 5133
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5134
		u32 val;
5135

5136
		val = I915_READ(reg);
5137
		if (index > DRRS_HIGH_RR) {
5138
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5139 5140 5141
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5142
		} else {
5143
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5144 5145 5146
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5147 5148 5149 5150
		}
		I915_WRITE(reg, val);
	}

5151 5152 5153 5154 5155
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5156 5157 5158
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5159
 * @crtc_state: A pointer to the active crtc state.
5160 5161 5162
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5163 5164
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5165 5166
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5167
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5168

5169
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5188 5189 5190
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5191
 * @old_crtc_state: Pointer to old crtc_state.
5192 5193
 *
 */
5194 5195
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
			    struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5196 5197
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5198
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5199

5200
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5201 5202 5203 5204 5205 5206 5207 5208 5209
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5210 5211
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5212 5213 5214 5215 5216 5217 5218

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5232
	/*
5233 5234
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5235 5236
	 */

5237 5238
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5239

5240 5241 5242 5243 5244 5245
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5246

5247 5248
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5249 5250
}

5251
/**
5252
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5253
 * @dev_priv: i915 device
5254 5255
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5256 5257
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5258 5259 5260
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5261 5262
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5263 5264 5265 5266
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5267
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5268 5269
		return;

5270
	cancel_delayed_work(&dev_priv->drrs.work);
5271

5272
	mutex_lock(&dev_priv->drrs.mutex);
5273 5274 5275 5276 5277
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5278 5279 5280
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5281 5282 5283
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5284
	/* invalidate means busy screen hence upclock */
5285
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5286 5287
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5288 5289 5290 5291

	mutex_unlock(&dev_priv->drrs.mutex);
}

5292
/**
5293
 * intel_edp_drrs_flush - Restart Idleness DRRS
5294
 * @dev_priv: i915 device
5295 5296
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5297 5298 5299 5300
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5301 5302 5303
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5304 5305
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5306 5307 5308 5309
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5310
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5311 5312
		return;

5313
	cancel_delayed_work(&dev_priv->drrs.work);
5314

5315
	mutex_lock(&dev_priv->drrs.mutex);
5316 5317 5318 5319 5320
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5321 5322
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5323 5324

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5325 5326
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5327
	/* flush means busy screen hence upclock */
5328
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5329 5330
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5331 5332 5333 5334 5335 5336

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5337 5338 5339 5340 5341
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5365 5366 5367 5368 5369 5370 5371 5372
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5373 5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5392
static struct drm_display_mode *
5393 5394
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5395 5396
{
	struct drm_connector *connector = &intel_connector->base;
5397
	struct drm_device *dev = connector->dev;
5398
	struct drm_i915_private *dev_priv = to_i915(dev);
5399 5400
	struct drm_display_mode *downclock_mode = NULL;

5401 5402 5403
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5404 5405 5406 5407 5408 5409
	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5410
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5411 5412 5413 5414 5415 5416 5417
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5418
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5419 5420 5421
		return NULL;
	}

5422
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5423

5424
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5425
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5426 5427 5428
	return downclock_mode;
}

5429
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5430
				     struct intel_connector *intel_connector)
5431 5432 5433
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5434 5435
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5436
	struct drm_i915_private *dev_priv = to_i915(dev);
5437
	struct drm_display_mode *fixed_mode = NULL;
5438
	struct drm_display_mode *downclock_mode = NULL;
5439 5440 5441
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5442
	enum pipe pipe = INVALID_PIPE;
5443 5444 5445 5446

	if (!is_edp(intel_dp))
		return true;

5447 5448 5449 5450 5451 5452 5453 5454 5455 5456 5457 5458 5459
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
	if (intel_get_lvds_encoder(dev)) {
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5460
	pps_lock(intel_dp);
5461 5462

	intel_dp_init_panel_power_timestamps(intel_dp);
5463
	intel_dp_pps_init(dev, intel_dp);
5464
	intel_edp_panel_vdd_sanitize(intel_dp);
5465

5466
	pps_unlock(intel_dp);
5467

5468
	/* Cache DPCD and EDID for edp. */
5469
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5470

5471
	if (!has_dpcd) {
5472 5473
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5474
		goto out_vdd_off;
5475 5476
	}

5477
	mutex_lock(&dev->mode_config.mutex);
5478
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5497 5498
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5499 5500 5501 5502 5503 5504 5505 5506
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5507
		if (fixed_mode) {
5508
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5509 5510 5511
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5512
	}
5513
	mutex_unlock(&dev->mode_config.mutex);
5514

5515
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5516 5517
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
		if (IS_CHERRYVIEW(dev))
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5537 5538
	}

5539
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5540
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5541
	intel_panel_setup_backlight(connector, pipe);
5542 5543

	return true;
5544 5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5556 5557
}

5558
bool
5559 5560
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5561
{
5562 5563 5564 5565
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5566
	struct drm_i915_private *dev_priv = to_i915(dev);
5567
	enum port port = intel_dig_port->port;
5568
	int type;
5569

5570 5571 5572 5573 5574
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5575 5576
	intel_dp->pps_pipe = INVALID_PIPE;

5577
	/* intel_dp vfuncs */
5578 5579
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5580 5581 5582 5583 5584
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
5585
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
5586

5587 5588 5589
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
5590
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
5591

5592 5593 5594
	if (HAS_DDI(dev))
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

5595 5596
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5597
	intel_dp->attached_connector = intel_connector;
5598

5599
	if (intel_dp_is_edp(dev, port))
5600
		type = DRM_MODE_CONNECTOR_eDP;
5601 5602
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5603

5604 5605 5606 5607 5608 5609 5610 5611
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5612
	/* eDP only on port B and/or C on vlv/chv */
5613 5614
	if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
5615 5616
		return false;

5617 5618 5619 5620
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5621
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5622 5623 5624 5625 5626
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5627 5628
	intel_dp_aux_init(intel_dp, intel_connector);

5629
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5630
			  edp_panel_vdd_work);
5631

5632
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5633

P
Paulo Zanoni 已提交
5634
	if (HAS_DDI(dev))
5635 5636 5637 5638
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

5639
	/* Set up the hotplug pin. */
5640 5641
	switch (port) {
	case PORT_A:
5642
		intel_encoder->hpd_pin = HPD_PORT_A;
5643 5644
		break;
	case PORT_B:
5645
		intel_encoder->hpd_pin = HPD_PORT_B;
5646
		if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
5647
			intel_encoder->hpd_pin = HPD_PORT_A;
5648 5649
		break;
	case PORT_C:
5650
		intel_encoder->hpd_pin = HPD_PORT_C;
5651 5652
		break;
	case PORT_D:
5653
		intel_encoder->hpd_pin = HPD_PORT_D;
5654
		break;
X
Xiong Zhang 已提交
5655 5656 5657
	case PORT_E:
		intel_encoder->hpd_pin = HPD_PORT_E;
		break;
5658
	default:
5659
		BUG();
5660 5661
	}

5662
	/* init MST on ports that can support it */
5663
	if (HAS_DP_MST(dev) && !is_edp(intel_dp) &&
5664 5665 5666
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
5667

5668
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5669 5670 5671
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
5672
	}
5673

5674 5675
	intel_dp_add_properties(intel_dp, connector);

5676 5677 5678 5679 5680 5681 5682 5683
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5684 5685

	return true;
5686 5687 5688 5689 5690

fail:
	drm_connector_cleanup(connector);

	return false;
5691
}
5692

5693 5694 5695
bool intel_dp_init(struct drm_device *dev,
		   i915_reg_t output_reg,
		   enum port port)
5696
{
5697
	struct drm_i915_private *dev_priv = to_i915(dev);
5698 5699 5700 5701 5702
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5703
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5704
	if (!intel_dig_port)
5705
		return false;
5706

5707
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
5708 5709
	if (!intel_connector)
		goto err_connector_alloc;
5710 5711 5712 5713

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

S
Sudip Mukherjee 已提交
5714
	if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5715
			     DRM_MODE_ENCODER_TMDS, "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
5716
		goto err_encoder_init;
5717

5718
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5719 5720
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5721
	intel_encoder->get_config = intel_dp_get_config;
5722
	intel_encoder->suspend = intel_dp_encoder_suspend;
5723
	if (IS_CHERRYVIEW(dev)) {
5724
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5725 5726
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5727
		intel_encoder->post_disable = chv_post_disable_dp;
5728
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
5729
	} else if (IS_VALLEYVIEW(dev)) {
5730
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5731 5732
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5733
		intel_encoder->post_disable = vlv_post_disable_dp;
5734
	} else {
5735 5736
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5737 5738
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
5739
	}
5740

5741
	intel_dig_port->port = port;
5742
	intel_dig_port->dp.output_reg = output_reg;
5743
	intel_dig_port->max_lanes = 4;
5744

5745
	intel_encoder->type = INTEL_OUTPUT_DP;
5746 5747 5748 5749 5750 5751 5752 5753
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5754
	intel_encoder->cloneable = 0;
5755

5756
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5757
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
5758

S
Sudip Mukherjee 已提交
5759 5760 5761
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

5762
	return true;
S
Sudip Mukherjee 已提交
5763 5764 5765

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
5766
err_encoder_init:
S
Sudip Mukherjee 已提交
5767 5768 5769
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
5770
	return false;
5771
}
5772 5773 5774

void intel_dp_mst_suspend(struct drm_device *dev)
{
5775
	struct drm_i915_private *dev_priv = to_i915(dev);
5776 5777 5778 5779
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
5780
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5781 5782

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
5783 5784
			continue;

5785 5786
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5787 5788 5789 5790 5791
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
5792
	struct drm_i915_private *dev_priv = to_i915(dev);
5793 5794 5795
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
5796
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5797
		int ret;
5798

5799 5800
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
5801

5802 5803 5804
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
5805 5806
	}
}