intel_dp.c 155.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33 34 35 36
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
37
#include "intel_drv.h"
38
#include <drm/i915_drm.h>
39 40 41 42
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

62 63
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
C
Chon Ming Lee 已提交
64
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
65 66 67 68
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
	{ DP_LINK_BW_1_62,	/* m2_int = 32, m2_fraction = 1677722 */
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
	{ DP_LINK_BW_2_7,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
	{ DP_LINK_BW_5_4,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};

87 88 89 90 91 92 93 94 95
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
96 97 98
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
99 100
}

101
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
102
{
103 104 105
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
106 107
}

108 109
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
110
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
111 112
}

C
Chris Wilson 已提交
113
static void intel_dp_link_down(struct intel_dp *intel_dp);
114
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
115
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
116
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
117 118
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
119

120
int
C
Chris Wilson 已提交
121
intel_dp_max_link_bw(struct intel_dp *intel_dp)
122
{
123
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
124
	struct drm_device *dev = intel_dp->attached_connector->base.dev;
125 126 127 128 129

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
130
	case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
131 132
		if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
		     INTEL_INFO(dev)->gen >= 8) &&
133 134 135 136
		    intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
			max_link_bw = DP_LINK_BW_5_4;
		else
			max_link_bw = DP_LINK_BW_2_7;
137
		break;
138
	default:
139 140
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
141 142 143 144 145 146
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	u8 source_max, sink_max;

	source_max = 4;
	if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
	    (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
		source_max = 2;

	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

180
static int
181
intel_dp_link_required(int pixel_clock, int bpp)
182
{
183
	return (pixel_clock * bpp + 9) / 10;
184 185
}

186 187 188 189 190 191
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

192
static enum drm_mode_status
193 194 195
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
196
	struct intel_dp *intel_dp = intel_attached_dp(connector);
197 198
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
199 200
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
201

202 203
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
204 205
			return MODE_PANEL;

206
		if (mode->vdisplay > fixed_mode->vdisplay)
207
			return MODE_PANEL;
208 209

		target_clock = fixed_mode->clock;
210 211
	}

212
	max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
213
	max_lanes = intel_dp_max_lane_count(intel_dp);
214 215 216 217 218

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
219
		return MODE_CLOCK_HIGH;
220 221 222 223

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

224 225 226
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

227 228 229 230
	return MODE_OK;
}

static uint32_t
231
pack_aux(const uint8_t *src, int src_bytes)
232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

253 254 255 256 257 258 259
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

260 261 262 263
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

287 288
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
289
				    struct intel_dp *intel_dp);
290 291
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
292
					      struct intel_dp *intel_dp);
293

294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_put(dev_priv, power_domain);
}

326 327 328 329 330 331 332
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
333
	bool pll_enabled;
334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

357 358 359 360 361 362 363 364 365 366
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
	if (!pll_enabled)
		vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
				 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);

367 368 369 370 371 372 373 374 375 376 377 378 379 380
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
381 382 383

	if (!pll_enabled)
		vlv_force_pll_off(dev, pipe);
384 385
}

386 387 388 389 390 391
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
392 393
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
394
	enum pipe pipe;
395

V
Ville Syrjälä 已提交
396
	lockdep_assert_held(&dev_priv->pps_mutex);
397

398 399 400
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
426 427 428
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
429

430 431
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
432 433 434 435 436 437

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
438 439
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
440

441 442 443 444 445 446
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);

447 448 449
	return intel_dp->pps_pipe;
}

450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
470

471
static enum pipe
472 473 474
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
475 476
{
	enum pipe pipe;
477 478 479 480

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
481 482 483 484

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

485 486 487
		if (!pipe_check(dev_priv, pipe))
			continue;

488
		return pipe;
489 490
	}

491 492 493 494 495 496 497 498 499 500 501 502 503 504
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
505 506 507 508 509 510 511 512 513 514 515
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
516 517 518 519 520 521

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
522 523
	}

524 525 526
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

527 528
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
529 530
}

531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_encoder *encoder;

	if (WARN_ON(!IS_VALLEYVIEW(dev)))
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
		intel_dp->pps_pipe = INVALID_PIPE;
	}
558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

580 581 582 583 584 585 586 587 588 589 590 591 592 593 594
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp_div;
	u32 pp_ctrl_reg, pp_div_reg;

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

595
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
596

597
	if (IS_VALLEYVIEW(dev)) {
V
Ville Syrjälä 已提交
598 599
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

600 601 602 603 604 605 606 607 608 609 610
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

611
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
612

613 614 615
	return 0;
}

616
static bool edp_have_panel_power(struct intel_dp *intel_dp)
617
{
618
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
619 620
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
621 622
	lockdep_assert_held(&dev_priv->pps_mutex);

623 624 625 626
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

627
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
628 629
}

630
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
631
{
632
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
633 634
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
635 636
	lockdep_assert_held(&dev_priv->pps_mutex);

637 638 639 640
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

641
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
642 643
}

644 645 646
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
647
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
648
	struct drm_i915_private *dev_priv = dev->dev_private;
649

650 651
	if (!is_edp(intel_dp))
		return;
652

653
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
654 655
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
656 657
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
658 659 660
	}
}

661 662 663 664 665 666
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
667
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
668 669 670
	uint32_t status;
	bool done;

671
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
672
	if (has_aux_irq)
673
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
674
					  msecs_to_jiffies_timeout(10));
675 676 677 678 679 680 681 682 683 684
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

685
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
686
{
687 688
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
689

690 691 692
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
693
	 */
694 695 696 697 698 699 700 701 702 703 704 705 706
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
		if (IS_GEN6(dev) || IS_GEN7(dev))
707
			return 200; /* SNB & IVB eDP input clock at 400Mhz */
708
		else
709
			return 225; /* eDP input clock at 450Mhz */
710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
		return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
725 726
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
727 728 729 730 731
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
732
	} else  {
733
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
734
	}
735 736
}

737 738 739 740 741
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

742 743 744 745 746 747 748 749 750 751
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
772
	       DP_AUX_CH_CTL_DONE |
773
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
774
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
775
	       timeout |
776
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
777 778
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
779
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
780 781
}

782 783 784 785 786 787 788 789 790 791 792 793 794 795 796
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

797 798
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
799
		const uint8_t *send, int send_bytes,
800 801 802 803 804 805 806
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
807
	uint32_t aux_clock_divider;
808 809
	int i, ret, recv_bytes;
	uint32_t status;
810
	int try, clock = 0;
811
	bool has_aux_irq = HAS_AUX_IRQ(dev);
812 813
	bool vdd;

814
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
815

816 817 818 819 820 821
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
822
	vdd = edp_panel_vdd_on(intel_dp);
823 824 825 826 827 828 829 830

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
831

832 833
	intel_aux_display_runtime_get(dev_priv);

834 835
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
836
		status = I915_READ_NOTRACE(ch_ctl);
837 838 839 840 841 842 843 844
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
845 846
		ret = -EBUSY;
		goto out;
847 848
	}

849 850 851 852 853 854
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

855
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
856 857 858 859
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
860

861 862 863 864 865 866 867 868
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
					   pack_aux(send + i, send_bytes - i));

			/* Send the command and wait for it to complete */
869
			I915_WRITE(ch_ctl, send_ctl);
870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

			if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
				      DP_AUX_CH_CTL_RECEIVE_ERROR))
				continue;
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
886
		if (status & DP_AUX_CH_CTL_DONE)
887 888 889 890
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
891
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
892 893
		ret = -EBUSY;
		goto out;
894 895 896 897 898
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
899
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
900
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
901 902
		ret = -EIO;
		goto out;
903
	}
904 905 906

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
907
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
908
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
909 910
		ret = -ETIMEDOUT;
		goto out;
911 912 913 914 915 916 917
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
918

919 920 921
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
922

923 924 925
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
926
	intel_aux_display_runtime_put(dev_priv);
927

928 929 930
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

931
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
932

933
	return ret;
934 935
}

936 937
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
938 939
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
940
{
941 942 943
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
944 945
	int ret;

946 947 948 949
	txbuf[0] = msg->request << 4;
	txbuf[1] = msg->address >> 8;
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
950

951 952 953
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
954
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
955
		rxsize = 1;
956

957 958
		if (WARN_ON(txsize > 20))
			return -E2BIG;
959

960
		memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
961

962 963 964
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
965

966 967 968 969
			/* Return payload size. */
			ret = msg->size;
		}
		break;
970

971 972
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
973
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
974
		rxsize = msg->size + 1;
975

976 977
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
978

979 980 981 982 983 984 985 986 987 988 989
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
990
		}
991 992 993 994 995
		break;

	default:
		ret = -EINVAL;
		break;
996
	}
997

998
	return ret;
999 1000
}

1001 1002 1003 1004
static void
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1005 1006
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1007
	const char *name = NULL;
1008 1009
	int ret;

1010 1011 1012
	switch (port) {
	case PORT_A:
		intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
1013
		name = "DPDDC-A";
1014
		break;
1015 1016
	case PORT_B:
		intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
1017
		name = "DPDDC-B";
1018
		break;
1019 1020
	case PORT_C:
		intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
1021
		name = "DPDDC-C";
1022
		break;
1023 1024
	case PORT_D:
		intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
1025
		name = "DPDDC-D";
1026 1027 1028
		break;
	default:
		BUG();
1029 1030
	}

1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
	/*
	 * The AUX_CTL register is usually DP_CTL + 0x10.
	 *
	 * On Haswell and Broadwell though:
	 *   - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
	 *   - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
	 *
	 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
	 */
	if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1041
		intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
1042

1043
	intel_dp->aux.name = name;
1044 1045
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1046

1047 1048
	DRM_DEBUG_KMS("registering %s bus for %s\n", name,
		      connector->base.kdev->kobj.name);
1049

1050
	ret = drm_dp_aux_register(&intel_dp->aux);
1051
	if (ret < 0) {
1052
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
1053 1054
			  name, ret);
		return;
1055
	}
1056

1057 1058 1059 1060 1061
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
1062
		drm_dp_aux_unregister(&intel_dp->aux);
1063
	}
1064 1065
}

1066 1067 1068 1069 1070
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

1071 1072 1073
	if (!intel_connector->mst_port)
		sysfs_remove_link(&intel_connector->base.kdev->kobj,
				  intel_dp->aux.ddc.dev.kobj.name);
1074 1075 1076
	intel_connector_unregister(intel_connector);
}

1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092
static void
hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
{
	switch (link_bw) {
	case DP_LINK_BW_1_62:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
		break;
	case DP_LINK_BW_2_7:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
		break;
	case DP_LINK_BW_5_4:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
		break;
	}
}

1093 1094 1095 1096 1097
static void
intel_dp_set_clock(struct intel_encoder *encoder,
		   struct intel_crtc_config *pipe_config, int link_bw)
{
	struct drm_device *dev = encoder->base.dev;
1098 1099
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1100 1101

	if (IS_G4X(dev)) {
1102 1103
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1104
	} else if (HAS_PCH_SPLIT(dev)) {
1105 1106
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1107 1108 1109
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1110
	} else if (IS_VALLEYVIEW(dev)) {
1111 1112
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1113
	}
1114 1115 1116 1117 1118 1119 1120 1121 1122

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1123 1124 1125
	}
}

P
Paulo Zanoni 已提交
1126
bool
1127 1128
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_config *pipe_config)
1129
{
1130
	struct drm_device *dev = encoder->base.dev;
1131
	struct drm_i915_private *dev_priv = dev->dev_private;
1132 1133
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1134
	enum port port = dp_to_dig_port(intel_dp)->port;
1135
	struct intel_crtc *intel_crtc = encoder->new_crtc;
1136
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1137
	int lane_count, clock;
1138
	int min_lane_count = 1;
1139
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1140
	/* Conveniently, the link BW constants become indices with a shift...*/
1141
	int min_clock = 0;
1142
	int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
1143
	int bpp, mode_rate;
1144
	static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
1145
	int link_avail, link_clock;
1146

1147
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1148 1149
		pipe_config->has_pch_encoder = true;

1150
	pipe_config->has_dp_encoder = true;
1151
	pipe_config->has_drrs = false;
1152
	pipe_config->has_audio = intel_dp->has_audio;
1153

1154 1155 1156
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1157 1158 1159 1160
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1161 1162
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1163 1164
	}

1165
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1166 1167
		return false;

1168 1169
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max bw %02x pixel clock %iKHz\n",
1170 1171
		      max_lane_count, bws[max_clock],
		      adjusted_mode->crtc_clock);
1172

1173 1174
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1175
	bpp = pipe_config->pipe_bpp;
1176 1177 1178 1179 1180 1181 1182
	if (is_edp(intel_dp)) {
		if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp_bpp);
			bpp = dev_priv->vbt.edp_bpp;
		}

1183 1184 1185 1186 1187 1188 1189 1190 1191
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1192
	}
1193

1194
	for (; bpp >= 6*3; bpp -= 2*3) {
1195 1196
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1197

1198 1199
		for (clock = min_clock; clock <= max_clock; clock++) {
			for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
				link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1210

1211
	return false;
1212

1213
found:
1214 1215 1216 1217 1218 1219
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1220
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
1221 1222 1223 1224 1225
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

1226
	if (intel_dp->color_range)
1227
		pipe_config->limited_color_range = true;
1228

1229 1230
	intel_dp->link_bw = bws[clock];
	intel_dp->lane_count = lane_count;
1231
	pipe_config->pipe_bpp = bpp;
1232
	pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
1233

1234 1235
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
1236
		      pipe_config->port_clock, bpp);
1237 1238
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1239

1240
	intel_link_compute_m_n(bpp, lane_count,
1241 1242
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1243
			       &pipe_config->dp_m_n);
1244

1245 1246
	if (intel_connector->panel.downclock_mode != NULL &&
		intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
1247
			pipe_config->has_drrs = true;
1248 1249 1250 1251 1252 1253
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1254
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1255 1256 1257
		hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
	else
		intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
1258

1259
	return true;
1260 1261
}

1262
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
1263
{
1264 1265 1266
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
1267 1268 1269
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1270
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
1271 1272 1273
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

1274
	if (crtc->config.port_clock == 162000) {
1275 1276 1277 1278
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
1279
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
1280
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
1281 1282
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
1283
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
1284
	}
1285

1286 1287 1288 1289 1290 1291
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

1292
static void intel_dp_prepare(struct intel_encoder *encoder)
1293
{
1294
	struct drm_device *dev = encoder->base.dev;
1295
	struct drm_i915_private *dev_priv = dev->dev_private;
1296
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1297
	enum port port = dp_to_dig_port(intel_dp)->port;
1298 1299
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
1300

1301
	/*
K
Keith Packard 已提交
1302
	 * There are four kinds of DP registers:
1303 1304
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1305 1306
	 * 	SNB CPU
	 *	IVB CPU
1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1317

1318 1319 1320 1321
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1322

1323 1324
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1325
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
1326

1327
	if (crtc->config.has_audio)
C
Chris Wilson 已提交
1328
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
1329

1330
	/* Split out the IBX/CPU vs CPT settings */
1331

1332
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
1333 1334 1335 1336 1337 1338
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1339
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1340 1341
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1342
		intel_dp->DP |= crtc->pipe << 29;
1343
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1344
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
1345
			intel_dp->DP |= intel_dp->color_range;
1346 1347 1348 1349 1350 1351 1352

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1353
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1354 1355
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1356 1357 1358 1359 1360 1361
		if (!IS_CHERRYVIEW(dev)) {
			if (crtc->pipe == 1)
				intel_dp->DP |= DP_PIPEB_SELECT;
		} else {
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
		}
1362 1363
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1364
	}
1365 1366
}

1367 1368
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1369

1370 1371
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1372

1373 1374
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1375

1376
static void wait_panel_status(struct intel_dp *intel_dp,
1377 1378
				       u32 mask,
				       u32 value)
1379
{
1380
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1381
	struct drm_i915_private *dev_priv = dev->dev_private;
1382 1383
	u32 pp_stat_reg, pp_ctrl_reg;

V
Ville Syrjälä 已提交
1384 1385
	lockdep_assert_held(&dev_priv->pps_mutex);

1386 1387
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1388

1389
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1390 1391 1392
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1393

1394
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1395
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1396 1397
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1398
	}
1399 1400

	DRM_DEBUG_KMS("Wait complete\n");
1401
}
1402

1403
static void wait_panel_on(struct intel_dp *intel_dp)
1404 1405
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1406
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1407 1408
}

1409
static void wait_panel_off(struct intel_dp *intel_dp)
1410 1411
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1412
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1413 1414
}

1415
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1416 1417
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1418 1419 1420 1421 1422 1423

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1424
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1425 1426
}

1427
static void wait_backlight_on(struct intel_dp *intel_dp)
1428 1429 1430 1431 1432
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1433
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1434 1435 1436 1437
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1438

1439 1440 1441 1442
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1443
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1444
{
1445 1446 1447
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1448

V
Ville Syrjälä 已提交
1449 1450
	lockdep_assert_held(&dev_priv->pps_mutex);

1451
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1452 1453 1454
	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1455 1456
}

1457 1458 1459 1460 1461
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1462
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1463
{
1464
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1465 1466
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1467
	struct drm_i915_private *dev_priv = dev->dev_private;
1468
	enum intel_display_power_domain power_domain;
1469
	u32 pp;
1470
	u32 pp_stat_reg, pp_ctrl_reg;
1471
	bool need_to_disable = !intel_dp->want_panel_vdd;
1472

V
Ville Syrjälä 已提交
1473 1474
	lockdep_assert_held(&dev_priv->pps_mutex);

1475
	if (!is_edp(intel_dp))
1476
		return false;
1477 1478

	intel_dp->want_panel_vdd = true;
1479

1480
	if (edp_have_panel_vdd(intel_dp))
1481
		return need_to_disable;
1482

1483 1484
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
1485

V
Ville Syrjälä 已提交
1486 1487
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1488

1489 1490
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1491

1492
	pp = ironlake_get_pp_control(intel_dp);
1493
	pp |= EDP_FORCE_VDD;
1494

1495 1496
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1497 1498 1499 1500 1501

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1502 1503 1504
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1505
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1506 1507
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1508 1509
		msleep(intel_dp->panel_power_up_delay);
	}
1510 1511 1512 1513

	return need_to_disable;
}

1514 1515 1516 1517 1518 1519 1520
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1521
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1522
{
1523
	bool vdd;
1524

1525 1526 1527
	if (!is_edp(intel_dp))
		return;

1528
	pps_lock(intel_dp);
1529
	vdd = edp_panel_vdd_on(intel_dp);
1530
	pps_unlock(intel_dp);
1531

V
Ville Syrjälä 已提交
1532 1533
	WARN(!vdd, "eDP port %c VDD already requested on\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
1534 1535
}

1536
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1537
{
1538
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1539
	struct drm_i915_private *dev_priv = dev->dev_private;
1540 1541 1542 1543
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1544
	u32 pp;
1545
	u32 pp_stat_reg, pp_ctrl_reg;
1546

V
Ville Syrjälä 已提交
1547
	lockdep_assert_held(&dev_priv->pps_mutex);
1548

1549
	WARN_ON(intel_dp->want_panel_vdd);
1550

1551
	if (!edp_have_panel_vdd(intel_dp))
1552
		return;
1553

V
Ville Syrjälä 已提交
1554 1555
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
1556

1557 1558
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1559

1560 1561
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1562

1563 1564
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
1565

1566 1567 1568
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1569

1570 1571
	if ((pp & POWER_TARGET_ON) == 0)
		intel_dp->last_power_cycle = jiffies;
1572

1573 1574
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1575
}
1576

1577
static void edp_panel_vdd_work(struct work_struct *__work)
1578 1579 1580 1581
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

1582
	pps_lock(intel_dp);
1583 1584
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
1585
	pps_unlock(intel_dp);
1586 1587
}

1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1601 1602 1603 1604 1605
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1606
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1607
{
V
Ville Syrjälä 已提交
1608 1609 1610 1611 1612
	struct drm_i915_private *dev_priv =
		intel_dp_to_dev(intel_dp)->dev_private;

	lockdep_assert_held(&dev_priv->pps_mutex);

1613 1614
	if (!is_edp(intel_dp))
		return;
1615

V
Ville Syrjälä 已提交
1616 1617
	WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
	     port_name(dp_to_dig_port(intel_dp)->port));
1618

1619 1620
	intel_dp->want_panel_vdd = false;

1621
	if (sync)
1622
		edp_panel_vdd_off_sync(intel_dp);
1623 1624
	else
		edp_panel_vdd_schedule_off(intel_dp);
1625 1626
}

1627
static void edp_panel_on(struct intel_dp *intel_dp)
1628
{
1629
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1630
	struct drm_i915_private *dev_priv = dev->dev_private;
1631
	u32 pp;
1632
	u32 pp_ctrl_reg;
1633

1634 1635
	lockdep_assert_held(&dev_priv->pps_mutex);

1636
	if (!is_edp(intel_dp))
1637
		return;
1638

V
Ville Syrjälä 已提交
1639 1640
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
1641

1642 1643 1644
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
1645
		return;
1646

1647
	wait_panel_power_cycle(intel_dp);
1648

1649
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1650
	pp = ironlake_get_pp_control(intel_dp);
1651 1652 1653
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1654 1655
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1656
	}
1657

1658
	pp |= POWER_TARGET_ON;
1659 1660 1661
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1662 1663
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1664

1665
	wait_panel_on(intel_dp);
1666
	intel_dp->last_power_on = jiffies;
1667

1668 1669
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1670 1671
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1672
	}
1673
}
V
Ville Syrjälä 已提交
1674

1675 1676 1677 1678 1679 1680 1681
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
1682
	pps_unlock(intel_dp);
1683 1684
}

1685 1686

static void edp_panel_off(struct intel_dp *intel_dp)
1687
{
1688 1689
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1690
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1691
	struct drm_i915_private *dev_priv = dev->dev_private;
1692
	enum intel_display_power_domain power_domain;
1693
	u32 pp;
1694
	u32 pp_ctrl_reg;
1695

1696 1697
	lockdep_assert_held(&dev_priv->pps_mutex);

1698 1699
	if (!is_edp(intel_dp))
		return;
1700

V
Ville Syrjälä 已提交
1701 1702
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
1703

V
Ville Syrjälä 已提交
1704 1705
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
1706

1707
	pp = ironlake_get_pp_control(intel_dp);
1708 1709
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
1710 1711
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
1712

1713
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1714

1715 1716
	intel_dp->want_panel_vdd = false;

1717 1718
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1719

1720
	intel_dp->last_power_cycle = jiffies;
1721
	wait_panel_off(intel_dp);
1722 1723

	/* We got a reference when we enabled the VDD. */
1724 1725
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1726
}
V
Ville Syrjälä 已提交
1727

1728 1729 1730 1731 1732 1733 1734
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
1735
	pps_unlock(intel_dp);
1736 1737
}

1738 1739
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
1740
{
1741 1742
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1743 1744
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1745
	u32 pp_ctrl_reg;
1746

1747 1748 1749 1750 1751 1752
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1753
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
1754

1755
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1756

1757
	pp = ironlake_get_pp_control(intel_dp);
1758
	pp |= EDP_BLC_ENABLE;
1759

1760
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1761 1762 1763

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
1764

1765
	pps_unlock(intel_dp);
1766 1767
}

1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
1782
{
1783
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1784 1785
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1786
	u32 pp_ctrl_reg;
1787

1788 1789 1790
	if (!is_edp(intel_dp))
		return;

1791
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1792

1793
	pp = ironlake_get_pp_control(intel_dp);
1794
	pp &= ~EDP_BLC_ENABLE;
1795

1796
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1797 1798 1799

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1800

1801
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1802 1803

	intel_dp->last_backlight_off = jiffies;
1804
	edp_wait_backlight_off(intel_dp);
1805
}
1806

1807 1808 1809 1810 1811 1812 1813
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
1814

1815
	_intel_edp_backlight_off(intel_dp);
1816
	intel_panel_disable_backlight(intel_dp->attached_connector);
1817
}
1818

1819 1820 1821 1822 1823 1824 1825 1826
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
1827 1828
	bool is_enabled;

1829
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1830
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
1831
	pps_unlock(intel_dp);
1832 1833 1834 1835

	if (is_enabled == enable)
		return;

1836 1837
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
1838 1839 1840 1841 1842 1843 1844

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

1845
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
1846
{
1847 1848 1849
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1850 1851 1852
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1853 1854 1855
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1856 1857
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1858 1859 1860 1861 1862 1863 1864 1865 1866
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
1867 1868
	POSTING_READ(DP_A);
	udelay(200);
1869 1870
}

1871
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
1872
{
1873 1874 1875
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1876 1877 1878
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1879 1880 1881
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1882
	dpa_ctl = I915_READ(DP_A);
1883 1884 1885 1886 1887 1888 1889
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
1890
	dpa_ctl &= ~DP_PLL_ENABLE;
1891
	I915_WRITE(DP_A, dpa_ctl);
1892
	POSTING_READ(DP_A);
1893 1894 1895
	udelay(200);
}

1896
/* If the sink supports it, try to set the power state appropriately */
1897
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1898 1899 1900 1901 1902 1903 1904 1905
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
1906 1907
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
1908 1909 1910 1911 1912 1913
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
1914 1915
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
1916 1917 1918 1919 1920
			if (ret == 1)
				break;
			msleep(1);
		}
	}
1921 1922 1923 1924

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
1925 1926
}

1927 1928
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
1929
{
1930
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1931
	enum port port = dp_to_dig_port(intel_dp)->port;
1932 1933
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1934 1935 1936 1937
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
1938
	if (!intel_display_power_is_enabled(dev_priv, power_domain))
1939 1940 1941
		return false;

	tmp = I915_READ(intel_dp->output_reg);
1942 1943 1944 1945

	if (!(tmp & DP_PORT_EN))
		return false;

1946
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
1947
		*pipe = PORT_TO_PIPE_CPT(tmp);
1948 1949
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
1950
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

1971
		for_each_pipe(dev_priv, i) {
1972 1973 1974 1975 1976 1977 1978
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

1979 1980 1981
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
1982

1983 1984
	return true;
}
1985

1986 1987 1988 1989 1990
static void intel_dp_get_config(struct intel_encoder *encoder,
				struct intel_crtc_config *pipe_config)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
1991 1992 1993 1994
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1995
	int dotclock;
1996

1997 1998 1999 2000
	tmp = I915_READ(intel_dp->output_reg);
	if (tmp & DP_AUDIO_OUTPUT_ENABLE)
		pipe_config->has_audio = true;

2001 2002 2003 2004 2005
	if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
		if (tmp & DP_SYNC_HS_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2006

2007 2008 2009 2010 2011 2012 2013 2014 2015 2016
		if (tmp & DP_SYNC_VS_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2017

2018 2019 2020 2021 2022
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2023 2024

	pipe_config->adjusted_mode.flags |= flags;
2025

2026 2027 2028 2029
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
	    tmp & DP_COLOR_RANGE_16_235)
		pipe_config->limited_color_range = true;

2030 2031 2032 2033
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

2034
	if (port == PORT_A) {
2035 2036 2037 2038 2039
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2040 2041 2042 2043 2044 2045 2046

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

2047
	pipe_config->adjusted_mode.crtc_clock = dotclock;
2048

2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
2068 2069
}

2070
static bool is_edp_psr(struct intel_dp *intel_dp)
2071
{
2072
	return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
2073 2074
}

R
Rodrigo Vivi 已提交
2075 2076 2077 2078
static bool intel_edp_is_psr_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

2079
	if (!HAS_PSR(dev))
R
Rodrigo Vivi 已提交
2080 2081
		return false;

2082
	return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
R
Rodrigo Vivi 已提交
2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113
}

static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
				    struct edp_vsc_psr *vsc_psr)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
	u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
	uint32_t *data = (uint32_t *) vsc_psr;
	unsigned int i;

	/* As per BSPec (Pipe Video Data Island Packet), we need to disable
	   the video DIP being updated before program video DIP data buffer
	   registers for DIP being updated. */
	I915_WRITE(ctl_reg, 0);
	POSTING_READ(ctl_reg);

	for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
		if (i < sizeof(struct edp_vsc_psr))
			I915_WRITE(data_reg + i, *data++);
		else
			I915_WRITE(data_reg + i, 0);
	}

	I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
	POSTING_READ(ctl_reg);
}

2114
static void intel_edp_psr_setup_vsc(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128
{
	struct edp_vsc_psr psr_vsc;

	/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
	memset(&psr_vsc, 0, sizeof(psr_vsc));
	psr_vsc.sdp_header.HB0 = 0;
	psr_vsc.sdp_header.HB1 = 0x7;
	psr_vsc.sdp_header.HB2 = 0x2;
	psr_vsc.sdp_header.HB3 = 0x8;
	intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
}

static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
{
2129 2130
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
R
Rodrigo Vivi 已提交
2131
	struct drm_i915_private *dev_priv = dev->dev_private;
2132
	uint32_t aux_clock_divider;
R
Rodrigo Vivi 已提交
2133
	int precharge = 0x3;
2134
	bool only_standby = false;
2135 2136 2137 2138 2139 2140 2141 2142 2143 2144
	static const uint8_t aux_msg[] = {
		[0] = DP_AUX_NATIVE_WRITE << 4,
		[1] = DP_SET_POWER >> 8,
		[2] = DP_SET_POWER & 0xff,
		[3] = 1 - 1,
		[4] = DP_SET_POWER_D0,
	};
	int i;

	BUILD_BUG_ON(sizeof(aux_msg) > 20);
R
Rodrigo Vivi 已提交
2145

2146 2147
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

2148 2149 2150
	if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
		only_standby = true;

R
Rodrigo Vivi 已提交
2151
	/* Enable PSR in sink */
2152
	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
2153 2154
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
R
Rodrigo Vivi 已提交
2155
	else
2156 2157
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
R
Rodrigo Vivi 已提交
2158 2159

	/* Setup AUX registers */
2160 2161 2162 2163
	for (i = 0; i < sizeof(aux_msg); i += 4)
		I915_WRITE(EDP_PSR_AUX_DATA1(dev) + i,
			   pack_aux(&aux_msg[i], sizeof(aux_msg) - i));

2164
	I915_WRITE(EDP_PSR_AUX_CTL(dev),
R
Rodrigo Vivi 已提交
2165
		   DP_AUX_CH_CTL_TIME_OUT_400us |
2166
		   (sizeof(aux_msg) << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
R
Rodrigo Vivi 已提交
2167 2168 2169 2170 2171 2172
		   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
		   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
}

static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
{
2173 2174
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
R
Rodrigo Vivi 已提交
2175 2176 2177 2178
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t max_sleep_time = 0x1f;
	uint32_t idle_frames = 1;
	uint32_t val = 0x0;
B
Ben Widawsky 已提交
2179
	const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
2180 2181 2182 2183
	bool only_standby = false;

	if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
		only_standby = true;
R
Rodrigo Vivi 已提交
2184

2185
	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
R
Rodrigo Vivi 已提交
2186 2187 2188 2189
		val |= EDP_PSR_LINK_STANDBY;
		val |= EDP_PSR_TP2_TP3_TIME_0us;
		val |= EDP_PSR_TP1_TIME_0us;
		val |= EDP_PSR_SKIP_AUX_EXIT;
2190
		val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
R
Rodrigo Vivi 已提交
2191 2192 2193
	} else
		val |= EDP_PSR_LINK_DISABLE;

2194
	I915_WRITE(EDP_PSR_CTL(dev), val |
B
Ben Widawsky 已提交
2195
		   (IS_BROADWELL(dev) ? 0 : link_entry_time) |
R
Rodrigo Vivi 已提交
2196 2197 2198 2199 2200
		   max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
		   idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
		   EDP_PSR_ENABLE);
}

2201 2202 2203 2204 2205 2206 2207 2208
static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

2209 2210 2211 2212
	lockdep_assert_held(&dev_priv->psr.lock);
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
	WARN_ON(!drm_modeset_is_locked(&crtc->mutex));

R
Rodrigo Vivi 已提交
2213 2214
	dev_priv->psr.source_ok = false;

2215
	if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
2216 2217 2218 2219
		DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
		return false;
	}

2220
	if (!i915.enable_psr) {
2221 2222 2223 2224
		DRM_DEBUG_KMS("PSR disable by flag\n");
		return false;
	}

2225 2226 2227 2228
	/* Below limitations aren't valid for Broadwell */
	if (IS_BROADWELL(dev))
		goto out;

2229 2230 2231 2232 2233 2234
	if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
	    S3D_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
		return false;
	}

2235
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
2236 2237 2238 2239
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
		return false;
	}

2240
 out:
R
Rodrigo Vivi 已提交
2241
	dev_priv->psr.source_ok = true;
2242 2243 2244
	return true;
}

2245
static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
2246
{
2247 2248 2249
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
2250

2251 2252
	WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
	WARN_ON(dev_priv->psr.active);
2253
	lockdep_assert_held(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2254

2255
	/* Enable/Re-enable PSR on the host */
R
Rodrigo Vivi 已提交
2256
	intel_edp_psr_enable_source(intel_dp);
2257 2258

	dev_priv->psr.active = true;
R
Rodrigo Vivi 已提交
2259 2260
}

2261 2262 2263
void intel_edp_psr_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2264
	struct drm_i915_private *dev_priv = dev->dev_private;
2265

2266 2267 2268 2269 2270
	if (!HAS_PSR(dev)) {
		DRM_DEBUG_KMS("PSR not supported on this platform\n");
		return;
	}

2271 2272 2273 2274 2275
	if (!is_edp_psr(intel_dp)) {
		DRM_DEBUG_KMS("PSR not supported by this panel\n");
		return;
	}

2276
	mutex_lock(&dev_priv->psr.lock);
2277 2278
	if (dev_priv->psr.enabled) {
		DRM_DEBUG_KMS("PSR already in use\n");
2279
		goto unlock;
2280 2281
	}

2282 2283 2284
	if (!intel_edp_psr_match_conditions(intel_dp))
		goto unlock;

2285 2286
	dev_priv->psr.busy_frontbuffer_bits = 0;

2287
	intel_edp_psr_setup_vsc(intel_dp);
2288

2289 2290 2291
	/* Avoid continuous PSR exit by masking memup and hpd */
	I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
		   EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
2292

2293 2294 2295
	/* Enable PSR on the panel */
	intel_edp_psr_enable_sink(intel_dp);

2296 2297
	dev_priv->psr.enabled = intel_dp;
unlock:
2298
	mutex_unlock(&dev_priv->psr.lock);
2299 2300
}

R
Rodrigo Vivi 已提交
2301 2302 2303 2304 2305
void intel_edp_psr_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

2306 2307 2308 2309 2310 2311
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

2312 2313 2314 2315 2316 2317 2318 2319
	if (dev_priv->psr.active) {
		I915_WRITE(EDP_PSR_CTL(dev),
			   I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);

		/* Wait till PSR is idle */
		if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
			       EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
			DRM_ERROR("Timed out waiting for PSR Idle State\n");
R
Rodrigo Vivi 已提交
2320

2321 2322 2323 2324
		dev_priv->psr.active = false;
	} else {
		WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
	}
2325

2326
	dev_priv->psr.enabled = NULL;
2327
	mutex_unlock(&dev_priv->psr.lock);
2328 2329

	cancel_delayed_work_sync(&dev_priv->psr.work);
R
Rodrigo Vivi 已提交
2330 2331
}

2332
static void intel_edp_psr_work(struct work_struct *work)
2333 2334 2335
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), psr.work.work);
2336 2337
	struct intel_dp *intel_dp = dev_priv->psr.enabled;

2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348
	/* We have to make sure PSR is ready for re-enable
	 * otherwise it keeps disabled until next full enable/disable cycle.
	 * PSR might take some time to get fully disabled
	 * and be ready for re-enable.
	 */
	if (wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev_priv->dev)) &
		      EDP_PSR_STATUS_STATE_MASK) == 0, 50)) {
		DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
		return;
	}

2349 2350 2351
	mutex_lock(&dev_priv->psr.lock);
	intel_dp = dev_priv->psr.enabled;

2352
	if (!intel_dp)
2353
		goto unlock;
2354

2355 2356 2357 2358 2359 2360 2361 2362 2363
	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
	if (dev_priv->psr.busy_frontbuffer_bits)
		goto unlock;

	intel_edp_psr_do_enable(intel_dp);
2364 2365
unlock:
	mutex_unlock(&dev_priv->psr.lock);
2366 2367
}

2368
static void intel_edp_psr_do_exit(struct drm_device *dev)
2369 2370 2371
{
	struct drm_i915_private *dev_priv = dev->dev_private;

2372 2373 2374 2375 2376 2377 2378 2379 2380
	if (dev_priv->psr.active) {
		u32 val = I915_READ(EDP_PSR_CTL(dev));

		WARN_ON(!(val & EDP_PSR_ENABLE));

		I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);

		dev_priv->psr.active = false;
	}
2381

2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437
}

void intel_edp_psr_invalidate(struct drm_device *dev,
			      unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

	intel_edp_psr_do_exit(dev);

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);

	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
	mutex_unlock(&dev_priv->psr.lock);
}

void intel_edp_psr_flush(struct drm_device *dev,
			 unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;

	/*
	 * On Haswell sprite plane updates don't result in a psr invalidating
	 * signal in the hardware. Which means we need to manually fake this in
	 * software for all flushes, not just when we've seen a preceding
	 * invalidation through frontbuffer rendering.
	 */
	if (IS_HASWELL(dev) &&
	    (frontbuffer_bits & INTEL_FRONTBUFFER_SPRITE(pipe)))
		intel_edp_psr_do_exit(dev);

	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
		schedule_delayed_work(&dev_priv->psr.work,
				      msecs_to_jiffies(100));
2438
	mutex_unlock(&dev_priv->psr.lock);
2439 2440 2441 2442 2443 2444 2445
}

void intel_edp_psr_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
2446
	mutex_init(&dev_priv->psr.lock);
2447 2448
}

2449
static void intel_disable_dp(struct intel_encoder *encoder)
2450
{
2451
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2452
	struct drm_device *dev = encoder->base.dev;
2453 2454 2455 2456
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	if (crtc->config.has_audio)
		intel_audio_codec_disable(encoder);
2457 2458 2459

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2460
	intel_edp_panel_vdd_on(intel_dp);
2461
	intel_edp_backlight_off(intel_dp);
2462
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2463
	intel_edp_panel_off(intel_dp);
2464

2465 2466
	/* disable the port before the pipe on g4x */
	if (INTEL_INFO(dev)->gen < 5)
2467
		intel_dp_link_down(intel_dp);
2468 2469
}

2470
static void ilk_post_disable_dp(struct intel_encoder *encoder)
2471
{
2472
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2473
	enum port port = dp_to_dig_port(intel_dp)->port;
2474

2475
	intel_dp_link_down(intel_dp);
2476 2477
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2478 2479 2480 2481 2482 2483 2484
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2485 2486
}

2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->dpio_lock);

	/* Propagate soft reset to data lane reset */
2504
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2505
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2506
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2507

2508 2509 2510 2511 2512 2513 2514 2515 2516
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2517
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2518
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2519 2520 2521 2522

	mutex_unlock(&dev_priv->dpio_lock);
}

2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

	} else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

static void intel_dp_enable_port(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* enable with pattern 1 (as per spec) */
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP,
				 DP_TRAINING_PATTERN_1);

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2628 2629
}

2630
static void intel_enable_dp(struct intel_encoder *encoder)
2631
{
2632 2633 2634
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2635
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2636
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2637

2638 2639
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2640

2641 2642 2643 2644 2645
	pps_lock(intel_dp);

	if (IS_VALLEYVIEW(dev))
		vlv_init_panel_power_sequencer(intel_dp);

2646
	intel_dp_enable_port(intel_dp);
2647 2648 2649 2650 2651 2652 2653

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2654 2655 2656
	if (IS_VALLEYVIEW(dev))
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));

2657
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2658 2659
	intel_dp_start_link_train(intel_dp);
	intel_dp_complete_link_train(intel_dp);
2660
	intel_dp_stop_link_train(intel_dp);
2661 2662 2663 2664 2665 2666

	if (crtc->config.has_audio) {
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
				 pipe_name(crtc->pipe));
		intel_audio_codec_enable(encoder);
	}
2667
}
2668

2669 2670
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2671 2672
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2673
	intel_enable_dp(encoder);
2674
	intel_edp_backlight_on(intel_dp);
2675
}
2676

2677 2678
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2679 2680
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2681
	intel_edp_backlight_on(intel_dp);
2682 2683
}

2684
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2685 2686 2687 2688
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

2689 2690
	intel_dp_prepare(encoder);

2691 2692 2693
	/* Only ilk+ has port A */
	if (dport->port == PORT_A) {
		ironlake_set_pll_cpu_edp(intel_dp);
2694
		ironlake_edp_pll_on(intel_dp);
2695
	}
2696 2697
}

2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
	int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2724 2725 2726 2727 2728 2729 2730 2731
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2732 2733 2734
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2735 2736 2737
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *intel_dp;
2738
		enum port port;
2739 2740 2741 2742 2743

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2744
		port = dp_to_dig_port(intel_dp)->port;
2745 2746 2747 2748 2749

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2750
			      pipe_name(pipe), port_name(port));
2751

2752 2753 2754 2755
		WARN(encoder->connectors_active,
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));

2756
		/* make sure vdd is off before we steal it */
2757
		vlv_detach_power_sequencer(intel_dp);
2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2771 2772 2773
	if (!is_edp(intel_dp))
		return;

2774 2775 2776 2777 2778 2779 2780 2781 2782
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2783
		vlv_detach_power_sequencer(intel_dp);
2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2798 2799
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2800 2801
}

2802
static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2803
{
2804
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2805
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2806
	struct drm_device *dev = encoder->base.dev;
2807
	struct drm_i915_private *dev_priv = dev->dev_private;
2808
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2809
	enum dpio_channel port = vlv_dport_to_channel(dport);
2810 2811
	int pipe = intel_crtc->pipe;
	u32 val;
2812

2813
	mutex_lock(&dev_priv->dpio_lock);
2814

2815
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
2816 2817 2818 2819 2820 2821
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
2822 2823 2824
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
2825

2826 2827 2828
	mutex_unlock(&dev_priv->dpio_lock);

	intel_enable_dp(encoder);
2829 2830
}

2831
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2832 2833 2834 2835
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2836 2837
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2838
	enum dpio_channel port = vlv_dport_to_channel(dport);
2839
	int pipe = intel_crtc->pipe;
2840

2841 2842
	intel_dp_prepare(encoder);

2843
	/* Program Tx lane resets to default */
2844
	mutex_lock(&dev_priv->dpio_lock);
2845
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2846 2847
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2848
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2849 2850 2851 2852 2853 2854
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2855 2856 2857
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
2858
	mutex_unlock(&dev_priv->dpio_lock);
2859 2860
}

2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
	int data, i;
2872
	u32 val;
2873 2874

	mutex_lock(&dev_priv->dpio_lock);
2875

2876 2877 2878 2879 2880 2881 2882 2883 2884
	/* allow hardware to manage TX FIFO reset source */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);

2885
	/* Deassert soft data lane reset*/
2886
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2887
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2888 2889 2890 2891 2892 2893 2894 2895 2896
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2897

2898
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2899
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2900
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2901 2902

	/* Program Tx lane latency optimal setting*/
2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922
	for (i = 0; i < 4; i++) {
		/* Set the latency optimal bit */
		data = (i == 1) ? 0x0 : 0x6;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
				data << DPIO_FRC_LATENCY_SHFIT);

		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
	/* FIXME: Fix up value only after power analysis */

	mutex_unlock(&dev_priv->dpio_lock);

	intel_enable_dp(encoder);
}

2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

2934 2935
	intel_dp_prepare(encoder);

2936 2937
	mutex_lock(&dev_priv->dpio_lock);

2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

	mutex_unlock(&dev_priv->dpio_lock);
}

2989
/*
2990 2991
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
2992 2993 2994
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
2995
 */
2996 2997 2998
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
2999
{
3000 3001
	ssize_t ret;
	int i;
3002 3003

	for (i = 0; i < 3; i++) {
3004 3005 3006
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
3007 3008
		msleep(1);
	}
3009

3010
	return ret;
3011 3012 3013 3014 3015 3016 3017
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
3018
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3019
{
3020 3021 3022 3023
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3024 3025
}

3026
/* These are source-specific values. */
3027
static uint8_t
K
Keith Packard 已提交
3028
intel_dp_voltage_max(struct intel_dp *intel_dp)
3029
{
3030
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3031
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3032

3033 3034 3035
	if (INTEL_INFO(dev)->gen >= 9)
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
	else if (IS_VALLEYVIEW(dev))
3036
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3037
	else if (IS_GEN7(dev) && port == PORT_A)
3038
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3039
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
3040
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3041
	else
3042
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3043 3044 3045 3046 3047
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3048
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3049
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3050

3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3063
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3064 3065 3066 3067 3068 3069 3070
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3071
		default:
3072
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3073
		}
3074 3075
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3076 3077 3078 3079 3080 3081 3082
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3083
		default:
3084
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3085
		}
3086
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
3087
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3088 3089 3090 3091 3092
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3093
		default:
3094
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3095 3096 3097
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3098 3099 3100 3101 3102 3103 3104
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3105
		default:
3106
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3107
		}
3108 3109 3110
	}
}

3111 3112 3113 3114 3115
static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3116 3117
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
3118 3119 3120
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
3121
	enum dpio_channel port = vlv_dport_to_channel(dport);
3122
	int pipe = intel_crtc->pipe;
3123 3124

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3125
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3126 3127
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3128
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3129 3130 3131
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3132
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3133 3134 3135
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3136
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3137 3138 3139
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3140
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3141 3142 3143 3144 3145 3146 3147
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3148
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3149 3150
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3151
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3152 3153 3154
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3155
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3156 3157 3158
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3159
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3160 3161 3162 3163 3164 3165 3166
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3167
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3168 3169
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3170
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3171 3172 3173
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3174
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3175 3176 3177 3178 3179 3180 3181
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3182
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3183 3184
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3185
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3197
	mutex_lock(&dev_priv->dpio_lock);
3198 3199 3200
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
3201
			 uniqtranscale_reg_value);
3202 3203 3204 3205
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
3206
	mutex_unlock(&dev_priv->dpio_lock);
3207 3208 3209 3210

	return 0;
}

3211 3212 3213 3214 3215 3216
static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
3217
	u32 deemph_reg_value, margin_reg_value, val;
3218 3219
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
3220 3221
	enum pipe pipe = intel_crtc->pipe;
	int i;
3222 3223

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3224
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3225
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3226
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3227 3228 3229
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3230
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3231 3232 3233
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3234
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3235 3236 3237
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3238
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3239 3240 3241 3242 3243 3244 3245 3246
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
3247
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3248
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3249
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3250 3251 3252
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3253
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3254 3255 3256
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3257
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3258 3259 3260 3261 3262 3263 3264
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3265
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3266
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3267
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3268 3269 3270
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3271
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3272 3273 3274 3275 3276 3277 3278
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3279
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3280
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3281
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

	mutex_lock(&dev_priv->dpio_lock);

	/* Clear calc init */
3296 3297
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3298 3299
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3300 3301 3302 3303
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3304 3305
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3306
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3307

3308 3309 3310 3311 3312 3313 3314 3315 3316 3317
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);

3318
	/* Program swing deemph */
3319 3320 3321 3322 3323 3324
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
3325 3326

	/* Program swing margin */
3327 3328
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3329 3330
		val &= ~DPIO_SWING_MARGIN000_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
3331 3332
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
3333 3334

	/* Disable unique transition scale */
3335 3336 3337 3338 3339
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
		val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
	}
3340 3341

	if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
3342
			== DP_TRAIN_PRE_EMPH_LEVEL_0) &&
3343
		((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
3344
			== DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
3345 3346 3347 3348 3349 3350 3351

		/*
		 * The document said it needs to set bit 27 for ch0 and bit 26
		 * for ch1. Might be a typo in the doc.
		 * For now, for this unique transition scale selection, set bit
		 * 27 for ch0 and ch1.
		 */
3352 3353 3354 3355 3356
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
		}
3357

3358 3359 3360 3361 3362 3363
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
			val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
		}
3364 3365 3366
	}

	/* Start swing calculation */
3367 3368 3369 3370 3371 3372 3373
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

	mutex_unlock(&dev_priv->dpio_lock);

	return 0;
}

3385
static void
J
Jani Nikula 已提交
3386 3387
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
3388 3389 3390 3391
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
3392 3393
	uint8_t voltage_max;
	uint8_t preemph_max;
3394

3395
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
3396 3397
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
3398 3399 3400 3401 3402 3403 3404

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
3405
	voltage_max = intel_dp_voltage_max(intel_dp);
3406 3407
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
3408

K
Keith Packard 已提交
3409 3410 3411
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
3412 3413

	for (lane = 0; lane < 4; lane++)
3414
		intel_dp->train_set[lane] = v | p;
3415 3416 3417
}

static uint32_t
3418
intel_gen4_signal_levels(uint8_t train_set)
3419
{
3420
	uint32_t	signal_levels = 0;
3421

3422
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3423
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3424 3425 3426
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3427
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3428 3429
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3430
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3431 3432
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3433
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3434 3435 3436
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3437
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3438
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3439 3440 3441
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3442
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3443 3444
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3445
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3446 3447
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3448
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3449 3450 3451 3452 3453 3454
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3455 3456 3457 3458
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
3459 3460 3461
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3462 3463
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3464
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3465
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3466
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3467 3468
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3469
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3470 3471
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3472
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3473 3474
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3475
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3476
	default:
3477 3478 3479
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3480 3481 3482
	}
}

K
Keith Packard 已提交
3483 3484 3485 3486 3487 3488 3489
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3490
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3491
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3492
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3493
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3494
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3495 3496
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3497
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3498
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3499
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3500 3501
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3502
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3503
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3504
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3505 3506 3507 3508 3509 3510 3511 3512 3513
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3514 3515
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
3516
intel_hsw_signal_levels(uint8_t train_set)
3517
{
3518 3519 3520
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3521
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3522
		return DDI_BUF_TRANS_SELECT(0);
3523
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3524
		return DDI_BUF_TRANS_SELECT(1);
3525
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3526
		return DDI_BUF_TRANS_SELECT(2);
3527
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
3528
		return DDI_BUF_TRANS_SELECT(3);
3529

3530
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3531
		return DDI_BUF_TRANS_SELECT(4);
3532
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3533
		return DDI_BUF_TRANS_SELECT(5);
3534
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3535
		return DDI_BUF_TRANS_SELECT(6);
3536

3537
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3538
		return DDI_BUF_TRANS_SELECT(7);
3539
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3540
		return DDI_BUF_TRANS_SELECT(8);
3541 3542 3543
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
3544
		return DDI_BUF_TRANS_SELECT(0);
3545 3546 3547
	}
}

3548 3549 3550 3551 3552
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3553
	enum port port = intel_dig_port->port;
3554 3555 3556 3557
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

3558
	if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
3559 3560
		signal_levels = intel_hsw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
3561 3562 3563
	} else if (IS_CHERRYVIEW(dev)) {
		signal_levels = intel_chv_signal_levels(intel_dp);
		mask = 0;
3564 3565 3566
	} else if (IS_VALLEYVIEW(dev)) {
		signal_levels = intel_vlv_signal_levels(intel_dp);
		mask = 0;
3567
	} else if (IS_GEN7(dev) && port == PORT_A) {
3568 3569
		signal_levels = intel_gen7_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3570
	} else if (IS_GEN6(dev) && port == PORT_A) {
3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582
		signal_levels = intel_gen6_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
		signal_levels = intel_gen4_signal_levels(train_set);
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

	DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	*DP = (*DP & ~mask) | signal_levels;
}

3583
static bool
C
Chris Wilson 已提交
3584
intel_dp_set_link_train(struct intel_dp *intel_dp,
3585
			uint32_t *DP,
3586
			uint8_t dp_train_pat)
3587
{
3588 3589
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3590
	struct drm_i915_private *dev_priv = dev->dev_private;
3591 3592
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
3593

3594
	_intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3595

3596
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
3597
	POSTING_READ(intel_dp->output_reg);
3598

3599 3600
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
3601
	    DP_TRAINING_PATTERN_DISABLE) {
3602 3603 3604 3605 3606 3607
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
3608
	}
3609

3610 3611
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);
3612 3613

	return ret == len;
3614 3615
}

3616 3617 3618 3619
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
3620
	memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
3621 3622 3623 3624 3625 3626
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
3627
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

3640 3641
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
				intel_dp->train_set, intel_dp->lane_count);
3642 3643 3644 3645

	return ret == intel_dp->lane_count;
}

3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3677
/* Enable corresponding port and start training pattern 1 */
3678
void
3679
intel_dp_start_link_train(struct intel_dp *intel_dp)
3680
{
3681
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
3682
	struct drm_device *dev = encoder->dev;
3683 3684
	int i;
	uint8_t voltage;
3685
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
3686
	uint32_t DP = intel_dp->DP;
3687
	uint8_t link_config[2];
3688

P
Paulo Zanoni 已提交
3689
	if (HAS_DDI(dev))
3690 3691
		intel_ddi_prepare_link_retrain(encoder);

3692
	/* Write the link configuration data */
3693 3694 3695 3696
	link_config[0] = intel_dp->link_bw;
	link_config[1] = intel_dp->lane_count;
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
3697
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
3698 3699 3700

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
3701
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
3702 3703

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
3704

3705 3706 3707 3708 3709 3710 3711 3712
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

3713
	voltage = 0xff;
3714 3715
	voltage_tries = 0;
	loop_tries = 0;
3716
	for (;;) {
3717
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3718

3719
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
3720 3721
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3722
			break;
3723
		}
3724

3725
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3726
			DRM_DEBUG_KMS("clock recovery OK\n");
3727 3728 3729 3730 3731 3732
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3733
				break;
3734
		if (i == intel_dp->lane_count) {
3735 3736
			++loop_tries;
			if (loop_tries == 5) {
3737
				DRM_ERROR("too many full retries, give up\n");
3738 3739
				break;
			}
3740 3741 3742
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
3743 3744 3745
			voltage_tries = 0;
			continue;
		}
3746

3747
		/* Check to see if we've tried the same voltage 5 times */
3748
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
3749
			++voltage_tries;
3750
			if (voltage_tries == 5) {
3751
				DRM_ERROR("too many voltage retries, give up\n");
3752 3753 3754 3755 3756
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
3757

3758 3759 3760 3761 3762
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3763 3764
	}

3765 3766 3767
	intel_dp->DP = DP;
}

3768
void
3769 3770 3771
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
3772
	int tries, cr_tries;
3773
	uint32_t DP = intel_dp->DP;
3774 3775 3776 3777 3778
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

	/* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
	if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
		training_pattern = DP_TRAINING_PATTERN_3;
3779

3780
	/* channel equalization */
3781
	if (!intel_dp_set_link_train(intel_dp, &DP,
3782
				     training_pattern |
3783 3784 3785 3786 3787
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

3788
	tries = 0;
3789
	cr_tries = 0;
3790 3791
	channel_eq = false;
	for (;;) {
3792
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3793

3794 3795 3796 3797 3798
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

3799
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
3800 3801
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3802
			break;
3803
		}
3804

3805
		/* Make sure clock is still ok */
3806
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3807
			intel_dp_start_link_train(intel_dp);
3808
			intel_dp_set_link_train(intel_dp, &DP,
3809
						training_pattern |
3810
						DP_LINK_SCRAMBLING_DISABLE);
3811 3812 3813 3814
			cr_tries++;
			continue;
		}

3815
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3816 3817 3818
			channel_eq = true;
			break;
		}
3819

3820 3821 3822
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_start_link_train(intel_dp);
3823
			intel_dp_set_link_train(intel_dp, &DP,
3824
						training_pattern |
3825
						DP_LINK_SCRAMBLING_DISABLE);
3826 3827 3828 3829
			tries = 0;
			cr_tries++;
			continue;
		}
3830

3831 3832 3833 3834 3835
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3836
		++tries;
3837
	}
3838

3839 3840 3841 3842
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

3843
	if (channel_eq)
M
Masanari Iida 已提交
3844
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
3845

3846 3847 3848 3849
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
3850
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
3851
				DP_TRAINING_PATTERN_DISABLE);
3852 3853 3854
}

static void
C
Chris Wilson 已提交
3855
intel_dp_link_down(struct intel_dp *intel_dp)
3856
{
3857
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3858
	enum port port = intel_dig_port->port;
3859
	struct drm_device *dev = intel_dig_port->base.base.dev;
3860
	struct drm_i915_private *dev_priv = dev->dev_private;
3861 3862
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
C
Chris Wilson 已提交
3863
	uint32_t DP = intel_dp->DP;
3864

3865
	if (WARN_ON(HAS_DDI(dev)))
3866 3867
		return;

3868
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3869 3870
		return;

3871
	DRM_DEBUG_KMS("\n");
3872

3873
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
3874
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
3875
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
3876
	} else {
3877 3878 3879 3880
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
3881
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
3882
	}
3883
	POSTING_READ(intel_dp->output_reg);
3884

3885
	if (HAS_PCH_IBX(dev) &&
3886
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
3887
		struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
3888

3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
3903 3904 3905 3906
		if (WARN_ON(crtc == NULL)) {
			/* We should never try to disable a port without a crtc
			 * attached. For paranoia keep the code around for a
			 * bit. */
3907 3908 3909
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
3910
			intel_wait_for_vblank(dev, intel_crtc->pipe);
3911 3912
	}

3913
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
3914 3915
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
3916
	msleep(intel_dp->panel_power_down_delay);
3917 3918
}

3919 3920
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3921
{
R
Rodrigo Vivi 已提交
3922 3923 3924 3925
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

3926 3927
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3928
		return false; /* aux transfer failed */
3929

3930
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3931

3932 3933 3934
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3935 3936
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3937
	if (is_edp(intel_dp)) {
3938 3939 3940
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3941 3942
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3943
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3944
		}
3945 3946
	}

3947 3948 3949 3950
	/* Training Pattern 3 support */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
	    intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
		intel_dp->use_tps3 = true;
3951
		DRM_DEBUG_KMS("Displayport TPS3 supported\n");
3952 3953 3954
	} else
		intel_dp->use_tps3 = false;

3955 3956 3957 3958 3959 3960 3961
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3962 3963 3964
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3965 3966 3967
		return false; /* downstream port status fetch failed */

	return true;
3968 3969
}

3970 3971 3972 3973 3974 3975 3976 3977
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3978
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3979 3980 3981
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3982
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3983 3984 3985 3986
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011
static bool
intel_dp_probe_mst(struct intel_dp *intel_dp)
{
	u8 buf[1];

	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
		if (buf[0] & DP_MST_CAP) {
			DRM_DEBUG_KMS("Sink is MST capable\n");
			intel_dp->is_mst = true;
		} else {
			DRM_DEBUG_KMS("Sink is not MST capable\n");
			intel_dp->is_mst = false;
		}
	}

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	return intel_dp->is_mst;
}

4012 4013 4014 4015 4016 4017
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
4018 4019 4020
	u8 buf;
	int test_crc_count;
	int attempts = 6;
4021

R
Rodrigo Vivi 已提交
4022
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4023
		return -EIO;
4024

R
Rodrigo Vivi 已提交
4025
	if (!(buf & DP_TEST_CRC_SUPPORTED))
4026 4027
		return -ENOTTY;

4028 4029 4030
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

4031
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4032
				buf | DP_TEST_SINK_START) < 0)
4033
		return -EIO;
4034

4035
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4036
		return -EIO;
R
Rodrigo Vivi 已提交
4037
	test_crc_count = buf & DP_TEST_COUNT_MASK;
4038

R
Rodrigo Vivi 已提交
4039
	do {
4040 4041 4042
		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0)
			return -EIO;
R
Rodrigo Vivi 已提交
4043 4044 4045 4046 4047 4048 4049
		intel_wait_for_vblank(dev, intel_crtc->pipe);
	} while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);

	if (attempts == 0) {
		DRM_ERROR("Panel is unable to calculate CRC after 6 vblanks\n");
		return -EIO;
	}
4050

4051
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
4052
		return -EIO;
4053

4054 4055 4056 4057 4058
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
			       buf & ~DP_TEST_SINK_START) < 0)
		return -EIO;
4059

4060 4061 4062
	return 0;
}

4063 4064 4065
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4066 4067 4068
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
4069 4070
}

4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

4085 4086 4087 4088
static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
4089
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
4090 4091
}

4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
			if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_complete_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

			DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
					DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4149 4150 4151 4152 4153 4154 4155 4156
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */
P
Paulo Zanoni 已提交
4157
void
C
Chris Wilson 已提交
4158
intel_dp_check_link_status(struct intel_dp *intel_dp)
4159
{
4160
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4161
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4162
	u8 sink_irq_vector;
4163
	u8 link_status[DP_LINK_STATUS_SIZE];
4164

4165 4166
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

4167
	if (!intel_encoder->connectors_active)
4168
		return;
4169

4170
	if (WARN_ON(!intel_encoder->base.crtc))
4171 4172
		return;

4173 4174 4175
	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4176
	/* Try to read receiver status if the link appears to be up */
4177
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
4178 4179 4180
		return;
	}

4181
	/* Now read the DPCD to see if it's actually running */
4182
	if (!intel_dp_get_dpcd(intel_dp)) {
4183 4184 4185
		return;
	}

4186 4187 4188 4189
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
4190 4191 4192
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4193 4194 4195 4196 4197 4198 4199

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4200
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4201
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4202
			      intel_encoder->base.name);
4203 4204
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
4205
		intel_dp_stop_link_train(intel_dp);
4206
	}
4207 4208
}

4209
/* XXX this is probably wrong for multiple downstream ports */
4210
static enum drm_connector_status
4211
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4212
{
4213 4214 4215 4216 4217 4218 4219 4220
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
4221
		return connector_status_connected;
4222 4223

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4224 4225
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4226
		uint8_t reg;
4227 4228 4229

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
4230
			return connector_status_unknown;
4231

4232 4233
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
4234 4235 4236
	}

	/* If no HPD, poke DDC gently */
4237
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4238
		return connector_status_connected;
4239 4240

	/* Well we tried, say unknown for unreliable port types */
4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4253 4254 4255

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4256
	return connector_status_disconnected;
4257 4258
}

4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4272
static enum drm_connector_status
Z
Zhenyu Wang 已提交
4273
ironlake_dp_detect(struct intel_dp *intel_dp)
4274
{
4275
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4276 4277
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4278

4279 4280 4281
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

4282
	return intel_dp_detect_dpcd(intel_dp);
4283 4284
}

4285 4286
static int g4x_digital_port_connected(struct drm_device *dev,
				       struct intel_digital_port *intel_dig_port)
4287 4288
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4289
	uint32_t bit;
4290

4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302
	if (IS_VALLEYVIEW(dev)) {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
			break;
		default:
4303
			return -EINVAL;
4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316
		}
	} else {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
			break;
		default:
4317
			return -EINVAL;
4318
		}
4319 4320
	}

4321
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346
		return 0;
	return 1;
}

static enum drm_connector_status
g4x_dp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	int ret;

	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

	ret = g4x_digital_port_connected(dev, intel_dig_port);
	if (ret == -EINVAL)
		return connector_status_unknown;
	else if (ret == 0)
4347 4348
		return connector_status_disconnected;

4349
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4350 4351
}

4352
static struct edid *
4353
intel_dp_get_edid(struct intel_dp *intel_dp)
4354
{
4355
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4356

4357 4358 4359 4360
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4361 4362
			return NULL;

J
Jani Nikula 已提交
4363
		return drm_edid_duplicate(intel_connector->edid);
4364 4365 4366 4367
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4368

4369 4370 4371 4372 4373
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4374

4375 4376 4377 4378 4379 4380 4381
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4382 4383
}

4384 4385
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4386
{
4387
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4388

4389 4390
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4391

4392 4393
	intel_dp->has_audio = false;
}
4394

4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405
static enum intel_display_power_domain
intel_dp_power_get(struct intel_dp *dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	enum intel_display_power_domain power_domain;

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(to_i915(encoder->base.dev), power_domain);

	return power_domain;
}
4406

4407 4408 4409 4410 4411 4412
static void
intel_dp_power_put(struct intel_dp *dp,
		   enum intel_display_power_domain power_domain)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	intel_display_power_put(to_i915(encoder->base.dev), power_domain);
4413 4414
}

Z
Zhenyu Wang 已提交
4415 4416 4417 4418
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4419 4420
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4421
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4422
	enum drm_connector_status status;
4423
	enum intel_display_power_domain power_domain;
4424
	bool ret;
Z
Zhenyu Wang 已提交
4425

4426
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4427
		      connector->base.id, connector->name);
4428
	intel_dp_unset_edid(intel_dp);
4429

4430 4431 4432 4433
	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4434
		return connector_status_disconnected;
4435 4436
	}

4437
	power_domain = intel_dp_power_get(intel_dp);
Z
Zhenyu Wang 已提交
4438

4439 4440 4441 4442
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
	else if (HAS_PCH_SPLIT(dev))
Z
Zhenyu Wang 已提交
4443 4444 4445 4446
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
	if (status != connector_status_connected)
4447
		goto out;
Z
Zhenyu Wang 已提交
4448

4449 4450
	intel_dp_probe_oui(intel_dp);

4451 4452 4453 4454 4455 4456 4457 4458 4459 4460
	ret = intel_dp_probe_mst(intel_dp);
	if (ret) {
		/* if we are in MST mode then this connector
		   won't appear connected or have anything with EDID on it */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		status = connector_status_disconnected;
		goto out;
	}

4461
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4462

4463 4464
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4465 4466 4467
	status = connector_status_connected;

out:
4468
	intel_dp_power_put(intel_dp, power_domain);
4469
	return status;
4470 4471
}

4472 4473
static void
intel_dp_force(struct drm_connector *connector)
4474
{
4475
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4476
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4477
	enum intel_display_power_domain power_domain;
4478

4479 4480 4481
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4482

4483 4484
	if (connector->status != connector_status_connected)
		return;
4485

4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506
	power_domain = intel_dp_power_get(intel_dp);

	intel_dp_set_edid(intel_dp);

	intel_dp_power_put(intel_dp, power_domain);

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4507

4508
	/* if eDP has no EDID, fall back to fixed mode */
4509 4510
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4511
		struct drm_display_mode *mode;
4512 4513

		mode = drm_mode_duplicate(connector->dev,
4514
					  intel_connector->panel.fixed_mode);
4515
		if (mode) {
4516 4517 4518 4519
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4520

4521
	return 0;
4522 4523
}

4524 4525 4526 4527
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4528
	struct edid *edid;
4529

4530 4531
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4532
		has_audio = drm_detect_monitor_audio(edid);
4533

4534 4535 4536
	return has_audio;
}

4537 4538 4539 4540 4541
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4542
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
4543
	struct intel_connector *intel_connector = to_intel_connector(connector);
4544 4545
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4546 4547
	int ret;

4548
	ret = drm_object_property_set_value(&connector->base, property, val);
4549 4550 4551
	if (ret)
		return ret;

4552
	if (property == dev_priv->force_audio_property) {
4553 4554 4555 4556
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4557 4558
			return 0;

4559
		intel_dp->force_audio = i;
4560

4561
		if (i == HDMI_AUDIO_AUTO)
4562 4563
			has_audio = intel_dp_detect_audio(connector);
		else
4564
			has_audio = (i == HDMI_AUDIO_ON);
4565 4566

		if (has_audio == intel_dp->has_audio)
4567 4568
			return 0;

4569
		intel_dp->has_audio = has_audio;
4570 4571 4572
		goto done;
	}

4573
	if (property == dev_priv->broadcast_rgb_property) {
4574 4575 4576
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
4592 4593 4594 4595 4596

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

4597 4598 4599
		goto done;
	}

4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4616 4617 4618
	return -EINVAL;

done:
4619 4620
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4621 4622 4623 4624

	return 0;
}

4625
static void
4626
intel_dp_connector_destroy(struct drm_connector *connector)
4627
{
4628
	struct intel_connector *intel_connector = to_intel_connector(connector);
4629

4630
	kfree(intel_connector->detect_edid);
4631

4632 4633 4634
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4635 4636 4637
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4638
		intel_panel_fini(&intel_connector->panel);
4639

4640
	drm_connector_cleanup(connector);
4641
	kfree(connector);
4642 4643
}

P
Paulo Zanoni 已提交
4644
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4645
{
4646 4647
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4648

4649
	drm_dp_aux_unregister(&intel_dp->aux);
4650
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4651
	drm_encoder_cleanup(encoder);
4652 4653
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4654 4655 4656 4657
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4658
		pps_lock(intel_dp);
4659
		edp_panel_vdd_off_sync(intel_dp);
4660 4661
		pps_unlock(intel_dp);

4662 4663 4664 4665
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4666
	}
4667
	kfree(intel_dig_port);
4668 4669
}

4670 4671 4672 4673 4674 4675 4676
static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4677 4678 4679 4680
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4681
	pps_lock(intel_dp);
4682
	edp_panel_vdd_off_sync(intel_dp);
4683
	pps_unlock(intel_dp);
4684 4685
}

4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
	power_domain = intel_display_port_power_domain(&intel_dig_port->base);
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4711 4712
static void intel_dp_encoder_reset(struct drm_encoder *encoder)
{
4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731
	struct intel_dp *intel_dp;

	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	intel_dp = enc_to_intel_dp(encoder);

	pps_lock(intel_dp);

	/*
	 * Read out the current power sequencer assignment,
	 * in case the BIOS did something with it.
	 */
	if (IS_VALLEYVIEW(encoder->dev))
		vlv_initial_power_sequencer_setup(intel_dp);

	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4732 4733
}

4734
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4735
	.dpms = intel_connector_dpms,
4736
	.detect = intel_dp_detect,
4737
	.force = intel_dp_force,
4738
	.fill_modes = drm_helper_probe_single_connector_modes,
4739
	.set_property = intel_dp_set_property,
4740
	.destroy = intel_dp_connector_destroy,
4741 4742 4743 4744 4745
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
4746
	.best_encoder = intel_best_encoder,
4747 4748 4749
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4750
	.reset = intel_dp_encoder_reset,
4751
	.destroy = intel_dp_encoder_destroy,
4752 4753
};

4754
void
4755
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
4756
{
4757
	return;
4758
}
4759

4760 4761 4762 4763
bool
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4764
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4765 4766
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
4767 4768 4769
	enum intel_display_power_domain power_domain;
	bool ret = true;

4770 4771
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
		intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
4772

4773 4774
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4775
		      long_hpd ? "long" : "short");
4776

4777 4778 4779
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

4780
	if (long_hpd) {
4781 4782 4783 4784 4785 4786 4787 4788

		if (HAS_PCH_SPLIT(dev)) {
			if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
				goto mst_fail;
		} else {
			if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
				goto mst_fail;
		}
4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800

		if (!intel_dp_get_dpcd(intel_dp)) {
			goto mst_fail;
		}

		intel_dp_probe_oui(intel_dp);

		if (!intel_dp_probe_mst(intel_dp))
			goto mst_fail;

	} else {
		if (intel_dp->is_mst) {
4801
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
4802 4803 4804 4805 4806 4807 4808 4809
				goto mst_fail;
		}

		if (!intel_dp->is_mst) {
			/*
			 * we'll check the link status via the normal hot plug path later -
			 * but for short hpds we should check it now
			 */
4810
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4811
			intel_dp_check_link_status(intel_dp);
4812
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
4813 4814
		}
	}
4815 4816
	ret = false;
	goto put_power;
4817 4818 4819 4820 4821 4822 4823
mst_fail:
	/* if we were in MST mode, and device is not there get out of MST mode */
	if (intel_dp->is_mst) {
		DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
		intel_dp->is_mst = false;
		drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	}
4824 4825 4826 4827
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4828 4829
}

4830 4831
/* Return which DP Port should be selected for Transcoder DP control */
int
4832
intel_trans_dp_port_sel(struct drm_crtc *crtc)
4833 4834
{
	struct drm_device *dev = crtc->dev;
4835 4836
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
4837

4838 4839
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
4840

4841 4842
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
4843
			return intel_dp->output_reg;
4844
	}
C
Chris Wilson 已提交
4845

4846 4847 4848
	return -1;
}

4849
/* check the VBT to see whether the eDP is on DP-D port */
4850
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
4851 4852
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4853
	union child_device_config *p_child;
4854
	int i;
4855 4856 4857 4858 4859
	static const short port_mapping[] = {
		[PORT_B] = PORT_IDPB,
		[PORT_C] = PORT_IDPC,
		[PORT_D] = PORT_IDPD,
	};
4860

4861 4862 4863
	if (port == PORT_A)
		return true;

4864
	if (!dev_priv->vbt.child_dev_num)
4865 4866
		return false;

4867 4868
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
4869

4870
		if (p_child->common.dvo_port == port_mapping[port] &&
4871 4872
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
4873 4874 4875 4876 4877
			return true;
	}
	return false;
}

4878
void
4879 4880
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4881 4882
	struct intel_connector *intel_connector = to_intel_connector(connector);

4883
	intel_attach_force_audio_property(connector);
4884
	intel_attach_broadcast_rgb_property(connector);
4885
	intel_dp->color_range_auto = true;
4886 4887 4888

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
4889 4890
		drm_object_attach_property(
			&connector->base,
4891
			connector->dev->mode_config.scaling_mode_property,
4892 4893
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
4894
	}
4895 4896
}

4897 4898 4899 4900 4901 4902 4903
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

4904 4905
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
4906
				    struct intel_dp *intel_dp)
4907 4908
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4909 4910
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;
4911
	u32 pp_on, pp_off, pp_div, pp;
4912
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
4913

V
Ville Syrjälä 已提交
4914 4915
	lockdep_assert_held(&dev_priv->pps_mutex);

4916 4917 4918 4919
	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

4920
	if (HAS_PCH_SPLIT(dev)) {
4921
		pp_ctrl_reg = PCH_PP_CONTROL;
4922 4923 4924 4925
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
4926 4927 4928 4929 4930 4931
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
4932
	}
4933 4934 4935

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
4936
	pp = ironlake_get_pp_control(intel_dp);
4937
	I915_WRITE(pp_ctrl_reg, pp);
4938

4939 4940 4941
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

4962
	vbt = dev_priv->vbt.edp_pps;
4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
4981
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
4982 4983 4984 4985 4986 4987 4988 4989 4990
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

4991
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
4992 4993 4994 4995 4996 4997 4998
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

4999 5000 5001 5002 5003 5004 5005 5006 5007 5008
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5009
					      struct intel_dp *intel_dp)
5010 5011
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5012 5013 5014
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;
5015
	enum port port = dp_to_dig_port(intel_dp)->port;
5016
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5017

V
Ville Syrjälä 已提交
5018
	lockdep_assert_held(&dev_priv->pps_mutex);
5019 5020 5021 5022 5023 5024

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
5025 5026 5027 5028 5029
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
5030 5031
	}

5032 5033 5034 5035 5036 5037 5038 5039
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
5040
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
5041 5042
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5043
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5044 5045
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5046
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5047
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5048 5049 5050 5051
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5052
	if (IS_VALLEYVIEW(dev)) {
5053
		port_sel = PANEL_PORT_SELECT_VLV(port);
5054
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5055
		if (port == PORT_A)
5056
			port_sel = PANEL_PORT_SELECT_DPA;
5057
		else
5058
			port_sel = PANEL_PORT_SELECT_DPD;
5059 5060
	}

5061 5062 5063 5064 5065
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
5066 5067

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5068 5069 5070
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
5071 5072
}

5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093
void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp = NULL;
	struct intel_crtc_config *config = NULL;
	struct intel_crtc *intel_crtc = NULL;
	struct intel_connector *intel_connector = dev_priv->drrs.connector;
	u32 reg, val;
	enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

	if (intel_connector == NULL) {
		DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
		return;
	}

5094 5095 5096 5097 5098
	/*
	 * FIXME: This needs proper synchronization with psr state. But really
	 * hard to tell without seeing the user of this function of this code.
	 * Check locking and ordering once that lands.
	 */
5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138
	if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
		DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
		return;
	}

	encoder = intel_attached_encoder(&intel_connector->base);
	intel_dp = enc_to_intel_dp(&encoder->base);
	intel_crtc = encoder->new_crtc;

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

	config = &intel_crtc->config;

	if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

	if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
		index = DRRS_LOW_RR;

	if (index == intel_dp->drrs_state.refresh_rate_type) {
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

	if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
		reg = PIPECONF(intel_crtc->config.cpu_transcoder);
		val = I915_READ(reg);
		if (index > DRRS_HIGH_RR) {
			val |= PIPECONF_EDP_RR_MODE_SWITCH;
5139
			intel_dp_set_m_n(intel_crtc);
5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161
		} else {
			val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
		}
		I915_WRITE(reg, val);
	}

	/*
	 * mutex taken to ensure that there is no race between differnt
	 * drrs calls trying to update refresh rate. This scenario may occur
	 * in future when idleness detection based DRRS in kernel and
	 * possible calls from user space to set differnt RR are made.
	 */

	mutex_lock(&intel_dp->drrs_state.mutex);

	intel_dp->drrs_state.refresh_rate_type = index;

	mutex_unlock(&intel_dp->drrs_state.mutex);

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178
static struct drm_display_mode *
intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector,
			struct drm_display_mode *fixed_mode)
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5179
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5180 5181 5182 5183 5184 5185 5186
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5187
		DRM_DEBUG_KMS("DRRS not supported\n");
5188 5189 5190
		return NULL;
	}

5191 5192 5193 5194
	dev_priv->drrs.connector = intel_connector;

	mutex_init(&intel_dp->drrs_state.mutex);

5195 5196 5197
	intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;

	intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
5198
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5199 5200 5201
	return downclock_mode;
}

5202
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5203
				     struct intel_connector *intel_connector)
5204 5205 5206
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5207 5208
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5209 5210
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
5211
	struct drm_display_mode *downclock_mode = NULL;
5212 5213 5214 5215
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;

5216 5217
	intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;

5218 5219 5220
	if (!is_edp(intel_dp))
		return true;

5221 5222 5223
	pps_lock(intel_dp);
	intel_edp_panel_vdd_sanitize(intel_dp);
	pps_unlock(intel_dp);
5224

5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239
	/* Cache DPCD and EDID for edp. */
	has_dpcd = intel_dp_get_dpcd(intel_dp);

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
5240
	pps_lock(intel_dp);
5241
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5242
	pps_unlock(intel_dp);
5243

5244
	mutex_lock(&dev->mode_config.mutex);
5245
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5264 5265 5266
			downclock_mode = intel_dp_drrs_init(
						intel_dig_port,
						intel_connector, fixed_mode);
5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
5278
	mutex_unlock(&dev->mode_config.mutex);
5279

5280 5281 5282 5283 5284
	if (IS_VALLEYVIEW(dev)) {
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
	}

5285
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5286
	intel_connector->panel.backlight_power = intel_edp_backlight_power;
5287 5288 5289 5290 5291
	intel_panel_setup_backlight(connector);

	return true;
}

5292
bool
5293 5294
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5295
{
5296 5297 5298 5299
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5300
	struct drm_i915_private *dev_priv = dev->dev_private;
5301
	enum port port = intel_dig_port->port;
5302
	int type;
5303

5304 5305
	intel_dp->pps_pipe = INVALID_PIPE;

5306
	/* intel_dp vfuncs */
5307 5308 5309
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_VALLEYVIEW(dev))
5310 5311 5312 5313 5314 5315 5316 5317
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

5318 5319 5320 5321
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
5322

5323 5324
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5325
	intel_dp->attached_connector = intel_connector;
5326

5327
	if (intel_dp_is_edp(dev, port))
5328
		type = DRM_MODE_CONNECTOR_eDP;
5329 5330
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5331

5332 5333 5334 5335 5336 5337 5338 5339
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5340 5341 5342 5343 5344
	/* eDP only on port B and/or C on vlv/chv */
	if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
		return false;

5345 5346 5347 5348
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5349
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5350 5351 5352 5353 5354
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5355
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5356
			  edp_panel_vdd_work);
5357

5358
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5359
	drm_connector_register(connector);
5360

P
Paulo Zanoni 已提交
5361
	if (HAS_DDI(dev))
5362 5363 5364
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
5365
	intel_connector->unregister = intel_dp_connector_unregister;
5366

5367
	/* Set up the hotplug pin. */
5368 5369
	switch (port) {
	case PORT_A:
5370
		intel_encoder->hpd_pin = HPD_PORT_A;
5371 5372
		break;
	case PORT_B:
5373
		intel_encoder->hpd_pin = HPD_PORT_B;
5374 5375
		break;
	case PORT_C:
5376
		intel_encoder->hpd_pin = HPD_PORT_C;
5377 5378
		break;
	case PORT_D:
5379
		intel_encoder->hpd_pin = HPD_PORT_D;
5380 5381
		break;
	default:
5382
		BUG();
5383 5384
	}

5385
	if (is_edp(intel_dp)) {
5386
		pps_lock(intel_dp);
5387 5388
		intel_dp_init_panel_power_timestamps(intel_dp);
		if (IS_VALLEYVIEW(dev))
5389
			vlv_initial_power_sequencer_setup(intel_dp);
5390
		else
5391
			intel_dp_init_panel_power_sequencer(dev, intel_dp);
5392
		pps_unlock(intel_dp);
5393
	}
5394

5395
	intel_dp_aux_init(intel_dp, intel_connector);
5396

5397 5398 5399
	/* init MST on ports that can support it */
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
		if (port == PORT_B || port == PORT_C || port == PORT_D) {
5400 5401
			intel_dp_mst_encoder_init(intel_dig_port,
						  intel_connector->base.base.id);
5402 5403 5404
		}
	}

5405
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5406
		drm_dp_aux_unregister(&intel_dp->aux);
5407 5408
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5409 5410 5411 5412
			/*
			 * vdd might still be enabled do to the delayed vdd off.
			 * Make sure vdd is actually turned off here.
			 */
5413
			pps_lock(intel_dp);
5414
			edp_panel_vdd_off_sync(intel_dp);
5415
			pps_unlock(intel_dp);
5416
		}
5417
		drm_connector_unregister(connector);
5418
		drm_connector_cleanup(connector);
5419
		return false;
5420
	}
5421

5422 5423
	intel_dp_add_properties(intel_dp, connector);

5424 5425 5426 5427 5428 5429 5430 5431
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5432 5433

	return true;
5434
}
5435 5436 5437 5438

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
5439
	struct drm_i915_private *dev_priv = dev->dev_private;
5440 5441 5442 5443 5444
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5445
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5446 5447 5448
	if (!intel_dig_port)
		return;

5449
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
5450 5451 5452 5453 5454 5455 5456 5457 5458 5459 5460
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

5461
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5462 5463
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5464
	intel_encoder->get_config = intel_dp_get_config;
5465
	intel_encoder->suspend = intel_dp_encoder_suspend;
5466
	if (IS_CHERRYVIEW(dev)) {
5467
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5468 5469
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5470
		intel_encoder->post_disable = chv_post_disable_dp;
5471
	} else if (IS_VALLEYVIEW(dev)) {
5472
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5473 5474
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5475
		intel_encoder->post_disable = vlv_post_disable_dp;
5476
	} else {
5477 5478
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5479 5480
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
5481
	}
5482

5483
	intel_dig_port->port = port;
5484 5485
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
5486
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
5487 5488 5489 5490 5491 5492 5493 5494
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5495
	intel_encoder->cloneable = 0;
5496 5497
	intel_encoder->hot_plug = intel_dp_hot_plug;

5498 5499 5500
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
	dev_priv->hpd_irq_port[port] = intel_dig_port;

5501 5502 5503
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
5504
		kfree(intel_connector);
5505
	}
5506
}
5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542 5543 5544 5545 5546 5547 5548 5549

void intel_dp_mst_suspend(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;

		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			if (!intel_dig_port->dp.can_mst)
				continue;
			if (intel_dig_port->dp.is_mst)
				drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
		}
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;
		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			int ret;

			if (!intel_dig_port->dp.can_mst)
				continue;

			ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
			if (ret != 0) {
				intel_dp_check_mst_status(&intel_dig_port->dp);
			}
		}
	}
}