intel_dp.c 156.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

50
struct dp_link_dpll {
51
	int clock;
52 53 54 55
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
56
	{ 162000,
57
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58
	{ 270000,
59 60 61 62
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
63
	{ 162000,
64
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65
	{ 270000,
66 67 68
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

69
static const struct dp_link_dpll vlv_dpll[] = {
70
	{ 162000,
C
Chon Ming Lee 已提交
71
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
72
	{ 270000,
73 74 75
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

76 77 78 79 80 81 82 83 84 85
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
86
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
87
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
89
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
91 92
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
93

94 95
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
96
static const int skl_rates[] = { 162000, 216000, 270000,
97 98
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
99

100 101 102 103 104 105 106 107 108
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
109 110 111
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
112 113
}

114
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
115
{
116 117 118
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
119 120
}

121 122
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
123
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
124 125
}

C
Chris Wilson 已提交
126
static void intel_dp_link_down(struct intel_dp *intel_dp);
127
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
128
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
129
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
130 131
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
132
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
133

134 135
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
136
{
137
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
138 139 140 141

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
142
	case DP_LINK_BW_5_4:
143
		break;
144
	default:
145 146
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
147 148 149 150 151 152
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

153 154 155 156 157
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	u8 source_max, sink_max;

158
	source_max = intel_dig_port->max_lanes;
159 160 161 162 163
	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

181
static int
182
intel_dp_link_required(int pixel_clock, int bpp)
183
{
184
	return (pixel_clock * bpp + 9) / 10;
185 186
}

187 188 189 190 191 192
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

193
static enum drm_mode_status
194 195 196
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
197
	struct intel_dp *intel_dp = intel_attached_dp(connector);
198 199
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
200 201
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
202
	int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
203

204 205
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
206 207
			return MODE_PANEL;

208
		if (mode->vdisplay > fixed_mode->vdisplay)
209
			return MODE_PANEL;
210 211

		target_clock = fixed_mode->clock;
212 213
	}

214
	max_link_clock = intel_dp_max_link_rate(intel_dp);
215
	max_lanes = intel_dp_max_lane_count(intel_dp);
216 217 218 219

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

220
	if (mode_rate > max_rate || target_clock > max_dotclk)
221
		return MODE_CLOCK_HIGH;
222 223 224 225

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

226 227 228
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

229 230 231
	return MODE_OK;
}

232
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
233 234 235 236 237 238 239 240 241 242 243
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

244
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
245 246 247 248 249 250 251 252
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

253 254
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
255
				    struct intel_dp *intel_dp);
256 257
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
258
					      struct intel_dp *intel_dp);
259

260 261 262 263 264 265 266 267 268 269 270 271
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
272
	power_domain = intel_display_port_aux_power_domain(encoder);
273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

288
	power_domain = intel_display_port_aux_power_domain(encoder);
289 290 291
	intel_display_power_put(dev_priv, power_domain);
}

292 293 294 295 296 297 298
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
299 300 301
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

325 326 327 328 329 330
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
331 332 333 334
	if (!pll_enabled) {
		release_cl_override = IS_CHERRYVIEW(dev) &&
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

335 336 337 338 339 340
		if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
341
	}
342

343 344 345 346 347 348 349 350 351 352 353 354 355 356
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
357

358
	if (!pll_enabled) {
359
		vlv_force_pll_off(dev, pipe);
360 361 362 363

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
364 365
}

366 367 368 369 370 371
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
372 373
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
374
	enum pipe pipe;
375

V
Ville Syrjälä 已提交
376
	lockdep_assert_held(&dev_priv->pps_mutex);
377

378 379 380
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

381 382 383 384 385 386 387
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
388
	for_each_intel_encoder(dev, encoder) {
389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
405 406 407
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
408

409 410
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
411 412 413 414 415 416

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
417 418
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
419

420 421 422 423 424
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
425 426 427 428

	return intel_dp->pps_pipe;
}

429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
449

450
static enum pipe
451 452 453
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
454 455
{
	enum pipe pipe;
456 457 458 459

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
460 461 462 463

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

464 465 466
		if (!pipe_check(dev_priv, pipe))
			continue;

467
		return pipe;
468 469
	}

470 471 472 473 474 475 476 477 478 479 480 481 482 483
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
484 485 486 487 488 489 490 491 492 493 494
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
495 496 497 498 499 500

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
501 502
	}

503 504 505
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

506 507
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
508 509
}

510 511 512 513 514
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_encoder *encoder;

515
	if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)))
516 517 518 519 520 521 522 523 524 525 526 527
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

528
	for_each_intel_encoder(dev, encoder) {
529 530 531 532 533 534 535 536
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
		intel_dp->pps_pipe = INVALID_PIPE;
	}
537 538
}

539 540
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
541 542 543
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

544 545 546
	if (IS_BROXTON(dev))
		return BXT_PP_CONTROL(0);
	else if (HAS_PCH_SPLIT(dev))
547 548 549 550 551
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

552 553
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
554 555 556
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

557 558 559
	if (IS_BROXTON(dev))
		return BXT_PP_STATUS(0);
	else if (HAS_PCH_SPLIT(dev))
560 561 562 563 564
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

565 566 567 568 569 570 571 572 573 574 575 576 577
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

578
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
579

580
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
V
Ville Syrjälä 已提交
581
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
582
		i915_reg_t pp_ctrl_reg, pp_div_reg;
583
		u32 pp_div;
V
Ville Syrjälä 已提交
584

585 586 587 588 589 590 591 592 593 594 595
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

596
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
597

598 599 600
	return 0;
}

601
static bool edp_have_panel_power(struct intel_dp *intel_dp)
602
{
603
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
604 605
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
606 607
	lockdep_assert_held(&dev_priv->pps_mutex);

608
	if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
609 610 611
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

612
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
613 614
}

615
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
616
{
617
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
618 619
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
620 621
	lockdep_assert_held(&dev_priv->pps_mutex);

622
	if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
623 624 625
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

626
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
627 628
}

629 630 631
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
632
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
633
	struct drm_i915_private *dev_priv = dev->dev_private;
634

635 636
	if (!is_edp(intel_dp))
		return;
637

638
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
639 640
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
641 642
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
643 644 645
	}
}

646 647 648 649 650 651
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
652
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
653 654 655
	uint32_t status;
	bool done;

656
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
657
	if (has_aux_irq)
658
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
659
					  msecs_to_jiffies_timeout(10));
660 661 662 663 664 665 666 667 668 669
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

670
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
671
{
672
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
673
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
674

675 676 677
	if (index)
		return 0;

678 679
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
680
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
681
	 */
682
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
683 684 685 686 687
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
688
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
689 690 691 692

	if (index)
		return 0;

693 694 695 696 697
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
698
	if (intel_dig_port->port == PORT_A)
699
		return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
700 701
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
702 703 704 705 706
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
707
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
708

709
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
710
		/* Workaround for non-ULT HSW */
711 712 713 714 715
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
716
	}
717 718

	return ilk_get_aux_clock_divider(intel_dp, index);
719 720
}

721 722 723 724 725 726 727 728 729 730
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

731 732 733 734
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
735 736 737 738 739 740 741 742 743 744
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

745
	if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
746 747 748 749 750
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
751
	       DP_AUX_CH_CTL_DONE |
752
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
753
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
754
	       timeout |
755
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
756 757
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
758
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
759 760
}

761 762 763 764 765 766 767 768 769 770 771 772
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
773
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
774 775 776
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

777 778
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
779
		const uint8_t *send, int send_bytes,
780 781 782 783 784
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
785
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
786
	uint32_t aux_clock_divider;
787 788
	int i, ret, recv_bytes;
	uint32_t status;
789
	int try, clock = 0;
790
	bool has_aux_irq = HAS_AUX_IRQ(dev);
791 792
	bool vdd;

793
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
794

795 796 797 798 799 800
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
801
	vdd = edp_panel_vdd_on(intel_dp);
802 803 804 805 806 807 808 809

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
810

811 812
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
813
		status = I915_READ_NOTRACE(ch_ctl);
814 815 816 817 818 819
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
820 821 822 823 824 825 826 827 828
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

829 830
		ret = -EBUSY;
		goto out;
831 832
	}

833 834 835 836 837 838
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

839
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
840 841 842 843
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
844

845 846 847 848
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
849
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
850 851
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
852 853

			/* Send the command and wait for it to complete */
854
			I915_WRITE(ch_ctl, send_ctl);
855 856 857 858 859 860 861 862 863 864

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

865
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
866
				continue;
867 868 869 870 871 872 873 874

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
875
				continue;
876
			}
877
			if (status & DP_AUX_CH_CTL_DONE)
878
				goto done;
879
		}
880 881 882
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
883
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
884 885
		ret = -EBUSY;
		goto out;
886 887
	}

888
done:
889 890 891
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
892
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
893
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
894 895
		ret = -EIO;
		goto out;
896
	}
897 898 899

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
900
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
901
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
902 903
		ret = -ETIMEDOUT;
		goto out;
904 905 906 907 908
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

930 931
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
932

933
	for (i = 0; i < recv_bytes; i += 4)
934
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
935
				    recv + i, recv_bytes - i);
936

937 938 939 940
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

941 942 943
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

944
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
945

946
	return ret;
947 948
}

949 950
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
951 952
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
953
{
954 955 956
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
957 958
	int ret;

959 960 961
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
962 963
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
964

965 966 967
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
968
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
969
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
970
		rxsize = 2; /* 0 or 1 data bytes */
971

972 973
		if (WARN_ON(txsize > 20))
			return -E2BIG;
974

975 976 977 978
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
		else
			WARN_ON(msg->size);
979

980 981 982
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
983

984 985 986 987 988 989 990
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
991 992
		}
		break;
993

994 995
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
996
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
997
		rxsize = msg->size + 1;
998

999 1000
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1001

1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1013
		}
1014 1015 1016 1017 1018
		break;

	default:
		ret = -EINVAL;
		break;
1019
	}
1020

1021
	return ret;
1022 1023
}

1024 1025
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1038 1039
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1052 1053
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1068 1069
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
/*
 * On SKL we don't have Aux for port E so we rely
 * on VBT to set a proper alternate aux channel.
 */
static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[PORT_E];

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		return PORT_A;
	case DP_AUX_B:
		return PORT_B;
	case DP_AUX_C:
		return PORT_C;
	case DP_AUX_D:
		return PORT_D;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		return PORT_A;
	}
}

1108 1109
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
{
	if (port == PORT_E)
		port = skl_porte_aux_port(dev_priv);

	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1126 1127
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
{
	if (port == PORT_E)
		port = skl_porte_aux_port(dev_priv);

	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1144 1145
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
					 enum port port)
1146 1147 1148 1149 1150 1151 1152 1153 1154
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1155 1156
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
					  enum port port, int index)
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum port port = dp_to_dig_port(intel_dp)->port;
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1177
static void
1178 1179 1180 1181 1182 1183 1184
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	drm_dp_aux_unregister(&intel_dp->aux);
	kfree(intel_dp->aux.name);
}

static int
1185 1186
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
1187 1188
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1189 1190
	int ret;

1191
	intel_aux_reg_init(intel_dp);
1192

1193 1194 1195 1196
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
	if (!intel_dp->aux.name)
		return -ENOMEM;

1197
	intel_dp->aux.dev = connector->base.kdev;
1198
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1199

1200 1201
	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name,
1202
		      connector->base.kdev->kobj.name);
1203

1204
	ret = drm_dp_aux_register(&intel_dp->aux);
1205
	if (ret < 0) {
1206
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
1207 1208 1209
			  intel_dp->aux.name, ret);
		kfree(intel_dp->aux.name);
		return ret;
1210
	}
1211

1212
	return 0;
1213 1214
}

1215 1216 1217 1218 1219
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

1220
	intel_dp_aux_fini(intel_dp);
1221 1222 1223
	intel_connector_unregister(intel_connector);
}

1224
static int
1225
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
1226
{
1227 1228 1229
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
1230
	}
1231 1232 1233 1234

	*sink_rates = default_rates;

	return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
1235 1236
}

1237
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1238
{
1239 1240 1241
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;

1242
	/* WaDisableHBR2:skl */
1243
	if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
1244 1245 1246 1247 1248 1249 1250 1251 1252
		return false;

	if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
	    (INTEL_INFO(dev)->gen >= 9))
		return true;
	else
		return false;
}

1253
static int
1254
intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
1255
{
1256 1257
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
1258 1259
	int size;

1260 1261
	if (IS_BROXTON(dev)) {
		*source_rates = bxt_rates;
1262
		size = ARRAY_SIZE(bxt_rates);
1263
	} else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
1264
		*source_rates = skl_rates;
1265 1266 1267 1268
		size = ARRAY_SIZE(skl_rates);
	} else {
		*source_rates = default_rates;
		size = ARRAY_SIZE(default_rates);
1269
	}
1270

1271
	/* This depends on the fact that 5.4 is last value in the array */
1272
	if (!intel_dp_source_supports_hbr2(intel_dp))
1273
		size--;
1274

1275
	return size;
1276 1277
}

1278 1279
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1280
		   struct intel_crtc_state *pipe_config)
1281 1282
{
	struct drm_device *dev = encoder->base.dev;
1283 1284
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1285 1286

	if (IS_G4X(dev)) {
1287 1288
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1289
	} else if (HAS_PCH_SPLIT(dev)) {
1290 1291
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1292 1293 1294
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1295
	} else if (IS_VALLEYVIEW(dev)) {
1296 1297
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1298
	}
1299 1300 1301

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1302
			if (pipe_config->port_clock == divisor[i].clock) {
1303 1304 1305 1306 1307
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1308 1309 1310
	}
}

1311 1312
static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
1313
			   int *common_rates)
1314 1315 1316 1317 1318
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
1319 1320
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
1321
			common_rates[k] = source_rates[i];
1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

1334 1335
static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
1336 1337 1338 1339 1340
{
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1341
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1342 1343 1344

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
1345
			       common_rates);
1346 1347
}

1348 1349 1350 1351 1352 1353 1354 1355
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1356
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	const int *source_rates, *sink_rates;
1367 1368
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1369 1370 1371 1372 1373
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1374
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1375 1376 1377 1378 1379 1380 1381
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1382 1383 1384
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1385 1386
}

1387
static int rate_to_index(int find, const int *rates)
1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1398 1399 1400 1401 1402 1403
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1404
	len = intel_dp_common_rates(intel_dp, rates);
1405 1406 1407 1408 1409 1410
	if (WARN_ON(len <= 0))
		return 162000;

	return rates[rate_to_index(0, rates) - 1];
}

1411 1412
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1413
	return rate_to_index(rate, intel_dp->sink_rates);
1414 1415
}

1416 1417
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428
{
	if (intel_dp->num_sink_rates) {
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

P
Paulo Zanoni 已提交
1429
bool
1430
intel_dp_compute_config(struct intel_encoder *encoder,
1431
			struct intel_crtc_state *pipe_config)
1432
{
1433
	struct drm_device *dev = encoder->base.dev;
1434
	struct drm_i915_private *dev_priv = dev->dev_private;
1435
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1436
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1437
	enum port port = dp_to_dig_port(intel_dp)->port;
1438
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1439
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1440
	int lane_count, clock;
1441
	int min_lane_count = 1;
1442
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1443
	/* Conveniently, the link BW constants become indices with a shift...*/
1444
	int min_clock = 0;
1445
	int max_clock;
1446
	int bpp, mode_rate;
1447
	int link_avail, link_clock;
1448 1449
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1450
	uint8_t link_bw, rate_select;
1451

1452
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1453 1454

	/* No common link rates between source and sink */
1455
	WARN_ON(common_len <= 0);
1456

1457
	max_clock = common_len - 1;
1458

1459
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1460 1461
		pipe_config->has_pch_encoder = true;

1462
	pipe_config->has_dp_encoder = true;
1463
	pipe_config->has_drrs = false;
1464
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1465

1466 1467 1468
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1469 1470 1471

		if (INTEL_INFO(dev)->gen >= 9) {
			int ret;
1472
			ret = skl_update_scaler_crtc(pipe_config);
1473 1474 1475 1476
			if (ret)
				return ret;
		}

1477
		if (HAS_GMCH_DISPLAY(dev))
1478 1479 1480
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1481 1482
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1483 1484
	}

1485
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1486 1487
		return false;

1488
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1489
		      "max bw %d pixel clock %iKHz\n",
1490
		      max_lane_count, common_rates[max_clock],
1491
		      adjusted_mode->crtc_clock);
1492

1493 1494
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1495
	bpp = pipe_config->pipe_bpp;
1496
	if (is_edp(intel_dp)) {
1497 1498 1499

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1500
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1501
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1502 1503
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1504 1505
		}

1506 1507 1508 1509 1510 1511 1512 1513 1514
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1515
	}
1516

1517
	for (; bpp >= 6*3; bpp -= 2*3) {
1518 1519
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1520

1521
		for (clock = min_clock; clock <= max_clock; clock++) {
1522 1523 1524 1525
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1526
				link_clock = common_rates[clock];
1527 1528 1529 1530 1531 1532 1533 1534 1535
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1536

1537
	return false;
1538

1539
found:
1540 1541 1542 1543 1544 1545
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1546 1547 1548 1549 1550
		pipe_config->limited_color_range =
			bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
	} else {
		pipe_config->limited_color_range =
			intel_dp->limited_color_range;
1551 1552
	}

1553
	pipe_config->lane_count = lane_count;
1554

1555
	pipe_config->pipe_bpp = bpp;
1556
	pipe_config->port_clock = common_rates[clock];
1557

1558 1559 1560 1561 1562
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1563
		      pipe_config->port_clock, bpp);
1564 1565
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1566

1567
	intel_link_compute_m_n(bpp, lane_count,
1568 1569
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1570
			       &pipe_config->dp_m_n);
1571

1572
	if (intel_connector->panel.downclock_mode != NULL &&
1573
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1574
			pipe_config->has_drrs = true;
1575 1576 1577 1578 1579 1580
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
	if (is_edp(intel_dp) &&
	    (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1592
			vco = 8640000;
1593 1594
			break;
		default:
1595
			vco = 8100000;
1596 1597 1598 1599 1600 1601
			break;
		}

		to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
	}

1602
	if (!HAS_DDI(dev))
1603
		intel_dp_set_clock(encoder, pipe_config);
1604

1605
	return true;
1606 1607
}

1608 1609 1610 1611 1612 1613 1614
void intel_dp_set_link_params(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *pipe_config)
{
	intel_dp->link_rate = pipe_config->port_clock;
	intel_dp->lane_count = pipe_config->lane_count;
}

1615
static void intel_dp_prepare(struct intel_encoder *encoder)
1616
{
1617
	struct drm_device *dev = encoder->base.dev;
1618
	struct drm_i915_private *dev_priv = dev->dev_private;
1619
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1620
	enum port port = dp_to_dig_port(intel_dp)->port;
1621
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1622
	const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
1623

1624 1625
	intel_dp_set_link_params(intel_dp, crtc->config);

1626
	/*
K
Keith Packard 已提交
1627
	 * There are four kinds of DP registers:
1628 1629
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1630 1631
	 * 	SNB CPU
	 *	IVB CPU
1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1642

1643 1644 1645 1646
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1647

1648 1649
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1650
	intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
1651

1652
	/* Split out the IBX/CPU vs CPT settings */
1653

1654
	if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
1655 1656 1657 1658 1659 1660
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1661
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1662 1663
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1664
		intel_dp->DP |= crtc->pipe << 29;
1665
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
1666 1667
		u32 trans_dp;

1668
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1669 1670 1671 1672 1673 1674 1675

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1676
	} else {
1677
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1678
		    !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
1679
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1680 1681 1682 1683 1684 1685 1686

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1687
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1688 1689
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1690
		if (IS_CHERRYVIEW(dev))
1691
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1692 1693
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1694
	}
1695 1696
}

1697 1698
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1699

1700 1701
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1702

1703 1704
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1705

1706
static void wait_panel_status(struct intel_dp *intel_dp,
1707 1708
				       u32 mask,
				       u32 value)
1709
{
1710
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1711
	struct drm_i915_private *dev_priv = dev->dev_private;
1712
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1713

V
Ville Syrjälä 已提交
1714 1715
	lockdep_assert_held(&dev_priv->pps_mutex);

1716 1717
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1718

1719
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1720 1721 1722
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1723

T
Tvrtko Ursulin 已提交
1724 1725
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value,
		      5 * USEC_PER_SEC, 10 * USEC_PER_MSEC))
1726
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1727 1728
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1729 1730

	DRM_DEBUG_KMS("Wait complete\n");
1731
}
1732

1733
static void wait_panel_on(struct intel_dp *intel_dp)
1734 1735
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1736
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1737 1738
}

1739
static void wait_panel_off(struct intel_dp *intel_dp)
1740 1741
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1742
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1743 1744
}

1745
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1746
{
1747 1748 1749
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1750
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1751

1752 1753 1754 1755 1756
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1757 1758
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1759 1760 1761
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1762

1763
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1764 1765
}

1766
static void wait_backlight_on(struct intel_dp *intel_dp)
1767 1768 1769 1770 1771
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1772
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1773 1774 1775 1776
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1777

1778 1779 1780 1781
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1782
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1783
{
1784 1785 1786
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1787

V
Ville Syrjälä 已提交
1788 1789
	lockdep_assert_held(&dev_priv->pps_mutex);

1790
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1791 1792 1793 1794
	if (!IS_BROXTON(dev)) {
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
1795
	return control;
1796 1797
}

1798 1799 1800 1801 1802
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1803
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1804
{
1805
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1806 1807
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1808
	struct drm_i915_private *dev_priv = dev->dev_private;
1809
	enum intel_display_power_domain power_domain;
1810
	u32 pp;
1811
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1812
	bool need_to_disable = !intel_dp->want_panel_vdd;
1813

V
Ville Syrjälä 已提交
1814 1815
	lockdep_assert_held(&dev_priv->pps_mutex);

1816
	if (!is_edp(intel_dp))
1817
		return false;
1818

1819
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1820
	intel_dp->want_panel_vdd = true;
1821

1822
	if (edp_have_panel_vdd(intel_dp))
1823
		return need_to_disable;
1824

1825
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
1826
	intel_display_power_get(dev_priv, power_domain);
1827

V
Ville Syrjälä 已提交
1828 1829
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1830

1831 1832
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1833

1834
	pp = ironlake_get_pp_control(intel_dp);
1835
	pp |= EDP_FORCE_VDD;
1836

1837 1838
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1839 1840 1841 1842 1843

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1844 1845 1846
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1847
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1848 1849
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1850 1851
		msleep(intel_dp->panel_power_up_delay);
	}
1852 1853 1854 1855

	return need_to_disable;
}

1856 1857 1858 1859 1860 1861 1862
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1863
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1864
{
1865
	bool vdd;
1866

1867 1868 1869
	if (!is_edp(intel_dp))
		return;

1870
	pps_lock(intel_dp);
1871
	vdd = edp_panel_vdd_on(intel_dp);
1872
	pps_unlock(intel_dp);
1873

R
Rob Clark 已提交
1874
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
1875
	     port_name(dp_to_dig_port(intel_dp)->port));
1876 1877
}

1878
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1879
{
1880
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1881
	struct drm_i915_private *dev_priv = dev->dev_private;
1882 1883 1884 1885
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1886
	u32 pp;
1887
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1888

V
Ville Syrjälä 已提交
1889
	lockdep_assert_held(&dev_priv->pps_mutex);
1890

1891
	WARN_ON(intel_dp->want_panel_vdd);
1892

1893
	if (!edp_have_panel_vdd(intel_dp))
1894
		return;
1895

V
Ville Syrjälä 已提交
1896 1897
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
1898

1899 1900
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1901

1902 1903
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1904

1905 1906
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
1907

1908 1909 1910
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1911

1912
	if ((pp & POWER_TARGET_ON) == 0)
1913
		intel_dp->panel_power_off_time = ktime_get_boottime();
1914

1915
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
1916
	intel_display_power_put(dev_priv, power_domain);
1917
}
1918

1919
static void edp_panel_vdd_work(struct work_struct *__work)
1920 1921 1922 1923
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

1924
	pps_lock(intel_dp);
1925 1926
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
1927
	pps_unlock(intel_dp);
1928 1929
}

1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1943 1944 1945 1946 1947
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1948
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1949
{
V
Ville Syrjälä 已提交
1950 1951 1952 1953 1954
	struct drm_i915_private *dev_priv =
		intel_dp_to_dev(intel_dp)->dev_private;

	lockdep_assert_held(&dev_priv->pps_mutex);

1955 1956
	if (!is_edp(intel_dp))
		return;
1957

R
Rob Clark 已提交
1958
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
1959
	     port_name(dp_to_dig_port(intel_dp)->port));
1960

1961 1962
	intel_dp->want_panel_vdd = false;

1963
	if (sync)
1964
		edp_panel_vdd_off_sync(intel_dp);
1965 1966
	else
		edp_panel_vdd_schedule_off(intel_dp);
1967 1968
}

1969
static void edp_panel_on(struct intel_dp *intel_dp)
1970
{
1971
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1972
	struct drm_i915_private *dev_priv = dev->dev_private;
1973
	u32 pp;
1974
	i915_reg_t pp_ctrl_reg;
1975

1976 1977
	lockdep_assert_held(&dev_priv->pps_mutex);

1978
	if (!is_edp(intel_dp))
1979
		return;
1980

V
Ville Syrjälä 已提交
1981 1982
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
1983

1984 1985 1986
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
1987
		return;
1988

1989
	wait_panel_power_cycle(intel_dp);
1990

1991
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1992
	pp = ironlake_get_pp_control(intel_dp);
1993 1994 1995
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1996 1997
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1998
	}
1999

2000
	pp |= POWER_TARGET_ON;
2001 2002 2003
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

2004 2005
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2006

2007
	wait_panel_on(intel_dp);
2008
	intel_dp->last_power_on = jiffies;
2009

2010 2011
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2012 2013
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2014
	}
2015
}
V
Ville Syrjälä 已提交
2016

2017 2018 2019 2020 2021 2022 2023
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2024
	pps_unlock(intel_dp);
2025 2026
}

2027 2028

static void edp_panel_off(struct intel_dp *intel_dp)
2029
{
2030 2031
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2032
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2033
	struct drm_i915_private *dev_priv = dev->dev_private;
2034
	enum intel_display_power_domain power_domain;
2035
	u32 pp;
2036
	i915_reg_t pp_ctrl_reg;
2037

2038 2039
	lockdep_assert_held(&dev_priv->pps_mutex);

2040 2041
	if (!is_edp(intel_dp))
		return;
2042

V
Ville Syrjälä 已提交
2043 2044
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2045

V
Ville Syrjälä 已提交
2046 2047
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2048

2049
	pp = ironlake_get_pp_control(intel_dp);
2050 2051
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2052 2053
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
2054

2055
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2056

2057 2058
	intel_dp->want_panel_vdd = false;

2059 2060
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2061

2062
	intel_dp->panel_power_off_time = ktime_get_boottime();
2063
	wait_panel_off(intel_dp);
2064 2065

	/* We got a reference when we enabled the VDD. */
2066
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2067
	intel_display_power_put(dev_priv, power_domain);
2068
}
V
Ville Syrjälä 已提交
2069

2070 2071 2072 2073
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2074

2075 2076
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2077
	pps_unlock(intel_dp);
2078 2079
}

2080 2081
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2082
{
2083 2084
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2085 2086
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
2087
	i915_reg_t pp_ctrl_reg;
2088

2089 2090 2091 2092 2093 2094
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2095
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2096

2097
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2098

2099
	pp = ironlake_get_pp_control(intel_dp);
2100
	pp |= EDP_BLC_ENABLE;
2101

2102
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2103 2104 2105

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2106

2107
	pps_unlock(intel_dp);
2108 2109
}

2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2124
{
2125
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2126 2127
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
2128
	i915_reg_t pp_ctrl_reg;
2129

2130 2131 2132
	if (!is_edp(intel_dp))
		return;

2133
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2134

2135
	pp = ironlake_get_pp_control(intel_dp);
2136
	pp &= ~EDP_BLC_ENABLE;
2137

2138
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2139 2140 2141

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2142

2143
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2144 2145

	intel_dp->last_backlight_off = jiffies;
2146
	edp_wait_backlight_off(intel_dp);
2147
}
2148

2149 2150 2151 2152 2153 2154 2155
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2156

2157
	_intel_edp_backlight_off(intel_dp);
2158
	intel_panel_disable_backlight(intel_dp->attached_connector);
2159
}
2160

2161 2162 2163 2164 2165 2166 2167 2168
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2169 2170
	bool is_enabled;

2171
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2172
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2173
	pps_unlock(intel_dp);
2174 2175 2176 2177

	if (is_enabled == enable)
		return;

2178 2179
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2180 2181 2182 2183 2184 2185 2186

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2187 2188 2189 2190 2191 2192 2193 2194 2195
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2196
			onoff(state), onoff(cur_state));
2197 2198 2199 2200 2201 2202 2203 2204 2205
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2206
			onoff(state), onoff(cur_state));
2207 2208 2209 2210
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2211
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
2212
{
2213
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2214 2215
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2216

2217 2218 2219
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2220

2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
		      crtc->config->port_clock);

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

	if (crtc->config->port_clock == 162000)
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2235 2236 2237 2238 2239 2240 2241 2242 2243
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
		intel_wait_for_vblank_if_active(dev_priv->dev, !crtc->pipe);

2244
	intel_dp->DP |= DP_PLL_ENABLE;
2245

2246
	I915_WRITE(DP_A, intel_dp->DP);
2247 2248
	POSTING_READ(DP_A);
	udelay(200);
2249 2250
}

2251
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2252
{
2253
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2254 2255
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2256

2257 2258 2259
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2260

2261 2262
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2263
	intel_dp->DP &= ~DP_PLL_ENABLE;
2264

2265
	I915_WRITE(DP_A, intel_dp->DP);
2266
	POSTING_READ(DP_A);
2267 2268 2269
	udelay(200);
}

2270
/* If the sink supports it, try to set the power state appropriately */
2271
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2272 2273 2274 2275 2276 2277 2278 2279
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2280 2281
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2282 2283 2284 2285 2286 2287
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2288 2289
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2290 2291 2292 2293 2294
			if (ret == 1)
				break;
			msleep(1);
		}
	}
2295 2296 2297 2298

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2299 2300
}

2301 2302
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2303
{
2304
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2305
	enum port port = dp_to_dig_port(intel_dp)->port;
2306 2307
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2308 2309
	enum intel_display_power_domain power_domain;
	u32 tmp;
2310
	bool ret;
2311 2312

	power_domain = intel_display_port_power_domain(encoder);
2313
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
2314 2315
		return false;

2316 2317
	ret = false;

2318
	tmp = I915_READ(intel_dp->output_reg);
2319 2320

	if (!(tmp & DP_PORT_EN))
2321
		goto out;
2322

2323
	if (IS_GEN7(dev) && port == PORT_A) {
2324
		*pipe = PORT_TO_PIPE_CPT(tmp);
2325
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
2326
		enum pipe p;
2327

2328 2329 2330 2331
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2332 2333 2334
				ret = true;

				goto out;
2335 2336 2337
			}
		}

2338
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2339
			      i915_mmio_reg_offset(intel_dp->output_reg));
2340 2341 2342 2343
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2344
	}
2345

2346 2347 2348 2349 2350 2351
	ret = true;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
2352
}
2353

2354
static void intel_dp_get_config(struct intel_encoder *encoder,
2355
				struct intel_crtc_state *pipe_config)
2356 2357 2358
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2359 2360 2361 2362
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2363

2364
	tmp = I915_READ(intel_dp->output_reg);
2365 2366

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2367

2368
	if (HAS_PCH_CPT(dev) && port != PORT_A) {
2369 2370 2371
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2372 2373 2374
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2375

2376
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2377 2378 2379 2380
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2381
		if (tmp & DP_SYNC_HS_HIGH)
2382 2383 2384
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2385

2386
		if (tmp & DP_SYNC_VS_HIGH)
2387 2388 2389 2390
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2391

2392
	pipe_config->base.adjusted_mode.flags |= flags;
2393

2394
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2395
	    !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
2396 2397
		pipe_config->limited_color_range = true;

2398 2399
	pipe_config->has_dp_encoder = true;

2400 2401 2402
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2403 2404
	intel_dp_get_m_n(crtc, pipe_config);

2405
	if (port == PORT_A) {
2406
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2407 2408 2409 2410
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2411

2412 2413 2414
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2415

2416 2417
	if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2432 2433
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2434
	}
2435 2436
}

2437
static void intel_disable_dp(struct intel_encoder *encoder)
2438
{
2439
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2440
	struct drm_device *dev = encoder->base.dev;
2441 2442
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

2443
	if (crtc->config->has_audio)
2444
		intel_audio_codec_disable(encoder);
2445

2446 2447 2448
	if (HAS_PSR(dev) && !HAS_DDI(dev))
		intel_psr_disable(intel_dp);

2449 2450
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2451
	intel_edp_panel_vdd_on(intel_dp);
2452
	intel_edp_backlight_off(intel_dp);
2453
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2454
	intel_edp_panel_off(intel_dp);
2455

2456 2457
	/* disable the port before the pipe on g4x */
	if (INTEL_INFO(dev)->gen < 5)
2458
		intel_dp_link_down(intel_dp);
2459 2460
}

2461
static void ilk_post_disable_dp(struct intel_encoder *encoder)
2462
{
2463
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2464
	enum port port = dp_to_dig_port(intel_dp)->port;
2465

2466
	intel_dp_link_down(intel_dp);
2467 2468

	/* Only ilk+ has port A */
2469 2470
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2471 2472 2473 2474 2475 2476 2477
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2478 2479
}

2480 2481 2482 2483 2484
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2485

2486 2487 2488 2489 2490 2491
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2492

V
Ville Syrjälä 已提交
2493
	mutex_unlock(&dev_priv->sb_lock);
2494 2495
}

2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2532 2533
	} else if ((IS_GEN7(dev) && port == PORT_A) ||
		   (HAS_PCH_CPT(dev) && port != PORT_A)) {
2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

static void intel_dp_enable_port(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
2584 2585
	struct intel_crtc *crtc =
		to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
2586 2587 2588 2589 2590 2591 2592

	/* enable with pattern 1 (as per spec) */
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP,
				 DP_TRAINING_PATTERN_1);

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2593 2594 2595 2596 2597 2598 2599 2600

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2601 2602
	if (crtc->config->has_audio)
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2603 2604 2605

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2606 2607
}

2608
static void intel_enable_dp(struct intel_encoder *encoder)
2609
{
2610 2611 2612
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2613
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2614
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2615
	enum pipe pipe = crtc->pipe;
2616

2617 2618
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2619

2620 2621
	pps_lock(intel_dp);

2622
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2623 2624
		vlv_init_panel_power_sequencer(intel_dp);

2625
	intel_dp_enable_port(intel_dp);
2626 2627 2628 2629 2630 2631 2632

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2633
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
2634 2635 2636 2637 2638
		unsigned int lane_mask = 0x0;

		if (IS_CHERRYVIEW(dev))
			lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);

2639 2640
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2641
	}
2642

2643
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2644
	intel_dp_start_link_train(intel_dp);
2645
	intel_dp_stop_link_train(intel_dp);
2646

2647
	if (crtc->config->has_audio) {
2648
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2649
				 pipe_name(pipe));
2650 2651
		intel_audio_codec_enable(encoder);
	}
2652
}
2653

2654 2655
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2656 2657
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2658
	intel_enable_dp(encoder);
2659
	intel_edp_backlight_on(intel_dp);
2660
}
2661

2662 2663
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2664 2665
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2666
	intel_edp_backlight_on(intel_dp);
2667
	intel_psr_enable(intel_dp);
2668 2669
}

2670
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2671 2672
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2673
	enum port port = dp_to_dig_port(intel_dp)->port;
2674

2675 2676
	intel_dp_prepare(encoder);

2677
	/* Only ilk+ has port A */
2678
	if (port == PORT_A)
2679 2680 2681
		ironlake_edp_pll_on(intel_dp);
}

2682 2683 2684 2685 2686
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
2687
	i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2708 2709 2710 2711 2712 2713 2714 2715
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2716 2717 2718
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2719
	for_each_intel_encoder(dev, encoder) {
2720
		struct intel_dp *intel_dp;
2721
		enum port port;
2722 2723 2724 2725 2726

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2727
		port = dp_to_dig_port(intel_dp)->port;
2728 2729 2730 2731 2732

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2733
			      pipe_name(pipe), port_name(port));
2734

2735
		WARN(encoder->base.crtc,
2736 2737
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2738 2739

		/* make sure vdd is off before we steal it */
2740
		vlv_detach_power_sequencer(intel_dp);
2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2754 2755 2756
	if (!is_edp(intel_dp))
		return;

2757 2758 2759 2760 2761 2762 2763 2764 2765
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2766
		vlv_detach_power_sequencer(intel_dp);
2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2781 2782
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2783 2784
}

2785
static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2786
{
2787
	vlv_phy_pre_encoder_enable(encoder);
2788 2789

	intel_enable_dp(encoder);
2790 2791
}

2792
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2793
{
2794 2795
	intel_dp_prepare(encoder);

2796
	vlv_phy_pre_pll_enable(encoder);
2797 2798
}

2799 2800
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
2801
	chv_phy_pre_encoder_enable(encoder);
2802 2803

	intel_enable_dp(encoder);
2804 2805

	/* Second common lane will stay alive on its own now */
2806
	chv_phy_release_cl2_override(encoder);
2807 2808
}

2809 2810
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
2811 2812
	intel_dp_prepare(encoder);

2813
	chv_phy_pre_pll_enable(encoder);
2814 2815
}

2816 2817
static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
{
2818
	chv_phy_post_pll_disable(encoder);
2819 2820
}

2821 2822 2823 2824
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
2825
bool
2826
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2827
{
2828 2829
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2830 2831
}

2832
/* These are source-specific values. */
2833
uint8_t
K
Keith Packard 已提交
2834
intel_dp_voltage_max(struct intel_dp *intel_dp)
2835
{
2836
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2837
	struct drm_i915_private *dev_priv = dev->dev_private;
2838
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2839

2840 2841 2842
	if (IS_BROXTON(dev))
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
	else if (INTEL_INFO(dev)->gen >= 9) {
2843
		if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
2844
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2845
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2846
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2847
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2848
	else if (IS_GEN7(dev) && port == PORT_A)
2849
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2850
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
2851
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
2852
	else
2853
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
2854 2855
}

2856
uint8_t
K
Keith Packard 已提交
2857 2858
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2859
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2860
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2861

2862 2863 2864 2865 2866 2867 2868 2869
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
2870 2871
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2872 2873 2874 2875
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2876
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2877 2878 2879 2880 2881 2882 2883
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2884
		default:
2885
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2886
		}
2887
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
2888
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2889 2890 2891 2892 2893 2894 2895
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2896
		default:
2897
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2898
		}
2899
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2900
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2901 2902 2903 2904 2905
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
2906
		default:
2907
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2908 2909 2910
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2911 2912 2913 2914 2915 2916 2917
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
2918
		default:
2919
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2920
		}
2921 2922 2923
	}
}

2924
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
2925
{
2926
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2927 2928 2929 2930 2931
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2932
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
2933 2934
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2935
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2936 2937 2938
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
2939
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2940 2941 2942
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
2943
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2944 2945 2946
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
2947
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2948 2949 2950 2951 2952 2953 2954
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
2955
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
2956 2957
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2958
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2959 2960 2961
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
2962
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2963 2964 2965
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
2966
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2967 2968 2969 2970 2971 2972 2973
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
2974
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
2975 2976
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2977
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2978 2979 2980
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
2981
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2982 2983 2984 2985 2986 2987 2988
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
2989
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
2990 2991
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2992
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3004 3005
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3006 3007 3008 3009

	return 0;
}

3010
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3011
{
3012 3013 3014
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3015 3016 3017
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3018
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3019
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3020
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3021 3022 3023
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3024
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3025 3026 3027
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3028
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3029 3030 3031
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3032
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3033 3034
			deemph_reg_value = 128;
			margin_reg_value = 154;
3035
			uniq_trans_scale = true;
3036 3037 3038 3039 3040
			break;
		default:
			return 0;
		}
		break;
3041
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3042
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3043
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3044 3045 3046
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3047
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3048 3049 3050
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3051
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3052 3053 3054 3055 3056 3057 3058
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3059
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3060
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3061
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3062 3063 3064
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3065
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3066 3067 3068 3069 3070 3071 3072
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3073
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3074
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3075
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3087 3088
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3089 3090 3091 3092

	return 0;
}

3093
static uint32_t
3094
gen4_signal_levels(uint8_t train_set)
3095
{
3096
	uint32_t	signal_levels = 0;
3097

3098
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3099
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3100 3101 3102
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3103
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3104 3105
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3106
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3107 3108
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3109
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3110 3111 3112
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3113
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3114
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3115 3116 3117
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3118
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3119 3120
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3121
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3122 3123
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3124
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3125 3126 3127 3128 3129 3130
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3131 3132
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3133
gen6_edp_signal_levels(uint8_t train_set)
3134
{
3135 3136 3137
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3138 3139
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3140
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3141
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3142
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3143 3144
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3145
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3146 3147
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3148
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3149 3150
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3151
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3152
	default:
3153 3154 3155
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3156 3157 3158
	}
}

K
Keith Packard 已提交
3159 3160
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3161
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3162 3163 3164 3165
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3166
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3167
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3168
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3169
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3170
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3171 3172
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3173
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3174
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3175
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3176 3177
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3178
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3179
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3180
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3181 3182 3183 3184 3185 3186 3187 3188 3189
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3190
void
3191
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3192 3193
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3194
	enum port port = intel_dig_port->port;
3195
	struct drm_device *dev = intel_dig_port->base.base.dev;
3196
	struct drm_i915_private *dev_priv = to_i915(dev);
3197
	uint32_t signal_levels, mask = 0;
3198 3199
	uint8_t train_set = intel_dp->train_set[0];

3200 3201 3202 3203 3204 3205 3206
	if (HAS_DDI(dev)) {
		signal_levels = ddi_signal_levels(intel_dp);

		if (IS_BROXTON(dev))
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3207
	} else if (IS_CHERRYVIEW(dev)) {
3208
		signal_levels = chv_signal_levels(intel_dp);
3209
	} else if (IS_VALLEYVIEW(dev)) {
3210
		signal_levels = vlv_signal_levels(intel_dp);
3211
	} else if (IS_GEN7(dev) && port == PORT_A) {
3212
		signal_levels = gen7_edp_signal_levels(train_set);
3213
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3214
	} else if (IS_GEN6(dev) && port == PORT_A) {
3215
		signal_levels = gen6_edp_signal_levels(train_set);
3216 3217
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3218
		signal_levels = gen4_signal_levels(train_set);
3219 3220 3221
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3222 3223 3224 3225 3226 3227 3228 3229
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3230

3231
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3232 3233 3234

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3235 3236
}

3237
void
3238 3239
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3240
{
3241
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3242 3243
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3244

3245
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3246

3247
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3248
	POSTING_READ(intel_dp->output_reg);
3249 3250
}

3251
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3282
static void
C
Chris Wilson 已提交
3283
intel_dp_link_down(struct intel_dp *intel_dp)
3284
{
3285
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3286
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3287
	enum port port = intel_dig_port->port;
3288
	struct drm_device *dev = intel_dig_port->base.base.dev;
3289
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3290
	uint32_t DP = intel_dp->DP;
3291

3292
	if (WARN_ON(HAS_DDI(dev)))
3293 3294
		return;

3295
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3296 3297
		return;

3298
	DRM_DEBUG_KMS("\n");
3299

3300 3301
	if ((IS_GEN7(dev) && port == PORT_A) ||
	    (HAS_PCH_CPT(dev) && port != PORT_A)) {
3302
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3303
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3304
	} else {
3305 3306 3307 3308
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3309
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3310
	}
3311
	I915_WRITE(intel_dp->output_reg, DP);
3312
	POSTING_READ(intel_dp->output_reg);
3313

3314 3315 3316 3317 3318 3319 3320 3321 3322 3323
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
	if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3324 3325 3326 3327 3328 3329 3330
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3331 3332 3333 3334 3335 3336 3337
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3338
		I915_WRITE(intel_dp->output_reg, DP);
3339
		POSTING_READ(intel_dp->output_reg);
3340 3341 3342 3343

		intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3344 3345
	}

3346
	msleep(intel_dp->panel_power_down_delay);
3347 3348

	intel_dp->DP = DP;
3349 3350
}

3351 3352
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3353
{
R
Rodrigo Vivi 已提交
3354 3355 3356 3357
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

3358 3359
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3360
		return false; /* aux transfer failed */
3361

3362
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3363

3364 3365 3366
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3367 3368
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
			     &intel_dp->sink_count, 1) < 0)
3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
	intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
3385
	if (!is_edp(intel_dp) && !intel_dp->sink_count)
3386 3387
		return false;

3388 3389
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3390
	if (is_edp(intel_dp)) {
3391 3392 3393
		drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
				 intel_dp->psr_dpcd,
				 sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3394 3395
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3396
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3397
		}
3398 3399 3400 3401 3402 3403

		if (INTEL_INFO(dev)->gen >= 9 &&
			(intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
			uint8_t frame_sync_cap;

			dev_priv->psr.sink_support = true;
3404 3405 3406
			drm_dp_dpcd_read(&intel_dp->aux,
					 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
					 &frame_sync_cap, 1);
3407 3408 3409 3410 3411 3412
			dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
			/* PSR2 needs frame sync as well */
			dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
			DRM_DEBUG_KMS("PSR2 %s on sink",
				dev_priv->psr.psr2_support ? "supported" : "not supported");
		}
3413 3414 3415 3416

		/* Read the eDP Display control capabilities registers */
		memset(intel_dp->edp_dpcd, 0, sizeof(intel_dp->edp_dpcd));
		if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3417
				(drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
3418 3419 3420 3421
						intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
								sizeof(intel_dp->edp_dpcd)))
			DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
					intel_dp->edp_dpcd);
3422 3423
	}

3424
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
3425
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
3426
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
3427

3428
	/* Intermediate frequency support */
3429
	if (is_edp(intel_dp) && (intel_dp->edp_dpcd[0] >= 0x03)) { /* eDp v1.4 or higher */
3430
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3431 3432
		int i;

3433 3434
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3435

3436 3437
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3438 3439 3440 3441

			if (val == 0)
				break;

3442 3443
			/* Value read is in kHz while drm clock is saved in deca-kHz */
			intel_dp->sink_rates[i] = (val * 200) / 10;
3444
		}
3445
		intel_dp->num_sink_rates = i;
3446
	}
3447 3448 3449

	intel_dp_print_rates(intel_dp);

3450 3451 3452 3453 3454 3455 3456
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3457 3458 3459
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3460 3461 3462
		return false; /* downstream port status fetch failed */

	return true;
3463 3464
}

3465 3466 3467 3468 3469 3470 3471 3472
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3473
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3474 3475 3476
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3477
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3478 3479 3480 3481
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

3482 3483 3484 3485 3486
static bool
intel_dp_probe_mst(struct intel_dp *intel_dp)
{
	u8 buf[1];

3487 3488 3489
	if (!i915.enable_dp_mst)
		return false;

3490 3491 3492 3493 3494 3495
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3496
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509
		if (buf[0] & DP_MST_CAP) {
			DRM_DEBUG_KMS("Sink is MST capable\n");
			intel_dp->is_mst = true;
		} else {
			DRM_DEBUG_KMS("Sink is not MST capable\n");
			intel_dp->is_mst = false;
		}
	}

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	return intel_dp->is_mst;
}

3510
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3511
{
3512
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3513
	struct drm_device *dev = dig_port->base.base.dev;
3514
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3515
	u8 buf;
3516
	int ret = 0;
3517 3518
	int count = 0;
	int attempts = 10;
3519

3520 3521
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3522 3523
		ret = -EIO;
		goto out;
3524 3525
	}

3526
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3527
			       buf & ~DP_TEST_SINK_START) < 0) {
3528
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3529 3530 3531
		ret = -EIO;
		goto out;
	}
3532

3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544
	do {
		intel_wait_for_vblank(dev, intel_crtc->pipe);

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3545
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3546 3547 3548
		ret = -ETIMEDOUT;
	}

3549
 out:
3550
	hsw_enable_ips(intel_crtc);
3551
	return ret;
3552 3553 3554 3555 3556
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3557
	struct drm_device *dev = dig_port->base.base.dev;
3558 3559
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3560 3561
	int ret;

3562 3563 3564 3565 3566 3567 3568 3569 3570
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3571 3572 3573 3574 3575 3576
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3577
	hsw_disable_ips(intel_crtc);
3578

3579
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3580 3581 3582
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3583 3584
	}

3585
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3586 3587 3588 3589 3590 3591 3592 3593 3594
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3595
	int count, ret;
3596 3597 3598 3599 3600 3601
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3602
	do {
3603 3604
		intel_wait_for_vblank(dev, intel_crtc->pipe);

3605
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3606 3607
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3608
			goto stop;
3609
		}
3610
		count = buf & DP_TEST_COUNT_MASK;
3611

3612
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3613 3614

	if (attempts == 0) {
3615 3616 3617 3618 3619 3620 3621 3622
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3623
	}
3624

3625
stop:
3626
	intel_dp_sink_crc_stop(intel_dp);
3627
	return ret;
3628 3629
}

3630 3631 3632
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3633
	return drm_dp_dpcd_read(&intel_dp->aux,
3634 3635
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3636 3637
}

3638 3639 3640 3641 3642
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

3643
	ret = drm_dp_dpcd_read(&intel_dp->aux,
3644 3645 3646 3647 3648 3649 3650 3651
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_ACK;
	return test_result;
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3665
{
3666
	uint8_t test_result = DP_TEST_NAK;
3667 3668 3669 3670
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
3671
	    connector->edid_corrupt ||
3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
	} else {
3687 3688 3689 3690 3691 3692 3693
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

3694 3695
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
3696
					&block->checksum,
D
Dan Carpenter 已提交
3697
					1))
3698 3699 3700 3701 3702 3703 3704 3705 3706
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
	}

	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance_test_active = 1;

3707 3708 3709 3710
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3711
{
3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
	uint8_t rxdata = 0;
	int status = 0;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

	switch (rxdata) {
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
		break;
	}

update_status:
	status = drm_dp_dpcd_write(&intel_dp->aux,
				   DP_TEST_RESPONSE,
				   &response, 1);
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
3760 3761
}

3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
3777
			if (intel_dp->active_mst_links &&
3778
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3779 3780 3781 3782 3783
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

3784
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
3800
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

	/* if link training is requested we should perform it always */
	if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
	    (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
		intel_dp_start_link_train(intel_dp);
		intel_dp_stop_link_train(intel_dp);
	}
}

3849 3850 3851 3852 3853 3854 3855
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
3856 3857 3858 3859 3860
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
3861
 */
3862
static bool
3863
intel_dp_short_pulse(struct intel_dp *intel_dp)
3864
{
3865
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3866
	u8 sink_irq_vector;
3867 3868
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
3869

3870 3871 3872 3873 3874 3875 3876 3877
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
	intel_dp->compliance_test_active = 0;
	intel_dp->compliance_test_type = 0;
	intel_dp->compliance_test_data = 0;

3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
3889 3890
	}

3891 3892 3893 3894
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
3895 3896 3897
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
3898 3899

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3900
			DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
3901 3902 3903 3904
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

3905 3906 3907
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
3908 3909

	return true;
3910 3911
}

3912
/* XXX this is probably wrong for multiple downstream ports */
3913
static enum drm_connector_status
3914
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
3915
{
3916 3917 3918 3919 3920 3921
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

3922 3923 3924
	if (is_edp(intel_dp))
		return connector_status_connected;

3925 3926
	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
3927
		return connector_status_connected;
3928 3929

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
3930 3931
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
3932

3933 3934
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
3935 3936 3937
	}

	/* If no HPD, poke DDC gently */
3938
	if (drm_probe_ddc(&intel_dp->aux.ddc))
3939
		return connector_status_connected;
3940 3941

	/* Well we tried, say unknown for unreliable port types */
3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
3954 3955 3956

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
3957
	return connector_status_disconnected;
3958 3959
}

3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

3973 3974
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
3975
{
3976
	u32 bit;
3977

3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014
	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4015 4016 4017
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4018 4019 4020
	default:
		MISSING_CASE(port->port);
		return false;
4021
	}
4022

4023
	return I915_READ(SDEISR) & bit;
4024 4025
}

4026
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4027
				       struct intel_digital_port *port)
4028
{
4029
	u32 bit;
4030

4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4049 4050
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4051 4052 4053 4054 4055
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4056
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4057 4058
		break;
	case PORT_C:
4059
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4060 4061
		break;
	case PORT_D:
4062
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4063 4064 4065 4066
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4067 4068
	}

4069
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4070 4071
}

4072
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4073
				       struct intel_digital_port *intel_dig_port)
4074
{
4075 4076
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4077 4078
	u32 bit;

4079 4080
	intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
	switch (port) {
4081 4082 4083 4084 4085 4086 4087 4088 4089 4090
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4091
		MISSING_CASE(port);
4092 4093 4094 4095 4096 4097
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4098 4099 4100 4101 4102 4103 4104
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4105
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
4106 4107
					 struct intel_digital_port *port)
{
4108
	if (HAS_PCH_IBX(dev_priv))
4109
		return ibx_digital_port_connected(dev_priv, port);
4110
	else if (HAS_PCH_SPLIT(dev_priv))
4111
		return cpt_digital_port_connected(dev_priv, port);
4112 4113
	else if (IS_BROXTON(dev_priv))
		return bxt_digital_port_connected(dev_priv, port);
4114 4115
	else if (IS_GM45(dev_priv))
		return gm45_digital_port_connected(dev_priv, port);
4116 4117 4118 4119
	else
		return g4x_digital_port_connected(dev_priv, port);
}

4120
static struct edid *
4121
intel_dp_get_edid(struct intel_dp *intel_dp)
4122
{
4123
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4124

4125 4126 4127 4128
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4129 4130
			return NULL;

J
Jani Nikula 已提交
4131
		return drm_edid_duplicate(intel_connector->edid);
4132 4133 4134 4135
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4136

4137 4138 4139 4140 4141
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4142

4143
	intel_dp_unset_edid(intel_dp);
4144 4145 4146 4147 4148 4149 4150
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4151 4152
}

4153 4154
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4155
{
4156
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4157

4158 4159
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4160

4161 4162
	intel_dp->has_audio = false;
}
4163

4164 4165
static void
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4166
{
4167
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4168
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4169 4170
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4171
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4172
	enum drm_connector_status status;
4173
	enum intel_display_power_domain power_domain;
4174
	bool ret;
4175
	u8 sink_irq_vector;
Z
Zhenyu Wang 已提交
4176

4177 4178
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(to_i915(dev), power_domain);
Z
Zhenyu Wang 已提交
4179

4180 4181 4182
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4183 4184 4185
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4186
	else
4187 4188
		status = connector_status_disconnected;

4189 4190 4191 4192 4193
	if (status != connector_status_connected) {
		intel_dp->compliance_test_active = 0;
		intel_dp->compliance_test_type = 0;
		intel_dp->compliance_test_data = 0;

4194 4195 4196 4197 4198 4199 4200 4201 4202
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4203
		goto out;
4204
	}
Z
Zhenyu Wang 已提交
4205

4206 4207 4208
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;

4209 4210
	intel_dp_probe_oui(intel_dp);

4211 4212
	ret = intel_dp_probe_mst(intel_dp);
	if (ret) {
4213 4214 4215 4216 4217
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4218 4219
		status = connector_status_disconnected;
		goto out;
4220 4221 4222 4223 4224 4225 4226 4227 4228 4229
	} else if (connector->status == connector_status_connected) {
		/*
		 * If display was connected already and is still connected
		 * check links status, there has been known issues of
		 * link loss triggerring long pulse!!!!
		 */
		drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
		intel_dp_check_link_status(intel_dp);
		drm_modeset_unlock(&dev->mode_config.connection_mutex);
		goto out;
4230 4231
	}

4232 4233 4234 4235 4236 4237 4238 4239
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4240
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4241

4242
	status = connector_status_connected;
4243
	intel_dp->detect_done = true;
4244

4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4259
out:
4260 4261
	if ((status != connector_status_connected) &&
	    (intel_dp->is_mst == false))
4262
		intel_dp_unset_edid(intel_dp);
4263

4264
	intel_display_power_put(to_i915(dev), power_domain);
4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286
	return;
}

static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct intel_connector *intel_connector = to_intel_connector(connector);

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		intel_dp_unset_edid(intel_dp);
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		return connector_status_disconnected;
	}

4287 4288 4289 4290 4291
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
		intel_dp_long_pulse(intel_dp->attached_connector);

	intel_dp->detect_done = false;
4292 4293 4294 4295 4296

	if (intel_connector->detect_edid)
		return connector_status_connected;
	else
		return connector_status_disconnected;
4297 4298
}

4299 4300
static void
intel_dp_force(struct drm_connector *connector)
4301
{
4302
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4303
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4304
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4305
	enum intel_display_power_domain power_domain;
4306

4307 4308 4309
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4310

4311 4312
	if (connector->status != connector_status_connected)
		return;
4313

4314 4315
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
4316 4317 4318

	intel_dp_set_edid(intel_dp);

4319
	intel_display_power_put(dev_priv, power_domain);
4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4336

4337
	/* if eDP has no EDID, fall back to fixed mode */
4338 4339
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4340
		struct drm_display_mode *mode;
4341 4342

		mode = drm_mode_duplicate(connector->dev,
4343
					  intel_connector->panel.fixed_mode);
4344
		if (mode) {
4345 4346 4347 4348
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4349

4350
	return 0;
4351 4352
}

4353 4354 4355 4356
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4357
	struct edid *edid;
4358

4359 4360
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4361
		has_audio = drm_detect_monitor_audio(edid);
4362

4363 4364 4365
	return has_audio;
}

4366 4367 4368 4369 4370
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4371
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
4372
	struct intel_connector *intel_connector = to_intel_connector(connector);
4373 4374
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4375 4376
	int ret;

4377
	ret = drm_object_property_set_value(&connector->base, property, val);
4378 4379 4380
	if (ret)
		return ret;

4381
	if (property == dev_priv->force_audio_property) {
4382 4383 4384 4385
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4386 4387
			return 0;

4388
		intel_dp->force_audio = i;
4389

4390
		if (i == HDMI_AUDIO_AUTO)
4391 4392
			has_audio = intel_dp_detect_audio(connector);
		else
4393
			has_audio = (i == HDMI_AUDIO_ON);
4394 4395

		if (has_audio == intel_dp->has_audio)
4396 4397
			return 0;

4398
		intel_dp->has_audio = has_audio;
4399 4400 4401
		goto done;
	}

4402
	if (property == dev_priv->broadcast_rgb_property) {
4403
		bool old_auto = intel_dp->color_range_auto;
4404
		bool old_range = intel_dp->limited_color_range;
4405

4406 4407 4408 4409 4410 4411
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
4412
			intel_dp->limited_color_range = false;
4413 4414 4415
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
4416
			intel_dp->limited_color_range = true;
4417 4418 4419 4420
			break;
		default:
			return -EINVAL;
		}
4421 4422

		if (old_auto == intel_dp->color_range_auto &&
4423
		    old_range == intel_dp->limited_color_range)
4424 4425
			return 0;

4426 4427 4428
		goto done;
	}

4429 4430 4431 4432 4433 4434
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}
4435 4436 4437 4438 4439
		if (HAS_GMCH_DISPLAY(dev_priv) &&
		    val == DRM_MODE_SCALE_CENTER) {
			DRM_DEBUG_KMS("centering not supported\n");
			return -EINVAL;
		}
4440 4441 4442 4443 4444 4445 4446 4447 4448 4449

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4450 4451 4452
	return -EINVAL;

done:
4453 4454
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4455 4456 4457 4458

	return 0;
}

4459
static void
4460
intel_dp_connector_destroy(struct drm_connector *connector)
4461
{
4462
	struct intel_connector *intel_connector = to_intel_connector(connector);
4463

4464
	kfree(intel_connector->detect_edid);
4465

4466 4467 4468
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4469 4470 4471
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4472
		intel_panel_fini(&intel_connector->panel);
4473

4474
	drm_connector_cleanup(connector);
4475
	kfree(connector);
4476 4477
}

P
Paulo Zanoni 已提交
4478
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4479
{
4480 4481
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4482

4483
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4484 4485
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4486 4487 4488 4489
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4490
		pps_lock(intel_dp);
4491
		edp_panel_vdd_off_sync(intel_dp);
4492 4493
		pps_unlock(intel_dp);

4494 4495 4496 4497
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4498
	}
4499
	drm_encoder_cleanup(encoder);
4500
	kfree(intel_dig_port);
4501 4502
}

4503
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4504 4505 4506 4507 4508 4509
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4510 4511 4512 4513
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4514
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4515
	pps_lock(intel_dp);
4516
	edp_panel_vdd_off_sync(intel_dp);
4517
	pps_unlock(intel_dp);
4518 4519
}

4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4539
	power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
4540 4541 4542 4543 4544
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4545
void intel_dp_encoder_reset(struct drm_encoder *encoder)
4546
{
4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559
	struct intel_dp *intel_dp;

	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	intel_dp = enc_to_intel_dp(encoder);

	pps_lock(intel_dp);

	/*
	 * Read out the current power sequencer assignment,
	 * in case the BIOS did something with it.
	 */
4560
	if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
4561 4562 4563 4564 4565
		vlv_initial_power_sequencer_setup(intel_dp);

	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4566 4567
}

4568
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4569
	.dpms = drm_atomic_helper_connector_dpms,
4570
	.detect = intel_dp_detect,
4571
	.force = intel_dp_force,
4572
	.fill_modes = drm_helper_probe_single_connector_modes,
4573
	.set_property = intel_dp_set_property,
4574
	.atomic_get_property = intel_connector_atomic_get_property,
4575
	.destroy = intel_dp_connector_destroy,
4576
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4577
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4578 4579 4580 4581 4582
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
4583
	.best_encoder = intel_best_encoder,
4584 4585 4586
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4587
	.reset = intel_dp_encoder_reset,
4588
	.destroy = intel_dp_encoder_destroy,
4589 4590
};

4591
enum irqreturn
4592 4593 4594
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4595
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4596 4597
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
4598
	enum intel_display_power_domain power_domain;
4599
	enum irqreturn ret = IRQ_NONE;
4600

4601 4602
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
4603
		intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
4604

4605 4606 4607 4608 4609 4610 4611 4612 4613
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
4614
		return IRQ_HANDLED;
4615 4616
	}

4617 4618
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4619
		      long_hpd ? "long" : "short");
4620

4621
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
4622 4623
	intel_display_power_get(dev_priv, power_domain);

4624
	if (long_hpd) {
4625 4626
		/* indicate that we need to restart link training */
		intel_dp->train_set_valid = false;
4627

4628 4629 4630 4631
		intel_dp_long_pulse(intel_dp->attached_connector);
		if (intel_dp->is_mst)
			ret = IRQ_HANDLED;
		goto put_power;
4632 4633 4634

	} else {
		if (intel_dp->is_mst) {
4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
				/*
				 * If we were in MST mode, and device is not
				 * there, get out of MST mode
				 */
				DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
					      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
				intel_dp->is_mst = false;
				drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
								intel_dp->is_mst);
				goto put_power;
			}
4647 4648
		}

4649 4650 4651 4652 4653 4654
		if (!intel_dp->is_mst) {
			if (!intel_dp_short_pulse(intel_dp)) {
				intel_dp_long_pulse(intel_dp->attached_connector);
				goto put_power;
			}
		}
4655
	}
4656 4657 4658

	ret = IRQ_HANDLED;

4659 4660 4661 4662
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4663 4664
}

4665
/* check the VBT to see whether the eDP is on another port */
4666
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
4667 4668 4669
{
	struct drm_i915_private *dev_priv = dev->dev_private;

4670 4671 4672 4673 4674 4675 4676
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
	if (INTEL_INFO(dev)->gen < 5)
		return false;

4677 4678 4679
	if (port == PORT_A)
		return true;

4680
	return intel_bios_is_port_edp(dev_priv, port);
4681 4682
}

4683
void
4684 4685
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4686 4687
	struct intel_connector *intel_connector = to_intel_connector(connector);

4688
	intel_attach_force_audio_property(connector);
4689
	intel_attach_broadcast_rgb_property(connector);
4690
	intel_dp->color_range_auto = true;
4691 4692 4693

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
4694 4695
		drm_object_attach_property(
			&connector->base,
4696
			connector->dev->mode_config.scaling_mode_property,
4697 4698
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
4699
	}
4700 4701
}

4702 4703
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
4704
	intel_dp->panel_power_off_time = ktime_get_boottime();
4705 4706 4707 4708
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

4709 4710
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
4711
				    struct intel_dp *intel_dp)
4712 4713
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4714 4715
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;
4716
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
4717
	i915_reg_t pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
4718

V
Ville Syrjälä 已提交
4719 4720
	lockdep_assert_held(&dev_priv->pps_mutex);

4721 4722 4723 4724
	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

4725 4726 4727 4728 4729 4730 4731 4732 4733 4734
	if (IS_BROXTON(dev)) {
		/*
		 * TODO: BXT has 2 sets of PPS registers.
		 * Correct Register for Broxton need to be identified
		 * using VBT. hardcoding for now
		 */
		pp_ctrl_reg = BXT_PP_CONTROL(0);
		pp_on_reg = BXT_PP_ON_DELAYS(0);
		pp_off_reg = BXT_PP_OFF_DELAYS(0);
	} else if (HAS_PCH_SPLIT(dev)) {
4735
		pp_ctrl_reg = PCH_PP_CONTROL;
4736 4737 4738 4739
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
4740 4741 4742 4743 4744 4745
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
4746
	}
4747 4748 4749

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
4750
	pp_ctl = ironlake_get_pp_control(intel_dp);
4751

4752 4753
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
4754 4755 4756 4757
	if (!IS_BROXTON(dev)) {
		I915_WRITE(pp_ctrl_reg, pp_ctl);
		pp_div = I915_READ(pp_div_reg);
	}
4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

4772 4773 4774 4775 4776 4777 4778 4779 4780
	if (IS_BROXTON(dev)) {
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
			cur.t11_t12 = (tmp - 1) * 1000;
		else
			cur.t11_t12 = 0;
	} else {
		cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4781
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4782
	}
4783 4784 4785 4786

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

4787
	vbt = dev_priv->vbt.edp.pps;
4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
4806
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
4807 4808 4809 4810 4811 4812 4813 4814 4815
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

4816
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
4817 4818 4819 4820 4821 4822 4823
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

4824 4825 4826 4827 4828 4829 4830 4831 4832 4833
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4834
					      struct intel_dp *intel_dp)
4835 4836
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4837
	u32 pp_on, pp_off, pp_div, port_sel = 0;
4838
	int div = dev_priv->rawclk_freq / 1000;
4839
	i915_reg_t pp_on_reg, pp_off_reg, pp_div_reg, pp_ctrl_reg;
4840
	enum port port = dp_to_dig_port(intel_dp)->port;
4841
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
4842

V
Ville Syrjälä 已提交
4843
	lockdep_assert_held(&dev_priv->pps_mutex);
4844

4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855
	if (IS_BROXTON(dev)) {
		/*
		 * TODO: BXT has 2 sets of PPS registers.
		 * Correct Register for Broxton need to be identified
		 * using VBT. hardcoding for now
		 */
		pp_ctrl_reg = BXT_PP_CONTROL(0);
		pp_on_reg = BXT_PP_ON_DELAYS(0);
		pp_off_reg = BXT_PP_OFF_DELAYS(0);

	} else if (HAS_PCH_SPLIT(dev)) {
4856 4857 4858 4859
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
4860 4861 4862 4863 4864
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
4865 4866
	}

4867 4868 4869 4870 4871 4872 4873 4874
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
4875
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
4876 4877
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
4878
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
4879 4880
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
4881 4882 4883 4884 4885 4886 4887 4888 4889 4890
	if (IS_BROXTON(dev)) {
		pp_div = I915_READ(pp_ctrl_reg);
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
4891 4892 4893

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
4894
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
4895
		port_sel = PANEL_PORT_SELECT_VLV(port);
4896
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
4897
		if (port == PORT_A)
4898
			port_sel = PANEL_PORT_SELECT_DPA;
4899
		else
4900
			port_sel = PANEL_PORT_SELECT_DPD;
4901 4902
	}

4903 4904 4905 4906
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
4907 4908 4909 4910
	if (IS_BROXTON(dev))
		I915_WRITE(pp_ctrl_reg, pp_div);
	else
		I915_WRITE(pp_div_reg, pp_div);
4911 4912

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
4913 4914
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
4915 4916
		      IS_BROXTON(dev) ?
		      (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
4917
		      I915_READ(pp_div_reg));
4918 4919
}

4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
 * @dev: DRM device
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
4932
static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
4933 4934 4935
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
4936 4937
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
4938
	struct intel_crtc_state *config = NULL;
4939
	struct intel_crtc *intel_crtc = NULL;
4940
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
4941 4942 4943 4944 4945 4946

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

4947 4948
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
4949 4950 4951
		return;
	}

4952
	/*
4953 4954
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
4955
	 */
4956

4957 4958
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
4959
	intel_crtc = to_intel_crtc(encoder->base.crtc);
4960 4961 4962 4963 4964 4965

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

4966
	config = intel_crtc->config;
4967

4968
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
4969 4970 4971 4972
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

4973 4974
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
4975 4976
		index = DRRS_LOW_RR;

4977
	if (index == dev_priv->drrs.refresh_rate_type) {
4978 4979 4980 4981 4982 4983 4984 4985 4986 4987
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

D
Durgadoss R 已提交
4988
	if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
	} else if (INTEL_INFO(dev)->gen > 6) {
5001
		i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
5002
		u32 val;
5003

5004
		val = I915_READ(reg);
5005
		if (index > DRRS_HIGH_RR) {
5006
			if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5007 5008 5009
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5010
		} else {
5011
			if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5012 5013 5014
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5015 5016 5017 5018
		}
		I915_WRITE(reg, val);
	}

5019 5020 5021 5022 5023
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5024 5025 5026 5027 5028 5029
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
V
Vandana Kannan 已提交
5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056
void intel_edp_drrs_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs) {
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5057 5058 5059 5060 5061
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
 *
 */
V
Vandana Kannan 已提交
5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089
void intel_edp_drrs_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs)
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			fixed_mode->vrefresh);

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5103
	/*
5104 5105
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5106 5107
	 */

5108 5109
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5110

5111 5112 5113 5114
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			downclock_mode->vrefresh);
5115

5116 5117
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5118 5119
}

5120
/**
5121
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5122 5123 5124
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5125 5126
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5127 5128 5129
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5130 5131 5132 5133 5134 5135 5136
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

5137
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5138 5139
		return;

5140
	cancel_delayed_work(&dev_priv->drrs.work);
5141

5142
	mutex_lock(&dev_priv->drrs.mutex);
5143 5144 5145 5146 5147
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5148 5149 5150
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5151 5152 5153
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5154
	/* invalidate means busy screen hence upclock */
5155
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5156 5157 5158 5159 5160 5161 5162
		intel_dp_set_drrs_state(dev_priv->dev,
				dev_priv->drrs.dp->attached_connector->panel.
				fixed_mode->vrefresh);

	mutex_unlock(&dev_priv->drrs.mutex);
}

5163
/**
5164
 * intel_edp_drrs_flush - Restart Idleness DRRS
5165 5166 5167
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5168 5169 5170 5171
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5172 5173 5174
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5175 5176 5177 5178 5179 5180 5181
void intel_edp_drrs_flush(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

5182
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5183 5184
		return;

5185
	cancel_delayed_work(&dev_priv->drrs.work);
5186

5187
	mutex_lock(&dev_priv->drrs.mutex);
5188 5189 5190 5191 5192
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5193 5194
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5195 5196

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5197 5198
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5199
	/* flush means busy screen hence upclock */
5200
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5201 5202 5203 5204 5205 5206 5207 5208 5209
		intel_dp_set_drrs_state(dev_priv->dev,
				dev_priv->drrs.dp->attached_connector->panel.
				fixed_mode->vrefresh);

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5210 5211 5212 5213 5214
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
 * eDP DRRS:-
 *        The implementation is based on frontbuffer tracking implementation.
 * When there is a disturbance on the screen triggered by user activity or a
 * periodic system activity, DRRS is disabled (RR is changed to high RR).
 * When there is no movement on screen, after a timeout of 1 second, a switch
 * to low RR is made.
 *        For integration with frontbuffer tracking code,
 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5265
static struct drm_display_mode *
5266 5267
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5268 5269
{
	struct drm_connector *connector = &intel_connector->base;
5270
	struct drm_device *dev = connector->dev;
5271 5272 5273
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

5274 5275 5276
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5277 5278 5279 5280 5281 5282
	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5283
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5284 5285 5286 5287 5288 5289 5290
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5291
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5292 5293 5294
		return NULL;
	}

5295
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5296

5297
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5298
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5299 5300 5301
	return downclock_mode;
}

5302
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5303
				     struct intel_connector *intel_connector)
5304 5305 5306
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5307 5308
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5309 5310
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
5311
	struct drm_display_mode *downclock_mode = NULL;
5312 5313 5314
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5315
	enum pipe pipe = INVALID_PIPE;
5316 5317 5318 5319

	if (!is_edp(intel_dp))
		return true;

5320 5321 5322
	pps_lock(intel_dp);
	intel_edp_panel_vdd_sanitize(intel_dp);
	pps_unlock(intel_dp);
5323

5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338
	/* Cache DPCD and EDID for edp. */
	has_dpcd = intel_dp_get_dpcd(intel_dp);

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
5339
	pps_lock(intel_dp);
5340
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5341
	pps_unlock(intel_dp);
5342

5343
	mutex_lock(&dev->mode_config.mutex);
5344
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5363 5364
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5365 5366 5367 5368 5369 5370 5371 5372 5373 5374 5375
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
5376
	mutex_unlock(&dev->mode_config.mutex);
5377

5378
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5379 5380
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
		if (IS_CHERRYVIEW(dev))
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5400 5401
	}

5402
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5403
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5404
	intel_panel_setup_backlight(connector, pipe);
5405 5406 5407 5408

	return true;
}

5409
bool
5410 5411
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5412
{
5413 5414 5415 5416
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5417
	struct drm_i915_private *dev_priv = dev->dev_private;
5418
	enum port port = intel_dig_port->port;
5419
	int type, ret;
5420

5421 5422 5423 5424 5425
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5426 5427
	intel_dp->pps_pipe = INVALID_PIPE;

5428
	/* intel_dp vfuncs */
5429 5430
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5431 5432 5433 5434 5435
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
5436
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
5437

5438 5439 5440
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
5441
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
5442

5443 5444 5445
	if (HAS_DDI(dev))
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

5446 5447
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5448
	intel_dp->attached_connector = intel_connector;
5449

5450
	if (intel_dp_is_edp(dev, port))
5451
		type = DRM_MODE_CONNECTOR_eDP;
5452 5453
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5454

5455 5456 5457 5458 5459 5460 5461 5462
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5463
	/* eDP only on port B and/or C on vlv/chv */
5464 5465
	if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
5466 5467
		return false;

5468 5469 5470 5471
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5472
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5473 5474 5475 5476 5477
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5478
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5479
			  edp_panel_vdd_work);
5480

5481
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5482
	drm_connector_register(connector);
5483

P
Paulo Zanoni 已提交
5484
	if (HAS_DDI(dev))
5485 5486 5487
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
5488
	intel_connector->unregister = intel_dp_connector_unregister;
5489

5490
	/* Set up the hotplug pin. */
5491 5492
	switch (port) {
	case PORT_A:
5493
		intel_encoder->hpd_pin = HPD_PORT_A;
5494 5495
		break;
	case PORT_B:
5496
		intel_encoder->hpd_pin = HPD_PORT_B;
5497
		if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
5498
			intel_encoder->hpd_pin = HPD_PORT_A;
5499 5500
		break;
	case PORT_C:
5501
		intel_encoder->hpd_pin = HPD_PORT_C;
5502 5503
		break;
	case PORT_D:
5504
		intel_encoder->hpd_pin = HPD_PORT_D;
5505
		break;
X
Xiong Zhang 已提交
5506 5507 5508
	case PORT_E:
		intel_encoder->hpd_pin = HPD_PORT_E;
		break;
5509
	default:
5510
		BUG();
5511 5512
	}

5513
	if (is_edp(intel_dp)) {
5514
		pps_lock(intel_dp);
5515
		intel_dp_init_panel_power_timestamps(intel_dp);
5516
		if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5517
			vlv_initial_power_sequencer_setup(intel_dp);
5518
		else
5519
			intel_dp_init_panel_power_sequencer(dev, intel_dp);
5520
		pps_unlock(intel_dp);
5521
	}
5522

5523 5524 5525
	ret = intel_dp_aux_init(intel_dp, intel_connector);
	if (ret)
		goto fail;
5526

5527
	/* init MST on ports that can support it */
5528 5529 5530 5531
	if (HAS_DP_MST(dev) &&
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
5532

5533
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5534 5535 5536
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
5537
	}
5538

5539 5540
	intel_dp_add_properties(intel_dp, connector);

5541 5542 5543 5544 5545 5546 5547 5548
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5549

5550 5551
	i915_debugfs_connector_add(connector);

5552
	return true;
5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568

fail:
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
		pps_lock(intel_dp);
		edp_panel_vdd_off_sync(intel_dp);
		pps_unlock(intel_dp);
	}
	drm_connector_unregister(connector);
	drm_connector_cleanup(connector);

	return false;
5569
}
5570 5571

void
5572 5573
intel_dp_init(struct drm_device *dev,
	      i915_reg_t output_reg, enum port port)
5574
{
5575
	struct drm_i915_private *dev_priv = dev->dev_private;
5576 5577 5578 5579 5580
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5581
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5582 5583 5584
	if (!intel_dig_port)
		return;

5585
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
5586 5587
	if (!intel_connector)
		goto err_connector_alloc;
5588 5589 5590 5591

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

S
Sudip Mukherjee 已提交
5592
	if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5593
			     DRM_MODE_ENCODER_TMDS, "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
5594
		goto err_encoder_init;
5595

5596
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5597 5598
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5599
	intel_encoder->get_config = intel_dp_get_config;
5600
	intel_encoder->suspend = intel_dp_encoder_suspend;
5601
	if (IS_CHERRYVIEW(dev)) {
5602
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5603 5604
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5605
		intel_encoder->post_disable = chv_post_disable_dp;
5606
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
5607
	} else if (IS_VALLEYVIEW(dev)) {
5608
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5609 5610
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5611
		intel_encoder->post_disable = vlv_post_disable_dp;
5612
	} else {
5613 5614
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5615 5616
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
5617
	}
5618

5619
	intel_dig_port->port = port;
5620
	intel_dig_port->dp.output_reg = output_reg;
5621
	intel_dig_port->max_lanes = 4;
5622

P
Paulo Zanoni 已提交
5623
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
5624 5625 5626 5627 5628 5629 5630 5631
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5632
	intel_encoder->cloneable = 0;
5633

5634
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5635
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
5636

S
Sudip Mukherjee 已提交
5637 5638 5639 5640 5641 5642 5643
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

	return;

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
5644
err_encoder_init:
S
Sudip Mukherjee 已提交
5645 5646 5647 5648 5649
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);

	return;
5650
}
5651 5652 5653 5654 5655 5656 5657 5658

void intel_dp_mst_suspend(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
5659
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5660 5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675 5676 5677
		if (!intel_dig_port)
			continue;

		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			if (!intel_dig_port->dp.can_mst)
				continue;
			if (intel_dig_port->dp.is_mst)
				drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
		}
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
5678
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693
		if (!intel_dig_port)
			continue;
		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			int ret;

			if (!intel_dig_port->dp.can_mst)
				continue;

			ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
			if (ret != 0) {
				intel_dp_check_mst_status(&intel_dig_port->dp);
			}
		}
	}
}