intel_dp.c 159.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

50
struct dp_link_dpll {
51
	int clock;
52 53 54 55
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
56
	{ 162000,
57
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58
	{ 270000,
59 60 61 62
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
63
	{ 162000,
64
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65
	{ 270000,
66 67 68
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

69
static const struct dp_link_dpll vlv_dpll[] = {
70
	{ 162000,
C
Chon Ming Lee 已提交
71
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
72
	{ 270000,
73 74 75
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

76 77 78 79 80 81 82 83 84 85
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
86
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
87
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
89
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
91 92
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
93

94 95
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
96
static const int skl_rates[] = { 162000, 216000, 270000,
97 98
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
99

100 101 102 103 104 105 106 107 108
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
109 110 111
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
112 113
}

114
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
115
{
116 117 118
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
119 120
}

121 122
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
123
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
124 125
}

C
Chris Wilson 已提交
126
static void intel_dp_link_down(struct intel_dp *intel_dp);
127
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
128
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
129
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
130 131
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
132
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
133

134 135
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
136
{
137
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
138 139 140 141

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
142
	case DP_LINK_BW_5_4:
143
		break;
144
	default:
145 146
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
147 148 149 150 151 152
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

153 154 155 156 157
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	u8 source_max, sink_max;

158
	source_max = intel_dig_port->max_lanes;
159 160 161 162 163
	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

181
static int
182
intel_dp_link_required(int pixel_clock, int bpp)
183
{
184
	return (pixel_clock * bpp + 9) / 10;
185 186
}

187 188 189 190 191 192
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

193
static enum drm_mode_status
194 195 196
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
197
	struct intel_dp *intel_dp = intel_attached_dp(connector);
198 199
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
200 201
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
202
	int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
203

204 205
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
206 207
			return MODE_PANEL;

208
		if (mode->vdisplay > fixed_mode->vdisplay)
209
			return MODE_PANEL;
210 211

		target_clock = fixed_mode->clock;
212 213
	}

214
	max_link_clock = intel_dp_max_link_rate(intel_dp);
215
	max_lanes = intel_dp_max_lane_count(intel_dp);
216 217 218 219

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

220
	if (mode_rate > max_rate || target_clock > max_dotclk)
221
		return MODE_CLOCK_HIGH;
222 223 224 225

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

226 227 228
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

229 230 231
	return MODE_OK;
}

232
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
233 234 235 236 237 238 239 240 241 242 243
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

244
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
245 246 247 248 249 250 251 252
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

253 254
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
255
				    struct intel_dp *intel_dp);
256 257
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
258
					      struct intel_dp *intel_dp);
259 260
static void
intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
261

262 263 264 265 266
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
267
	struct drm_i915_private *dev_priv = to_i915(dev);
268 269 270 271 272 273
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
274
	power_domain = intel_display_port_aux_power_domain(encoder);
275 276 277 278 279 280 281 282 283 284
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
285
	struct drm_i915_private *dev_priv = to_i915(dev);
286 287 288 289
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

290
	power_domain = intel_display_port_aux_power_domain(encoder);
291 292 293
	intel_display_power_put(dev_priv, power_domain);
}

294 295 296 297 298
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
299
	struct drm_i915_private *dev_priv = to_i915(dev);
300
	enum pipe pipe = intel_dp->pps_pipe;
301 302 303
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

327 328 329 330 331 332
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
333 334 335 336
	if (!pll_enabled) {
		release_cl_override = IS_CHERRYVIEW(dev) &&
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

337 338 339 340 341 342
		if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
343
	}
344

345 346 347 348 349 350 351 352 353 354 355 356 357 358
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
359

360
	if (!pll_enabled) {
361
		vlv_force_pll_off(dev, pipe);
362 363 364 365

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
366 367
}

368 369 370 371 372
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
373
	struct drm_i915_private *dev_priv = to_i915(dev);
374 375
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
376
	enum pipe pipe;
377

V
Ville Syrjälä 已提交
378
	lockdep_assert_held(&dev_priv->pps_mutex);
379

380 381 382
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

383 384 385 386 387 388 389
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
390
	for_each_intel_encoder(dev, encoder) {
391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
407 408 409
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
410

411 412
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
413 414 415 416 417 418

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
419 420
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
421

422 423 424 425 426
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
427 428 429 430

	return intel_dp->pps_pipe;
}

431 432 433 434 435
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
436
	struct drm_i915_private *dev_priv = to_i915(dev);
437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);

	return 0;
}

462 463 464 465 466 467
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
468
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
469 470 471 472 473
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
474
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
475 476 477 478 479 480 481
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
482

483
static enum pipe
484 485 486
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
487 488
{
	enum pipe pipe;
489 490

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
491
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
492
			PANEL_PORT_SELECT_MASK;
493 494 495 496

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

497 498 499
		if (!pipe_check(dev_priv, pipe))
			continue;

500
		return pipe;
501 502
	}

503 504 505 506 507 508 509 510
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
511
	struct drm_i915_private *dev_priv = to_i915(dev);
512 513 514 515 516
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
517 518 519 520 521 522 523 524 525 526 527
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
528 529 530 531 532 533

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
534 535
	}

536 537 538
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

539 540
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
541 542
}

543
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
544
{
545
	struct drm_device *dev = &dev_priv->drm;
546 547
	struct intel_encoder *encoder;

548 549
	if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
		    !IS_BROXTON(dev)))
550 551 552 553 554 555 556 557 558 559 560 561
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

562
	for_each_intel_encoder(dev, encoder) {
563 564 565 566 567 568
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
569 570 571 572
		if (IS_BROXTON(dev))
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
573
	}
574 575
}

576 577 578 579 580 581 582 583 584 585 586 587
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
				    struct intel_dp *intel_dp,
				    struct pps_registers *regs)
{
588 589
	int pps_idx = 0;

590 591
	memset(regs, 0, sizeof(*regs));

592 593 594 595
	if (IS_BROXTON(dev_priv))
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
596

597 598 599 600 601 602
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
	if (!IS_BROXTON(dev_priv))
		regs->pp_div = PP_DIVISOR(pps_idx);
603 604
}

605 606
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
607
{
608
	struct pps_registers regs;
609

610 611 612 613
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_ctrl;
614 615
}

616 617
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
618
{
619
	struct pps_registers regs;
620

621 622 623 624
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_stat;
625 626
}

627 628 629 630 631 632 633 634
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
635
	struct drm_i915_private *dev_priv = to_i915(dev);
636 637 638 639

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

640
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
641

642
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
V
Ville Syrjälä 已提交
643
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
644
		i915_reg_t pp_ctrl_reg, pp_div_reg;
645
		u32 pp_div;
V
Ville Syrjälä 已提交
646

647 648
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
649 650 651 652 653 654 655 656 657
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

658
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
659

660 661 662
	return 0;
}

663
static bool edp_have_panel_power(struct intel_dp *intel_dp)
664
{
665
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
666
	struct drm_i915_private *dev_priv = to_i915(dev);
667

V
Ville Syrjälä 已提交
668 669
	lockdep_assert_held(&dev_priv->pps_mutex);

670
	if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
671 672 673
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

674
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
675 676
}

677
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
678
{
679
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
680
	struct drm_i915_private *dev_priv = to_i915(dev);
681

V
Ville Syrjälä 已提交
682 683
	lockdep_assert_held(&dev_priv->pps_mutex);

684
	if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
685 686 687
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

688
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
689 690
}

691 692 693
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
694
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
695
	struct drm_i915_private *dev_priv = to_i915(dev);
696

697 698
	if (!is_edp(intel_dp))
		return;
699

700
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
701 702
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
703 704
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
705 706 707
	}
}

708 709 710 711 712
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
713
	struct drm_i915_private *dev_priv = to_i915(dev);
714
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
715 716 717
	uint32_t status;
	bool done;

718
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
719
	if (has_aux_irq)
720
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
721
					  msecs_to_jiffies_timeout(10));
722
	else
723
		done = wait_for(C, 10) == 0;
724 725 726 727 728 729 730 731
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

732
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
733
{
734
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
735
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
736

737 738 739
	if (index)
		return 0;

740 741
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
742
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
743
	 */
744
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
745 746 747 748 749
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
750
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
751 752 753 754

	if (index)
		return 0;

755 756 757 758 759
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
760
	if (intel_dig_port->port == PORT_A)
761
		return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
762 763
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
764 765 766 767 768
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
769
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
770

771
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
772
		/* Workaround for non-ULT HSW */
773 774 775 776 777
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
778
	}
779 780

	return ilk_get_aux_clock_divider(intel_dp, index);
781 782
}

783 784 785 786 787 788 789 790 791 792
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

793 794 795 796
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
797 798 799 800 801 802 803 804 805 806
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

807
	if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
808 809 810 811 812
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
813
	       DP_AUX_CH_CTL_DONE |
814
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
815
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
816
	       timeout |
817
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
818 819
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
820
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
821 822
}

823 824 825 826 827 828 829 830 831 832 833 834
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
835
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
836 837 838
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

839 840
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
841
		const uint8_t *send, int send_bytes,
842 843 844 845
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
846
	struct drm_i915_private *dev_priv = to_i915(dev);
847
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
848
	uint32_t aux_clock_divider;
849 850
	int i, ret, recv_bytes;
	uint32_t status;
851
	int try, clock = 0;
852
	bool has_aux_irq = HAS_AUX_IRQ(dev);
853 854
	bool vdd;

855
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
856

857 858 859 860 861 862
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
863
	vdd = edp_panel_vdd_on(intel_dp);
864 865 866 867 868 869 870 871

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
872

873 874
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
875
		status = I915_READ_NOTRACE(ch_ctl);
876 877 878 879 880 881
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
882 883 884 885 886 887 888 889 890
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

891 892
		ret = -EBUSY;
		goto out;
893 894
	}

895 896 897 898 899 900
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

901
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
902 903 904 905
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
906

907 908 909 910
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
911
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
912 913
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
914 915

			/* Send the command and wait for it to complete */
916
			I915_WRITE(ch_ctl, send_ctl);
917 918 919 920 921 922 923 924 925 926

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

927
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
928
				continue;
929 930 931 932 933 934 935 936

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
937
				continue;
938
			}
939
			if (status & DP_AUX_CH_CTL_DONE)
940
				goto done;
941
		}
942 943 944
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
945
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
946 947
		ret = -EBUSY;
		goto out;
948 949
	}

950
done:
951 952 953
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
954
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
955
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
956 957
		ret = -EIO;
		goto out;
958
	}
959 960 961

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
962
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
963
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
964 965
		ret = -ETIMEDOUT;
		goto out;
966 967 968 969 970
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

992 993
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
994

995
	for (i = 0; i < recv_bytes; i += 4)
996
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
997
				    recv + i, recv_bytes - i);
998

999 1000 1001 1002
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1003 1004 1005
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1006
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1007

1008
	return ret;
1009 1010
}

1011 1012
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1013 1014
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1015
{
1016 1017 1018
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1019 1020
	int ret;

1021 1022 1023
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1024 1025
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1026

1027 1028 1029
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1030
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1031
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1032
		rxsize = 2; /* 0 or 1 data bytes */
1033

1034 1035
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1036

1037 1038
		WARN_ON(!msg->buffer != !msg->size);

1039 1040
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1041

1042 1043 1044
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1045

1046 1047 1048 1049 1050 1051 1052
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1053 1054
		}
		break;
1055

1056 1057
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1058
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1059
		rxsize = msg->size + 1;
1060

1061 1062
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1063

1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1075
		}
1076 1077 1078 1079 1080
		break;

	default:
		ret = -EINVAL;
		break;
1081
	}
1082

1083
	return ret;
1084 1085
}

1086 1087
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1100 1101
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1114 1115
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1130 1131
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
/*
 * On SKL we don't have Aux for port E so we rely
 * on VBT to set a proper alternate aux channel.
 */
static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[PORT_E];

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		return PORT_A;
	case DP_AUX_B:
		return PORT_B;
	case DP_AUX_C:
		return PORT_C;
	case DP_AUX_D:
		return PORT_D;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		return PORT_A;
	}
}

1170 1171
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
{
	if (port == PORT_E)
		port = skl_porte_aux_port(dev_priv);

	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1188 1189
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205
{
	if (port == PORT_E)
		port = skl_porte_aux_port(dev_priv);

	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1206 1207
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
					 enum port port)
1208 1209 1210 1211 1212 1213 1214 1215 1216
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1217 1218
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
					  enum port port, int index)
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum port port = dp_to_dig_port(intel_dp)->port;
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1239
static void
1240 1241 1242 1243 1244
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1245
static void
1246
intel_dp_aux_init(struct intel_dp *intel_dp)
1247
{
1248 1249
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1250

1251
	intel_aux_reg_init(intel_dp);
1252
	drm_dp_aux_init(&intel_dp->aux);
1253

1254
	/* Failure to allocate our preferred name is not critical */
1255
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1256
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1257 1258
}

1259
static int
1260
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
1261
{
1262 1263 1264
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
1265
	}
1266 1267 1268 1269

	*sink_rates = default_rates;

	return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
1270 1271
}

1272
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1273
{
1274 1275 1276
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;

1277
	/* WaDisableHBR2:skl */
1278
	if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
1279 1280 1281 1282 1283 1284 1285 1286 1287
		return false;

	if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
	    (INTEL_INFO(dev)->gen >= 9))
		return true;
	else
		return false;
}

1288
static int
1289
intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
1290
{
1291 1292
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
1293 1294
	int size;

1295 1296
	if (IS_BROXTON(dev)) {
		*source_rates = bxt_rates;
1297
		size = ARRAY_SIZE(bxt_rates);
1298
	} else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
1299
		*source_rates = skl_rates;
1300 1301 1302 1303
		size = ARRAY_SIZE(skl_rates);
	} else {
		*source_rates = default_rates;
		size = ARRAY_SIZE(default_rates);
1304
	}
1305

1306
	/* This depends on the fact that 5.4 is last value in the array */
1307
	if (!intel_dp_source_supports_hbr2(intel_dp))
1308
		size--;
1309

1310
	return size;
1311 1312
}

1313 1314
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1315
		   struct intel_crtc_state *pipe_config)
1316 1317
{
	struct drm_device *dev = encoder->base.dev;
1318 1319
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1320 1321

	if (IS_G4X(dev)) {
1322 1323
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1324
	} else if (HAS_PCH_SPLIT(dev)) {
1325 1326
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1327 1328 1329
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1330
	} else if (IS_VALLEYVIEW(dev)) {
1331 1332
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1333
	}
1334 1335 1336

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1337
			if (pipe_config->port_clock == divisor[i].clock) {
1338 1339 1340 1341 1342
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1343 1344 1345
	}
}

1346 1347
static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
1348
			   int *common_rates)
1349 1350 1351 1352 1353
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
1354 1355
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
1356
			common_rates[k] = source_rates[i];
1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

1369 1370
static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
1371 1372 1373 1374 1375
{
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1376
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1377 1378 1379

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
1380
			       common_rates);
1381 1382
}

1383 1384 1385 1386 1387 1388 1389 1390
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1391
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	const int *source_rates, *sink_rates;
1402 1403
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1404 1405 1406 1407 1408
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1409
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1410 1411 1412 1413 1414 1415 1416
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1417 1418 1419
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1420 1421
}

1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440
static void intel_dp_print_hw_revision(struct intel_dp *intel_dp)
{
	uint8_t rev;
	int len;

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return;

	len = drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_HW_REV, &rev, 1);
	if (len < 0)
		return;

	DRM_DEBUG_KMS("sink hw revision: %d.%d\n", (rev & 0xf0) >> 4, rev & 0xf);
}

1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
static void intel_dp_print_sw_revision(struct intel_dp *intel_dp)
{
	uint8_t rev[2];
	int len;

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return;

	len = drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_SW_REV, &rev, 2);
	if (len < 0)
		return;

	DRM_DEBUG_KMS("sink sw revision: %d.%d\n", rev[0], rev[1]);
}

1460
static int rate_to_index(int find, const int *rates)
1461 1462 1463 1464 1465 1466 1467 1468 1469 1470
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1471 1472 1473 1474 1475 1476
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1477
	len = intel_dp_common_rates(intel_dp, rates);
1478 1479 1480
	if (WARN_ON(len <= 0))
		return 162000;

1481
	return rates[len - 1];
1482 1483
}

1484 1485
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1486
	return rate_to_index(rate, intel_dp->sink_rates);
1487 1488
}

1489 1490
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501
{
	if (intel_dp->num_sink_rates) {
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

P
Paulo Zanoni 已提交
1502
bool
1503
intel_dp_compute_config(struct intel_encoder *encoder,
1504 1505
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1506
{
1507
	struct drm_device *dev = encoder->base.dev;
1508
	struct drm_i915_private *dev_priv = to_i915(dev);
1509
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1510
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1511
	enum port port = dp_to_dig_port(intel_dp)->port;
1512
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1513
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1514
	int lane_count, clock;
1515
	int min_lane_count = 1;
1516
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1517
	/* Conveniently, the link BW constants become indices with a shift...*/
1518
	int min_clock = 0;
1519
	int max_clock;
1520
	int bpp, mode_rate;
1521
	int link_avail, link_clock;
1522 1523
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1524
	uint8_t link_bw, rate_select;
1525

1526
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1527 1528

	/* No common link rates between source and sink */
1529
	WARN_ON(common_len <= 0);
1530

1531
	max_clock = common_len - 1;
1532

1533
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1534 1535
		pipe_config->has_pch_encoder = true;

1536
	pipe_config->has_drrs = false;
1537
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1538

1539 1540 1541
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1542 1543 1544

		if (INTEL_INFO(dev)->gen >= 9) {
			int ret;
1545
			ret = skl_update_scaler_crtc(pipe_config);
1546 1547 1548 1549
			if (ret)
				return ret;
		}

1550
		if (HAS_GMCH_DISPLAY(dev))
1551 1552 1553
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1554 1555
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1556 1557
	}

1558
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1559 1560
		return false;

1561
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1562
		      "max bw %d pixel clock %iKHz\n",
1563
		      max_lane_count, common_rates[max_clock],
1564
		      adjusted_mode->crtc_clock);
1565

1566 1567
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1568
	bpp = pipe_config->pipe_bpp;
1569
	if (is_edp(intel_dp)) {
1570 1571 1572

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1573
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1574
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1575 1576
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1577 1578
		}

1579 1580 1581 1582 1583 1584 1585 1586 1587
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1588
	}
1589

1590
	for (; bpp >= 6*3; bpp -= 2*3) {
1591 1592
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1593

1594
		for (clock = min_clock; clock <= max_clock; clock++) {
1595 1596 1597 1598
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1599
				link_clock = common_rates[clock];
1600 1601 1602 1603 1604 1605 1606 1607 1608
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1609

1610
	return false;
1611

1612
found:
1613 1614 1615 1616 1617 1618
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1619 1620 1621 1622 1623
		pipe_config->limited_color_range =
			bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
	} else {
		pipe_config->limited_color_range =
			intel_dp->limited_color_range;
1624 1625
	}

1626
	pipe_config->lane_count = lane_count;
1627

1628
	pipe_config->pipe_bpp = bpp;
1629
	pipe_config->port_clock = common_rates[clock];
1630

1631 1632 1633 1634 1635
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1636
		      pipe_config->port_clock, bpp);
1637 1638
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1639

1640
	intel_link_compute_m_n(bpp, lane_count,
1641 1642
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1643
			       &pipe_config->dp_m_n);
1644

1645
	if (intel_connector->panel.downclock_mode != NULL &&
1646
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1647
			pipe_config->has_drrs = true;
1648 1649 1650 1651 1652 1653
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
	if (is_edp(intel_dp) &&
	    (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1665
			vco = 8640000;
1666 1667
			break;
		default:
1668
			vco = 8100000;
1669 1670 1671 1672 1673 1674
			break;
		}

		to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
	}

1675
	if (!HAS_DDI(dev))
1676
		intel_dp_set_clock(encoder, pipe_config);
1677

1678
	return true;
1679 1680
}

1681
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1682 1683
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1684
{
1685 1686 1687
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1688 1689
}

1690 1691
static void intel_dp_prepare(struct intel_encoder *encoder,
			     struct intel_crtc_state *pipe_config)
1692
{
1693
	struct drm_device *dev = encoder->base.dev;
1694
	struct drm_i915_private *dev_priv = to_i915(dev);
1695
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1696
	enum port port = dp_to_dig_port(intel_dp)->port;
1697
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1698
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1699

1700 1701 1702 1703
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1704

1705
	/*
K
Keith Packard 已提交
1706
	 * There are four kinds of DP registers:
1707 1708
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1709 1710
	 * 	SNB CPU
	 *	IVB CPU
1711 1712 1713 1714 1715 1716 1717 1718 1719 1720
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1721

1722 1723 1724 1725
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1726

1727 1728
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1729
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1730

1731
	/* Split out the IBX/CPU vs CPT settings */
1732

1733
	if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
1734 1735 1736 1737 1738 1739
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1740
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1741 1742
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1743
		intel_dp->DP |= crtc->pipe << 29;
1744
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
1745 1746
		u32 trans_dp;

1747
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1748 1749 1750 1751 1752 1753 1754

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1755
	} else {
1756
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1757
		    !IS_CHERRYVIEW(dev) && pipe_config->limited_color_range)
1758
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1759 1760 1761 1762 1763 1764 1765

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1766
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1767 1768
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1769
		if (IS_CHERRYVIEW(dev))
1770
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1771 1772
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1773
	}
1774 1775
}

1776 1777
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1778

1779 1780
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1781

1782 1783
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1784

I
Imre Deak 已提交
1785 1786 1787
static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
				   struct intel_dp *intel_dp);

1788
static void wait_panel_status(struct intel_dp *intel_dp,
1789 1790
				       u32 mask,
				       u32 value)
1791
{
1792
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1793
	struct drm_i915_private *dev_priv = to_i915(dev);
1794
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1795

V
Ville Syrjälä 已提交
1796 1797
	lockdep_assert_held(&dev_priv->pps_mutex);

I
Imre Deak 已提交
1798 1799
	intel_pps_verify_state(dev_priv, intel_dp);

1800 1801
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1802

1803
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1804 1805 1806
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1807

1808 1809 1810
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1811
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1812 1813
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1814 1815

	DRM_DEBUG_KMS("Wait complete\n");
1816
}
1817

1818
static void wait_panel_on(struct intel_dp *intel_dp)
1819 1820
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1821
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1822 1823
}

1824
static void wait_panel_off(struct intel_dp *intel_dp)
1825 1826
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1827
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1828 1829
}

1830
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1831
{
1832 1833 1834
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1835
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1836

1837 1838 1839 1840 1841
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1842 1843
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1844 1845 1846
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1847

1848
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1849 1850
}

1851
static void wait_backlight_on(struct intel_dp *intel_dp)
1852 1853 1854 1855 1856
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1857
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1858 1859 1860 1861
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1862

1863 1864 1865 1866
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1867
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1868
{
1869
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1870
	struct drm_i915_private *dev_priv = to_i915(dev);
1871
	u32 control;
1872

V
Ville Syrjälä 已提交
1873 1874
	lockdep_assert_held(&dev_priv->pps_mutex);

1875
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1876 1877
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
1878 1879 1880
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
1881
	return control;
1882 1883
}

1884 1885 1886 1887 1888
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1889
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1890
{
1891
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1892 1893
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1894
	struct drm_i915_private *dev_priv = to_i915(dev);
1895
	enum intel_display_power_domain power_domain;
1896
	u32 pp;
1897
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1898
	bool need_to_disable = !intel_dp->want_panel_vdd;
1899

V
Ville Syrjälä 已提交
1900 1901
	lockdep_assert_held(&dev_priv->pps_mutex);

1902
	if (!is_edp(intel_dp))
1903
		return false;
1904

1905
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1906
	intel_dp->want_panel_vdd = true;
1907

1908
	if (edp_have_panel_vdd(intel_dp))
1909
		return need_to_disable;
1910

1911
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
1912
	intel_display_power_get(dev_priv, power_domain);
1913

V
Ville Syrjälä 已提交
1914 1915
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1916

1917 1918
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1919

1920
	pp = ironlake_get_pp_control(intel_dp);
1921
	pp |= EDP_FORCE_VDD;
1922

1923 1924
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1925 1926 1927 1928 1929

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1930 1931 1932
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1933
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1934 1935
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1936 1937
		msleep(intel_dp->panel_power_up_delay);
	}
1938 1939 1940 1941

	return need_to_disable;
}

1942 1943 1944 1945 1946 1947 1948
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1949
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1950
{
1951
	bool vdd;
1952

1953 1954 1955
	if (!is_edp(intel_dp))
		return;

1956
	pps_lock(intel_dp);
1957
	vdd = edp_panel_vdd_on(intel_dp);
1958
	pps_unlock(intel_dp);
1959

R
Rob Clark 已提交
1960
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
1961
	     port_name(dp_to_dig_port(intel_dp)->port));
1962 1963
}

1964
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1965
{
1966
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1967
	struct drm_i915_private *dev_priv = to_i915(dev);
1968 1969 1970 1971
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1972
	u32 pp;
1973
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1974

V
Ville Syrjälä 已提交
1975
	lockdep_assert_held(&dev_priv->pps_mutex);
1976

1977
	WARN_ON(intel_dp->want_panel_vdd);
1978

1979
	if (!edp_have_panel_vdd(intel_dp))
1980
		return;
1981

V
Ville Syrjälä 已提交
1982 1983
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
1984

1985 1986
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1987

1988 1989
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1990

1991 1992
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
1993

1994 1995 1996
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1997

1998
	if ((pp & PANEL_POWER_ON) == 0)
1999
		intel_dp->panel_power_off_time = ktime_get_boottime();
2000

2001
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2002
	intel_display_power_put(dev_priv, power_domain);
2003
}
2004

2005
static void edp_panel_vdd_work(struct work_struct *__work)
2006 2007 2008 2009
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2010
	pps_lock(intel_dp);
2011 2012
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2013
	pps_unlock(intel_dp);
2014 2015
}

2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2029 2030 2031 2032 2033
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2034
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2035
{
2036
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2037 2038 2039

	lockdep_assert_held(&dev_priv->pps_mutex);

2040 2041
	if (!is_edp(intel_dp))
		return;
2042

R
Rob Clark 已提交
2043
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
2044
	     port_name(dp_to_dig_port(intel_dp)->port));
2045

2046 2047
	intel_dp->want_panel_vdd = false;

2048
	if (sync)
2049
		edp_panel_vdd_off_sync(intel_dp);
2050 2051
	else
		edp_panel_vdd_schedule_off(intel_dp);
2052 2053
}

2054
static void edp_panel_on(struct intel_dp *intel_dp)
2055
{
2056
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2057
	struct drm_i915_private *dev_priv = to_i915(dev);
2058
	u32 pp;
2059
	i915_reg_t pp_ctrl_reg;
2060

2061 2062
	lockdep_assert_held(&dev_priv->pps_mutex);

2063
	if (!is_edp(intel_dp))
2064
		return;
2065

V
Ville Syrjälä 已提交
2066 2067
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2068

2069 2070 2071
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2072
		return;
2073

2074
	wait_panel_power_cycle(intel_dp);
2075

2076
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2077
	pp = ironlake_get_pp_control(intel_dp);
2078 2079 2080
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2081 2082
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2083
	}
2084

2085
	pp |= PANEL_POWER_ON;
2086 2087 2088
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

2089 2090
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2091

2092
	wait_panel_on(intel_dp);
2093
	intel_dp->last_power_on = jiffies;
2094

2095 2096
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2097 2098
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2099
	}
2100
}
V
Ville Syrjälä 已提交
2101

2102 2103 2104 2105 2106 2107 2108
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2109
	pps_unlock(intel_dp);
2110 2111
}

2112 2113

static void edp_panel_off(struct intel_dp *intel_dp)
2114
{
2115 2116
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2117
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2118
	struct drm_i915_private *dev_priv = to_i915(dev);
2119
	enum intel_display_power_domain power_domain;
2120
	u32 pp;
2121
	i915_reg_t pp_ctrl_reg;
2122

2123 2124
	lockdep_assert_held(&dev_priv->pps_mutex);

2125 2126
	if (!is_edp(intel_dp))
		return;
2127

V
Ville Syrjälä 已提交
2128 2129
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2130

V
Ville Syrjälä 已提交
2131 2132
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2133

2134
	pp = ironlake_get_pp_control(intel_dp);
2135 2136
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2137
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2138
		EDP_BLC_ENABLE);
2139

2140
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2141

2142 2143
	intel_dp->want_panel_vdd = false;

2144 2145
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2146

2147
	intel_dp->panel_power_off_time = ktime_get_boottime();
2148
	wait_panel_off(intel_dp);
2149 2150

	/* We got a reference when we enabled the VDD. */
2151
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2152
	intel_display_power_put(dev_priv, power_domain);
2153
}
V
Ville Syrjälä 已提交
2154

2155 2156 2157 2158
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2159

2160 2161
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2162
	pps_unlock(intel_dp);
2163 2164
}

2165 2166
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2167
{
2168 2169
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2170
	struct drm_i915_private *dev_priv = to_i915(dev);
2171
	u32 pp;
2172
	i915_reg_t pp_ctrl_reg;
2173

2174 2175 2176 2177 2178 2179
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2180
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2181

2182
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2183

2184
	pp = ironlake_get_pp_control(intel_dp);
2185
	pp |= EDP_BLC_ENABLE;
2186

2187
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2188 2189 2190

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2191

2192
	pps_unlock(intel_dp);
2193 2194
}

2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2209
{
2210
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2211
	struct drm_i915_private *dev_priv = to_i915(dev);
2212
	u32 pp;
2213
	i915_reg_t pp_ctrl_reg;
2214

2215 2216 2217
	if (!is_edp(intel_dp))
		return;

2218
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2219

2220
	pp = ironlake_get_pp_control(intel_dp);
2221
	pp &= ~EDP_BLC_ENABLE;
2222

2223
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2224 2225 2226

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2227

2228
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2229 2230

	intel_dp->last_backlight_off = jiffies;
2231
	edp_wait_backlight_off(intel_dp);
2232
}
2233

2234 2235 2236 2237 2238 2239 2240
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2241

2242
	_intel_edp_backlight_off(intel_dp);
2243
	intel_panel_disable_backlight(intel_dp->attached_connector);
2244
}
2245

2246 2247 2248 2249 2250 2251 2252 2253
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2254 2255
	bool is_enabled;

2256
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2257
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2258
	pps_unlock(intel_dp);
2259 2260 2261 2262

	if (is_enabled == enable)
		return;

2263 2264
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2265 2266 2267 2268 2269 2270 2271

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2272 2273 2274 2275 2276 2277 2278 2279 2280
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2281
			onoff(state), onoff(cur_state));
2282 2283 2284 2285 2286 2287 2288 2289 2290
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2291
			onoff(state), onoff(cur_state));
2292 2293 2294 2295
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2296 2297
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
2298
{
2299
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2300
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2301

2302 2303 2304
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2305

2306
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2307
		      pipe_config->port_clock);
2308 2309 2310

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2311
	if (pipe_config->port_clock == 162000)
2312 2313 2314 2315 2316 2317 2318 2319
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2320 2321 2322 2323 2324 2325 2326
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2327
		intel_wait_for_vblank_if_active(&dev_priv->drm, !crtc->pipe);
2328

2329
	intel_dp->DP |= DP_PLL_ENABLE;
2330

2331
	I915_WRITE(DP_A, intel_dp->DP);
2332 2333
	POSTING_READ(DP_A);
	udelay(200);
2334 2335
}

2336
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2337
{
2338
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2339 2340
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2341

2342 2343 2344
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2345

2346 2347
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2348
	intel_dp->DP &= ~DP_PLL_ENABLE;
2349

2350
	I915_WRITE(DP_A, intel_dp->DP);
2351
	POSTING_READ(DP_A);
2352 2353 2354
	udelay(200);
}

2355
/* If the sink supports it, try to set the power state appropriately */
2356
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2357 2358 2359 2360 2361 2362 2363 2364
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2365 2366
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2367 2368 2369 2370 2371 2372
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2373 2374
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2375 2376 2377 2378 2379
			if (ret == 1)
				break;
			msleep(1);
		}
	}
2380 2381 2382 2383

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2384 2385
}

2386 2387
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2388
{
2389
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2390
	enum port port = dp_to_dig_port(intel_dp)->port;
2391
	struct drm_device *dev = encoder->base.dev;
2392
	struct drm_i915_private *dev_priv = to_i915(dev);
2393 2394
	enum intel_display_power_domain power_domain;
	u32 tmp;
2395
	bool ret;
2396 2397

	power_domain = intel_display_port_power_domain(encoder);
2398
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
2399 2400
		return false;

2401 2402
	ret = false;

2403
	tmp = I915_READ(intel_dp->output_reg);
2404 2405

	if (!(tmp & DP_PORT_EN))
2406
		goto out;
2407

2408
	if (IS_GEN7(dev) && port == PORT_A) {
2409
		*pipe = PORT_TO_PIPE_CPT(tmp);
2410
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
2411
		enum pipe p;
2412

2413 2414 2415 2416
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2417 2418 2419
				ret = true;

				goto out;
2420 2421 2422
			}
		}

2423
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2424
			      i915_mmio_reg_offset(intel_dp->output_reg));
2425 2426 2427 2428
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2429
	}
2430

2431 2432 2433 2434 2435 2436
	ret = true;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
2437
}
2438

2439
static void intel_dp_get_config(struct intel_encoder *encoder,
2440
				struct intel_crtc_state *pipe_config)
2441 2442 2443
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2444
	struct drm_device *dev = encoder->base.dev;
2445
	struct drm_i915_private *dev_priv = to_i915(dev);
2446 2447
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2448

2449
	tmp = I915_READ(intel_dp->output_reg);
2450 2451

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2452

2453
	if (HAS_PCH_CPT(dev) && port != PORT_A) {
2454 2455 2456
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2457 2458 2459
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2460

2461
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2462 2463 2464 2465
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2466
		if (tmp & DP_SYNC_HS_HIGH)
2467 2468 2469
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2470

2471
		if (tmp & DP_SYNC_VS_HIGH)
2472 2473 2474 2475
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2476

2477
	pipe_config->base.adjusted_mode.flags |= flags;
2478

2479
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2480
	    !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
2481 2482
		pipe_config->limited_color_range = true;

2483 2484 2485
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2486 2487
	intel_dp_get_m_n(crtc, pipe_config);

2488
	if (port == PORT_A) {
2489
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2490 2491 2492 2493
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2494

2495 2496 2497
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2498

2499 2500
	if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2515 2516
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2517
	}
2518 2519
}

2520 2521 2522
static void intel_disable_dp(struct intel_encoder *encoder,
			     struct intel_crtc_state *old_crtc_state,
			     struct drm_connector_state *old_conn_state)
2523
{
2524
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2525
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2526

2527
	if (old_crtc_state->has_audio)
2528
		intel_audio_codec_disable(encoder);
2529

2530
	if (HAS_PSR(dev_priv) && !HAS_DDI(dev_priv))
2531 2532
		intel_psr_disable(intel_dp);

2533 2534
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2535
	intel_edp_panel_vdd_on(intel_dp);
2536
	intel_edp_backlight_off(intel_dp);
2537
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2538
	intel_edp_panel_off(intel_dp);
2539

2540
	/* disable the port before the pipe on g4x */
2541
	if (INTEL_GEN(dev_priv) < 5)
2542
		intel_dp_link_down(intel_dp);
2543 2544
}

2545 2546 2547
static void ilk_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2548
{
2549
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2550
	enum port port = dp_to_dig_port(intel_dp)->port;
2551

2552
	intel_dp_link_down(intel_dp);
2553 2554

	/* Only ilk+ has port A */
2555 2556
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2557 2558
}

2559 2560 2561
static void vlv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2562 2563 2564 2565
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2566 2567
}

2568 2569 2570
static void chv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2571 2572 2573
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2574
	struct drm_i915_private *dev_priv = to_i915(dev);
2575

2576 2577 2578 2579 2580 2581
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2582

V
Ville Syrjälä 已提交
2583
	mutex_unlock(&dev_priv->sb_lock);
2584 2585
}

2586 2587 2588 2589 2590 2591 2592
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2593
	struct drm_i915_private *dev_priv = to_i915(dev);
2594 2595
	enum port port = intel_dig_port->port;

2596 2597 2598 2599
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625
	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2626 2627
	} else if ((IS_GEN7(dev) && port == PORT_A) ||
		   (HAS_PCH_CPT(dev) && port != PORT_A)) {
2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2641
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2666
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2667 2668 2669 2670 2671 2672 2673
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2674 2675
static void intel_dp_enable_port(struct intel_dp *intel_dp,
				 struct intel_crtc_state *old_crtc_state)
2676 2677
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2678
	struct drm_i915_private *dev_priv = to_i915(dev);
2679 2680 2681

	/* enable with pattern 1 (as per spec) */

2682
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2683 2684 2685 2686 2687 2688 2689 2690

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2691
	if (old_crtc_state->has_audio)
2692
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2693 2694 2695

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2696 2697
}

2698 2699
static void intel_enable_dp(struct intel_encoder *encoder,
			    struct intel_crtc_state *pipe_config)
2700
{
2701 2702
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2703
	struct drm_i915_private *dev_priv = to_i915(dev);
2704
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2705
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2706
	enum pipe pipe = crtc->pipe;
2707

2708 2709
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2710

2711 2712
	pps_lock(intel_dp);

2713
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2714 2715
		vlv_init_panel_power_sequencer(intel_dp);

2716
	intel_dp_enable_port(intel_dp, pipe_config);
2717 2718 2719 2720 2721 2722 2723

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2724
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
2725 2726 2727
		unsigned int lane_mask = 0x0;

		if (IS_CHERRYVIEW(dev))
2728
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2729

2730 2731
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2732
	}
2733

2734
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2735
	intel_dp_start_link_train(intel_dp);
2736
	intel_dp_stop_link_train(intel_dp);
2737

2738
	if (pipe_config->has_audio) {
2739
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2740
				 pipe_name(pipe));
2741 2742
		intel_audio_codec_enable(encoder);
	}
2743
}
2744

2745 2746 2747
static void g4x_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2748
{
2749 2750
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2751
	intel_enable_dp(encoder, pipe_config);
2752
	intel_edp_backlight_on(intel_dp);
2753
}
2754

2755 2756 2757
static void vlv_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2758
{
2759 2760
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2761
	intel_edp_backlight_on(intel_dp);
2762
	intel_psr_enable(intel_dp);
2763 2764
}

2765 2766 2767
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2768 2769
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2770
	enum port port = dp_to_dig_port(intel_dp)->port;
2771

2772
	intel_dp_prepare(encoder, pipe_config);
2773

2774
	/* Only ilk+ has port A */
2775
	if (port == PORT_A)
2776
		ironlake_edp_pll_on(intel_dp, pipe_config);
2777 2778
}

2779 2780 2781
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2782
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2783
	enum pipe pipe = intel_dp->pps_pipe;
2784
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2805 2806 2807
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
2808
	struct drm_i915_private *dev_priv = to_i915(dev);
2809 2810 2811 2812
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2813 2814 2815
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2816
	for_each_intel_encoder(dev, encoder) {
2817
		struct intel_dp *intel_dp;
2818
		enum port port;
2819 2820 2821 2822 2823

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2824
		port = dp_to_dig_port(intel_dp)->port;
2825 2826 2827 2828 2829

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2830
			      pipe_name(pipe), port_name(port));
2831

2832
		WARN(encoder->base.crtc,
2833 2834
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2835 2836

		/* make sure vdd is off before we steal it */
2837
		vlv_detach_power_sequencer(intel_dp);
2838 2839 2840 2841 2842 2843 2844 2845
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
2846
	struct drm_i915_private *dev_priv = to_i915(dev);
2847 2848 2849 2850
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2851 2852 2853
	if (!is_edp(intel_dp))
		return;

2854 2855 2856 2857 2858 2859 2860 2861 2862
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2863
		vlv_detach_power_sequencer(intel_dp);
2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2878 2879
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2880 2881
}

2882 2883 2884
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2885
{
2886
	vlv_phy_pre_encoder_enable(encoder);
2887

2888
	intel_enable_dp(encoder, pipe_config);
2889 2890
}

2891 2892 2893
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
2894
{
2895
	intel_dp_prepare(encoder, pipe_config);
2896

2897
	vlv_phy_pre_pll_enable(encoder);
2898 2899
}

2900 2901 2902
static void chv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2903
{
2904
	chv_phy_pre_encoder_enable(encoder);
2905

2906
	intel_enable_dp(encoder, pipe_config);
2907 2908

	/* Second common lane will stay alive on its own now */
2909
	chv_phy_release_cl2_override(encoder);
2910 2911
}

2912 2913 2914
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
2915
{
2916
	intel_dp_prepare(encoder, pipe_config);
2917

2918
	chv_phy_pre_pll_enable(encoder);
2919 2920
}

2921 2922 2923
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
2924
{
2925
	chv_phy_post_pll_disable(encoder);
2926 2927
}

2928 2929 2930 2931
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
2932
bool
2933
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2934
{
2935 2936
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2937 2938
}

2939
/* These are source-specific values. */
2940
uint8_t
K
Keith Packard 已提交
2941
intel_dp_voltage_max(struct intel_dp *intel_dp)
2942
{
2943
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2944
	struct drm_i915_private *dev_priv = to_i915(dev);
2945
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2946

2947 2948 2949
	if (IS_BROXTON(dev))
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
	else if (INTEL_INFO(dev)->gen >= 9) {
2950
		if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
2951
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2952
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2953
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2954
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2955
	else if (IS_GEN7(dev) && port == PORT_A)
2956
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2957
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
2958
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
2959
	else
2960
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
2961 2962
}

2963
uint8_t
K
Keith Packard 已提交
2964 2965
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2966
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2967
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2968

2969 2970 2971 2972 2973 2974 2975 2976
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
2977 2978
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2979 2980 2981 2982
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2983
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2984 2985 2986 2987 2988 2989 2990
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2991
		default:
2992
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2993
		}
2994
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
2995
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2996 2997 2998 2999 3000 3001 3002
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3003
		default:
3004
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3005
		}
3006
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
3007
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3008 3009 3010 3011 3012
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3013
		default:
3014
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3015 3016 3017
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3018 3019 3020 3021 3022 3023 3024
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3025
		default:
3026
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3027
		}
3028 3029 3030
	}
}

3031
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3032
{
3033
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3034 3035 3036 3037 3038
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3039
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3040 3041
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3042
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3043 3044 3045
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3046
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3047 3048 3049
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3050
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3051 3052 3053
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3054
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3055 3056 3057 3058 3059 3060 3061
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3062
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3063 3064
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3065
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3066 3067 3068
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3069
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3070 3071 3072
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3073
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3074 3075 3076 3077 3078 3079 3080
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3081
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3082 3083
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3084
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3085 3086 3087
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3088
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3089 3090 3091 3092 3093 3094 3095
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3096
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3097 3098
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3099
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3111 3112
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3113 3114 3115 3116

	return 0;
}

3117
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3118
{
3119 3120 3121
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3122 3123 3124
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3125
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3126
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3127
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3128 3129 3130
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3131
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3132 3133 3134
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3135
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3136 3137 3138
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3139
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3140 3141
			deemph_reg_value = 128;
			margin_reg_value = 154;
3142
			uniq_trans_scale = true;
3143 3144 3145 3146 3147
			break;
		default:
			return 0;
		}
		break;
3148
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3149
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3150
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3151 3152 3153
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3154
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3155 3156 3157
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3158
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3159 3160 3161 3162 3163 3164 3165
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3166
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3167
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3168
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3169 3170 3171
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3172
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3173 3174 3175 3176 3177 3178 3179
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3180
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3181
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3182
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3194 3195
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3196 3197 3198 3199

	return 0;
}

3200
static uint32_t
3201
gen4_signal_levels(uint8_t train_set)
3202
{
3203
	uint32_t	signal_levels = 0;
3204

3205
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3206
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3207 3208 3209
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3210
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3211 3212
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3213
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3214 3215
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3216
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3217 3218 3219
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3220
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3221
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3222 3223 3224
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3225
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3226 3227
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3228
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3229 3230
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3231
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3232 3233 3234 3235 3236 3237
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3238 3239
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3240
gen6_edp_signal_levels(uint8_t train_set)
3241
{
3242 3243 3244
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3245 3246
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3247
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3248
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3249
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3250 3251
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3252
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3253 3254
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3255
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3256 3257
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3258
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3259
	default:
3260 3261 3262
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3263 3264 3265
	}
}

K
Keith Packard 已提交
3266 3267
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3268
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3269 3270 3271 3272
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3273
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3274
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3275
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3276
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3277
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3278 3279
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3280
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3281
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3282
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3283 3284
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3285
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3286
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3287
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3288 3289 3290 3291 3292 3293 3294 3295 3296
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3297
void
3298
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3299 3300
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3301
	enum port port = intel_dig_port->port;
3302
	struct drm_device *dev = intel_dig_port->base.base.dev;
3303
	struct drm_i915_private *dev_priv = to_i915(dev);
3304
	uint32_t signal_levels, mask = 0;
3305 3306
	uint8_t train_set = intel_dp->train_set[0];

3307 3308 3309 3310 3311 3312 3313
	if (HAS_DDI(dev)) {
		signal_levels = ddi_signal_levels(intel_dp);

		if (IS_BROXTON(dev))
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3314
	} else if (IS_CHERRYVIEW(dev)) {
3315
		signal_levels = chv_signal_levels(intel_dp);
3316
	} else if (IS_VALLEYVIEW(dev)) {
3317
		signal_levels = vlv_signal_levels(intel_dp);
3318
	} else if (IS_GEN7(dev) && port == PORT_A) {
3319
		signal_levels = gen7_edp_signal_levels(train_set);
3320
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3321
	} else if (IS_GEN6(dev) && port == PORT_A) {
3322
		signal_levels = gen6_edp_signal_levels(train_set);
3323 3324
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3325
		signal_levels = gen4_signal_levels(train_set);
3326 3327 3328
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3329 3330 3331 3332 3333 3334 3335 3336
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3337

3338
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3339 3340 3341

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3342 3343
}

3344
void
3345 3346
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3347
{
3348
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3349 3350
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3351

3352
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3353

3354
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3355
	POSTING_READ(intel_dp->output_reg);
3356 3357
}

3358
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3359 3360 3361
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3362
	struct drm_i915_private *dev_priv = to_i915(dev);
3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3384 3385 3386 3387
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3388 3389 3390
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3391
static void
C
Chris Wilson 已提交
3392
intel_dp_link_down(struct intel_dp *intel_dp)
3393
{
3394
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3395
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3396
	enum port port = intel_dig_port->port;
3397
	struct drm_device *dev = intel_dig_port->base.base.dev;
3398
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3399
	uint32_t DP = intel_dp->DP;
3400

3401
	if (WARN_ON(HAS_DDI(dev)))
3402 3403
		return;

3404
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3405 3406
		return;

3407
	DRM_DEBUG_KMS("\n");
3408

3409 3410
	if ((IS_GEN7(dev) && port == PORT_A) ||
	    (HAS_PCH_CPT(dev) && port != PORT_A)) {
3411
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3412
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3413
	} else {
3414 3415 3416 3417
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3418
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3419
	}
3420
	I915_WRITE(intel_dp->output_reg, DP);
3421
	POSTING_READ(intel_dp->output_reg);
3422

3423 3424 3425 3426 3427 3428 3429 3430 3431 3432
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
	if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3433 3434 3435 3436 3437 3438 3439
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3440 3441 3442 3443 3444 3445 3446
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3447
		I915_WRITE(intel_dp->output_reg, DP);
3448
		POSTING_READ(intel_dp->output_reg);
3449

3450
		intel_wait_for_vblank_if_active(&dev_priv->drm, PIPE_A);
3451 3452
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3453 3454
	}

3455
	msleep(intel_dp->panel_power_down_delay);
3456 3457

	intel_dp->DP = DP;
3458 3459
}

3460
static bool
3461
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3462
{
3463 3464
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3465
		return false; /* aux transfer failed */
3466

3467
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3468

3469 3470
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3471

3472 3473 3474 3475 3476
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3477

3478 3479
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3480

3481
	if (!intel_dp_read_dpcd(intel_dp))
3482 3483
		return false;

3484 3485 3486
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3487

3488 3489 3490 3491 3492 3493 3494 3495
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3496

3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
		drm_dp_dpcd_read(&intel_dp->aux,
				 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				 &frame_sync_cap, 1);
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3510 3511
	}

3512 3513 3514 3515 3516 3517 3518
	/* Read the eDP Display control capabilities registers */
	if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd) ==
			     sizeof(intel_dp->edp_dpcd)))
		DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
			      intel_dp->edp_dpcd);
3519

3520
	/* Intermediate frequency support */
3521
	if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3522
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3523 3524
		int i;

3525 3526
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3527

3528 3529
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3530 3531 3532 3533

			if (val == 0)
				break;

3534 3535
			/* Value read is in kHz while drm clock is saved in deca-kHz */
			intel_dp->sink_rates[i] = (val * 200) / 10;
3536
		}
3537
		intel_dp->num_sink_rates = i;
3538
	}
3539

3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
			     &intel_dp->sink_count, 1) < 0)
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
	intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
	if (!is_edp(intel_dp) && !intel_dp->sink_count)
		return false;
3570

3571 3572 3573 3574 3575 3576 3577
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3578 3579 3580
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3581 3582 3583
		return false; /* downstream port status fetch failed */

	return true;
3584 3585
}

3586 3587 3588 3589 3590 3591 3592 3593
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3594
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3595 3596 3597
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3598
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3599 3600 3601 3602
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

3603
static bool
3604
intel_dp_can_mst(struct intel_dp *intel_dp)
3605 3606 3607
{
	u8 buf[1];

3608 3609 3610
	if (!i915.enable_dp_mst)
		return false;

3611 3612 3613 3614 3615 3616
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3617 3618
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1) != 1)
		return false;
3619

3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640
	return buf[0] & DP_MST_CAP;
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
	if (!i915.enable_dp_mst)
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3641 3642
}

3643
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3644
{
3645
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3646
	struct drm_device *dev = dig_port->base.base.dev;
3647
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3648
	u8 buf;
3649
	int ret = 0;
3650 3651
	int count = 0;
	int attempts = 10;
3652

3653 3654
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3655 3656
		ret = -EIO;
		goto out;
3657 3658
	}

3659
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3660
			       buf & ~DP_TEST_SINK_START) < 0) {
3661
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3662 3663 3664
		ret = -EIO;
		goto out;
	}
3665

3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677
	do {
		intel_wait_for_vblank(dev, intel_crtc->pipe);

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3678
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3679 3680 3681
		ret = -ETIMEDOUT;
	}

3682
 out:
3683
	hsw_enable_ips(intel_crtc);
3684
	return ret;
3685 3686 3687 3688 3689
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3690
	struct drm_device *dev = dig_port->base.base.dev;
3691 3692
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3693 3694
	int ret;

3695 3696 3697 3698 3699 3700 3701 3702 3703
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3704 3705 3706 3707 3708 3709
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3710
	hsw_disable_ips(intel_crtc);
3711

3712
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3713 3714 3715
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3716 3717
	}

3718
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3719 3720 3721 3722 3723 3724 3725 3726 3727
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3728
	int count, ret;
3729 3730 3731 3732 3733 3734
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3735
	do {
3736 3737
		intel_wait_for_vblank(dev, intel_crtc->pipe);

3738
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3739 3740
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3741
			goto stop;
3742
		}
3743
		count = buf & DP_TEST_COUNT_MASK;
3744

3745
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3746 3747

	if (attempts == 0) {
3748 3749 3750 3751 3752 3753 3754 3755
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3756
	}
3757

3758
stop:
3759
	intel_dp_sink_crc_stop(intel_dp);
3760
	return ret;
3761 3762
}

3763 3764 3765
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3766
	return drm_dp_dpcd_read(&intel_dp->aux,
3767 3768
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3769 3770
}

3771 3772 3773 3774 3775
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

3776
	ret = drm_dp_dpcd_read(&intel_dp->aux,
3777 3778 3779 3780 3781 3782 3783 3784
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_ACK;
	return test_result;
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3798
{
3799
	uint8_t test_result = DP_TEST_NAK;
3800 3801 3802 3803
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
3804
	    connector->edid_corrupt ||
3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
	} else {
3820 3821 3822 3823 3824 3825 3826
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

3827 3828
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
3829
					&block->checksum,
D
Dan Carpenter 已提交
3830
					1))
3831 3832 3833 3834 3835 3836 3837 3838 3839
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
	}

	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance_test_active = 1;

3840 3841 3842 3843
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3844
{
3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
	uint8_t rxdata = 0;
	int status = 0;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

	switch (rxdata) {
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
		break;
	}

update_status:
	status = drm_dp_dpcd_write(&intel_dp->aux,
				   DP_TEST_RESPONSE,
				   &response, 1);
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
3893 3894
}

3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
3910
			if (intel_dp->active_mst_links &&
3911
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3912 3913 3914 3915 3916
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

3917
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
3933
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

	/* if link training is requested we should perform it always */
	if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
	    (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
		intel_dp_start_link_train(intel_dp);
		intel_dp_stop_link_train(intel_dp);
	}
}

3982 3983 3984 3985 3986 3987 3988
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
3989 3990 3991 3992 3993
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
3994
 */
3995
static bool
3996
intel_dp_short_pulse(struct intel_dp *intel_dp)
3997
{
3998
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3999
	u8 sink_irq_vector = 0;
4000 4001
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4002

4003 4004 4005 4006 4007 4008 4009 4010
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
	intel_dp->compliance_test_active = 0;
	intel_dp->compliance_test_type = 0;
	intel_dp->compliance_test_data = 0;

4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4022 4023
	}

4024 4025
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4026 4027
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4028
		/* Clear interrupt source */
4029 4030 4031
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4032 4033

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4034
			DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
4035 4036 4037 4038
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4039 4040 4041
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
4042 4043

	return true;
4044 4045
}

4046
/* XXX this is probably wrong for multiple downstream ports */
4047
static enum drm_connector_status
4048
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4049
{
4050 4051 4052 4053 4054 4055
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4056 4057 4058
	if (is_edp(intel_dp))
		return connector_status_connected;

4059 4060
	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
4061
		return connector_status_connected;
4062 4063

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4064 4065
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4066

4067 4068
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4069 4070
	}

4071 4072 4073
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4074
	/* If no HPD, poke DDC gently */
4075
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4076
		return connector_status_connected;
4077 4078

	/* Well we tried, say unknown for unreliable port types */
4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4091 4092 4093

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4094
	return connector_status_disconnected;
4095 4096
}

4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4110 4111
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4112
{
4113
	u32 bit;
4114

4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151
	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4152 4153 4154
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4155 4156 4157
	default:
		MISSING_CASE(port->port);
		return false;
4158
	}
4159

4160
	return I915_READ(SDEISR) & bit;
4161 4162
}

4163
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4164
				       struct intel_digital_port *port)
4165
{
4166
	u32 bit;
4167

4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4186 4187
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4188 4189 4190 4191 4192
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4193
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4194 4195
		break;
	case PORT_C:
4196
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4197 4198
		break;
	case PORT_D:
4199
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4200 4201 4202 4203
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4204 4205
	}

4206
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4207 4208
}

4209
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4210
				       struct intel_digital_port *intel_dig_port)
4211
{
4212 4213
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4214 4215
	u32 bit;

4216 4217
	intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
	switch (port) {
4218 4219 4220 4221 4222 4223 4224 4225 4226 4227
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4228
		MISSING_CASE(port);
4229 4230 4231 4232 4233 4234
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4235 4236 4237 4238 4239 4240 4241
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4242
static bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
4243 4244
					 struct intel_digital_port *port)
{
4245
	if (HAS_PCH_IBX(dev_priv))
4246
		return ibx_digital_port_connected(dev_priv, port);
4247
	else if (HAS_PCH_SPLIT(dev_priv))
4248
		return cpt_digital_port_connected(dev_priv, port);
4249 4250
	else if (IS_BROXTON(dev_priv))
		return bxt_digital_port_connected(dev_priv, port);
4251 4252
	else if (IS_GM45(dev_priv))
		return gm45_digital_port_connected(dev_priv, port);
4253 4254 4255 4256
	else
		return g4x_digital_port_connected(dev_priv, port);
}

4257
static struct edid *
4258
intel_dp_get_edid(struct intel_dp *intel_dp)
4259
{
4260
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4261

4262 4263 4264 4265
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4266 4267
			return NULL;

J
Jani Nikula 已提交
4268
		return drm_edid_duplicate(intel_connector->edid);
4269 4270 4271 4272
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4273

4274 4275 4276 4277 4278
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4279

4280
	intel_dp_unset_edid(intel_dp);
4281 4282 4283 4284 4285 4286 4287
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4288 4289
}

4290 4291
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4292
{
4293
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4294

4295 4296
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4297

4298 4299
	intel_dp->has_audio = false;
}
4300

4301 4302
static void
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4303
{
4304
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4305
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4306 4307
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4308
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4309
	enum drm_connector_status status;
4310
	enum intel_display_power_domain power_domain;
4311
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4312

4313 4314
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(to_i915(dev), power_domain);
Z
Zhenyu Wang 已提交
4315

4316 4317 4318
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4319 4320 4321
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4322
	else
4323 4324
		status = connector_status_disconnected;

4325 4326 4327 4328 4329
	if (status != connector_status_connected) {
		intel_dp->compliance_test_active = 0;
		intel_dp->compliance_test_type = 0;
		intel_dp->compliance_test_data = 0;

4330 4331 4332 4333 4334 4335 4336 4337 4338
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4339
		goto out;
4340
	}
Z
Zhenyu Wang 已提交
4341

4342
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4343
		intel_encoder->type = INTEL_OUTPUT_DP;
4344

4345 4346 4347 4348 4349 4350
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));

	intel_dp_print_rates(intel_dp);

4351 4352
	intel_dp_probe_oui(intel_dp);

4353
	intel_dp_print_hw_revision(intel_dp);
4354
	intel_dp_print_sw_revision(intel_dp);
4355

4356 4357 4358
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4359 4360 4361 4362 4363
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4364 4365
		status = connector_status_disconnected;
		goto out;
4366 4367 4368 4369 4370 4371 4372 4373 4374 4375
	} else if (connector->status == connector_status_connected) {
		/*
		 * If display was connected already and is still connected
		 * check links status, there has been known issues of
		 * link loss triggerring long pulse!!!!
		 */
		drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
		intel_dp_check_link_status(intel_dp);
		drm_modeset_unlock(&dev->mode_config.connection_mutex);
		goto out;
4376 4377
	}

4378 4379 4380 4381 4382 4383 4384 4385
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4386
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4387

4388
	status = connector_status_connected;
4389
	intel_dp->detect_done = true;
4390

4391 4392
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4393 4394
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4406
out:
4407 4408
	if ((status != connector_status_connected) &&
	    (intel_dp->is_mst == false))
4409
		intel_dp_unset_edid(intel_dp);
4410

4411
	intel_display_power_put(to_i915(dev), power_domain);
4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429
	return;
}

static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct intel_connector *intel_connector = to_intel_connector(connector);

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		intel_dp_unset_edid(intel_dp);
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
4430
			intel_encoder->type = INTEL_OUTPUT_DP;
4431 4432 4433
		return connector_status_disconnected;
	}

4434 4435 4436 4437 4438
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
		intel_dp_long_pulse(intel_dp->attached_connector);

	intel_dp->detect_done = false;
4439

4440
	if (is_edp(intel_dp) || intel_connector->detect_edid)
4441 4442 4443
		return connector_status_connected;
	else
		return connector_status_disconnected;
4444 4445
}

4446 4447
static void
intel_dp_force(struct drm_connector *connector)
4448
{
4449
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4450
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4451
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4452
	enum intel_display_power_domain power_domain;
4453

4454 4455 4456
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4457

4458 4459
	if (connector->status != connector_status_connected)
		return;
4460

4461 4462
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
4463 4464 4465

	intel_dp_set_edid(intel_dp);

4466
	intel_display_power_put(dev_priv, power_domain);
4467 4468

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4469
		intel_encoder->type = INTEL_OUTPUT_DP;
4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4483

4484
	/* if eDP has no EDID, fall back to fixed mode */
4485 4486
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4487
		struct drm_display_mode *mode;
4488 4489

		mode = drm_mode_duplicate(connector->dev,
4490
					  intel_connector->panel.fixed_mode);
4491
		if (mode) {
4492 4493 4494 4495
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4496

4497
	return 0;
4498 4499
}

4500 4501 4502 4503
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4504
	struct edid *edid;
4505

4506 4507
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4508
		has_audio = drm_detect_monitor_audio(edid);
4509

4510 4511 4512
	return has_audio;
}

4513 4514 4515 4516 4517
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4518
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4519
	struct intel_connector *intel_connector = to_intel_connector(connector);
4520 4521
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4522 4523
	int ret;

4524
	ret = drm_object_property_set_value(&connector->base, property, val);
4525 4526 4527
	if (ret)
		return ret;

4528
	if (property == dev_priv->force_audio_property) {
4529 4530 4531 4532
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4533 4534
			return 0;

4535
		intel_dp->force_audio = i;
4536

4537
		if (i == HDMI_AUDIO_AUTO)
4538 4539
			has_audio = intel_dp_detect_audio(connector);
		else
4540
			has_audio = (i == HDMI_AUDIO_ON);
4541 4542

		if (has_audio == intel_dp->has_audio)
4543 4544
			return 0;

4545
		intel_dp->has_audio = has_audio;
4546 4547 4548
		goto done;
	}

4549
	if (property == dev_priv->broadcast_rgb_property) {
4550
		bool old_auto = intel_dp->color_range_auto;
4551
		bool old_range = intel_dp->limited_color_range;
4552

4553 4554 4555 4556 4557 4558
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
4559
			intel_dp->limited_color_range = false;
4560 4561 4562
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
4563
			intel_dp->limited_color_range = true;
4564 4565 4566 4567
			break;
		default:
			return -EINVAL;
		}
4568 4569

		if (old_auto == intel_dp->color_range_auto &&
4570
		    old_range == intel_dp->limited_color_range)
4571 4572
			return 0;

4573 4574 4575
		goto done;
	}

4576 4577 4578 4579 4580 4581
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}
4582 4583 4584 4585 4586
		if (HAS_GMCH_DISPLAY(dev_priv) &&
		    val == DRM_MODE_SCALE_CENTER) {
			DRM_DEBUG_KMS("centering not supported\n");
			return -EINVAL;
		}
4587 4588 4589 4590 4591 4592 4593 4594 4595 4596

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4597 4598 4599
	return -EINVAL;

done:
4600 4601
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4602 4603 4604 4605

	return 0;
}

4606 4607 4608 4609
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4610 4611 4612 4613 4614
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4615 4616 4617 4618 4619 4620 4621 4622 4623 4624

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4625 4626 4627 4628 4629 4630 4631
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4632
static void
4633
intel_dp_connector_destroy(struct drm_connector *connector)
4634
{
4635
	struct intel_connector *intel_connector = to_intel_connector(connector);
4636

4637
	kfree(intel_connector->detect_edid);
4638

4639 4640 4641
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4642 4643 4644
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4645
		intel_panel_fini(&intel_connector->panel);
4646

4647
	drm_connector_cleanup(connector);
4648
	kfree(connector);
4649 4650
}

P
Paulo Zanoni 已提交
4651
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4652
{
4653 4654
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4655

4656
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4657 4658
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4659 4660 4661 4662
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4663
		pps_lock(intel_dp);
4664
		edp_panel_vdd_off_sync(intel_dp);
4665 4666
		pps_unlock(intel_dp);

4667 4668 4669 4670
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4671
	}
4672 4673 4674

	intel_dp_aux_fini(intel_dp);

4675
	drm_encoder_cleanup(encoder);
4676
	kfree(intel_dig_port);
4677 4678
}

4679
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4680 4681 4682 4683 4684 4685
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4686 4687 4688 4689
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4690
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4691
	pps_lock(intel_dp);
4692
	edp_panel_vdd_off_sync(intel_dp);
4693
	pps_unlock(intel_dp);
4694 4695
}

4696 4697 4698 4699
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
4700
	struct drm_i915_private *dev_priv = to_i915(dev);
4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4715
	power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
4716 4717 4718 4719 4720
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4721
void intel_dp_encoder_reset(struct drm_encoder *encoder)
4722
{
4723 4724 4725 4726 4727
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
4728 4729 4730 4731 4732 4733

	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	pps_lock(intel_dp);

4734 4735
	/* Reinit the power sequencer, in case BIOS did something with it. */
	intel_dp_pps_init(encoder->dev, intel_dp);
4736 4737 4738
	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4739 4740
}

4741
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4742
	.dpms = drm_atomic_helper_connector_dpms,
4743
	.detect = intel_dp_detect,
4744
	.force = intel_dp_force,
4745
	.fill_modes = drm_helper_probe_single_connector_modes,
4746
	.set_property = intel_dp_set_property,
4747
	.atomic_get_property = intel_connector_atomic_get_property,
4748
	.late_register = intel_dp_connector_register,
4749
	.early_unregister = intel_dp_connector_unregister,
4750
	.destroy = intel_dp_connector_destroy,
4751
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4752
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4753 4754 4755 4756 4757 4758 4759 4760
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4761
	.reset = intel_dp_encoder_reset,
4762
	.destroy = intel_dp_encoder_destroy,
4763 4764
};

4765
enum irqreturn
4766 4767 4768
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4769
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4770
	struct drm_device *dev = intel_dig_port->base.base.dev;
4771
	struct drm_i915_private *dev_priv = to_i915(dev);
4772
	enum intel_display_power_domain power_domain;
4773
	enum irqreturn ret = IRQ_NONE;
4774

4775 4776
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
4777
		intel_dig_port->base.type = INTEL_OUTPUT_DP;
4778

4779 4780 4781 4782 4783 4784 4785 4786 4787
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
4788
		return IRQ_HANDLED;
4789 4790
	}

4791 4792
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4793
		      long_hpd ? "long" : "short");
4794

4795
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
4796 4797
	intel_display_power_get(dev_priv, power_domain);

4798
	if (long_hpd) {
4799 4800 4801 4802
		intel_dp_long_pulse(intel_dp->attached_connector);
		if (intel_dp->is_mst)
			ret = IRQ_HANDLED;
		goto put_power;
4803 4804 4805

	} else {
		if (intel_dp->is_mst) {
4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
				/*
				 * If we were in MST mode, and device is not
				 * there, get out of MST mode
				 */
				DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
					      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
				intel_dp->is_mst = false;
				drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
								intel_dp->is_mst);
				goto put_power;
			}
4818 4819
		}

4820 4821 4822 4823 4824 4825
		if (!intel_dp->is_mst) {
			if (!intel_dp_short_pulse(intel_dp)) {
				intel_dp_long_pulse(intel_dp->attached_connector);
				goto put_power;
			}
		}
4826
	}
4827 4828 4829

	ret = IRQ_HANDLED;

4830 4831 4832 4833
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4834 4835
}

4836
/* check the VBT to see whether the eDP is on another port */
4837
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
4838
{
4839
	struct drm_i915_private *dev_priv = to_i915(dev);
4840

4841 4842 4843 4844 4845 4846 4847
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
	if (INTEL_INFO(dev)->gen < 5)
		return false;

4848 4849 4850
	if (port == PORT_A)
		return true;

4851
	return intel_bios_is_port_edp(dev_priv, port);
4852 4853
}

4854
void
4855 4856
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4857 4858
	struct intel_connector *intel_connector = to_intel_connector(connector);

4859
	intel_attach_force_audio_property(connector);
4860
	intel_attach_broadcast_rgb_property(connector);
4861
	intel_dp->color_range_auto = true;
4862 4863 4864

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
4865 4866
		drm_object_attach_property(
			&connector->base,
4867
			connector->dev->mode_config.scaling_mode_property,
4868 4869
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
4870
	}
4871 4872
}

4873 4874
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
4875
	intel_dp->panel_power_off_time = ktime_get_boottime();
4876 4877 4878 4879
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

4880
static void
4881 4882
intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
			   struct intel_dp *intel_dp, struct edp_power_seq *seq)
4883
{
4884
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
4885
	struct pps_registers regs;
4886

4887
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
4888 4889 4890

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
4891
	pp_ctl = ironlake_get_pp_control(intel_dp);
4892

4893 4894
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
4895
	if (!IS_BROXTON(dev_priv)) {
4896 4897
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
4898
	}
4899 4900

	/* Pull timing values out of registers */
4901 4902
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
4903

4904 4905
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
4906

4907 4908
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
4909

4910 4911
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
4912

4913
	if (IS_BROXTON(dev_priv)) {
4914 4915 4916
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
4917
			seq->t11_t12 = (tmp - 1) * 1000;
4918
		else
4919
			seq->t11_t12 = 0;
4920
	} else {
4921
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4922
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4923
	}
4924 4925
}

I
Imre Deak 已提交
4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
intel_pps_verify_state(struct drm_i915_private *dev_priv,
		       struct intel_dp *intel_dp)
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

4951 4952 4953 4954
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp)
{
4955
	struct drm_i915_private *dev_priv = to_i915(dev);
4956 4957 4958 4959 4960 4961 4962 4963 4964 4965
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
4966

I
Imre Deak 已提交
4967
	intel_pps_dump_state("cur", &cur);
4968

4969
	vbt = dev_priv->vbt.edp.pps;
4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
4983
	intel_pps_dump_state("vbt", &vbt);
4984 4985 4986

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
4987
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
4988 4989 4990 4991 4992 4993 4994 4995 4996
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

4997
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
4998 4999 5000 5001 5002 5003 5004
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5005 5006 5007 5008 5009 5010
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5011 5012 5013 5014 5015 5016 5017 5018 5019 5020

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5021 5022 5023 5024
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5025
					      struct intel_dp *intel_dp)
5026
{
5027
	struct drm_i915_private *dev_priv = to_i915(dev);
5028
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5029
	int div = dev_priv->rawclk_freq / 1000;
5030
	struct pps_registers regs;
5031
	enum port port = dp_to_dig_port(intel_dp)->port;
5032
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5033

V
Ville Syrjälä 已提交
5034
	lockdep_assert_held(&dev_priv->pps_mutex);
5035

5036
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5037

5038
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5039 5040
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5041
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5042 5043
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5044
	if (IS_BROXTON(dev)) {
5045
		pp_div = I915_READ(regs.pp_ctrl);
5046 5047 5048 5049 5050 5051 5052 5053
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5054 5055 5056

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5057
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5058
		port_sel = PANEL_PORT_SELECT_VLV(port);
5059
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5060
		if (port == PORT_A)
5061
			port_sel = PANEL_PORT_SELECT_DPA;
5062
		else
5063
			port_sel = PANEL_PORT_SELECT_DPD;
5064 5065
	}

5066 5067
	pp_on |= port_sel;

5068 5069
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5070
	if (IS_BROXTON(dev))
5071
		I915_WRITE(regs.pp_ctrl, pp_div);
5072
	else
5073
		I915_WRITE(regs.pp_div, pp_div);
5074 5075

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5076 5077
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5078
		      IS_BROXTON(dev) ?
5079 5080
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5081 5082
}

5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093
static void intel_dp_pps_init(struct drm_device *dev,
			      struct intel_dp *intel_dp)
{
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
		intel_dp_init_panel_power_sequencer(dev, intel_dp);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
	}
}

5094 5095
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5096
 * @dev_priv: i915 device
5097
 * @crtc_state: a pointer to the active intel_crtc_state
5098 5099 5100 5101 5102 5103 5104 5105 5106
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5107 5108 5109
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
				    struct intel_crtc_state *crtc_state,
				    int refresh_rate)
5110 5111
{
	struct intel_encoder *encoder;
5112 5113
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5114
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5115
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5116 5117 5118 5119 5120 5121

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5122 5123
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5124 5125 5126
		return;
	}

5127
	/*
5128 5129
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5130
	 */
5131

5132 5133
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5134
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5135 5136 5137 5138 5139 5140

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5141
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5142 5143 5144 5145
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5146 5147
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5148 5149
		index = DRRS_LOW_RR;

5150
	if (index == dev_priv->drrs.refresh_rate_type) {
5151 5152 5153 5154 5155
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5156
	if (!crtc_state->base.active) {
5157 5158 5159 5160
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5161
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5173 5174
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5175
		u32 val;
5176

5177
		val = I915_READ(reg);
5178
		if (index > DRRS_HIGH_RR) {
5179
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5180 5181 5182
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5183
		} else {
5184
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5185 5186 5187
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5188 5189 5190 5191
		}
		I915_WRITE(reg, val);
	}

5192 5193 5194 5195 5196
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5197 5198 5199
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5200
 * @crtc_state: A pointer to the active crtc state.
5201 5202 5203
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5204 5205
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5206 5207
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5208
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5209

5210
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5229 5230 5231
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5232
 * @old_crtc_state: Pointer to old crtc_state.
5233 5234
 *
 */
5235 5236
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
			    struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5237 5238
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5239
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5240

5241
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5242 5243 5244 5245 5246 5247 5248 5249 5250
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5251 5252
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5253 5254 5255 5256 5257 5258 5259

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5273
	/*
5274 5275
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5276 5277
	 */

5278 5279
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5280

5281 5282 5283 5284 5285 5286
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5287

5288 5289
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5290 5291
}

5292
/**
5293
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5294
 * @dev_priv: i915 device
5295 5296
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5297 5298
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5299 5300 5301
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5302 5303
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5304 5305 5306 5307
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5308
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5309 5310
		return;

5311
	cancel_delayed_work(&dev_priv->drrs.work);
5312

5313
	mutex_lock(&dev_priv->drrs.mutex);
5314 5315 5316 5317 5318
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5319 5320 5321
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5322 5323 5324
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5325
	/* invalidate means busy screen hence upclock */
5326
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5327 5328
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5329 5330 5331 5332

	mutex_unlock(&dev_priv->drrs.mutex);
}

5333
/**
5334
 * intel_edp_drrs_flush - Restart Idleness DRRS
5335
 * @dev_priv: i915 device
5336 5337
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5338 5339 5340 5341
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5342 5343 5344
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5345 5346
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5347 5348 5349 5350
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5351
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5352 5353
		return;

5354
	cancel_delayed_work(&dev_priv->drrs.work);
5355

5356
	mutex_lock(&dev_priv->drrs.mutex);
5357 5358 5359 5360 5361
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5362 5363
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5364 5365

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5366 5367
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5368
	/* flush means busy screen hence upclock */
5369
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5370 5371
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5372 5373 5374 5375 5376 5377

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5378 5379 5380 5381 5382
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5406 5407 5408 5409 5410 5411 5412 5413
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5414 5415 5416 5417 5418 5419 5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5433
static struct drm_display_mode *
5434 5435
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5436 5437
{
	struct drm_connector *connector = &intel_connector->base;
5438
	struct drm_device *dev = connector->dev;
5439
	struct drm_i915_private *dev_priv = to_i915(dev);
5440 5441
	struct drm_display_mode *downclock_mode = NULL;

5442 5443 5444
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5445 5446 5447 5448 5449 5450
	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5451
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5452 5453 5454 5455 5456 5457 5458
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5459
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5460 5461 5462
		return NULL;
	}

5463
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5464

5465
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5466
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5467 5468 5469
	return downclock_mode;
}

5470
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5471
				     struct intel_connector *intel_connector)
5472 5473 5474
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5475 5476
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5477
	struct drm_i915_private *dev_priv = to_i915(dev);
5478
	struct drm_display_mode *fixed_mode = NULL;
5479
	struct drm_display_mode *downclock_mode = NULL;
5480 5481 5482
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5483
	enum pipe pipe = INVALID_PIPE;
5484 5485 5486 5487

	if (!is_edp(intel_dp))
		return true;

5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
	if (intel_get_lvds_encoder(dev)) {
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5501
	pps_lock(intel_dp);
5502 5503

	intel_dp_init_panel_power_timestamps(intel_dp);
5504
	intel_dp_pps_init(dev, intel_dp);
5505
	intel_edp_panel_vdd_sanitize(intel_dp);
5506

5507
	pps_unlock(intel_dp);
5508

5509
	/* Cache DPCD and EDID for edp. */
5510
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5511

5512
	if (!has_dpcd) {
5513 5514
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5515
		goto out_vdd_off;
5516 5517
	}

5518
	mutex_lock(&dev->mode_config.mutex);
5519
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5538 5539
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5540 5541 5542 5543 5544 5545 5546 5547
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5548
		if (fixed_mode) {
5549
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5550 5551 5552
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5553
	}
5554
	mutex_unlock(&dev->mode_config.mutex);
5555

5556
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5557 5558
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
		if (IS_CHERRYVIEW(dev))
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5578 5579
	}

5580
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5581
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5582
	intel_panel_setup_backlight(connector, pipe);
5583 5584

	return true;
5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5597 5598
}

5599
bool
5600 5601
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5602
{
5603 5604 5605 5606
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5607
	struct drm_i915_private *dev_priv = to_i915(dev);
5608
	enum port port = intel_dig_port->port;
5609
	int type;
5610

5611 5612 5613 5614 5615
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5616 5617
	intel_dp->pps_pipe = INVALID_PIPE;

5618
	/* intel_dp vfuncs */
5619 5620
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5621 5622 5623 5624 5625
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
5626
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
5627

5628 5629 5630
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
5631
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
5632

5633 5634 5635
	if (HAS_DDI(dev))
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

5636 5637
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5638
	intel_dp->attached_connector = intel_connector;
5639

5640
	if (intel_dp_is_edp(dev, port))
5641
		type = DRM_MODE_CONNECTOR_eDP;
5642 5643
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5644

5645 5646 5647 5648 5649 5650 5651 5652
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5653
	/* eDP only on port B and/or C on vlv/chv */
5654 5655
	if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
5656 5657
		return false;

5658 5659 5660 5661
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5662
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5663 5664 5665 5666 5667
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5668
	intel_dp_aux_init(intel_dp);
5669

5670
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5671
			  edp_panel_vdd_work);
5672

5673
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5674

P
Paulo Zanoni 已提交
5675
	if (HAS_DDI(dev))
5676 5677 5678 5679
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

5680
	/* Set up the hotplug pin. */
5681 5682
	switch (port) {
	case PORT_A:
5683
		intel_encoder->hpd_pin = HPD_PORT_A;
5684 5685
		break;
	case PORT_B:
5686
		intel_encoder->hpd_pin = HPD_PORT_B;
5687
		if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
5688
			intel_encoder->hpd_pin = HPD_PORT_A;
5689 5690
		break;
	case PORT_C:
5691
		intel_encoder->hpd_pin = HPD_PORT_C;
5692 5693
		break;
	case PORT_D:
5694
		intel_encoder->hpd_pin = HPD_PORT_D;
5695
		break;
X
Xiong Zhang 已提交
5696 5697 5698
	case PORT_E:
		intel_encoder->hpd_pin = HPD_PORT_E;
		break;
5699
	default:
5700
		BUG();
5701 5702
	}

5703
	/* init MST on ports that can support it */
5704
	if (HAS_DP_MST(dev) && !is_edp(intel_dp) &&
5705 5706 5707
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
5708

5709
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5710 5711 5712
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
5713
	}
5714

5715 5716
	intel_dp_add_properties(intel_dp, connector);

5717 5718 5719 5720 5721 5722 5723 5724
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5725 5726

	return true;
5727 5728 5729 5730 5731

fail:
	drm_connector_cleanup(connector);

	return false;
5732
}
5733

5734 5735 5736
bool intel_dp_init(struct drm_device *dev,
		   i915_reg_t output_reg,
		   enum port port)
5737
{
5738
	struct drm_i915_private *dev_priv = to_i915(dev);
5739 5740 5741 5742 5743
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5744
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5745
	if (!intel_dig_port)
5746
		return false;
5747

5748
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
5749 5750
	if (!intel_connector)
		goto err_connector_alloc;
5751 5752 5753 5754

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

S
Sudip Mukherjee 已提交
5755
	if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5756
			     DRM_MODE_ENCODER_TMDS, "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
5757
		goto err_encoder_init;
5758

5759
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5760 5761
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5762
	intel_encoder->get_config = intel_dp_get_config;
5763
	intel_encoder->suspend = intel_dp_encoder_suspend;
5764
	if (IS_CHERRYVIEW(dev)) {
5765
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5766 5767
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5768
		intel_encoder->post_disable = chv_post_disable_dp;
5769
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
5770
	} else if (IS_VALLEYVIEW(dev)) {
5771
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5772 5773
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5774
		intel_encoder->post_disable = vlv_post_disable_dp;
5775
	} else {
5776 5777
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5778 5779
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
5780
	}
5781

5782
	intel_dig_port->port = port;
5783
	intel_dig_port->dp.output_reg = output_reg;
5784
	intel_dig_port->max_lanes = 4;
5785

5786
	intel_encoder->type = INTEL_OUTPUT_DP;
5787 5788 5789 5790 5791 5792 5793 5794
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5795
	intel_encoder->cloneable = 0;
5796

5797
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5798
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
5799

S
Sudip Mukherjee 已提交
5800 5801 5802
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

5803
	return true;
S
Sudip Mukherjee 已提交
5804 5805 5806

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
5807
err_encoder_init:
S
Sudip Mukherjee 已提交
5808 5809 5810
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
5811
	return false;
5812
}
5813 5814 5815

void intel_dp_mst_suspend(struct drm_device *dev)
{
5816
	struct drm_i915_private *dev_priv = to_i915(dev);
5817 5818 5819 5820
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
5821
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5822 5823

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
5824 5825
			continue;

5826 5827
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5828 5829 5830 5831 5832
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
5833
	struct drm_i915_private *dev_priv = to_i915(dev);
5834 5835 5836
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
5837
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5838
		int ret;
5839

5840 5841
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
5842

5843 5844 5845
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
5846 5847
	}
}