intel_dp.c 146.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33 34 35 36
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
37
#include "intel_drv.h"
38
#include <drm/i915_drm.h>
39 40 41 42
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

62 63
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
C
Chon Ming Lee 已提交
64
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
65 66 67 68
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
	{ DP_LINK_BW_1_62,	/* m2_int = 32, m2_fraction = 1677722 */
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
	{ DP_LINK_BW_2_7,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
	{ DP_LINK_BW_5_4,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};

87 88 89 90 91 92 93 94 95
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
96 97 98
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
99 100
}

101
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
102
{
103 104 105
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
106 107
}

108 109
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
110
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
111 112
}

C
Chris Wilson 已提交
113
static void intel_dp_link_down(struct intel_dp *intel_dp);
114
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
115
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
116
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
117 118
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
119

120
int
C
Chris Wilson 已提交
121
intel_dp_max_link_bw(struct intel_dp *intel_dp)
122
{
123
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
124
	struct drm_device *dev = intel_dp->attached_connector->base.dev;
125 126 127 128 129

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
130
	case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
131 132
		if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
		     INTEL_INFO(dev)->gen >= 8) &&
133 134 135 136
		    intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
			max_link_bw = DP_LINK_BW_5_4;
		else
			max_link_bw = DP_LINK_BW_2_7;
137
		break;
138
	default:
139 140
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
141 142 143 144 145 146
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	u8 source_max, sink_max;

	source_max = 4;
	if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
	    (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
		source_max = 2;

	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

180
static int
181
intel_dp_link_required(int pixel_clock, int bpp)
182
{
183
	return (pixel_clock * bpp + 9) / 10;
184 185
}

186 187 188 189 190 191
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

192
static enum drm_mode_status
193 194 195
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
196
	struct intel_dp *intel_dp = intel_attached_dp(connector);
197 198
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
199 200
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
201

202 203
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
204 205
			return MODE_PANEL;

206
		if (mode->vdisplay > fixed_mode->vdisplay)
207
			return MODE_PANEL;
208 209

		target_clock = fixed_mode->clock;
210 211
	}

212
	max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
213
	max_lanes = intel_dp_max_lane_count(intel_dp);
214 215 216 217 218

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
219
		return MODE_CLOCK_HIGH;
220 221 222 223

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

224 225 226
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

227 228 229
	return MODE_OK;
}

230
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
231 232 233 234 235 236 237 238 239 240 241
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

242
void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
243 244 245 246 247 248 249 250
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

251 252 253 254 255 256 257
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

258 259 260 261
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

285 286
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
287
				    struct intel_dp *intel_dp);
288 289
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
290
					      struct intel_dp *intel_dp);
291

292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_put(dev_priv, power_domain);
}

324 325 326 327 328 329 330
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
331
	bool pll_enabled;
332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

355 356 357 358 359 360 361 362 363 364
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
	if (!pll_enabled)
		vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
				 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);

365 366 367 368 369 370 371 372 373 374 375 376 377 378
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
379 380 381

	if (!pll_enabled)
		vlv_force_pll_off(dev, pipe);
382 383
}

384 385 386 387 388 389
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
390 391
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
392
	enum pipe pipe;
393

V
Ville Syrjälä 已提交
394
	lockdep_assert_held(&dev_priv->pps_mutex);
395

396 397 398
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
424 425 426
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
427

428 429
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
430 431 432 433 434 435

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
436 437
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
438

439 440 441 442 443
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
444 445 446 447

	return intel_dp->pps_pipe;
}

448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
468

469
static enum pipe
470 471 472
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
473 474
{
	enum pipe pipe;
475 476 477 478

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
479 480 481 482

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

483 484 485
		if (!pipe_check(dev_priv, pipe))
			continue;

486
		return pipe;
487 488
	}

489 490 491 492 493 494 495 496 497 498 499 500 501 502
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
503 504 505 506 507 508 509 510 511 512 513
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
514 515 516 517 518 519

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
520 521
	}

522 523 524
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

525 526
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
527 528
}

529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_encoder *encoder;

	if (WARN_ON(!IS_VALLEYVIEW(dev)))
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
		intel_dp->pps_pipe = INVALID_PIPE;
	}
556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

578 579 580 581 582 583 584 585 586 587 588 589 590 591 592
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp_div;
	u32 pp_ctrl_reg, pp_div_reg;

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

593
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
594

595
	if (IS_VALLEYVIEW(dev)) {
V
Ville Syrjälä 已提交
596 597
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

598 599 600 601 602 603 604 605 606 607 608
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

609
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
610

611 612 613
	return 0;
}

614
static bool edp_have_panel_power(struct intel_dp *intel_dp)
615
{
616
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
617 618
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
619 620
	lockdep_assert_held(&dev_priv->pps_mutex);

621 622 623 624
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

625
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
626 627
}

628
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
629
{
630
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
631 632
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
633 634
	lockdep_assert_held(&dev_priv->pps_mutex);

635 636 637 638
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

639
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
640 641
}

642 643 644
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
645
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
646
	struct drm_i915_private *dev_priv = dev->dev_private;
647

648 649
	if (!is_edp(intel_dp))
		return;
650

651
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
652 653
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
654 655
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
656 657 658
	}
}

659 660 661 662 663 664
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
665
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
666 667 668
	uint32_t status;
	bool done;

669
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
670
	if (has_aux_irq)
671
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
672
					  msecs_to_jiffies_timeout(10));
673 674 675 676 677 678 679 680 681 682
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

683
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
684
{
685 686
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
687

688 689 690
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
691
	 */
692 693 694 695 696 697 698 699 700 701 702 703 704
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
		if (IS_GEN6(dev) || IS_GEN7(dev))
705
			return 200; /* SNB & IVB eDP input clock at 400Mhz */
706
		else
707
			return 225; /* eDP input clock at 450Mhz */
708 709 710 711 712 713 714 715 716 717 718 719 720 721 722
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
		return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
723 724
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
725 726 727 728 729
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
730
	} else  {
731
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
732
	}
733 734
}

735 736 737 738 739
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

740 741 742 743 744 745 746 747 748 749
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
770
	       DP_AUX_CH_CTL_DONE |
771
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
772
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
773
	       timeout |
774
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
775 776
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
777
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
778 779
}

780 781 782 783 784 785 786 787 788 789 790 791 792 793 794
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

795 796
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
797
		const uint8_t *send, int send_bytes,
798 799 800 801 802 803 804
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
805
	uint32_t aux_clock_divider;
806 807
	int i, ret, recv_bytes;
	uint32_t status;
808
	int try, clock = 0;
809
	bool has_aux_irq = HAS_AUX_IRQ(dev);
810 811
	bool vdd;

812
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
813

814 815 816 817 818 819
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
820
	vdd = edp_panel_vdd_on(intel_dp);
821 822 823 824 825 826 827 828

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
829

830 831
	intel_aux_display_runtime_get(dev_priv);

832 833
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
834
		status = I915_READ_NOTRACE(ch_ctl);
835 836 837 838 839 840 841 842
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
843 844
		ret = -EBUSY;
		goto out;
845 846
	}

847 848 849 850 851 852
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

853
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
854 855 856 857
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
858

859 860 861 862 863
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
864 865
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
866 867

			/* Send the command and wait for it to complete */
868
			I915_WRITE(ch_ctl, send_ctl);
869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

			if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
				      DP_AUX_CH_CTL_RECEIVE_ERROR))
				continue;
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
885
		if (status & DP_AUX_CH_CTL_DONE)
886 887 888 889
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
890
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
891 892
		ret = -EBUSY;
		goto out;
893 894 895 896 897
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
898
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
899
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
900 901
		ret = -EIO;
		goto out;
902
	}
903 904 905

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
906
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
907
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
908 909
		ret = -ETIMEDOUT;
		goto out;
910 911 912 913 914 915 916
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
917

918
	for (i = 0; i < recv_bytes; i += 4)
919 920
		intel_dp_unpack_aux(I915_READ(ch_data + i),
				    recv + i, recv_bytes - i);
921

922 923 924
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
925
	intel_aux_display_runtime_put(dev_priv);
926

927 928 929
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

930
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
931

932
	return ret;
933 934
}

935 936
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
937 938
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
939
{
940 941 942
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
943 944
	int ret;

945 946 947 948
	txbuf[0] = msg->request << 4;
	txbuf[1] = msg->address >> 8;
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
949

950 951 952
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
953
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
954
		rxsize = 1;
955

956 957
		if (WARN_ON(txsize > 20))
			return -E2BIG;
958

959
		memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
960

961 962 963
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
964

965 966 967 968
			/* Return payload size. */
			ret = msg->size;
		}
		break;
969

970 971
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
972
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
973
		rxsize = msg->size + 1;
974

975 976
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
977

978 979 980 981 982 983 984 985 986 987 988
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
989
		}
990 991 992 993 994
		break;

	default:
		ret = -EINVAL;
		break;
995
	}
996

997
	return ret;
998 999
}

1000 1001 1002 1003
static void
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1004 1005
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1006
	const char *name = NULL;
1007 1008
	int ret;

1009 1010 1011
	switch (port) {
	case PORT_A:
		intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
1012
		name = "DPDDC-A";
1013
		break;
1014 1015
	case PORT_B:
		intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
1016
		name = "DPDDC-B";
1017
		break;
1018 1019
	case PORT_C:
		intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
1020
		name = "DPDDC-C";
1021
		break;
1022 1023
	case PORT_D:
		intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
1024
		name = "DPDDC-D";
1025 1026 1027
		break;
	default:
		BUG();
1028 1029
	}

1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
	/*
	 * The AUX_CTL register is usually DP_CTL + 0x10.
	 *
	 * On Haswell and Broadwell though:
	 *   - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
	 *   - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
	 *
	 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
	 */
	if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1040
		intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
1041

1042
	intel_dp->aux.name = name;
1043 1044
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1045

1046 1047
	DRM_DEBUG_KMS("registering %s bus for %s\n", name,
		      connector->base.kdev->kobj.name);
1048

1049
	ret = drm_dp_aux_register(&intel_dp->aux);
1050
	if (ret < 0) {
1051
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
1052 1053
			  name, ret);
		return;
1054
	}
1055

1056 1057 1058 1059 1060
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
1061
		drm_dp_aux_unregister(&intel_dp->aux);
1062
	}
1063 1064
}

1065 1066 1067 1068 1069
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

1070 1071 1072
	if (!intel_connector->mst_port)
		sysfs_remove_link(&intel_connector->base.kdev->kobj,
				  intel_dp->aux.ddc.dev.kobj.name);
1073 1074 1075
	intel_connector_unregister(intel_connector);
}

1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102
static void
skl_edp_set_pll_config(struct intel_crtc_config *pipe_config, int link_bw)
{
	u32 ctrl1;

	pipe_config->ddi_pll_sel = SKL_DPLL0;
	pipe_config->dpll_hw_state.cfgcr1 = 0;
	pipe_config->dpll_hw_state.cfgcr2 = 0;

	ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
	switch (link_bw) {
	case DP_LINK_BW_1_62:
		ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_810,
					      SKL_DPLL0);
		break;
	case DP_LINK_BW_2_7:
		ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1350,
					      SKL_DPLL0);
		break;
	case DP_LINK_BW_5_4:
		ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2700,
					      SKL_DPLL0);
		break;
	}
	pipe_config->dpll_hw_state.ctrl1 = ctrl1;
}

1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
static void
hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
{
	switch (link_bw) {
	case DP_LINK_BW_1_62:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
		break;
	case DP_LINK_BW_2_7:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
		break;
	case DP_LINK_BW_5_4:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
		break;
	}
}

1119 1120 1121 1122 1123
static void
intel_dp_set_clock(struct intel_encoder *encoder,
		   struct intel_crtc_config *pipe_config, int link_bw)
{
	struct drm_device *dev = encoder->base.dev;
1124 1125
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1126 1127

	if (IS_G4X(dev)) {
1128 1129
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1130
	} else if (HAS_PCH_SPLIT(dev)) {
1131 1132
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1133 1134 1135
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1136
	} else if (IS_VALLEYVIEW(dev)) {
1137 1138
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1139
	}
1140 1141 1142 1143 1144 1145 1146 1147 1148

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1149 1150 1151
	}
}

P
Paulo Zanoni 已提交
1152
bool
1153 1154
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_config *pipe_config)
1155
{
1156
	struct drm_device *dev = encoder->base.dev;
1157
	struct drm_i915_private *dev_priv = dev->dev_private;
1158 1159
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1160
	enum port port = dp_to_dig_port(intel_dp)->port;
1161
	struct intel_crtc *intel_crtc = encoder->new_crtc;
1162
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1163
	int lane_count, clock;
1164
	int min_lane_count = 1;
1165
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1166
	/* Conveniently, the link BW constants become indices with a shift...*/
1167
	int min_clock = 0;
1168
	int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
1169
	int bpp, mode_rate;
1170
	static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
1171
	int link_avail, link_clock;
1172

1173
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1174 1175
		pipe_config->has_pch_encoder = true;

1176
	pipe_config->has_dp_encoder = true;
1177
	pipe_config->has_drrs = false;
1178
	pipe_config->has_audio = intel_dp->has_audio;
1179

1180 1181 1182
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1183 1184 1185 1186
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1187 1188
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1189 1190
	}

1191
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1192 1193
		return false;

1194 1195
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max bw %02x pixel clock %iKHz\n",
1196 1197
		      max_lane_count, bws[max_clock],
		      adjusted_mode->crtc_clock);
1198

1199 1200
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1201
	bpp = pipe_config->pipe_bpp;
1202 1203 1204 1205 1206 1207 1208
	if (is_edp(intel_dp)) {
		if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp_bpp);
			bpp = dev_priv->vbt.edp_bpp;
		}

1209 1210 1211 1212 1213 1214 1215 1216 1217
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1218
	}
1219

1220
	for (; bpp >= 6*3; bpp -= 2*3) {
1221 1222
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1223

1224 1225
		for (clock = min_clock; clock <= max_clock; clock++) {
			for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
				link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1236

1237
	return false;
1238

1239
found:
1240 1241 1242 1243 1244 1245
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1246
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
1247 1248 1249 1250 1251
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

1252
	if (intel_dp->color_range)
1253
		pipe_config->limited_color_range = true;
1254

1255 1256
	intel_dp->link_bw = bws[clock];
	intel_dp->lane_count = lane_count;
1257
	pipe_config->pipe_bpp = bpp;
1258
	pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
1259

1260 1261
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
1262
		      pipe_config->port_clock, bpp);
1263 1264
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1265

1266
	intel_link_compute_m_n(bpp, lane_count,
1267 1268
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1269
			       &pipe_config->dp_m_n);
1270

1271 1272
	if (intel_connector->panel.downclock_mode != NULL &&
		intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
1273
			pipe_config->has_drrs = true;
1274 1275 1276 1277 1278 1279
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1280 1281 1282
	if (IS_SKYLAKE(dev) && is_edp(intel_dp))
		skl_edp_set_pll_config(pipe_config, intel_dp->link_bw);
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1283 1284 1285
		hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
	else
		intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
1286

1287
	return true;
1288 1289
}

1290
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
1291
{
1292 1293 1294
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
1295 1296 1297
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1298
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
1299 1300 1301
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

1302
	if (crtc->config.port_clock == 162000) {
1303 1304 1305 1306
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
1307
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
1308
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
1309 1310
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
1311
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
1312
	}
1313

1314 1315 1316 1317 1318 1319
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

1320
static void intel_dp_prepare(struct intel_encoder *encoder)
1321
{
1322
	struct drm_device *dev = encoder->base.dev;
1323
	struct drm_i915_private *dev_priv = dev->dev_private;
1324
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1325
	enum port port = dp_to_dig_port(intel_dp)->port;
1326 1327
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
1328

1329
	/*
K
Keith Packard 已提交
1330
	 * There are four kinds of DP registers:
1331 1332
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1333 1334
	 * 	SNB CPU
	 *	IVB CPU
1335 1336 1337 1338 1339 1340 1341 1342 1343 1344
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1345

1346 1347 1348 1349
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1350

1351 1352
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1353
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
1354

1355
	if (crtc->config.has_audio)
C
Chris Wilson 已提交
1356
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
1357

1358
	/* Split out the IBX/CPU vs CPT settings */
1359

1360
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
1361 1362 1363 1364 1365 1366
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1367
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1368 1369
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1370
		intel_dp->DP |= crtc->pipe << 29;
1371
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1372
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
1373
			intel_dp->DP |= intel_dp->color_range;
1374 1375 1376 1377 1378 1379 1380

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1381
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1382 1383
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1384 1385 1386 1387 1388 1389
		if (!IS_CHERRYVIEW(dev)) {
			if (crtc->pipe == 1)
				intel_dp->DP |= DP_PIPEB_SELECT;
		} else {
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
		}
1390 1391
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1392
	}
1393 1394
}

1395 1396
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1397

1398 1399
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1400

1401 1402
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1403

1404
static void wait_panel_status(struct intel_dp *intel_dp,
1405 1406
				       u32 mask,
				       u32 value)
1407
{
1408
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1409
	struct drm_i915_private *dev_priv = dev->dev_private;
1410 1411
	u32 pp_stat_reg, pp_ctrl_reg;

V
Ville Syrjälä 已提交
1412 1413
	lockdep_assert_held(&dev_priv->pps_mutex);

1414 1415
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1416

1417
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1418 1419 1420
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1421

1422
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1423
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1424 1425
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1426
	}
1427 1428

	DRM_DEBUG_KMS("Wait complete\n");
1429
}
1430

1431
static void wait_panel_on(struct intel_dp *intel_dp)
1432 1433
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1434
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1435 1436
}

1437
static void wait_panel_off(struct intel_dp *intel_dp)
1438 1439
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1440
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1441 1442
}

1443
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1444 1445
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1446 1447 1448 1449 1450 1451

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1452
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1453 1454
}

1455
static void wait_backlight_on(struct intel_dp *intel_dp)
1456 1457 1458 1459 1460
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1461
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1462 1463 1464 1465
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1466

1467 1468 1469 1470
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1471
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1472
{
1473 1474 1475
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1476

V
Ville Syrjälä 已提交
1477 1478
	lockdep_assert_held(&dev_priv->pps_mutex);

1479
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1480 1481 1482
	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1483 1484
}

1485 1486 1487 1488 1489
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1490
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1491
{
1492
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1493 1494
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1495
	struct drm_i915_private *dev_priv = dev->dev_private;
1496
	enum intel_display_power_domain power_domain;
1497
	u32 pp;
1498
	u32 pp_stat_reg, pp_ctrl_reg;
1499
	bool need_to_disable = !intel_dp->want_panel_vdd;
1500

V
Ville Syrjälä 已提交
1501 1502
	lockdep_assert_held(&dev_priv->pps_mutex);

1503
	if (!is_edp(intel_dp))
1504
		return false;
1505

1506
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1507
	intel_dp->want_panel_vdd = true;
1508

1509
	if (edp_have_panel_vdd(intel_dp))
1510
		return need_to_disable;
1511

1512 1513
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
1514

V
Ville Syrjälä 已提交
1515 1516
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1517

1518 1519
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1520

1521
	pp = ironlake_get_pp_control(intel_dp);
1522
	pp |= EDP_FORCE_VDD;
1523

1524 1525
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1526 1527 1528 1529 1530

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1531 1532 1533
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1534
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1535 1536
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1537 1538
		msleep(intel_dp->panel_power_up_delay);
	}
1539 1540 1541 1542

	return need_to_disable;
}

1543 1544 1545 1546 1547 1548 1549
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1550
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1551
{
1552
	bool vdd;
1553

1554 1555 1556
	if (!is_edp(intel_dp))
		return;

1557
	pps_lock(intel_dp);
1558
	vdd = edp_panel_vdd_on(intel_dp);
1559
	pps_unlock(intel_dp);
1560

V
Ville Syrjälä 已提交
1561 1562
	WARN(!vdd, "eDP port %c VDD already requested on\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
1563 1564
}

1565
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1566
{
1567
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1568
	struct drm_i915_private *dev_priv = dev->dev_private;
1569 1570 1571 1572
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1573
	u32 pp;
1574
	u32 pp_stat_reg, pp_ctrl_reg;
1575

V
Ville Syrjälä 已提交
1576
	lockdep_assert_held(&dev_priv->pps_mutex);
1577

1578
	WARN_ON(intel_dp->want_panel_vdd);
1579

1580
	if (!edp_have_panel_vdd(intel_dp))
1581
		return;
1582

V
Ville Syrjälä 已提交
1583 1584
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
1585

1586 1587
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1588

1589 1590
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1591

1592 1593
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
1594

1595 1596 1597
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1598

1599 1600
	if ((pp & POWER_TARGET_ON) == 0)
		intel_dp->last_power_cycle = jiffies;
1601

1602 1603
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1604
}
1605

1606
static void edp_panel_vdd_work(struct work_struct *__work)
1607 1608 1609 1610
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

1611
	pps_lock(intel_dp);
1612 1613
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
1614
	pps_unlock(intel_dp);
1615 1616
}

1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1630 1631 1632 1633 1634
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1635
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1636
{
V
Ville Syrjälä 已提交
1637 1638 1639 1640 1641
	struct drm_i915_private *dev_priv =
		intel_dp_to_dev(intel_dp)->dev_private;

	lockdep_assert_held(&dev_priv->pps_mutex);

1642 1643
	if (!is_edp(intel_dp))
		return;
1644

V
Ville Syrjälä 已提交
1645 1646
	WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
	     port_name(dp_to_dig_port(intel_dp)->port));
1647

1648 1649
	intel_dp->want_panel_vdd = false;

1650
	if (sync)
1651
		edp_panel_vdd_off_sync(intel_dp);
1652 1653
	else
		edp_panel_vdd_schedule_off(intel_dp);
1654 1655
}

1656
static void edp_panel_on(struct intel_dp *intel_dp)
1657
{
1658
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1659
	struct drm_i915_private *dev_priv = dev->dev_private;
1660
	u32 pp;
1661
	u32 pp_ctrl_reg;
1662

1663 1664
	lockdep_assert_held(&dev_priv->pps_mutex);

1665
	if (!is_edp(intel_dp))
1666
		return;
1667

V
Ville Syrjälä 已提交
1668 1669
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
1670

1671 1672 1673
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
1674
		return;
1675

1676
	wait_panel_power_cycle(intel_dp);
1677

1678
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1679
	pp = ironlake_get_pp_control(intel_dp);
1680 1681 1682
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1683 1684
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1685
	}
1686

1687
	pp |= POWER_TARGET_ON;
1688 1689 1690
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1691 1692
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1693

1694
	wait_panel_on(intel_dp);
1695
	intel_dp->last_power_on = jiffies;
1696

1697 1698
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1699 1700
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1701
	}
1702
}
V
Ville Syrjälä 已提交
1703

1704 1705 1706 1707 1708 1709 1710
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
1711
	pps_unlock(intel_dp);
1712 1713
}

1714 1715

static void edp_panel_off(struct intel_dp *intel_dp)
1716
{
1717 1718
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1719
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1720
	struct drm_i915_private *dev_priv = dev->dev_private;
1721
	enum intel_display_power_domain power_domain;
1722
	u32 pp;
1723
	u32 pp_ctrl_reg;
1724

1725 1726
	lockdep_assert_held(&dev_priv->pps_mutex);

1727 1728
	if (!is_edp(intel_dp))
		return;
1729

V
Ville Syrjälä 已提交
1730 1731
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
1732

V
Ville Syrjälä 已提交
1733 1734
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
1735

1736
	pp = ironlake_get_pp_control(intel_dp);
1737 1738
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
1739 1740
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
1741

1742
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1743

1744 1745
	intel_dp->want_panel_vdd = false;

1746 1747
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1748

1749
	intel_dp->last_power_cycle = jiffies;
1750
	wait_panel_off(intel_dp);
1751 1752

	/* We got a reference when we enabled the VDD. */
1753 1754
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1755
}
V
Ville Syrjälä 已提交
1756

1757 1758 1759 1760
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
1761

1762 1763
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
1764
	pps_unlock(intel_dp);
1765 1766
}

1767 1768
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
1769
{
1770 1771
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1772 1773
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1774
	u32 pp_ctrl_reg;
1775

1776 1777 1778 1779 1780 1781
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1782
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
1783

1784
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1785

1786
	pp = ironlake_get_pp_control(intel_dp);
1787
	pp |= EDP_BLC_ENABLE;
1788

1789
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1790 1791 1792

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
1793

1794
	pps_unlock(intel_dp);
1795 1796
}

1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
1811
{
1812
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1813 1814
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1815
	u32 pp_ctrl_reg;
1816

1817 1818 1819
	if (!is_edp(intel_dp))
		return;

1820
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1821

1822
	pp = ironlake_get_pp_control(intel_dp);
1823
	pp &= ~EDP_BLC_ENABLE;
1824

1825
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1826 1827 1828

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1829

1830
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1831 1832

	intel_dp->last_backlight_off = jiffies;
1833
	edp_wait_backlight_off(intel_dp);
1834
}
1835

1836 1837 1838 1839 1840 1841 1842
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
1843

1844
	_intel_edp_backlight_off(intel_dp);
1845
	intel_panel_disable_backlight(intel_dp->attached_connector);
1846
}
1847

1848 1849 1850 1851 1852 1853 1854 1855
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
1856 1857
	bool is_enabled;

1858
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1859
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
1860
	pps_unlock(intel_dp);
1861 1862 1863 1864

	if (is_enabled == enable)
		return;

1865 1866
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
1867 1868 1869 1870 1871 1872 1873

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

1874
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
1875
{
1876 1877 1878
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1879 1880 1881
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1882 1883 1884
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1885 1886
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1887 1888 1889 1890 1891 1892 1893 1894 1895
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
1896 1897
	POSTING_READ(DP_A);
	udelay(200);
1898 1899
}

1900
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
1901
{
1902 1903 1904
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1905 1906 1907
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1908 1909 1910
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1911
	dpa_ctl = I915_READ(DP_A);
1912 1913 1914 1915 1916 1917 1918
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
1919
	dpa_ctl &= ~DP_PLL_ENABLE;
1920
	I915_WRITE(DP_A, dpa_ctl);
1921
	POSTING_READ(DP_A);
1922 1923 1924
	udelay(200);
}

1925
/* If the sink supports it, try to set the power state appropriately */
1926
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1927 1928 1929 1930 1931 1932 1933 1934
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
1935 1936
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
1937 1938 1939 1940 1941 1942
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
1943 1944
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
1945 1946 1947 1948 1949
			if (ret == 1)
				break;
			msleep(1);
		}
	}
1950 1951 1952 1953

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
1954 1955
}

1956 1957
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
1958
{
1959
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1960
	enum port port = dp_to_dig_port(intel_dp)->port;
1961 1962
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1963 1964 1965 1966
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
1967
	if (!intel_display_power_is_enabled(dev_priv, power_domain))
1968 1969 1970
		return false;

	tmp = I915_READ(intel_dp->output_reg);
1971 1972 1973 1974

	if (!(tmp & DP_PORT_EN))
		return false;

1975
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
1976
		*pipe = PORT_TO_PIPE_CPT(tmp);
1977 1978
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
1979
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

2000
		for_each_pipe(dev_priv, i) {
2001 2002 2003 2004 2005 2006 2007
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

2008 2009 2010
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
2011

2012 2013
	return true;
}
2014

2015 2016 2017 2018 2019
static void intel_dp_get_config(struct intel_encoder *encoder,
				struct intel_crtc_config *pipe_config)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2020 2021 2022 2023
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2024
	int dotclock;
2025

2026 2027 2028 2029
	tmp = I915_READ(intel_dp->output_reg);
	if (tmp & DP_AUDIO_OUTPUT_ENABLE)
		pipe_config->has_audio = true;

2030 2031 2032 2033 2034
	if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
		if (tmp & DP_SYNC_HS_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2035

2036 2037 2038 2039 2040 2041 2042 2043 2044 2045
		if (tmp & DP_SYNC_VS_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2046

2047 2048 2049 2050 2051
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2052 2053

	pipe_config->adjusted_mode.flags |= flags;
2054

2055 2056 2057 2058
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
	    tmp & DP_COLOR_RANGE_16_235)
		pipe_config->limited_color_range = true;

2059 2060 2061 2062
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

2063
	if (port == PORT_A) {
2064 2065 2066 2067 2068
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2069 2070 2071 2072 2073 2074 2075

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

2076
	pipe_config->adjusted_mode.crtc_clock = dotclock;
2077

2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
2097 2098
}

2099
static void intel_disable_dp(struct intel_encoder *encoder)
2100
{
2101
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2102
	struct drm_device *dev = encoder->base.dev;
2103 2104 2105 2106
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	if (crtc->config.has_audio)
		intel_audio_codec_disable(encoder);
2107 2108 2109

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2110
	intel_edp_panel_vdd_on(intel_dp);
2111
	intel_edp_backlight_off(intel_dp);
2112
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2113
	intel_edp_panel_off(intel_dp);
2114

2115 2116
	/* disable the port before the pipe on g4x */
	if (INTEL_INFO(dev)->gen < 5)
2117
		intel_dp_link_down(intel_dp);
2118 2119
}

2120
static void ilk_post_disable_dp(struct intel_encoder *encoder)
2121
{
2122
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2123
	enum port port = dp_to_dig_port(intel_dp)->port;
2124

2125
	intel_dp_link_down(intel_dp);
2126 2127
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2128 2129 2130 2131 2132 2133 2134
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2135 2136
}

2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->dpio_lock);

	/* Propagate soft reset to data lane reset */
2154
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2155
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2156
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2157

2158 2159 2160 2161 2162 2163 2164 2165 2166
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2167
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2168
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2169 2170 2171 2172

	mutex_unlock(&dev_priv->dpio_lock);
}

2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

	} else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

static void intel_dp_enable_port(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* enable with pattern 1 (as per spec) */
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP,
				 DP_TRAINING_PATTERN_1);

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2278 2279
}

2280
static void intel_enable_dp(struct intel_encoder *encoder)
2281
{
2282 2283 2284
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2285
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2286
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2287

2288 2289
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2290

2291 2292 2293 2294 2295
	pps_lock(intel_dp);

	if (IS_VALLEYVIEW(dev))
		vlv_init_panel_power_sequencer(intel_dp);

2296
	intel_dp_enable_port(intel_dp);
2297 2298 2299 2300 2301 2302 2303

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2304 2305 2306
	if (IS_VALLEYVIEW(dev))
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));

2307
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2308 2309
	intel_dp_start_link_train(intel_dp);
	intel_dp_complete_link_train(intel_dp);
2310
	intel_dp_stop_link_train(intel_dp);
2311 2312 2313 2314 2315 2316

	if (crtc->config.has_audio) {
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
				 pipe_name(crtc->pipe));
		intel_audio_codec_enable(encoder);
	}
2317
}
2318

2319 2320
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2321 2322
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2323
	intel_enable_dp(encoder);
2324
	intel_edp_backlight_on(intel_dp);
2325
}
2326

2327 2328
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2329 2330
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2331
	intel_edp_backlight_on(intel_dp);
2332 2333
}

2334
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2335 2336 2337 2338
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

2339 2340
	intel_dp_prepare(encoder);

2341 2342 2343
	/* Only ilk+ has port A */
	if (dport->port == PORT_A) {
		ironlake_set_pll_cpu_edp(intel_dp);
2344
		ironlake_edp_pll_on(intel_dp);
2345
	}
2346 2347
}

2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
	int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2374 2375 2376 2377 2378 2379 2380 2381
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2382 2383 2384
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2385 2386 2387
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *intel_dp;
2388
		enum port port;
2389 2390 2391 2392 2393

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2394
		port = dp_to_dig_port(intel_dp)->port;
2395 2396 2397 2398 2399

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2400
			      pipe_name(pipe), port_name(port));
2401

2402 2403 2404
		WARN(encoder->connectors_active,
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2405 2406

		/* make sure vdd is off before we steal it */
2407
		vlv_detach_power_sequencer(intel_dp);
2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2421 2422 2423
	if (!is_edp(intel_dp))
		return;

2424 2425 2426 2427 2428 2429 2430 2431 2432
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2433
		vlv_detach_power_sequencer(intel_dp);
2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2448 2449
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2450 2451
}

2452
static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2453
{
2454
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2455
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2456
	struct drm_device *dev = encoder->base.dev;
2457
	struct drm_i915_private *dev_priv = dev->dev_private;
2458
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2459
	enum dpio_channel port = vlv_dport_to_channel(dport);
2460 2461
	int pipe = intel_crtc->pipe;
	u32 val;
2462

2463
	mutex_lock(&dev_priv->dpio_lock);
2464

2465
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
2466 2467 2468 2469 2470 2471
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
2472 2473 2474
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
2475

2476 2477 2478
	mutex_unlock(&dev_priv->dpio_lock);

	intel_enable_dp(encoder);
2479 2480
}

2481
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2482 2483 2484 2485
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2486 2487
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2488
	enum dpio_channel port = vlv_dport_to_channel(dport);
2489
	int pipe = intel_crtc->pipe;
2490

2491 2492
	intel_dp_prepare(encoder);

2493
	/* Program Tx lane resets to default */
2494
	mutex_lock(&dev_priv->dpio_lock);
2495
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2496 2497
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2498
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2499 2500 2501 2502 2503 2504
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2505 2506 2507
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
2508
	mutex_unlock(&dev_priv->dpio_lock);
2509 2510
}

2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
	int data, i;
2522
	u32 val;
2523 2524

	mutex_lock(&dev_priv->dpio_lock);
2525

2526 2527 2528 2529 2530 2531 2532 2533 2534
	/* allow hardware to manage TX FIFO reset source */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);

2535
	/* Deassert soft data lane reset*/
2536
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2537
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2538 2539 2540 2541 2542 2543 2544 2545 2546
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2547

2548
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2549
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2550
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2551 2552

	/* Program Tx lane latency optimal setting*/
2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572
	for (i = 0; i < 4; i++) {
		/* Set the latency optimal bit */
		data = (i == 1) ? 0x0 : 0x6;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
				data << DPIO_FRC_LATENCY_SHFIT);

		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
	/* FIXME: Fix up value only after power analysis */

	mutex_unlock(&dev_priv->dpio_lock);

	intel_enable_dp(encoder);
}

2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

2584 2585
	intel_dp_prepare(encoder);

2586 2587
	mutex_lock(&dev_priv->dpio_lock);

2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

	mutex_unlock(&dev_priv->dpio_lock);
}

2639
/*
2640 2641
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
2642 2643 2644
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
2645
 */
2646 2647 2648
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
2649
{
2650 2651
	ssize_t ret;
	int i;
2652

2653 2654 2655 2656 2657 2658 2659
	/*
	 * Sometime we just get the same incorrect byte repeated
	 * over the entire buffer. Doing just one throw away read
	 * initially seems to "solve" it.
	 */
	drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);

2660
	for (i = 0; i < 3; i++) {
2661 2662 2663
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
2664 2665
		msleep(1);
	}
2666

2667
	return ret;
2668 2669 2670 2671 2672 2673 2674
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
2675
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2676
{
2677 2678 2679 2680
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2681 2682
}

2683
/* These are source-specific values. */
2684
static uint8_t
K
Keith Packard 已提交
2685
intel_dp_voltage_max(struct intel_dp *intel_dp)
2686
{
2687
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2688
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2689

2690 2691 2692
	if (INTEL_INFO(dev)->gen >= 9)
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
	else if (IS_VALLEYVIEW(dev))
2693
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2694
	else if (IS_GEN7(dev) && port == PORT_A)
2695
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2696
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
2697
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
2698
	else
2699
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
2700 2701 2702 2703 2704
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2705
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2706
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2707

2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2720
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2721 2722 2723 2724 2725 2726 2727
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2728
		default:
2729
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2730
		}
2731 2732
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2733 2734 2735 2736 2737 2738 2739
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2740
		default:
2741
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2742
		}
2743
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2744
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2745 2746 2747 2748 2749
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
2750
		default:
2751
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2752 2753 2754
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2755 2756 2757 2758 2759 2760 2761
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
2762
		default:
2763
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2764
		}
2765 2766 2767
	}
}

2768 2769 2770 2771 2772
static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2773 2774
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
2775 2776 2777
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
2778
	enum dpio_channel port = vlv_dport_to_channel(dport);
2779
	int pipe = intel_crtc->pipe;
2780 2781

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2782
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
2783 2784
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2785
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2786 2787 2788
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
2789
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2790 2791 2792
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
2793
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2794 2795 2796
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
2797
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2798 2799 2800 2801 2802 2803 2804
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
2805
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
2806 2807
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2808
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2809 2810 2811
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
2812
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2813 2814 2815
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
2816
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2817 2818 2819 2820 2821 2822 2823
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
2824
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
2825 2826
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2827
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2828 2829 2830
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
2831
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2832 2833 2834 2835 2836 2837 2838
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
2839
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
2840 2841
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2842
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

2854
	mutex_lock(&dev_priv->dpio_lock);
2855 2856 2857
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
2858
			 uniqtranscale_reg_value);
2859 2860 2861 2862
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
2863
	mutex_unlock(&dev_priv->dpio_lock);
2864 2865 2866 2867

	return 0;
}

2868 2869 2870 2871 2872 2873
static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
2874
	u32 deemph_reg_value, margin_reg_value, val;
2875 2876
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
2877 2878
	enum pipe pipe = intel_crtc->pipe;
	int i;
2879 2880

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2881
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
2882
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2883
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2884 2885 2886
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
2887
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2888 2889 2890
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
2891
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2892 2893 2894
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
2895
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2896 2897 2898 2899 2900 2901 2902 2903
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
2904
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
2905
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2906
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2907 2908 2909
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
2910
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2911 2912 2913
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
2914
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2915 2916 2917 2918 2919 2920 2921
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
2922
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
2923
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2924
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2925 2926 2927
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
2928
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2929 2930 2931 2932 2933 2934 2935
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
2936
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
2937
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2938
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

	mutex_lock(&dev_priv->dpio_lock);

	/* Clear calc init */
2953 2954
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
2955 2956
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
2957 2958 2959 2960
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
2961 2962
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
2963
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
2964

2965 2966 2967 2968 2969 2970 2971 2972 2973 2974
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);

2975
	/* Program swing deemph */
2976 2977 2978 2979 2980 2981
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
2982 2983

	/* Program swing margin */
2984 2985
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
2986 2987
		val &= ~DPIO_SWING_MARGIN000_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
2988 2989
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
2990 2991

	/* Disable unique transition scale */
2992 2993 2994 2995 2996
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
		val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
	}
2997 2998

	if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
2999
			== DP_TRAIN_PRE_EMPH_LEVEL_0) &&
3000
		((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
3001
			== DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
3002 3003 3004 3005 3006 3007 3008

		/*
		 * The document said it needs to set bit 27 for ch0 and bit 26
		 * for ch1. Might be a typo in the doc.
		 * For now, for this unique transition scale selection, set bit
		 * 27 for ch0 and ch1.
		 */
3009 3010 3011 3012 3013
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
		}
3014

3015 3016 3017 3018 3019 3020
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
			val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
		}
3021 3022 3023
	}

	/* Start swing calculation */
3024 3025 3026 3027 3028 3029 3030
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

	mutex_unlock(&dev_priv->dpio_lock);

	return 0;
}

3042
static void
J
Jani Nikula 已提交
3043 3044
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
3045 3046 3047 3048
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
3049 3050
	uint8_t voltage_max;
	uint8_t preemph_max;
3051

3052
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
3053 3054
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
3055 3056 3057 3058 3059 3060 3061

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
3062
	voltage_max = intel_dp_voltage_max(intel_dp);
3063 3064
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
3065

K
Keith Packard 已提交
3066 3067 3068
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
3069 3070

	for (lane = 0; lane < 4; lane++)
3071
		intel_dp->train_set[lane] = v | p;
3072 3073 3074
}

static uint32_t
3075
intel_gen4_signal_levels(uint8_t train_set)
3076
{
3077
	uint32_t	signal_levels = 0;
3078

3079
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3080
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3081 3082 3083
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3084
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3085 3086
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3087
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3088 3089
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3090
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3091 3092 3093
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3094
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3095
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3096 3097 3098
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3099
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3100 3101
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3102
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3103 3104
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3105
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3106 3107 3108 3109 3110 3111
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3112 3113 3114 3115
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
3116 3117 3118
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3119 3120
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3121
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3122
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3123
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3124 3125
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3126
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3127 3128
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3129
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3130 3131
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3132
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3133
	default:
3134 3135 3136
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3137 3138 3139
	}
}

K
Keith Packard 已提交
3140 3141 3142 3143 3144 3145 3146
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3147
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3148
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3149
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3150
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3151
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3152 3153
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3154
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3155
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3156
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3157 3158
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3159
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3160
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3161
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3162 3163 3164 3165 3166 3167 3168 3169 3170
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3171 3172
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
3173
intel_hsw_signal_levels(uint8_t train_set)
3174
{
3175 3176 3177
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3178
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3179
		return DDI_BUF_TRANS_SELECT(0);
3180
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3181
		return DDI_BUF_TRANS_SELECT(1);
3182
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3183
		return DDI_BUF_TRANS_SELECT(2);
3184
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
3185
		return DDI_BUF_TRANS_SELECT(3);
3186

3187
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3188
		return DDI_BUF_TRANS_SELECT(4);
3189
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3190
		return DDI_BUF_TRANS_SELECT(5);
3191
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3192
		return DDI_BUF_TRANS_SELECT(6);
3193

3194
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3195
		return DDI_BUF_TRANS_SELECT(7);
3196
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3197
		return DDI_BUF_TRANS_SELECT(8);
3198 3199 3200
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
3201
		return DDI_BUF_TRANS_SELECT(0);
3202 3203 3204
	}
}

3205 3206 3207 3208 3209
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3210
	enum port port = intel_dig_port->port;
3211 3212 3213 3214
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

3215
	if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
3216 3217
		signal_levels = intel_hsw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
3218 3219 3220
	} else if (IS_CHERRYVIEW(dev)) {
		signal_levels = intel_chv_signal_levels(intel_dp);
		mask = 0;
3221 3222 3223
	} else if (IS_VALLEYVIEW(dev)) {
		signal_levels = intel_vlv_signal_levels(intel_dp);
		mask = 0;
3224
	} else if (IS_GEN7(dev) && port == PORT_A) {
3225 3226
		signal_levels = intel_gen7_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3227
	} else if (IS_GEN6(dev) && port == PORT_A) {
3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239
		signal_levels = intel_gen6_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
		signal_levels = intel_gen4_signal_levels(train_set);
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

	DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	*DP = (*DP & ~mask) | signal_levels;
}

3240
static bool
C
Chris Wilson 已提交
3241
intel_dp_set_link_train(struct intel_dp *intel_dp,
3242
			uint32_t *DP,
3243
			uint8_t dp_train_pat)
3244
{
3245 3246
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3247
	struct drm_i915_private *dev_priv = dev->dev_private;
3248 3249
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
3250

3251
	_intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3252

3253
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
3254
	POSTING_READ(intel_dp->output_reg);
3255

3256 3257
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
3258
	    DP_TRAINING_PATTERN_DISABLE) {
3259 3260 3261 3262 3263 3264
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
3265
	}
3266

3267 3268
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);
3269 3270

	return ret == len;
3271 3272
}

3273 3274 3275 3276
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
3277
	memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
3278 3279 3280 3281 3282 3283
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
3284
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

3297 3298
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
				intel_dp->train_set, intel_dp->lane_count);
3299 3300 3301 3302

	return ret == intel_dp->lane_count;
}

3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3334
/* Enable corresponding port and start training pattern 1 */
3335
void
3336
intel_dp_start_link_train(struct intel_dp *intel_dp)
3337
{
3338
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
3339
	struct drm_device *dev = encoder->dev;
3340 3341
	int i;
	uint8_t voltage;
3342
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
3343
	uint32_t DP = intel_dp->DP;
3344
	uint8_t link_config[2];
3345

P
Paulo Zanoni 已提交
3346
	if (HAS_DDI(dev))
3347 3348
		intel_ddi_prepare_link_retrain(encoder);

3349
	/* Write the link configuration data */
3350 3351 3352 3353
	link_config[0] = intel_dp->link_bw;
	link_config[1] = intel_dp->lane_count;
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
3354
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
3355 3356 3357

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
3358
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
3359 3360

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
3361

3362 3363 3364 3365 3366 3367 3368 3369
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

3370
	voltage = 0xff;
3371 3372
	voltage_tries = 0;
	loop_tries = 0;
3373
	for (;;) {
3374
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3375

3376
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
3377 3378
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3379
			break;
3380
		}
3381

3382
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3383
			DRM_DEBUG_KMS("clock recovery OK\n");
3384 3385 3386 3387 3388 3389
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3390
				break;
3391
		if (i == intel_dp->lane_count) {
3392 3393
			++loop_tries;
			if (loop_tries == 5) {
3394
				DRM_ERROR("too many full retries, give up\n");
3395 3396
				break;
			}
3397 3398 3399
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
3400 3401 3402
			voltage_tries = 0;
			continue;
		}
3403

3404
		/* Check to see if we've tried the same voltage 5 times */
3405
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
3406
			++voltage_tries;
3407
			if (voltage_tries == 5) {
3408
				DRM_ERROR("too many voltage retries, give up\n");
3409 3410 3411 3412 3413
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
3414

3415 3416 3417 3418 3419
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3420 3421
	}

3422 3423 3424
	intel_dp->DP = DP;
}

3425
void
3426 3427 3428
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
3429
	int tries, cr_tries;
3430
	uint32_t DP = intel_dp->DP;
3431 3432 3433 3434 3435
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

	/* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
	if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
		training_pattern = DP_TRAINING_PATTERN_3;
3436

3437
	/* channel equalization */
3438
	if (!intel_dp_set_link_train(intel_dp, &DP,
3439
				     training_pattern |
3440 3441 3442 3443 3444
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

3445
	tries = 0;
3446
	cr_tries = 0;
3447 3448
	channel_eq = false;
	for (;;) {
3449
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3450

3451 3452 3453 3454 3455
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

3456
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
3457 3458
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3459
			break;
3460
		}
3461

3462
		/* Make sure clock is still ok */
3463
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3464
			intel_dp_start_link_train(intel_dp);
3465
			intel_dp_set_link_train(intel_dp, &DP,
3466
						training_pattern |
3467
						DP_LINK_SCRAMBLING_DISABLE);
3468 3469 3470 3471
			cr_tries++;
			continue;
		}

3472
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3473 3474 3475
			channel_eq = true;
			break;
		}
3476

3477 3478 3479
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_start_link_train(intel_dp);
3480
			intel_dp_set_link_train(intel_dp, &DP,
3481
						training_pattern |
3482
						DP_LINK_SCRAMBLING_DISABLE);
3483 3484 3485 3486
			tries = 0;
			cr_tries++;
			continue;
		}
3487

3488 3489 3490 3491 3492
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3493
		++tries;
3494
	}
3495

3496 3497 3498 3499
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

3500
	if (channel_eq)
M
Masanari Iida 已提交
3501
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
3502

3503 3504 3505 3506
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
3507
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
3508
				DP_TRAINING_PATTERN_DISABLE);
3509 3510 3511
}

static void
C
Chris Wilson 已提交
3512
intel_dp_link_down(struct intel_dp *intel_dp)
3513
{
3514
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3515
	enum port port = intel_dig_port->port;
3516
	struct drm_device *dev = intel_dig_port->base.base.dev;
3517
	struct drm_i915_private *dev_priv = dev->dev_private;
3518 3519
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
C
Chris Wilson 已提交
3520
	uint32_t DP = intel_dp->DP;
3521

3522
	if (WARN_ON(HAS_DDI(dev)))
3523 3524
		return;

3525
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3526 3527
		return;

3528
	DRM_DEBUG_KMS("\n");
3529

3530
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
3531
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
3532
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
3533
	} else {
3534 3535 3536 3537
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
3538
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
3539
	}
3540
	POSTING_READ(intel_dp->output_reg);
3541

3542
	if (HAS_PCH_IBX(dev) &&
3543
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
3544
		struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
3545

3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
3560 3561 3562 3563
		if (WARN_ON(crtc == NULL)) {
			/* We should never try to disable a port without a crtc
			 * attached. For paranoia keep the code around for a
			 * bit. */
3564 3565 3566
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
3567
			intel_wait_for_vblank(dev, intel_crtc->pipe);
3568 3569
	}

3570
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
3571 3572
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
3573
	msleep(intel_dp->panel_power_down_delay);
3574 3575
}

3576 3577
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3578
{
R
Rodrigo Vivi 已提交
3579 3580 3581 3582
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

3583 3584
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3585
		return false; /* aux transfer failed */
3586

3587
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3588

3589 3590 3591
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3592 3593
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3594
	if (is_edp(intel_dp)) {
3595 3596 3597
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3598 3599
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3600
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3601
		}
3602 3603
	}

3604
	/* Training Pattern 3 support, both source and sink */
3605
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3606 3607
	    intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
	    (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
3608
		intel_dp->use_tps3 = true;
3609
		DRM_DEBUG_KMS("Displayport TPS3 supported\n");
3610 3611 3612
	} else
		intel_dp->use_tps3 = false;

3613 3614 3615 3616 3617 3618 3619
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3620 3621 3622
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3623 3624 3625
		return false; /* downstream port status fetch failed */

	return true;
3626 3627
}

3628 3629 3630 3631 3632 3633 3634 3635
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3636
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3637 3638 3639
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3640
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3641 3642 3643 3644
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669
static bool
intel_dp_probe_mst(struct intel_dp *intel_dp)
{
	u8 buf[1];

	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
		if (buf[0] & DP_MST_CAP) {
			DRM_DEBUG_KMS("Sink is MST capable\n");
			intel_dp->is_mst = true;
		} else {
			DRM_DEBUG_KMS("Sink is not MST capable\n");
			intel_dp->is_mst = false;
		}
	}

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	return intel_dp->is_mst;
}

3670 3671 3672 3673 3674 3675
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3676 3677 3678
	u8 buf;
	int test_crc_count;
	int attempts = 6;
3679

R
Rodrigo Vivi 已提交
3680
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3681
		return -EIO;
3682

R
Rodrigo Vivi 已提交
3683
	if (!(buf & DP_TEST_CRC_SUPPORTED))
3684 3685
		return -ENOTTY;

3686 3687 3688
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3689
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3690
				buf | DP_TEST_SINK_START) < 0)
3691
		return -EIO;
3692

3693
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3694
		return -EIO;
R
Rodrigo Vivi 已提交
3695
	test_crc_count = buf & DP_TEST_COUNT_MASK;
3696

R
Rodrigo Vivi 已提交
3697
	do {
3698 3699 3700
		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0)
			return -EIO;
R
Rodrigo Vivi 已提交
3701 3702 3703 3704
		intel_wait_for_vblank(dev, intel_crtc->pipe);
	} while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);

	if (attempts == 0) {
3705 3706
		DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
		return -ETIMEDOUT;
R
Rodrigo Vivi 已提交
3707
	}
3708

3709
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
3710
		return -EIO;
3711

3712 3713 3714 3715 3716
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
			       buf & ~DP_TEST_SINK_START) < 0)
		return -EIO;
3717

3718 3719 3720
	return 0;
}

3721 3722 3723
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3724 3725 3726
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3727 3728
}

3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3743 3744 3745 3746
static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
3747
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
3748 3749
}

3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
			if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_complete_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

			DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
					DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

3807 3808 3809 3810 3811 3812 3813 3814
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */
P
Paulo Zanoni 已提交
3815
void
C
Chris Wilson 已提交
3816
intel_dp_check_link_status(struct intel_dp *intel_dp)
3817
{
3818
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3819
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3820
	u8 sink_irq_vector;
3821
	u8 link_status[DP_LINK_STATUS_SIZE];
3822

3823 3824
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

3825
	if (!intel_encoder->connectors_active)
3826
		return;
3827

3828
	if (WARN_ON(!intel_encoder->base.crtc))
3829 3830
		return;

3831 3832 3833
	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

3834
	/* Try to read receiver status if the link appears to be up */
3835
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
3836 3837 3838
		return;
	}

3839
	/* Now read the DPCD to see if it's actually running */
3840
	if (!intel_dp_get_dpcd(intel_dp)) {
3841 3842 3843
		return;
	}

3844 3845 3846 3847
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
3848 3849 3850
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
3851 3852 3853 3854 3855 3856 3857

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

3858
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3859
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3860
			      intel_encoder->base.name);
3861 3862
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
3863
		intel_dp_stop_link_train(intel_dp);
3864
	}
3865 3866
}

3867
/* XXX this is probably wrong for multiple downstream ports */
3868
static enum drm_connector_status
3869
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
3870
{
3871 3872 3873 3874 3875 3876 3877 3878
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
3879
		return connector_status_connected;
3880 3881

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
3882 3883
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
3884
		uint8_t reg;
3885 3886 3887

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
3888
			return connector_status_unknown;
3889

3890 3891
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
3892 3893 3894
	}

	/* If no HPD, poke DDC gently */
3895
	if (drm_probe_ddc(&intel_dp->aux.ddc))
3896
		return connector_status_connected;
3897 3898

	/* Well we tried, say unknown for unreliable port types */
3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
3911 3912 3913

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
3914
	return connector_status_disconnected;
3915 3916
}

3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

3930
static enum drm_connector_status
Z
Zhenyu Wang 已提交
3931
ironlake_dp_detect(struct intel_dp *intel_dp)
3932
{
3933
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3934 3935
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3936

3937 3938 3939
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

3940
	return intel_dp_detect_dpcd(intel_dp);
3941 3942
}

3943 3944
static int g4x_digital_port_connected(struct drm_device *dev,
				       struct intel_digital_port *intel_dig_port)
3945 3946
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3947
	uint32_t bit;
3948

3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960
	if (IS_VALLEYVIEW(dev)) {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
			break;
		default:
3961
			return -EINVAL;
3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974
		}
	} else {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
			break;
		default:
3975
			return -EINVAL;
3976
		}
3977 3978
	}

3979
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004
		return 0;
	return 1;
}

static enum drm_connector_status
g4x_dp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	int ret;

	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

	ret = g4x_digital_port_connected(dev, intel_dig_port);
	if (ret == -EINVAL)
		return connector_status_unknown;
	else if (ret == 0)
4005 4006
		return connector_status_disconnected;

4007
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4008 4009
}

4010
static struct edid *
4011
intel_dp_get_edid(struct intel_dp *intel_dp)
4012
{
4013
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4014

4015 4016 4017 4018
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4019 4020
			return NULL;

J
Jani Nikula 已提交
4021
		return drm_edid_duplicate(intel_connector->edid);
4022 4023 4024 4025
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4026

4027 4028 4029 4030 4031
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4032

4033 4034 4035 4036 4037 4038 4039
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4040 4041
}

4042 4043
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4044
{
4045
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4046

4047 4048
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4049

4050 4051
	intel_dp->has_audio = false;
}
4052

4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063
static enum intel_display_power_domain
intel_dp_power_get(struct intel_dp *dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	enum intel_display_power_domain power_domain;

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(to_i915(encoder->base.dev), power_domain);

	return power_domain;
}
4064

4065 4066 4067 4068 4069 4070
static void
intel_dp_power_put(struct intel_dp *dp,
		   enum intel_display_power_domain power_domain)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	intel_display_power_put(to_i915(encoder->base.dev), power_domain);
4071 4072
}

Z
Zhenyu Wang 已提交
4073 4074 4075 4076
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4077 4078
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4079
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4080
	enum drm_connector_status status;
4081
	enum intel_display_power_domain power_domain;
4082
	bool ret;
Z
Zhenyu Wang 已提交
4083

4084
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4085
		      connector->base.id, connector->name);
4086
	intel_dp_unset_edid(intel_dp);
4087

4088 4089 4090 4091
	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4092
		return connector_status_disconnected;
4093 4094
	}

4095
	power_domain = intel_dp_power_get(intel_dp);
Z
Zhenyu Wang 已提交
4096

4097 4098 4099 4100
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
	else if (HAS_PCH_SPLIT(dev))
Z
Zhenyu Wang 已提交
4101 4102 4103 4104
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
	if (status != connector_status_connected)
4105
		goto out;
Z
Zhenyu Wang 已提交
4106

4107 4108
	intel_dp_probe_oui(intel_dp);

4109 4110 4111 4112 4113 4114 4115 4116 4117 4118
	ret = intel_dp_probe_mst(intel_dp);
	if (ret) {
		/* if we are in MST mode then this connector
		   won't appear connected or have anything with EDID on it */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		status = connector_status_disconnected;
		goto out;
	}

4119
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4120

4121 4122
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4123 4124 4125
	status = connector_status_connected;

out:
4126
	intel_dp_power_put(intel_dp, power_domain);
4127
	return status;
4128 4129
}

4130 4131
static void
intel_dp_force(struct drm_connector *connector)
4132
{
4133
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4134
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4135
	enum intel_display_power_domain power_domain;
4136

4137 4138 4139
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4140

4141 4142
	if (connector->status != connector_status_connected)
		return;
4143

4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164
	power_domain = intel_dp_power_get(intel_dp);

	intel_dp_set_edid(intel_dp);

	intel_dp_power_put(intel_dp, power_domain);

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4165

4166
	/* if eDP has no EDID, fall back to fixed mode */
4167 4168
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4169
		struct drm_display_mode *mode;
4170 4171

		mode = drm_mode_duplicate(connector->dev,
4172
					  intel_connector->panel.fixed_mode);
4173
		if (mode) {
4174 4175 4176 4177
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4178

4179
	return 0;
4180 4181
}

4182 4183 4184 4185
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4186
	struct edid *edid;
4187

4188 4189
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4190
		has_audio = drm_detect_monitor_audio(edid);
4191

4192 4193 4194
	return has_audio;
}

4195 4196 4197 4198 4199
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4200
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
4201
	struct intel_connector *intel_connector = to_intel_connector(connector);
4202 4203
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4204 4205
	int ret;

4206
	ret = drm_object_property_set_value(&connector->base, property, val);
4207 4208 4209
	if (ret)
		return ret;

4210
	if (property == dev_priv->force_audio_property) {
4211 4212 4213 4214
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4215 4216
			return 0;

4217
		intel_dp->force_audio = i;
4218

4219
		if (i == HDMI_AUDIO_AUTO)
4220 4221
			has_audio = intel_dp_detect_audio(connector);
		else
4222
			has_audio = (i == HDMI_AUDIO_ON);
4223 4224

		if (has_audio == intel_dp->has_audio)
4225 4226
			return 0;

4227
		intel_dp->has_audio = has_audio;
4228 4229 4230
		goto done;
	}

4231
	if (property == dev_priv->broadcast_rgb_property) {
4232 4233 4234
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
4250 4251 4252 4253 4254

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

4255 4256 4257
		goto done;
	}

4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4274 4275 4276
	return -EINVAL;

done:
4277 4278
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4279 4280 4281 4282

	return 0;
}

4283
static void
4284
intel_dp_connector_destroy(struct drm_connector *connector)
4285
{
4286
	struct intel_connector *intel_connector = to_intel_connector(connector);
4287

4288
	kfree(intel_connector->detect_edid);
4289

4290 4291 4292
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4293 4294 4295
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4296
		intel_panel_fini(&intel_connector->panel);
4297

4298
	drm_connector_cleanup(connector);
4299
	kfree(connector);
4300 4301
}

P
Paulo Zanoni 已提交
4302
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4303
{
4304 4305
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4306

4307
	drm_dp_aux_unregister(&intel_dp->aux);
4308
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4309
	drm_encoder_cleanup(encoder);
4310 4311
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4312 4313 4314 4315
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4316
		pps_lock(intel_dp);
4317
		edp_panel_vdd_off_sync(intel_dp);
4318 4319
		pps_unlock(intel_dp);

4320 4321 4322 4323
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4324
	}
4325
	kfree(intel_dig_port);
4326 4327
}

4328 4329 4330 4331 4332 4333 4334
static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4335 4336 4337 4338
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4339
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4340
	pps_lock(intel_dp);
4341
	edp_panel_vdd_off_sync(intel_dp);
4342
	pps_unlock(intel_dp);
4343 4344
}

4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
	power_domain = intel_display_port_power_domain(&intel_dig_port->base);
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4370 4371
static void intel_dp_encoder_reset(struct drm_encoder *encoder)
{
4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390
	struct intel_dp *intel_dp;

	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	intel_dp = enc_to_intel_dp(encoder);

	pps_lock(intel_dp);

	/*
	 * Read out the current power sequencer assignment,
	 * in case the BIOS did something with it.
	 */
	if (IS_VALLEYVIEW(encoder->dev))
		vlv_initial_power_sequencer_setup(intel_dp);

	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4391 4392
}

4393
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4394
	.dpms = intel_connector_dpms,
4395
	.detect = intel_dp_detect,
4396
	.force = intel_dp_force,
4397
	.fill_modes = drm_helper_probe_single_connector_modes,
4398
	.set_property = intel_dp_set_property,
4399
	.destroy = intel_dp_connector_destroy,
4400 4401 4402 4403 4404
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
4405
	.best_encoder = intel_best_encoder,
4406 4407 4408
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4409
	.reset = intel_dp_encoder_reset,
4410
	.destroy = intel_dp_encoder_destroy,
4411 4412
};

4413
void
4414
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
4415
{
4416
	return;
4417
}
4418

4419 4420 4421 4422
bool
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4423
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4424 4425
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
4426 4427 4428
	enum intel_display_power_domain power_domain;
	bool ret = true;

4429 4430
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
		intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
4431

4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
		return false;
	}

4444 4445
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4446
		      long_hpd ? "long" : "short");
4447

4448 4449 4450
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

4451
	if (long_hpd) {
4452 4453 4454 4455 4456 4457 4458 4459

		if (HAS_PCH_SPLIT(dev)) {
			if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
				goto mst_fail;
		} else {
			if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
				goto mst_fail;
		}
4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471

		if (!intel_dp_get_dpcd(intel_dp)) {
			goto mst_fail;
		}

		intel_dp_probe_oui(intel_dp);

		if (!intel_dp_probe_mst(intel_dp))
			goto mst_fail;

	} else {
		if (intel_dp->is_mst) {
4472
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
4473 4474 4475 4476 4477 4478 4479 4480
				goto mst_fail;
		}

		if (!intel_dp->is_mst) {
			/*
			 * we'll check the link status via the normal hot plug path later -
			 * but for short hpds we should check it now
			 */
4481
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4482
			intel_dp_check_link_status(intel_dp);
4483
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
4484 4485
		}
	}
4486 4487
	ret = false;
	goto put_power;
4488 4489 4490 4491 4492 4493 4494
mst_fail:
	/* if we were in MST mode, and device is not there get out of MST mode */
	if (intel_dp->is_mst) {
		DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
		intel_dp->is_mst = false;
		drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	}
4495 4496 4497 4498
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4499 4500
}

4501 4502
/* Return which DP Port should be selected for Transcoder DP control */
int
4503
intel_trans_dp_port_sel(struct drm_crtc *crtc)
4504 4505
{
	struct drm_device *dev = crtc->dev;
4506 4507
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
4508

4509 4510
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
4511

4512 4513
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
4514
			return intel_dp->output_reg;
4515
	}
C
Chris Wilson 已提交
4516

4517 4518 4519
	return -1;
}

4520
/* check the VBT to see whether the eDP is on DP-D port */
4521
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
4522 4523
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4524
	union child_device_config *p_child;
4525
	int i;
4526 4527 4528 4529 4530
	static const short port_mapping[] = {
		[PORT_B] = PORT_IDPB,
		[PORT_C] = PORT_IDPC,
		[PORT_D] = PORT_IDPD,
	};
4531

4532 4533 4534
	if (port == PORT_A)
		return true;

4535
	if (!dev_priv->vbt.child_dev_num)
4536 4537
		return false;

4538 4539
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
4540

4541
		if (p_child->common.dvo_port == port_mapping[port] &&
4542 4543
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
4544 4545 4546 4547 4548
			return true;
	}
	return false;
}

4549
void
4550 4551
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4552 4553
	struct intel_connector *intel_connector = to_intel_connector(connector);

4554
	intel_attach_force_audio_property(connector);
4555
	intel_attach_broadcast_rgb_property(connector);
4556
	intel_dp->color_range_auto = true;
4557 4558 4559

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
4560 4561
		drm_object_attach_property(
			&connector->base,
4562
			connector->dev->mode_config.scaling_mode_property,
4563 4564
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
4565
	}
4566 4567
}

4568 4569 4570 4571 4572 4573 4574
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

4575 4576
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
4577
				    struct intel_dp *intel_dp)
4578 4579
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4580 4581
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;
4582
	u32 pp_on, pp_off, pp_div, pp;
4583
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
4584

V
Ville Syrjälä 已提交
4585 4586
	lockdep_assert_held(&dev_priv->pps_mutex);

4587 4588 4589 4590
	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

4591
	if (HAS_PCH_SPLIT(dev)) {
4592
		pp_ctrl_reg = PCH_PP_CONTROL;
4593 4594 4595 4596
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
4597 4598 4599 4600 4601 4602
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
4603
	}
4604 4605 4606

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
4607
	pp = ironlake_get_pp_control(intel_dp);
4608
	I915_WRITE(pp_ctrl_reg, pp);
4609

4610 4611 4612
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

4633
	vbt = dev_priv->vbt.edp_pps;
4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
4652
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
4653 4654 4655 4656 4657 4658 4659 4660 4661
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

4662
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
4663 4664 4665 4666 4667 4668 4669
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

4670 4671 4672 4673 4674 4675 4676 4677 4678 4679
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4680
					      struct intel_dp *intel_dp)
4681 4682
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4683 4684 4685
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;
4686
	enum port port = dp_to_dig_port(intel_dp)->port;
4687
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
4688

V
Ville Syrjälä 已提交
4689
	lockdep_assert_held(&dev_priv->pps_mutex);
4690 4691 4692 4693 4694 4695

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
4696 4697 4698 4699 4700
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
4701 4702
	}

4703 4704 4705 4706 4707 4708 4709 4710
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
4711
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
4712 4713
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
4714
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
4715 4716
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
4717
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
4718
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
4719 4720 4721 4722
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
4723
	if (IS_VALLEYVIEW(dev)) {
4724
		port_sel = PANEL_PORT_SELECT_VLV(port);
4725
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
4726
		if (port == PORT_A)
4727
			port_sel = PANEL_PORT_SELECT_DPA;
4728
		else
4729
			port_sel = PANEL_PORT_SELECT_DPD;
4730 4731
	}

4732 4733 4734 4735 4736
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
4737 4738

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
4739 4740 4741
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
4742 4743
}

4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764
void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp = NULL;
	struct intel_crtc_config *config = NULL;
	struct intel_crtc *intel_crtc = NULL;
	struct intel_connector *intel_connector = dev_priv->drrs.connector;
	u32 reg, val;
	enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

	if (intel_connector == NULL) {
		DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
		return;
	}

4765
	/*
4766 4767
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
4768
	 */
4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804

	encoder = intel_attached_encoder(&intel_connector->base);
	intel_dp = enc_to_intel_dp(&encoder->base);
	intel_crtc = encoder->new_crtc;

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

	config = &intel_crtc->config;

	if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

	if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
		index = DRRS_LOW_RR;

	if (index == intel_dp->drrs_state.refresh_rate_type) {
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

	if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
		reg = PIPECONF(intel_crtc->config.cpu_transcoder);
		val = I915_READ(reg);
		if (index > DRRS_HIGH_RR) {
			val |= PIPECONF_EDP_RR_MODE_SWITCH;
4805
			intel_dp_set_m_n(intel_crtc);
4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827
		} else {
			val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
		}
		I915_WRITE(reg, val);
	}

	/*
	 * mutex taken to ensure that there is no race between differnt
	 * drrs calls trying to update refresh rate. This scenario may occur
	 * in future when idleness detection based DRRS in kernel and
	 * possible calls from user space to set differnt RR are made.
	 */

	mutex_lock(&intel_dp->drrs_state.mutex);

	intel_dp->drrs_state.refresh_rate_type = index;

	mutex_unlock(&intel_dp->drrs_state.mutex);

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844
static struct drm_display_mode *
intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector,
			struct drm_display_mode *fixed_mode)
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
4845
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
4846 4847 4848 4849 4850 4851 4852
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
4853
		DRM_DEBUG_KMS("DRRS not supported\n");
4854 4855 4856
		return NULL;
	}

4857 4858 4859 4860
	dev_priv->drrs.connector = intel_connector;

	mutex_init(&intel_dp->drrs_state.mutex);

4861 4862 4863
	intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;

	intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
4864
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
4865 4866 4867
	return downclock_mode;
}

4868
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
4869
				     struct intel_connector *intel_connector)
4870 4871 4872
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4873 4874
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
4875 4876
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
4877
	struct drm_display_mode *downclock_mode = NULL;
4878 4879 4880
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
4881
	enum pipe pipe = INVALID_PIPE;
4882

4883 4884
	intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;

4885 4886 4887
	if (!is_edp(intel_dp))
		return true;

4888 4889 4890
	pps_lock(intel_dp);
	intel_edp_panel_vdd_sanitize(intel_dp);
	pps_unlock(intel_dp);
4891

4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906
	/* Cache DPCD and EDID for edp. */
	has_dpcd = intel_dp_get_dpcd(intel_dp);

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
4907
	pps_lock(intel_dp);
4908
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
4909
	pps_unlock(intel_dp);
4910

4911
	mutex_lock(&dev->mode_config.mutex);
4912
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
4931 4932 4933
			downclock_mode = intel_dp_drrs_init(
						intel_dig_port,
						intel_connector, fixed_mode);
4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
4945
	mutex_unlock(&dev->mode_config.mutex);
4946

4947 4948 4949
	if (IS_VALLEYVIEW(dev)) {
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
		if (IS_CHERRYVIEW(dev))
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
4969 4970
	}

4971
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
4972
	intel_connector->panel.backlight_power = intel_edp_backlight_power;
4973
	intel_panel_setup_backlight(connector, pipe);
4974 4975 4976 4977

	return true;
}

4978
bool
4979 4980
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
4981
{
4982 4983 4984 4985
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
4986
	struct drm_i915_private *dev_priv = dev->dev_private;
4987
	enum port port = intel_dig_port->port;
4988
	int type;
4989

4990 4991
	intel_dp->pps_pipe = INVALID_PIPE;

4992
	/* intel_dp vfuncs */
4993 4994 4995
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_VALLEYVIEW(dev))
4996 4997 4998 4999 5000 5001 5002 5003
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

5004 5005 5006 5007
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
5008

5009 5010
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5011
	intel_dp->attached_connector = intel_connector;
5012

5013
	if (intel_dp_is_edp(dev, port))
5014
		type = DRM_MODE_CONNECTOR_eDP;
5015 5016
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5017

5018 5019 5020 5021 5022 5023 5024 5025
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5026 5027 5028 5029 5030
	/* eDP only on port B and/or C on vlv/chv */
	if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
		return false;

5031 5032 5033 5034
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5035
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5036 5037 5038 5039 5040
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5041
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5042
			  edp_panel_vdd_work);
5043

5044
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5045
	drm_connector_register(connector);
5046

P
Paulo Zanoni 已提交
5047
	if (HAS_DDI(dev))
5048 5049 5050
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
5051
	intel_connector->unregister = intel_dp_connector_unregister;
5052

5053
	/* Set up the hotplug pin. */
5054 5055
	switch (port) {
	case PORT_A:
5056
		intel_encoder->hpd_pin = HPD_PORT_A;
5057 5058
		break;
	case PORT_B:
5059
		intel_encoder->hpd_pin = HPD_PORT_B;
5060 5061
		break;
	case PORT_C:
5062
		intel_encoder->hpd_pin = HPD_PORT_C;
5063 5064
		break;
	case PORT_D:
5065
		intel_encoder->hpd_pin = HPD_PORT_D;
5066 5067
		break;
	default:
5068
		BUG();
5069 5070
	}

5071
	if (is_edp(intel_dp)) {
5072
		pps_lock(intel_dp);
5073 5074
		intel_dp_init_panel_power_timestamps(intel_dp);
		if (IS_VALLEYVIEW(dev))
5075
			vlv_initial_power_sequencer_setup(intel_dp);
5076
		else
5077
			intel_dp_init_panel_power_sequencer(dev, intel_dp);
5078
		pps_unlock(intel_dp);
5079
	}
5080

5081
	intel_dp_aux_init(intel_dp, intel_connector);
5082

5083 5084 5085
	/* init MST on ports that can support it */
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
		if (port == PORT_B || port == PORT_C || port == PORT_D) {
5086 5087
			intel_dp_mst_encoder_init(intel_dig_port,
						  intel_connector->base.base.id);
5088 5089 5090
		}
	}

5091
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5092
		drm_dp_aux_unregister(&intel_dp->aux);
5093 5094
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5095 5096 5097 5098
			/*
			 * vdd might still be enabled do to the delayed vdd off.
			 * Make sure vdd is actually turned off here.
			 */
5099
			pps_lock(intel_dp);
5100
			edp_panel_vdd_off_sync(intel_dp);
5101
			pps_unlock(intel_dp);
5102
		}
5103
		drm_connector_unregister(connector);
5104
		drm_connector_cleanup(connector);
5105
		return false;
5106
	}
5107

5108 5109
	intel_dp_add_properties(intel_dp, connector);

5110 5111 5112 5113 5114 5115 5116 5117
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5118 5119

	return true;
5120
}
5121 5122 5123 5124

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
5125
	struct drm_i915_private *dev_priv = dev->dev_private;
5126 5127 5128 5129 5130
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5131
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5132 5133 5134
	if (!intel_dig_port)
		return;

5135
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

5147
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5148 5149
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5150
	intel_encoder->get_config = intel_dp_get_config;
5151
	intel_encoder->suspend = intel_dp_encoder_suspend;
5152
	if (IS_CHERRYVIEW(dev)) {
5153
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5154 5155
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5156
		intel_encoder->post_disable = chv_post_disable_dp;
5157
	} else if (IS_VALLEYVIEW(dev)) {
5158
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5159 5160
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5161
		intel_encoder->post_disable = vlv_post_disable_dp;
5162
	} else {
5163 5164
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5165 5166
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
5167
	}
5168

5169
	intel_dig_port->port = port;
5170 5171
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
5172
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
5173 5174 5175 5176 5177 5178 5179 5180
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5181
	intel_encoder->cloneable = 0;
5182 5183
	intel_encoder->hot_plug = intel_dp_hot_plug;

5184 5185 5186
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
	dev_priv->hpd_irq_port[port] = intel_dig_port;

5187 5188 5189
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
5190
		kfree(intel_connector);
5191
	}
5192
}
5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235

void intel_dp_mst_suspend(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;

		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			if (!intel_dig_port->dp.can_mst)
				continue;
			if (intel_dig_port->dp.is_mst)
				drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
		}
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;
		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			int ret;

			if (!intel_dig_port->dp.can_mst)
				continue;

			ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
			if (ret != 0) {
				intel_dp_check_mst_status(&intel_dig_port->dp);
			}
		}
	}
}