intel_dp.c 136.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33 34 35 36
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
37
#include "intel_drv.h"
38
#include <drm/i915_drm.h>
39 40 41 42
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

62 63
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
C
Chon Ming Lee 已提交
64
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
65 66 67 68
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
	{ DP_LINK_BW_1_62,	/* m2_int = 32, m2_fraction = 1677722 */
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
	{ DP_LINK_BW_2_7,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
	{ DP_LINK_BW_5_4,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};

87 88 89 90 91 92 93 94 95
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
96 97 98
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
99 100
}

101
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
102
{
103 104 105
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
106 107
}

108 109
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
110
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
111 112
}

C
Chris Wilson 已提交
113
static void intel_dp_link_down(struct intel_dp *intel_dp);
114
static bool _edp_panel_vdd_on(struct intel_dp *intel_dp);
115
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
116

117
int
C
Chris Wilson 已提交
118
intel_dp_max_link_bw(struct intel_dp *intel_dp)
119
{
120
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
121
	struct drm_device *dev = intel_dp->attached_connector->base.dev;
122 123 124 125 126

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
127
	case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
128 129
		if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
		     INTEL_INFO(dev)->gen >= 8) &&
130 131 132 133
		    intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
			max_link_bw = DP_LINK_BW_5_4;
		else
			max_link_bw = DP_LINK_BW_2_7;
134
		break;
135
	default:
136 137
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
138 139 140 141 142 143
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	u8 source_max, sink_max;

	source_max = 4;
	if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
	    (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
		source_max = 2;

	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

177
static int
178
intel_dp_link_required(int pixel_clock, int bpp)
179
{
180
	return (pixel_clock * bpp + 9) / 10;
181 182
}

183 184 185 186 187 188
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

189
static enum drm_mode_status
190 191 192
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
193
	struct intel_dp *intel_dp = intel_attached_dp(connector);
194 195
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
196 197
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
198

199 200
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
201 202
			return MODE_PANEL;

203
		if (mode->vdisplay > fixed_mode->vdisplay)
204
			return MODE_PANEL;
205 206

		target_clock = fixed_mode->clock;
207 208
	}

209
	max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
210
	max_lanes = intel_dp_max_lane_count(intel_dp);
211 212 213 214 215

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
216
		return MODE_CLOCK_HIGH;
217 218 219 220

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

221 222 223
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

250 251 252 253 254 255 256
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

257 258 259 260
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out);
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *out);

static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	enum pipe pipe;

	/* modeset should have pipe */
	if (crtc)
		return to_intel_crtc(crtc)->pipe;

	/* init time, try to find a pipe with this port selected */
	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
		if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
			return pipe;
		if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
			return pipe;
	}

	/* shrug */
	return PIPE_A;
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp_div;
	u32 pp_ctrl_reg, pp_div_reg;
	enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

	if (IS_VALLEYVIEW(dev)) {
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

	return 0;
}

372
static bool edp_have_panel_power(struct intel_dp *intel_dp)
373
{
374
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
375 376
	struct drm_i915_private *dev_priv = dev->dev_private;

377
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
378 379
}

380
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
381
{
382
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
383
	struct drm_i915_private *dev_priv = dev->dev_private;
384 385 386
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
387

388 389
	power_domain = intel_display_port_power_domain(intel_encoder);
	return intel_display_power_enabled(dev_priv, power_domain) &&
390
	       (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
391 392
}

393 394 395
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
396
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
397
	struct drm_i915_private *dev_priv = dev->dev_private;
398

399 400
	if (!is_edp(intel_dp))
		return;
401

402
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
403 404
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
405 406
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
407 408 409
	}
}

410 411 412 413 414 415
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
416
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
417 418 419
	uint32_t status;
	bool done;

420
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
421
	if (has_aux_irq)
422
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
423
					  msecs_to_jiffies_timeout(10));
424 425 426 427 428 429 430 431 432 433
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

434
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
435
{
436 437
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
438

439 440 441
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
442
	 */
443 444 445 446 447 448 449 450 451 452 453 454 455
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
		if (IS_GEN6(dev) || IS_GEN7(dev))
456
			return 200; /* SNB & IVB eDP input clock at 400Mhz */
457
		else
458
			return 225; /* eDP input clock at 450Mhz */
459 460 461 462 463 464 465 466 467 468 469 470 471 472 473
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
		return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
474 475
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
476 477 478 479 480
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
481
	} else  {
482
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
483
	}
484 485
}

486 487 488 489 490
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
511
	       DP_AUX_CH_CTL_DONE |
512
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
513
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
514
	       timeout |
515
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
516 517
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
518
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
519 520
}

521 522 523 524 525 526 527 528 529 530
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
531
	uint32_t aux_clock_divider;
532 533
	int i, ret, recv_bytes;
	uint32_t status;
534
	int try, clock = 0;
535
	bool has_aux_irq = HAS_AUX_IRQ(dev);
536 537 538
	bool vdd;

	vdd = _edp_panel_vdd_on(intel_dp);
539 540 541 542 543 544 545 546

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
547

548 549
	intel_aux_display_runtime_get(dev_priv);

550 551
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
552
		status = I915_READ_NOTRACE(ch_ctl);
553 554 555 556 557 558 559 560
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
561 562
		ret = -EBUSY;
		goto out;
563 564
	}

565 566 567 568 569 570
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

571
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
572 573 574 575
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
576

577 578 579 580 581 582 583 584
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
					   pack_aux(send + i, send_bytes - i));

			/* Send the command and wait for it to complete */
585
			I915_WRITE(ch_ctl, send_ctl);
586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

			if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
				      DP_AUX_CH_CTL_RECEIVE_ERROR))
				continue;
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
602
		if (status & DP_AUX_CH_CTL_DONE)
603 604 605 606
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
607
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
608 609
		ret = -EBUSY;
		goto out;
610 611 612 613 614
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
615
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
616
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
617 618
		ret = -EIO;
		goto out;
619
	}
620 621 622

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
623
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
624
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
625 626
		ret = -ETIMEDOUT;
		goto out;
627 628 629 630 631 632 633
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
634

635 636 637
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
638

639 640 641
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
642
	intel_aux_display_runtime_put(dev_priv);
643

644 645 646
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

647
	return ret;
648 649
}

650 651
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
652 653
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
654
{
655 656 657
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
658 659
	int ret;

660 661 662 663
	txbuf[0] = msg->request << 4;
	txbuf[1] = msg->address >> 8;
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
664

665 666 667
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
668
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
669
		rxsize = 1;
670

671 672
		if (WARN_ON(txsize > 20))
			return -E2BIG;
673

674
		memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
675

676 677 678
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
679

680 681 682 683
			/* Return payload size. */
			ret = msg->size;
		}
		break;
684

685 686
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
687
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
688
		rxsize = msg->size + 1;
689

690 691
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
692

693 694 695 696 697 698 699 700 701 702 703
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
704
		}
705 706 707 708 709
		break;

	default:
		ret = -EINVAL;
		break;
710
	}
711

712
	return ret;
713 714
}

715 716 717 718
static void
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
719 720
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
721
	const char *name = NULL;
722 723
	int ret;

724 725 726
	switch (port) {
	case PORT_A:
		intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
727
		name = "DPDDC-A";
728
		break;
729 730
	case PORT_B:
		intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
731
		name = "DPDDC-B";
732
		break;
733 734
	case PORT_C:
		intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
735
		name = "DPDDC-C";
736
		break;
737 738
	case PORT_D:
		intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
739
		name = "DPDDC-D";
740 741 742
		break;
	default:
		BUG();
743 744
	}

745 746
	if (!HAS_DDI(dev))
		intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
747

748
	intel_dp->aux.name = name;
749 750
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
751

752 753
	DRM_DEBUG_KMS("registering %s bus for %s\n", name,
		      connector->base.kdev->kobj.name);
754

755
	ret = drm_dp_aux_register(&intel_dp->aux);
756
	if (ret < 0) {
757
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
758 759
			  name, ret);
		return;
760
	}
761

762 763 764 765 766
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
767
		drm_dp_aux_unregister(&intel_dp->aux);
768
	}
769 770
}

771 772 773 774 775
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

776 777 778
	if (!intel_connector->mst_port)
		sysfs_remove_link(&intel_connector->base.kdev->kobj,
				  intel_dp->aux.ddc.dev.kobj.name);
779 780 781
	intel_connector_unregister(intel_connector);
}

782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797
static void
hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
{
	switch (link_bw) {
	case DP_LINK_BW_1_62:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
		break;
	case DP_LINK_BW_2_7:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
		break;
	case DP_LINK_BW_5_4:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
		break;
	}
}

798 799 800 801 802
static void
intel_dp_set_clock(struct intel_encoder *encoder,
		   struct intel_crtc_config *pipe_config, int link_bw)
{
	struct drm_device *dev = encoder->base.dev;
803 804
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
805 806

	if (IS_G4X(dev)) {
807 808
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
809
	} else if (HAS_PCH_SPLIT(dev)) {
810 811
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
812 813 814
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
815
	} else if (IS_VALLEYVIEW(dev)) {
816 817
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
818
	}
819 820 821 822 823 824 825 826 827

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
828 829 830
	}
}

831 832 833 834 835 836 837 838 839 840 841 842 843 844
static void
intel_dp_set_m2_n2(struct intel_crtc *crtc, struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder transcoder = crtc->config.cpu_transcoder;

	I915_WRITE(PIPE_DATA_M2(transcoder),
		TU_SIZE(m_n->tu) | m_n->gmch_m);
	I915_WRITE(PIPE_DATA_N2(transcoder), m_n->gmch_n);
	I915_WRITE(PIPE_LINK_M2(transcoder), m_n->link_m);
	I915_WRITE(PIPE_LINK_N2(transcoder), m_n->link_n);
}

P
Paulo Zanoni 已提交
845
bool
846 847
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_config *pipe_config)
848
{
849
	struct drm_device *dev = encoder->base.dev;
850
	struct drm_i915_private *dev_priv = dev->dev_private;
851 852
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
853
	enum port port = dp_to_dig_port(intel_dp)->port;
854
	struct intel_crtc *intel_crtc = encoder->new_crtc;
855
	struct intel_connector *intel_connector = intel_dp->attached_connector;
856
	int lane_count, clock;
857
	int min_lane_count = 1;
858
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
859
	/* Conveniently, the link BW constants become indices with a shift...*/
860
	int min_clock = 0;
861
	int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
862
	int bpp, mode_rate;
863
	static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
864
	int link_avail, link_clock;
865

866
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
867 868
		pipe_config->has_pch_encoder = true;

869
	pipe_config->has_dp_encoder = true;
870
	pipe_config->has_audio = intel_dp->has_audio;
871

872 873 874
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
875 876 877 878
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
879 880
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
881 882
	}

883
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
884 885
		return false;

886 887
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max bw %02x pixel clock %iKHz\n",
888 889
		      max_lane_count, bws[max_clock],
		      adjusted_mode->crtc_clock);
890

891 892
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
893
	bpp = pipe_config->pipe_bpp;
894 895 896 897 898 899 900
	if (is_edp(intel_dp)) {
		if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp_bpp);
			bpp = dev_priv->vbt.edp_bpp;
		}

901 902 903 904 905 906
		if (IS_BROADWELL(dev)) {
			/* Yes, it's an ugly hack. */
			min_lane_count = max_lane_count;
			DRM_DEBUG_KMS("forcing lane count to max (%u) on BDW\n",
				      min_lane_count);
		} else if (dev_priv->vbt.edp_lanes) {
907 908 909 910 911 912 913 914 915 916 917
			min_lane_count = min(dev_priv->vbt.edp_lanes,
					     max_lane_count);
			DRM_DEBUG_KMS("using min %u lanes per VBT\n",
				      min_lane_count);
		}

		if (dev_priv->vbt.edp_rate) {
			min_clock = min(dev_priv->vbt.edp_rate >> 3, max_clock);
			DRM_DEBUG_KMS("using min %02x link bw per VBT\n",
				      bws[min_clock]);
		}
918
	}
919

920
	for (; bpp >= 6*3; bpp -= 2*3) {
921 922
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
923

924 925
		for (clock = min_clock; clock <= max_clock; clock++) {
			for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
926 927 928 929 930 931 932 933 934 935
				link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
936

937
	return false;
938

939
found:
940 941 942 943 944 945
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
946
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
947 948 949 950 951
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

952
	if (intel_dp->color_range)
953
		pipe_config->limited_color_range = true;
954

955 956
	intel_dp->link_bw = bws[clock];
	intel_dp->lane_count = lane_count;
957
	pipe_config->pipe_bpp = bpp;
958
	pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
959

960 961
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
962
		      pipe_config->port_clock, bpp);
963 964
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
965

966
	intel_link_compute_m_n(bpp, lane_count,
967 968
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
969
			       &pipe_config->dp_m_n);
970

971 972 973 974 975 976 977 978
	if (intel_connector->panel.downclock_mode != NULL &&
		intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

979 980 981 982
	if (HAS_DDI(dev))
		hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
	else
		intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
983

984
	return true;
985 986
}

987
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
988
{
989 990 991
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
992 993 994
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

995
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
996 997 998
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

999
	if (crtc->config.port_clock == 162000) {
1000 1001 1002 1003
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
1004
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
1005
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
1006 1007
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
1008
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
1009
	}
1010

1011 1012 1013 1014 1015 1016
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

1017
static void intel_dp_prepare(struct intel_encoder *encoder)
1018
{
1019
	struct drm_device *dev = encoder->base.dev;
1020
	struct drm_i915_private *dev_priv = dev->dev_private;
1021
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1022
	enum port port = dp_to_dig_port(intel_dp)->port;
1023 1024
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
1025

1026
	/*
K
Keith Packard 已提交
1027
	 * There are four kinds of DP registers:
1028 1029
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1030 1031
	 * 	SNB CPU
	 *	IVB CPU
1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1042

1043 1044 1045 1046
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1047

1048 1049
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1050
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
1051

1052
	if (crtc->config.has_audio) {
1053
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
1054
				 pipe_name(crtc->pipe));
C
Chris Wilson 已提交
1055
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
1056
		intel_write_eld(&encoder->base, adjusted_mode);
1057
	}
1058

1059
	/* Split out the IBX/CPU vs CPT settings */
1060

1061
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
1062 1063 1064 1065 1066 1067
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1068
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1069 1070
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1071
		intel_dp->DP |= crtc->pipe << 29;
1072
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1073
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
1074
			intel_dp->DP |= intel_dp->color_range;
1075 1076 1077 1078 1079 1080 1081

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1082
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1083 1084
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1085 1086 1087 1088 1089 1090
		if (!IS_CHERRYVIEW(dev)) {
			if (crtc->pipe == 1)
				intel_dp->DP |= DP_PIPEB_SELECT;
		} else {
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
		}
1091 1092
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1093
	}
1094 1095
}

1096 1097
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1098

1099 1100
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1101

1102 1103
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1104

1105
static void wait_panel_status(struct intel_dp *intel_dp,
1106 1107
				       u32 mask,
				       u32 value)
1108
{
1109
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1110
	struct drm_i915_private *dev_priv = dev->dev_private;
1111 1112
	u32 pp_stat_reg, pp_ctrl_reg;

1113 1114
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1115

1116
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1117 1118 1119
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1120

1121
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1122
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1123 1124
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1125
	}
1126 1127

	DRM_DEBUG_KMS("Wait complete\n");
1128
}
1129

1130
static void wait_panel_on(struct intel_dp *intel_dp)
1131 1132
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1133
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1134 1135
}

1136
static void wait_panel_off(struct intel_dp *intel_dp)
1137 1138
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1139
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1140 1141
}

1142
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1143 1144
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1145 1146 1147 1148 1149 1150

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1151
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1152 1153
}

1154
static void wait_backlight_on(struct intel_dp *intel_dp)
1155 1156 1157 1158 1159
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1160
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1161 1162 1163 1164
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1165

1166 1167 1168 1169
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1170
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1171
{
1172 1173 1174
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1175

1176
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1177 1178 1179
	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1180 1181
}

1182
static bool _edp_panel_vdd_on(struct intel_dp *intel_dp)
1183
{
1184
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1185 1186
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1187
	struct drm_i915_private *dev_priv = dev->dev_private;
1188
	enum intel_display_power_domain power_domain;
1189
	u32 pp;
1190
	u32 pp_stat_reg, pp_ctrl_reg;
1191
	bool need_to_disable = !intel_dp->want_panel_vdd;
1192

1193
	if (!is_edp(intel_dp))
1194
		return false;
1195 1196

	intel_dp->want_panel_vdd = true;
1197

1198
	if (edp_have_panel_vdd(intel_dp))
1199
		return need_to_disable;
1200

1201 1202
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
1203

1204
	DRM_DEBUG_KMS("Turning eDP VDD on\n");
1205

1206 1207
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1208

1209
	pp = ironlake_get_pp_control(intel_dp);
1210
	pp |= EDP_FORCE_VDD;
1211

1212 1213
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1214 1215 1216 1217 1218

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1219 1220 1221
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1222
	if (!edp_have_panel_power(intel_dp)) {
1223
		DRM_DEBUG_KMS("eDP was not running\n");
1224 1225
		msleep(intel_dp->panel_power_up_delay);
	}
1226 1227 1228 1229

	return need_to_disable;
}

1230
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1231 1232 1233 1234 1235 1236
{
	if (is_edp(intel_dp)) {
		bool vdd = _edp_panel_vdd_on(intel_dp);

		WARN(!vdd, "eDP VDD already requested on\n");
	}
1237 1238
}

1239
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1240
{
1241
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1242 1243
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1244
	u32 pp_stat_reg, pp_ctrl_reg;
1245

1246
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
1247

1248
	if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
1249 1250 1251 1252 1253
		struct intel_digital_port *intel_dig_port =
						dp_to_dig_port(intel_dp);
		struct intel_encoder *intel_encoder = &intel_dig_port->base;
		enum intel_display_power_domain power_domain;

1254 1255
		DRM_DEBUG_KMS("Turning eDP VDD off\n");

1256
		pp = ironlake_get_pp_control(intel_dp);
1257 1258
		pp &= ~EDP_FORCE_VDD;

1259 1260
		pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
		pp_stat_reg = _pp_stat_reg(intel_dp);
1261 1262 1263

		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1264

1265 1266 1267
		/* Make sure sequencer is idle before allowing subsequent activity */
		DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
		I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
P
Paulo Zanoni 已提交
1268 1269

		if ((pp & POWER_TARGET_ON) == 0)
1270
			intel_dp->last_power_cycle = jiffies;
1271

1272 1273
		power_domain = intel_display_port_power_domain(intel_encoder);
		intel_display_power_put(dev_priv, power_domain);
1274 1275
	}
}
1276

1277
static void edp_panel_vdd_work(struct work_struct *__work)
1278 1279 1280
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);
1281
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1282

1283
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
1284
	edp_panel_vdd_off_sync(intel_dp);
1285
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
1286 1287
}

1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1301
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1302
{
1303 1304
	if (!is_edp(intel_dp))
		return;
1305

1306
	WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
1307

1308 1309
	intel_dp->want_panel_vdd = false;

1310
	if (sync)
1311
		edp_panel_vdd_off_sync(intel_dp);
1312 1313
	else
		edp_panel_vdd_schedule_off(intel_dp);
1314 1315
}

1316
void intel_edp_panel_on(struct intel_dp *intel_dp)
1317
{
1318
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1319
	struct drm_i915_private *dev_priv = dev->dev_private;
1320
	u32 pp;
1321
	u32 pp_ctrl_reg;
1322

1323
	if (!is_edp(intel_dp))
1324
		return;
1325 1326 1327

	DRM_DEBUG_KMS("Turn eDP power on\n");

1328
	if (edp_have_panel_power(intel_dp)) {
1329
		DRM_DEBUG_KMS("eDP power already on\n");
1330
		return;
1331
	}
1332

1333
	wait_panel_power_cycle(intel_dp);
1334

1335
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1336
	pp = ironlake_get_pp_control(intel_dp);
1337 1338 1339
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1340 1341
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1342
	}
1343

1344
	pp |= POWER_TARGET_ON;
1345 1346 1347
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1348 1349
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1350

1351
	wait_panel_on(intel_dp);
1352
	intel_dp->last_power_on = jiffies;
1353

1354 1355
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1356 1357
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1358
	}
1359 1360
}

1361
void intel_edp_panel_off(struct intel_dp *intel_dp)
1362
{
1363 1364
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1365
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1366
	struct drm_i915_private *dev_priv = dev->dev_private;
1367
	enum intel_display_power_domain power_domain;
1368
	u32 pp;
1369
	u32 pp_ctrl_reg;
1370

1371 1372
	if (!is_edp(intel_dp))
		return;
1373

1374
	DRM_DEBUG_KMS("Turn eDP power off\n");
1375

1376 1377
	WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");

1378
	pp = ironlake_get_pp_control(intel_dp);
1379 1380
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
1381 1382
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
1383

1384
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1385

1386 1387
	intel_dp->want_panel_vdd = false;

1388 1389
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1390

1391
	intel_dp->last_power_cycle = jiffies;
1392
	wait_panel_off(intel_dp);
1393 1394

	/* We got a reference when we enabled the VDD. */
1395 1396
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1397 1398
}

1399
void intel_edp_backlight_on(struct intel_dp *intel_dp)
1400
{
1401 1402
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1403 1404
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1405
	u32 pp_ctrl_reg;
1406

1407 1408 1409
	if (!is_edp(intel_dp))
		return;

1410
	DRM_DEBUG_KMS("\n");
1411 1412 1413

	intel_panel_enable_backlight(intel_dp->attached_connector);

1414 1415 1416 1417 1418 1419
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1420
	wait_backlight_on(intel_dp);
1421
	pp = ironlake_get_pp_control(intel_dp);
1422
	pp |= EDP_BLC_ENABLE;
1423

1424
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1425 1426 1427

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1428 1429
}

1430
void intel_edp_backlight_off(struct intel_dp *intel_dp)
1431
{
1432
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1433 1434
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1435
	u32 pp_ctrl_reg;
1436

1437 1438 1439
	if (!is_edp(intel_dp))
		return;

1440
	DRM_DEBUG_KMS("\n");
1441
	pp = ironlake_get_pp_control(intel_dp);
1442
	pp &= ~EDP_BLC_ENABLE;
1443

1444
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1445 1446 1447

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1448
	intel_dp->last_backlight_off = jiffies;
1449 1450 1451 1452

	edp_wait_backlight_off(intel_dp);

	intel_panel_disable_backlight(intel_dp->attached_connector);
1453
}
1454

1455
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
1456
{
1457 1458 1459
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1460 1461 1462
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1463 1464 1465
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1466 1467
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1468 1469 1470 1471 1472 1473 1474 1475 1476
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
1477 1478
	POSTING_READ(DP_A);
	udelay(200);
1479 1480
}

1481
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
1482
{
1483 1484 1485
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1486 1487 1488
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1489 1490 1491
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1492
	dpa_ctl = I915_READ(DP_A);
1493 1494 1495 1496 1497 1498 1499
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
1500
	dpa_ctl &= ~DP_PLL_ENABLE;
1501
	I915_WRITE(DP_A, dpa_ctl);
1502
	POSTING_READ(DP_A);
1503 1504 1505
	udelay(200);
}

1506
/* If the sink supports it, try to set the power state appropriately */
1507
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1508 1509 1510 1511 1512 1513 1514 1515
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
1516 1517
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
1518 1519 1520 1521 1522 1523 1524 1525
		if (ret != 1)
			DRM_DEBUG_DRIVER("failed to write sink power state\n");
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
1526 1527
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
1528 1529 1530 1531 1532 1533 1534
			if (ret == 1)
				break;
			msleep(1);
		}
	}
}

1535 1536
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
1537
{
1538
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1539
	enum port port = dp_to_dig_port(intel_dp)->port;
1540 1541
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1542 1543 1544 1545 1546 1547 1548 1549
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
	if (!intel_display_power_enabled(dev_priv, power_domain))
		return false;

	tmp = I915_READ(intel_dp->output_reg);
1550 1551 1552 1553

	if (!(tmp & DP_PORT_EN))
		return false;

1554
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
1555
		*pipe = PORT_TO_PIPE_CPT(tmp);
1556 1557
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
1558
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

		for_each_pipe(i) {
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

1587 1588 1589
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
1590

1591 1592
	return true;
}
1593

1594 1595 1596 1597 1598
static void intel_dp_get_config(struct intel_encoder *encoder,
				struct intel_crtc_config *pipe_config)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
1599 1600 1601 1602
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1603
	int dotclock;
1604

1605 1606 1607 1608
	tmp = I915_READ(intel_dp->output_reg);
	if (tmp & DP_AUDIO_OUTPUT_ENABLE)
		pipe_config->has_audio = true;

1609 1610 1611 1612 1613
	if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
		if (tmp & DP_SYNC_HS_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1614

1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
		if (tmp & DP_SYNC_VS_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1625

1626 1627 1628 1629 1630
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
1631 1632

	pipe_config->adjusted_mode.flags |= flags;
1633

1634 1635 1636 1637
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

1638
	if (port == PORT_A) {
1639 1640 1641 1642 1643
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
1644 1645 1646 1647 1648 1649 1650

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

1651
	pipe_config->adjusted_mode.crtc_clock = dotclock;
1652

1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
1672 1673
}

1674
static bool is_edp_psr(struct intel_dp *intel_dp)
1675
{
1676
	return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
1677 1678
}

R
Rodrigo Vivi 已提交
1679 1680 1681 1682
static bool intel_edp_is_psr_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1683
	if (!HAS_PSR(dev))
R
Rodrigo Vivi 已提交
1684 1685
		return false;

1686
	return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
R
Rodrigo Vivi 已提交
1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732
}

static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
				    struct edp_vsc_psr *vsc_psr)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
	u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
	uint32_t *data = (uint32_t *) vsc_psr;
	unsigned int i;

	/* As per BSPec (Pipe Video Data Island Packet), we need to disable
	   the video DIP being updated before program video DIP data buffer
	   registers for DIP being updated. */
	I915_WRITE(ctl_reg, 0);
	POSTING_READ(ctl_reg);

	for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
		if (i < sizeof(struct edp_vsc_psr))
			I915_WRITE(data_reg + i, *data++);
		else
			I915_WRITE(data_reg + i, 0);
	}

	I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
	POSTING_READ(ctl_reg);
}

static void intel_edp_psr_setup(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_vsc_psr psr_vsc;

	/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
	memset(&psr_vsc, 0, sizeof(psr_vsc));
	psr_vsc.sdp_header.HB0 = 0;
	psr_vsc.sdp_header.HB1 = 0x7;
	psr_vsc.sdp_header.HB2 = 0x2;
	psr_vsc.sdp_header.HB3 = 0x8;
	intel_edp_psr_write_vsc(intel_dp, &psr_vsc);

	/* Avoid continuous PSR exit by masking memup and hpd */
1733
	I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
1734
		   EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
R
Rodrigo Vivi 已提交
1735 1736 1737 1738
}

static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
{
1739 1740
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
R
Rodrigo Vivi 已提交
1741
	struct drm_i915_private *dev_priv = dev->dev_private;
1742
	uint32_t aux_clock_divider;
R
Rodrigo Vivi 已提交
1743 1744
	int precharge = 0x3;
	int msg_size = 5;       /* Header(4) + Message(1) */
1745
	bool only_standby = false;
R
Rodrigo Vivi 已提交
1746

1747 1748
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

1749 1750 1751
	if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
		only_standby = true;

R
Rodrigo Vivi 已提交
1752
	/* Enable PSR in sink */
1753
	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
1754 1755
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
R
Rodrigo Vivi 已提交
1756
	else
1757 1758
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
R
Rodrigo Vivi 已提交
1759 1760

	/* Setup AUX registers */
1761 1762 1763
	I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
	I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
	I915_WRITE(EDP_PSR_AUX_CTL(dev),
R
Rodrigo Vivi 已提交
1764 1765 1766 1767 1768 1769 1770 1771
		   DP_AUX_CH_CTL_TIME_OUT_400us |
		   (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
		   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
		   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
}

static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
{
1772 1773
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
R
Rodrigo Vivi 已提交
1774 1775 1776 1777
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t max_sleep_time = 0x1f;
	uint32_t idle_frames = 1;
	uint32_t val = 0x0;
B
Ben Widawsky 已提交
1778
	const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
1779 1780 1781 1782
	bool only_standby = false;

	if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
		only_standby = true;
R
Rodrigo Vivi 已提交
1783

1784
	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
R
Rodrigo Vivi 已提交
1785 1786 1787 1788
		val |= EDP_PSR_LINK_STANDBY;
		val |= EDP_PSR_TP2_TP3_TIME_0us;
		val |= EDP_PSR_TP1_TIME_0us;
		val |= EDP_PSR_SKIP_AUX_EXIT;
1789
		val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
R
Rodrigo Vivi 已提交
1790 1791 1792
	} else
		val |= EDP_PSR_LINK_DISABLE;

1793
	I915_WRITE(EDP_PSR_CTL(dev), val |
B
Ben Widawsky 已提交
1794
		   (IS_BROADWELL(dev) ? 0 : link_entry_time) |
R
Rodrigo Vivi 已提交
1795 1796 1797 1798 1799
		   max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
		   idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
		   EDP_PSR_ENABLE);
}

1800 1801 1802 1803 1804 1805 1806 1807
static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

1808 1809 1810 1811
	lockdep_assert_held(&dev_priv->psr.lock);
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
	WARN_ON(!drm_modeset_is_locked(&crtc->mutex));

R
Rodrigo Vivi 已提交
1812 1813
	dev_priv->psr.source_ok = false;

1814
	if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
1815 1816 1817 1818
		DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
		return false;
	}

1819
	if (!i915.enable_psr) {
1820 1821 1822 1823
		DRM_DEBUG_KMS("PSR disable by flag\n");
		return false;
	}

1824 1825 1826 1827
	/* Below limitations aren't valid for Broadwell */
	if (IS_BROADWELL(dev))
		goto out;

1828 1829 1830 1831 1832 1833
	if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
	    S3D_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
		return false;
	}

1834
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
1835 1836 1837 1838
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
		return false;
	}

1839
 out:
R
Rodrigo Vivi 已提交
1840
	dev_priv->psr.source_ok = true;
1841 1842 1843
	return true;
}

1844
static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
1845
{
1846 1847 1848
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
1849

1850 1851
	WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
	WARN_ON(dev_priv->psr.active);
1852
	lockdep_assert_held(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
1853 1854 1855 1856 1857 1858

	/* Enable PSR on the panel */
	intel_edp_psr_enable_sink(intel_dp);

	/* Enable PSR on the host */
	intel_edp_psr_enable_source(intel_dp);
1859 1860

	dev_priv->psr.active = true;
R
Rodrigo Vivi 已提交
1861 1862
}

1863 1864 1865
void intel_edp_psr_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1866
	struct drm_i915_private *dev_priv = dev->dev_private;
1867

1868 1869 1870 1871 1872
	if (!HAS_PSR(dev)) {
		DRM_DEBUG_KMS("PSR not supported on this platform\n");
		return;
	}

1873 1874 1875 1876 1877
	if (!is_edp_psr(intel_dp)) {
		DRM_DEBUG_KMS("PSR not supported by this panel\n");
		return;
	}

1878
	mutex_lock(&dev_priv->psr.lock);
1879 1880
	if (dev_priv->psr.enabled) {
		DRM_DEBUG_KMS("PSR already in use\n");
1881
		mutex_unlock(&dev_priv->psr.lock);
1882 1883 1884
		return;
	}

1885 1886
	dev_priv->psr.busy_frontbuffer_bits = 0;

1887 1888 1889
	/* Setup PSR once */
	intel_edp_psr_setup(intel_dp);

1890
	if (intel_edp_psr_match_conditions(intel_dp))
1891
		dev_priv->psr.enabled = intel_dp;
1892
	mutex_unlock(&dev_priv->psr.lock);
1893 1894
}

R
Rodrigo Vivi 已提交
1895 1896 1897 1898 1899
void intel_edp_psr_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

1900 1901 1902 1903 1904 1905
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

1906 1907 1908 1909 1910 1911 1912 1913
	if (dev_priv->psr.active) {
		I915_WRITE(EDP_PSR_CTL(dev),
			   I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);

		/* Wait till PSR is idle */
		if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
			       EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
			DRM_ERROR("Timed out waiting for PSR Idle State\n");
R
Rodrigo Vivi 已提交
1914

1915 1916 1917 1918
		dev_priv->psr.active = false;
	} else {
		WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
	}
1919

1920
	dev_priv->psr.enabled = NULL;
1921
	mutex_unlock(&dev_priv->psr.lock);
1922 1923

	cancel_delayed_work_sync(&dev_priv->psr.work);
R
Rodrigo Vivi 已提交
1924 1925
}

1926
static void intel_edp_psr_work(struct work_struct *work)
1927 1928 1929
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), psr.work.work);
1930 1931
	struct intel_dp *intel_dp = dev_priv->psr.enabled;

1932 1933 1934
	mutex_lock(&dev_priv->psr.lock);
	intel_dp = dev_priv->psr.enabled;

1935
	if (!intel_dp)
1936
		goto unlock;
1937

1938 1939 1940 1941 1942 1943 1944 1945 1946
	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
	if (dev_priv->psr.busy_frontbuffer_bits)
		goto unlock;

	intel_edp_psr_do_enable(intel_dp);
1947 1948
unlock:
	mutex_unlock(&dev_priv->psr.lock);
1949 1950
}

1951
static void intel_edp_psr_do_exit(struct drm_device *dev)
1952 1953 1954
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1955 1956 1957 1958 1959 1960 1961 1962 1963
	if (dev_priv->psr.active) {
		u32 val = I915_READ(EDP_PSR_CTL(dev));

		WARN_ON(!(val & EDP_PSR_ENABLE));

		I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);

		dev_priv->psr.active = false;
	}
1964

1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020
}

void intel_edp_psr_invalidate(struct drm_device *dev,
			      unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

	intel_edp_psr_do_exit(dev);

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);

	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
	mutex_unlock(&dev_priv->psr.lock);
}

void intel_edp_psr_flush(struct drm_device *dev,
			 unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;

	/*
	 * On Haswell sprite plane updates don't result in a psr invalidating
	 * signal in the hardware. Which means we need to manually fake this in
	 * software for all flushes, not just when we've seen a preceding
	 * invalidation through frontbuffer rendering.
	 */
	if (IS_HASWELL(dev) &&
	    (frontbuffer_bits & INTEL_FRONTBUFFER_SPRITE(pipe)))
		intel_edp_psr_do_exit(dev);

	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
		schedule_delayed_work(&dev_priv->psr.work,
				      msecs_to_jiffies(100));
2021
	mutex_unlock(&dev_priv->psr.lock);
2022 2023 2024 2025 2026 2027 2028
}

void intel_edp_psr_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
2029
	mutex_init(&dev_priv->psr.lock);
2030 2031
}

2032
static void intel_disable_dp(struct intel_encoder *encoder)
2033
{
2034
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2035 2036
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct drm_device *dev = encoder->base.dev;
2037 2038 2039

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2040
	intel_edp_panel_vdd_on(intel_dp);
2041
	intel_edp_backlight_off(intel_dp);
2042
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2043
	intel_edp_panel_off(intel_dp);
2044 2045

	/* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
2046
	if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
2047
		intel_dp_link_down(intel_dp);
2048 2049
}

2050
static void g4x_post_disable_dp(struct intel_encoder *encoder)
2051
{
2052
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2053
	enum port port = dp_to_dig_port(intel_dp)->port;
2054

2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066
	if (port != PORT_A)
		return;

	intel_dp_link_down(intel_dp);
	ironlake_edp_pll_off(intel_dp);
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2067 2068
}

2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->dpio_lock);

	/* Propagate soft reset to data lane reset */
2086
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2087
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2088
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2089

2090 2091 2092 2093 2094 2095 2096 2097 2098
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2099
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2100
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2101 2102 2103 2104

	mutex_unlock(&dev_priv->dpio_lock);
}

2105
static void intel_enable_dp(struct intel_encoder *encoder)
2106
{
2107 2108 2109 2110
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2111

2112 2113
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2114

2115
	intel_edp_panel_vdd_on(intel_dp);
2116
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2117
	intel_dp_start_link_train(intel_dp);
2118 2119
	intel_edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);
2120
	intel_dp_complete_link_train(intel_dp);
2121
	intel_dp_stop_link_train(intel_dp);
2122
}
2123

2124 2125
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2126 2127
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2128
	intel_enable_dp(encoder);
2129
	intel_edp_backlight_on(intel_dp);
2130
}
2131

2132 2133
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2134 2135
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2136
	intel_edp_backlight_on(intel_dp);
2137 2138
}

2139
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2140 2141 2142 2143
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

2144 2145
	intel_dp_prepare(encoder);

2146 2147 2148
	/* Only ilk+ has port A */
	if (dport->port == PORT_A) {
		ironlake_set_pll_cpu_edp(intel_dp);
2149
		ironlake_edp_pll_on(intel_dp);
2150
	}
2151 2152 2153
}

static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2154
{
2155
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2156
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2157
	struct drm_device *dev = encoder->base.dev;
2158
	struct drm_i915_private *dev_priv = dev->dev_private;
2159
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2160
	enum dpio_channel port = vlv_dport_to_channel(dport);
2161
	int pipe = intel_crtc->pipe;
2162
	struct edp_power_seq power_seq;
2163
	u32 val;
2164

2165
	mutex_lock(&dev_priv->dpio_lock);
2166

2167
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
2168 2169 2170 2171 2172 2173
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
2174 2175 2176
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
2177

2178 2179
	mutex_unlock(&dev_priv->dpio_lock);

2180 2181 2182 2183 2184 2185
	if (is_edp(intel_dp)) {
		/* init power sequencer on this pipe and port */
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
							      &power_seq);
	}
2186

2187 2188
	intel_enable_dp(encoder);

2189
	vlv_wait_port_ready(dev_priv, dport);
2190 2191
}

2192
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2193 2194 2195 2196
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2197 2198
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2199
	enum dpio_channel port = vlv_dport_to_channel(dport);
2200
	int pipe = intel_crtc->pipe;
2201

2202 2203
	intel_dp_prepare(encoder);

2204
	/* Program Tx lane resets to default */
2205
	mutex_lock(&dev_priv->dpio_lock);
2206
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2207 2208
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2209
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2210 2211 2212 2213 2214 2215
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2216 2217 2218
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
2219
	mutex_unlock(&dev_priv->dpio_lock);
2220 2221
}

2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq power_seq;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
	int data, i;
2234
	u32 val;
2235 2236

	mutex_lock(&dev_priv->dpio_lock);
2237 2238

	/* Deassert soft data lane reset*/
2239
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2240
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2241 2242 2243 2244 2245 2246 2247 2248 2249
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2250

2251
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2252
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2253
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2254 2255

	/* Program Tx lane latency optimal setting*/
2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284
	for (i = 0; i < 4; i++) {
		/* Set the latency optimal bit */
		data = (i == 1) ? 0x0 : 0x6;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
				data << DPIO_FRC_LATENCY_SHFIT);

		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
	/* FIXME: Fix up value only after power analysis */

	mutex_unlock(&dev_priv->dpio_lock);

	if (is_edp(intel_dp)) {
		/* init power sequencer on this pipe and port */
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
							      &power_seq);
	}

	intel_enable_dp(encoder);

	vlv_wait_port_ready(dev_priv, dport);
}

2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	mutex_lock(&dev_priv->dpio_lock);

2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

	mutex_unlock(&dev_priv->dpio_lock);
}

2349
/*
2350 2351
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
2352 2353 2354
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
2355
 */
2356 2357 2358
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
2359
{
2360 2361
	ssize_t ret;
	int i;
2362 2363

	for (i = 0; i < 3; i++) {
2364 2365 2366
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
2367 2368
		msleep(1);
	}
2369

2370
	return ret;
2371 2372 2373 2374 2375 2376 2377
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
2378
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2379
{
2380 2381 2382 2383
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2384 2385
}

2386
/* These are source-specific values. */
2387
static uint8_t
K
Keith Packard 已提交
2388
intel_dp_voltage_max(struct intel_dp *intel_dp)
2389
{
2390
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2391
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2392

2393
	if (IS_VALLEYVIEW(dev))
2394
		return DP_TRAIN_VOLTAGE_SWING_1200;
2395
	else if (IS_GEN7(dev) && port == PORT_A)
K
Keith Packard 已提交
2396
		return DP_TRAIN_VOLTAGE_SWING_800;
2397
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
K
Keith Packard 已提交
2398 2399 2400 2401 2402 2403 2404 2405
		return DP_TRAIN_VOLTAGE_SWING_1200;
	else
		return DP_TRAIN_VOLTAGE_SWING_800;
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2406
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2407
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2408

2409
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2433
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2455 2456 2457
	}
}

2458 2459 2460 2461 2462
static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2463 2464
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
2465 2466 2467
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
2468
	enum dpio_channel port = vlv_dport_to_channel(dport);
2469
	int pipe = intel_crtc->pipe;
2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPHASIS_0:
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_1200:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

2544
	mutex_lock(&dev_priv->dpio_lock);
2545 2546 2547
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
2548
			 uniqtranscale_reg_value);
2549 2550 2551 2552
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
2553
	mutex_unlock(&dev_priv->dpio_lock);
2554 2555 2556 2557

	return 0;
}

2558 2559 2560 2561 2562 2563
static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
2564
	u32 deemph_reg_value, margin_reg_value, val;
2565 2566
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
2567 2568
	enum pipe pipe = intel_crtc->pipe;
	int i;
2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPHASIS_0:
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
		case DP_TRAIN_VOLTAGE_SWING_1200:
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

	mutex_lock(&dev_priv->dpio_lock);

	/* Clear calc init */
2643 2644 2645 2646 2647 2648 2649
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
2650 2651

	/* Program swing deemph */
2652 2653 2654 2655 2656 2657
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
2658 2659

	/* Program swing margin */
2660 2661 2662 2663 2664 2665
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
		val &= ~DPIO_SWING_MARGIN_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
2666 2667

	/* Disable unique transition scale */
2668 2669 2670 2671 2672
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
		val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
	}
2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684

	if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
			== DP_TRAIN_PRE_EMPHASIS_0) &&
		((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
			== DP_TRAIN_VOLTAGE_SWING_1200)) {

		/*
		 * The document said it needs to set bit 27 for ch0 and bit 26
		 * for ch1. Might be a typo in the doc.
		 * For now, for this unique transition scale selection, set bit
		 * 27 for ch0 and ch1.
		 */
2685 2686 2687 2688 2689
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
		}
2690

2691 2692 2693 2694 2695 2696
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
			val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
		}
2697 2698 2699
	}

	/* Start swing calculation */
2700 2701 2702 2703 2704 2705 2706
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

	mutex_unlock(&dev_priv->dpio_lock);

	return 0;
}

2718
static void
J
Jani Nikula 已提交
2719 2720
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
2721 2722 2723 2724
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
2725 2726
	uint8_t voltage_max;
	uint8_t preemph_max;
2727

2728
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
2729 2730
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
2731 2732 2733 2734 2735 2736 2737

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
2738
	voltage_max = intel_dp_voltage_max(intel_dp);
2739 2740
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
2741

K
Keith Packard 已提交
2742 2743 2744
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
2745 2746

	for (lane = 0; lane < 4; lane++)
2747
		intel_dp->train_set[lane] = v | p;
2748 2749 2750
}

static uint32_t
2751
intel_gen4_signal_levels(uint8_t train_set)
2752
{
2753
	uint32_t	signal_levels = 0;
2754

2755
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
2770
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

2788 2789 2790 2791
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
2792 2793 2794
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
2795
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2796 2797 2798 2799
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
2800
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2801 2802
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
2803
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2804 2805
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
2806
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2807 2808
	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
2809
	default:
2810 2811 2812
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2813 2814 2815
	}
}

K
Keith Packard 已提交
2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

2847 2848
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
2849
intel_hsw_signal_levels(uint8_t train_set)
2850
{
2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_400MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_400MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_400MV_6DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
		return DDI_BUF_EMP_400MV_9_5DB_HSW;
2862

2863 2864 2865 2866 2867 2868
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_600MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_600MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_600MV_6DB_HSW;
2869

2870 2871 2872 2873 2874 2875 2876 2877
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_800MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_800MV_3_5DB_HSW;
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return DDI_BUF_EMP_400MV_0DB_HSW;
2878 2879 2880
	}
}

2881 2882 2883 2884 2885
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2886
	enum port port = intel_dig_port->port;
2887 2888 2889 2890
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

2891
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2892 2893
		signal_levels = intel_hsw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
2894 2895 2896
	} else if (IS_CHERRYVIEW(dev)) {
		signal_levels = intel_chv_signal_levels(intel_dp);
		mask = 0;
2897 2898 2899
	} else if (IS_VALLEYVIEW(dev)) {
		signal_levels = intel_vlv_signal_levels(intel_dp);
		mask = 0;
2900
	} else if (IS_GEN7(dev) && port == PORT_A) {
2901 2902
		signal_levels = intel_gen7_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
2903
	} else if (IS_GEN6(dev) && port == PORT_A) {
2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915
		signal_levels = intel_gen6_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
		signal_levels = intel_gen4_signal_levels(train_set);
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

	DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	*DP = (*DP & ~mask) | signal_levels;
}

2916
static bool
C
Chris Wilson 已提交
2917
intel_dp_set_link_train(struct intel_dp *intel_dp,
2918
			uint32_t *DP,
2919
			uint8_t dp_train_pat)
2920
{
2921 2922
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2923
	struct drm_i915_private *dev_priv = dev->dev_private;
2924
	enum port port = intel_dig_port->port;
2925 2926
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
2927

2928
	if (HAS_DDI(dev)) {
2929
		uint32_t temp = I915_READ(DP_TP_CTL(port));
2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
2952
		I915_WRITE(DP_TP_CTL(port), temp);
2953

2954
	} else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2955
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;
2956 2957 2958

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
2959
			*DP |= DP_LINK_TRAIN_OFF_CPT;
2960 2961
			break;
		case DP_TRAINING_PATTERN_1:
2962
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
2963 2964
			break;
		case DP_TRAINING_PATTERN_2:
2965
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
2966 2967 2968
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
2969
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
2970 2971 2972 2973
			break;
		}

	} else {
2974
		*DP &= ~DP_LINK_TRAIN_MASK;
2975 2976 2977

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
2978
			*DP |= DP_LINK_TRAIN_OFF;
2979 2980
			break;
		case DP_TRAINING_PATTERN_1:
2981
			*DP |= DP_LINK_TRAIN_PAT_1;
2982 2983
			break;
		case DP_TRAINING_PATTERN_2:
2984
			*DP |= DP_LINK_TRAIN_PAT_2;
2985 2986 2987
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
2988
			*DP |= DP_LINK_TRAIN_PAT_2;
2989 2990 2991 2992
			break;
		}
	}

2993
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
2994
	POSTING_READ(intel_dp->output_reg);
2995

2996 2997
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
2998
	    DP_TRAINING_PATTERN_DISABLE) {
2999 3000 3001 3002 3003 3004
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
3005
	}
3006

3007 3008
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);
3009 3010

	return ret == len;
3011 3012
}

3013 3014 3015 3016
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
3017
	memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
3018 3019 3020 3021 3022 3023
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
3024
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

3037 3038
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
				intel_dp->train_set, intel_dp->lane_count);
3039 3040 3041 3042

	return ret == intel_dp->lane_count;
}

3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3074
/* Enable corresponding port and start training pattern 1 */
3075
void
3076
intel_dp_start_link_train(struct intel_dp *intel_dp)
3077
{
3078
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
3079
	struct drm_device *dev = encoder->dev;
3080 3081
	int i;
	uint8_t voltage;
3082
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
3083
	uint32_t DP = intel_dp->DP;
3084
	uint8_t link_config[2];
3085

P
Paulo Zanoni 已提交
3086
	if (HAS_DDI(dev))
3087 3088
		intel_ddi_prepare_link_retrain(encoder);

3089
	/* Write the link configuration data */
3090 3091 3092 3093
	link_config[0] = intel_dp->link_bw;
	link_config[1] = intel_dp->lane_count;
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
3094
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
3095 3096 3097

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
3098
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
3099 3100

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
3101

3102 3103 3104 3105 3106 3107 3108 3109
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

3110
	voltage = 0xff;
3111 3112
	voltage_tries = 0;
	loop_tries = 0;
3113
	for (;;) {
3114
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3115

3116
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
3117 3118
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3119
			break;
3120
		}
3121

3122
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3123
			DRM_DEBUG_KMS("clock recovery OK\n");
3124 3125 3126 3127 3128 3129
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3130
				break;
3131
		if (i == intel_dp->lane_count) {
3132 3133
			++loop_tries;
			if (loop_tries == 5) {
3134
				DRM_ERROR("too many full retries, give up\n");
3135 3136
				break;
			}
3137 3138 3139
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
3140 3141 3142
			voltage_tries = 0;
			continue;
		}
3143

3144
		/* Check to see if we've tried the same voltage 5 times */
3145
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
3146
			++voltage_tries;
3147
			if (voltage_tries == 5) {
3148
				DRM_ERROR("too many voltage retries, give up\n");
3149 3150 3151 3152 3153
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
3154

3155 3156 3157 3158 3159
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3160 3161
	}

3162 3163 3164
	intel_dp->DP = DP;
}

3165
void
3166 3167 3168
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
3169
	int tries, cr_tries;
3170
	uint32_t DP = intel_dp->DP;
3171 3172 3173 3174 3175
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

	/* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
	if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
		training_pattern = DP_TRAINING_PATTERN_3;
3176

3177
	/* channel equalization */
3178
	if (!intel_dp_set_link_train(intel_dp, &DP,
3179
				     training_pattern |
3180 3181 3182 3183 3184
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

3185
	tries = 0;
3186
	cr_tries = 0;
3187 3188
	channel_eq = false;
	for (;;) {
3189
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3190

3191 3192 3193 3194 3195
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

3196
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
3197 3198
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3199
			break;
3200
		}
3201

3202
		/* Make sure clock is still ok */
3203
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3204
			intel_dp_start_link_train(intel_dp);
3205
			intel_dp_set_link_train(intel_dp, &DP,
3206
						training_pattern |
3207
						DP_LINK_SCRAMBLING_DISABLE);
3208 3209 3210 3211
			cr_tries++;
			continue;
		}

3212
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3213 3214 3215
			channel_eq = true;
			break;
		}
3216

3217 3218 3219 3220
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_link_down(intel_dp);
			intel_dp_start_link_train(intel_dp);
3221
			intel_dp_set_link_train(intel_dp, &DP,
3222
						training_pattern |
3223
						DP_LINK_SCRAMBLING_DISABLE);
3224 3225 3226 3227
			tries = 0;
			cr_tries++;
			continue;
		}
3228

3229 3230 3231 3232 3233
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3234
		++tries;
3235
	}
3236

3237 3238 3239 3240
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

3241
	if (channel_eq)
M
Masanari Iida 已提交
3242
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
3243

3244 3245 3246 3247
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
3248
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
3249
				DP_TRAINING_PATTERN_DISABLE);
3250 3251 3252
}

static void
C
Chris Wilson 已提交
3253
intel_dp_link_down(struct intel_dp *intel_dp)
3254
{
3255
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3256
	enum port port = intel_dig_port->port;
3257
	struct drm_device *dev = intel_dig_port->base.base.dev;
3258
	struct drm_i915_private *dev_priv = dev->dev_private;
3259 3260
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
C
Chris Wilson 已提交
3261
	uint32_t DP = intel_dp->DP;
3262

3263
	if (WARN_ON(HAS_DDI(dev)))
3264 3265
		return;

3266
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3267 3268
		return;

3269
	DRM_DEBUG_KMS("\n");
3270

3271
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
3272
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
3273
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
3274 3275
	} else {
		DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
3276
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
3277
	}
3278
	POSTING_READ(intel_dp->output_reg);
3279

3280
	if (HAS_PCH_IBX(dev) &&
3281
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
3282
		struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
3283

3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
3298 3299 3300 3301
		if (WARN_ON(crtc == NULL)) {
			/* We should never try to disable a port without a crtc
			 * attached. For paranoia keep the code around for a
			 * bit. */
3302 3303 3304
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
3305
			intel_wait_for_vblank(dev, intel_crtc->pipe);
3306 3307
	}

3308
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
3309 3310
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
3311
	msleep(intel_dp->panel_power_down_delay);
3312 3313
}

3314 3315
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3316
{
R
Rodrigo Vivi 已提交
3317 3318 3319 3320
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

3321 3322
	char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];

3323 3324
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3325
		return false; /* aux transfer failed */
3326

3327 3328 3329 3330
	hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
			   32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
	DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);

3331 3332 3333
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3334 3335
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3336
	if (is_edp(intel_dp)) {
3337 3338 3339
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3340 3341
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3342
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3343
		}
3344 3345
	}

3346 3347 3348 3349 3350 3351 3352 3353
	/* Training Pattern 3 support */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
	    intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
		intel_dp->use_tps3 = true;
		DRM_DEBUG_KMS("Displayport TPS3 supported");
	} else
		intel_dp->use_tps3 = false;

3354 3355 3356 3357 3358 3359 3360
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3361 3362 3363
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3364 3365 3366
		return false; /* downstream port status fetch failed */

	return true;
3367 3368
}

3369 3370 3371 3372 3373 3374 3375 3376
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3377
	intel_edp_panel_vdd_on(intel_dp);
D
Daniel Vetter 已提交
3378

3379
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3380 3381 3382
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3383
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3384 3385
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
D
Daniel Vetter 已提交
3386

3387
	edp_panel_vdd_off(intel_dp, false);
3388 3389
}

3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416
static bool
intel_dp_probe_mst(struct intel_dp *intel_dp)
{
	u8 buf[1];

	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

	_edp_panel_vdd_on(intel_dp);
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
		if (buf[0] & DP_MST_CAP) {
			DRM_DEBUG_KMS("Sink is MST capable\n");
			intel_dp->is_mst = true;
		} else {
			DRM_DEBUG_KMS("Sink is not MST capable\n");
			intel_dp->is_mst = false;
		}
	}
	edp_panel_vdd_off(intel_dp, false);

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	return intel_dp->is_mst;
}

3417 3418 3419 3420 3421 3422 3423 3424
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
	u8 buf[1];

3425
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
3426 3427 3428 3429 3430
		return -EAGAIN;

	if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

3431 3432
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
			       DP_TEST_SINK_START) < 0)
3433 3434 3435 3436 3437 3438
		return -EAGAIN;

	/* Wait 2 vblanks to be sure we will have the correct CRC value */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
	intel_wait_for_vblank(dev, intel_crtc->pipe);

3439
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
3440 3441
		return -EAGAIN;

3442
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
3443 3444 3445
	return 0;
}

3446 3447 3448
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3449 3450 3451
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3452 3453
}

3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3468 3469 3470 3471
static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
3472
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
3473 3474
}

3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
			if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_complete_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

			DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
					DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

3532 3533 3534 3535 3536 3537 3538 3539
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */
P
Paulo Zanoni 已提交
3540
void
C
Chris Wilson 已提交
3541
intel_dp_check_link_status(struct intel_dp *intel_dp)
3542
{
3543
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3544
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3545
	u8 sink_irq_vector;
3546
	u8 link_status[DP_LINK_STATUS_SIZE];
3547

3548 3549
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

3550
	if (!intel_encoder->connectors_active)
3551
		return;
3552

3553
	if (WARN_ON(!intel_encoder->base.crtc))
3554 3555
		return;

3556 3557 3558
	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

3559
	/* Try to read receiver status if the link appears to be up */
3560
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
3561 3562 3563
		return;
	}

3564
	/* Now read the DPCD to see if it's actually running */
3565
	if (!intel_dp_get_dpcd(intel_dp)) {
3566 3567 3568
		return;
	}

3569 3570 3571 3572
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
3573 3574 3575
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
3576 3577 3578 3579 3580 3581 3582

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

3583
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3584
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3585
			      intel_encoder->base.name);
3586 3587
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
3588
		intel_dp_stop_link_train(intel_dp);
3589
	}
3590 3591
}

3592
/* XXX this is probably wrong for multiple downstream ports */
3593
static enum drm_connector_status
3594
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
3595
{
3596 3597 3598 3599 3600 3601 3602 3603
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
3604
		return connector_status_connected;
3605 3606

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
3607 3608
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
3609
		uint8_t reg;
3610 3611 3612

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
3613
			return connector_status_unknown;
3614

3615 3616
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
3617 3618 3619
	}

	/* If no HPD, poke DDC gently */
3620
	if (drm_probe_ddc(&intel_dp->aux.ddc))
3621
		return connector_status_connected;
3622 3623

	/* Well we tried, say unknown for unreliable port types */
3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
3636 3637 3638

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
3639
	return connector_status_disconnected;
3640 3641
}

3642
static enum drm_connector_status
Z
Zhenyu Wang 已提交
3643
ironlake_dp_detect(struct intel_dp *intel_dp)
3644
{
3645
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3646 3647
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3648 3649
	enum drm_connector_status status;

3650 3651
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
3652
		status = intel_panel_detect(dev);
3653 3654 3655 3656
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}
3657

3658 3659 3660
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

3661
	return intel_dp_detect_dpcd(intel_dp);
3662 3663
}

3664 3665
static int g4x_digital_port_connected(struct drm_device *dev,
				       struct intel_digital_port *intel_dig_port)
3666 3667
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3668
	uint32_t bit;
3669

3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681
	if (IS_VALLEYVIEW(dev)) {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
			break;
		default:
3682
			return -EINVAL;
3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695
		}
	} else {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
			break;
		default:
3696
			return -EINVAL;
3697
		}
3698 3699
	}

3700
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725
		return 0;
	return 1;
}

static enum drm_connector_status
g4x_dp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	int ret;

	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

	ret = g4x_digital_port_connected(dev, intel_dig_port);
	if (ret == -EINVAL)
		return connector_status_unknown;
	else if (ret == 0)
3726 3727
		return connector_status_disconnected;

3728
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
3729 3730
}

3731 3732 3733
static struct edid *
intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
{
3734
	struct intel_connector *intel_connector = to_intel_connector(connector);
3735

3736 3737 3738 3739
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
3740 3741
			return NULL;

J
Jani Nikula 已提交
3742
		return drm_edid_duplicate(intel_connector->edid);
3743
	}
3744

3745
	return drm_get_edid(connector, adapter);
3746 3747 3748 3749 3750
}

static int
intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
{
3751
	struct intel_connector *intel_connector = to_intel_connector(connector);
3752

3753 3754 3755 3756 3757 3758 3759 3760
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
			return 0;

		return intel_connector_update_modes(connector,
						    intel_connector->edid);
3761 3762
	}

3763
	return intel_ddc_get_modes(connector, adapter);
3764 3765
}

Z
Zhenyu Wang 已提交
3766 3767 3768 3769
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3770 3771
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
3772
	struct drm_device *dev = connector->dev;
3773
	struct drm_i915_private *dev_priv = dev->dev_private;
Z
Zhenyu Wang 已提交
3774
	enum drm_connector_status status;
3775
	enum intel_display_power_domain power_domain;
Z
Zhenyu Wang 已提交
3776
	struct edid *edid = NULL;
3777
	bool ret;
Z
Zhenyu Wang 已提交
3778

3779 3780 3781
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

3782
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3783
		      connector->base.id, connector->name);
3784

3785 3786 3787 3788 3789 3790 3791 3792
	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		status = connector_status_disconnected;
		goto out;
	}

Z
Zhenyu Wang 已提交
3793 3794 3795 3796 3797 3798
	intel_dp->has_audio = false;

	if (HAS_PCH_SPLIT(dev))
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
3799

Z
Zhenyu Wang 已提交
3800
	if (status != connector_status_connected)
3801
		goto out;
Z
Zhenyu Wang 已提交
3802

3803 3804
	intel_dp_probe_oui(intel_dp);

3805 3806 3807 3808 3809 3810 3811 3812 3813 3814
	ret = intel_dp_probe_mst(intel_dp);
	if (ret) {
		/* if we are in MST mode then this connector
		   won't appear connected or have anything with EDID on it */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		status = connector_status_disconnected;
		goto out;
	}

3815 3816
	if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
		intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
3817
	} else {
3818
		edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
3819 3820 3821 3822
		if (edid) {
			intel_dp->has_audio = drm_detect_monitor_audio(edid);
			kfree(edid);
		}
Z
Zhenyu Wang 已提交
3823 3824
	}

3825 3826
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3827 3828 3829
	status = connector_status_connected;

out:
3830
	intel_display_power_put(dev_priv, power_domain);
3831
	return status;
3832 3833 3834 3835
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
3836
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3837 3838
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
3839
	struct intel_connector *intel_connector = to_intel_connector(connector);
3840
	struct drm_device *dev = connector->dev;
3841 3842
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;
3843
	int ret;
3844 3845 3846 3847

	/* We should parse the EDID data and find out if it has an audio sink
	 */

3848 3849 3850
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

3851
	ret = intel_dp_get_edid_modes(connector, &intel_dp->aux.ddc);
3852
	intel_display_power_put(dev_priv, power_domain);
3853
	if (ret)
3854 3855
		return ret;

3856
	/* if eDP has no EDID, fall back to fixed mode */
3857
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
3858
		struct drm_display_mode *mode;
3859 3860
		mode = drm_mode_duplicate(dev,
					  intel_connector->panel.fixed_mode);
3861
		if (mode) {
3862 3863 3864 3865 3866
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
3867 3868
}

3869 3870 3871 3872
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3873 3874 3875 3876 3877
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = connector->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;
3878 3879 3880
	struct edid *edid;
	bool has_audio = false;

3881 3882 3883
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

3884
	edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
3885 3886 3887 3888 3889
	if (edid) {
		has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

3890 3891
	intel_display_power_put(dev_priv, power_domain);

3892 3893 3894
	return has_audio;
}

3895 3896 3897 3898 3899
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
3900
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
3901
	struct intel_connector *intel_connector = to_intel_connector(connector);
3902 3903
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
3904 3905
	int ret;

3906
	ret = drm_object_property_set_value(&connector->base, property, val);
3907 3908 3909
	if (ret)
		return ret;

3910
	if (property == dev_priv->force_audio_property) {
3911 3912 3913 3914
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
3915 3916
			return 0;

3917
		intel_dp->force_audio = i;
3918

3919
		if (i == HDMI_AUDIO_AUTO)
3920 3921
			has_audio = intel_dp_detect_audio(connector);
		else
3922
			has_audio = (i == HDMI_AUDIO_ON);
3923 3924

		if (has_audio == intel_dp->has_audio)
3925 3926
			return 0;

3927
		intel_dp->has_audio = has_audio;
3928 3929 3930
		goto done;
	}

3931
	if (property == dev_priv->broadcast_rgb_property) {
3932 3933 3934
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
3950 3951 3952 3953 3954

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

3955 3956 3957
		goto done;
	}

3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

3974 3975 3976
	return -EINVAL;

done:
3977 3978
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
3979 3980 3981 3982

	return 0;
}

3983
static void
3984
intel_dp_connector_destroy(struct drm_connector *connector)
3985
{
3986
	struct intel_connector *intel_connector = to_intel_connector(connector);
3987

3988 3989 3990
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

3991 3992 3993
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
3994
		intel_panel_fini(&intel_connector->panel);
3995

3996
	drm_connector_cleanup(connector);
3997
	kfree(connector);
3998 3999
}

P
Paulo Zanoni 已提交
4000
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4001
{
4002 4003
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4004
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4005

4006
	drm_dp_aux_unregister(&intel_dp->aux);
4007
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4008
	drm_encoder_cleanup(encoder);
4009 4010
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4011
		drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4012
		edp_panel_vdd_off_sync(intel_dp);
4013
		drm_modeset_unlock(&dev->mode_config.connection_mutex);
4014 4015 4016 4017
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4018
	}
4019
	kfree(intel_dig_port);
4020 4021
}

4022 4023 4024 4025 4026 4027 4028 4029 4030 4031
static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

	edp_panel_vdd_off_sync(intel_dp);
}

4032 4033 4034 4035 4036
static void intel_dp_encoder_reset(struct drm_encoder *encoder)
{
	intel_edp_panel_vdd_sanitize(to_intel_encoder(encoder));
}

4037
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4038
	.dpms = intel_connector_dpms,
4039 4040
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
4041
	.set_property = intel_dp_set_property,
4042
	.destroy = intel_dp_connector_destroy,
4043 4044 4045 4046 4047
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
4048
	.best_encoder = intel_best_encoder,
4049 4050 4051
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4052
	.reset = intel_dp_encoder_reset,
4053
	.destroy = intel_dp_encoder_destroy,
4054 4055
};

4056
void
4057
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
4058
{
4059
	return;
4060
}
4061

4062 4063 4064 4065
bool
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4066
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4067 4068
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
4069 4070 4071
	enum intel_display_power_domain power_domain;
	bool ret = true;

4072 4073
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
		intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
4074

4075 4076
	DRM_DEBUG_KMS("got hpd irq on port %d - %s\n", intel_dig_port->port,
		      long_hpd ? "long" : "short");
4077

4078 4079 4080
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

4081
	if (long_hpd) {
4082 4083 4084 4085 4086 4087 4088 4089

		if (HAS_PCH_SPLIT(dev)) {
			if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
				goto mst_fail;
		} else {
			if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
				goto mst_fail;
		}
4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101

		if (!intel_dp_get_dpcd(intel_dp)) {
			goto mst_fail;
		}

		intel_dp_probe_oui(intel_dp);

		if (!intel_dp_probe_mst(intel_dp))
			goto mst_fail;

	} else {
		if (intel_dp->is_mst) {
4102
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
4103 4104 4105 4106 4107 4108 4109 4110
				goto mst_fail;
		}

		if (!intel_dp->is_mst) {
			/*
			 * we'll check the link status via the normal hot plug path later -
			 * but for short hpds we should check it now
			 */
4111
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4112
			intel_dp_check_link_status(intel_dp);
4113
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
4114 4115
		}
	}
4116 4117
	ret = false;
	goto put_power;
4118 4119 4120 4121 4122 4123 4124
mst_fail:
	/* if we were in MST mode, and device is not there get out of MST mode */
	if (intel_dp->is_mst) {
		DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
		intel_dp->is_mst = false;
		drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	}
4125 4126 4127 4128
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4129 4130
}

4131 4132
/* Return which DP Port should be selected for Transcoder DP control */
int
4133
intel_trans_dp_port_sel(struct drm_crtc *crtc)
4134 4135
{
	struct drm_device *dev = crtc->dev;
4136 4137
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
4138

4139 4140
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
4141

4142 4143
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
4144
			return intel_dp->output_reg;
4145
	}
C
Chris Wilson 已提交
4146

4147 4148 4149
	return -1;
}

4150
/* check the VBT to see whether the eDP is on DP-D port */
4151
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
4152 4153
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4154
	union child_device_config *p_child;
4155
	int i;
4156 4157 4158 4159 4160
	static const short port_mapping[] = {
		[PORT_B] = PORT_IDPB,
		[PORT_C] = PORT_IDPC,
		[PORT_D] = PORT_IDPD,
	};
4161

4162 4163 4164
	if (port == PORT_A)
		return true;

4165
	if (!dev_priv->vbt.child_dev_num)
4166 4167
		return false;

4168 4169
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
4170

4171
		if (p_child->common.dvo_port == port_mapping[port] &&
4172 4173
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
4174 4175 4176 4177 4178
			return true;
	}
	return false;
}

4179
void
4180 4181
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4182 4183
	struct intel_connector *intel_connector = to_intel_connector(connector);

4184
	intel_attach_force_audio_property(connector);
4185
	intel_attach_broadcast_rgb_property(connector);
4186
	intel_dp->color_range_auto = true;
4187 4188 4189

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
4190 4191
		drm_object_attach_property(
			&connector->base,
4192
			connector->dev->mode_config.scaling_mode_property,
4193 4194
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
4195
	}
4196 4197
}

4198 4199 4200 4201 4202 4203 4204
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

4205 4206
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
4207 4208
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out)
4209 4210 4211 4212
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq cur, vbt, spec, final;
	u32 pp_on, pp_off, pp_div, pp;
4213
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
4214 4215

	if (HAS_PCH_SPLIT(dev)) {
4216
		pp_ctrl_reg = PCH_PP_CONTROL;
4217 4218 4219 4220
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
4221 4222 4223 4224 4225 4226
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
4227
	}
4228 4229 4230

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
4231
	pp = ironlake_get_pp_control(intel_dp);
4232
	I915_WRITE(pp_ctrl_reg, pp);
4233

4234 4235 4236
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

4257
	vbt = dev_priv->vbt.edp_pps;
4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
#define assign_final(field)	final.field = (max(cur.field, vbt.field) == 0 ? \
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

#define get_delay(field)	(DIV_ROUND_UP(final.field, 10))
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);

	if (out)
		*out = final;
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *seq)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4311 4312 4313 4314 4315 4316 4317 4318 4319
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
4320 4321 4322 4323 4324
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
4325 4326
	}

4327 4328 4329 4330 4331 4332 4333 4334
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
4335
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
4336 4337
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
4338
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
4339 4340
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
4341
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
4342
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
4343 4344 4345 4346
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
4347
	if (IS_VALLEYVIEW(dev)) {
4348 4349 4350 4351
		if (dp_to_dig_port(intel_dp)->port == PORT_B)
			port_sel = PANEL_PORT_SELECT_DPB_VLV;
		else
			port_sel = PANEL_PORT_SELECT_DPC_VLV;
4352 4353
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
		if (dp_to_dig_port(intel_dp)->port == PORT_A)
4354
			port_sel = PANEL_PORT_SELECT_DPA;
4355
		else
4356
			port_sel = PANEL_PORT_SELECT_DPD;
4357 4358
	}

4359 4360 4361 4362 4363
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
4364 4365

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
4366 4367 4368
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
4369 4370
}

4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391
void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp = NULL;
	struct intel_crtc_config *config = NULL;
	struct intel_crtc *intel_crtc = NULL;
	struct intel_connector *intel_connector = dev_priv->drrs.connector;
	u32 reg, val;
	enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

	if (intel_connector == NULL) {
		DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
		return;
	}

4392 4393 4394 4395 4396
	/*
	 * FIXME: This needs proper synchronization with psr state. But really
	 * hard to tell without seeing the user of this function of this code.
	 * Check locking and ordering once that lands.
	 */
4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459
	if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
		DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
		return;
	}

	encoder = intel_attached_encoder(&intel_connector->base);
	intel_dp = enc_to_intel_dp(&encoder->base);
	intel_crtc = encoder->new_crtc;

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

	config = &intel_crtc->config;

	if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

	if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
		index = DRRS_LOW_RR;

	if (index == intel_dp->drrs_state.refresh_rate_type) {
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

	if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
		reg = PIPECONF(intel_crtc->config.cpu_transcoder);
		val = I915_READ(reg);
		if (index > DRRS_HIGH_RR) {
			val |= PIPECONF_EDP_RR_MODE_SWITCH;
			intel_dp_set_m2_n2(intel_crtc, &config->dp_m2_n2);
		} else {
			val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
		}
		I915_WRITE(reg, val);
	}

	/*
	 * mutex taken to ensure that there is no race between differnt
	 * drrs calls trying to update refresh rate. This scenario may occur
	 * in future when idleness detection based DRRS in kernel and
	 * possible calls from user space to set differnt RR are made.
	 */

	mutex_lock(&intel_dp->drrs_state.mutex);

	intel_dp->drrs_state.refresh_rate_type = index;

	mutex_unlock(&intel_dp->drrs_state.mutex);

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488
static struct drm_display_mode *
intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector,
			struct drm_display_mode *fixed_mode)
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
		DRM_INFO("VBT doesn't support DRRS\n");
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
		DRM_INFO("DRRS not supported\n");
		return NULL;
	}

4489 4490 4491 4492
	dev_priv->drrs.connector = intel_connector;

	mutex_init(&intel_dp->drrs_state.mutex);

4493 4494 4495 4496 4497 4498 4499
	intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;

	intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
	DRM_INFO("seamless DRRS supported for eDP panel.\n");
	return downclock_mode;
}

4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525
void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder)
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_dp *intel_dp;
	enum intel_display_power_domain power_domain;

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		return;

	intel_dp = enc_to_intel_dp(&intel_encoder->base);
	if (!edp_have_panel_vdd(intel_dp))
		return;
	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4526
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
4527 4528
				     struct intel_connector *intel_connector,
				     struct edp_power_seq *power_seq)
4529 4530 4531
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4532 4533
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
4534 4535
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
4536
	struct drm_display_mode *downclock_mode = NULL;
4537 4538 4539 4540
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;

4541 4542
	intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;

4543 4544 4545
	if (!is_edp(intel_dp))
		return true;

4546
	intel_edp_panel_vdd_sanitize(intel_encoder);
4547

4548
	/* Cache DPCD and EDID for edp. */
4549
	intel_edp_panel_vdd_on(intel_dp);
4550
	has_dpcd = intel_dp_get_dpcd(intel_dp);
4551
	edp_panel_vdd_off(intel_dp, false);
4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
4565
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
4566

4567
	mutex_lock(&dev->mode_config.mutex);
4568
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
4587 4588 4589
			downclock_mode = intel_dp_drrs_init(
						intel_dig_port,
						intel_connector, fixed_mode);
4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
4601
	mutex_unlock(&dev->mode_config.mutex);
4602

4603 4604 4605 4606 4607
	if (IS_VALLEYVIEW(dev)) {
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
	}

4608
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
4609 4610 4611 4612 4613
	intel_panel_setup_backlight(connector);

	return true;
}

4614
bool
4615 4616
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
4617
{
4618 4619 4620 4621
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
4622
	struct drm_i915_private *dev_priv = dev->dev_private;
4623
	enum port port = intel_dig_port->port;
4624
	struct edp_power_seq power_seq = { 0 };
4625
	int type;
4626

4627 4628 4629 4630 4631 4632 4633 4634 4635 4636
	/* intel_dp vfuncs */
	if (IS_VALLEYVIEW(dev))
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

4637 4638
	intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;

4639 4640
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
4641
	intel_dp->attached_connector = intel_connector;
4642

4643
	if (intel_dp_is_edp(dev, port))
4644
		type = DRM_MODE_CONNECTOR_eDP;
4645 4646
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
4647

4648 4649 4650 4651 4652 4653 4654 4655
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

4656 4657 4658 4659
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

4660
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
4661 4662 4663 4664 4665
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

4666
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
4667
			  edp_panel_vdd_work);
4668

4669
	intel_connector_attach_encoder(intel_connector, intel_encoder);
4670
	drm_connector_register(connector);
4671

P
Paulo Zanoni 已提交
4672
	if (HAS_DDI(dev))
4673 4674 4675
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
4676
	intel_connector->unregister = intel_dp_connector_unregister;
4677

4678
	/* Set up the hotplug pin. */
4679 4680
	switch (port) {
	case PORT_A:
4681
		intel_encoder->hpd_pin = HPD_PORT_A;
4682 4683
		break;
	case PORT_B:
4684
		intel_encoder->hpd_pin = HPD_PORT_B;
4685 4686
		break;
	case PORT_C:
4687
		intel_encoder->hpd_pin = HPD_PORT_C;
4688 4689
		break;
	case PORT_D:
4690
		intel_encoder->hpd_pin = HPD_PORT_D;
4691 4692
		break;
	default:
4693
		BUG();
4694 4695
	}

4696 4697
	if (is_edp(intel_dp)) {
		intel_dp_init_panel_power_timestamps(intel_dp);
4698
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
4699
	}
4700

4701
	intel_dp_aux_init(intel_dp, intel_connector);
4702

4703 4704 4705 4706 4707 4708 4709
	/* init MST on ports that can support it */
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
		if (port == PORT_B || port == PORT_C || port == PORT_D) {
			intel_dp_mst_encoder_init(intel_dig_port, intel_connector->base.base.id);
		}
	}

4710
	if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
4711
		drm_dp_aux_unregister(&intel_dp->aux);
4712 4713
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4714
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4715
			edp_panel_vdd_off_sync(intel_dp);
4716
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
4717
		}
4718
		drm_connector_unregister(connector);
4719
		drm_connector_cleanup(connector);
4720
		return false;
4721
	}
4722

4723 4724
	intel_dp_add_properties(intel_dp, connector);

4725 4726 4727 4728 4729 4730 4731 4732
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
4733 4734

	return true;
4735
}
4736 4737 4738 4739

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
4740
	struct drm_i915_private *dev_priv = dev->dev_private;
4741 4742 4743 4744 4745
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

4746
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
4747 4748 4749
	if (!intel_dig_port)
		return;

4750
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

4762
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
4763 4764
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
4765
	intel_encoder->get_config = intel_dp_get_config;
4766
	intel_encoder->suspend = intel_dp_encoder_suspend;
4767
	if (IS_CHERRYVIEW(dev)) {
4768
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
4769 4770
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
4771
		intel_encoder->post_disable = chv_post_disable_dp;
4772
	} else if (IS_VALLEYVIEW(dev)) {
4773
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
4774 4775
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
4776
		intel_encoder->post_disable = vlv_post_disable_dp;
4777
	} else {
4778 4779
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
4780
		intel_encoder->post_disable = g4x_post_disable_dp;
4781
	}
4782

4783
	intel_dig_port->port = port;
4784 4785
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
4786
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4787 4788 4789 4790 4791 4792 4793 4794
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
4795
	intel_encoder->cloneable = 0;
4796 4797
	intel_encoder->hot_plug = intel_dp_hot_plug;

4798 4799 4800
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
	dev_priv->hpd_irq_port[port] = intel_dig_port;

4801 4802 4803
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
4804
		kfree(intel_connector);
4805
	}
4806
}
4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849

void intel_dp_mst_suspend(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;

		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			if (!intel_dig_port->dp.can_mst)
				continue;
			if (intel_dig_port->dp.is_mst)
				drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
		}
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;
		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			int ret;

			if (!intel_dig_port->dp.can_mst)
				continue;

			ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
			if (ret != 0) {
				intel_dp_check_mst_status(&intel_dig_port->dp);
			}
		}
	}
}