intel_dp.c 162.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

50
struct dp_link_dpll {
51
	int clock;
52 53 54 55
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
56
	{ 162000,
57
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58
	{ 270000,
59 60 61 62
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
63
	{ 162000,
64
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65
	{ 270000,
66 67 68
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

69
static const struct dp_link_dpll vlv_dpll[] = {
70
	{ 162000,
C
Chon Ming Lee 已提交
71
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
72
	{ 270000,
73 74 75
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

76 77 78 79 80 81 82 83 84 85
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
86
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
87
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
89
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
91 92
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
93

94 95
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
96
static const int skl_rates[] = { 162000, 216000, 270000,
97 98
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
99

100 101 102 103 104 105 106 107 108
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
109 110 111
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
112 113
}

114
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
115
{
116 117 118
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
119 120
}

121 122
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
123
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
124 125
}

C
Chris Wilson 已提交
126
static void intel_dp_link_down(struct intel_dp *intel_dp);
127
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
128
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
129
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
130 131
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
132
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
133

134 135
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
136
{
137
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
138 139 140 141

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
142
	case DP_LINK_BW_5_4:
143
		break;
144
	default:
145 146
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
147 148 149 150 151 152
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

153 154 155 156 157
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	u8 source_max, sink_max;

158
	source_max = intel_dig_port->max_lanes;
159 160 161 162 163
	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

181
static int
182
intel_dp_link_required(int pixel_clock, int bpp)
183
{
184
	return (pixel_clock * bpp + 9) / 10;
185 186
}

187 188 189 190 191 192
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

216
static enum drm_mode_status
217 218 219
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
220
	struct intel_dp *intel_dp = intel_attached_dp(connector);
221 222
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
223 224
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
225 226 227
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
228

229 230
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
231 232
			return MODE_PANEL;

233
		if (mode->vdisplay > fixed_mode->vdisplay)
234
			return MODE_PANEL;
235 236

		target_clock = fixed_mode->clock;
237 238
	}

239
	max_link_clock = intel_dp_max_link_rate(intel_dp);
240
	max_lanes = intel_dp_max_lane_count(intel_dp);
241 242 243 244

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

245
	if (mode_rate > max_rate || target_clock > max_dotclk)
246
		return MODE_CLOCK_HIGH;
247 248 249 250

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

251 252 253
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

254 255 256
	return MODE_OK;
}

257
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
258 259 260 261 262 263 264 265 266 267 268
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

269
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
270 271 272 273 274 275 276 277
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

278 279
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
280
				    struct intel_dp *intel_dp);
281 282
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
283
					      struct intel_dp *intel_dp);
284 285
static void
intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
286

287 288 289 290 291
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
292
	struct drm_i915_private *dev_priv = to_i915(dev);
293 294 295 296 297 298
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
299
	power_domain = intel_display_port_aux_power_domain(encoder);
300 301 302 303 304 305 306 307 308 309
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
310
	struct drm_i915_private *dev_priv = to_i915(dev);
311 312 313 314
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

315
	power_domain = intel_display_port_aux_power_domain(encoder);
316 317 318
	intel_display_power_put(dev_priv, power_domain);
}

319 320 321 322 323
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
324
	struct drm_i915_private *dev_priv = to_i915(dev);
325
	enum pipe pipe = intel_dp->pps_pipe;
326 327 328
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

347
	if (IS_CHERRYVIEW(dev_priv))
348 349 350 351
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

352 353 354 355 356 357
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
358
	if (!pll_enabled) {
359
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
360 361
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

362
		if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev_priv) ?
363 364 365 366 367
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
368
	}
369

370 371 372 373 374 375 376 377 378 379 380 381 382 383
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
384

385
	if (!pll_enabled) {
386
		vlv_force_pll_off(dev, pipe);
387 388 389 390

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
391 392
}

393 394 395 396 397
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
398
	struct drm_i915_private *dev_priv = to_i915(dev);
399 400
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
401
	enum pipe pipe;
402

V
Ville Syrjälä 已提交
403
	lockdep_assert_held(&dev_priv->pps_mutex);
404

405 406 407
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

408 409 410 411 412 413 414
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
415
	for_each_intel_encoder(dev, encoder) {
416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
432 433 434
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
435

436 437
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
438 439 440 441 442 443

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
444 445
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
446

447 448 449 450 451
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
452 453 454 455

	return intel_dp->pps_pipe;
}

456 457 458 459 460
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
461
	struct drm_i915_private *dev_priv = to_i915(dev);
462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);

	return 0;
}

487 488 489 490 491 492
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
493
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
494 495 496 497 498
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
499
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
500 501 502 503 504 505 506
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
507

508
static enum pipe
509 510 511
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
512 513
{
	enum pipe pipe;
514 515

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
516
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
517
			PANEL_PORT_SELECT_MASK;
518 519 520 521

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

522 523 524
		if (!pipe_check(dev_priv, pipe))
			continue;

525
		return pipe;
526 527
	}

528 529 530 531 532 533 534 535
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
536
	struct drm_i915_private *dev_priv = to_i915(dev);
537 538 539 540 541
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
542 543 544 545 546 547 548 549 550 551 552
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
553 554 555 556 557 558

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
559 560
	}

561 562 563
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

564 565
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
566 567
}

568
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
569
{
570
	struct drm_device *dev = &dev_priv->drm;
571 572
	struct intel_encoder *encoder;

573
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
574
		    !IS_BROXTON(dev_priv)))
575 576 577 578 579 580 581 582 583 584 585 586
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

587
	for_each_intel_encoder(dev, encoder) {
588 589 590 591 592 593
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
594
		if (IS_BROXTON(dev_priv))
595 596 597
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
598
	}
599 600
}

601 602 603 604 605 606 607 608 609 610 611 612
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
				    struct intel_dp *intel_dp,
				    struct pps_registers *regs)
{
613 614
	int pps_idx = 0;

615 616
	memset(regs, 0, sizeof(*regs));

617 618 619 620
	if (IS_BROXTON(dev_priv))
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
621

622 623 624 625 626 627
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
	if (!IS_BROXTON(dev_priv))
		regs->pp_div = PP_DIVISOR(pps_idx);
628 629
}

630 631
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
632
{
633
	struct pps_registers regs;
634

635 636 637 638
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_ctrl;
639 640
}

641 642
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
643
{
644
	struct pps_registers regs;
645

646 647 648 649
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_stat;
650 651
}

652 653 654 655 656 657 658 659
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
660
	struct drm_i915_private *dev_priv = to_i915(dev);
661 662 663 664

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

665
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
666

667
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
668
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
669
		i915_reg_t pp_ctrl_reg, pp_div_reg;
670
		u32 pp_div;
V
Ville Syrjälä 已提交
671

672 673
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
674 675 676 677 678 679 680 681 682
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

683
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
684

685 686 687
	return 0;
}

688
static bool edp_have_panel_power(struct intel_dp *intel_dp)
689
{
690
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
691
	struct drm_i915_private *dev_priv = to_i915(dev);
692

V
Ville Syrjälä 已提交
693 694
	lockdep_assert_held(&dev_priv->pps_mutex);

695
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
696 697 698
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

699
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
700 701
}

702
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
703
{
704
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
705
	struct drm_i915_private *dev_priv = to_i915(dev);
706

V
Ville Syrjälä 已提交
707 708
	lockdep_assert_held(&dev_priv->pps_mutex);

709
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
710 711 712
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

713
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
714 715
}

716 717 718
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
719
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
720
	struct drm_i915_private *dev_priv = to_i915(dev);
721

722 723
	if (!is_edp(intel_dp))
		return;
724

725
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
726 727
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
728 729
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
730 731 732
	}
}

733 734 735 736 737
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
738
	struct drm_i915_private *dev_priv = to_i915(dev);
739
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
740 741 742
	uint32_t status;
	bool done;

743
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
744
	if (has_aux_irq)
745
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
746
					  msecs_to_jiffies_timeout(10));
747
	else
748
		done = wait_for(C, 10) == 0;
749 750 751 752 753 754 755 756
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

757
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
758
{
759
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
760
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
761

762 763 764
	if (index)
		return 0;

765 766
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
767
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
768
	 */
769
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
770 771 772 773 774
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
775
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
776 777 778 779

	if (index)
		return 0;

780 781 782 783 784
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
785
	if (intel_dig_port->port == PORT_A)
786
		return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
787 788
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
789 790 791 792 793
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
794
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
795

796
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
797
		/* Workaround for non-ULT HSW */
798 799 800 801 802
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
803
	}
804 805

	return ilk_get_aux_clock_divider(intel_dp, index);
806 807
}

808 809 810 811 812 813 814 815 816 817
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

818 819 820 821
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
822 823
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
824 825
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
826 827
	uint32_t precharge, timeout;

828
	if (IS_GEN6(dev_priv))
829 830 831 832
		precharge = 3;
	else
		precharge = 5;

833
	if (IS_BROADWELL(dev_priv) && intel_dig_port->port == PORT_A)
834 835 836 837 838
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
839
	       DP_AUX_CH_CTL_DONE |
840
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
841
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
842
	       timeout |
843
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
844 845
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
846
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
847 848
}

849 850 851 852 853 854 855 856 857 858 859 860
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
861
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
862 863 864
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

865 866
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
867
		const uint8_t *send, int send_bytes,
868 869 870 871
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
872
	struct drm_i915_private *dev_priv = to_i915(dev);
873
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
874
	uint32_t aux_clock_divider;
875 876
	int i, ret, recv_bytes;
	uint32_t status;
877
	int try, clock = 0;
878
	bool has_aux_irq = HAS_AUX_IRQ(dev);
879 880
	bool vdd;

881
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
882

883 884 885 886 887 888
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
889
	vdd = edp_panel_vdd_on(intel_dp);
890 891 892 893 894 895 896 897

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
898

899 900
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
901
		status = I915_READ_NOTRACE(ch_ctl);
902 903 904 905 906 907
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
908 909 910 911 912 913 914 915 916
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

917 918
		ret = -EBUSY;
		goto out;
919 920
	}

921 922 923 924 925 926
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

927
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
928 929 930 931
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
932

933 934 935 936
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
937
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
938 939
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
940 941

			/* Send the command and wait for it to complete */
942
			I915_WRITE(ch_ctl, send_ctl);
943 944 945 946 947 948 949 950 951 952

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

953
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
954
				continue;
955 956 957 958 959 960 961 962

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
963
				continue;
964
			}
965
			if (status & DP_AUX_CH_CTL_DONE)
966
				goto done;
967
		}
968 969 970
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
971
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
972 973
		ret = -EBUSY;
		goto out;
974 975
	}

976
done:
977 978 979
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
980
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
981
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
982 983
		ret = -EIO;
		goto out;
984
	}
985 986 987

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
988
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
989
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
990 991
		ret = -ETIMEDOUT;
		goto out;
992 993 994 995 996
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

1018 1019
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1020

1021
	for (i = 0; i < recv_bytes; i += 4)
1022
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
1023
				    recv + i, recv_bytes - i);
1024

1025 1026 1027 1028
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1029 1030 1031
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1032
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1033

1034
	return ret;
1035 1036
}

1037 1038
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1039 1040
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1041
{
1042 1043 1044
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1045 1046
	int ret;

1047 1048 1049
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1050 1051
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1052

1053 1054 1055
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1056
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1057
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1058
		rxsize = 2; /* 0 or 1 data bytes */
1059

1060 1061
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1062

1063 1064
		WARN_ON(!msg->buffer != !msg->size);

1065 1066
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1067

1068 1069 1070
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1071

1072 1073 1074 1075 1076 1077 1078
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1079 1080
		}
		break;
1081

1082 1083
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1084
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1085
		rxsize = msg->size + 1;
1086

1087 1088
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1089

1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1101
		}
1102 1103 1104 1105 1106
		break;

	default:
		ret = -EINVAL;
		break;
1107
	}
1108

1109
	return ret;
1110 1111
}

1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
static enum port intel_aux_port(struct drm_i915_private *dev_priv,
				enum port port)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
	enum port aux_port;

	if (!info->alternate_aux_channel) {
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
			      port_name(port), port_name(port));
		return port;
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		aux_port = PORT_A;
		break;
	case DP_AUX_B:
		aux_port = PORT_B;
		break;
	case DP_AUX_C:
		aux_port = PORT_C;
		break;
	case DP_AUX_D:
		aux_port = PORT_D;
		break;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		aux_port = PORT_A;
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
		      port_name(aux_port), port_name(port));

	return aux_port;
}

1150 1151
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1164 1165
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1178 1179
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1194 1195
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1210 1211
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1225 1226
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1240 1241
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
					 enum port port)
1242 1243 1244 1245 1246 1247 1248 1249 1250
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1251 1252
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
					  enum port port, int index)
1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1265 1266
	enum port port = intel_aux_port(dev_priv,
					dp_to_dig_port(intel_dp)->port);
1267 1268 1269 1270 1271 1272 1273
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1274
static void
1275 1276 1277 1278 1279
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1280
static void
1281
intel_dp_aux_init(struct intel_dp *intel_dp)
1282
{
1283 1284
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1285

1286
	intel_aux_reg_init(intel_dp);
1287
	drm_dp_aux_init(&intel_dp->aux);
1288

1289
	/* Failure to allocate our preferred name is not critical */
1290
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1291
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1292 1293
}

1294
static int
1295
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
1296
{
1297 1298 1299
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
1300
	}
1301 1302 1303 1304

	*sink_rates = default_rates;

	return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
1305 1306
}

1307
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1308
{
1309
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1310
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1311

1312 1313
	if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
	    IS_BROADWELL(dev_priv) || (INTEL_GEN(dev_priv) >= 9))
1314 1315 1316 1317 1318
		return true;
	else
		return false;
}

1319
static int
1320
intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
1321
{
1322
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1323
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1324 1325
	int size;

1326
	if (IS_BROXTON(dev_priv)) {
1327
		*source_rates = bxt_rates;
1328
		size = ARRAY_SIZE(bxt_rates);
1329
	} else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
1330
		*source_rates = skl_rates;
1331 1332 1333 1334
		size = ARRAY_SIZE(skl_rates);
	} else {
		*source_rates = default_rates;
		size = ARRAY_SIZE(default_rates);
1335
	}
1336

1337
	/* This depends on the fact that 5.4 is last value in the array */
1338
	if (!intel_dp_source_supports_hbr2(intel_dp))
1339
		size--;
1340

1341
	return size;
1342 1343
}

1344 1345
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1346
		   struct intel_crtc_state *pipe_config)
1347 1348
{
	struct drm_device *dev = encoder->base.dev;
1349
	struct drm_i915_private *dev_priv = to_i915(dev);
1350 1351
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1352

1353
	if (IS_G4X(dev_priv)) {
1354 1355
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1356
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1357 1358
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1359
	} else if (IS_CHERRYVIEW(dev_priv)) {
1360 1361
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1362
	} else if (IS_VALLEYVIEW(dev_priv)) {
1363 1364
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1365
	}
1366 1367 1368

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1369
			if (pipe_config->port_clock == divisor[i].clock) {
1370 1371 1372 1373 1374
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1375 1376 1377
	}
}

1378 1379
static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
1380
			   int *common_rates)
1381 1382 1383 1384 1385
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
1386 1387
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
1388
			common_rates[k] = source_rates[i];
1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

1401 1402
static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
1403 1404 1405 1406 1407
{
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1408
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1409 1410 1411

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
1412
			       common_rates);
1413 1414
}

1415 1416 1417 1418 1419 1420 1421 1422
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1423
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	const int *source_rates, *sink_rates;
1434 1435
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1436 1437 1438 1439 1440
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1441
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1442 1443 1444 1445 1446 1447 1448
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1449 1450 1451
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1452 1453
}

1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
static void intel_dp_print_hw_revision(struct intel_dp *intel_dp)
{
	uint8_t rev;
	int len;

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return;

	len = drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_HW_REV, &rev, 1);
	if (len < 0)
		return;

	DRM_DEBUG_KMS("sink hw revision: %d.%d\n", (rev & 0xf0) >> 4, rev & 0xf);
}

1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
static void intel_dp_print_sw_revision(struct intel_dp *intel_dp)
{
	uint8_t rev[2];
	int len;

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return;

	len = drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_SW_REV, &rev, 2);
	if (len < 0)
		return;

	DRM_DEBUG_KMS("sink sw revision: %d.%d\n", rev[0], rev[1]);
}

1492
static int rate_to_index(int find, const int *rates)
1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1503 1504 1505 1506 1507 1508
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1509
	len = intel_dp_common_rates(intel_dp, rates);
1510 1511 1512
	if (WARN_ON(len <= 0))
		return 162000;

1513
	return rates[len - 1];
1514 1515
}

1516 1517
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1518
	return rate_to_index(rate, intel_dp->sink_rates);
1519 1520
}

1521 1522
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533
{
	if (intel_dp->num_sink_rates) {
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1534 1535
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547
{
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

	return bpp;
}

P
Paulo Zanoni 已提交
1548
bool
1549
intel_dp_compute_config(struct intel_encoder *encoder,
1550 1551
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1552
{
1553
	struct drm_device *dev = encoder->base.dev;
1554
	struct drm_i915_private *dev_priv = to_i915(dev);
1555
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1556
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1557
	enum port port = dp_to_dig_port(intel_dp)->port;
1558
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1559
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1560
	int lane_count, clock;
1561
	int min_lane_count = 1;
1562
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1563
	/* Conveniently, the link BW constants become indices with a shift...*/
1564
	int min_clock = 0;
1565
	int max_clock;
1566
	int bpp, mode_rate;
1567
	int link_avail, link_clock;
1568 1569
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1570
	uint8_t link_bw, rate_select;
1571

1572
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1573 1574

	/* No common link rates between source and sink */
1575
	WARN_ON(common_len <= 0);
1576

1577
	max_clock = common_len - 1;
1578

1579
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1580 1581
		pipe_config->has_pch_encoder = true;

1582
	pipe_config->has_drrs = false;
1583
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1584

1585 1586 1587
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1588 1589 1590

		if (INTEL_INFO(dev)->gen >= 9) {
			int ret;
1591
			ret = skl_update_scaler_crtc(pipe_config);
1592 1593 1594 1595
			if (ret)
				return ret;
		}

1596
		if (HAS_GMCH_DISPLAY(dev_priv))
1597 1598 1599
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1600 1601
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1602 1603
	}

1604
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1605 1606
		return false;

1607
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1608
		      "max bw %d pixel clock %iKHz\n",
1609
		      max_lane_count, common_rates[max_clock],
1610
		      adjusted_mode->crtc_clock);
1611

1612 1613
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1614
	bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1615
	if (is_edp(intel_dp)) {
1616 1617 1618

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1619
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1620
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1621 1622
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1623 1624
		}

1625 1626 1627 1628 1629 1630 1631 1632 1633
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1634
	}
1635

1636
	for (; bpp >= 6*3; bpp -= 2*3) {
1637 1638
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1639

1640
		for (clock = min_clock; clock <= max_clock; clock++) {
1641 1642 1643 1644
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1645
				link_clock = common_rates[clock];
1646 1647 1648 1649 1650 1651 1652 1653 1654
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1655

1656
	return false;
1657

1658
found:
1659 1660 1661 1662 1663 1664
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1665 1666 1667 1668 1669
		pipe_config->limited_color_range =
			bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
	} else {
		pipe_config->limited_color_range =
			intel_dp->limited_color_range;
1670 1671
	}

1672
	pipe_config->lane_count = lane_count;
1673

1674
	pipe_config->pipe_bpp = bpp;
1675
	pipe_config->port_clock = common_rates[clock];
1676

1677 1678 1679 1680 1681
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1682
		      pipe_config->port_clock, bpp);
1683 1684
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1685

1686
	intel_link_compute_m_n(bpp, lane_count,
1687 1688
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1689
			       &pipe_config->dp_m_n);
1690

1691
	if (intel_connector->panel.downclock_mode != NULL &&
1692
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1693
			pipe_config->has_drrs = true;
1694 1695 1696 1697 1698 1699
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
	if (is_edp(intel_dp) &&
	    (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1711
			vco = 8640000;
1712 1713
			break;
		default:
1714
			vco = 8100000;
1715 1716 1717 1718 1719 1720
			break;
		}

		to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
	}

1721
	if (!HAS_DDI(dev_priv))
1722
		intel_dp_set_clock(encoder, pipe_config);
1723

1724
	return true;
1725 1726
}

1727
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1728 1729
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1730
{
1731 1732 1733
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1734 1735
}

1736 1737
static void intel_dp_prepare(struct intel_encoder *encoder,
			     struct intel_crtc_state *pipe_config)
1738
{
1739
	struct drm_device *dev = encoder->base.dev;
1740
	struct drm_i915_private *dev_priv = to_i915(dev);
1741
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1742
	enum port port = dp_to_dig_port(intel_dp)->port;
1743
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1744
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1745

1746 1747 1748 1749
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1750

1751
	/*
K
Keith Packard 已提交
1752
	 * There are four kinds of DP registers:
1753 1754
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1755 1756
	 * 	SNB CPU
	 *	IVB CPU
1757 1758 1759 1760 1761 1762 1763 1764 1765 1766
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1767

1768 1769 1770 1771
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1772

1773 1774
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1775
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1776

1777
	/* Split out the IBX/CPU vs CPT settings */
1778

1779
	if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1780 1781 1782 1783 1784 1785
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1786
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1787 1788
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1789
		intel_dp->DP |= crtc->pipe << 29;
1790
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1791 1792
		u32 trans_dp;

1793
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1794 1795 1796 1797 1798 1799 1800

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1801
	} else {
1802
		if (!HAS_PCH_SPLIT(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
1803 1804
		    !IS_CHERRYVIEW(dev_priv) &&
		    pipe_config->limited_color_range)
1805
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1806 1807 1808 1809 1810 1811 1812

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1813
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1814 1815
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1816
		if (IS_CHERRYVIEW(dev_priv))
1817
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1818 1819
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1820
	}
1821 1822
}

1823 1824
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1825

1826 1827
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1828

1829 1830
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1831

I
Imre Deak 已提交
1832 1833 1834
static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
				   struct intel_dp *intel_dp);

1835
static void wait_panel_status(struct intel_dp *intel_dp,
1836 1837
				       u32 mask,
				       u32 value)
1838
{
1839
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1840
	struct drm_i915_private *dev_priv = to_i915(dev);
1841
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1842

V
Ville Syrjälä 已提交
1843 1844
	lockdep_assert_held(&dev_priv->pps_mutex);

I
Imre Deak 已提交
1845 1846
	intel_pps_verify_state(dev_priv, intel_dp);

1847 1848
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1849

1850
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1851 1852 1853
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1854

1855 1856 1857
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1858
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1859 1860
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1861 1862

	DRM_DEBUG_KMS("Wait complete\n");
1863
}
1864

1865
static void wait_panel_on(struct intel_dp *intel_dp)
1866 1867
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1868
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1869 1870
}

1871
static void wait_panel_off(struct intel_dp *intel_dp)
1872 1873
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1874
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1875 1876
}

1877
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1878
{
1879 1880 1881
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1882
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1883

1884 1885 1886 1887 1888
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1889 1890
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1891 1892 1893
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1894

1895
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1896 1897
}

1898
static void wait_backlight_on(struct intel_dp *intel_dp)
1899 1900 1901 1902 1903
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1904
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1905 1906 1907 1908
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1909

1910 1911 1912 1913
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1914
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1915
{
1916
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1917
	struct drm_i915_private *dev_priv = to_i915(dev);
1918
	u32 control;
1919

V
Ville Syrjälä 已提交
1920 1921
	lockdep_assert_held(&dev_priv->pps_mutex);

1922
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1923 1924
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
1925 1926 1927
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
1928
	return control;
1929 1930
}

1931 1932 1933 1934 1935
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1936
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1937
{
1938
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1939 1940
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1941
	struct drm_i915_private *dev_priv = to_i915(dev);
1942
	enum intel_display_power_domain power_domain;
1943
	u32 pp;
1944
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1945
	bool need_to_disable = !intel_dp->want_panel_vdd;
1946

V
Ville Syrjälä 已提交
1947 1948
	lockdep_assert_held(&dev_priv->pps_mutex);

1949
	if (!is_edp(intel_dp))
1950
		return false;
1951

1952
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1953
	intel_dp->want_panel_vdd = true;
1954

1955
	if (edp_have_panel_vdd(intel_dp))
1956
		return need_to_disable;
1957

1958
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
1959
	intel_display_power_get(dev_priv, power_domain);
1960

V
Ville Syrjälä 已提交
1961 1962
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1963

1964 1965
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1966

1967
	pp = ironlake_get_pp_control(intel_dp);
1968
	pp |= EDP_FORCE_VDD;
1969

1970 1971
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1972 1973 1974 1975 1976

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1977 1978 1979
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1980
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1981 1982
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1983 1984
		msleep(intel_dp->panel_power_up_delay);
	}
1985 1986 1987 1988

	return need_to_disable;
}

1989 1990 1991 1992 1993 1994 1995
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1996
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1997
{
1998
	bool vdd;
1999

2000 2001 2002
	if (!is_edp(intel_dp))
		return;

2003
	pps_lock(intel_dp);
2004
	vdd = edp_panel_vdd_on(intel_dp);
2005
	pps_unlock(intel_dp);
2006

R
Rob Clark 已提交
2007
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
2008
	     port_name(dp_to_dig_port(intel_dp)->port));
2009 2010
}

2011
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2012
{
2013
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2014
	struct drm_i915_private *dev_priv = to_i915(dev);
2015 2016 2017 2018
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
2019
	u32 pp;
2020
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2021

V
Ville Syrjälä 已提交
2022
	lockdep_assert_held(&dev_priv->pps_mutex);
2023

2024
	WARN_ON(intel_dp->want_panel_vdd);
2025

2026
	if (!edp_have_panel_vdd(intel_dp))
2027
		return;
2028

V
Ville Syrjälä 已提交
2029 2030
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
2031

2032 2033
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2034

2035 2036
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2037

2038 2039
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2040

2041 2042 2043
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2044

2045
	if ((pp & PANEL_POWER_ON) == 0)
2046
		intel_dp->panel_power_off_time = ktime_get_boottime();
2047

2048
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2049
	intel_display_power_put(dev_priv, power_domain);
2050
}
2051

2052
static void edp_panel_vdd_work(struct work_struct *__work)
2053 2054 2055 2056
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2057
	pps_lock(intel_dp);
2058 2059
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2060
	pps_unlock(intel_dp);
2061 2062
}

2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2076 2077 2078 2079 2080
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2081
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2082
{
2083
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2084 2085 2086

	lockdep_assert_held(&dev_priv->pps_mutex);

2087 2088
	if (!is_edp(intel_dp))
		return;
2089

R
Rob Clark 已提交
2090
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
2091
	     port_name(dp_to_dig_port(intel_dp)->port));
2092

2093 2094
	intel_dp->want_panel_vdd = false;

2095
	if (sync)
2096
		edp_panel_vdd_off_sync(intel_dp);
2097 2098
	else
		edp_panel_vdd_schedule_off(intel_dp);
2099 2100
}

2101
static void edp_panel_on(struct intel_dp *intel_dp)
2102
{
2103
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2104
	struct drm_i915_private *dev_priv = to_i915(dev);
2105
	u32 pp;
2106
	i915_reg_t pp_ctrl_reg;
2107

2108 2109
	lockdep_assert_held(&dev_priv->pps_mutex);

2110
	if (!is_edp(intel_dp))
2111
		return;
2112

V
Ville Syrjälä 已提交
2113 2114
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2115

2116 2117 2118
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2119
		return;
2120

2121
	wait_panel_power_cycle(intel_dp);
2122

2123
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2124
	pp = ironlake_get_pp_control(intel_dp);
2125
	if (IS_GEN5(dev_priv)) {
2126 2127
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2128 2129
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2130
	}
2131

2132
	pp |= PANEL_POWER_ON;
2133
	if (!IS_GEN5(dev_priv))
2134 2135
		pp |= PANEL_POWER_RESET;

2136 2137
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2138

2139
	wait_panel_on(intel_dp);
2140
	intel_dp->last_power_on = jiffies;
2141

2142
	if (IS_GEN5(dev_priv)) {
2143
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2144 2145
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2146
	}
2147
}
V
Ville Syrjälä 已提交
2148

2149 2150 2151 2152 2153 2154 2155
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2156
	pps_unlock(intel_dp);
2157 2158
}

2159 2160

static void edp_panel_off(struct intel_dp *intel_dp)
2161
{
2162 2163
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2164
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2165
	struct drm_i915_private *dev_priv = to_i915(dev);
2166
	enum intel_display_power_domain power_domain;
2167
	u32 pp;
2168
	i915_reg_t pp_ctrl_reg;
2169

2170 2171
	lockdep_assert_held(&dev_priv->pps_mutex);

2172 2173
	if (!is_edp(intel_dp))
		return;
2174

V
Ville Syrjälä 已提交
2175 2176
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2177

V
Ville Syrjälä 已提交
2178 2179
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2180

2181
	pp = ironlake_get_pp_control(intel_dp);
2182 2183
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2184
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2185
		EDP_BLC_ENABLE);
2186

2187
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2188

2189 2190
	intel_dp->want_panel_vdd = false;

2191 2192
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2193

2194
	intel_dp->panel_power_off_time = ktime_get_boottime();
2195
	wait_panel_off(intel_dp);
2196 2197

	/* We got a reference when we enabled the VDD. */
2198
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2199
	intel_display_power_put(dev_priv, power_domain);
2200
}
V
Ville Syrjälä 已提交
2201

2202 2203 2204 2205
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2206

2207 2208
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2209
	pps_unlock(intel_dp);
2210 2211
}

2212 2213
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2214
{
2215 2216
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2217
	struct drm_i915_private *dev_priv = to_i915(dev);
2218
	u32 pp;
2219
	i915_reg_t pp_ctrl_reg;
2220

2221 2222 2223 2224 2225 2226
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2227
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2228

2229
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2230

2231
	pp = ironlake_get_pp_control(intel_dp);
2232
	pp |= EDP_BLC_ENABLE;
2233

2234
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2235 2236 2237

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2238

2239
	pps_unlock(intel_dp);
2240 2241
}

2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2256
{
2257
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2258
	struct drm_i915_private *dev_priv = to_i915(dev);
2259
	u32 pp;
2260
	i915_reg_t pp_ctrl_reg;
2261

2262 2263 2264
	if (!is_edp(intel_dp))
		return;

2265
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2266

2267
	pp = ironlake_get_pp_control(intel_dp);
2268
	pp &= ~EDP_BLC_ENABLE;
2269

2270
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2271 2272 2273

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2274

2275
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2276 2277

	intel_dp->last_backlight_off = jiffies;
2278
	edp_wait_backlight_off(intel_dp);
2279
}
2280

2281 2282 2283 2284 2285 2286 2287
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2288

2289
	_intel_edp_backlight_off(intel_dp);
2290
	intel_panel_disable_backlight(intel_dp->attached_connector);
2291
}
2292

2293 2294 2295 2296 2297 2298 2299 2300
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2301 2302
	bool is_enabled;

2303
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2304
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2305
	pps_unlock(intel_dp);
2306 2307 2308 2309

	if (is_enabled == enable)
		return;

2310 2311
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2312 2313 2314 2315 2316 2317 2318

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2319 2320 2321 2322 2323 2324 2325 2326 2327
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2328
			onoff(state), onoff(cur_state));
2329 2330 2331 2332 2333 2334 2335 2336 2337
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2338
			onoff(state), onoff(cur_state));
2339 2340 2341 2342
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2343 2344
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
2345
{
2346
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2347
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2348

2349 2350 2351
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2352

2353
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2354
		      pipe_config->port_clock);
2355 2356 2357

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2358
	if (pipe_config->port_clock == 162000)
2359 2360 2361 2362 2363 2364 2365 2366
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2367 2368 2369 2370 2371 2372 2373
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2374
		intel_wait_for_vblank_if_active(&dev_priv->drm, !crtc->pipe);
2375

2376
	intel_dp->DP |= DP_PLL_ENABLE;
2377

2378
	I915_WRITE(DP_A, intel_dp->DP);
2379 2380
	POSTING_READ(DP_A);
	udelay(200);
2381 2382
}

2383
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2384
{
2385
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2386 2387
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2388

2389 2390 2391
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2392

2393 2394
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2395
	intel_dp->DP &= ~DP_PLL_ENABLE;
2396

2397
	I915_WRITE(DP_A, intel_dp->DP);
2398
	POSTING_READ(DP_A);
2399 2400 2401
	udelay(200);
}

2402
/* If the sink supports it, try to set the power state appropriately */
2403
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2404 2405 2406 2407 2408 2409 2410 2411
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2412 2413
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2414 2415 2416 2417 2418 2419
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2420 2421
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2422 2423 2424 2425 2426
			if (ret == 1)
				break;
			msleep(1);
		}
	}
2427 2428 2429 2430

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2431 2432
}

2433 2434
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2435
{
2436
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2437
	enum port port = dp_to_dig_port(intel_dp)->port;
2438
	struct drm_device *dev = encoder->base.dev;
2439
	struct drm_i915_private *dev_priv = to_i915(dev);
2440 2441
	enum intel_display_power_domain power_domain;
	u32 tmp;
2442
	bool ret;
2443 2444

	power_domain = intel_display_port_power_domain(encoder);
2445
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
2446 2447
		return false;

2448 2449
	ret = false;

2450
	tmp = I915_READ(intel_dp->output_reg);
2451 2452

	if (!(tmp & DP_PORT_EN))
2453
		goto out;
2454

2455
	if (IS_GEN7(dev_priv) && port == PORT_A) {
2456
		*pipe = PORT_TO_PIPE_CPT(tmp);
2457
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2458
		enum pipe p;
2459

2460 2461 2462 2463
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2464 2465 2466
				ret = true;

				goto out;
2467 2468 2469
			}
		}

2470
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2471
			      i915_mmio_reg_offset(intel_dp->output_reg));
2472
	} else if (IS_CHERRYVIEW(dev_priv)) {
2473 2474 2475
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2476
	}
2477

2478 2479 2480 2481 2482 2483
	ret = true;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
2484
}
2485

2486
static void intel_dp_get_config(struct intel_encoder *encoder,
2487
				struct intel_crtc_state *pipe_config)
2488 2489 2490
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2491
	struct drm_device *dev = encoder->base.dev;
2492
	struct drm_i915_private *dev_priv = to_i915(dev);
2493 2494
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2495

2496
	tmp = I915_READ(intel_dp->output_reg);
2497 2498

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2499

2500
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2501 2502 2503
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2504 2505 2506
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2507

2508
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2509 2510 2511 2512
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2513
		if (tmp & DP_SYNC_HS_HIGH)
2514 2515 2516
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2517

2518
		if (tmp & DP_SYNC_VS_HIGH)
2519 2520 2521 2522
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2523

2524
	pipe_config->base.adjusted_mode.flags |= flags;
2525

2526 2527
	if (!HAS_PCH_SPLIT(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
	    !IS_CHERRYVIEW(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2528 2529
		pipe_config->limited_color_range = true;

2530 2531 2532
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2533 2534
	intel_dp_get_m_n(crtc, pipe_config);

2535
	if (port == PORT_A) {
2536
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2537 2538 2539 2540
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2541

2542 2543 2544
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2545

2546 2547
	if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2562 2563
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2564
	}
2565 2566
}

2567 2568 2569
static void intel_disable_dp(struct intel_encoder *encoder,
			     struct intel_crtc_state *old_crtc_state,
			     struct drm_connector_state *old_conn_state)
2570
{
2571
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2572
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2573

2574
	if (old_crtc_state->has_audio)
2575
		intel_audio_codec_disable(encoder);
2576

2577
	if (HAS_PSR(dev_priv) && !HAS_DDI(dev_priv))
2578 2579
		intel_psr_disable(intel_dp);

2580 2581
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2582
	intel_edp_panel_vdd_on(intel_dp);
2583
	intel_edp_backlight_off(intel_dp);
2584
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2585
	intel_edp_panel_off(intel_dp);
2586

2587
	/* disable the port before the pipe on g4x */
2588
	if (INTEL_GEN(dev_priv) < 5)
2589
		intel_dp_link_down(intel_dp);
2590 2591
}

2592 2593 2594
static void ilk_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2595
{
2596
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2597
	enum port port = dp_to_dig_port(intel_dp)->port;
2598

2599
	intel_dp_link_down(intel_dp);
2600 2601

	/* Only ilk+ has port A */
2602 2603
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2604 2605
}

2606 2607 2608
static void vlv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2609 2610 2611 2612
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2613 2614
}

2615 2616 2617
static void chv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2618 2619 2620
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2621
	struct drm_i915_private *dev_priv = to_i915(dev);
2622

2623 2624 2625 2626 2627 2628
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2629

V
Ville Syrjälä 已提交
2630
	mutex_unlock(&dev_priv->sb_lock);
2631 2632
}

2633 2634 2635 2636 2637 2638 2639
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2640
	struct drm_i915_private *dev_priv = to_i915(dev);
2641 2642
	enum port port = intel_dig_port->port;

2643 2644 2645 2646
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2647
	if (HAS_DDI(dev_priv)) {
2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2673
	} else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2674
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2688
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2689 2690 2691 2692 2693
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2694
		if (IS_CHERRYVIEW(dev_priv))
2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2710
			if (IS_CHERRYVIEW(dev_priv)) {
2711 2712
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2713
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2714 2715 2716 2717 2718 2719 2720
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2721 2722
static void intel_dp_enable_port(struct intel_dp *intel_dp,
				 struct intel_crtc_state *old_crtc_state)
2723 2724
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2725
	struct drm_i915_private *dev_priv = to_i915(dev);
2726 2727 2728

	/* enable with pattern 1 (as per spec) */

2729
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2730 2731 2732 2733 2734 2735 2736 2737

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2738
	if (old_crtc_state->has_audio)
2739
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2740 2741 2742

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2743 2744
}

2745 2746
static void intel_enable_dp(struct intel_encoder *encoder,
			    struct intel_crtc_state *pipe_config)
2747
{
2748 2749
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2750
	struct drm_i915_private *dev_priv = to_i915(dev);
2751
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2752
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2753
	enum pipe pipe = crtc->pipe;
2754

2755 2756
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2757

2758 2759
	pps_lock(intel_dp);

2760
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2761 2762
		vlv_init_panel_power_sequencer(intel_dp);

2763
	intel_dp_enable_port(intel_dp, pipe_config);
2764 2765 2766 2767 2768 2769 2770

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2771
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2772 2773
		unsigned int lane_mask = 0x0;

2774
		if (IS_CHERRYVIEW(dev_priv))
2775
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2776

2777 2778
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2779
	}
2780

2781
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2782
	intel_dp_start_link_train(intel_dp);
2783
	intel_dp_stop_link_train(intel_dp);
2784

2785
	if (pipe_config->has_audio) {
2786
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2787
				 pipe_name(pipe));
2788 2789
		intel_audio_codec_enable(encoder);
	}
2790
}
2791

2792 2793 2794
static void g4x_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2795
{
2796 2797
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2798
	intel_enable_dp(encoder, pipe_config);
2799
	intel_edp_backlight_on(intel_dp);
2800
}
2801

2802 2803 2804
static void vlv_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2805
{
2806 2807
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2808
	intel_edp_backlight_on(intel_dp);
2809
	intel_psr_enable(intel_dp);
2810 2811
}

2812 2813 2814
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2815 2816
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2817
	enum port port = dp_to_dig_port(intel_dp)->port;
2818

2819
	intel_dp_prepare(encoder, pipe_config);
2820

2821
	/* Only ilk+ has port A */
2822
	if (port == PORT_A)
2823
		ironlake_edp_pll_on(intel_dp, pipe_config);
2824 2825
}

2826 2827 2828
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2829
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2830
	enum pipe pipe = intel_dp->pps_pipe;
2831
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2852 2853 2854
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
2855
	struct drm_i915_private *dev_priv = to_i915(dev);
2856 2857 2858 2859
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2860 2861 2862
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2863
	for_each_intel_encoder(dev, encoder) {
2864
		struct intel_dp *intel_dp;
2865
		enum port port;
2866 2867 2868 2869 2870

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2871
		port = dp_to_dig_port(intel_dp)->port;
2872 2873 2874 2875 2876

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2877
			      pipe_name(pipe), port_name(port));
2878

2879
		WARN(encoder->base.crtc,
2880 2881
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2882 2883

		/* make sure vdd is off before we steal it */
2884
		vlv_detach_power_sequencer(intel_dp);
2885 2886 2887 2888 2889 2890 2891 2892
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
2893
	struct drm_i915_private *dev_priv = to_i915(dev);
2894 2895 2896 2897
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2898 2899 2900
	if (!is_edp(intel_dp))
		return;

2901 2902 2903 2904 2905 2906 2907 2908 2909
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2910
		vlv_detach_power_sequencer(intel_dp);
2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2925 2926
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2927 2928
}

2929 2930 2931
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2932
{
2933
	vlv_phy_pre_encoder_enable(encoder);
2934

2935
	intel_enable_dp(encoder, pipe_config);
2936 2937
}

2938 2939 2940
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
2941
{
2942
	intel_dp_prepare(encoder, pipe_config);
2943

2944
	vlv_phy_pre_pll_enable(encoder);
2945 2946
}

2947 2948 2949
static void chv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2950
{
2951
	chv_phy_pre_encoder_enable(encoder);
2952

2953
	intel_enable_dp(encoder, pipe_config);
2954 2955

	/* Second common lane will stay alive on its own now */
2956
	chv_phy_release_cl2_override(encoder);
2957 2958
}

2959 2960 2961
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
2962
{
2963
	intel_dp_prepare(encoder, pipe_config);
2964

2965
	chv_phy_pre_pll_enable(encoder);
2966 2967
}

2968 2969 2970
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
2971
{
2972
	chv_phy_post_pll_disable(encoder);
2973 2974
}

2975 2976 2977 2978
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
2979
bool
2980
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2981
{
2982 2983
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2984 2985
}

2986
/* These are source-specific values. */
2987
uint8_t
K
Keith Packard 已提交
2988
intel_dp_voltage_max(struct intel_dp *intel_dp)
2989
{
2990
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2991
	struct drm_i915_private *dev_priv = to_i915(dev);
2992
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2993

2994
	if (IS_BROXTON(dev_priv))
2995 2996
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
	else if (INTEL_INFO(dev)->gen >= 9) {
2997
		if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
2998
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2999
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3000
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3001
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3002
	else if (IS_GEN7(dev_priv) && port == PORT_A)
3003
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3004
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3005
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3006
	else
3007
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3008 3009
}

3010
uint8_t
K
Keith Packard 已提交
3011 3012
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3013
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3014
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3015

3016
	if (INTEL_GEN(dev_priv) >= 9) {
3017 3018 3019 3020 3021 3022 3023
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3024 3025
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3026 3027 3028
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
3029
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3030
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3031 3032 3033 3034 3035 3036 3037
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3038
		default:
3039
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3040
		}
3041
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3042
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3043 3044 3045 3046 3047 3048 3049
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3050
		default:
3051
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3052
		}
3053
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3054
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3055 3056 3057 3058 3059
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3060
		default:
3061
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3062 3063 3064
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3065 3066 3067 3068 3069 3070 3071
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3072
		default:
3073
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3074
		}
3075 3076 3077
	}
}

3078
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3079
{
3080
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3081 3082 3083 3084 3085
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3086
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3087 3088
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3089
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3090 3091 3092
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3093
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3094 3095 3096
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3097
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3098 3099 3100
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3101
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3102 3103 3104 3105 3106 3107 3108
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3109
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3110 3111
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3112
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3113 3114 3115
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3116
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3117 3118 3119
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3120
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3121 3122 3123 3124 3125 3126 3127
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3128
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3129 3130
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3131
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3132 3133 3134
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3135
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3136 3137 3138 3139 3140 3141 3142
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3143
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3144 3145
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3146
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3158 3159
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3160 3161 3162 3163

	return 0;
}

3164
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3165
{
3166 3167 3168
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3169 3170 3171
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3172
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3173
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3174
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3175 3176 3177
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3178
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3179 3180 3181
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3182
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3183 3184 3185
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3186
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3187 3188
			deemph_reg_value = 128;
			margin_reg_value = 154;
3189
			uniq_trans_scale = true;
3190 3191 3192 3193 3194
			break;
		default:
			return 0;
		}
		break;
3195
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3196
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3197
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3198 3199 3200
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3201
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3202 3203 3204
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3205
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3206 3207 3208 3209 3210 3211 3212
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3213
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3214
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3215
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3216 3217 3218
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3219
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3220 3221 3222 3223 3224 3225 3226
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3227
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3228
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3229
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3241 3242
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3243 3244 3245 3246

	return 0;
}

3247
static uint32_t
3248
gen4_signal_levels(uint8_t train_set)
3249
{
3250
	uint32_t	signal_levels = 0;
3251

3252
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3253
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3254 3255 3256
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3257
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3258 3259
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3260
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3261 3262
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3263
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3264 3265 3266
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3267
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3268
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3269 3270 3271
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3272
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3273 3274
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3275
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3276 3277
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3278
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3279 3280 3281 3282 3283 3284
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3285 3286
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3287
gen6_edp_signal_levels(uint8_t train_set)
3288
{
3289 3290 3291
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3292 3293
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3294
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3295
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3296
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3297 3298
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3299
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3300 3301
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3302
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3303 3304
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3305
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3306
	default:
3307 3308 3309
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3310 3311 3312
	}
}

K
Keith Packard 已提交
3313 3314
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3315
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3316 3317 3318 3319
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3320
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3321
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3322
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3323
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3324
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3325 3326
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3327
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3328
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3329
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3330 3331
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3332
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3333
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3334
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3335 3336 3337 3338 3339 3340 3341 3342 3343
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3344
void
3345
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3346 3347
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3348
	enum port port = intel_dig_port->port;
3349
	struct drm_device *dev = intel_dig_port->base.base.dev;
3350
	struct drm_i915_private *dev_priv = to_i915(dev);
3351
	uint32_t signal_levels, mask = 0;
3352 3353
	uint8_t train_set = intel_dp->train_set[0];

3354
	if (HAS_DDI(dev_priv)) {
3355 3356
		signal_levels = ddi_signal_levels(intel_dp);

3357
		if (IS_BROXTON(dev_priv))
3358 3359 3360
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3361
	} else if (IS_CHERRYVIEW(dev_priv)) {
3362
		signal_levels = chv_signal_levels(intel_dp);
3363
	} else if (IS_VALLEYVIEW(dev_priv)) {
3364
		signal_levels = vlv_signal_levels(intel_dp);
3365
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
3366
		signal_levels = gen7_edp_signal_levels(train_set);
3367
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3368
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3369
		signal_levels = gen6_edp_signal_levels(train_set);
3370 3371
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3372
		signal_levels = gen4_signal_levels(train_set);
3373 3374 3375
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3376 3377 3378 3379 3380 3381 3382 3383
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3384

3385
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3386 3387 3388

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3389 3390
}

3391
void
3392 3393
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3394
{
3395
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3396 3397
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3398

3399
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3400

3401
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3402
	POSTING_READ(intel_dp->output_reg);
3403 3404
}

3405
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3406 3407 3408
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3409
	struct drm_i915_private *dev_priv = to_i915(dev);
3410 3411 3412
	enum port port = intel_dig_port->port;
	uint32_t val;

3413
	if (!HAS_DDI(dev_priv))
3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3431 3432 3433 3434
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3435 3436 3437
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3438
static void
C
Chris Wilson 已提交
3439
intel_dp_link_down(struct intel_dp *intel_dp)
3440
{
3441
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3442
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3443
	enum port port = intel_dig_port->port;
3444
	struct drm_device *dev = intel_dig_port->base.base.dev;
3445
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3446
	uint32_t DP = intel_dp->DP;
3447

3448
	if (WARN_ON(HAS_DDI(dev_priv)))
3449 3450
		return;

3451
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3452 3453
		return;

3454
	DRM_DEBUG_KMS("\n");
3455

3456
	if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3457
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3458
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3459
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3460
	} else {
3461
		if (IS_CHERRYVIEW(dev_priv))
3462 3463 3464
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3465
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3466
	}
3467
	I915_WRITE(intel_dp->output_reg, DP);
3468
	POSTING_READ(intel_dp->output_reg);
3469

3470 3471 3472 3473 3474 3475 3476 3477 3478
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3479
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3480 3481 3482 3483 3484 3485 3486
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3487 3488 3489 3490 3491 3492 3493
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3494
		I915_WRITE(intel_dp->output_reg, DP);
3495
		POSTING_READ(intel_dp->output_reg);
3496

3497
		intel_wait_for_vblank_if_active(&dev_priv->drm, PIPE_A);
3498 3499
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3500 3501
	}

3502
	msleep(intel_dp->panel_power_down_delay);
3503 3504

	intel_dp->DP = DP;
3505 3506
}

3507
static bool
3508
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3509
{
3510 3511
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3512
		return false; /* aux transfer failed */
3513

3514
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3515

3516 3517
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3518

3519 3520 3521 3522 3523
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3524

3525 3526
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3527

3528
	if (!intel_dp_read_dpcd(intel_dp))
3529 3530
		return false;

3531 3532 3533
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3534

3535 3536 3537 3538 3539 3540 3541 3542
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3543

3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
		drm_dp_dpcd_read(&intel_dp->aux,
				 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				 &frame_sync_cap, 1);
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3557 3558
	}

3559 3560 3561
	/* Read the eDP Display control capabilities registers */
	if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3562 3563
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3564 3565
		DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
			      intel_dp->edp_dpcd);
3566

3567
	/* Intermediate frequency support */
3568
	if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3569
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3570 3571
		int i;

3572 3573
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3574

3575 3576
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3577 3578 3579 3580

			if (val == 0)
				break;

3581 3582
			/* Value read is in kHz while drm clock is saved in deca-kHz */
			intel_dp->sink_rates[i] = (val * 200) / 10;
3583
		}
3584
		intel_dp->num_sink_rates = i;
3585
	}
3586

3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
			     &intel_dp->sink_count, 1) < 0)
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
	intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
	if (!is_edp(intel_dp) && !intel_dp->sink_count)
		return false;
3617

3618 3619 3620 3621 3622 3623 3624
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3625 3626 3627
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3628 3629 3630
		return false; /* downstream port status fetch failed */

	return true;
3631 3632
}

3633 3634 3635 3636 3637 3638 3639 3640
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3641
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3642 3643 3644
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3645
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3646 3647 3648 3649
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

3650
static bool
3651
intel_dp_can_mst(struct intel_dp *intel_dp)
3652 3653 3654
{
	u8 buf[1];

3655 3656 3657
	if (!i915.enable_dp_mst)
		return false;

3658 3659 3660 3661 3662 3663
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3664 3665
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1) != 1)
		return false;
3666

3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687
	return buf[0] & DP_MST_CAP;
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
	if (!i915.enable_dp_mst)
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3688 3689
}

3690
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3691
{
3692
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3693
	struct drm_device *dev = dig_port->base.base.dev;
3694
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3695
	u8 buf;
3696
	int ret = 0;
3697 3698
	int count = 0;
	int attempts = 10;
3699

3700 3701
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3702 3703
		ret = -EIO;
		goto out;
3704 3705
	}

3706
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3707
			       buf & ~DP_TEST_SINK_START) < 0) {
3708
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3709 3710 3711
		ret = -EIO;
		goto out;
	}
3712

3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724
	do {
		intel_wait_for_vblank(dev, intel_crtc->pipe);

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3725
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3726 3727 3728
		ret = -ETIMEDOUT;
	}

3729
 out:
3730
	hsw_enable_ips(intel_crtc);
3731
	return ret;
3732 3733 3734 3735 3736
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3737
	struct drm_device *dev = dig_port->base.base.dev;
3738 3739
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3740 3741
	int ret;

3742 3743 3744 3745 3746 3747 3748 3749 3750
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3751 3752 3753 3754 3755 3756
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3757
	hsw_disable_ips(intel_crtc);
3758

3759
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3760 3761 3762
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3763 3764
	}

3765
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3766 3767 3768 3769 3770 3771 3772 3773 3774
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3775
	int count, ret;
3776 3777 3778 3779 3780 3781
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3782
	do {
3783 3784
		intel_wait_for_vblank(dev, intel_crtc->pipe);

3785
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3786 3787
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3788
			goto stop;
3789
		}
3790
		count = buf & DP_TEST_COUNT_MASK;
3791

3792
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3793 3794

	if (attempts == 0) {
3795 3796 3797 3798 3799 3800 3801 3802
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3803
	}
3804

3805
stop:
3806
	intel_dp_sink_crc_stop(intel_dp);
3807
	return ret;
3808 3809
}

3810 3811 3812
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3813
	return drm_dp_dpcd_read(&intel_dp->aux,
3814 3815
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3816 3817
}

3818 3819 3820 3821 3822
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

3823
	ret = drm_dp_dpcd_read(&intel_dp->aux,
3824 3825 3826 3827 3828 3829 3830 3831
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_ACK;
	return test_result;
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3845
{
3846
	uint8_t test_result = DP_TEST_NAK;
3847 3848 3849 3850
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
3851
	    connector->edid_corrupt ||
3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
	} else {
3867 3868 3869 3870 3871 3872 3873
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

3874 3875
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
3876
					&block->checksum,
D
Dan Carpenter 已提交
3877
					1))
3878 3879 3880 3881 3882 3883 3884 3885 3886
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
	}

	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance_test_active = 1;

3887 3888 3889 3890
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3891
{
3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
	uint8_t rxdata = 0;
	int status = 0;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

	switch (rxdata) {
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
		break;
	}

update_status:
	status = drm_dp_dpcd_write(&intel_dp->aux,
				   DP_TEST_RESPONSE,
				   &response, 1);
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
3940 3941
}

3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
3957
			if (intel_dp->active_mst_links &&
3958
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3959 3960 3961 3962 3963
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

3964
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
3980
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023
static void
intel_dp_retrain_link(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
	intel_wait_for_vblank(&dev_priv->drm, crtc->pipe);

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
}

4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

	/* if link training is requested we should perform it always */
	if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
	    (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
4049 4050

		intel_dp_retrain_link(intel_dp);
4051 4052 4053
	}
}

4054 4055 4056 4057 4058 4059 4060
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4061 4062 4063 4064 4065
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4066
 */
4067
static bool
4068
intel_dp_short_pulse(struct intel_dp *intel_dp)
4069
{
4070
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4071
	u8 sink_irq_vector = 0;
4072 4073
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4074

4075 4076 4077 4078 4079 4080 4081 4082
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
	intel_dp->compliance_test_active = 0;
	intel_dp->compliance_test_type = 0;
	intel_dp->compliance_test_data = 0;

4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4094 4095
	}

4096 4097
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4098 4099
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4100
		/* Clear interrupt source */
4101 4102 4103
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4104 4105

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4106
			DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
4107 4108 4109 4110
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4111 4112 4113
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
4114 4115

	return true;
4116 4117
}

4118
/* XXX this is probably wrong for multiple downstream ports */
4119
static enum drm_connector_status
4120
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4121
{
4122 4123 4124 4125 4126 4127
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4128 4129 4130
	if (is_edp(intel_dp))
		return connector_status_connected;

4131 4132
	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
4133
		return connector_status_connected;
4134 4135

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4136 4137
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4138

4139 4140
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4141 4142
	}

4143 4144 4145
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4146
	/* If no HPD, poke DDC gently */
4147
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4148
		return connector_status_connected;
4149 4150

	/* Well we tried, say unknown for unreliable port types */
4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4163 4164 4165

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4166
	return connector_status_disconnected;
4167 4168
}

4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4182 4183
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4184
{
4185
	u32 bit;
4186

4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223
	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4224 4225 4226
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4227 4228 4229
	default:
		MISSING_CASE(port->port);
		return false;
4230
	}
4231

4232
	return I915_READ(SDEISR) & bit;
4233 4234
}

4235
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4236
				       struct intel_digital_port *port)
4237
{
4238
	u32 bit;
4239

4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4258 4259
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4260 4261 4262 4263 4264
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4265
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4266 4267
		break;
	case PORT_C:
4268
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4269 4270
		break;
	case PORT_D:
4271
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4272 4273 4274 4275
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4276 4277
	}

4278
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4279 4280
}

4281
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4282
				       struct intel_digital_port *intel_dig_port)
4283
{
4284 4285
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4286 4287
	u32 bit;

4288 4289
	intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
	switch (port) {
4290 4291 4292 4293 4294 4295 4296 4297 4298 4299
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4300
		MISSING_CASE(port);
4301 4302 4303 4304 4305 4306
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4307 4308 4309 4310 4311 4312 4313
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4314
static bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
4315 4316
					 struct intel_digital_port *port)
{
4317
	if (HAS_PCH_IBX(dev_priv))
4318
		return ibx_digital_port_connected(dev_priv, port);
4319
	else if (HAS_PCH_SPLIT(dev_priv))
4320
		return cpt_digital_port_connected(dev_priv, port);
4321 4322
	else if (IS_BROXTON(dev_priv))
		return bxt_digital_port_connected(dev_priv, port);
4323 4324
	else if (IS_GM45(dev_priv))
		return gm45_digital_port_connected(dev_priv, port);
4325 4326 4327 4328
	else
		return g4x_digital_port_connected(dev_priv, port);
}

4329
static struct edid *
4330
intel_dp_get_edid(struct intel_dp *intel_dp)
4331
{
4332
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4333

4334 4335 4336 4337
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4338 4339
			return NULL;

J
Jani Nikula 已提交
4340
		return drm_edid_duplicate(intel_connector->edid);
4341 4342 4343 4344
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4345

4346 4347 4348 4349 4350
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4351

4352
	intel_dp_unset_edid(intel_dp);
4353 4354 4355 4356 4357 4358 4359
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4360 4361
}

4362 4363
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4364
{
4365
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4366

4367 4368
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4369

4370 4371
	intel_dp->has_audio = false;
}
4372

4373
static enum drm_connector_status
4374
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4375
{
4376
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4377
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4378 4379
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4380
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4381
	enum drm_connector_status status;
4382
	enum intel_display_power_domain power_domain;
4383
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4384

4385 4386
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(to_i915(dev), power_domain);
Z
Zhenyu Wang 已提交
4387

4388 4389 4390
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4391 4392 4393
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4394
	else
4395 4396
		status = connector_status_disconnected;

4397
	if (status == connector_status_disconnected) {
4398 4399 4400 4401
		intel_dp->compliance_test_active = 0;
		intel_dp->compliance_test_type = 0;
		intel_dp->compliance_test_data = 0;

4402 4403 4404 4405 4406 4407 4408 4409 4410
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4411
		goto out;
4412
	}
Z
Zhenyu Wang 已提交
4413

4414
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4415
		intel_encoder->type = INTEL_OUTPUT_DP;
4416

4417 4418 4419 4420 4421 4422
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));

	intel_dp_print_rates(intel_dp);

4423 4424
	intel_dp_probe_oui(intel_dp);

4425
	intel_dp_print_hw_revision(intel_dp);
4426
	intel_dp_print_sw_revision(intel_dp);
4427

4428 4429 4430
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4431 4432 4433 4434 4435
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4436 4437
		status = connector_status_disconnected;
		goto out;
4438 4439 4440 4441 4442 4443 4444 4445 4446 4447
	} else if (connector->status == connector_status_connected) {
		/*
		 * If display was connected already and is still connected
		 * check links status, there has been known issues of
		 * link loss triggerring long pulse!!!!
		 */
		drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
		intel_dp_check_link_status(intel_dp);
		drm_modeset_unlock(&dev->mode_config.connection_mutex);
		goto out;
4448 4449
	}

4450 4451 4452 4453 4454 4455 4456 4457
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4458
	intel_dp_set_edid(intel_dp);
4459 4460
	if (is_edp(intel_dp) || intel_connector->detect_edid)
		status = connector_status_connected;
4461
	intel_dp->detect_done = true;
4462

4463 4464
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4465 4466
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4478
out:
4479
	if (status != connector_status_connected && !intel_dp->is_mst)
4480
		intel_dp_unset_edid(intel_dp);
4481

4482
	intel_display_power_put(to_i915(dev), power_domain);
4483
	return status;
4484 4485 4486 4487 4488 4489 4490 4491
}

static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4492
	enum drm_connector_status status = connector->status;
4493 4494 4495 4496 4497 4498 4499 4500

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		intel_dp_unset_edid(intel_dp);
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
4501
			intel_encoder->type = INTEL_OUTPUT_DP;
4502 4503 4504
		return connector_status_disconnected;
	}

4505 4506
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
4507
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4508 4509

	intel_dp->detect_done = false;
4510

4511
	return status;
4512 4513
}

4514 4515
static void
intel_dp_force(struct drm_connector *connector)
4516
{
4517
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4518
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4519
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4520
	enum intel_display_power_domain power_domain;
4521

4522 4523 4524
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4525

4526 4527
	if (connector->status != connector_status_connected)
		return;
4528

4529 4530
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
4531 4532 4533

	intel_dp_set_edid(intel_dp);

4534
	intel_display_power_put(dev_priv, power_domain);
4535 4536

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4537
		intel_encoder->type = INTEL_OUTPUT_DP;
4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4551

4552
	/* if eDP has no EDID, fall back to fixed mode */
4553 4554
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4555
		struct drm_display_mode *mode;
4556 4557

		mode = drm_mode_duplicate(connector->dev,
4558
					  intel_connector->panel.fixed_mode);
4559
		if (mode) {
4560 4561 4562 4563
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4564

4565
	return 0;
4566 4567
}

4568 4569 4570 4571
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4572
	struct edid *edid;
4573

4574 4575
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4576
		has_audio = drm_detect_monitor_audio(edid);
4577

4578 4579 4580
	return has_audio;
}

4581 4582 4583 4584 4585
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4586
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4587
	struct intel_connector *intel_connector = to_intel_connector(connector);
4588 4589
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4590 4591
	int ret;

4592
	ret = drm_object_property_set_value(&connector->base, property, val);
4593 4594 4595
	if (ret)
		return ret;

4596
	if (property == dev_priv->force_audio_property) {
4597 4598 4599 4600
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4601 4602
			return 0;

4603
		intel_dp->force_audio = i;
4604

4605
		if (i == HDMI_AUDIO_AUTO)
4606 4607
			has_audio = intel_dp_detect_audio(connector);
		else
4608
			has_audio = (i == HDMI_AUDIO_ON);
4609 4610

		if (has_audio == intel_dp->has_audio)
4611 4612
			return 0;

4613
		intel_dp->has_audio = has_audio;
4614 4615 4616
		goto done;
	}

4617
	if (property == dev_priv->broadcast_rgb_property) {
4618
		bool old_auto = intel_dp->color_range_auto;
4619
		bool old_range = intel_dp->limited_color_range;
4620

4621 4622 4623 4624 4625 4626
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
4627
			intel_dp->limited_color_range = false;
4628 4629 4630
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
4631
			intel_dp->limited_color_range = true;
4632 4633 4634 4635
			break;
		default:
			return -EINVAL;
		}
4636 4637

		if (old_auto == intel_dp->color_range_auto &&
4638
		    old_range == intel_dp->limited_color_range)
4639 4640
			return 0;

4641 4642 4643
		goto done;
	}

4644 4645 4646 4647 4648 4649
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}
4650 4651 4652 4653 4654
		if (HAS_GMCH_DISPLAY(dev_priv) &&
		    val == DRM_MODE_SCALE_CENTER) {
			DRM_DEBUG_KMS("centering not supported\n");
			return -EINVAL;
		}
4655 4656 4657 4658 4659 4660 4661 4662 4663 4664

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4665 4666 4667
	return -EINVAL;

done:
4668 4669
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4670 4671 4672 4673

	return 0;
}

4674 4675 4676 4677
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4678 4679 4680 4681 4682
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4683 4684 4685 4686 4687 4688 4689 4690 4691 4692

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4693 4694 4695 4696 4697 4698 4699
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4700
static void
4701
intel_dp_connector_destroy(struct drm_connector *connector)
4702
{
4703
	struct intel_connector *intel_connector = to_intel_connector(connector);
4704

4705
	kfree(intel_connector->detect_edid);
4706

4707 4708 4709
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4710 4711 4712
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4713
		intel_panel_fini(&intel_connector->panel);
4714

4715
	drm_connector_cleanup(connector);
4716
	kfree(connector);
4717 4718
}

P
Paulo Zanoni 已提交
4719
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4720
{
4721 4722
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4723

4724
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4725 4726
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4727 4728 4729 4730
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4731
		pps_lock(intel_dp);
4732
		edp_panel_vdd_off_sync(intel_dp);
4733 4734
		pps_unlock(intel_dp);

4735 4736 4737 4738
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4739
	}
4740 4741 4742

	intel_dp_aux_fini(intel_dp);

4743
	drm_encoder_cleanup(encoder);
4744
	kfree(intel_dig_port);
4745 4746
}

4747
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4748 4749 4750 4751 4752 4753
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4754 4755 4756 4757
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4758
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4759
	pps_lock(intel_dp);
4760
	edp_panel_vdd_off_sync(intel_dp);
4761
	pps_unlock(intel_dp);
4762 4763
}

4764 4765 4766 4767
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
4768
	struct drm_i915_private *dev_priv = to_i915(dev);
4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4783
	power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
4784 4785 4786 4787 4788
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4789
void intel_dp_encoder_reset(struct drm_encoder *encoder)
4790
{
4791
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
4792 4793 4794
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_lspcon *lspcon = &intel_dig_port->lspcon;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4795 4796 4797

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
4798

4799 4800 4801
	if (IS_GEN9(dev_priv) && lspcon->active)
		lspcon_resume(lspcon);

4802 4803 4804 4805 4806
	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	pps_lock(intel_dp);

4807 4808
	/* Reinit the power sequencer, in case BIOS did something with it. */
	intel_dp_pps_init(encoder->dev, intel_dp);
4809 4810 4811
	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4812 4813
}

4814
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4815
	.dpms = drm_atomic_helper_connector_dpms,
4816
	.detect = intel_dp_detect,
4817
	.force = intel_dp_force,
4818
	.fill_modes = drm_helper_probe_single_connector_modes,
4819
	.set_property = intel_dp_set_property,
4820
	.atomic_get_property = intel_connector_atomic_get_property,
4821
	.late_register = intel_dp_connector_register,
4822
	.early_unregister = intel_dp_connector_unregister,
4823
	.destroy = intel_dp_connector_destroy,
4824
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4825
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4826 4827 4828 4829 4830 4831 4832 4833
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4834
	.reset = intel_dp_encoder_reset,
4835
	.destroy = intel_dp_encoder_destroy,
4836 4837
};

4838
enum irqreturn
4839 4840 4841
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4842
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4843
	struct drm_device *dev = intel_dig_port->base.base.dev;
4844
	struct drm_i915_private *dev_priv = to_i915(dev);
4845
	enum intel_display_power_domain power_domain;
4846
	enum irqreturn ret = IRQ_NONE;
4847

4848 4849
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
4850
		intel_dig_port->base.type = INTEL_OUTPUT_DP;
4851

4852 4853 4854 4855 4856 4857 4858 4859 4860
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
4861
		return IRQ_HANDLED;
4862 4863
	}

4864 4865
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4866
		      long_hpd ? "long" : "short");
4867

4868 4869 4870 4871 4872
	if (long_hpd) {
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

4873
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
4874 4875
	intel_display_power_get(dev_priv, power_domain);

4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
4889
		}
4890
	}
4891

4892 4893 4894 4895
	if (!intel_dp->is_mst) {
		if (!intel_dp_short_pulse(intel_dp)) {
			intel_dp->detect_done = false;
			goto put_power;
4896
		}
4897
	}
4898 4899 4900

	ret = IRQ_HANDLED;

4901 4902 4903 4904
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4905 4906
}

4907
/* check the VBT to see whether the eDP is on another port */
4908
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
4909
{
4910
	struct drm_i915_private *dev_priv = to_i915(dev);
4911

4912 4913 4914 4915 4916 4917 4918
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
	if (INTEL_INFO(dev)->gen < 5)
		return false;

4919 4920 4921
	if (port == PORT_A)
		return true;

4922
	return intel_bios_is_port_edp(dev_priv, port);
4923 4924
}

4925
void
4926 4927
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4928 4929
	struct intel_connector *intel_connector = to_intel_connector(connector);

4930
	intel_attach_force_audio_property(connector);
4931
	intel_attach_broadcast_rgb_property(connector);
4932
	intel_dp->color_range_auto = true;
4933 4934 4935

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
4936 4937
		drm_object_attach_property(
			&connector->base,
4938
			connector->dev->mode_config.scaling_mode_property,
4939 4940
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
4941
	}
4942 4943
}

4944 4945
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
4946
	intel_dp->panel_power_off_time = ktime_get_boottime();
4947 4948 4949 4950
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

4951
static void
4952 4953
intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
			   struct intel_dp *intel_dp, struct edp_power_seq *seq)
4954
{
4955
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
4956
	struct pps_registers regs;
4957

4958
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
4959 4960 4961

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
4962
	pp_ctl = ironlake_get_pp_control(intel_dp);
4963

4964 4965
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
4966
	if (!IS_BROXTON(dev_priv)) {
4967 4968
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
4969
	}
4970 4971

	/* Pull timing values out of registers */
4972 4973
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
4974

4975 4976
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
4977

4978 4979
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
4980

4981 4982
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
4983

4984
	if (IS_BROXTON(dev_priv)) {
4985 4986 4987
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
4988
			seq->t11_t12 = (tmp - 1) * 1000;
4989
		else
4990
			seq->t11_t12 = 0;
4991
	} else {
4992
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4993
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4994
	}
4995 4996
}

I
Imre Deak 已提交
4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
intel_pps_verify_state(struct drm_i915_private *dev_priv,
		       struct intel_dp *intel_dp)
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

5022 5023 5024 5025
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp)
{
5026
	struct drm_i915_private *dev_priv = to_i915(dev);
5027 5028 5029 5030 5031 5032 5033 5034 5035 5036
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
5037

I
Imre Deak 已提交
5038
	intel_pps_dump_state("cur", &cur);
5039

5040
	vbt = dev_priv->vbt.edp.pps;
5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5054
	intel_pps_dump_state("vbt", &vbt);
5055 5056 5057

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5058
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5059 5060 5061 5062 5063 5064 5065 5066 5067
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5068
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5069 5070 5071 5072 5073 5074 5075
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5076 5077 5078 5079 5080 5081
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5082 5083 5084 5085 5086 5087 5088 5089 5090 5091

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5092 5093 5094 5095
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5096
					      struct intel_dp *intel_dp)
5097
{
5098
	struct drm_i915_private *dev_priv = to_i915(dev);
5099
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5100
	int div = dev_priv->rawclk_freq / 1000;
5101
	struct pps_registers regs;
5102
	enum port port = dp_to_dig_port(intel_dp)->port;
5103
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5104

V
Ville Syrjälä 已提交
5105
	lockdep_assert_held(&dev_priv->pps_mutex);
5106

5107
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5108

5109
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5110 5111
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5112
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5113 5114
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5115
	if (IS_BROXTON(dev_priv)) {
5116
		pp_div = I915_READ(regs.pp_ctrl);
5117 5118 5119 5120 5121 5122 5123 5124
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5125 5126 5127

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5128
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5129
		port_sel = PANEL_PORT_SELECT_VLV(port);
5130
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5131
		if (port == PORT_A)
5132
			port_sel = PANEL_PORT_SELECT_DPA;
5133
		else
5134
			port_sel = PANEL_PORT_SELECT_DPD;
5135 5136
	}

5137 5138
	pp_on |= port_sel;

5139 5140
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5141
	if (IS_BROXTON(dev_priv))
5142
		I915_WRITE(regs.pp_ctrl, pp_div);
5143
	else
5144
		I915_WRITE(regs.pp_div, pp_div);
5145 5146

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5147 5148
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5149
		      IS_BROXTON(dev_priv) ?
5150 5151
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5152 5153
}

5154 5155 5156
static void intel_dp_pps_init(struct drm_device *dev,
			      struct intel_dp *intel_dp)
{
5157 5158 5159
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5160 5161 5162 5163 5164 5165 5166
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
		intel_dp_init_panel_power_sequencer(dev, intel_dp);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
	}
}

5167 5168
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5169
 * @dev_priv: i915 device
5170
 * @crtc_state: a pointer to the active intel_crtc_state
5171 5172 5173 5174 5175 5176 5177 5178 5179
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5180 5181 5182
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
				    struct intel_crtc_state *crtc_state,
				    int refresh_rate)
5183 5184
{
	struct intel_encoder *encoder;
5185 5186
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5187
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5188
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5189 5190 5191 5192 5193 5194

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5195 5196
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5197 5198 5199
		return;
	}

5200
	/*
5201 5202
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5203
	 */
5204

5205 5206
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5207
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5208 5209 5210 5211 5212 5213

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5214
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5215 5216 5217 5218
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5219 5220
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5221 5222
		index = DRRS_LOW_RR;

5223
	if (index == dev_priv->drrs.refresh_rate_type) {
5224 5225 5226 5227 5228
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5229
	if (!crtc_state->base.active) {
5230 5231 5232 5233
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5234
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5246 5247
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5248
		u32 val;
5249

5250
		val = I915_READ(reg);
5251
		if (index > DRRS_HIGH_RR) {
5252
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5253 5254 5255
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5256
		} else {
5257
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5258 5259 5260
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5261 5262 5263 5264
		}
		I915_WRITE(reg, val);
	}

5265 5266 5267 5268 5269
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5270 5271 5272
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5273
 * @crtc_state: A pointer to the active crtc state.
5274 5275 5276
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5277 5278
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5279 5280
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5281
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5282

5283
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5302 5303 5304
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5305
 * @old_crtc_state: Pointer to old crtc_state.
5306 5307
 *
 */
5308 5309
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
			    struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5310 5311
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5312
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5313

5314
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5315 5316 5317 5318 5319 5320 5321 5322 5323
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5324 5325
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5326 5327 5328 5329 5330 5331 5332

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5346
	/*
5347 5348
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5349 5350
	 */

5351 5352
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5353

5354 5355 5356 5357 5358 5359
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5360

5361 5362
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5363 5364
}

5365
/**
5366
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5367
 * @dev_priv: i915 device
5368 5369
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5370 5371
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5372 5373 5374
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5375 5376
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5377 5378 5379 5380
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5381
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5382 5383
		return;

5384
	cancel_delayed_work(&dev_priv->drrs.work);
5385

5386
	mutex_lock(&dev_priv->drrs.mutex);
5387 5388 5389 5390 5391
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5392 5393 5394
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5395 5396 5397
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5398
	/* invalidate means busy screen hence upclock */
5399
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5400 5401
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5402 5403 5404 5405

	mutex_unlock(&dev_priv->drrs.mutex);
}

5406
/**
5407
 * intel_edp_drrs_flush - Restart Idleness DRRS
5408
 * @dev_priv: i915 device
5409 5410
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5411 5412 5413 5414
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5415 5416 5417
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5418 5419
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5420 5421 5422 5423
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5424
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5425 5426
		return;

5427
	cancel_delayed_work(&dev_priv->drrs.work);
5428

5429
	mutex_lock(&dev_priv->drrs.mutex);
5430 5431 5432 5433 5434
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5435 5436
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5437 5438

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5439 5440
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5441
	/* flush means busy screen hence upclock */
5442
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5443 5444
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5445 5446 5447 5448 5449 5450

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5451 5452 5453 5454 5455
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477 5478
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5479 5480 5481 5482 5483 5484 5485 5486
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503 5504 5505
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5506
static struct drm_display_mode *
5507 5508
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5509 5510
{
	struct drm_connector *connector = &intel_connector->base;
5511
	struct drm_device *dev = connector->dev;
5512
	struct drm_i915_private *dev_priv = to_i915(dev);
5513 5514
	struct drm_display_mode *downclock_mode = NULL;

5515 5516 5517
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5518 5519 5520 5521 5522 5523
	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5524
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5525 5526 5527 5528 5529 5530 5531
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5532
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5533 5534 5535
		return NULL;
	}

5536
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5537

5538
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5539
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5540 5541 5542
	return downclock_mode;
}

5543
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5544
				     struct intel_connector *intel_connector)
5545 5546 5547
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5548 5549
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5550
	struct drm_i915_private *dev_priv = to_i915(dev);
5551
	struct drm_display_mode *fixed_mode = NULL;
5552
	struct drm_display_mode *downclock_mode = NULL;
5553 5554 5555
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5556
	enum pipe pipe = INVALID_PIPE;
5557 5558 5559 5560

	if (!is_edp(intel_dp))
		return true;

5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
	if (intel_get_lvds_encoder(dev)) {
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5574
	pps_lock(intel_dp);
5575 5576

	intel_dp_init_panel_power_timestamps(intel_dp);
5577
	intel_dp_pps_init(dev, intel_dp);
5578
	intel_edp_panel_vdd_sanitize(intel_dp);
5579

5580
	pps_unlock(intel_dp);
5581

5582
	/* Cache DPCD and EDID for edp. */
5583
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5584

5585
	if (!has_dpcd) {
5586 5587
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5588
		goto out_vdd_off;
5589 5590
	}

5591
	mutex_lock(&dev->mode_config.mutex);
5592
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5611 5612
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5613 5614 5615 5616 5617 5618 5619 5620
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5621
		if (fixed_mode) {
5622
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5623 5624 5625
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5626
	}
5627
	mutex_unlock(&dev->mode_config.mutex);
5628

5629
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5630 5631
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5632 5633 5634 5635 5636 5637

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
5638
		if (IS_CHERRYVIEW(dev_priv))
5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5651 5652
	}

5653
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5654
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5655
	intel_panel_setup_backlight(connector, pipe);
5656 5657

	return true;
5658 5659 5660 5661 5662 5663 5664 5665 5666 5667 5668 5669

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5670 5671
}

5672
bool
5673 5674
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5675
{
5676 5677 5678 5679
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5680
	struct drm_i915_private *dev_priv = to_i915(dev);
5681
	enum port port = intel_dig_port->port;
5682
	int type;
5683

5684 5685 5686 5687 5688
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5689 5690
	intel_dp->pps_pipe = INVALID_PIPE;

5691
	/* intel_dp vfuncs */
5692 5693
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5694
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5695
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5696
	else if (HAS_PCH_SPLIT(dev_priv))
5697 5698
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
5699
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
5700

5701 5702 5703
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
5704
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
5705

5706
	if (HAS_DDI(dev_priv))
5707 5708
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

5709 5710
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5711
	intel_dp->attached_connector = intel_connector;
5712

5713
	if (intel_dp_is_edp(dev, port))
5714
		type = DRM_MODE_CONNECTOR_eDP;
5715 5716
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5717

5718 5719 5720 5721 5722 5723 5724 5725
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5726
	/* eDP only on port B and/or C on vlv/chv */
5727
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
5728
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
5729 5730
		return false;

5731 5732 5733 5734
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5735
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5736 5737 5738 5739 5740
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5741
	intel_dp_aux_init(intel_dp);
5742

5743
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5744
			  edp_panel_vdd_work);
5745

5746
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5747

5748
	if (HAS_DDI(dev_priv))
5749 5750 5751 5752
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

5753
	/* Set up the hotplug pin. */
5754 5755
	switch (port) {
	case PORT_A:
5756
		intel_encoder->hpd_pin = HPD_PORT_A;
5757 5758
		break;
	case PORT_B:
5759
		intel_encoder->hpd_pin = HPD_PORT_B;
5760
		if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
5761
			intel_encoder->hpd_pin = HPD_PORT_A;
5762 5763
		break;
	case PORT_C:
5764
		intel_encoder->hpd_pin = HPD_PORT_C;
5765 5766
		break;
	case PORT_D:
5767
		intel_encoder->hpd_pin = HPD_PORT_D;
5768
		break;
X
Xiong Zhang 已提交
5769 5770 5771
	case PORT_E:
		intel_encoder->hpd_pin = HPD_PORT_E;
		break;
5772
	default:
5773
		BUG();
5774 5775
	}

5776
	/* init MST on ports that can support it */
5777
	if (HAS_DP_MST(dev) && !is_edp(intel_dp) &&
5778 5779 5780
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
5781

5782
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5783 5784 5785
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
5786
	}
5787

5788 5789
	intel_dp_add_properties(intel_dp, connector);

5790 5791 5792 5793
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
5794
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
5795 5796 5797
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5798 5799

	return true;
5800 5801 5802 5803 5804

fail:
	drm_connector_cleanup(connector);

	return false;
5805
}
5806

5807 5808 5809
bool intel_dp_init(struct drm_device *dev,
		   i915_reg_t output_reg,
		   enum port port)
5810
{
5811
	struct drm_i915_private *dev_priv = to_i915(dev);
5812 5813 5814 5815 5816
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5817
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5818
	if (!intel_dig_port)
5819
		return false;
5820

5821
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
5822 5823
	if (!intel_connector)
		goto err_connector_alloc;
5824 5825 5826 5827

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

S
Sudip Mukherjee 已提交
5828
	if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5829
			     DRM_MODE_ENCODER_TMDS, "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
5830
		goto err_encoder_init;
5831

5832
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5833 5834
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5835
	intel_encoder->get_config = intel_dp_get_config;
5836
	intel_encoder->suspend = intel_dp_encoder_suspend;
5837
	if (IS_CHERRYVIEW(dev_priv)) {
5838
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5839 5840
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5841
		intel_encoder->post_disable = chv_post_disable_dp;
5842
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
5843
	} else if (IS_VALLEYVIEW(dev_priv)) {
5844
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5845 5846
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5847
		intel_encoder->post_disable = vlv_post_disable_dp;
5848
	} else {
5849 5850
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5851 5852
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
5853
	}
5854

5855
	intel_dig_port->port = port;
5856
	intel_dig_port->dp.output_reg = output_reg;
5857
	intel_dig_port->max_lanes = 4;
5858

5859
	intel_encoder->type = INTEL_OUTPUT_DP;
5860
	if (IS_CHERRYVIEW(dev_priv)) {
5861 5862 5863 5864 5865 5866 5867
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5868
	intel_encoder->cloneable = 0;
5869
	intel_encoder->port = port;
5870

5871
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5872
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
5873

S
Sudip Mukherjee 已提交
5874 5875 5876
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

5877
	return true;
S
Sudip Mukherjee 已提交
5878 5879 5880

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
5881
err_encoder_init:
S
Sudip Mukherjee 已提交
5882 5883 5884
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
5885
	return false;
5886
}
5887 5888 5889

void intel_dp_mst_suspend(struct drm_device *dev)
{
5890
	struct drm_i915_private *dev_priv = to_i915(dev);
5891 5892 5893 5894
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
5895
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5896 5897

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
5898 5899
			continue;

5900 5901
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5902 5903 5904 5905 5906
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
5907
	struct drm_i915_private *dev_priv = to_i915(dev);
5908 5909 5910
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
5911
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5912
		int ret;
5913

5914 5915
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
5916

5917 5918 5919
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
5920 5921
	}
}