intel_dp.c 169.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31
#include <linux/types.h>
32 33
#include <linux/notifier.h>
#include <linux/reboot.h>
34
#include <asm/byteorder.h>
35
#include <drm/drmP.h>
36
#include <drm/drm_atomic_helper.h>
37 38 39
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
40
#include "intel_drv.h"
41
#include <drm/i915_drm.h>
42 43 44 45
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

46 47 48 49 50 51
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

52
struct dp_link_dpll {
53
	int clock;
54 55 56 57
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
58
	{ 162000,
59
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
60
	{ 270000,
61 62 63 64
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
65
	{ 162000,
66
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
67
	{ 270000,
68 69 70
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

71
static const struct dp_link_dpll vlv_dpll[] = {
72
	{ 162000,
C
Chon Ming Lee 已提交
73
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
74
	{ 270000,
75 76 77
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

78 79 80 81 82 83 84 85 86 87
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
88
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
89
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
90
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
91
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
92
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
93 94
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
95

96 97
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
98
static const int skl_rates[] = { 162000, 216000, 270000,
99 100
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
101

102 103 104 105 106 107 108 109 110
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
111 112 113
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
114 115
}

116
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
117
{
118 119 120
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
121 122
}

123 124
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
125
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
126 127
}

C
Chris Wilson 已提交
128
static void intel_dp_link_down(struct intel_dp *intel_dp);
129
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
130
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
131
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
132 133
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
134
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
135

136 137
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
138
{
139
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
140 141 142 143

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
144
	case DP_LINK_BW_5_4:
145
		break;
146
	default:
147 148
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
149 150 151 152 153 154
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

155 156 157 158 159
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	u8 source_max, sink_max;

160
	source_max = intel_dig_port->max_lanes;
161
	sink_max = intel_dp->max_sink_lane_count;
162 163 164 165

	return min(source_max, sink_max);
}

166
int
167
intel_dp_link_required(int pixel_clock, int bpp)
168
{
169 170
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
171 172
}

173
int
174 175
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
176 177 178 179 180 181 182
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
183 184
}

185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

208 209 210 211 212 213 214 215 216 217
static int
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
{
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
	}

	*sink_rates = default_rates;

218
	return (intel_dp->max_sink_link_bw >> 3) + 1;
219 220 221 222 223 224 225 226 227
}

static int
intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	int size;

228
	if (IS_GEN9_LP(dev_priv)) {
229 230
		*source_rates = bxt_rates;
		size = ARRAY_SIZE(bxt_rates);
231
	} else if (IS_GEN9_BC(dev_priv)) {
232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
		*source_rates = skl_rates;
		size = ARRAY_SIZE(skl_rates);
	} else {
		*source_rates = default_rates;
		size = ARRAY_SIZE(default_rates);
	}

	/* This depends on the fact that 5.4 is last value in the array */
	if (!intel_dp_source_supports_hbr2(intel_dp))
		size--;

	return size;
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
{
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	source_len = intel_dp_source_rates(intel_dp, &source_rates);

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
			       common_rates);
}

283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320
static int intel_dp_link_rate_index(struct intel_dp *intel_dp,
				    int *common_rates, int link_rate)
{
	int common_len;
	int index;

	common_len = intel_dp_common_rates(intel_dp, common_rates);
	for (index = 0; index < common_len; index++) {
		if (link_rate == common_rates[common_len - index - 1])
			return common_len - index - 1;
	}

	return -1;
}

int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count)
{
	int common_rates[DP_MAX_SUPPORTED_RATES];
	int link_rate_index;

	link_rate_index = intel_dp_link_rate_index(intel_dp,
						   common_rates,
						   link_rate);
	if (link_rate_index > 0) {
		intel_dp->max_sink_link_bw = drm_dp_link_rate_to_bw_code(common_rates[link_rate_index - 1]);
		intel_dp->max_sink_lane_count = lane_count;
	} else if (lane_count > 1) {
		intel_dp->max_sink_link_bw = intel_dp_max_link_bw(intel_dp);
		intel_dp->max_sink_lane_count = lane_count >> 1;
	} else {
		DRM_ERROR("Link Training Unsuccessful\n");
		return -1;
	}

	return 0;
}

321
static enum drm_mode_status
322 323 324
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
325
	struct intel_dp *intel_dp = intel_attached_dp(connector);
326 327
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
328 329
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
330 331 332
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
333

334 335
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
336 337
			return MODE_PANEL;

338
		if (mode->vdisplay > fixed_mode->vdisplay)
339
			return MODE_PANEL;
340 341

		target_clock = fixed_mode->clock;
342 343
	}

344
	max_link_clock = intel_dp_max_link_rate(intel_dp);
345
	max_lanes = intel_dp_max_lane_count(intel_dp);
346 347 348 349

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

350
	if (mode_rate > max_rate || target_clock > max_dotclk)
351
		return MODE_CLOCK_HIGH;
352 353 354 355

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

356 357 358
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

359 360 361
	return MODE_OK;
}

362
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
363 364 365 366 367 368 369 370 371 372 373
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

374
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
375 376 377 378 379 380 381 382
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

383 384
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
385
				    struct intel_dp *intel_dp);
386 387
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
388 389
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd);
390 391
static void
intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
392

393 394 395 396 397
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
398
	struct drm_i915_private *dev_priv = to_i915(dev);
399 400 401 402 403 404
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
405
	power_domain = intel_display_port_aux_power_domain(encoder);
406 407 408 409 410 411 412 413 414 415
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
416
	struct drm_i915_private *dev_priv = to_i915(dev);
417 418 419 420
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

421
	power_domain = intel_display_port_aux_power_domain(encoder);
422 423 424
	intel_display_power_put(dev_priv, power_domain);
}

425 426 427 428
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
429
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
430
	enum pipe pipe = intel_dp->pps_pipe;
431 432 433
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

452
	if (IS_CHERRYVIEW(dev_priv))
453 454 455 456
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

457 458 459 460 461 462
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
463
	if (!pll_enabled) {
464
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
465 466
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

467
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
468 469 470 471 472
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
473
	}
474

475 476 477 478 479 480 481 482 483 484 485 486 487 488
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
489

490
	if (!pll_enabled) {
491
		vlv_force_pll_off(dev_priv, pipe);
492 493 494 495

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
496 497
}

498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		if (encoder->type == INTEL_OUTPUT_EDP) {
			WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
				intel_dp->active_pipe != intel_dp->pps_pipe);

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
			WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

536 537 538 539 540
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
541
	struct drm_i915_private *dev_priv = to_i915(dev);
542
	enum pipe pipe;
543

V
Ville Syrjälä 已提交
544
	lockdep_assert_held(&dev_priv->pps_mutex);
545

546 547 548
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

549 550 551
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
		intel_dp->active_pipe != intel_dp->pps_pipe);

552 553 554
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

555
	pipe = vlv_find_free_pps(dev_priv);
556 557 558 559 560

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
561
	if (WARN_ON(pipe == INVALID_PIPE))
562
		pipe = PIPE_A;
563

564 565
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
566 567 568 569 570 571

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
572
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
573
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
574

575 576 577 578 579
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
580 581 582 583

	return intel_dp->pps_pipe;
}

584 585 586 587 588
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
589
	struct drm_i915_private *dev_priv = to_i915(dev);
590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
610
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
611 612 613 614

	return 0;
}

615 616 617 618 619 620
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
621
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
622 623 624 625 626
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
627
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
628 629 630 631 632 633 634
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
635

636
static enum pipe
637 638 639
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
640 641
{
	enum pipe pipe;
642 643

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
644
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
645
			PANEL_PORT_SELECT_MASK;
646 647 648 649

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

650 651 652
		if (!pipe_check(dev_priv, pipe))
			continue;

653
		return pipe;
654 655
	}

656 657 658 659 660 661 662 663
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
664
	struct drm_i915_private *dev_priv = to_i915(dev);
665 666 667 668 669
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
670 671 672 673 674 675 676 677 678 679 680
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
681 682 683 684 685 686

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
687 688
	}

689 690 691
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

692
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
693
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
694 695
}

696
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
697
{
698
	struct drm_device *dev = &dev_priv->drm;
699 700
	struct intel_encoder *encoder;

701
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
702
		    !IS_GEN9_LP(dev_priv)))
703 704 705 706 707 708 709 710 711 712 713 714
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

715
	for_each_intel_encoder(dev, encoder) {
716 717
		struct intel_dp *intel_dp;

718 719
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
720 721 722
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
723 724 725 726 727 728

		WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

729
		if (IS_GEN9_LP(dev_priv))
730 731 732
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
733
	}
734 735
}

736 737 738 739 740 741 742 743 744 745 746 747
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
				    struct intel_dp *intel_dp,
				    struct pps_registers *regs)
{
748 749
	int pps_idx = 0;

750 751
	memset(regs, 0, sizeof(*regs));

752
	if (IS_GEN9_LP(dev_priv))
753 754 755
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
756

757 758 759 760
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
761
	if (!IS_GEN9_LP(dev_priv))
762
		regs->pp_div = PP_DIVISOR(pps_idx);
763 764
}

765 766
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
767
{
768
	struct pps_registers regs;
769

770 771 772 773
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_ctrl;
774 775
}

776 777
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
778
{
779
	struct pps_registers regs;
780

781 782 783 784
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_stat;
785 786
}

787 788 789 790 791 792 793 794
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
795
	struct drm_i915_private *dev_priv = to_i915(dev);
796 797 798 799

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

800
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
801

802
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
803
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
804
		i915_reg_t pp_ctrl_reg, pp_div_reg;
805
		u32 pp_div;
V
Ville Syrjälä 已提交
806

807 808
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
809 810 811 812 813 814 815 816 817
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

818
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
819

820 821 822
	return 0;
}

823
static bool edp_have_panel_power(struct intel_dp *intel_dp)
824
{
825
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
826
	struct drm_i915_private *dev_priv = to_i915(dev);
827

V
Ville Syrjälä 已提交
828 829
	lockdep_assert_held(&dev_priv->pps_mutex);

830
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
831 832 833
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

834
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
835 836
}

837
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
838
{
839
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
840
	struct drm_i915_private *dev_priv = to_i915(dev);
841

V
Ville Syrjälä 已提交
842 843
	lockdep_assert_held(&dev_priv->pps_mutex);

844
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
845 846 847
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

848
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
849 850
}

851 852 853
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
854
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
855
	struct drm_i915_private *dev_priv = to_i915(dev);
856

857 858
	if (!is_edp(intel_dp))
		return;
859

860
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
861 862
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
863 864
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
865 866 867
	}
}

868 869 870 871 872
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
873
	struct drm_i915_private *dev_priv = to_i915(dev);
874
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
875 876 877
	uint32_t status;
	bool done;

878
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
879
	if (has_aux_irq)
880
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
881
					  msecs_to_jiffies_timeout(10));
882
	else
883
		done = wait_for(C, 10) == 0;
884 885 886 887 888 889 890 891
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

892
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
893
{
894
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
895
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
896

897 898 899
	if (index)
		return 0;

900 901
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
902
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
903
	 */
904
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
905 906 907 908 909
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
910
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
911 912 913 914

	if (index)
		return 0;

915 916 917 918 919
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
920
	if (intel_dig_port->port == PORT_A)
921
		return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
922 923
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
924 925 926 927 928
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
929
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
930

931
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
932
		/* Workaround for non-ULT HSW */
933 934 935 936 937
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
938
	}
939 940

	return ilk_get_aux_clock_divider(intel_dp, index);
941 942
}

943 944 945 946 947 948 949 950 951 952
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

953 954 955 956
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
957 958
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
959 960
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
961 962
	uint32_t precharge, timeout;

963
	if (IS_GEN6(dev_priv))
964 965 966 967
		precharge = 3;
	else
		precharge = 5;

968
	if (IS_BROADWELL(dev_priv) && intel_dig_port->port == PORT_A)
969 970 971 972 973
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
974
	       DP_AUX_CH_CTL_DONE |
975
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
976
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
977
	       timeout |
978
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
979 980
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
981
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
982 983
}

984 985 986 987 988 989 990 991 992 993 994 995
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
996
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
997 998 999
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

1000 1001
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
1002
		const uint8_t *send, int send_bytes,
1003 1004 1005
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1006 1007
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1008
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
1009
	uint32_t aux_clock_divider;
1010 1011
	int i, ret, recv_bytes;
	uint32_t status;
1012
	int try, clock = 0;
1013
	bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
1014 1015
	bool vdd;

1016
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1017

1018 1019 1020 1021 1022 1023
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1024
	vdd = edp_panel_vdd_on(intel_dp);
1025 1026 1027 1028 1029 1030 1031 1032

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
1033

1034 1035
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1036
		status = I915_READ_NOTRACE(ch_ctl);
1037 1038 1039 1040 1041 1042
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
1043 1044 1045 1046 1047 1048 1049 1050 1051
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

1052 1053
		ret = -EBUSY;
		goto out;
1054 1055
	}

1056 1057 1058 1059 1060 1061
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

1062
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1063 1064 1065 1066
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
1067

1068 1069 1070 1071
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1072
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
1073 1074
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
1075 1076

			/* Send the command and wait for it to complete */
1077
			I915_WRITE(ch_ctl, send_ctl);
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

1088
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1089
				continue;
1090 1091 1092 1093 1094 1095 1096 1097

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1098
				continue;
1099
			}
1100
			if (status & DP_AUX_CH_CTL_DONE)
1101
				goto done;
1102
		}
1103 1104 1105
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1106
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1107 1108
		ret = -EBUSY;
		goto out;
1109 1110
	}

1111
done:
1112 1113 1114
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1115
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1116
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1117 1118
		ret = -EIO;
		goto out;
1119
	}
1120 1121 1122

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1123
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1124 1125
		DRM_DEBUG_KMS_RATELIMITED("dp_aux_ch timeout status 0x%08x\n",
					  status);
1126 1127
		ret = -ETIMEDOUT;
		goto out;
1128 1129 1130 1131 1132
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

1154 1155
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1156

1157
	for (i = 0; i < recv_bytes; i += 4)
1158
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
1159
				    recv + i, recv_bytes - i);
1160

1161 1162 1163 1164
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1165 1166 1167
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1168
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1169

1170
	return ret;
1171 1172
}

1173 1174
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1175 1176
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1177
{
1178 1179 1180
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1181 1182
	int ret;

1183 1184 1185
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1186 1187
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1188

1189 1190 1191
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1192
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1193
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1194
		rxsize = 2; /* 0 or 1 data bytes */
1195

1196 1197
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1198

1199 1200
		WARN_ON(!msg->buffer != !msg->size);

1201 1202
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1203

1204 1205 1206
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1207

1208 1209 1210 1211 1212 1213 1214
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1215 1216
		}
		break;
1217

1218 1219
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1220
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1221
		rxsize = msg->size + 1;
1222

1223 1224
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1225

1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1237
		}
1238 1239 1240 1241 1242
		break;

	default:
		ret = -EINVAL;
		break;
1243
	}
1244

1245
	return ret;
1246 1247
}

1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
static enum port intel_aux_port(struct drm_i915_private *dev_priv,
				enum port port)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
	enum port aux_port;

	if (!info->alternate_aux_channel) {
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
			      port_name(port), port_name(port));
		return port;
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		aux_port = PORT_A;
		break;
	case DP_AUX_B:
		aux_port = PORT_B;
		break;
	case DP_AUX_C:
		aux_port = PORT_C;
		break;
	case DP_AUX_D:
		aux_port = PORT_D;
		break;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		aux_port = PORT_A;
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
		      port_name(aux_port), port_name(port));

	return aux_port;
}

1286
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1287
				  enum port port)
1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1300
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1301
				   enum port port, int index)
1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1314
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1315
				  enum port port)
1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1330
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1331
				   enum port port, int index)
1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1346
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1347
				  enum port port)
1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1361
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1362
				   enum port port, int index)
1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1376
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1377
				    enum port port)
1378 1379 1380 1381 1382 1383 1384 1385 1386
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1387
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1388
				     enum port port, int index)
1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1401 1402
	enum port port = intel_aux_port(dev_priv,
					dp_to_dig_port(intel_dp)->port);
1403 1404 1405 1406 1407 1408 1409
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1410
static void
1411 1412 1413 1414 1415
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1416
static void
1417
intel_dp_aux_init(struct intel_dp *intel_dp)
1418
{
1419 1420
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1421

1422
	intel_aux_reg_init(intel_dp);
1423
	drm_dp_aux_init(&intel_dp->aux);
1424

1425
	/* Failure to allocate our preferred name is not critical */
1426
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1427
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1428 1429
}

1430
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1431
{
1432
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1433
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1434

1435 1436
	if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
	    IS_BROADWELL(dev_priv) || (INTEL_GEN(dev_priv) >= 9))
1437 1438 1439 1440 1441
		return true;
	else
		return false;
}

1442 1443
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1444
		   struct intel_crtc_state *pipe_config)
1445 1446
{
	struct drm_device *dev = encoder->base.dev;
1447
	struct drm_i915_private *dev_priv = to_i915(dev);
1448 1449
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1450

1451
	if (IS_G4X(dev_priv)) {
1452 1453
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1454
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1455 1456
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1457
	} else if (IS_CHERRYVIEW(dev_priv)) {
1458 1459
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1460
	} else if (IS_VALLEYVIEW(dev_priv)) {
1461 1462
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1463
	}
1464 1465 1466

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1467
			if (pipe_config->port_clock == divisor[i].clock) {
1468 1469 1470 1471 1472
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1473 1474 1475
	}
}

1476 1477 1478 1479 1480 1481 1482 1483
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1484
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	const int *source_rates, *sink_rates;
1495 1496
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1497 1498 1499 1500 1501
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1502
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1503 1504 1505 1506 1507 1508 1509
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1510 1511 1512
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1513 1514
}

1515
bool
1516
__intel_dp_read_desc(struct intel_dp *intel_dp, struct intel_dp_desc *desc)
1517
{
1518 1519
	u32 base = drm_dp_is_branch(intel_dp->dpcd) ? DP_BRANCH_OUI :
						      DP_SINK_OUI;
1520

1521 1522
	return drm_dp_dpcd_read(&intel_dp->aux, base, desc, sizeof(*desc)) ==
	       sizeof(*desc);
1523 1524
}

1525
bool intel_dp_read_desc(struct intel_dp *intel_dp)
1526
{
1527 1528 1529 1530
	struct intel_dp_desc *desc = &intel_dp->desc;
	bool oui_sup = intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] &
		       DP_OUI_SUPPORT;
	int dev_id_len;
1531

1532 1533
	if (!__intel_dp_read_desc(intel_dp, desc))
		return false;
1534

1535 1536 1537 1538 1539 1540 1541
	dev_id_len = strnlen(desc->device_id, sizeof(desc->device_id));
	DRM_DEBUG_KMS("DP %s: OUI %*phD%s dev-ID %*pE HW-rev %d.%d SW-rev %d.%d\n",
		      drm_dp_is_branch(intel_dp->dpcd) ? "branch" : "sink",
		      (int)sizeof(desc->oui), desc->oui, oui_sup ? "" : "(NS)",
		      dev_id_len, desc->device_id,
		      desc->hw_rev >> 4, desc->hw_rev & 0xf,
		      desc->sw_major_rev, desc->sw_minor_rev);
1542

1543
	return true;
1544 1545
}

1546
static int rate_to_index(int find, const int *rates)
1547 1548 1549 1550 1551 1552 1553 1554 1555 1556
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1557 1558 1559 1560 1561 1562
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1563
	len = intel_dp_common_rates(intel_dp, rates);
1564 1565 1566
	if (WARN_ON(len <= 0))
		return 162000;

1567
	return rates[len - 1];
1568 1569
}

1570 1571
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1572
	return rate_to_index(rate, intel_dp->sink_rates);
1573 1574
}

1575 1576
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587
{
	if (intel_dp->num_sink_rates) {
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1588 1589
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1590 1591 1592 1593 1594 1595 1596 1597 1598
{
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

1599 1600 1601 1602 1603 1604 1605
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		pipe_config->pipe_bpp =	3*intel_dp->compliance.test_data.bpc;
		pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
		DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
			      pipe_config->pipe_bpp);
	}
1606 1607 1608
	return bpp;
}

P
Paulo Zanoni 已提交
1609
bool
1610
intel_dp_compute_config(struct intel_encoder *encoder,
1611 1612
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1613
{
1614
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1615
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1616
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1617
	enum port port = dp_to_dig_port(intel_dp)->port;
1618
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1619
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1620
	int lane_count, clock;
1621
	int min_lane_count = 1;
1622
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1623
	/* Conveniently, the link BW constants become indices with a shift...*/
1624
	int min_clock = 0;
1625
	int max_clock;
1626
	int link_rate_index;
1627
	int bpp, mode_rate;
1628
	int link_avail, link_clock;
1629 1630
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1631
	uint8_t link_bw, rate_select;
1632

1633
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1634 1635

	/* No common link rates between source and sink */
1636
	WARN_ON(common_len <= 0);
1637

1638
	max_clock = common_len - 1;
1639

1640
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1641 1642
		pipe_config->has_pch_encoder = true;

1643
	pipe_config->has_drrs = false;
1644
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1645

1646 1647 1648
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1649

1650
		if (INTEL_GEN(dev_priv) >= 9) {
1651
			int ret;
1652
			ret = skl_update_scaler_crtc(pipe_config);
1653 1654 1655 1656
			if (ret)
				return ret;
		}

1657
		if (HAS_GMCH_DISPLAY(dev_priv))
1658 1659 1660
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1661 1662
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1663 1664
	}

1665
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1666 1667
		return false;

1668 1669 1670 1671 1672 1673 1674 1675 1676
	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		link_rate_index = intel_dp_link_rate_index(intel_dp,
							   common_rates,
							   intel_dp->compliance.test_link_rate);
		if (link_rate_index >= 0)
			min_clock = max_clock = link_rate_index;
		min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
	}
1677
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1678
		      "max bw %d pixel clock %iKHz\n",
1679
		      max_lane_count, common_rates[max_clock],
1680
		      adjusted_mode->crtc_clock);
1681

1682 1683
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1684
	bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1685
	if (is_edp(intel_dp)) {
1686 1687 1688

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1689
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1690
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1691 1692
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1693 1694
		}

1695 1696 1697 1698 1699 1700 1701 1702 1703
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1704
	}
1705

1706
	for (; bpp >= 6*3; bpp -= 2*3) {
1707 1708
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1709

1710
		for (clock = min_clock; clock <= max_clock; clock++) {
1711 1712 1713 1714
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1715
				link_clock = common_rates[clock];
1716 1717 1718 1719 1720 1721 1722 1723 1724
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1725

1726
	return false;
1727

1728
found:
1729 1730 1731 1732 1733 1734
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1735
		pipe_config->limited_color_range =
1736 1737 1738
			bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
1739 1740 1741
	} else {
		pipe_config->limited_color_range =
			intel_dp->limited_color_range;
1742 1743
	}

1744
	pipe_config->lane_count = lane_count;
1745

1746
	pipe_config->pipe_bpp = bpp;
1747
	pipe_config->port_clock = common_rates[clock];
1748

1749 1750 1751 1752 1753
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1754
		      pipe_config->port_clock, bpp);
1755 1756
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1757

1758
	intel_link_compute_m_n(bpp, lane_count,
1759 1760
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1761
			       &pipe_config->dp_m_n);
1762

1763
	if (intel_connector->panel.downclock_mode != NULL &&
1764
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1765
			pipe_config->has_drrs = true;
1766 1767 1768 1769 1770 1771
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1772 1773 1774 1775
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
1776
	if (is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
1777 1778 1779 1780 1781
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1782
			vco = 8640000;
1783 1784
			break;
		default:
1785
			vco = 8100000;
1786 1787 1788
			break;
		}

1789
		to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
1790 1791
	}

1792
	if (!HAS_DDI(dev_priv))
1793
		intel_dp_set_clock(encoder, pipe_config);
1794

1795
	return true;
1796 1797
}

1798
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1799 1800
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1801
{
1802 1803 1804
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1805 1806
}

1807 1808
static void intel_dp_prepare(struct intel_encoder *encoder,
			     struct intel_crtc_state *pipe_config)
1809
{
1810
	struct drm_device *dev = encoder->base.dev;
1811
	struct drm_i915_private *dev_priv = to_i915(dev);
1812
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1813
	enum port port = dp_to_dig_port(intel_dp)->port;
1814
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1815
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1816

1817 1818 1819 1820
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1821

1822
	/*
K
Keith Packard 已提交
1823
	 * There are four kinds of DP registers:
1824 1825
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1826 1827
	 * 	SNB CPU
	 *	IVB CPU
1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1838

1839 1840 1841 1842
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1843

1844 1845
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1846
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1847

1848
	/* Split out the IBX/CPU vs CPT settings */
1849

1850
	if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1851 1852 1853 1854 1855 1856
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1857
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1858 1859
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1860
		intel_dp->DP |= crtc->pipe << 29;
1861
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1862 1863
		u32 trans_dp;

1864
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1865 1866 1867 1868 1869 1870 1871

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1872
	} else {
1873
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
1874
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1875 1876 1877 1878 1879 1880 1881

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1882
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1883 1884
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1885
		if (IS_CHERRYVIEW(dev_priv))
1886
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1887 1888
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1889
	}
1890 1891
}

1892 1893
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1894

1895 1896
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1897

1898 1899
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1900

I
Imre Deak 已提交
1901 1902 1903
static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
				   struct intel_dp *intel_dp);

1904
static void wait_panel_status(struct intel_dp *intel_dp,
1905 1906
				       u32 mask,
				       u32 value)
1907
{
1908
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1909
	struct drm_i915_private *dev_priv = to_i915(dev);
1910
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1911

V
Ville Syrjälä 已提交
1912 1913
	lockdep_assert_held(&dev_priv->pps_mutex);

I
Imre Deak 已提交
1914 1915
	intel_pps_verify_state(dev_priv, intel_dp);

1916 1917
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1918

1919
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1920 1921 1922
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1923

1924 1925 1926
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1927
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1928 1929
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1930 1931

	DRM_DEBUG_KMS("Wait complete\n");
1932
}
1933

1934
static void wait_panel_on(struct intel_dp *intel_dp)
1935 1936
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1937
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1938 1939
}

1940
static void wait_panel_off(struct intel_dp *intel_dp)
1941 1942
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1943
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1944 1945
}

1946
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1947
{
1948 1949 1950
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1951
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1952

1953 1954 1955 1956 1957
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1958 1959
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1960 1961 1962
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1963

1964
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1965 1966
}

1967
static void wait_backlight_on(struct intel_dp *intel_dp)
1968 1969 1970 1971 1972
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1973
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1974 1975 1976 1977
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1978

1979 1980 1981 1982
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1983
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1984
{
1985
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1986
	struct drm_i915_private *dev_priv = to_i915(dev);
1987
	u32 control;
1988

V
Ville Syrjälä 已提交
1989 1990
	lockdep_assert_held(&dev_priv->pps_mutex);

1991
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1992 1993
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
1994 1995 1996
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
1997
	return control;
1998 1999
}

2000 2001 2002 2003 2004
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2005
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
2006
{
2007
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2008 2009
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2010
	struct drm_i915_private *dev_priv = to_i915(dev);
2011
	enum intel_display_power_domain power_domain;
2012
	u32 pp;
2013
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2014
	bool need_to_disable = !intel_dp->want_panel_vdd;
2015

V
Ville Syrjälä 已提交
2016 2017
	lockdep_assert_held(&dev_priv->pps_mutex);

2018
	if (!is_edp(intel_dp))
2019
		return false;
2020

2021
	cancel_delayed_work(&intel_dp->panel_vdd_work);
2022
	intel_dp->want_panel_vdd = true;
2023

2024
	if (edp_have_panel_vdd(intel_dp))
2025
		return need_to_disable;
2026

2027
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2028
	intel_display_power_get(dev_priv, power_domain);
2029

V
Ville Syrjälä 已提交
2030 2031
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
2032

2033 2034
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
2035

2036
	pp = ironlake_get_pp_control(intel_dp);
2037
	pp |= EDP_FORCE_VDD;
2038

2039 2040
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2041 2042 2043 2044 2045

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2046 2047 2048
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
2049
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
2050 2051
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
2052 2053
		msleep(intel_dp->panel_power_up_delay);
	}
2054 2055 2056 2057

	return need_to_disable;
}

2058 2059 2060 2061 2062 2063 2064
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
2065
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
2066
{
2067
	bool vdd;
2068

2069 2070 2071
	if (!is_edp(intel_dp))
		return;

2072
	pps_lock(intel_dp);
2073
	vdd = edp_panel_vdd_on(intel_dp);
2074
	pps_unlock(intel_dp);
2075

R
Rob Clark 已提交
2076
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
2077
	     port_name(dp_to_dig_port(intel_dp)->port));
2078 2079
}

2080
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2081
{
2082
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2083
	struct drm_i915_private *dev_priv = to_i915(dev);
2084 2085 2086 2087
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
2088
	u32 pp;
2089
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2090

V
Ville Syrjälä 已提交
2091
	lockdep_assert_held(&dev_priv->pps_mutex);
2092

2093
	WARN_ON(intel_dp->want_panel_vdd);
2094

2095
	if (!edp_have_panel_vdd(intel_dp))
2096
		return;
2097

V
Ville Syrjälä 已提交
2098 2099
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
2100

2101 2102
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2103

2104 2105
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2106

2107 2108
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2109

2110 2111 2112
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2113

2114
	if ((pp & PANEL_POWER_ON) == 0)
2115
		intel_dp->panel_power_off_time = ktime_get_boottime();
2116

2117
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2118
	intel_display_power_put(dev_priv, power_domain);
2119
}
2120

2121
static void edp_panel_vdd_work(struct work_struct *__work)
2122 2123 2124 2125
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2126
	pps_lock(intel_dp);
2127 2128
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2129
	pps_unlock(intel_dp);
2130 2131
}

2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2145 2146 2147 2148 2149
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2150
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2151
{
2152
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2153 2154 2155

	lockdep_assert_held(&dev_priv->pps_mutex);

2156 2157
	if (!is_edp(intel_dp))
		return;
2158

R
Rob Clark 已提交
2159
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
2160
	     port_name(dp_to_dig_port(intel_dp)->port));
2161

2162 2163
	intel_dp->want_panel_vdd = false;

2164
	if (sync)
2165
		edp_panel_vdd_off_sync(intel_dp);
2166 2167
	else
		edp_panel_vdd_schedule_off(intel_dp);
2168 2169
}

2170
static void edp_panel_on(struct intel_dp *intel_dp)
2171
{
2172
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2173
	struct drm_i915_private *dev_priv = to_i915(dev);
2174
	u32 pp;
2175
	i915_reg_t pp_ctrl_reg;
2176

2177 2178
	lockdep_assert_held(&dev_priv->pps_mutex);

2179
	if (!is_edp(intel_dp))
2180
		return;
2181

V
Ville Syrjälä 已提交
2182 2183
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2184

2185 2186 2187
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2188
		return;
2189

2190
	wait_panel_power_cycle(intel_dp);
2191

2192
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2193
	pp = ironlake_get_pp_control(intel_dp);
2194
	if (IS_GEN5(dev_priv)) {
2195 2196
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2197 2198
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2199
	}
2200

2201
	pp |= PANEL_POWER_ON;
2202
	if (!IS_GEN5(dev_priv))
2203 2204
		pp |= PANEL_POWER_RESET;

2205 2206
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2207

2208
	wait_panel_on(intel_dp);
2209
	intel_dp->last_power_on = jiffies;
2210

2211
	if (IS_GEN5(dev_priv)) {
2212
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2213 2214
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2215
	}
2216
}
V
Ville Syrjälä 已提交
2217

2218 2219 2220 2221 2222 2223 2224
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2225
	pps_unlock(intel_dp);
2226 2227
}

2228 2229

static void edp_panel_off(struct intel_dp *intel_dp)
2230
{
2231 2232
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2233
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2234
	struct drm_i915_private *dev_priv = to_i915(dev);
2235
	enum intel_display_power_domain power_domain;
2236
	u32 pp;
2237
	i915_reg_t pp_ctrl_reg;
2238

2239 2240
	lockdep_assert_held(&dev_priv->pps_mutex);

2241 2242
	if (!is_edp(intel_dp))
		return;
2243

V
Ville Syrjälä 已提交
2244 2245
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2246

V
Ville Syrjälä 已提交
2247 2248
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2249

2250
	pp = ironlake_get_pp_control(intel_dp);
2251 2252
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2253
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2254
		EDP_BLC_ENABLE);
2255

2256
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2257

2258 2259
	intel_dp->want_panel_vdd = false;

2260 2261
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2262

2263
	intel_dp->panel_power_off_time = ktime_get_boottime();
2264
	wait_panel_off(intel_dp);
2265 2266

	/* We got a reference when we enabled the VDD. */
2267
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2268
	intel_display_power_put(dev_priv, power_domain);
2269
}
V
Ville Syrjälä 已提交
2270

2271 2272 2273 2274
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2275

2276 2277
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2278
	pps_unlock(intel_dp);
2279 2280
}

2281 2282
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2283
{
2284 2285
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2286
	struct drm_i915_private *dev_priv = to_i915(dev);
2287
	u32 pp;
2288
	i915_reg_t pp_ctrl_reg;
2289

2290 2291 2292 2293 2294 2295
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2296
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2297

2298
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2299

2300
	pp = ironlake_get_pp_control(intel_dp);
2301
	pp |= EDP_BLC_ENABLE;
2302

2303
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2304 2305 2306

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2307

2308
	pps_unlock(intel_dp);
2309 2310
}

2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2325
{
2326
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2327
	struct drm_i915_private *dev_priv = to_i915(dev);
2328
	u32 pp;
2329
	i915_reg_t pp_ctrl_reg;
2330

2331 2332 2333
	if (!is_edp(intel_dp))
		return;

2334
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2335

2336
	pp = ironlake_get_pp_control(intel_dp);
2337
	pp &= ~EDP_BLC_ENABLE;
2338

2339
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2340 2341 2342

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2343

2344
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2345 2346

	intel_dp->last_backlight_off = jiffies;
2347
	edp_wait_backlight_off(intel_dp);
2348
}
2349

2350 2351 2352 2353 2354 2355 2356
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2357

2358
	_intel_edp_backlight_off(intel_dp);
2359
	intel_panel_disable_backlight(intel_dp->attached_connector);
2360
}
2361

2362 2363 2364 2365 2366 2367 2368 2369
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2370 2371
	bool is_enabled;

2372
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2373
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2374
	pps_unlock(intel_dp);
2375 2376 2377 2378

	if (is_enabled == enable)
		return;

2379 2380
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2381 2382 2383 2384 2385 2386 2387

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2388 2389 2390 2391 2392 2393 2394 2395 2396
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2397
			onoff(state), onoff(cur_state));
2398 2399 2400 2401 2402 2403 2404 2405 2406
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2407
			onoff(state), onoff(cur_state));
2408 2409 2410 2411
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2412 2413
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
2414
{
2415
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2416
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2417

2418 2419 2420
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2421

2422
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2423
		      pipe_config->port_clock);
2424 2425 2426

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2427
	if (pipe_config->port_clock == 162000)
2428 2429 2430 2431 2432 2433 2434 2435
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2436 2437 2438 2439 2440 2441 2442
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2443
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2444

2445
	intel_dp->DP |= DP_PLL_ENABLE;
2446

2447
	I915_WRITE(DP_A, intel_dp->DP);
2448 2449
	POSTING_READ(DP_A);
	udelay(200);
2450 2451
}

2452
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2453
{
2454
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2455 2456
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2457

2458 2459 2460
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2461

2462 2463
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2464
	intel_dp->DP &= ~DP_PLL_ENABLE;
2465

2466
	I915_WRITE(DP_A, intel_dp->DP);
2467
	POSTING_READ(DP_A);
2468 2469 2470
	udelay(200);
}

2471
/* If the sink supports it, try to set the power state appropriately */
2472
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2473 2474 2475 2476 2477 2478 2479 2480
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2481 2482
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2483
	} else {
2484 2485
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2486 2487 2488 2489 2490
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2491 2492
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2493 2494 2495 2496
			if (ret == 1)
				break;
			msleep(1);
		}
2497 2498 2499

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2500
	}
2501 2502 2503 2504

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2505 2506
}

2507 2508
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2509
{
2510
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2511
	enum port port = dp_to_dig_port(intel_dp)->port;
2512
	struct drm_device *dev = encoder->base.dev;
2513
	struct drm_i915_private *dev_priv = to_i915(dev);
2514 2515
	enum intel_display_power_domain power_domain;
	u32 tmp;
2516
	bool ret;
2517 2518

	power_domain = intel_display_port_power_domain(encoder);
2519
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
2520 2521
		return false;

2522 2523
	ret = false;

2524
	tmp = I915_READ(intel_dp->output_reg);
2525 2526

	if (!(tmp & DP_PORT_EN))
2527
		goto out;
2528

2529
	if (IS_GEN7(dev_priv) && port == PORT_A) {
2530
		*pipe = PORT_TO_PIPE_CPT(tmp);
2531
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2532
		enum pipe p;
2533

2534 2535 2536 2537
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2538 2539 2540
				ret = true;

				goto out;
2541 2542 2543
			}
		}

2544
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2545
			      i915_mmio_reg_offset(intel_dp->output_reg));
2546
	} else if (IS_CHERRYVIEW(dev_priv)) {
2547 2548 2549
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2550
	}
2551

2552 2553 2554 2555 2556 2557
	ret = true;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
2558
}
2559

2560
static void intel_dp_get_config(struct intel_encoder *encoder,
2561
				struct intel_crtc_state *pipe_config)
2562 2563 2564
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2565
	struct drm_device *dev = encoder->base.dev;
2566
	struct drm_i915_private *dev_priv = to_i915(dev);
2567 2568
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2569

2570
	tmp = I915_READ(intel_dp->output_reg);
2571 2572

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2573

2574
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2575 2576 2577
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2578 2579 2580
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2581

2582
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2583 2584 2585 2586
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2587
		if (tmp & DP_SYNC_HS_HIGH)
2588 2589 2590
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2591

2592
		if (tmp & DP_SYNC_VS_HIGH)
2593 2594 2595 2596
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2597

2598
	pipe_config->base.adjusted_mode.flags |= flags;
2599

2600
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2601 2602
		pipe_config->limited_color_range = true;

2603 2604 2605
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2606 2607
	intel_dp_get_m_n(crtc, pipe_config);

2608
	if (port == PORT_A) {
2609
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2610 2611 2612 2613
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2614

2615 2616 2617
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2618

2619 2620
	if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2635 2636
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2637
	}
2638 2639
}

2640 2641 2642
static void intel_disable_dp(struct intel_encoder *encoder,
			     struct intel_crtc_state *old_crtc_state,
			     struct drm_connector_state *old_conn_state)
2643
{
2644
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2645
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2646

2647
	if (old_crtc_state->has_audio)
2648
		intel_audio_codec_disable(encoder);
2649

2650
	if (HAS_PSR(dev_priv) && !HAS_DDI(dev_priv))
2651 2652
		intel_psr_disable(intel_dp);

2653 2654
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2655
	intel_edp_panel_vdd_on(intel_dp);
2656
	intel_edp_backlight_off(intel_dp);
2657
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2658
	intel_edp_panel_off(intel_dp);
2659

2660
	/* disable the port before the pipe on g4x */
2661
	if (INTEL_GEN(dev_priv) < 5)
2662
		intel_dp_link_down(intel_dp);
2663 2664
}

2665 2666 2667
static void ilk_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2668
{
2669
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2670
	enum port port = dp_to_dig_port(intel_dp)->port;
2671

2672
	intel_dp_link_down(intel_dp);
2673 2674

	/* Only ilk+ has port A */
2675 2676
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2677 2678
}

2679 2680 2681
static void vlv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2682 2683 2684 2685
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2686 2687
}

2688 2689 2690
static void chv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2691 2692 2693
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2694
	struct drm_i915_private *dev_priv = to_i915(dev);
2695

2696 2697 2698 2699 2700 2701
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2702

V
Ville Syrjälä 已提交
2703
	mutex_unlock(&dev_priv->sb_lock);
2704 2705
}

2706 2707 2708 2709 2710 2711 2712
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2713
	struct drm_i915_private *dev_priv = to_i915(dev);
2714 2715
	enum port port = intel_dig_port->port;

2716 2717 2718 2719
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2720
	if (HAS_DDI(dev_priv)) {
2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2746
	} else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2747
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2761
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2762 2763 2764 2765 2766
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2767
		if (IS_CHERRYVIEW(dev_priv))
2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2783
			if (IS_CHERRYVIEW(dev_priv)) {
2784 2785
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2786
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2787 2788 2789 2790 2791 2792 2793
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2794 2795
static void intel_dp_enable_port(struct intel_dp *intel_dp,
				 struct intel_crtc_state *old_crtc_state)
2796 2797
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2798
	struct drm_i915_private *dev_priv = to_i915(dev);
2799 2800 2801

	/* enable with pattern 1 (as per spec) */

2802
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2803 2804 2805 2806 2807 2808 2809 2810

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2811
	if (old_crtc_state->has_audio)
2812
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2813 2814 2815

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2816 2817
}

2818
static void intel_enable_dp(struct intel_encoder *encoder,
2819 2820
			    struct intel_crtc_state *pipe_config,
			    struct drm_connector_state *conn_state)
2821
{
2822 2823
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2824
	struct drm_i915_private *dev_priv = to_i915(dev);
2825
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2826
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2827
	enum pipe pipe = crtc->pipe;
2828

2829 2830
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2831

2832 2833
	pps_lock(intel_dp);

2834
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2835 2836
		vlv_init_panel_power_sequencer(intel_dp);

2837
	intel_dp_enable_port(intel_dp, pipe_config);
2838 2839 2840 2841 2842 2843 2844

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2845
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2846 2847
		unsigned int lane_mask = 0x0;

2848
		if (IS_CHERRYVIEW(dev_priv))
2849
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2850

2851 2852
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2853
	}
2854

2855
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2856
	intel_dp_start_link_train(intel_dp);
2857
	intel_dp_stop_link_train(intel_dp);
2858

2859
	if (pipe_config->has_audio) {
2860
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2861
				 pipe_name(pipe));
2862
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
2863
	}
2864
}
2865

2866 2867 2868
static void g4x_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2869
{
2870 2871
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2872
	intel_enable_dp(encoder, pipe_config, conn_state);
2873
	intel_edp_backlight_on(intel_dp);
2874
}
2875

2876 2877 2878
static void vlv_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2879
{
2880 2881
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2882
	intel_edp_backlight_on(intel_dp);
2883
	intel_psr_enable(intel_dp);
2884 2885
}

2886 2887 2888
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2889 2890
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2891
	enum port port = dp_to_dig_port(intel_dp)->port;
2892

2893
	intel_dp_prepare(encoder, pipe_config);
2894

2895
	/* Only ilk+ has port A */
2896
	if (port == PORT_A)
2897
		ironlake_edp_pll_on(intel_dp, pipe_config);
2898 2899
}

2900 2901 2902
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2903
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2904
	enum pipe pipe = intel_dp->pps_pipe;
2905
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2906

2907 2908
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

2909 2910 2911
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930
	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2931 2932 2933
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
2934
	struct drm_i915_private *dev_priv = to_i915(dev);
2935 2936 2937 2938
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2939
	for_each_intel_encoder(dev, encoder) {
2940
		struct intel_dp *intel_dp;
2941
		enum port port;
2942

2943 2944
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
2945 2946 2947
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2948
		port = dp_to_dig_port(intel_dp)->port;
2949

2950 2951 2952 2953
		WARN(intel_dp->active_pipe == pipe,
		     "stealing pipe %c power sequencer from active (e)DP port %c\n",
		     pipe_name(pipe), port_name(port));

2954 2955 2956 2957
		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2958
			      pipe_name(pipe), port_name(port));
2959 2960

		/* make sure vdd is off before we steal it */
2961
		vlv_detach_power_sequencer(intel_dp);
2962 2963 2964 2965 2966 2967 2968 2969
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
2970
	struct drm_i915_private *dev_priv = to_i915(dev);
2971 2972 2973 2974
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2975
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
2976

2977 2978 2979 2980 2981 2982 2983
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
2984
		vlv_detach_power_sequencer(intel_dp);
2985
	}
2986 2987 2988 2989 2990 2991 2992

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

2993 2994 2995 2996 2997
	intel_dp->active_pipe = crtc->pipe;

	if (!is_edp(intel_dp))
		return;

2998 2999 3000 3001 3002 3003 3004
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
3005
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
3006
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
3007 3008
}

3009 3010 3011
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
3012
{
3013
	vlv_phy_pre_encoder_enable(encoder);
3014

3015
	intel_enable_dp(encoder, pipe_config, conn_state);
3016 3017
}

3018 3019 3020
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
3021
{
3022
	intel_dp_prepare(encoder, pipe_config);
3023

3024
	vlv_phy_pre_pll_enable(encoder);
3025 3026
}

3027 3028 3029
static void chv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
3030
{
3031
	chv_phy_pre_encoder_enable(encoder);
3032

3033
	intel_enable_dp(encoder, pipe_config, conn_state);
3034 3035

	/* Second common lane will stay alive on its own now */
3036
	chv_phy_release_cl2_override(encoder);
3037 3038
}

3039 3040 3041
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
3042
{
3043
	intel_dp_prepare(encoder, pipe_config);
3044

3045
	chv_phy_pre_pll_enable(encoder);
3046 3047
}

3048 3049 3050
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
3051
{
3052
	chv_phy_post_pll_disable(encoder);
3053 3054
}

3055 3056 3057 3058
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3059
bool
3060
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3061
{
3062 3063
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3064 3065
}

3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083
static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp)
{
	uint8_t psr_caps = 0;

	drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps);
	return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
}

static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	uint8_t dprx = 0;

	drm_dp_dpcd_readb(&intel_dp->aux,
			DP_DPRX_FEATURE_ENUMERATION_LIST,
			&dprx);
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

3084
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
3085 3086 3087 3088 3089 3090 3091
{
	uint8_t alpm_caps = 0;

	drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP, &alpm_caps);
	return alpm_caps & DP_ALPM_CAP;
}

3092
/* These are source-specific values. */
3093
uint8_t
K
Keith Packard 已提交
3094
intel_dp_voltage_max(struct intel_dp *intel_dp)
3095
{
3096
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3097
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3098

3099
	if (IS_GEN9_LP(dev_priv))
3100
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3101
	else if (INTEL_GEN(dev_priv) >= 9) {
3102
		if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
3103
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3104
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3105
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3106
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3107
	else if (IS_GEN7(dev_priv) && port == PORT_A)
3108
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3109
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3110
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3111
	else
3112
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3113 3114
}

3115
uint8_t
K
Keith Packard 已提交
3116 3117
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3118
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3119
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3120

3121
	if (INTEL_GEN(dev_priv) >= 9) {
3122 3123 3124 3125 3126 3127 3128
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3129 3130
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3131 3132 3133
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
3134
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3135
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3136 3137 3138 3139 3140 3141 3142
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3143
		default:
3144
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3145
		}
3146
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3147
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3148 3149 3150 3151 3152 3153 3154
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3155
		default:
3156
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3157
		}
3158
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3159
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3160 3161 3162 3163 3164
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3165
		default:
3166
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3167 3168 3169
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3170 3171 3172 3173 3174 3175 3176
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3177
		default:
3178
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3179
		}
3180 3181 3182
	}
}

3183
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3184
{
3185
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3186 3187 3188 3189 3190
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3191
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3192 3193
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3194
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3195 3196 3197
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3198
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3199 3200 3201
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3202
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3203 3204 3205
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3206
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3207 3208 3209 3210 3211 3212 3213
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3214
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3215 3216
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3217
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3218 3219 3220
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3221
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3222 3223 3224
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3225
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3226 3227 3228 3229 3230 3231 3232
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3233
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3234 3235
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3236
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3237 3238 3239
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3240
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3241 3242 3243 3244 3245 3246 3247
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3248
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3249 3250
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3251
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3263 3264
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3265 3266 3267 3268

	return 0;
}

3269
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3270
{
3271 3272 3273
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3274 3275 3276
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3277
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3278
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3279
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3280 3281 3282
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3283
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3284 3285 3286
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3287
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3288 3289 3290
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3291
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3292 3293
			deemph_reg_value = 128;
			margin_reg_value = 154;
3294
			uniq_trans_scale = true;
3295 3296 3297 3298 3299
			break;
		default:
			return 0;
		}
		break;
3300
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3301
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3302
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3303 3304 3305
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3306
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3307 3308 3309
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3310
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3311 3312 3313 3314 3315 3316 3317
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3318
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3319
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3320
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3321 3322 3323
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3324
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3325 3326 3327 3328 3329 3330 3331
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3332
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3333
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3334
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3346 3347
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3348 3349 3350 3351

	return 0;
}

3352
static uint32_t
3353
gen4_signal_levels(uint8_t train_set)
3354
{
3355
	uint32_t	signal_levels = 0;
3356

3357
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3358
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3359 3360 3361
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3362
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3363 3364
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3365
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3366 3367
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3368
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3369 3370 3371
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3372
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3373
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3374 3375 3376
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3377
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3378 3379
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3380
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3381 3382
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3383
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3384 3385 3386 3387 3388 3389
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3390 3391
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3392
gen6_edp_signal_levels(uint8_t train_set)
3393
{
3394 3395 3396
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3397 3398
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3399
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3400
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3401
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3402 3403
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3404
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3405 3406
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3407
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3408 3409
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3410
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3411
	default:
3412 3413 3414
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3415 3416 3417
	}
}

K
Keith Packard 已提交
3418 3419
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3420
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3421 3422 3423 3424
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3425
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3426
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3427
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3428
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3429
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3430 3431
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3432
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3433
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3434
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3435 3436
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3437
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3438
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3439
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3440 3441 3442 3443 3444 3445 3446 3447 3448
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3449
void
3450
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3451 3452
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3453
	enum port port = intel_dig_port->port;
3454
	struct drm_device *dev = intel_dig_port->base.base.dev;
3455
	struct drm_i915_private *dev_priv = to_i915(dev);
3456
	uint32_t signal_levels, mask = 0;
3457 3458
	uint8_t train_set = intel_dp->train_set[0];

3459
	if (HAS_DDI(dev_priv)) {
3460 3461
		signal_levels = ddi_signal_levels(intel_dp);

3462
		if (IS_GEN9_LP(dev_priv))
3463 3464 3465
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3466
	} else if (IS_CHERRYVIEW(dev_priv)) {
3467
		signal_levels = chv_signal_levels(intel_dp);
3468
	} else if (IS_VALLEYVIEW(dev_priv)) {
3469
		signal_levels = vlv_signal_levels(intel_dp);
3470
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
3471
		signal_levels = gen7_edp_signal_levels(train_set);
3472
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3473
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3474
		signal_levels = gen6_edp_signal_levels(train_set);
3475 3476
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3477
		signal_levels = gen4_signal_levels(train_set);
3478 3479 3480
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3481 3482 3483 3484 3485 3486 3487 3488
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3489

3490
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3491 3492 3493

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3494 3495
}

3496
void
3497 3498
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3499
{
3500
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3501 3502
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3503

3504
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3505

3506
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3507
	POSTING_READ(intel_dp->output_reg);
3508 3509
}

3510
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3511 3512 3513
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3514
	struct drm_i915_private *dev_priv = to_i915(dev);
3515 3516 3517
	enum port port = intel_dig_port->port;
	uint32_t val;

3518
	if (!HAS_DDI(dev_priv))
3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3536 3537 3538 3539
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3540 3541 3542
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3543
static void
C
Chris Wilson 已提交
3544
intel_dp_link_down(struct intel_dp *intel_dp)
3545
{
3546
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3547
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3548
	enum port port = intel_dig_port->port;
3549
	struct drm_device *dev = intel_dig_port->base.base.dev;
3550
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3551
	uint32_t DP = intel_dp->DP;
3552

3553
	if (WARN_ON(HAS_DDI(dev_priv)))
3554 3555
		return;

3556
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3557 3558
		return;

3559
	DRM_DEBUG_KMS("\n");
3560

3561
	if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3562
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3563
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3564
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3565
	} else {
3566
		if (IS_CHERRYVIEW(dev_priv))
3567 3568 3569
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3570
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3571
	}
3572
	I915_WRITE(intel_dp->output_reg, DP);
3573
	POSTING_READ(intel_dp->output_reg);
3574

3575 3576 3577 3578 3579 3580 3581 3582 3583
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3584
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3585 3586 3587 3588 3589 3590 3591
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3592 3593 3594 3595 3596 3597 3598
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3599
		I915_WRITE(intel_dp->output_reg, DP);
3600
		POSTING_READ(intel_dp->output_reg);
3601

3602
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3603 3604
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3605 3606
	}

3607
	msleep(intel_dp->panel_power_down_delay);
3608 3609

	intel_dp->DP = DP;
3610 3611 3612 3613 3614 3615

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		pps_lock(intel_dp);
		intel_dp->active_pipe = INVALID_PIPE;
		pps_unlock(intel_dp);
	}
3616 3617
}

3618
bool
3619
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3620
{
3621 3622
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3623
		return false; /* aux transfer failed */
3624

3625
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3626

3627 3628
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3629

3630 3631 3632 3633 3634
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3635

3636 3637
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3638

3639
	if (!intel_dp_read_dpcd(intel_dp))
3640 3641
		return false;

3642 3643
	intel_dp_read_desc(intel_dp);

3644 3645 3646
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3647

3648 3649 3650 3651 3652 3653 3654 3655
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3656

3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
		drm_dp_dpcd_read(&intel_dp->aux,
				 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				 &frame_sync_cap, 1);
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3670 3671 3672 3673 3674 3675

		if (dev_priv->psr.psr2_support) {
			dev_priv->psr.y_cord_support =
				intel_dp_get_y_cord_status(intel_dp);
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
3676 3677
			dev_priv->psr.alpm =
				intel_dp_get_alpm_status(intel_dp);
3678 3679
		}

3680 3681
	}

3682 3683 3684
	/* Read the eDP Display control capabilities registers */
	if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3685 3686
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3687 3688
		DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
			      intel_dp->edp_dpcd);
3689

3690
	/* Intermediate frequency support */
3691
	if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3692
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3693 3694
		int i;

3695 3696
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3697

3698 3699
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3700 3701 3702 3703

			if (val == 0)
				break;

3704 3705 3706 3707 3708 3709
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
3710
			intel_dp->sink_rates[i] = (val * 200) / 10;
3711
		}
3712
		intel_dp->num_sink_rates = i;
3713
	}
3714

3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
			     &intel_dp->sink_count, 1) < 0)
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
	intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
	if (!is_edp(intel_dp) && !intel_dp->sink_count)
		return false;
3745

3746
	if (!drm_dp_is_branch(intel_dp->dpcd))
3747 3748 3749 3750 3751
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3752 3753 3754
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3755 3756 3757
		return false; /* downstream port status fetch failed */

	return true;
3758 3759
}

3760
static bool
3761
intel_dp_can_mst(struct intel_dp *intel_dp)
3762 3763 3764
{
	u8 buf[1];

3765 3766 3767
	if (!i915.enable_dp_mst)
		return false;

3768 3769 3770 3771 3772 3773
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3774 3775
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1) != 1)
		return false;
3776

3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797
	return buf[0] & DP_MST_CAP;
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
	if (!i915.enable_dp_mst)
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3798 3799
}

3800
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3801
{
3802
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3803
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3804
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3805
	u8 buf;
3806
	int ret = 0;
3807 3808
	int count = 0;
	int attempts = 10;
3809

3810 3811
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3812 3813
		ret = -EIO;
		goto out;
3814 3815
	}

3816
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3817
			       buf & ~DP_TEST_SINK_START) < 0) {
3818
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3819 3820 3821
		ret = -EIO;
		goto out;
	}
3822

3823
	do {
3824
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3825 3826 3827 3828 3829 3830 3831 3832 3833 3834

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3835
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3836 3837 3838
		ret = -ETIMEDOUT;
	}

3839
 out:
3840
	hsw_enable_ips(intel_crtc);
3841
	return ret;
3842 3843 3844 3845 3846
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3847
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3848 3849
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3850 3851
	int ret;

3852 3853 3854 3855 3856 3857 3858 3859 3860
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3861 3862 3863 3864 3865 3866
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3867
	hsw_disable_ips(intel_crtc);
3868

3869
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3870 3871 3872
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3873 3874
	}

3875
	intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3876 3877 3878 3879 3880 3881
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3882
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3883 3884
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3885
	int count, ret;
3886 3887 3888 3889 3890 3891
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3892
	do {
3893
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3894

3895
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3896 3897
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3898
			goto stop;
3899
		}
3900
		count = buf & DP_TEST_COUNT_MASK;
3901

3902
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3903 3904

	if (attempts == 0) {
3905 3906 3907 3908 3909 3910 3911 3912
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3913
	}
3914

3915
stop:
3916
	intel_dp_sink_crc_stop(intel_dp);
3917
	return ret;
3918 3919
}

3920 3921 3922
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3923
	return drm_dp_dpcd_read(&intel_dp->aux,
3924 3925
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3926 3927
}

3928 3929 3930 3931 3932
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

3933
	ret = drm_dp_dpcd_read(&intel_dp->aux,
3934 3935 3936 3937 3938 3939 3940 3941
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3942 3943
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983
	int status = 0;
	int min_lane_count = 1;
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int link_rate_index, test_link_rate;
	uint8_t test_lane_count, test_link_bw;
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
		DRM_DEBUG_KMS("Lane count read failed\n");
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;
	/* Validate the requested lane count */
	if (test_lane_count < min_lane_count ||
	    test_lane_count > intel_dp->max_sink_lane_count)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
		DRM_DEBUG_KMS("Link Rate read failed\n");
		return DP_TEST_NAK;
	}
	/* Validate the requested link rate */
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
	link_rate_index = intel_dp_link_rate_index(intel_dp,
						   common_rates,
						   test_link_rate);
	if (link_rate_index < 0)
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
3984 3985 3986 3987
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044
	uint8_t test_pattern;
	uint16_t test_misc;
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_PATTERN,
				  &test_pattern, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Test pattern read failed\n");
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("H Width read failed\n");
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("V Height read failed\n");
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_MISC0,
				  &test_misc, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("TEST MISC read failed\n");
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance.test_active = 1;

	return DP_TEST_ACK;
4045 4046 4047
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4048
{
4049
	uint8_t test_result = DP_TEST_ACK;
4050 4051 4052 4053
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4054
	    connector->edid_corrupt ||
4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
4068
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
4069
	} else {
4070 4071 4072 4073 4074 4075 4076
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4077 4078
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
4079
					&block->checksum,
D
Dan Carpenter 已提交
4080
					1))
4081 4082 4083
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4084
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
4085 4086 4087
	}

	/* Set test active flag here so userspace doesn't interrupt things */
4088
	intel_dp->compliance.test_active = 1;
4089

4090 4091 4092 4093
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4094
{
4095 4096 4097 4098 4099 4100 4101
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
4102 4103
	uint8_t request = 0;
	int status;
4104

4105
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
4106 4107 4108 4109 4110
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

4111
	switch (request) {
4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
4129
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
4130 4131 4132
		break;
	}

4133 4134 4135
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

4136
update_status:
4137
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
4138 4139
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4140 4141
}

4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4157
			if (intel_dp->active_mst_links &&
4158
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4159 4160 4161 4162 4163
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4164
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4180
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215
static void
intel_dp_retrain_link(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
4216
	intel_wait_for_vblank(dev_priv, crtc->pipe);
4217 4218 4219 4220 4221 4222 4223

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
}

4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4244
	/* FIXME: we need to synchronize this sort of stuff with hardware
4245 4246
	 * readout. Currently fast link training doesn't work on boot-up. */
	if (!intel_dp->lane_count)
4247 4248
		return;

4249 4250
	/* Retrain if Channel EQ or CR not ok */
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4251 4252
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
4253 4254

		intel_dp_retrain_link(intel_dp);
4255 4256 4257
	}
}

4258 4259 4260 4261 4262 4263 4264
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4265 4266 4267 4268 4269
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4270
 */
4271
static bool
4272
intel_dp_short_pulse(struct intel_dp *intel_dp)
4273
{
4274
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4275
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4276
	u8 sink_irq_vector = 0;
4277 4278
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4279

4280 4281 4282 4283
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
4284
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4285

4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4297 4298
	}

4299 4300
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4301 4302
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4303
		/* Clear interrupt source */
4304 4305 4306
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4307 4308

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4309
			intel_dp_handle_test_request(intel_dp);
4310 4311 4312 4313
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4314 4315 4316
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
4317 4318 4319 4320 4321
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
		/* Send a Hotplug Uevent to userspace to start modeset */
		drm_kms_helper_hotplug_event(intel_encoder->base.dev);
	}
4322 4323

	return true;
4324 4325
}

4326
/* XXX this is probably wrong for multiple downstream ports */
4327
static enum drm_connector_status
4328
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4329
{
4330 4331 4332 4333 4334 4335
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4336 4337 4338
	if (is_edp(intel_dp))
		return connector_status_connected;

4339
	/* if there's no downstream port, we're done */
4340
	if (!drm_dp_is_branch(dpcd))
4341
		return connector_status_connected;
4342 4343

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4344 4345
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4346

4347 4348
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4349 4350
	}

4351 4352 4353
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4354
	/* If no HPD, poke DDC gently */
4355
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4356
		return connector_status_connected;
4357 4358

	/* Well we tried, say unknown for unreliable port types */
4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4371 4372 4373

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4374
	return connector_status_disconnected;
4375 4376
}

4377 4378 4379 4380
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4381
	struct drm_i915_private *dev_priv = to_i915(dev);
4382 4383
	enum drm_connector_status status;

4384
	status = intel_panel_detect(dev_priv);
4385 4386 4387 4388 4389 4390
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4391 4392
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4393
{
4394
	u32 bit;
4395

4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432
	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4433 4434 4435
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4436 4437 4438
	default:
		MISSING_CASE(port->port);
		return false;
4439
	}
4440

4441
	return I915_READ(SDEISR) & bit;
4442 4443
}

4444
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4445
				       struct intel_digital_port *port)
4446
{
4447
	u32 bit;
4448

4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4467 4468
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4469 4470 4471 4472 4473
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4474
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4475 4476
		break;
	case PORT_C:
4477
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4478 4479
		break;
	case PORT_D:
4480
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4481 4482 4483 4484
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4485 4486
	}

4487
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4488 4489
}

4490
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4491
				       struct intel_digital_port *intel_dig_port)
4492
{
4493 4494
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4495 4496
	u32 bit;

4497 4498
	intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
	switch (port) {
4499 4500 4501 4502 4503 4504 4505 4506 4507 4508
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4509
		MISSING_CASE(port);
4510 4511 4512 4513 4514 4515
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4516 4517 4518 4519 4520 4521 4522
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4523 4524
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
				  struct intel_digital_port *port)
4525
{
4526
	if (HAS_PCH_IBX(dev_priv))
4527
		return ibx_digital_port_connected(dev_priv, port);
4528
	else if (HAS_PCH_SPLIT(dev_priv))
4529
		return cpt_digital_port_connected(dev_priv, port);
4530
	else if (IS_GEN9_LP(dev_priv))
4531
		return bxt_digital_port_connected(dev_priv, port);
4532 4533
	else if (IS_GM45(dev_priv))
		return gm45_digital_port_connected(dev_priv, port);
4534 4535 4536 4537
	else
		return g4x_digital_port_connected(dev_priv, port);
}

4538
static struct edid *
4539
intel_dp_get_edid(struct intel_dp *intel_dp)
4540
{
4541
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4542

4543 4544 4545 4546
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4547 4548
			return NULL;

J
Jani Nikula 已提交
4549
		return drm_edid_duplicate(intel_connector->edid);
4550 4551 4552 4553
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4554

4555 4556 4557 4558 4559
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4560

4561
	intel_dp_unset_edid(intel_dp);
4562 4563 4564 4565 4566 4567 4568
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4569 4570
}

4571 4572
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4573
{
4574
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4575

4576 4577
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4578

4579 4580
	intel_dp->has_audio = false;
}
4581

4582
static enum drm_connector_status
4583
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4584
{
4585
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4586
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4587 4588
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4589
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4590
	enum drm_connector_status status;
4591
	enum intel_display_power_domain power_domain;
4592
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4593

4594 4595
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(to_i915(dev), power_domain);
Z
Zhenyu Wang 已提交
4596

4597 4598 4599
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4600 4601 4602
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4603
	else
4604 4605
		status = connector_status_disconnected;

4606
	if (status == connector_status_disconnected) {
4607
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4608

4609 4610 4611 4612 4613 4614 4615 4616 4617
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4618
		goto out;
4619
	}
Z
Zhenyu Wang 已提交
4620

4621
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4622
		intel_encoder->type = INTEL_OUTPUT_DP;
4623

4624 4625 4626 4627
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));

4628 4629 4630
	if (intel_dp->reset_link_params) {
		/* Set the max lane count for sink */
		intel_dp->max_sink_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
4631

4632 4633 4634 4635 4636
		/* Set the max link BW for sink */
		intel_dp->max_sink_link_bw = intel_dp_max_link_bw(intel_dp);

		intel_dp->reset_link_params = false;
	}
4637

4638 4639
	intel_dp_print_rates(intel_dp);

4640
	intel_dp_read_desc(intel_dp);
4641

4642 4643 4644
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4645 4646 4647 4648 4649
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4650 4651
		status = connector_status_disconnected;
		goto out;
4652 4653 4654 4655 4656 4657 4658 4659 4660 4661
	} else if (connector->status == connector_status_connected) {
		/*
		 * If display was connected already and is still connected
		 * check links status, there has been known issues of
		 * link loss triggerring long pulse!!!!
		 */
		drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
		intel_dp_check_link_status(intel_dp);
		drm_modeset_unlock(&dev->mode_config.connection_mutex);
		goto out;
4662 4663
	}

4664 4665 4666 4667 4668 4669 4670 4671
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4672
	intel_dp_set_edid(intel_dp);
4673 4674
	if (is_edp(intel_dp) || intel_connector->detect_edid)
		status = connector_status_connected;
4675
	intel_dp->detect_done = true;
4676

4677 4678
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4679 4680
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4692
out:
4693
	if (status != connector_status_connected && !intel_dp->is_mst)
4694
		intel_dp_unset_edid(intel_dp);
4695

4696
	intel_display_power_put(to_i915(dev), power_domain);
4697
	return status;
4698 4699 4700 4701 4702 4703
}

static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4704
	enum drm_connector_status status = connector->status;
4705 4706 4707 4708

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

4709 4710
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
4711
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4712 4713

	intel_dp->detect_done = false;
4714

4715
	return status;
4716 4717
}

4718 4719
static void
intel_dp_force(struct drm_connector *connector)
4720
{
4721
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4722
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4723
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4724
	enum intel_display_power_domain power_domain;
4725

4726 4727 4728
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4729

4730 4731
	if (connector->status != connector_status_connected)
		return;
4732

4733 4734
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
4735 4736 4737

	intel_dp_set_edid(intel_dp);

4738
	intel_display_power_put(dev_priv, power_domain);
4739 4740

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4741
		intel_encoder->type = INTEL_OUTPUT_DP;
4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4755

4756
	/* if eDP has no EDID, fall back to fixed mode */
4757 4758
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4759
		struct drm_display_mode *mode;
4760 4761

		mode = drm_mode_duplicate(connector->dev,
4762
					  intel_connector->panel.fixed_mode);
4763
		if (mode) {
4764 4765 4766 4767
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4768

4769
	return 0;
4770 4771
}

4772 4773 4774 4775
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4776
	struct edid *edid;
4777

4778 4779
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4780
		has_audio = drm_detect_monitor_audio(edid);
4781

4782 4783 4784
	return has_audio;
}

4785 4786 4787 4788 4789
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4790
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4791
	struct intel_connector *intel_connector = to_intel_connector(connector);
4792 4793
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4794 4795
	int ret;

4796
	ret = drm_object_property_set_value(&connector->base, property, val);
4797 4798 4799
	if (ret)
		return ret;

4800
	if (property == dev_priv->force_audio_property) {
4801 4802 4803 4804
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4805 4806
			return 0;

4807
		intel_dp->force_audio = i;
4808

4809
		if (i == HDMI_AUDIO_AUTO)
4810 4811
			has_audio = intel_dp_detect_audio(connector);
		else
4812
			has_audio = (i == HDMI_AUDIO_ON);
4813 4814

		if (has_audio == intel_dp->has_audio)
4815 4816
			return 0;

4817
		intel_dp->has_audio = has_audio;
4818 4819 4820
		goto done;
	}

4821
	if (property == dev_priv->broadcast_rgb_property) {
4822
		bool old_auto = intel_dp->color_range_auto;
4823
		bool old_range = intel_dp->limited_color_range;
4824

4825 4826 4827 4828 4829 4830
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
4831
			intel_dp->limited_color_range = false;
4832 4833 4834
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
4835
			intel_dp->limited_color_range = true;
4836 4837 4838 4839
			break;
		default:
			return -EINVAL;
		}
4840 4841

		if (old_auto == intel_dp->color_range_auto &&
4842
		    old_range == intel_dp->limited_color_range)
4843 4844
			return 0;

4845 4846 4847
		goto done;
	}

4848 4849 4850 4851 4852 4853
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}
4854 4855 4856 4857 4858
		if (HAS_GMCH_DISPLAY(dev_priv) &&
		    val == DRM_MODE_SCALE_CENTER) {
			DRM_DEBUG_KMS("centering not supported\n");
			return -EINVAL;
		}
4859 4860 4861 4862 4863 4864 4865 4866 4867 4868

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4869 4870 4871
	return -EINVAL;

done:
4872 4873
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4874 4875 4876 4877

	return 0;
}

4878 4879 4880 4881
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4882 4883 4884 4885 4886
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4887 4888 4889 4890 4891 4892 4893 4894 4895 4896

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4897 4898 4899 4900 4901 4902 4903
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4904
static void
4905
intel_dp_connector_destroy(struct drm_connector *connector)
4906
{
4907
	struct intel_connector *intel_connector = to_intel_connector(connector);
4908

4909
	kfree(intel_connector->detect_edid);
4910

4911 4912 4913
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4914 4915 4916
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4917
		intel_panel_fini(&intel_connector->panel);
4918

4919
	drm_connector_cleanup(connector);
4920
	kfree(connector);
4921 4922
}

P
Paulo Zanoni 已提交
4923
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4924
{
4925 4926
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4927

4928
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4929 4930
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4931 4932 4933 4934
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4935
		pps_lock(intel_dp);
4936
		edp_panel_vdd_off_sync(intel_dp);
4937 4938
		pps_unlock(intel_dp);

4939 4940 4941 4942
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4943
	}
4944 4945 4946

	intel_dp_aux_fini(intel_dp);

4947
	drm_encoder_cleanup(encoder);
4948
	kfree(intel_dig_port);
4949 4950
}

4951
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4952 4953 4954 4955 4956 4957
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4958 4959 4960 4961
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4962
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4963
	pps_lock(intel_dp);
4964
	edp_panel_vdd_off_sync(intel_dp);
4965
	pps_unlock(intel_dp);
4966 4967
}

4968 4969 4970 4971
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
4972
	struct drm_i915_private *dev_priv = to_i915(dev);
4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4987
	power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
4988 4989 4990 4991 4992
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));

	if ((intel_dp->DP & DP_PORT_EN) == 0)
		return INVALID_PIPE;

	if (IS_CHERRYVIEW(dev_priv))
		return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
	else
		return PORT_TO_PIPE(intel_dp->DP);
}

5006
void intel_dp_encoder_reset(struct drm_encoder *encoder)
5007
{
5008
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
5009 5010
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
5011 5012 5013

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
5014

5015
	if (lspcon->active)
5016 5017
		lspcon_resume(lspcon);

5018 5019
	intel_dp->reset_link_params = true;

5020 5021
	pps_lock(intel_dp);

5022 5023 5024 5025 5026 5027 5028 5029
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

	if (is_edp(intel_dp)) {
		/* Reinit the power sequencer, in case BIOS did something with it. */
		intel_dp_pps_init(encoder->dev, intel_dp);
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
5030 5031

	pps_unlock(intel_dp);
5032 5033
}

5034
static const struct drm_connector_funcs intel_dp_connector_funcs = {
5035
	.dpms = drm_atomic_helper_connector_dpms,
5036
	.detect = intel_dp_detect,
5037
	.force = intel_dp_force,
5038
	.fill_modes = drm_helper_probe_single_connector_modes,
5039
	.set_property = intel_dp_set_property,
5040
	.atomic_get_property = intel_connector_atomic_get_property,
5041
	.late_register = intel_dp_connector_register,
5042
	.early_unregister = intel_dp_connector_unregister,
5043
	.destroy = intel_dp_connector_destroy,
5044
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
5045
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
5046 5047 5048 5049 5050 5051 5052 5053
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
5054
	.reset = intel_dp_encoder_reset,
5055
	.destroy = intel_dp_encoder_destroy,
5056 5057
};

5058
enum irqreturn
5059 5060 5061
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5062
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
5063
	struct drm_device *dev = intel_dig_port->base.base.dev;
5064
	struct drm_i915_private *dev_priv = to_i915(dev);
5065
	enum intel_display_power_domain power_domain;
5066
	enum irqreturn ret = IRQ_NONE;
5067

5068 5069
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
5070
		intel_dig_port->base.type = INTEL_OUTPUT_DP;
5071

5072 5073 5074 5075 5076 5077 5078 5079 5080
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
5081
		return IRQ_HANDLED;
5082 5083
	}

5084 5085
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
5086
		      long_hpd ? "long" : "short");
5087

5088
	if (long_hpd) {
5089
		intel_dp->reset_link_params = true;
5090 5091 5092 5093
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

5094
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
5095 5096
	intel_display_power_get(dev_priv, power_domain);

5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
5110
		}
5111
	}
5112

5113 5114 5115 5116
	if (!intel_dp->is_mst) {
		if (!intel_dp_short_pulse(intel_dp)) {
			intel_dp->detect_done = false;
			goto put_power;
5117
		}
5118
	}
5119 5120 5121

	ret = IRQ_HANDLED;

5122 5123 5124 5125
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
5126 5127
}

5128
/* check the VBT to see whether the eDP is on another port */
5129
bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port)
5130
{
5131 5132 5133 5134
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
5135
	if (INTEL_GEN(dev_priv) < 5)
5136 5137
		return false;

5138
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
5139 5140
		return true;

5141
	return intel_bios_is_port_edp(dev_priv, port);
5142 5143
}

5144
void
5145 5146
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5147 5148
	struct intel_connector *intel_connector = to_intel_connector(connector);

5149
	intel_attach_force_audio_property(connector);
5150
	intel_attach_broadcast_rgb_property(connector);
5151
	intel_dp->color_range_auto = true;
5152 5153 5154

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
5155 5156
		drm_object_attach_property(
			&connector->base,
5157
			connector->dev->mode_config.scaling_mode_property,
5158 5159
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
5160
	}
5161 5162
}

5163 5164
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5165
	intel_dp->panel_power_off_time = ktime_get_boottime();
5166 5167 5168 5169
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5170
static void
5171 5172
intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
			   struct intel_dp *intel_dp, struct edp_power_seq *seq)
5173
{
5174
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5175
	struct pps_registers regs;
5176

5177
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5178 5179 5180

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5181
	pp_ctl = ironlake_get_pp_control(intel_dp);
5182

5183 5184
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
5185
	if (!IS_GEN9_LP(dev_priv)) {
5186 5187
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
5188
	}
5189 5190

	/* Pull timing values out of registers */
5191 5192
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
5193

5194 5195
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
5196

5197 5198
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
5199

5200 5201
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
5202

5203
	if (IS_GEN9_LP(dev_priv)) {
5204 5205 5206
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
5207
			seq->t11_t12 = (tmp - 1) * 1000;
5208
		else
5209
			seq->t11_t12 = 0;
5210
	} else {
5211
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5212
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5213
	}
5214 5215
}

I
Imre Deak 已提交
5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
intel_pps_verify_state(struct drm_i915_private *dev_priv,
		       struct intel_dp *intel_dp)
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

5241 5242 5243 5244
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp)
{
5245
	struct drm_i915_private *dev_priv = to_i915(dev);
5246 5247 5248 5249 5250 5251 5252 5253 5254 5255
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
5256

I
Imre Deak 已提交
5257
	intel_pps_dump_state("cur", &cur);
5258

5259
	vbt = dev_priv->vbt.edp.pps;
5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5273
	intel_pps_dump_state("vbt", &vbt);
5274 5275 5276

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5277
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5278 5279 5280 5281 5282 5283 5284 5285 5286
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5287
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5288 5289 5290 5291 5292 5293 5294
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5295 5296 5297 5298 5299 5300
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5301 5302 5303 5304 5305 5306 5307 5308 5309 5310

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5311 5312 5313 5314
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5315 5316
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd)
5317
{
5318
	struct drm_i915_private *dev_priv = to_i915(dev);
5319
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5320
	int div = dev_priv->rawclk_freq / 1000;
5321
	struct pps_registers regs;
5322
	enum port port = dp_to_dig_port(intel_dp)->port;
5323
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5324

V
Ville Syrjälä 已提交
5325
	lockdep_assert_held(&dev_priv->pps_mutex);
5326

5327
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5328

5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353
	/*
	 * On some VLV machines the BIOS can leave the VDD
	 * enabled even on power seqeuencers which aren't
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
	 * soon as the new power seqeuencer gets initialized.
	 */
	if (force_disable_vdd) {
		u32 pp = ironlake_get_pp_control(intel_dp);

		WARN(pp & PANEL_POWER_ON, "Panel power already on\n");

		if (pp & EDP_FORCE_VDD)
			DRM_DEBUG_KMS("VDD already on, disabling first\n");

		pp &= ~EDP_FORCE_VDD;

		I915_WRITE(regs.pp_ctrl, pp);
	}

5354
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5355 5356
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5357
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5358 5359
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5360
	if (IS_GEN9_LP(dev_priv)) {
5361
		pp_div = I915_READ(regs.pp_ctrl);
5362 5363 5364 5365 5366 5367 5368 5369
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5370 5371 5372

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5373
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5374
		port_sel = PANEL_PORT_SELECT_VLV(port);
5375
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5376
		if (port == PORT_A)
5377
			port_sel = PANEL_PORT_SELECT_DPA;
5378
		else
5379
			port_sel = PANEL_PORT_SELECT_DPD;
5380 5381
	}

5382 5383
	pp_on |= port_sel;

5384 5385
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5386
	if (IS_GEN9_LP(dev_priv))
5387
		I915_WRITE(regs.pp_ctrl, pp_div);
5388
	else
5389
		I915_WRITE(regs.pp_div, pp_div);
5390 5391

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5392 5393
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5394
		      IS_GEN9_LP(dev_priv) ?
5395 5396
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5397 5398
}

5399 5400 5401
static void intel_dp_pps_init(struct drm_device *dev,
			      struct intel_dp *intel_dp)
{
5402 5403 5404
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5405 5406 5407
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
		intel_dp_init_panel_power_sequencer(dev, intel_dp);
5408
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
5409 5410 5411
	}
}

5412 5413
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5414
 * @dev_priv: i915 device
5415
 * @crtc_state: a pointer to the active intel_crtc_state
5416 5417 5418 5419 5420 5421 5422 5423 5424
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5425 5426 5427
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
				    struct intel_crtc_state *crtc_state,
				    int refresh_rate)
5428 5429
{
	struct intel_encoder *encoder;
5430 5431
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5432
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5433
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5434 5435 5436 5437 5438 5439

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5440 5441
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5442 5443 5444
		return;
	}

5445
	/*
5446 5447
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5448
	 */
5449

5450 5451
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5452
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5453 5454 5455 5456 5457 5458

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5459
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5460 5461 5462 5463
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5464 5465
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5466 5467
		index = DRRS_LOW_RR;

5468
	if (index == dev_priv->drrs.refresh_rate_type) {
5469 5470 5471 5472 5473
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5474
	if (!crtc_state->base.active) {
5475 5476 5477 5478
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5479
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5491 5492
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5493
		u32 val;
5494

5495
		val = I915_READ(reg);
5496
		if (index > DRRS_HIGH_RR) {
5497
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5498 5499 5500
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5501
		} else {
5502
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5503 5504 5505
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5506 5507 5508 5509
		}
		I915_WRITE(reg, val);
	}

5510 5511 5512 5513 5514
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5515 5516 5517
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5518
 * @crtc_state: A pointer to the active crtc state.
5519 5520 5521
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5522 5523
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5524 5525
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5526
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5527

5528
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542 5543 5544 5545 5546
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5547 5548 5549
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5550
 * @old_crtc_state: Pointer to old crtc_state.
5551 5552
 *
 */
5553 5554
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
			    struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5555 5556
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5557
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5558

5559
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5560 5561 5562 5563 5564 5565 5566 5567 5568
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5569 5570
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5571 5572 5573 5574 5575 5576 5577

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5591
	/*
5592 5593
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5594 5595
	 */

5596 5597
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5598

5599 5600 5601 5602 5603 5604
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5605

5606 5607
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5608 5609
}

5610
/**
5611
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5612
 * @dev_priv: i915 device
5613 5614
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5615 5616
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5617 5618 5619
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5620 5621
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5622 5623 5624 5625
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5626
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5627 5628
		return;

5629
	cancel_delayed_work(&dev_priv->drrs.work);
5630

5631
	mutex_lock(&dev_priv->drrs.mutex);
5632 5633 5634 5635 5636
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5637 5638 5639
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5640 5641 5642
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5643
	/* invalidate means busy screen hence upclock */
5644
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5645 5646
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5647 5648 5649 5650

	mutex_unlock(&dev_priv->drrs.mutex);
}

5651
/**
5652
 * intel_edp_drrs_flush - Restart Idleness DRRS
5653
 * @dev_priv: i915 device
5654 5655
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5656 5657 5658 5659
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5660 5661 5662
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5663 5664
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5665 5666 5667 5668
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5669
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5670 5671
		return;

5672
	cancel_delayed_work(&dev_priv->drrs.work);
5673

5674
	mutex_lock(&dev_priv->drrs.mutex);
5675 5676 5677 5678 5679
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5680 5681
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5682 5683

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5684 5685
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5686
	/* flush means busy screen hence upclock */
5687
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5688 5689
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5690 5691 5692 5693 5694 5695

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5696 5697 5698 5699 5700
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5701 5702 5703 5704 5705 5706 5707 5708 5709 5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5724 5725 5726 5727 5728 5729 5730 5731
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5732 5733 5734 5735 5736 5737 5738 5739 5740 5741 5742 5743 5744 5745 5746 5747 5748 5749 5750
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5751
static struct drm_display_mode *
5752 5753
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5754 5755
{
	struct drm_connector *connector = &intel_connector->base;
5756
	struct drm_device *dev = connector->dev;
5757
	struct drm_i915_private *dev_priv = to_i915(dev);
5758 5759
	struct drm_display_mode *downclock_mode = NULL;

5760 5761 5762
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5763
	if (INTEL_GEN(dev_priv) <= 6) {
5764 5765 5766 5767 5768
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5769
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5770 5771 5772 5773
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
5774
					(dev_priv, fixed_mode, connector);
5775 5776

	if (!downclock_mode) {
5777
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5778 5779 5780
		return NULL;
	}

5781
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5782

5783
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5784
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5785 5786 5787
	return downclock_mode;
}

5788
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5789
				     struct intel_connector *intel_connector)
5790 5791 5792
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5793 5794
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5795
	struct drm_i915_private *dev_priv = to_i915(dev);
5796
	struct drm_display_mode *fixed_mode = NULL;
5797
	struct drm_display_mode *downclock_mode = NULL;
5798 5799 5800
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5801
	enum pipe pipe = INVALID_PIPE;
5802 5803 5804 5805

	if (!is_edp(intel_dp))
		return true;

5806 5807 5808 5809 5810 5811 5812 5813 5814 5815 5816 5817 5818
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
	if (intel_get_lvds_encoder(dev)) {
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5819
	pps_lock(intel_dp);
5820 5821

	intel_dp_init_panel_power_timestamps(intel_dp);
5822
	intel_dp_pps_init(dev, intel_dp);
5823
	intel_edp_panel_vdd_sanitize(intel_dp);
5824

5825
	pps_unlock(intel_dp);
5826

5827
	/* Cache DPCD and EDID for edp. */
5828
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5829

5830
	if (!has_dpcd) {
5831 5832
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5833
		goto out_vdd_off;
5834 5835
	}

5836
	mutex_lock(&dev->mode_config.mutex);
5837
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5838 5839 5840 5841 5842 5843 5844 5845 5846 5847 5848 5849 5850 5851 5852 5853 5854 5855
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5856 5857
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5858 5859 5860 5861 5862 5863 5864 5865
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5866
		if (fixed_mode) {
5867
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5868 5869 5870
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5871
	}
5872
	mutex_unlock(&dev->mode_config.mutex);
5873

5874
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5875 5876
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5877 5878 5879 5880 5881 5882

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
5883
		pipe = vlv_active_pipe(intel_dp);
5884 5885 5886 5887 5888 5889 5890 5891 5892

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5893 5894
	}

5895
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5896
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5897
	intel_panel_setup_backlight(connector, pipe);
5898 5899

	return true;
5900 5901 5902 5903 5904 5905 5906 5907 5908 5909 5910 5911

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5912 5913
}

5914 5915 5916 5917 5918 5919 5920 5921 5922 5923 5924 5925 5926 5927 5928 5929 5930 5931 5932 5933 5934 5935 5936 5937 5938 5939 5940
static void
intel_dp_init_connector_port_info(struct intel_digital_port *intel_dig_port)
{
	struct intel_encoder *encoder = &intel_dig_port->base;

	/* Set up the hotplug pin. */
	switch (intel_dig_port->port) {
	case PORT_A:
		encoder->hpd_pin = HPD_PORT_A;
		break;
	case PORT_B:
		encoder->hpd_pin = HPD_PORT_B;
		break;
	case PORT_C:
		encoder->hpd_pin = HPD_PORT_C;
		break;
	case PORT_D:
		encoder->hpd_pin = HPD_PORT_D;
		break;
	case PORT_E:
		encoder->hpd_pin = HPD_PORT_E;
		break;
	default:
		MISSING_CASE(intel_dig_port->port);
	}
}

5941
bool
5942 5943
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5944
{
5945 5946 5947 5948
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5949
	struct drm_i915_private *dev_priv = to_i915(dev);
5950
	enum port port = intel_dig_port->port;
5951
	int type;
5952

5953 5954 5955 5956 5957
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5958
	intel_dp->reset_link_params = true;
5959
	intel_dp->pps_pipe = INVALID_PIPE;
5960
	intel_dp->active_pipe = INVALID_PIPE;
5961

5962
	/* intel_dp vfuncs */
5963
	if (INTEL_GEN(dev_priv) >= 9)
5964
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5965
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5966
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5967
	else if (HAS_PCH_SPLIT(dev_priv))
5968 5969
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
5970
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
5971

5972
	if (INTEL_GEN(dev_priv) >= 9)
5973 5974
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
5975
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
5976

5977
	if (HAS_DDI(dev_priv))
5978 5979
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

5980 5981
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5982
	intel_dp->attached_connector = intel_connector;
5983

5984
	if (intel_dp_is_edp(dev_priv, port))
5985
		type = DRM_MODE_CONNECTOR_eDP;
5986 5987
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5988

5989 5990 5991
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

5992 5993 5994 5995 5996 5997 5998 5999
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

6000
	/* eDP only on port B and/or C on vlv/chv */
6001
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
6002
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
6003 6004
		return false;

6005 6006 6007 6008
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

6009
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
6010 6011 6012 6013 6014
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

6015
	intel_dp_aux_init(intel_dp);
6016

6017
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
6018
			  edp_panel_vdd_work);
6019

6020
	intel_connector_attach_encoder(intel_connector, intel_encoder);
6021

6022
	if (HAS_DDI(dev_priv))
6023 6024 6025 6026
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

6027
	intel_dp_init_connector_port_info(intel_dig_port);
6028

6029
	/* init MST on ports that can support it */
6030
	if (HAS_DP_MST(dev_priv) && !is_edp(intel_dp) &&
6031 6032 6033
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
6034

6035
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
6036 6037 6038
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
6039
	}
6040

6041 6042
	intel_dp_add_properties(intel_dp, connector);

6043 6044 6045 6046
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
6047
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
6048 6049 6050
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
6051 6052

	return true;
6053 6054 6055 6056 6057

fail:
	drm_connector_cleanup(connector);

	return false;
6058
}
6059

6060
bool intel_dp_init(struct drm_i915_private *dev_priv,
6061 6062
		   i915_reg_t output_reg,
		   enum port port)
6063 6064 6065 6066 6067 6068
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

6069
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
6070
	if (!intel_dig_port)
6071
		return false;
6072

6073
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
6074 6075
	if (!intel_connector)
		goto err_connector_alloc;
6076 6077 6078 6079

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

6080 6081 6082
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
6083
		goto err_encoder_init;
6084

6085
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
6086 6087
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
6088
	intel_encoder->get_config = intel_dp_get_config;
6089
	intel_encoder->suspend = intel_dp_encoder_suspend;
6090
	if (IS_CHERRYVIEW(dev_priv)) {
6091
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
6092 6093
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6094
		intel_encoder->post_disable = chv_post_disable_dp;
6095
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
6096
	} else if (IS_VALLEYVIEW(dev_priv)) {
6097
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
6098 6099
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6100
		intel_encoder->post_disable = vlv_post_disable_dp;
6101
	} else {
6102 6103
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
6104
		if (INTEL_GEN(dev_priv) >= 5)
6105
			intel_encoder->post_disable = ilk_post_disable_dp;
6106
	}
6107

6108
	intel_dig_port->port = port;
6109
	intel_dig_port->dp.output_reg = output_reg;
6110
	intel_dig_port->max_lanes = 4;
6111

6112
	intel_encoder->type = INTEL_OUTPUT_DP;
6113
	if (IS_CHERRYVIEW(dev_priv)) {
6114 6115 6116 6117 6118 6119 6120
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
6121
	intel_encoder->cloneable = 0;
6122
	intel_encoder->port = port;
6123

6124
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
6125
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
6126

S
Sudip Mukherjee 已提交
6127 6128 6129
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

6130
	return true;
S
Sudip Mukherjee 已提交
6131 6132 6133

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6134
err_encoder_init:
S
Sudip Mukherjee 已提交
6135 6136 6137
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
6138
	return false;
6139
}
6140 6141 6142

void intel_dp_mst_suspend(struct drm_device *dev)
{
6143
	struct drm_i915_private *dev_priv = to_i915(dev);
6144 6145 6146 6147
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6148
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6149 6150

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
6151 6152
			continue;

6153 6154
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6155 6156 6157 6158 6159
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
6160
	struct drm_i915_private *dev_priv = to_i915(dev);
6161 6162 6163
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6164
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6165
		int ret;
6166

6167 6168
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
6169

6170 6171 6172
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
6173 6174
	}
}