i915_gem.c 128.7 KB
Newer Older
1
/*
2
 * Copyright © 2008-2015 Intel Corporation
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28
#include <drm/drmP.h>
29
#include <drm/drm_vma_manager.h>
30
#include <drm/i915_drm.h>
31
#include "i915_drv.h"
32
#include "i915_gem_dmabuf.h"
33
#include "i915_vgpu.h"
C
Chris Wilson 已提交
34
#include "i915_trace.h"
35
#include "intel_drv.h"
36
#include "intel_frontbuffer.h"
37
#include "intel_mocs.h"
38
#include <linux/reservation.h>
39
#include <linux/shmem_fs.h>
40
#include <linux/slab.h>
41
#include <linux/swap.h>
J
Jesse Barnes 已提交
42
#include <linux/pci.h>
43
#include <linux/dma-buf.h>
44

45
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
46
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
47

48 49 50 51 52 53
static bool cpu_cache_is_coherent(struct drm_device *dev,
				  enum i915_cache_level level)
{
	return HAS_LLC(dev) || level != I915_CACHE_NONE;
}

54 55
static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
{
56 57 58
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return false;

59 60 61 62 63 64
	if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
		return true;

	return obj->pin_display;
}

65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
static int
insert_mappable_node(struct drm_i915_private *i915,
                     struct drm_mm_node *node, u32 size)
{
	memset(node, 0, sizeof(*node));
	return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
						   size, 0, 0, 0,
						   i915->ggtt.mappable_end,
						   DRM_MM_SEARCH_DEFAULT,
						   DRM_MM_CREATE_DEFAULT);
}

static void
remove_mappable_node(struct drm_mm_node *node)
{
	drm_mm_remove_node(node);
}

83 84 85 86
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
87
	spin_lock(&dev_priv->mm.object_stat_lock);
88 89
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
90
	spin_unlock(&dev_priv->mm.object_stat_lock);
91 92 93 94 95
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
96
	spin_lock(&dev_priv->mm.object_stat_lock);
97 98
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
99
	spin_unlock(&dev_priv->mm.object_stat_lock);
100 101
}

102
static int
103
i915_gem_wait_for_error(struct i915_gpu_error *error)
104 105 106
{
	int ret;

107
	if (!i915_reset_in_progress(error))
108 109
		return 0;

110 111 112 113 114
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
115
	ret = wait_event_interruptible_timeout(error->reset_queue,
116
					       !i915_reset_in_progress(error),
117
					       10*HZ);
118 119 120 121
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
122
		return ret;
123 124
	} else {
		return 0;
125
	}
126 127
}

128
int i915_mutex_lock_interruptible(struct drm_device *dev)
129
{
130
	struct drm_i915_private *dev_priv = to_i915(dev);
131 132
	int ret;

133
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
134 135 136 137 138 139 140 141 142
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	return 0;
}
143

144 145
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
146
			    struct drm_file *file)
147
{
148
	struct drm_i915_private *dev_priv = to_i915(dev);
149
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
150
	struct drm_i915_gem_get_aperture *args = data;
151
	struct i915_vma *vma;
152
	size_t pinned;
153

154
	pinned = 0;
155
	mutex_lock(&dev->struct_mutex);
156
	list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
157
		if (i915_vma_is_pinned(vma))
158
			pinned += vma->node.size;
159
	list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
160
		if (i915_vma_is_pinned(vma))
161
			pinned += vma->node.size;
162
	mutex_unlock(&dev->struct_mutex);
163

164
	args->aper_size = ggtt->base.total;
165
	args->aper_available_size = args->aper_size - pinned;
166

167 168 169
	return 0;
}

170 171
static int
i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
172
{
173
	struct address_space *mapping = obj->base.filp->f_mapping;
174 175 176 177
	char *vaddr = obj->phys_handle->vaddr;
	struct sg_table *st;
	struct scatterlist *sg;
	int i;
178

179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
	if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
		return -EINVAL;

	for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
		struct page *page;
		char *src;

		page = shmem_read_mapping_page(mapping, i);
		if (IS_ERR(page))
			return PTR_ERR(page);

		src = kmap_atomic(page);
		memcpy(vaddr, src, PAGE_SIZE);
		drm_clflush_virt_range(vaddr, PAGE_SIZE);
		kunmap_atomic(src);

195
		put_page(page);
196 197 198
		vaddr += PAGE_SIZE;
	}

199
	i915_gem_chipset_flush(to_i915(obj->base.dev));
200 201 202 203 204 205 206 207 208 209 210 211 212

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

	if (sg_alloc_table(st, 1, GFP_KERNEL)) {
		kfree(st);
		return -ENOMEM;
	}

	sg = st->sgl;
	sg->offset = 0;
	sg->length = obj->base.size;
213

214 215 216 217 218 219 220 221 222 223 224 225 226
	sg_dma_address(sg) = obj->phys_handle->busaddr;
	sg_dma_len(sg) = obj->base.size;

	obj->pages = st;
	return 0;
}

static void
i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
{
	int ret;

	BUG_ON(obj->madv == __I915_MADV_PURGED);
227

228
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
229
	if (WARN_ON(ret)) {
230 231 232 233 234 235 236 237 238 239
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;

	if (obj->dirty) {
240
		struct address_space *mapping = obj->base.filp->f_mapping;
241
		char *vaddr = obj->phys_handle->vaddr;
242 243 244
		int i;

		for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
245 246 247 248 249 250 251 252 253 254 255 256 257 258
			struct page *page;
			char *dst;

			page = shmem_read_mapping_page(mapping, i);
			if (IS_ERR(page))
				continue;

			dst = kmap_atomic(page);
			drm_clflush_virt_range(vaddr, PAGE_SIZE);
			memcpy(dst, vaddr, PAGE_SIZE);
			kunmap_atomic(dst);

			set_page_dirty(page);
			if (obj->madv == I915_MADV_WILLNEED)
259
				mark_page_accessed(page);
260
			put_page(page);
261 262
			vaddr += PAGE_SIZE;
		}
263
		obj->dirty = 0;
264 265
	}

266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281
	sg_free_table(obj->pages);
	kfree(obj->pages);
}

static void
i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
{
	drm_pci_free(obj->base.dev, obj->phys_handle);
}

static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
	.get_pages = i915_gem_object_get_pages_phys,
	.put_pages = i915_gem_object_put_pages_phys,
	.release = i915_gem_object_release_phys,
};

282
int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
283 284 285
{
	struct i915_vma *vma;
	LIST_HEAD(still_in_list);
286 287 288
	int ret;

	lockdep_assert_held(&obj->base.dev->struct_mutex);
289

290 291 292 293
	/* Closed vma are removed from the obj->vma_list - but they may
	 * still have an active binding on the object. To remove those we
	 * must wait for all rendering to complete to the object (as unbinding
	 * must anyway), and retire the requests.
294
	 */
295 296 297 298 299 300
	ret = i915_gem_object_wait_rendering(obj, false);
	if (ret)
		return ret;

	i915_gem_retire_requests(to_i915(obj->base.dev));

301 302 303 304 305 306 307 308 309 310 311 312 313
	while ((vma = list_first_entry_or_null(&obj->vma_list,
					       struct i915_vma,
					       obj_link))) {
		list_move_tail(&vma->obj_link, &still_in_list);
		ret = i915_vma_unbind(vma);
		if (ret)
			break;
	}
	list_splice(&still_in_list, &obj->vma_list);

	return ret;
}

314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360
/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 * @obj: i915 gem object
 * @readonly: waiting for just read access or read-write access
 */
int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
	struct reservation_object *resv;
	struct i915_gem_active *active;
	unsigned long active_mask;
	int idx;

	lockdep_assert_held(&obj->base.dev->struct_mutex);

	if (!readonly) {
		active = obj->last_read;
		active_mask = i915_gem_object_get_active(obj);
	} else {
		active_mask = 1;
		active = &obj->last_write;
	}

	for_each_active(active_mask, idx) {
		int ret;

		ret = i915_gem_active_wait(&active[idx],
					   &obj->base.dev->struct_mutex);
		if (ret)
			return ret;
	}

	resv = i915_gem_object_get_dmabuf_resv(obj);
	if (resv) {
		long err;

		err = reservation_object_wait_timeout_rcu(resv, !readonly, true,
							  MAX_SCHEDULE_TIMEOUT);
		if (err < 0)
			return err;
	}

	return 0;
}

361 362 363
/* A nonblocking variant of the above wait. Must be called prior to
 * acquiring the mutex for the object, as the object state may change
 * during this call. A reference must be held by the caller for the object.
364 365
 */
static __must_check int
366 367 368
__unsafe_wait_rendering(struct drm_i915_gem_object *obj,
			struct intel_rps_client *rps,
			bool readonly)
369 370 371
{
	struct i915_gem_active *active;
	unsigned long active_mask;
372
	int idx;
373

374
	active_mask = __I915_BO_ACTIVE(obj);
375 376 377 378 379 380 381 382 383 384
	if (!active_mask)
		return 0;

	if (!readonly) {
		active = obj->last_read;
	} else {
		active_mask = 1;
		active = &obj->last_write;
	}

385 386
	for_each_active(active_mask, idx) {
		int ret;
387

388
		ret = i915_gem_active_wait_unlocked(&active[idx],
389 390
						    I915_WAIT_INTERRUPTIBLE,
						    NULL, rps);
391 392
		if (ret)
			return ret;
393 394
	}

395
	return 0;
396 397 398 399 400 401 402 403 404
}

static struct intel_rps_client *to_rps_client(struct drm_file *file)
{
	struct drm_i915_file_private *fpriv = file->driver_priv;

	return &fpriv->rps;
}

405 406 407 408 409
int
i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
			    int align)
{
	drm_dma_handle_t *phys;
410
	int ret;
411 412 413 414 415 416 417 418 419 420 421 422 423 424

	if (obj->phys_handle) {
		if ((unsigned long)obj->phys_handle->vaddr & (align -1))
			return -EBUSY;

		return 0;
	}

	if (obj->madv != I915_MADV_WILLNEED)
		return -EFAULT;

	if (obj->base.filp == NULL)
		return -EINVAL;

C
Chris Wilson 已提交
425 426 427 428 429
	ret = i915_gem_object_unbind(obj);
	if (ret)
		return ret;

	ret = i915_gem_object_put_pages(obj);
430 431 432
	if (ret)
		return ret;

433 434 435 436 437 438
	/* create a new object */
	phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
	if (!phys)
		return -ENOMEM;

	obj->phys_handle = phys;
439 440 441
	obj->ops = &i915_gem_phys_ops;

	return i915_gem_object_get_pages(obj);
442 443 444 445 446 447 448 449 450
}

static int
i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
	struct drm_device *dev = obj->base.dev;
	void *vaddr = obj->phys_handle->vaddr + args->offset;
451
	char __user *user_data = u64_to_user_ptr(args->data_ptr);
452
	int ret = 0;
453 454 455 456 457 458 459

	/* We manually control the domain here and pretend that it
	 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
	 */
	ret = i915_gem_object_wait_rendering(obj, false);
	if (ret)
		return ret;
460

461
	intel_fb_obj_invalidate(obj, ORIGIN_CPU);
462 463 464 465 466 467 468 469 470 471
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
472 473 474 475
		if (unwritten) {
			ret = -EFAULT;
			goto out;
		}
476 477
	}

478
	drm_clflush_virt_range(vaddr, args->size);
479
	i915_gem_chipset_flush(to_i915(dev));
480 481

out:
482
	intel_fb_obj_flush(obj, false, ORIGIN_CPU);
483
	return ret;
484 485
}

486 487
void *i915_gem_object_alloc(struct drm_device *dev)
{
488
	struct drm_i915_private *dev_priv = to_i915(dev);
489
	return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
490 491 492 493
}

void i915_gem_object_free(struct drm_i915_gem_object *obj)
{
494
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
495
	kmem_cache_free(dev_priv->objects, obj);
496 497
}

498 499 500 501 502
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
503
{
504
	struct drm_i915_gem_object *obj;
505 506
	int ret;
	u32 handle;
507

508
	size = roundup(size, PAGE_SIZE);
509 510
	if (size == 0)
		return -EINVAL;
511 512

	/* Allocate the new object */
513
	obj = i915_gem_object_create(dev, size);
514 515
	if (IS_ERR(obj))
		return PTR_ERR(obj);
516

517
	ret = drm_gem_handle_create(file, &obj->base, &handle);
518
	/* drop reference from allocate - handle holds it now */
519
	i915_gem_object_put_unlocked(obj);
520 521
	if (ret)
		return ret;
522

523
	*handle_p = handle;
524 525 526
	return 0;
}

527 528 529 530 531 532
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
533
	args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
534 535
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
536
			       args->size, &args->handle);
537 538 539 540
}

/**
 * Creates a new mm object and returns a handle to it.
541 542 543
 * @dev: drm device pointer
 * @data: ioctl data blob
 * @file: drm file pointer
544 545 546 547 548 549
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
550

551
	return i915_gem_create(file, dev,
552
			       args->size, &args->handle);
553 554
}

555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

581
static inline int
582 583
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

607 608 609 610 611 612
/*
 * Pins the specified object's pages and synchronizes the object with
 * GPU accesses. Sets needs_clflush to non-zero if the caller should
 * flush the object from the CPU cache.
 */
int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
613
				    unsigned int *needs_clflush)
614 615 616 617 618
{
	int ret;

	*needs_clflush = 0;

619 620
	if (!i915_gem_object_has_struct_page(obj))
		return -ENODEV;
621

622 623 624 625
	ret = i915_gem_object_wait_rendering(obj, true);
	if (ret)
		return ret;

626 627 628 629 630 631
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

632 633
	i915_gem_object_flush_gtt_write_domain(obj);

634 635 636 637 638 639
	/* If we're not in the cpu read domain, set ourself into the gtt
	 * read domain and manually flush cachelines (if required). This
	 * optimizes for the case when the gpu will dirty the data
	 * anyway again before the next pread happens.
	 */
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
640 641
		*needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
							obj->cache_level);
642 643 644

	if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
		ret = i915_gem_object_set_to_cpu_domain(obj, false);
645 646 647
		if (ret)
			goto err_unpin;

648
		*needs_clflush = 0;
649 650
	}

651
	/* return with the pages pinned */
652
	return 0;
653 654 655 656

err_unpin:
	i915_gem_object_unpin_pages(obj);
	return ret;
657 658 659 660 661 662 663 664 665 666 667 668 669 670 671
}

int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
				     unsigned int *needs_clflush)
{
	int ret;

	*needs_clflush = 0;
	if (!i915_gem_object_has_struct_page(obj))
		return -ENODEV;

	ret = i915_gem_object_wait_rendering(obj, false);
	if (ret)
		return ret;

672 673 674 675 676 677
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

678 679
	i915_gem_object_flush_gtt_write_domain(obj);

680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696
	/* If we're not in the cpu write domain, set ourself into the
	 * gtt write domain and manually flush cachelines (as required).
	 * This optimizes for the case when the gpu will use the data
	 * right away and we therefore have to clflush anyway.
	 */
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
		*needs_clflush |= cpu_write_needs_clflush(obj) << 1;

	/* Same trick applies to invalidate partially written cachelines read
	 * before writing.
	 */
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
		*needs_clflush |= !cpu_cache_is_coherent(obj->base.dev,
							 obj->cache_level);

	if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
		ret = i915_gem_object_set_to_cpu_domain(obj, true);
697 698 699
		if (ret)
			goto err_unpin;

700 701 702 703 704 705 706 707
		*needs_clflush = 0;
	}

	if ((*needs_clflush & CLFLUSH_AFTER) == 0)
		obj->cache_dirty = true;

	intel_fb_obj_invalidate(obj, ORIGIN_CPU);
	obj->dirty = 1;
708
	/* return with the pages pinned */
709
	return 0;
710 711 712 713

err_unpin:
	i915_gem_object_unpin_pages(obj);
	return ret;
714 715
}

716 717 718
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
719
static int
720 721 722 723 724 725 726
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

727
	if (unlikely(page_do_bit17_swizzling))
728 729 730 731 732 733 734 735 736 737 738
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

739
	return ret ? -EFAULT : 0;
740 741
}

742 743 744 745
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
746
	if (unlikely(swizzled)) {
747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

764 765 766 767 768 769 770 771 772 773 774 775
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
776 777 778
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
779 780 781 782 783 784 785 786 787 788 789

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

790
	return ret ? - EFAULT : 0;
791 792
}

793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819
static inline unsigned long
slow_user_access(struct io_mapping *mapping,
		 uint64_t page_base, int page_offset,
		 char __user *user_data,
		 unsigned long length, bool pwrite)
{
	void __iomem *ioaddr;
	void *vaddr;
	uint64_t unwritten;

	ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force *)ioaddr + page_offset;
	if (pwrite)
		unwritten = __copy_from_user(vaddr, user_data, length);
	else
		unwritten = __copy_to_user(user_data, vaddr, length);

	io_mapping_unmap(ioaddr);
	return unwritten;
}

static int
i915_gem_gtt_pread(struct drm_device *dev,
		   struct drm_i915_gem_object *obj, uint64_t size,
		   uint64_t data_offset, uint64_t data_ptr)
{
820
	struct drm_i915_private *dev_priv = to_i915(dev);
821
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
C
Chris Wilson 已提交
822
	struct i915_vma *vma;
823 824 825 826 827 828
	struct drm_mm_node node;
	char __user *user_data;
	uint64_t remain;
	uint64_t offset;
	int ret;

C
Chris Wilson 已提交
829
	vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
830 831 832
	if (!IS_ERR(vma)) {
		node.start = i915_ggtt_offset(vma);
		node.allocated = false;
833
		ret = i915_vma_put_fence(vma);
834 835 836 837 838
		if (ret) {
			i915_vma_unpin(vma);
			vma = ERR_PTR(ret);
		}
	}
C
Chris Wilson 已提交
839
	if (IS_ERR(vma)) {
840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894
		ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
		if (ret)
			goto out;

		ret = i915_gem_object_get_pages(obj);
		if (ret) {
			remove_mappable_node(&node);
			goto out;
		}

		i915_gem_object_pin_pages(obj);
	}

	ret = i915_gem_object_set_to_gtt_domain(obj, false);
	if (ret)
		goto out_unpin;

	user_data = u64_to_user_ptr(data_ptr);
	remain = size;
	offset = data_offset;

	mutex_unlock(&dev->struct_mutex);
	if (likely(!i915.prefault_disable)) {
		ret = fault_in_multipages_writeable(user_data, remain);
		if (ret) {
			mutex_lock(&dev->struct_mutex);
			goto out_unpin;
		}
	}

	while (remain > 0) {
		/* Operation in this page
		 *
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
		 */
		u32 page_base = node.start;
		unsigned page_offset = offset_in_page(offset);
		unsigned page_length = PAGE_SIZE - page_offset;
		page_length = remain < page_length ? remain : page_length;
		if (node.allocated) {
			wmb();
			ggtt->base.insert_page(&ggtt->base,
					       i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
					       node.start,
					       I915_CACHE_NONE, 0);
			wmb();
		} else {
			page_base += offset & PAGE_MASK;
		}
		/* This is a slow read/write as it tries to read from
		 * and write to user memory which may result into page
		 * faults, and so we cannot perform this under struct_mutex.
		 */
895
		if (slow_user_access(&ggtt->mappable, page_base,
896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926
				     page_offset, user_data,
				     page_length, false)) {
			ret = -EFAULT;
			break;
		}

		remain -= page_length;
		user_data += page_length;
		offset += page_length;
	}

	mutex_lock(&dev->struct_mutex);
	if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
		/* The user has modified the object whilst we tried
		 * reading from it, and we now have no idea what domain
		 * the pages should be in. As we have just been touching
		 * them directly, flush everything back to the GTT
		 * domain.
		 */
		ret = i915_gem_object_set_to_gtt_domain(obj, false);
	}

out_unpin:
	if (node.allocated) {
		wmb();
		ggtt->base.clear_range(&ggtt->base,
				       node.start, node.size,
				       true);
		i915_gem_object_unpin_pages(obj);
		remove_mappable_node(&node);
	} else {
C
Chris Wilson 已提交
927
		i915_vma_unpin(vma);
928 929 930 931 932
	}
out:
	return ret;
}

933
static int
934 935 936 937
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
938
{
939
	char __user *user_data;
940
	ssize_t remain;
941
	loff_t offset;
942
	int shmem_page_offset, page_length, ret = 0;
943
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
944
	int prefaulted = 0;
945
	int needs_clflush = 0;
946
	struct sg_page_iter sg_iter;
947

948
	ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
949 950 951
	if (ret)
		return ret;

952 953
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
	user_data = u64_to_user_ptr(args->data_ptr);
954
	offset = args->offset;
955
	remain = args->size;
956

957 958
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
959
		struct page *page = sg_page_iter_page(&sg_iter);
960 961 962 963

		if (remain <= 0)
			break;

964 965 966 967 968
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
969
		shmem_page_offset = offset_in_page(offset);
970 971 972 973
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

974 975 976
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

977 978 979 980 981
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
982 983 984

		mutex_unlock(&dev->struct_mutex);

985
		if (likely(!i915.prefault_disable) && !prefaulted) {
986
			ret = fault_in_multipages_writeable(user_data, remain);
987 988 989 990 991 992 993
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
994

995 996 997
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
998

999
		mutex_lock(&dev->struct_mutex);
1000 1001

		if (ret)
1002 1003
			goto out;

1004
next_page:
1005
		remain -= page_length;
1006
		user_data += page_length;
1007 1008 1009
		offset += page_length;
	}

1010
out:
1011
	i915_gem_obj_finish_shmem_access(obj);
1012

1013 1014 1015
	return ret;
}

1016 1017
/**
 * Reads data from the object referenced by handle.
1018 1019 1020
 * @dev: drm device pointer
 * @data: ioctl data blob
 * @file: drm file pointer
1021 1022 1023 1024 1025
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1026
		     struct drm_file *file)
1027 1028
{
	struct drm_i915_gem_pread *args = data;
1029
	struct drm_i915_gem_object *obj;
1030
	int ret = 0;
1031

1032 1033 1034 1035
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
1036
		       u64_to_user_ptr(args->data_ptr),
1037 1038 1039
		       args->size))
		return -EFAULT;

1040
	obj = i915_gem_object_lookup(file, args->handle);
1041 1042
	if (!obj)
		return -ENOENT;
1043

1044
	/* Bounds check source.  */
1045 1046
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
1047
		ret = -EINVAL;
1048
		goto err;
C
Chris Wilson 已提交
1049 1050
	}

C
Chris Wilson 已提交
1051 1052
	trace_i915_gem_object_pread(obj, args->offset, args->size);

1053 1054 1055 1056 1057 1058 1059 1060
	ret = __unsafe_wait_rendering(obj, to_rps_client(file), true);
	if (ret)
		goto err;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto err;

1061
	ret = i915_gem_shmem_pread(dev, obj, args, file);
1062

1063
	/* pread for non shmem backed objects */
1064 1065
	if (ret == -EFAULT || ret == -ENODEV) {
		intel_runtime_pm_get(to_i915(dev));
1066 1067
		ret = i915_gem_gtt_pread(dev, obj, args->size,
					args->offset, args->data_ptr);
1068 1069
		intel_runtime_pm_put(to_i915(dev));
	}
1070

1071
	i915_gem_object_put(obj);
1072
	mutex_unlock(&dev->struct_mutex);
1073 1074 1075 1076 1077

	return ret;

err:
	i915_gem_object_put_unlocked(obj);
1078
	return ret;
1079 1080
}

1081 1082
/* This is the fast write path which cannot handle
 * page faults in the source data
1083
 */
1084 1085 1086 1087 1088 1089

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
1090
{
1091 1092
	void __iomem *vaddr_atomic;
	void *vaddr;
1093
	unsigned long unwritten;
1094

P
Peter Zijlstra 已提交
1095
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
1096 1097 1098
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
1099
						      user_data, length);
P
Peter Zijlstra 已提交
1100
	io_mapping_unmap_atomic(vaddr_atomic);
1101
	return unwritten;
1102 1103
}

1104 1105 1106
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
1107
 * @i915: i915 device private data
1108 1109 1110
 * @obj: i915 gem object
 * @args: pwrite arguments structure
 * @file: drm file pointer
1111
 */
1112
static int
1113
i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
1114
			 struct drm_i915_gem_object *obj,
1115
			 struct drm_i915_gem_pwrite *args,
1116
			 struct drm_file *file)
1117
{
1118
	struct i915_ggtt *ggtt = &i915->ggtt;
1119
	struct drm_device *dev = obj->base.dev;
C
Chris Wilson 已提交
1120
	struct i915_vma *vma;
1121 1122
	struct drm_mm_node node;
	uint64_t remain, offset;
1123
	char __user *user_data;
1124
	int ret;
1125 1126
	bool hit_slow_path = false;

1127
	if (i915_gem_object_is_tiled(obj))
1128
		return -EFAULT;
D
Daniel Vetter 已提交
1129

C
Chris Wilson 已提交
1130
	vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1131
				       PIN_MAPPABLE | PIN_NONBLOCK);
1132 1133 1134
	if (!IS_ERR(vma)) {
		node.start = i915_ggtt_offset(vma);
		node.allocated = false;
1135
		ret = i915_vma_put_fence(vma);
1136 1137 1138 1139 1140
		if (ret) {
			i915_vma_unpin(vma);
			vma = ERR_PTR(ret);
		}
	}
C
Chris Wilson 已提交
1141
	if (IS_ERR(vma)) {
1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
		ret = insert_mappable_node(i915, &node, PAGE_SIZE);
		if (ret)
			goto out;

		ret = i915_gem_object_get_pages(obj);
		if (ret) {
			remove_mappable_node(&node);
			goto out;
		}

		i915_gem_object_pin_pages(obj);
	}
D
Daniel Vetter 已提交
1154 1155 1156 1157 1158

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

1159
	intel_fb_obj_invalidate(obj, ORIGIN_CPU);
1160
	obj->dirty = true;
1161

1162 1163 1164 1165
	user_data = u64_to_user_ptr(args->data_ptr);
	offset = args->offset;
	remain = args->size;
	while (remain) {
1166 1167
		/* Operation in this page
		 *
1168 1169 1170
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
1171
		 */
1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
		u32 page_base = node.start;
		unsigned page_offset = offset_in_page(offset);
		unsigned page_length = PAGE_SIZE - page_offset;
		page_length = remain < page_length ? remain : page_length;
		if (node.allocated) {
			wmb(); /* flush the write before we modify the GGTT */
			ggtt->base.insert_page(&ggtt->base,
					       i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
					       node.start, I915_CACHE_NONE, 0);
			wmb(); /* flush modifications to the GGTT (insert_page) */
		} else {
			page_base += offset & PAGE_MASK;
		}
1185
		/* If we get a fault while copying data, then (presumably) our
1186 1187
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
1188 1189
		 * If the object is non-shmem backed, we retry again with the
		 * path that handles page fault.
1190
		 */
1191
		if (fast_user_write(&ggtt->mappable, page_base,
D
Daniel Vetter 已提交
1192
				    page_offset, user_data, page_length)) {
1193 1194
			hit_slow_path = true;
			mutex_unlock(&dev->struct_mutex);
1195
			if (slow_user_access(&ggtt->mappable,
1196 1197 1198 1199 1200 1201 1202 1203 1204
					     page_base,
					     page_offset, user_data,
					     page_length, true)) {
				ret = -EFAULT;
				mutex_lock(&dev->struct_mutex);
				goto out_flush;
			}

			mutex_lock(&dev->struct_mutex);
D
Daniel Vetter 已提交
1205
		}
1206

1207 1208 1209
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
1210 1211
	}

1212
out_flush:
1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
	if (hit_slow_path) {
		if (ret == 0 &&
		    (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
			/* The user has modified the object whilst we tried
			 * reading from it, and we now have no idea what domain
			 * the pages should be in. As we have just been touching
			 * them directly, flush everything back to the GTT
			 * domain.
			 */
			ret = i915_gem_object_set_to_gtt_domain(obj, false);
		}
	}

1226
	intel_fb_obj_flush(obj, false, ORIGIN_CPU);
D
Daniel Vetter 已提交
1227
out_unpin:
1228 1229 1230 1231 1232 1233 1234 1235
	if (node.allocated) {
		wmb();
		ggtt->base.clear_range(&ggtt->base,
				       node.start, node.size,
				       true);
		i915_gem_object_unpin_pages(obj);
		remove_mappable_node(&node);
	} else {
C
Chris Wilson 已提交
1236
		i915_vma_unpin(vma);
1237
	}
D
Daniel Vetter 已提交
1238
out:
1239
	return ret;
1240 1241
}

1242 1243 1244 1245
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
1246
static int
1247 1248 1249 1250 1251
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
1252
{
1253
	char *vaddr;
1254
	int ret;
1255

1256
	if (unlikely(page_do_bit17_swizzling))
1257
		return -EINVAL;
1258

1259 1260 1261 1262
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
1263 1264
	ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
					user_data, page_length);
1265 1266 1267 1268
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
1269

1270
	return ret ? -EFAULT : 0;
1271 1272
}

1273 1274
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
1275
static int
1276 1277 1278 1279 1280
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
1281
{
1282 1283
	char *vaddr;
	int ret;
1284

1285
	vaddr = kmap(page);
1286
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
1287 1288 1289
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
1290 1291
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
1292 1293
						user_data,
						page_length);
1294 1295 1296 1297 1298
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
1299 1300 1301
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
1302
	kunmap(page);
1303

1304
	return ret ? -EFAULT : 0;
1305 1306 1307
}

static int
1308 1309 1310 1311
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
1312 1313
{
	ssize_t remain;
1314 1315
	loff_t offset;
	char __user *user_data;
1316
	int shmem_page_offset, page_length, ret = 0;
1317
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
1318
	int hit_slowpath = 0;
1319
	unsigned int needs_clflush;
1320
	struct sg_page_iter sg_iter;
1321

1322
	ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1323 1324 1325
	if (ret)
		return ret;

1326 1327
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
	user_data = u64_to_user_ptr(args->data_ptr);
1328
	offset = args->offset;
1329
	remain = args->size;
1330

1331 1332
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
1333
		struct page *page = sg_page_iter_page(&sg_iter);
1334
		int partial_cacheline_write;
1335

1336 1337 1338
		if (remain <= 0)
			break;

1339 1340 1341 1342 1343
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
1344
		shmem_page_offset = offset_in_page(offset);
1345 1346 1347 1348 1349

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

1350 1351 1352
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
1353
		partial_cacheline_write = needs_clflush & CLFLUSH_BEFORE &&
1354 1355 1356
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

1357 1358 1359
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

1360 1361 1362
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
1363
					needs_clflush & CLFLUSH_AFTER);
1364 1365
		if (ret == 0)
			goto next_page;
1366 1367 1368

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
1369 1370 1371
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
1372
					needs_clflush & CLFLUSH_AFTER);
1373

1374
		mutex_lock(&dev->struct_mutex);
1375 1376

		if (ret)
1377 1378
			goto out;

1379
next_page:
1380
		remain -= page_length;
1381
		user_data += page_length;
1382
		offset += page_length;
1383 1384
	}

1385
out:
1386
	i915_gem_obj_finish_shmem_access(obj);
1387

1388
	if (hit_slowpath) {
1389 1390 1391 1392 1393
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
1394
		if (!(needs_clflush & CLFLUSH_AFTER) &&
1395
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
1396
			if (i915_gem_clflush_object(obj, obj->pin_display))
1397
				needs_clflush |= CLFLUSH_AFTER;
1398
		}
1399
	}
1400

1401
	if (needs_clflush & CLFLUSH_AFTER)
1402
		i915_gem_chipset_flush(to_i915(dev));
1403

1404
	intel_fb_obj_flush(obj, false, ORIGIN_CPU);
1405
	return ret;
1406 1407 1408 1409
}

/**
 * Writes data to the object referenced by handle.
1410 1411 1412
 * @dev: drm device
 * @data: ioctl data blob
 * @file: drm file
1413 1414 1415 1416 1417
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1418
		      struct drm_file *file)
1419
{
1420
	struct drm_i915_private *dev_priv = to_i915(dev);
1421
	struct drm_i915_gem_pwrite *args = data;
1422
	struct drm_i915_gem_object *obj;
1423 1424 1425 1426 1427 1428
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
1429
		       u64_to_user_ptr(args->data_ptr),
1430 1431 1432
		       args->size))
		return -EFAULT;

1433
	if (likely(!i915.prefault_disable)) {
1434
		ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
1435 1436 1437 1438
						   args->size);
		if (ret)
			return -EFAULT;
	}
1439

1440
	obj = i915_gem_object_lookup(file, args->handle);
1441 1442
	if (!obj)
		return -ENOENT;
1443

1444
	/* Bounds check destination. */
1445 1446
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
1447
		ret = -EINVAL;
1448
		goto err;
C
Chris Wilson 已提交
1449 1450
	}

C
Chris Wilson 已提交
1451 1452
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

1453 1454 1455 1456 1457 1458 1459 1460 1461 1462
	ret = __unsafe_wait_rendering(obj, to_rps_client(file), false);
	if (ret)
		goto err;

	intel_runtime_pm_get(dev_priv);

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto err_rpm;

D
Daniel Vetter 已提交
1463
	ret = -EFAULT;
1464 1465 1466 1467 1468 1469
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
1470 1471
	if (!i915_gem_object_has_struct_page(obj) ||
	    cpu_write_needs_clflush(obj)) {
1472
		ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
D
Daniel Vetter 已提交
1473 1474 1475
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
1476
	}
1477

1478
	if (ret == -EFAULT || ret == -ENOSPC) {
1479 1480
		if (obj->phys_handle)
			ret = i915_gem_phys_pwrite(obj, args, file);
1481
		else
1482
			ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1483
	}
1484

1485
	i915_gem_object_put(obj);
1486
	mutex_unlock(&dev->struct_mutex);
1487 1488
	intel_runtime_pm_put(dev_priv);

1489
	return ret;
1490 1491 1492 1493 1494 1495

err_rpm:
	intel_runtime_pm_put(dev_priv);
err:
	i915_gem_object_put_unlocked(obj);
	return ret;
1496 1497
}

1498
static inline enum fb_op_origin
1499 1500
write_origin(struct drm_i915_gem_object *obj, unsigned domain)
{
1501 1502
	return (domain == I915_GEM_DOMAIN_GTT ?
		obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
1503 1504
}

1505
/**
1506 1507
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1508 1509 1510
 * @dev: drm device
 * @data: ioctl data blob
 * @file: drm file
1511 1512 1513
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1514
			  struct drm_file *file)
1515 1516
{
	struct drm_i915_gem_set_domain *args = data;
1517
	struct drm_i915_gem_object *obj;
1518 1519
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1520 1521
	int ret;

1522
	/* Only handle setting domains to types used by the CPU. */
1523
	if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
1524 1525 1526 1527 1528 1529 1530 1531
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1532
	obj = i915_gem_object_lookup(file, args->handle);
1533 1534
	if (!obj)
		return -ENOENT;
1535

1536 1537 1538 1539
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
1540 1541 1542 1543 1544
	ret = __unsafe_wait_rendering(obj, to_rps_client(file), !write_domain);
	if (ret)
		goto err;

	ret = i915_mutex_lock_interruptible(dev);
1545
	if (ret)
1546
		goto err;
1547

1548
	if (read_domains & I915_GEM_DOMAIN_GTT)
1549
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1550
	else
1551
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1552

1553
	if (write_domain != 0)
1554
		intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
1555

1556
	i915_gem_object_put(obj);
1557 1558
	mutex_unlock(&dev->struct_mutex);
	return ret;
1559 1560 1561 1562

err:
	i915_gem_object_put_unlocked(obj);
	return ret;
1563 1564 1565 1566
}

/**
 * Called when user space has done writes to this buffer
1567 1568 1569
 * @dev: drm device
 * @data: ioctl data blob
 * @file: drm file
1570 1571 1572
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1573
			 struct drm_file *file)
1574 1575
{
	struct drm_i915_gem_sw_finish *args = data;
1576
	struct drm_i915_gem_object *obj;
1577
	int err = 0;
1578

1579
	obj = i915_gem_object_lookup(file, args->handle);
1580 1581
	if (!obj)
		return -ENOENT;
1582 1583

	/* Pinned buffers may be scanout, so flush the cache */
1584 1585 1586 1587 1588 1589 1590
	if (READ_ONCE(obj->pin_display)) {
		err = i915_mutex_lock_interruptible(dev);
		if (!err) {
			i915_gem_object_flush_cpu_write_domain(obj);
			mutex_unlock(&dev->struct_mutex);
		}
	}
1591

1592 1593
	i915_gem_object_put_unlocked(obj);
	return err;
1594 1595 1596
}

/**
1597 1598 1599 1600 1601
 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
 *			 it is mapped to.
 * @dev: drm device
 * @data: ioctl data blob
 * @file: drm file
1602 1603 1604
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
1605 1606 1607 1608 1609 1610 1611 1612 1613 1614
 *
 * IMPORTANT:
 *
 * DRM driver writers who look a this function as an example for how to do GEM
 * mmap support, please don't implement mmap support like here. The modern way
 * to implement DRM mmap support is with an mmap offset ioctl (like
 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
 * That way debug tooling like valgrind will understand what's going on, hiding
 * the mmap call in a driver private ioctl will break that. The i915 driver only
 * does cpu mmaps this way because we didn't know better.
1615 1616 1617
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1618
		    struct drm_file *file)
1619 1620
{
	struct drm_i915_gem_mmap *args = data;
1621
	struct drm_i915_gem_object *obj;
1622 1623
	unsigned long addr;

1624 1625 1626
	if (args->flags & ~(I915_MMAP_WC))
		return -EINVAL;

1627
	if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
1628 1629
		return -ENODEV;

1630 1631
	obj = i915_gem_object_lookup(file, args->handle);
	if (!obj)
1632
		return -ENOENT;
1633

1634 1635 1636
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
1637
	if (!obj->base.filp) {
1638
		i915_gem_object_put_unlocked(obj);
1639 1640 1641
		return -EINVAL;
	}

1642
	addr = vm_mmap(obj->base.filp, 0, args->size,
1643 1644
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1645 1646 1647 1648
	if (args->flags & I915_MMAP_WC) {
		struct mm_struct *mm = current->mm;
		struct vm_area_struct *vma;

1649
		if (down_write_killable(&mm->mmap_sem)) {
1650
			i915_gem_object_put_unlocked(obj);
1651 1652
			return -EINTR;
		}
1653 1654 1655 1656 1657 1658 1659
		vma = find_vma(mm, addr);
		if (vma)
			vma->vm_page_prot =
				pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
		else
			addr = -ENOMEM;
		up_write(&mm->mmap_sem);
1660 1661

		/* This may race, but that's ok, it only gets set */
1662
		WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
1663
	}
1664
	i915_gem_object_put_unlocked(obj);
1665 1666 1667 1668 1669 1670 1671 1672
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
{
	u64 size;

	size = i915_gem_object_get_stride(obj);
	size *= i915_gem_object_get_tiling(obj) == I915_TILING_Y ? 32 : 8;

	return size >> PAGE_SHIFT;
}

1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732
/**
 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
 *
 * A history of the GTT mmap interface:
 *
 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
 *     aligned and suitable for fencing, and still fit into the available
 *     mappable space left by the pinned display objects. A classic problem
 *     we called the page-fault-of-doom where we would ping-pong between
 *     two objects that could not fit inside the GTT and so the memcpy
 *     would page one object in at the expense of the other between every
 *     single byte.
 *
 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
 *     as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
 *     object is too large for the available space (or simply too large
 *     for the mappable aperture!), a view is created instead and faulted
 *     into userspace. (This view is aligned and sized appropriately for
 *     fenced access.)
 *
 * Restrictions:
 *
 *  * snoopable objects cannot be accessed via the GTT. It can cause machine
 *    hangs on some architectures, corruption on others. An attempt to service
 *    a GTT page fault from a snoopable object will generate a SIGBUS.
 *
 *  * the object must be able to fit into RAM (physical memory, though no
 *    limited to the mappable aperture).
 *
 *
 * Caveats:
 *
 *  * a new GTT page fault will synchronize rendering from the GPU and flush
 *    all data to system memory. Subsequent access will not be synchronized.
 *
 *  * all mappings are revoked on runtime device suspend.
 *
 *  * there are only 8, 16 or 32 fence registers to share between all users
 *    (older machines require fence register for display and blitter access
 *    as well). Contention of the fence registers will cause the previous users
 *    to be unmapped and any new access will generate new page faults.
 *
 *  * running out of memory while servicing a fault may generate a SIGBUS,
 *    rather than the expected SIGSEGV.
 */
int i915_gem_mmap_gtt_version(void)
{
	return 1;
}

1733 1734
/**
 * i915_gem_fault - fault a page into the GTT
C
Chris Wilson 已提交
1735
 * @area: CPU VMA in question
1736
 * @vmf: fault info
1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
1748 1749 1750
 *
 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
1751
 */
C
Chris Wilson 已提交
1752
int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
1753
{
1754
#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
C
Chris Wilson 已提交
1755
	struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
1756
	struct drm_device *dev = obj->base.dev;
1757 1758
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1759
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
C
Chris Wilson 已提交
1760
	struct i915_vma *vma;
1761
	pgoff_t page_offset;
1762
	unsigned int flags;
1763
	int ret;
1764

1765
	/* We don't use vmf->pgoff since that has the fake offset */
C
Chris Wilson 已提交
1766
	page_offset = ((unsigned long)vmf->virtual_address - area->vm_start) >>
1767 1768
		PAGE_SHIFT;

C
Chris Wilson 已提交
1769 1770
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1771
	/* Try to flush the object off the GPU first without holding the lock.
1772
	 * Upon acquiring the lock, we will perform our sanity checks and then
1773 1774 1775
	 * repeat the flush holding the lock in the normal manner to catch cases
	 * where we are gazumped.
	 */
1776
	ret = __unsafe_wait_rendering(obj, NULL, !write);
1777
	if (ret)
1778 1779 1780 1781 1782 1783 1784
		goto err;

	intel_runtime_pm_get(dev_priv);

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto err_rpm;
1785

1786 1787
	/* Access to snoopable pages through the GTT is incoherent. */
	if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1788
		ret = -EFAULT;
1789
		goto err_unlock;
1790 1791
	}

1792 1793 1794 1795 1796 1797 1798 1799
	/* If the object is smaller than a couple of partial vma, it is
	 * not worth only creating a single partial vma - we may as well
	 * clear enough space for the full object.
	 */
	flags = PIN_MAPPABLE;
	if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
		flags |= PIN_NONBLOCK | PIN_NONFAULT;

1800
	/* Now pin it into the GTT as needed */
1801
	vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
1802 1803
	if (IS_ERR(vma)) {
		struct i915_ggtt_view view;
1804 1805
		unsigned int chunk_size;

1806
		/* Use a partial view if it is bigger than available space */
1807 1808 1809
		chunk_size = MIN_CHUNK_PAGES;
		if (i915_gem_object_is_tiled(obj))
			chunk_size = max(chunk_size, tile_row_pages(obj));
1810

1811 1812 1813 1814
		memset(&view, 0, sizeof(view));
		view.type = I915_GGTT_VIEW_PARTIAL;
		view.params.partial.offset = rounddown(page_offset, chunk_size);
		view.params.partial.size =
1815
			min_t(unsigned int, chunk_size,
1816
			      vma_pages(area) - view.params.partial.offset);
1817

1818 1819 1820 1821 1822 1823
		/* If the partial covers the entire object, just create a
		 * normal VMA.
		 */
		if (chunk_size >= obj->base.size >> PAGE_SHIFT)
			view.type = I915_GGTT_VIEW_NORMAL;

1824 1825 1826 1827 1828
		/* Userspace is now writing through an untracked VMA, abandon
		 * all hope that the hardware is able to track future writes.
		 */
		obj->frontbuffer_ggtt_origin = ORIGIN_CPU;

1829 1830
		vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
	}
C
Chris Wilson 已提交
1831 1832
	if (IS_ERR(vma)) {
		ret = PTR_ERR(vma);
1833
		goto err_unlock;
C
Chris Wilson 已提交
1834
	}
1835

1836 1837
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
1838
		goto err_unpin;
1839

1840
	ret = i915_vma_get_fence(vma);
1841
	if (ret)
1842
		goto err_unpin;
1843

1844
	/* Finally, remap it using the new GTT offset */
1845 1846 1847 1848 1849 1850 1851
	ret = remap_io_mapping(area,
			       area->vm_start + (vma->ggtt_view.params.partial.offset << PAGE_SHIFT),
			       (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
			       min_t(u64, vma->size, area->vm_end - area->vm_start),
			       &ggtt->mappable);
	if (ret)
		goto err_unpin;
1852 1853

	obj->fault_mappable = true;
1854
err_unpin:
C
Chris Wilson 已提交
1855
	__i915_vma_unpin(vma);
1856
err_unlock:
1857
	mutex_unlock(&dev->struct_mutex);
1858 1859 1860
err_rpm:
	intel_runtime_pm_put(dev_priv);
err:
1861
	switch (ret) {
1862
	case -EIO:
1863 1864 1865 1866 1867 1868 1869
		/*
		 * We eat errors when the gpu is terminally wedged to avoid
		 * userspace unduly crashing (gl has no provisions for mmaps to
		 * fail). But any other -EIO isn't ours (e.g. swap in failure)
		 * and so needs to be reported.
		 */
		if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
1870 1871 1872
			ret = VM_FAULT_SIGBUS;
			break;
		}
1873
	case -EAGAIN:
D
Daniel Vetter 已提交
1874 1875 1876 1877
		/*
		 * EAGAIN means the gpu is hung and we'll wait for the error
		 * handler to reset everything when re-faulting in
		 * i915_mutex_lock_interruptible.
1878
		 */
1879 1880
	case 0:
	case -ERESTARTSYS:
1881
	case -EINTR:
1882 1883 1884 1885 1886
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1887 1888
		ret = VM_FAULT_NOPAGE;
		break;
1889
	case -ENOMEM:
1890 1891
		ret = VM_FAULT_OOM;
		break;
1892
	case -ENOSPC:
1893
	case -EFAULT:
1894 1895
		ret = VM_FAULT_SIGBUS;
		break;
1896
	default:
1897
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1898 1899
		ret = VM_FAULT_SIGBUS;
		break;
1900
	}
1901
	return ret;
1902 1903
}

1904 1905 1906 1907
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1908
 * Preserve the reservation of the mmapping with the DRM core code, but
1909 1910 1911 1912 1913 1914 1915 1916 1917
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1918
void
1919
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1920
{
1921 1922 1923 1924 1925 1926
	/* Serialisation between user GTT access and our code depends upon
	 * revoking the CPU's PTE whilst the mutex is held. The next user
	 * pagefault then has to wait until we release the mutex.
	 */
	lockdep_assert_held(&obj->base.dev->struct_mutex);

1927 1928
	if (!obj->fault_mappable)
		return;
1929

1930 1931
	drm_vma_node_unmap(&obj->base.vma_node,
			   obj->base.dev->anon_inode->i_mapping);
1932 1933 1934 1935 1936 1937 1938 1939 1940 1941

	/* Ensure that the CPU's PTE are revoked and there are not outstanding
	 * memory transactions from userspace before we return. The TLB
	 * flushing implied above by changing the PTE above *should* be
	 * sufficient, an extra barrier here just provides us with a bit
	 * of paranoid documentation about our requirement to serialise
	 * memory writes before touching registers / GSM.
	 */
	wmb();

1942
	obj->fault_mappable = false;
1943 1944
}

1945 1946 1947 1948 1949 1950 1951 1952 1953
void
i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;

	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
		i915_gem_release_mmap(obj);
}

1954 1955
/**
 * i915_gem_get_ggtt_size - return required global GTT size for an object
1956
 * @dev_priv: i915 device
1957 1958 1959 1960 1961 1962
 * @size: object size
 * @tiling_mode: tiling mode
 *
 * Return the required global GTT size for an object, taking into account
 * potential fence register mapping.
 */
1963 1964
u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
			   u64 size, int tiling_mode)
1965
{
1966
	u64 ggtt_size;
1967

1968 1969
	GEM_BUG_ON(size == 0);

1970
	if (INTEL_GEN(dev_priv) >= 4 ||
1971 1972
	    tiling_mode == I915_TILING_NONE)
		return size;
1973 1974

	/* Previous chips need a power-of-two fence region when tiling */
1975
	if (IS_GEN3(dev_priv))
1976
		ggtt_size = 1024*1024;
1977
	else
1978
		ggtt_size = 512*1024;
1979

1980 1981
	while (ggtt_size < size)
		ggtt_size <<= 1;
1982

1983
	return ggtt_size;
1984 1985
}

1986
/**
1987
 * i915_gem_get_ggtt_alignment - return required global GTT alignment
1988
 * @dev_priv: i915 device
1989 1990
 * @size: object size
 * @tiling_mode: tiling mode
1991
 * @fenced: is fenced alignment required or not
1992
 *
1993
 * Return the required global GTT alignment for an object, taking into account
1994
 * potential fence register mapping.
1995
 */
1996
u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
1997
				int tiling_mode, bool fenced)
1998
{
1999 2000
	GEM_BUG_ON(size == 0);

2001 2002 2003 2004
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
2005
	if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
2006
	    tiling_mode == I915_TILING_NONE)
2007 2008
		return 4096;

2009 2010 2011 2012
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
2013
	return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
2014 2015
}

2016 2017
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
2018
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2019
	int err;
2020

2021 2022 2023
	err = drm_gem_create_mmap_offset(&obj->base);
	if (!err)
		return 0;
2024

2025 2026 2027
	/* We can idle the GPU locklessly to flush stale objects, but in order
	 * to claim that space for ourselves, we need to take the big
	 * struct_mutex to free the requests+objects and allocate our slot.
2028
	 */
2029
	err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
2030 2031 2032 2033 2034 2035 2036 2037 2038
	if (err)
		return err;

	err = i915_mutex_lock_interruptible(&dev_priv->drm);
	if (!err) {
		i915_gem_retire_requests(dev_priv);
		err = drm_gem_create_mmap_offset(&obj->base);
		mutex_unlock(&dev_priv->drm.struct_mutex);
	}
2039

2040
	return err;
2041 2042 2043 2044 2045 2046 2047
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	drm_gem_free_mmap_offset(&obj->base);
}

2048
int
2049 2050
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
2051
		  uint32_t handle,
2052
		  uint64_t *offset)
2053
{
2054
	struct drm_i915_gem_object *obj;
2055 2056
	int ret;

2057
	obj = i915_gem_object_lookup(file, handle);
2058 2059
	if (!obj)
		return -ENOENT;
2060

2061
	ret = i915_gem_object_create_mmap_offset(obj);
2062 2063
	if (ret == 0)
		*offset = drm_vma_node_offset_addr(&obj->base.vma_node);
2064

2065
	i915_gem_object_put_unlocked(obj);
2066
	return ret;
2067 2068
}

2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

2090
	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
2091 2092
}

D
Daniel Vetter 已提交
2093 2094 2095
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
2096
{
2097
	i915_gem_object_free_mmap_offset(obj);
2098

2099 2100
	if (obj->base.filp == NULL)
		return;
2101

D
Daniel Vetter 已提交
2102 2103 2104 2105 2106
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
2107
	shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
D
Daniel Vetter 已提交
2108 2109
	obj->madv = __I915_MADV_PURGED;
}
2110

2111 2112 2113
/* Try to discard unwanted pages */
static void
i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
D
Daniel Vetter 已提交
2114
{
2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126
	struct address_space *mapping;

	switch (obj->madv) {
	case I915_MADV_DONTNEED:
		i915_gem_object_truncate(obj);
	case __I915_MADV_PURGED:
		return;
	}

	if (obj->base.filp == NULL)
		return;

2127
	mapping = obj->base.filp->f_mapping,
2128
	invalidate_mapping_pages(mapping, 0, (loff_t)-1);
2129 2130
}

2131
static void
2132
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
2133
{
2134 2135
	struct sgt_iter sgt_iter;
	struct page *page;
2136
	int ret;
2137

2138
	BUG_ON(obj->madv == __I915_MADV_PURGED);
2139

C
Chris Wilson 已提交
2140
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
2141
	if (WARN_ON(ret)) {
C
Chris Wilson 已提交
2142 2143 2144
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
2145
		i915_gem_clflush_object(obj, true);
C
Chris Wilson 已提交
2146 2147 2148
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

I
Imre Deak 已提交
2149 2150
	i915_gem_gtt_finish_object(obj);

2151
	if (i915_gem_object_needs_bit17_swizzle(obj))
2152 2153
		i915_gem_object_save_bit_17_swizzle(obj);

2154 2155
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
2156

2157
	for_each_sgt_page(page, sgt_iter, obj->pages) {
2158
		if (obj->dirty)
2159
			set_page_dirty(page);
2160

2161
		if (obj->madv == I915_MADV_WILLNEED)
2162
			mark_page_accessed(page);
2163

2164
		put_page(page);
2165
	}
2166
	obj->dirty = 0;
2167

2168 2169
	sg_free_table(obj->pages);
	kfree(obj->pages);
2170
}
C
Chris Wilson 已提交
2171

2172
int
2173 2174 2175 2176
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

2177
	if (obj->pages == NULL)
2178 2179
		return 0;

2180 2181 2182
	if (obj->pages_pin_count)
		return -EBUSY;

2183
	GEM_BUG_ON(obj->bind_count);
B
Ben Widawsky 已提交
2184

2185 2186 2187
	/* ->put_pages might need to allocate memory for the bit17 swizzle
	 * array, hence protect them from being reaped by removing them from gtt
	 * lists early. */
2188
	list_del(&obj->global_list);
2189

2190
	if (obj->mapping) {
2191 2192 2193 2194 2195
		void *ptr;

		ptr = ptr_mask_bits(obj->mapping);
		if (is_vmalloc_addr(ptr))
			vunmap(ptr);
2196
		else
2197 2198
			kunmap(kmap_to_page(ptr));

2199 2200 2201
		obj->mapping = NULL;
	}

2202
	ops->put_pages(obj);
2203
	obj->pages = NULL;
2204

2205
	i915_gem_object_invalidate(obj);
C
Chris Wilson 已提交
2206 2207 2208 2209

	return 0;
}

2210 2211 2212 2213 2214 2215 2216 2217 2218
static unsigned long swiotlb_max_size(void)
{
#if IS_ENABLED(CONFIG_SWIOTLB)
	return rounddown(swiotlb_nr_tbl() << IO_TLB_SHIFT, PAGE_SIZE);
#else
	return 0;
#endif
}

2219
static int
C
Chris Wilson 已提交
2220
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
2221
{
2222
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2223 2224
	int page_count, i;
	struct address_space *mapping;
2225 2226
	struct sg_table *st;
	struct scatterlist *sg;
2227
	struct sgt_iter sgt_iter;
2228
	struct page *page;
2229
	unsigned long last_pfn = 0;	/* suppress gcc warning */
2230
	unsigned long max_segment;
I
Imre Deak 已提交
2231
	int ret;
C
Chris Wilson 已提交
2232
	gfp_t gfp;
2233

C
Chris Wilson 已提交
2234 2235 2236 2237 2238 2239 2240
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

2241 2242 2243 2244
	max_segment = swiotlb_max_size();
	if (!max_segment)
		max_segment = obj->base.size;

2245 2246 2247 2248
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

2249
	page_count = obj->base.size / PAGE_SIZE;
2250 2251
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		kfree(st);
2252
		return -ENOMEM;
2253
	}
2254

2255 2256 2257 2258 2259
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
2260
	mapping = obj->base.filp->f_mapping;
2261
	gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
2262
	gfp |= __GFP_NORETRY | __GFP_NOWARN;
2263 2264 2265
	sg = st->sgl;
	st->nents = 0;
	for (i = 0; i < page_count; i++) {
C
Chris Wilson 已提交
2266 2267
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
2268 2269 2270 2271 2272
			i915_gem_shrink(dev_priv,
					page_count,
					I915_SHRINK_BOUND |
					I915_SHRINK_UNBOUND |
					I915_SHRINK_PURGEABLE);
C
Chris Wilson 已提交
2273 2274 2275 2276 2277 2278 2279
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
2280
			page = shmem_read_mapping_page(mapping, i);
I
Imre Deak 已提交
2281 2282
			if (IS_ERR(page)) {
				ret = PTR_ERR(page);
C
Chris Wilson 已提交
2283
				goto err_pages;
I
Imre Deak 已提交
2284
			}
C
Chris Wilson 已提交
2285
		}
2286 2287 2288
		if (!i ||
		    sg->length >= max_segment ||
		    page_to_pfn(page) != last_pfn + 1) {
2289 2290 2291 2292 2293 2294 2295 2296
			if (i)
				sg = sg_next(sg);
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
		} else {
			sg->length += PAGE_SIZE;
		}
		last_pfn = page_to_pfn(page);
2297 2298 2299

		/* Check that the i965g/gm workaround works. */
		WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
2300
	}
2301
	if (sg) /* loop terminated early; short sg table */
2302
		sg_mark_end(sg);
2303 2304
	obj->pages = st;

I
Imre Deak 已提交
2305 2306 2307 2308
	ret = i915_gem_gtt_prepare_object(obj);
	if (ret)
		goto err_pages;

2309
	if (i915_gem_object_needs_bit17_swizzle(obj))
2310 2311
		i915_gem_object_do_bit_17_swizzle(obj);

2312
	if (i915_gem_object_is_tiled(obj) &&
2313 2314 2315
	    dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		i915_gem_object_pin_pages(obj);

2316 2317 2318
	return 0;

err_pages:
2319
	sg_mark_end(sg);
2320 2321
	for_each_sgt_page(page, sgt_iter, st)
		put_page(page);
2322 2323
	sg_free_table(st);
	kfree(st);
2324 2325 2326 2327 2328 2329 2330 2331 2332

	/* shmemfs first checks if there is enough memory to allocate the page
	 * and reports ENOSPC should there be insufficient, along with the usual
	 * ENOMEM for a genuine allocation failure.
	 *
	 * We use ENOSPC in our driver to mean that we have run out of aperture
	 * space and so want to translate the error from shmemfs back to our
	 * usual understanding of ENOMEM.
	 */
I
Imre Deak 已提交
2333 2334 2335 2336
	if (ret == -ENOSPC)
		ret = -ENOMEM;

	return ret;
2337 2338
}

2339 2340 2341 2342 2343 2344 2345 2346 2347 2348
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
2349
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2350 2351 2352
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

2353
	if (obj->pages)
2354 2355
		return 0;

2356
	if (obj->madv != I915_MADV_WILLNEED) {
2357
		DRM_DEBUG("Attempting to obtain a purgeable object\n");
2358
		return -EFAULT;
2359 2360
	}

2361 2362
	BUG_ON(obj->pages_pin_count);

2363 2364 2365 2366
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

2367
	list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2368 2369 2370 2371

	obj->get_page.sg = obj->pages->sgl;
	obj->get_page.last = 0;

2372
	return 0;
2373 2374
}

2375
/* The 'mapping' part of i915_gem_object_pin_map() below */
2376 2377
static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
				 enum i915_map_type type)
2378 2379 2380
{
	unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
	struct sg_table *sgt = obj->pages;
2381 2382
	struct sgt_iter sgt_iter;
	struct page *page;
2383 2384
	struct page *stack_pages[32];
	struct page **pages = stack_pages;
2385
	unsigned long i = 0;
2386
	pgprot_t pgprot;
2387 2388 2389
	void *addr;

	/* A single page can always be kmapped */
2390
	if (n_pages == 1 && type == I915_MAP_WB)
2391 2392
		return kmap(sg_page(sgt->sgl));

2393 2394 2395 2396 2397 2398
	if (n_pages > ARRAY_SIZE(stack_pages)) {
		/* Too big for stack -- allocate temporary array instead */
		pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
		if (!pages)
			return NULL;
	}
2399

2400 2401
	for_each_sgt_page(page, sgt_iter, sgt)
		pages[i++] = page;
2402 2403 2404 2405

	/* Check that we have the expected number of pages */
	GEM_BUG_ON(i != n_pages);

2406 2407 2408 2409 2410 2411 2412 2413 2414
	switch (type) {
	case I915_MAP_WB:
		pgprot = PAGE_KERNEL;
		break;
	case I915_MAP_WC:
		pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
		break;
	}
	addr = vmap(pages, n_pages, 0, pgprot);
2415

2416 2417
	if (pages != stack_pages)
		drm_free_large(pages);
2418 2419 2420 2421 2422

	return addr;
}

/* get, pin, and map the pages of the object into kernel space */
2423 2424
void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
			      enum i915_map_type type)
2425
{
2426 2427 2428
	enum i915_map_type has_type;
	bool pinned;
	void *ptr;
2429 2430 2431
	int ret;

	lockdep_assert_held(&obj->base.dev->struct_mutex);
2432
	GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
2433 2434 2435 2436 2437 2438

	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ERR_PTR(ret);

	i915_gem_object_pin_pages(obj);
2439
	pinned = obj->pages_pin_count > 1;
2440

2441 2442 2443 2444 2445
	ptr = ptr_unpack_bits(obj->mapping, has_type);
	if (ptr && has_type != type) {
		if (pinned) {
			ret = -EBUSY;
			goto err;
2446
		}
2447 2448 2449 2450 2451 2452 2453

		if (is_vmalloc_addr(ptr))
			vunmap(ptr);
		else
			kunmap(kmap_to_page(ptr));

		ptr = obj->mapping = NULL;
2454 2455
	}

2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470
	if (!ptr) {
		ptr = i915_gem_object_map(obj, type);
		if (!ptr) {
			ret = -ENOMEM;
			goto err;
		}

		obj->mapping = ptr_pack_bits(ptr, type);
	}

	return ptr;

err:
	i915_gem_object_unpin_pages(obj);
	return ERR_PTR(ret);
2471 2472
}

2473
static void
2474 2475
i915_gem_object_retire__write(struct i915_gem_active *active,
			      struct drm_i915_gem_request *request)
B
Ben Widawsky 已提交
2476
{
2477 2478
	struct drm_i915_gem_object *obj =
		container_of(active, struct drm_i915_gem_object, last_write);
2479

2480
	intel_fb_obj_flush(obj, true, ORIGIN_CS);
B
Ben Widawsky 已提交
2481 2482
}

2483
static void
2484 2485
i915_gem_object_retire__read(struct i915_gem_active *active,
			     struct drm_i915_gem_request *request)
2486
{
2487 2488 2489
	int idx = request->engine->id;
	struct drm_i915_gem_object *obj =
		container_of(active, struct drm_i915_gem_object, last_read[idx]);
2490

2491
	GEM_BUG_ON(!i915_gem_object_has_active_engine(obj, idx));
2492

2493 2494
	i915_gem_object_clear_active(obj, idx);
	if (i915_gem_object_is_active(obj))
2495
		return;
2496

2497 2498 2499 2500
	/* Bump our place on the bound list to keep it roughly in LRU order
	 * so that we don't steal from recently used but inactive objects
	 * (unless we are forced to ofc!)
	 */
2501 2502 2503
	if (obj->bind_count)
		list_move_tail(&obj->global_list,
			       &request->i915->mm.bound_list);
2504

2505
	i915_gem_object_put(obj);
2506 2507
}

2508
static bool i915_context_is_banned(const struct i915_gem_context *ctx)
2509
{
2510
	unsigned long elapsed;
2511

2512
	if (ctx->hang_stats.banned)
2513 2514
		return true;

2515
	elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2516 2517
	if (ctx->hang_stats.ban_period_seconds &&
	    elapsed <= ctx->hang_stats.ban_period_seconds) {
2518 2519
		DRM_DEBUG("context hanging too fast, banning!\n");
		return true;
2520 2521 2522 2523 2524
	}

	return false;
}

2525
static void i915_set_reset_status(struct i915_gem_context *ctx,
2526
				  const bool guilty)
2527
{
2528
	struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
2529 2530

	if (guilty) {
2531
		hs->banned = i915_context_is_banned(ctx);
2532 2533 2534 2535
		hs->batch_active++;
		hs->guilty_ts = get_seconds();
	} else {
		hs->batch_pending++;
2536 2537 2538
	}
}

2539
struct drm_i915_gem_request *
2540
i915_gem_find_active_request(struct intel_engine_cs *engine)
2541
{
2542 2543
	struct drm_i915_gem_request *request;

2544 2545 2546 2547 2548 2549 2550 2551
	/* We are called by the error capture and reset at a random
	 * point in time. In particular, note that neither is crucially
	 * ordered with an interrupt. After a hang, the GPU is dead and we
	 * assume that no more writes can happen (we waited long enough for
	 * all writes that were in transaction to be flushed) - adding an
	 * extra delay for a recent interrupt is pointless. Hence, we do
	 * not need an engine->irq_seqno_barrier() before the seqno reads.
	 */
2552
	list_for_each_entry(request, &engine->request_list, link) {
2553
		if (i915_gem_request_completed(request))
2554
			continue;
2555

2556 2557 2558
		if (!i915_sw_fence_done(&request->submit))
			break;

2559
		return request;
2560
	}
2561 2562 2563 2564

	return NULL;
}

2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582
static void reset_request(struct drm_i915_gem_request *request)
{
	void *vaddr = request->ring->vaddr;
	u32 head;

	/* As this request likely depends on state from the lost
	 * context, clear out all the user operations leaving the
	 * breadcrumb at the end (so we get the fence notifications).
	 */
	head = request->head;
	if (request->postfix < head) {
		memset(vaddr + head, 0, request->ring->size - head);
		head = 0;
	}
	memset(vaddr + head, 0, request->postfix - head);
}

static void i915_gem_reset_engine(struct intel_engine_cs *engine)
2583 2584
{
	struct drm_i915_gem_request *request;
2585
	struct i915_gem_context *incomplete_ctx;
2586 2587
	bool ring_hung;

2588 2589 2590
	if (engine->irq_seqno_barrier)
		engine->irq_seqno_barrier(engine);

2591
	request = i915_gem_find_active_request(engine);
2592
	if (!request)
2593 2594
		return;

2595
	ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2596 2597 2598
	if (engine->hangcheck.seqno != intel_engine_get_seqno(engine))
		ring_hung = false;

2599
	i915_set_reset_status(request->ctx, ring_hung);
2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620
	if (!ring_hung)
		return;

	DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
			 engine->name, request->fence.seqno);

	/* Setup the CS to resume from the breadcrumb of the hung request */
	engine->reset_hw(engine, request);

	/* Users of the default context do not rely on logical state
	 * preserved between batches. They have to emit full state on
	 * every batch and so it is safe to execute queued requests following
	 * the hang.
	 *
	 * Other contexts preserve state, now corrupt. We want to skip all
	 * queued requests that reference the corrupt context.
	 */
	incomplete_ctx = request->ctx;
	if (i915_gem_context_is_default(incomplete_ctx))
		return;

2621
	list_for_each_entry_continue(request, &engine->request_list, link)
2622 2623
		if (request->ctx == incomplete_ctx)
			reset_request(request);
2624
}
2625

2626
void i915_gem_reset(struct drm_i915_private *dev_priv)
2627
{
2628
	struct intel_engine_cs *engine;
2629
	enum intel_engine_id id;
2630

2631 2632
	i915_gem_retire_requests(dev_priv);

2633
	for_each_engine(engine, dev_priv, id)
2634 2635 2636
		i915_gem_reset_engine(engine);

	i915_gem_restore_fences(&dev_priv->drm);
2637 2638 2639 2640 2641 2642 2643

	if (dev_priv->gt.awake) {
		intel_sanitize_gt_powersave(dev_priv);
		intel_enable_gt_powersave(dev_priv);
		if (INTEL_GEN(dev_priv) >= 6)
			gen6_rps_busy(dev_priv);
	}
2644 2645 2646 2647 2648 2649 2650 2651 2652
}

static void nop_submit_request(struct drm_i915_gem_request *request)
{
}

static void i915_gem_cleanup_engine(struct intel_engine_cs *engine)
{
	engine->submit_request = nop_submit_request;
2653

2654 2655 2656 2657
	/* Mark all pending requests as complete so that any concurrent
	 * (lockless) lookup doesn't try and wait upon the request as we
	 * reset it.
	 */
2658
	intel_engine_init_seqno(engine, engine->last_submitted_seqno);
2659

2660 2661 2662 2663 2664 2665
	/*
	 * Clear the execlists queue up before freeing the requests, as those
	 * are the ones that keep the context and ringbuffer backing objects
	 * pinned in place.
	 */

2666
	if (i915.enable_execlists) {
2667 2668 2669 2670 2671 2672
		spin_lock(&engine->execlist_lock);
		INIT_LIST_HEAD(&engine->execlist_queue);
		i915_gem_request_put(engine->execlist_port[0].request);
		i915_gem_request_put(engine->execlist_port[1].request);
		memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
		spin_unlock(&engine->execlist_lock);
2673 2674
	}

2675
	engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
2676 2677
}

2678
void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
2679
{
2680
	struct intel_engine_cs *engine;
2681
	enum intel_engine_id id;
2682

2683 2684
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
	set_bit(I915_WEDGED, &dev_priv->gpu_error.flags);
2685

2686
	i915_gem_context_lost(dev_priv);
2687
	for_each_engine(engine, dev_priv, id)
2688
		i915_gem_cleanup_engine(engine);
2689
	mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
2690

2691
	i915_gem_retire_requests(dev_priv);
2692 2693
}

2694
static void
2695 2696
i915_gem_retire_work_handler(struct work_struct *work)
{
2697
	struct drm_i915_private *dev_priv =
2698
		container_of(work, typeof(*dev_priv), gt.retire_work.work);
2699
	struct drm_device *dev = &dev_priv->drm;
2700

2701
	/* Come back later if the device is busy... */
2702
	if (mutex_trylock(&dev->struct_mutex)) {
2703
		i915_gem_retire_requests(dev_priv);
2704
		mutex_unlock(&dev->struct_mutex);
2705
	}
2706 2707 2708 2709 2710

	/* Keep the retire handler running until we are finally idle.
	 * We do not need to do this test under locking as in the worst-case
	 * we queue the retire worker once too often.
	 */
2711 2712
	if (READ_ONCE(dev_priv->gt.awake)) {
		i915_queue_hangcheck(dev_priv);
2713 2714
		queue_delayed_work(dev_priv->wq,
				   &dev_priv->gt.retire_work,
2715
				   round_jiffies_up_relative(HZ));
2716
	}
2717
}
2718

2719 2720 2721 2722
static void
i915_gem_idle_work_handler(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
2723
		container_of(work, typeof(*dev_priv), gt.idle_work.work);
2724
	struct drm_device *dev = &dev_priv->drm;
2725
	struct intel_engine_cs *engine;
2726
	enum intel_engine_id id;
2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747
	bool rearm_hangcheck;

	if (!READ_ONCE(dev_priv->gt.awake))
		return;

	if (READ_ONCE(dev_priv->gt.active_engines))
		return;

	rearm_hangcheck =
		cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);

	if (!mutex_trylock(&dev->struct_mutex)) {
		/* Currently busy, come back later */
		mod_delayed_work(dev_priv->wq,
				 &dev_priv->gt.idle_work,
				 msecs_to_jiffies(50));
		goto out_rearm;
	}

	if (dev_priv->gt.active_engines)
		goto out_unlock;
2748

2749
	for_each_engine(engine, dev_priv, id)
2750
		i915_gem_batch_pool_fini(&engine->batch_pool);
2751

2752 2753 2754
	GEM_BUG_ON(!dev_priv->gt.awake);
	dev_priv->gt.awake = false;
	rearm_hangcheck = false;
2755

2756 2757 2758 2759 2760
	if (INTEL_GEN(dev_priv) >= 6)
		gen6_rps_idle(dev_priv);
	intel_runtime_pm_put(dev_priv);
out_unlock:
	mutex_unlock(&dev->struct_mutex);
2761

2762 2763 2764 2765
out_rearm:
	if (rearm_hangcheck) {
		GEM_BUG_ON(!dev_priv->gt.awake);
		i915_queue_hangcheck(dev_priv);
2766
	}
2767 2768
}

2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781
void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
{
	struct drm_i915_gem_object *obj = to_intel_bo(gem);
	struct drm_i915_file_private *fpriv = file->driver_priv;
	struct i915_vma *vma, *vn;

	mutex_lock(&obj->base.dev->struct_mutex);
	list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
		if (vma->vm->file == fpriv)
			i915_vma_close(vma);
	mutex_unlock(&obj->base.dev->struct_mutex);
}

2782 2783
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2784 2785 2786
 * @dev: drm device pointer
 * @data: ioctl data blob
 * @file: drm file pointer
2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
	struct drm_i915_gem_wait *args = data;
2810
	struct intel_rps_client *rps = to_rps_client(file);
2811
	struct drm_i915_gem_object *obj;
2812 2813
	unsigned long active;
	int idx, ret = 0;
2814

2815 2816 2817
	if (args->flags != 0)
		return -EINVAL;

2818
	obj = i915_gem_object_lookup(file, args->bo_handle);
2819
	if (!obj)
2820 2821
		return -ENOENT;

2822 2823 2824
	active = __I915_BO_ACTIVE(obj);
	for_each_active(active, idx) {
		s64 *timeout = args->timeout_ns >= 0 ? &args->timeout_ns : NULL;
2825 2826
		ret = i915_gem_active_wait_unlocked(&obj->last_read[idx],
						    I915_WAIT_INTERRUPTIBLE,
2827 2828 2829
						    timeout, rps);
		if (ret)
			break;
2830 2831
	}

2832
	i915_gem_object_put_unlocked(obj);
2833
	return ret;
2834 2835
}

2836 2837
static void __i915_vma_iounmap(struct i915_vma *vma)
{
2838
	GEM_BUG_ON(i915_vma_is_pinned(vma));
2839 2840 2841 2842 2843 2844 2845 2846

	if (vma->iomap == NULL)
		return;

	io_mapping_unmap(vma->iomap);
	vma->iomap = NULL;
}

2847
int i915_vma_unbind(struct i915_vma *vma)
2848
{
2849
	struct drm_i915_gem_object *obj = vma->obj;
2850
	unsigned long active;
2851
	int ret;
2852

2853 2854 2855 2856
	/* First wait upon any activity as retiring the request may
	 * have side-effects such as unpinning or even unbinding this vma.
	 */
	active = i915_vma_get_active(vma);
2857
	if (active) {
2858 2859
		int idx;

2860 2861 2862 2863 2864
		/* When a closed VMA is retired, it is unbound - eek.
		 * In order to prevent it from being recursively closed,
		 * take a pin on the vma so that the second unbind is
		 * aborted.
		 */
2865
		__i915_vma_pin(vma);
2866

2867 2868 2869 2870
		for_each_active(active, idx) {
			ret = i915_gem_active_retire(&vma->last_read[idx],
						   &vma->vm->dev->struct_mutex);
			if (ret)
2871
				break;
2872 2873
		}

2874
		__i915_vma_unpin(vma);
2875 2876 2877
		if (ret)
			return ret;

2878 2879 2880
		GEM_BUG_ON(i915_vma_is_active(vma));
	}

2881
	if (i915_vma_is_pinned(vma))
2882 2883
		return -EBUSY;

2884 2885
	if (!drm_mm_node_allocated(&vma->node))
		goto destroy;
2886

2887 2888
	GEM_BUG_ON(obj->bind_count == 0);
	GEM_BUG_ON(!obj->pages);
2889

2890
	if (i915_vma_is_map_and_fenceable(vma)) {
2891
		/* release the fence reg _after_ flushing */
2892
		ret = i915_vma_put_fence(vma);
2893 2894
		if (ret)
			return ret;
2895

2896 2897 2898
		/* Force a pagefault for domain tracking on next user access */
		i915_gem_release_mmap(obj);

2899
		__i915_vma_iounmap(vma);
2900
		vma->flags &= ~I915_VMA_CAN_FENCE;
2901
	}
2902

2903 2904 2905 2906
	if (likely(!vma->vm->closed)) {
		trace_i915_vma_unbind(vma);
		vma->vm->unbind_vma(vma);
	}
2907
	vma->flags &= ~(I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
2908

2909 2910 2911
	drm_mm_remove_node(&vma->node);
	list_move_tail(&vma->vm_link, &vma->vm->unbound_list);

2912 2913 2914 2915
	if (vma->pages != obj->pages) {
		GEM_BUG_ON(!vma->pages);
		sg_free_table(vma->pages);
		kfree(vma->pages);
2916
	}
2917
	vma->pages = NULL;
2918

B
Ben Widawsky 已提交
2919
	/* Since the unbound list is global, only move to that list if
2920
	 * no more VMAs exist. */
2921 2922 2923
	if (--obj->bind_count == 0)
		list_move_tail(&obj->global_list,
			       &to_i915(obj->base.dev)->mm.unbound_list);
2924

2925 2926 2927 2928 2929 2930
	/* And finally now the object is completely decoupled from this vma,
	 * we can drop its hold on the backing storage and allow it to be
	 * reaped by the shrinker.
	 */
	i915_gem_object_unpin_pages(obj);

2931
destroy:
2932
	if (unlikely(i915_vma_is_closed(vma)))
2933 2934
		i915_vma_destroy(vma);

2935
	return 0;
2936 2937
}

2938
int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
2939
			   unsigned int flags)
2940
{
2941
	struct intel_engine_cs *engine;
2942
	enum intel_engine_id id;
2943
	int ret;
2944

2945
	for_each_engine(engine, dev_priv, id) {
2946 2947 2948
		if (engine->last_context == NULL)
			continue;

2949
		ret = intel_engine_idle(engine, flags);
2950 2951 2952
		if (ret)
			return ret;
	}
2953

2954
	return 0;
2955 2956
}

2957
static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
2958 2959
				     unsigned long cache_level)
{
2960
	struct drm_mm_node *gtt_space = &vma->node;
2961 2962
	struct drm_mm_node *other;

2963 2964 2965 2966 2967 2968
	/*
	 * On some machines we have to be careful when putting differing types
	 * of snoopable memory together to avoid the prefetcher crossing memory
	 * domains and dying. During vm initialisation, we decide whether or not
	 * these constraints apply and set the drm_mm.color_adjust
	 * appropriately.
2969
	 */
2970
	if (vma->vm->mm.color_adjust == NULL)
2971 2972
		return true;

2973
	if (!drm_mm_node_allocated(gtt_space))
2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

2990
/**
2991 2992
 * i915_vma_insert - finds a slot for the vma in its address space
 * @vma: the vma
2993
 * @size: requested size in bytes (can be larger than the VMA)
2994
 * @alignment: required alignment
2995
 * @flags: mask of PIN_* flags to use
2996 2997 2998 2999 3000 3001 3002
 *
 * First we try to allocate some free space that meets the requirements for
 * the VMA. Failiing that, if the flags permit, it will evict an old VMA,
 * preferrably the oldest idle entry to make room for the new VMA.
 *
 * Returns:
 * 0 on success, negative error code otherwise.
3003
 */
3004 3005
static int
i915_vma_insert(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
3006
{
3007 3008
	struct drm_i915_private *dev_priv = to_i915(vma->vm->dev);
	struct drm_i915_gem_object *obj = vma->obj;
3009
	u64 start, end;
3010
	int ret;
3011

3012
	GEM_BUG_ON(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND));
3013
	GEM_BUG_ON(drm_mm_node_allocated(&vma->node));
3014 3015 3016

	size = max(size, vma->size);
	if (flags & PIN_MAPPABLE)
3017 3018
		size = i915_gem_get_ggtt_size(dev_priv, size,
					      i915_gem_object_get_tiling(obj));
3019

3020 3021 3022 3023
	alignment = max(max(alignment, vma->display_alignment),
			i915_gem_get_ggtt_alignment(dev_priv, size,
						    i915_gem_object_get_tiling(obj),
						    flags & PIN_MAPPABLE));
3024

3025
	start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3026 3027

	end = vma->vm->total;
3028
	if (flags & PIN_MAPPABLE)
3029
		end = min_t(u64, end, dev_priv->ggtt.mappable_end);
3030
	if (flags & PIN_ZONE_4G)
3031
		end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
3032

3033 3034 3035
	/* If binding the object/GGTT view requires more space than the entire
	 * aperture has, reject it early before evicting everything in a vain
	 * attempt to find space.
3036
	 */
3037
	if (size > end) {
3038
		DRM_DEBUG("Attempting to bind an object larger than the aperture: request=%llu [object=%zd] > %s aperture=%llu\n",
3039
			  size, obj->base.size,
3040
			  flags & PIN_MAPPABLE ? "mappable" : "total",
3041
			  end);
3042
		return -E2BIG;
3043 3044
	}

3045
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
3046
	if (ret)
3047
		return ret;
C
Chris Wilson 已提交
3048

3049 3050
	i915_gem_object_pin_pages(obj);

3051
	if (flags & PIN_OFFSET_FIXED) {
3052
		u64 offset = flags & PIN_OFFSET_MASK;
3053
		if (offset & (alignment - 1) || offset > end - size) {
3054
			ret = -EINVAL;
3055
			goto err_unpin;
3056
		}
3057

3058 3059 3060
		vma->node.start = offset;
		vma->node.size = size;
		vma->node.color = obj->cache_level;
3061
		ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
3062 3063 3064
		if (ret) {
			ret = i915_gem_evict_for_vma(vma);
			if (ret == 0)
3065 3066 3067
				ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
			if (ret)
				goto err_unpin;
3068
		}
3069
	} else {
3070 3071
		u32 search_flag, alloc_flag;

3072 3073 3074 3075 3076 3077 3078
		if (flags & PIN_HIGH) {
			search_flag = DRM_MM_SEARCH_BELOW;
			alloc_flag = DRM_MM_CREATE_TOP;
		} else {
			search_flag = DRM_MM_SEARCH_DEFAULT;
			alloc_flag = DRM_MM_CREATE_DEFAULT;
		}
3079

3080 3081 3082 3083 3084 3085 3086 3087 3088
		/* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
		 * so we know that we always have a minimum alignment of 4096.
		 * The drm_mm range manager is optimised to return results
		 * with zero alignment, so where possible use the optimal
		 * path.
		 */
		if (alignment <= 4096)
			alignment = 0;

3089
search_free:
3090 3091
		ret = drm_mm_insert_node_in_range_generic(&vma->vm->mm,
							  &vma->node,
3092 3093 3094 3095 3096 3097
							  size, alignment,
							  obj->cache_level,
							  start, end,
							  search_flag,
							  alloc_flag);
		if (ret) {
3098
			ret = i915_gem_evict_something(vma->vm, size, alignment,
3099 3100 3101 3102 3103
						       obj->cache_level,
						       start, end,
						       flags);
			if (ret == 0)
				goto search_free;
3104

3105
			goto err_unpin;
3106
		}
3107 3108 3109

		GEM_BUG_ON(vma->node.start < start);
		GEM_BUG_ON(vma->node.start + vma->node.size > end);
3110
	}
3111
	GEM_BUG_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level));
3112

3113
	list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
3114
	list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3115
	obj->bind_count++;
3116

3117
	return 0;
B
Ben Widawsky 已提交
3118

3119
err_unpin:
B
Ben Widawsky 已提交
3120
	i915_gem_object_unpin_pages(obj);
3121
	return ret;
3122 3123
}

3124
bool
3125 3126
i915_gem_clflush_object(struct drm_i915_gem_object *obj,
			bool force)
3127 3128 3129 3130 3131
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
3132
	if (obj->pages == NULL)
3133
		return false;
3134

3135 3136 3137 3138
	/*
	 * Stolen memory is always coherent with the GPU as it is explicitly
	 * marked as wc by the system, or the system is cache-coherent.
	 */
3139
	if (obj->stolen || obj->phys_handle)
3140
		return false;
3141

3142 3143 3144 3145 3146 3147 3148 3149
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
3150 3151
	if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
		obj->cache_dirty = true;
3152
		return false;
3153
	}
3154

C
Chris Wilson 已提交
3155
	trace_i915_gem_object_clflush(obj);
3156
	drm_clflush_sg(obj->pages);
3157
	obj->cache_dirty = false;
3158 3159

	return true;
3160 3161 3162 3163
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3164
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3165
{
3166
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
C
Chris Wilson 已提交
3167

3168
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3169 3170
		return;

3171
	/* No actual flushing is required for the GTT write domain.  Writes
3172
	 * to it "immediately" go to main memory as far as we know, so there's
3173
	 * no chipset flush.  It also doesn't land in render cache.
3174 3175 3176 3177
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3178 3179 3180 3181 3182 3183 3184
	 *
	 * We also have to wait a bit for the writes to land from the GTT.
	 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
	 * timing. This issue has only been observed when switching quickly
	 * between GTT writes and CPU reads from inside the kernel on recent hw,
	 * and it appears to only affect discrete GTT blocks (i.e. on LLC
	 * system agents we cannot reproduce this behaviour).
3185
	 */
3186
	wmb();
3187
	if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv))
3188
		POSTING_READ(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
3189

3190
	intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
3191

3192
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3193
	trace_i915_gem_object_change_domain(obj,
3194
					    obj->base.read_domains,
3195
					    I915_GEM_DOMAIN_GTT);
3196 3197 3198 3199
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3200
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
3201
{
3202
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3203 3204
		return;

3205
	if (i915_gem_clflush_object(obj, obj->pin_display))
3206
		i915_gem_chipset_flush(to_i915(obj->base.dev));
3207

3208
	intel_fb_obj_flush(obj, false, ORIGIN_CPU);
3209

3210
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3211
	trace_i915_gem_object_change_domain(obj,
3212
					    obj->base.read_domains,
3213
					    I915_GEM_DOMAIN_CPU);
3214 3215
}

3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233
static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
{
	struct i915_vma *vma;

	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!i915_vma_is_ggtt(vma))
			continue;

		if (i915_vma_is_active(vma))
			continue;

		if (!drm_mm_node_allocated(&vma->node))
			continue;

		list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
	}
}

3234 3235
/**
 * Moves a single object to the GTT read, and possibly write domain.
3236 3237
 * @obj: object to act on
 * @write: ask for write access or read only
3238 3239 3240 3241
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3242
int
3243
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3244
{
C
Chris Wilson 已提交
3245
	uint32_t old_write_domain, old_read_domains;
3246
	int ret;
3247

3248
	ret = i915_gem_object_wait_rendering(obj, !write);
3249 3250 3251
	if (ret)
		return ret;

3252 3253 3254
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266
	/* Flush and acquire obj->pages so that we are coherent through
	 * direct access in memory with previous cached writes through
	 * shmemfs and that our cache domain tracking remains valid.
	 * For example, if the obj->filp was moved to swap without us
	 * being notified and releasing the pages, we would mistakenly
	 * continue to assume that the obj remained out of the CPU cached
	 * domain.
	 */
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

3267
	i915_gem_object_flush_cpu_write_domain(obj);
C
Chris Wilson 已提交
3268

3269 3270 3271 3272 3273 3274 3275
	/* Serialise direct access to this object with the barriers for
	 * coherent writes from the GPU, by effectively invalidating the
	 * GTT domain upon first access.
	 */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		mb();

3276 3277
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3278

3279 3280 3281
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3282 3283
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3284
	if (write) {
3285 3286 3287
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3288 3289
	}

C
Chris Wilson 已提交
3290 3291 3292 3293
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3294
	/* And bump the LRU for this access */
3295
	i915_gem_object_bump_inactive_ggtt(obj);
3296

3297 3298 3299
	return 0;
}

3300 3301
/**
 * Changes the cache-level of an object across all VMA.
3302 3303
 * @obj: object to act on
 * @cache_level: new cache level to set for the object
3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314
 *
 * After this function returns, the object will be in the new cache-level
 * across all GTT and the contents of the backing storage will be coherent,
 * with respect to the new cache-level. In order to keep the backing storage
 * coherent for all users, we only allow a single cache level to be set
 * globally on the object and prevent it from being changed whilst the
 * hardware is reading from the object. That is if the object is currently
 * on the scanout it will be set to uncached (or equivalent display
 * cache coherency) and all non-MOCS GPU access will also be uncached so
 * that all direct access to the scanout remains coherent.
 */
3315 3316 3317
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3318
	struct i915_vma *vma;
3319
	int ret = 0;
3320 3321

	if (obj->cache_level == cache_level)
3322
		goto out;
3323

3324 3325 3326 3327 3328
	/* Inspect the list of currently bound VMA and unbind any that would
	 * be invalid given the new cache-level. This is principally to
	 * catch the issue of the CS prefetch crossing page boundaries and
	 * reading an invalid PTE on older architectures.
	 */
3329 3330
restart:
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
3331 3332 3333
		if (!drm_mm_node_allocated(&vma->node))
			continue;

3334
		if (i915_vma_is_pinned(vma)) {
3335 3336 3337 3338
			DRM_DEBUG("can not change the cache level of pinned objects\n");
			return -EBUSY;
		}

3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350
		if (i915_gem_valid_gtt_space(vma, cache_level))
			continue;

		ret = i915_vma_unbind(vma);
		if (ret)
			return ret;

		/* As unbinding may affect other elements in the
		 * obj->vma_list (due to side-effects from retiring
		 * an active vma), play safe and restart the iterator.
		 */
		goto restart;
3351 3352
	}

3353 3354 3355 3356 3357 3358 3359
	/* We can reuse the existing drm_mm nodes but need to change the
	 * cache-level on the PTE. We could simply unbind them all and
	 * rebind with the correct cache-level on next use. However since
	 * we already have a valid slot, dma mapping, pages etc, we may as
	 * rewrite the PTE in the belief that doing so tramples upon less
	 * state and so involves less work.
	 */
3360
	if (obj->bind_count) {
3361 3362 3363 3364
		/* Before we change the PTE, the GPU must not be accessing it.
		 * If we wait upon the object, we know that all the bound
		 * VMA are no longer active.
		 */
3365
		ret = i915_gem_object_wait_rendering(obj, false);
3366 3367 3368
		if (ret)
			return ret;

3369
		if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) {
3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385
			/* Access to snoopable pages through the GTT is
			 * incoherent and on some machines causes a hard
			 * lockup. Relinquish the CPU mmaping to force
			 * userspace to refault in the pages and we can
			 * then double check if the GTT mapping is still
			 * valid for that pointer access.
			 */
			i915_gem_release_mmap(obj);

			/* As we no longer need a fence for GTT access,
			 * we can relinquish it now (and so prevent having
			 * to steal a fence from someone else on the next
			 * fence request). Note GPU activity would have
			 * dropped the fence as all snoopable access is
			 * supposed to be linear.
			 */
3386 3387 3388 3389 3390
			list_for_each_entry(vma, &obj->vma_list, obj_link) {
				ret = i915_vma_put_fence(vma);
				if (ret)
					return ret;
			}
3391 3392 3393 3394 3395 3396 3397 3398
		} else {
			/* We either have incoherent backing store and
			 * so no GTT access or the architecture is fully
			 * coherent. In such cases, existing GTT mmaps
			 * ignore the cache bit in the PTE and we can
			 * rewrite it without confusing the GPU or having
			 * to force userspace to fault back in its mmaps.
			 */
3399 3400
		}

3401
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3402 3403 3404 3405 3406 3407 3408
			if (!drm_mm_node_allocated(&vma->node))
				continue;

			ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
			if (ret)
				return ret;
		}
3409 3410
	}

3411
	list_for_each_entry(vma, &obj->vma_list, obj_link)
3412 3413 3414
		vma->node.color = cache_level;
	obj->cache_level = cache_level;

3415
out:
3416 3417 3418 3419
	/* Flush the dirty CPU caches to the backing storage so that the
	 * object is now coherent at its new cache level (with respect
	 * to the access domain).
	 */
3420
	if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
3421
		if (i915_gem_clflush_object(obj, true))
3422
			i915_gem_chipset_flush(to_i915(obj->base.dev));
3423 3424 3425 3426 3427
	}

	return 0;
}

B
Ben Widawsky 已提交
3428 3429
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3430
{
B
Ben Widawsky 已提交
3431
	struct drm_i915_gem_caching *args = data;
3432 3433
	struct drm_i915_gem_object *obj;

3434 3435
	obj = i915_gem_object_lookup(file, args->handle);
	if (!obj)
3436
		return -ENOENT;
3437

3438 3439 3440 3441 3442 3443
	switch (obj->cache_level) {
	case I915_CACHE_LLC:
	case I915_CACHE_L3_LLC:
		args->caching = I915_CACHING_CACHED;
		break;

3444 3445 3446 3447
	case I915_CACHE_WT:
		args->caching = I915_CACHING_DISPLAY;
		break;

3448 3449 3450 3451
	default:
		args->caching = I915_CACHING_NONE;
		break;
	}
3452

3453
	i915_gem_object_put_unlocked(obj);
3454
	return 0;
3455 3456
}

B
Ben Widawsky 已提交
3457 3458
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3459
{
3460
	struct drm_i915_private *dev_priv = to_i915(dev);
B
Ben Widawsky 已提交
3461
	struct drm_i915_gem_caching *args = data;
3462 3463 3464 3465
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3466 3467
	switch (args->caching) {
	case I915_CACHING_NONE:
3468 3469
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3470
	case I915_CACHING_CACHED:
3471 3472 3473 3474 3475 3476
		/*
		 * Due to a HW issue on BXT A stepping, GPU stores via a
		 * snooped mapping may leave stale data in a corresponding CPU
		 * cacheline, whereas normally such cachelines would get
		 * invalidated.
		 */
3477
		if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
3478 3479
			return -ENODEV;

3480 3481
		level = I915_CACHE_LLC;
		break;
3482 3483 3484
	case I915_CACHING_DISPLAY:
		level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
		break;
3485 3486 3487 3488
	default:
		return -EINVAL;
	}

3489 3490
	intel_runtime_pm_get(dev_priv);

B
Ben Widawsky 已提交
3491 3492
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
3493
		goto rpm_put;
B
Ben Widawsky 已提交
3494

3495 3496
	obj = i915_gem_object_lookup(file, args->handle);
	if (!obj) {
3497 3498 3499 3500 3501 3502
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

3503
	i915_gem_object_put(obj);
3504 3505
unlock:
	mutex_unlock(&dev->struct_mutex);
3506 3507 3508
rpm_put:
	intel_runtime_pm_put(dev_priv);

3509 3510 3511
	return ret;
}

3512
/*
3513 3514 3515
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3516
 */
C
Chris Wilson 已提交
3517
struct i915_vma *
3518 3519
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3520
				     const struct i915_ggtt_view *view)
3521
{
C
Chris Wilson 已提交
3522
	struct i915_vma *vma;
3523
	u32 old_read_domains, old_write_domain;
3524 3525
	int ret;

3526 3527 3528
	/* Mark the pin_display early so that we account for the
	 * display coherency whilst setting up the cache domains.
	 */
3529
	obj->pin_display++;
3530

3531 3532 3533 3534 3535 3536 3537 3538 3539
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
3540 3541
	ret = i915_gem_object_set_cache_level(obj,
					      HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
C
Chris Wilson 已提交
3542 3543
	if (ret) {
		vma = ERR_PTR(ret);
3544
		goto err_unpin_display;
C
Chris Wilson 已提交
3545
	}
3546

3547 3548
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
3549 3550 3551 3552
	 * always use map_and_fenceable for all scanout buffers. However,
	 * it may simply be too big to fit into mappable, in which case
	 * put it anyway and hope that userspace can cope (but always first
	 * try to preserve the existing ABI).
3553
	 */
3554 3555 3556 3557 3558 3559
	vma = ERR_PTR(-ENOSPC);
	if (view->type == I915_GGTT_VIEW_NORMAL)
		vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
					       PIN_MAPPABLE | PIN_NONBLOCK);
	if (IS_ERR(vma))
		vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, 0);
C
Chris Wilson 已提交
3560
	if (IS_ERR(vma))
3561
		goto err_unpin_display;
3562

3563 3564
	vma->display_alignment = max_t(u64, vma->display_alignment, alignment);

C
Chris Wilson 已提交
3565 3566
	WARN_ON(obj->pin_display > i915_vma_pin_count(vma));

3567
	i915_gem_object_flush_cpu_write_domain(obj);
3568

3569
	old_write_domain = obj->base.write_domain;
3570
	old_read_domains = obj->base.read_domains;
3571 3572 3573 3574

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3575
	obj->base.write_domain = 0;
3576
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3577 3578 3579

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3580
					    old_write_domain);
3581

C
Chris Wilson 已提交
3582
	return vma;
3583 3584

err_unpin_display:
3585
	obj->pin_display--;
C
Chris Wilson 已提交
3586
	return vma;
3587 3588 3589
}

void
C
Chris Wilson 已提交
3590
i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
3591
{
C
Chris Wilson 已提交
3592
	if (WARN_ON(vma->obj->pin_display == 0))
3593 3594
		return;

3595 3596
	if (--vma->obj->pin_display == 0)
		vma->display_alignment = 0;
3597

3598 3599 3600 3601
	/* Bump the LRU to try and avoid premature eviction whilst flipping  */
	if (!i915_vma_is_active(vma))
		list_move_tail(&vma->vm_link, &vma->vm->inactive_list);

C
Chris Wilson 已提交
3602 3603
	i915_vma_unpin(vma);
	WARN_ON(vma->obj->pin_display > i915_vma_pin_count(vma));
3604 3605
}

3606 3607
/**
 * Moves a single object to the CPU read, and possibly write domain.
3608 3609
 * @obj: object to act on
 * @write: requesting write or read-only access
3610 3611 3612 3613
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3614
int
3615
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3616
{
C
Chris Wilson 已提交
3617
	uint32_t old_write_domain, old_read_domains;
3618 3619
	int ret;

3620
	ret = i915_gem_object_wait_rendering(obj, !write);
3621 3622 3623
	if (ret)
		return ret;

3624 3625 3626
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3627
	i915_gem_object_flush_gtt_write_domain(obj);
3628

3629 3630
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3631

3632
	/* Flush the CPU cache if it's still invalid. */
3633
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3634
		i915_gem_clflush_object(obj, false);
3635

3636
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3637 3638 3639 3640 3641
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3642
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3643 3644 3645 3646 3647

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3648 3649
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3650
	}
3651

C
Chris Wilson 已提交
3652 3653 3654 3655
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3656 3657 3658
	return 0;
}

3659 3660 3661
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3662 3663 3664 3665
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3666 3667 3668
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3669
static int
3670
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3671
{
3672
	struct drm_i915_private *dev_priv = to_i915(dev);
3673
	struct drm_i915_file_private *file_priv = file->driver_priv;
3674
	unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
3675
	struct drm_i915_gem_request *request, *target = NULL;
3676
	int ret;
3677

3678 3679 3680 3681
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
	if (ret)
		return ret;

3682 3683 3684
	/* ABI: return -EIO if already wedged */
	if (i915_terminally_wedged(&dev_priv->gpu_error))
		return -EIO;
3685

3686
	spin_lock(&file_priv->mm.lock);
3687
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3688 3689
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3690

3691 3692 3693 3694 3695 3696 3697
		/*
		 * Note that the request might not have been submitted yet.
		 * In which case emitted_jiffies will be zero.
		 */
		if (!request->emitted_jiffies)
			continue;

3698
		target = request;
3699
	}
3700
	if (target)
3701
		i915_gem_request_get(target);
3702
	spin_unlock(&file_priv->mm.lock);
3703

3704
	if (target == NULL)
3705
		return 0;
3706

3707
	ret = i915_wait_request(target, I915_WAIT_INTERRUPTIBLE, NULL, NULL);
3708
	i915_gem_request_put(target);
3709

3710 3711 3712
	return ret;
}

3713
static bool
3714
i915_vma_misplaced(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
3715
{
3716 3717 3718
	if (!drm_mm_node_allocated(&vma->node))
		return false;

3719 3720 3721 3722
	if (vma->node.size < size)
		return true;

	if (alignment && vma->node.start & (alignment - 1))
3723 3724
		return true;

3725
	if (flags & PIN_MAPPABLE && !i915_vma_is_map_and_fenceable(vma))
3726 3727 3728 3729 3730 3731
		return true;

	if (flags & PIN_OFFSET_BIAS &&
	    vma->node.start < (flags & PIN_OFFSET_MASK))
		return true;

3732 3733 3734 3735
	if (flags & PIN_OFFSET_FIXED &&
	    vma->node.start != (flags & PIN_OFFSET_MASK))
		return true;

3736 3737 3738
	return false;
}

3739 3740 3741
void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
{
	struct drm_i915_gem_object *obj = vma->obj;
3742
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3743 3744 3745
	bool mappable, fenceable;
	u32 fence_size, fence_alignment;

3746
	fence_size = i915_gem_get_ggtt_size(dev_priv,
3747
					    vma->size,
3748
					    i915_gem_object_get_tiling(obj));
3749
	fence_alignment = i915_gem_get_ggtt_alignment(dev_priv,
3750
						      vma->size,
3751
						      i915_gem_object_get_tiling(obj),
3752
						      true);
3753 3754 3755 3756 3757

	fenceable = (vma->node.size == fence_size &&
		     (vma->node.start & (fence_alignment - 1)) == 0);

	mappable = (vma->node.start + fence_size <=
3758
		    dev_priv->ggtt.mappable_end);
3759

3760 3761 3762 3763
	if (mappable && fenceable)
		vma->flags |= I915_VMA_CAN_FENCE;
	else
		vma->flags &= ~I915_VMA_CAN_FENCE;
3764 3765
}

3766 3767
int __i915_vma_do_pin(struct i915_vma *vma,
		      u64 size, u64 alignment, u64 flags)
3768
{
3769
	unsigned int bound = vma->flags;
3770 3771
	int ret;

3772
	GEM_BUG_ON((flags & (PIN_GLOBAL | PIN_USER)) == 0);
3773
	GEM_BUG_ON((flags & PIN_GLOBAL) && !i915_vma_is_ggtt(vma));
B
Ben Widawsky 已提交
3774

3775 3776 3777 3778
	if (WARN_ON(bound & I915_VMA_PIN_OVERFLOW)) {
		ret = -EBUSY;
		goto err;
	}
3779

3780
	if ((bound & I915_VMA_BIND_MASK) == 0) {
3781 3782 3783
		ret = i915_vma_insert(vma, size, alignment, flags);
		if (ret)
			goto err;
3784
	}
3785

3786
	ret = i915_vma_bind(vma, vma->obj->cache_level, flags);
3787
	if (ret)
3788
		goto err;
3789

3790
	if ((bound ^ vma->flags) & I915_VMA_GLOBAL_BIND)
3791
		__i915_vma_set_map_and_fenceable(vma);
3792

3793
	GEM_BUG_ON(i915_vma_misplaced(vma, size, alignment, flags));
3794 3795
	return 0;

3796 3797 3798
err:
	__i915_vma_unpin(vma);
	return ret;
3799 3800
}

C
Chris Wilson 已提交
3801
struct i915_vma *
3802 3803
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
3804
			 u64 size,
3805 3806
			 u64 alignment,
			 u64 flags)
3807
{
3808 3809
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct i915_address_space *vm = &dev_priv->ggtt.base;
3810 3811
	struct i915_vma *vma;
	int ret;
3812

C
Chris Wilson 已提交
3813
	vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view);
3814
	if (IS_ERR(vma))
C
Chris Wilson 已提交
3815
		return vma;
3816 3817 3818 3819

	if (i915_vma_misplaced(vma, size, alignment, flags)) {
		if (flags & PIN_NONBLOCK &&
		    (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
C
Chris Wilson 已提交
3820
			return ERR_PTR(-ENOSPC);
3821

3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856
		if (flags & PIN_MAPPABLE) {
			u32 fence_size;

			fence_size = i915_gem_get_ggtt_size(dev_priv, vma->size,
							    i915_gem_object_get_tiling(obj));
			/* If the required space is larger than the available
			 * aperture, we will not able to find a slot for the
			 * object and unbinding the object now will be in
			 * vain. Worse, doing so may cause us to ping-pong
			 * the object in and out of the Global GTT and
			 * waste a lot of cycles under the mutex.
			 */
			if (fence_size > dev_priv->ggtt.mappable_end)
				return ERR_PTR(-E2BIG);

			/* If NONBLOCK is set the caller is optimistically
			 * trying to cache the full object within the mappable
			 * aperture, and *must* have a fallback in place for
			 * situations where we cannot bind the object. We
			 * can be a little more lax here and use the fallback
			 * more often to avoid costly migrations of ourselves
			 * and other objects within the aperture.
			 *
			 * Half-the-aperture is used as a simple heuristic.
			 * More interesting would to do search for a free
			 * block prior to making the commitment to unbind.
			 * That caters for the self-harm case, and with a
			 * little more heuristics (e.g. NOFAULT, NOEVICT)
			 * we could try to minimise harm to others.
			 */
			if (flags & PIN_NONBLOCK &&
			    fence_size > dev_priv->ggtt.mappable_end / 2)
				return ERR_PTR(-ENOSPC);
		}

3857 3858
		WARN(i915_vma_is_pinned(vma),
		     "bo is already pinned in ggtt with incorrect alignment:"
3859 3860 3861
		     " offset=%08x, req.alignment=%llx,"
		     " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
		     i915_ggtt_offset(vma), alignment,
3862
		     !!(flags & PIN_MAPPABLE),
3863
		     i915_vma_is_map_and_fenceable(vma));
3864 3865
		ret = i915_vma_unbind(vma);
		if (ret)
C
Chris Wilson 已提交
3866
			return ERR_PTR(ret);
3867 3868
	}

C
Chris Wilson 已提交
3869 3870 3871
	ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
	if (ret)
		return ERR_PTR(ret);
3872

C
Chris Wilson 已提交
3873
	return vma;
3874 3875
}

3876
static __always_inline unsigned int __busy_read_flag(unsigned int id)
3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890
{
	/* Note that we could alias engines in the execbuf API, but
	 * that would be very unwise as it prevents userspace from
	 * fine control over engine selection. Ahem.
	 *
	 * This should be something like EXEC_MAX_ENGINE instead of
	 * I915_NUM_ENGINES.
	 */
	BUILD_BUG_ON(I915_NUM_ENGINES > 16);
	return 0x10000 << id;
}

static __always_inline unsigned int __busy_write_id(unsigned int id)
{
3891 3892 3893 3894 3895 3896 3897 3898 3899
	/* The uABI guarantees an active writer is also amongst the read
	 * engines. This would be true if we accessed the activity tracking
	 * under the lock, but as we perform the lookup of the object and
	 * its activity locklessly we can not guarantee that the last_write
	 * being active implies that we have set the same engine flag from
	 * last_read - hence we always set both read and write busy for
	 * last_write.
	 */
	return id | __busy_read_flag(id);
3900 3901
}

3902
static __always_inline unsigned int
3903 3904 3905
__busy_set_if_active(const struct i915_gem_active *active,
		     unsigned int (*flag)(unsigned int id))
{
3906
	struct drm_i915_gem_request *request;
3907

3908 3909 3910
	request = rcu_dereference(active->request);
	if (!request || i915_gem_request_completed(request))
		return 0;
3911

3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967
	/* This is racy. See __i915_gem_active_get_rcu() for an in detail
	 * discussion of how to handle the race correctly, but for reporting
	 * the busy state we err on the side of potentially reporting the
	 * wrong engine as being busy (but we guarantee that the result
	 * is at least self-consistent).
	 *
	 * As we use SLAB_DESTROY_BY_RCU, the request may be reallocated
	 * whilst we are inspecting it, even under the RCU read lock as we are.
	 * This means that there is a small window for the engine and/or the
	 * seqno to have been overwritten. The seqno will always be in the
	 * future compared to the intended, and so we know that if that
	 * seqno is idle (on whatever engine) our request is idle and the
	 * return 0 above is correct.
	 *
	 * The issue is that if the engine is switched, it is just as likely
	 * to report that it is busy (but since the switch happened, we know
	 * the request should be idle). So there is a small chance that a busy
	 * result is actually the wrong engine.
	 *
	 * So why don't we care?
	 *
	 * For starters, the busy ioctl is a heuristic that is by definition
	 * racy. Even with perfect serialisation in the driver, the hardware
	 * state is constantly advancing - the state we report to the user
	 * is stale.
	 *
	 * The critical information for the busy-ioctl is whether the object
	 * is idle as userspace relies on that to detect whether its next
	 * access will stall, or if it has missed submitting commands to
	 * the hardware allowing the GPU to stall. We never generate a
	 * false-positive for idleness, thus busy-ioctl is reliable at the
	 * most fundamental level, and we maintain the guarantee that a
	 * busy object left to itself will eventually become idle (and stay
	 * idle!).
	 *
	 * We allow ourselves the leeway of potentially misreporting the busy
	 * state because that is an optimisation heuristic that is constantly
	 * in flux. Being quickly able to detect the busy/idle state is much
	 * more important than accurate logging of exactly which engines were
	 * busy.
	 *
	 * For accuracy in reporting the engine, we could use
	 *
	 *	result = 0;
	 *	request = __i915_gem_active_get_rcu(active);
	 *	if (request) {
	 *		if (!i915_gem_request_completed(request))
	 *			result = flag(request->engine->exec_id);
	 *		i915_gem_request_put(request);
	 *	}
	 *
	 * but that still remains susceptible to both hardware and userspace
	 * races. So we accept making the result of that race slightly worse,
	 * given the rarity of the race and its low impact on the result.
	 */
	return flag(READ_ONCE(request->engine->exec_id));
3968 3969
}

3970
static __always_inline unsigned int
3971 3972 3973 3974 3975
busy_check_reader(const struct i915_gem_active *active)
{
	return __busy_set_if_active(active, __busy_read_flag);
}

3976
static __always_inline unsigned int
3977 3978 3979 3980 3981
busy_check_writer(const struct i915_gem_active *active)
{
	return __busy_set_if_active(active, __busy_write_id);
}

3982 3983
int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3984
		    struct drm_file *file)
3985 3986
{
	struct drm_i915_gem_busy *args = data;
3987
	struct drm_i915_gem_object *obj;
3988
	unsigned long active;
3989

3990
	obj = i915_gem_object_lookup(file, args->handle);
3991 3992
	if (!obj)
		return -ENOENT;
3993

3994
	args->busy = 0;
3995 3996 3997
	active = __I915_BO_ACTIVE(obj);
	if (active) {
		int idx;
3998

3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014
		/* Yes, the lookups are intentionally racy.
		 *
		 * First, we cannot simply rely on __I915_BO_ACTIVE. We have
		 * to regard the value as stale and as our ABI guarantees
		 * forward progress, we confirm the status of each active
		 * request with the hardware.
		 *
		 * Even though we guard the pointer lookup by RCU, that only
		 * guarantees that the pointer and its contents remain
		 * dereferencable and does *not* mean that the request we
		 * have is the same as the one being tracked by the object.
		 *
		 * Consider that we lookup the request just as it is being
		 * retired and freed. We take a local copy of the pointer,
		 * but before we add its engine into the busy set, the other
		 * thread reallocates it and assigns it to a task on another
4015 4016 4017 4018 4019 4020
		 * engine with a fresh and incomplete seqno. Guarding against
		 * that requires careful serialisation and reference counting,
		 * i.e. using __i915_gem_active_get_request_rcu(). We don't,
		 * instead we expect that if the result is busy, which engines
		 * are busy is not completely reliable - we only guarantee
		 * that the object was busy.
4021 4022 4023 4024 4025 4026 4027
		 */
		rcu_read_lock();

		for_each_active(active, idx)
			args->busy |= busy_check_reader(&obj->last_read[idx]);

		/* For ABI sanity, we only care that the write engine is in
4028 4029 4030 4031 4032
		 * the set of read engines. This should be ensured by the
		 * ordering of setting last_read/last_write in
		 * i915_vma_move_to_active(), and then in reverse in retire.
		 * However, for good measure, we always report the last_write
		 * request as a busy read as well as being a busy write.
4033 4034 4035 4036 4037 4038 4039 4040 4041
		 *
		 * We don't care that the set of active read/write engines
		 * may change during construction of the result, as it is
		 * equally liable to change before userspace can inspect
		 * the result.
		 */
		args->busy |= busy_check_writer(&obj->last_write);

		rcu_read_unlock();
4042
	}
4043

4044 4045
	i915_gem_object_put_unlocked(obj);
	return 0;
4046 4047 4048 4049 4050 4051
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
4052
	return i915_gem_ring_throttle(dev, file_priv);
4053 4054
}

4055 4056 4057 4058
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4059
	struct drm_i915_private *dev_priv = to_i915(dev);
4060
	struct drm_i915_gem_madvise *args = data;
4061
	struct drm_i915_gem_object *obj;
4062
	int ret;
4063 4064 4065 4066 4067 4068 4069 4070 4071

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

4072 4073 4074 4075
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

4076 4077
	obj = i915_gem_object_lookup(file_priv, args->handle);
	if (!obj) {
4078 4079
		ret = -ENOENT;
		goto unlock;
4080 4081
	}

4082
	if (obj->pages &&
4083
	    i915_gem_object_is_tiled(obj) &&
4084 4085 4086 4087 4088 4089 4090
	    dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
		if (obj->madv == I915_MADV_WILLNEED)
			i915_gem_object_unpin_pages(obj);
		if (args->madv == I915_MADV_WILLNEED)
			i915_gem_object_pin_pages(obj);
	}

4091 4092
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
4093

C
Chris Wilson 已提交
4094
	/* if the object is no longer attached, discard its backing storage */
4095
	if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
4096 4097
		i915_gem_object_truncate(obj);

4098
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
4099

4100
	i915_gem_object_put(obj);
4101
unlock:
4102
	mutex_unlock(&dev->struct_mutex);
4103
	return ret;
4104 4105
}

4106 4107
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
4108
{
4109 4110
	int i;

4111
	INIT_LIST_HEAD(&obj->global_list);
4112
	for (i = 0; i < I915_NUM_ENGINES; i++)
4113 4114 4115 4116
		init_request_active(&obj->last_read[i],
				    i915_gem_object_retire__read);
	init_request_active(&obj->last_write,
			    i915_gem_object_retire__write);
4117
	INIT_LIST_HEAD(&obj->obj_exec_link);
B
Ben Widawsky 已提交
4118
	INIT_LIST_HEAD(&obj->vma_list);
4119
	INIT_LIST_HEAD(&obj->batch_pool_link);
4120

4121 4122
	obj->ops = ops;

4123
	obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
4124 4125
	obj->madv = I915_MADV_WILLNEED;

4126
	i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
4127 4128
}

4129
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4130
	.flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
4131 4132 4133 4134
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

4135
struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
4136
						  size_t size)
4137
{
4138
	struct drm_i915_gem_object *obj;
4139
	struct address_space *mapping;
D
Daniel Vetter 已提交
4140
	gfp_t mask;
4141
	int ret;
4142

4143
	obj = i915_gem_object_alloc(dev);
4144
	if (obj == NULL)
4145
		return ERR_PTR(-ENOMEM);
4146

4147 4148 4149
	ret = drm_gem_object_init(dev, &obj->base, size);
	if (ret)
		goto fail;
4150

4151 4152 4153 4154 4155 4156 4157
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

4158
	mapping = obj->base.filp->f_mapping;
4159
	mapping_set_gfp_mask(mapping, mask);
4160

4161
	i915_gem_object_init(obj, &i915_gem_object_ops);
4162

4163 4164
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4165

4166 4167
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

4183 4184
	trace_i915_gem_object_create(obj);

4185
	return obj;
4186 4187 4188 4189 4190

fail:
	i915_gem_object_free(obj);

	return ERR_PTR(ret);
4191 4192
}

4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216
static bool discard_backing_storage(struct drm_i915_gem_object *obj)
{
	/* If we are the last user of the backing storage (be it shmemfs
	 * pages or stolen etc), we know that the pages are going to be
	 * immediately released. In this case, we can then skip copying
	 * back the contents from the GPU.
	 */

	if (obj->madv != I915_MADV_WILLNEED)
		return false;

	if (obj->base.filp == NULL)
		return true;

	/* At first glance, this looks racy, but then again so would be
	 * userspace racing mmap against close. However, the first external
	 * reference to the filp can only be obtained through the
	 * i915_gem_mmap_ioctl() which safeguards us against the user
	 * acquiring such a reference whilst we are in the middle of
	 * freeing the object.
	 */
	return atomic_long_read(&obj->base.filp->f_count) == 1;
}

4217
void i915_gem_free_object(struct drm_gem_object *gem_obj)
4218
{
4219
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4220
	struct drm_device *dev = obj->base.dev;
4221
	struct drm_i915_private *dev_priv = to_i915(dev);
4222
	struct i915_vma *vma, *next;
4223

4224 4225
	intel_runtime_pm_get(dev_priv);

4226 4227
	trace_i915_gem_object_destroy(obj);

4228 4229 4230 4231 4232 4233 4234
	/* All file-owned VMA should have been released by this point through
	 * i915_gem_close_object(), or earlier by i915_gem_context_close().
	 * However, the object may also be bound into the global GTT (e.g.
	 * older GPUs without per-process support, or for direct access through
	 * the GTT either for the user or for scanout). Those VMA still need to
	 * unbound now.
	 */
4235
	list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
4236
		GEM_BUG_ON(!i915_vma_is_ggtt(vma));
4237
		GEM_BUG_ON(i915_vma_is_active(vma));
4238
		vma->flags &= ~I915_VMA_PIN_MASK;
4239
		i915_vma_close(vma);
4240
	}
4241
	GEM_BUG_ON(obj->bind_count);
4242

B
Ben Widawsky 已提交
4243 4244 4245 4246 4247
	/* Stolen objects don't hold a ref, but do hold pin count. Fix that up
	 * before progressing. */
	if (obj->stolen)
		i915_gem_object_unpin_pages(obj);

4248
	WARN_ON(atomic_read(&obj->frontbuffer_bits));
4249

4250 4251
	if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
	    dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4252
	    i915_gem_object_is_tiled(obj))
4253 4254
		i915_gem_object_unpin_pages(obj);

B
Ben Widawsky 已提交
4255 4256
	if (WARN_ON(obj->pages_pin_count))
		obj->pages_pin_count = 0;
4257
	if (discard_backing_storage(obj))
4258
		obj->madv = I915_MADV_DONTNEED;
4259
	i915_gem_object_put_pages(obj);
4260

4261 4262
	BUG_ON(obj->pages);

4263 4264
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
4265

4266 4267 4268
	if (obj->ops->release)
		obj->ops->release(obj);

4269 4270
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
4271

4272
	kfree(obj->bit_17);
4273
	i915_gem_object_free(obj);
4274 4275

	intel_runtime_pm_put(dev_priv);
4276 4277
}

4278
int i915_gem_suspend(struct drm_device *dev)
4279
{
4280
	struct drm_i915_private *dev_priv = to_i915(dev);
4281
	int ret;
4282

4283 4284
	intel_suspend_gt_powersave(dev_priv);

4285
	mutex_lock(&dev->struct_mutex);
4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298

	/* We have to flush all the executing contexts to main memory so
	 * that they can saved in the hibernation image. To ensure the last
	 * context image is coherent, we have to switch away from it. That
	 * leaves the dev_priv->kernel_context still active when
	 * we actually suspend, and its image in memory may not match the GPU
	 * state. Fortunately, the kernel_context is disposable and we do
	 * not rely on its state.
	 */
	ret = i915_gem_switch_to_kernel_context(dev_priv);
	if (ret)
		goto err;

4299 4300 4301
	ret = i915_gem_wait_for_idle(dev_priv,
				     I915_WAIT_INTERRUPTIBLE |
				     I915_WAIT_LOCKED);
4302
	if (ret)
4303
		goto err;
4304

4305
	i915_gem_retire_requests(dev_priv);
4306

4307
	i915_gem_context_lost(dev_priv);
4308 4309
	mutex_unlock(&dev->struct_mutex);

4310
	cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
4311 4312
	cancel_delayed_work_sync(&dev_priv->gt.retire_work);
	flush_delayed_work(&dev_priv->gt.idle_work);
4313

4314 4315 4316
	/* Assert that we sucessfully flushed all the work and
	 * reset the GPU back to its idle, low power state.
	 */
4317
	WARN_ON(dev_priv->gt.awake);
4318

4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342
	/*
	 * Neither the BIOS, ourselves or any other kernel
	 * expects the system to be in execlists mode on startup,
	 * so we need to reset the GPU back to legacy mode. And the only
	 * known way to disable logical contexts is through a GPU reset.
	 *
	 * So in order to leave the system in a known default configuration,
	 * always reset the GPU upon unload and suspend. Afterwards we then
	 * clean up the GEM state tracking, flushing off the requests and
	 * leaving the system in a known idle state.
	 *
	 * Note that is of the upmost importance that the GPU is idle and
	 * all stray writes are flushed *before* we dismantle the backing
	 * storage for the pinned objects.
	 *
	 * However, since we are uncertain that resetting the GPU on older
	 * machines is a good idea, we don't - just in case it leaves the
	 * machine in an unusable condition.
	 */
	if (HAS_HW_CONTEXTS(dev)) {
		int reset = intel_gpu_reset(dev_priv, ALL_ENGINES);
		WARN_ON(reset && reset != -ENODEV);
	}

4343
	return 0;
4344 4345 4346 4347

err:
	mutex_unlock(&dev->struct_mutex);
	return ret;
4348 4349
}

4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360
void i915_gem_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = to_i915(dev);

	mutex_lock(&dev->struct_mutex);
	i915_gem_restore_gtt_mappings(dev);

	/* As we didn't flush the kernel context before suspend, we cannot
	 * guarantee that the context image is complete. So let's just reset
	 * it and start again.
	 */
4361
	dev_priv->gt.resume(dev_priv);
4362 4363 4364 4365

	mutex_unlock(&dev->struct_mutex);
}

4366 4367
void i915_gem_init_swizzling(struct drm_device *dev)
{
4368
	struct drm_i915_private *dev_priv = to_i915(dev);
4369

4370
	if (INTEL_INFO(dev)->gen < 5 ||
4371 4372 4373 4374 4375 4376
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

4377 4378 4379
	if (IS_GEN5(dev))
		return;

4380 4381
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
4382
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
4383
	else if (IS_GEN7(dev))
4384
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
B
Ben Widawsky 已提交
4385 4386
	else if (IS_GEN8(dev))
		I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
4387 4388
	else
		BUG();
4389
}
D
Daniel Vetter 已提交
4390

4391
static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
4392 4393 4394 4395 4396 4397 4398
{
	I915_WRITE(RING_CTL(base), 0);
	I915_WRITE(RING_HEAD(base), 0);
	I915_WRITE(RING_TAIL(base), 0);
	I915_WRITE(RING_START(base), 0);
}

4399
static void init_unused_rings(struct drm_i915_private *dev_priv)
4400
{
4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412
	if (IS_I830(dev_priv)) {
		init_unused_ring(dev_priv, PRB1_BASE);
		init_unused_ring(dev_priv, SRB0_BASE);
		init_unused_ring(dev_priv, SRB1_BASE);
		init_unused_ring(dev_priv, SRB2_BASE);
		init_unused_ring(dev_priv, SRB3_BASE);
	} else if (IS_GEN2(dev_priv)) {
		init_unused_ring(dev_priv, SRB0_BASE);
		init_unused_ring(dev_priv, SRB1_BASE);
	} else if (IS_GEN3(dev_priv)) {
		init_unused_ring(dev_priv, PRB1_BASE);
		init_unused_ring(dev_priv, PRB2_BASE);
4413 4414 4415
	}
}

4416 4417 4418
int
i915_gem_init_hw(struct drm_device *dev)
{
4419
	struct drm_i915_private *dev_priv = to_i915(dev);
4420
	struct intel_engine_cs *engine;
4421
	enum intel_engine_id id;
C
Chris Wilson 已提交
4422
	int ret;
4423

4424 4425 4426
	/* Double layer security blanket, see i915_gem_init() */
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);

4427
	if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
4428
		I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
4429

4430
	if (IS_HASWELL(dev))
4431
		I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
4432
			   LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
4433

4434
	if (HAS_PCH_NOP(dev_priv)) {
4435 4436 4437 4438 4439 4440 4441 4442 4443
		if (IS_IVYBRIDGE(dev)) {
			u32 temp = I915_READ(GEN7_MSG_CTL);
			temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
			I915_WRITE(GEN7_MSG_CTL, temp);
		} else if (INTEL_INFO(dev)->gen >= 7) {
			u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
			temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
			I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
		}
4444 4445
	}

4446 4447
	i915_gem_init_swizzling(dev);

4448 4449 4450 4451 4452 4453
	/*
	 * At least 830 can leave some of the unused rings
	 * "active" (ie. head != tail) after resume which
	 * will prevent c3 entry. Makes sure all unused rings
	 * are totally idle.
	 */
4454
	init_unused_rings(dev_priv);
4455

4456
	BUG_ON(!dev_priv->kernel_context);
4457

4458 4459 4460 4461 4462 4463 4464
	ret = i915_ppgtt_init_hw(dev);
	if (ret) {
		DRM_ERROR("PPGTT enable HW failed %d\n", ret);
		goto out;
	}

	/* Need to do basic initialisation of all rings first: */
4465
	for_each_engine(engine, dev_priv, id) {
4466
		ret = engine->init_hw(engine);
D
Daniel Vetter 已提交
4467
		if (ret)
4468
			goto out;
D
Daniel Vetter 已提交
4469
	}
4470

4471 4472
	intel_mocs_init_l3cc_table(dev);

4473
	/* We can't enable contexts until all firmware is loaded */
4474 4475 4476
	ret = intel_guc_setup(dev);
	if (ret)
		goto out;
4477

4478 4479
out:
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4480
	return ret;
4481 4482
}

4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503
bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
{
	if (INTEL_INFO(dev_priv)->gen < 6)
		return false;

	/* TODO: make semaphores and Execlists play nicely together */
	if (i915.enable_execlists)
		return false;

	if (value >= 0)
		return value;

#ifdef CONFIG_INTEL_IOMMU
	/* Enable semaphores on SNB when IO remapping is off */
	if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
		return false;
#endif

	return true;
}

4504 4505
int i915_gem_init(struct drm_device *dev)
{
4506
	struct drm_i915_private *dev_priv = to_i915(dev);
4507 4508 4509
	int ret;

	mutex_lock(&dev->struct_mutex);
4510

4511
	if (!i915.enable_execlists) {
4512
		dev_priv->gt.resume = intel_legacy_submission_resume;
4513
		dev_priv->gt.cleanup_engine = intel_engine_cleanup;
4514
	} else {
4515
		dev_priv->gt.resume = intel_lr_context_resume;
4516
		dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
4517 4518
	}

4519 4520 4521 4522 4523 4524 4525 4526
	/* This is just a security blanket to placate dragons.
	 * On some systems, we very sporadically observe that the first TLBs
	 * used by the CS may be stale, despite us poking the TLB reset. If
	 * we hold the forcewake during initialisation these problems
	 * just magically go away.
	 */
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);

4527
	i915_gem_init_userptr(dev_priv);
4528 4529 4530 4531

	ret = i915_gem_init_ggtt(dev_priv);
	if (ret)
		goto out_unlock;
4532

4533
	ret = i915_gem_context_init(dev);
4534 4535
	if (ret)
		goto out_unlock;
4536

4537
	ret = intel_engines_init(dev);
D
Daniel Vetter 已提交
4538
	if (ret)
4539
		goto out_unlock;
4540

4541
	ret = i915_gem_init_hw(dev);
4542
	if (ret == -EIO) {
4543
		/* Allow engine initialisation to fail by marking the GPU as
4544 4545 4546 4547
		 * wedged. But we only want to do this where the GPU is angry,
		 * for all other failure, such as an allocation failure, bail.
		 */
		DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4548
		i915_gem_set_wedged(dev_priv);
4549
		ret = 0;
4550
	}
4551 4552

out_unlock:
4553
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4554
	mutex_unlock(&dev->struct_mutex);
4555

4556
	return ret;
4557 4558
}

4559
void
4560
i915_gem_cleanup_engines(struct drm_device *dev)
4561
{
4562
	struct drm_i915_private *dev_priv = to_i915(dev);
4563
	struct intel_engine_cs *engine;
4564
	enum intel_engine_id id;
4565

4566
	for_each_engine(engine, dev_priv, id)
4567
		dev_priv->gt.cleanup_engine(engine);
4568 4569
}

4570 4571 4572
void
i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
{
4573
	struct drm_device *dev = &dev_priv->drm;
4574
	int i;
4575 4576 4577 4578 4579 4580 4581 4582 4583 4584

	if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
	    !IS_CHERRYVIEW(dev_priv))
		dev_priv->num_fence_regs = 32;
	else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
		 IS_I945GM(dev_priv) || IS_G33(dev_priv))
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4585
	if (intel_vgpu_active(dev_priv))
4586 4587 4588 4589
		dev_priv->num_fence_regs =
				I915_READ(vgtif_reg(avail_rs.fence_num));

	/* Initialize fence registers to zero */
4590 4591 4592 4593 4594 4595 4596
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
		struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];

		fence->i915 = dev_priv;
		fence->id = i;
		list_add_tail(&fence->link, &dev_priv->mm.fence_list);
	}
4597 4598 4599 4600 4601
	i915_gem_restore_fences(dev);

	i915_gem_detect_bit_6_swizzle(dev);
}

4602
void
4603
i915_gem_load_init(struct drm_device *dev)
4604
{
4605
	struct drm_i915_private *dev_priv = to_i915(dev);
4606

4607
	dev_priv->objects =
4608 4609 4610 4611
		kmem_cache_create("i915_gem_object",
				  sizeof(struct drm_i915_gem_object), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4612 4613 4614 4615 4616
	dev_priv->vmas =
		kmem_cache_create("i915_gem_vma",
				  sizeof(struct i915_vma), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4617 4618 4619
	dev_priv->requests =
		kmem_cache_create("i915_gem_request",
				  sizeof(struct drm_i915_gem_request), 0,
4620 4621 4622
				  SLAB_HWCACHE_ALIGN |
				  SLAB_RECLAIM_ACCOUNT |
				  SLAB_DESTROY_BY_RCU,
4623
				  NULL);
4624

4625
	INIT_LIST_HEAD(&dev_priv->context_list);
C
Chris Wilson 已提交
4626 4627
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4628
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4629
	INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
4630
			  i915_gem_retire_work_handler);
4631
	INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
4632
			  i915_gem_idle_work_handler);
4633
	init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
4634
	init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
4635

4636 4637
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4638
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4639

4640 4641
	dev_priv->mm.interruptible = true;

4642 4643
	atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);

4644
	spin_lock_init(&dev_priv->fb_tracking.lock);
4645
}
4646

4647 4648 4649 4650 4651 4652 4653
void i915_gem_load_cleanup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = to_i915(dev);

	kmem_cache_destroy(dev_priv->requests);
	kmem_cache_destroy(dev_priv->vmas);
	kmem_cache_destroy(dev_priv->objects);
4654 4655 4656

	/* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
	rcu_barrier();
4657 4658
}

4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671
int i915_gem_freeze(struct drm_i915_private *dev_priv)
{
	intel_runtime_pm_get(dev_priv);

	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_gem_shrink_all(dev_priv);
	mutex_unlock(&dev_priv->drm.struct_mutex);

	intel_runtime_pm_put(dev_priv);

	return 0;
}

4672 4673 4674
int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
4675 4676 4677 4678 4679
	struct list_head *phases[] = {
		&dev_priv->mm.unbound_list,
		&dev_priv->mm.bound_list,
		NULL
	}, **p;
4680 4681 4682 4683 4684 4685 4686 4687 4688 4689

	/* Called just before we write the hibernation image.
	 *
	 * We need to update the domain tracking to reflect that the CPU
	 * will be accessing all the pages to create and restore from the
	 * hibernation, and so upon restoration those pages will be in the
	 * CPU domain.
	 *
	 * To make sure the hibernation image contains the latest state,
	 * we update that state just before writing out the image.
4690 4691 4692
	 *
	 * To try and reduce the hibernation image, we manually shrink
	 * the objects as well.
4693 4694
	 */

4695 4696
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
4697

4698 4699 4700 4701 4702
	for (p = phases; *p; p++) {
		list_for_each_entry(obj, *p, global_list) {
			obj->base.read_domains = I915_GEM_DOMAIN_CPU;
			obj->base.write_domain = I915_GEM_DOMAIN_CPU;
		}
4703
	}
4704
	mutex_unlock(&dev_priv->drm.struct_mutex);
4705 4706 4707 4708

	return 0;
}

4709
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4710
{
4711
	struct drm_i915_file_private *file_priv = file->driver_priv;
4712
	struct drm_i915_gem_request *request;
4713 4714 4715 4716 4717

	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4718
	spin_lock(&file_priv->mm.lock);
4719
	list_for_each_entry(request, &file_priv->mm.request_list, client_list)
4720
		request->file_priv = NULL;
4721
	spin_unlock(&file_priv->mm.lock);
4722

4723
	if (!list_empty(&file_priv->rps.link)) {
4724
		spin_lock(&to_i915(dev)->rps.client_lock);
4725
		list_del(&file_priv->rps.link);
4726
		spin_unlock(&to_i915(dev)->rps.client_lock);
4727
	}
4728 4729 4730 4731 4732
}

int i915_gem_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv;
4733
	int ret;
4734 4735 4736 4737 4738 4739 4740 4741

	DRM_DEBUG_DRIVER("\n");

	file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
	if (!file_priv)
		return -ENOMEM;

	file->driver_priv = file_priv;
4742
	file_priv->dev_priv = to_i915(dev);
4743
	file_priv->file = file;
4744
	INIT_LIST_HEAD(&file_priv->rps.link);
4745 4746 4747 4748

	spin_lock_init(&file_priv->mm.lock);
	INIT_LIST_HEAD(&file_priv->mm.request_list);

4749
	file_priv->bsd_engine = -1;
4750

4751 4752 4753
	ret = i915_gem_context_open(dev, file);
	if (ret)
		kfree(file_priv);
4754

4755
	return ret;
4756 4757
}

4758 4759
/**
 * i915_gem_track_fb - update frontbuffer tracking
4760 4761 4762
 * @old: current GEM buffer for the frontbuffer slots
 * @new: new GEM buffer for the frontbuffer slots
 * @frontbuffer_bits: bitmask of frontbuffer slots
4763 4764 4765 4766
 *
 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
 * from @old and setting them in @new. Both @old and @new can be NULL.
 */
4767 4768 4769 4770
void i915_gem_track_fb(struct drm_i915_gem_object *old,
		       struct drm_i915_gem_object *new,
		       unsigned frontbuffer_bits)
{
4771 4772 4773 4774 4775 4776 4777 4778 4779
	/* Control of individual bits within the mask are guarded by
	 * the owning plane->mutex, i.e. we can never see concurrent
	 * manipulation of individual bits. But since the bitfield as a whole
	 * is updated using RMW, we need to use atomics in order to update
	 * the bits.
	 */
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
		     sizeof(atomic_t) * BITS_PER_BYTE);

4780
	if (old) {
4781 4782
		WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
		atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
4783 4784 4785
	}

	if (new) {
4786 4787
		WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
		atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
4788 4789 4790
	}
}

4791 4792 4793 4794 4795 4796 4797
/* Like i915_gem_object_get_page(), but mark the returned page dirty */
struct page *
i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
{
	struct page *page;

	/* Only default objects have per-page dirty tracking */
4798
	if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
4799 4800 4801 4802 4803 4804 4805
		return NULL;

	page = i915_gem_object_get_page(obj, n);
	set_page_dirty(page);
	return page;
}

4806 4807 4808 4809 4810 4811 4812 4813 4814 4815
/* Allocate a new GEM object and fill it with the supplied data */
struct drm_i915_gem_object *
i915_gem_object_create_from_data(struct drm_device *dev,
			         const void *data, size_t size)
{
	struct drm_i915_gem_object *obj;
	struct sg_table *sg;
	size_t bytes;
	int ret;

4816
	obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
4817
	if (IS_ERR(obj))
4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830
		return obj;

	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret)
		goto fail;

	ret = i915_gem_object_get_pages(obj);
	if (ret)
		goto fail;

	i915_gem_object_pin_pages(obj);
	sg = obj->pages;
	bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
4831
	obj->dirty = 1;		/* Backing store is now out of date */
4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842
	i915_gem_object_unpin_pages(obj);

	if (WARN_ON(bytes != size)) {
		DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
		ret = -EFAULT;
		goto fail;
	}

	return obj;

fail:
4843
	i915_gem_object_put(obj);
4844 4845
	return ERR_PTR(ret);
}