Skip to content
体验新版
项目
组织
正在加载...
登录
切换导航
打开侧边栏
openanolis
cloud-kernel
提交
919926ae
cloud-kernel
项目概览
openanolis
/
cloud-kernel
大约 1 年 前同步成功
通知
158
Star
36
Fork
7
代码
文件
提交
分支
Tags
贡献者
分支图
Diff
Issue
10
列表
看板
标记
里程碑
合并请求
2
Wiki
0
Wiki
分析
仓库
DevOps
项目成员
Pages
cloud-kernel
项目概览
项目概览
详情
发布
仓库
仓库
文件
提交
分支
标签
贡献者
分支图
比较
Issue
10
Issue
10
列表
看板
标记
里程碑
合并请求
2
合并请求
2
Pages
分析
分析
仓库分析
DevOps
Wiki
0
Wiki
成员
成员
收起侧边栏
关闭侧边栏
动态
分支图
创建新Issue
提交
Issue看板
体验新版 GitCode,发现更多精彩内容 >>
提交
919926ae
编写于
11月 12, 2010
作者:
C
Chris Wilson
浏览文件
操作
浏览文件
下载
电子邮件补丁
差异文件
drm/i915: Thread the pipelining ring through the callers.
Signed-off-by:
N
Chris Wilson
<
chris@chris-wilson.co.uk
>
上级
576ae4b8
变更
4
隐藏空白更改
内联
并排
Showing
4 changed file
with
18 addition
and
20 deletion
+18
-20
drivers/gpu/drm/i915/i915_drv.h
drivers/gpu/drm/i915/i915_drv.h
+1
-1
drivers/gpu/drm/i915/i915_gem.c
drivers/gpu/drm/i915/i915_gem.c
+13
-15
drivers/gpu/drm/i915/intel_display.c
drivers/gpu/drm/i915/intel_display.c
+3
-3
drivers/gpu/drm/i915/intel_drv.h
drivers/gpu/drm/i915/intel_drv.h
+1
-1
未找到文件。
drivers/gpu/drm/i915/i915_drv.h
浏览文件 @
919926ae
...
...
@@ -1133,7 +1133,7 @@ int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
int
i915_gem_object_set_to_gtt_domain
(
struct
drm_i915_gem_object
*
obj
,
int
write
);
int
i915_gem_object_set_to_display_plane
(
struct
drm_i915_gem_object
*
obj
,
bool
pipelined
);
struct
intel_ring_buffer
*
pipelined
);
int
i915_gem_attach_phys_object
(
struct
drm_device
*
dev
,
struct
drm_i915_gem_object
*
obj
,
int
id
,
...
...
drivers/gpu/drm/i915/i915_gem.c
浏览文件 @
919926ae
...
...
@@ -42,11 +42,11 @@ struct change_domains {
};
static
int
i915_gem_object_flush_gpu_write_domain
(
struct
drm_i915_gem_object
*
obj
,
bool
pipelined
);
struct
intel_ring_buffer
*
pipelined
);
static
void
i915_gem_object_flush_gtt_write_domain
(
struct
drm_i915_gem_object
*
obj
);
static
void
i915_gem_object_flush_cpu_write_domain
(
struct
drm_i915_gem_object
*
obj
);
static
int
i915_gem_object_set_to_cpu_domain
(
struct
drm_i915_gem_object
*
obj
,
int
write
);
bool
write
);
static
int
i915_gem_object_set_cpu_read_domain_range
(
struct
drm_i915_gem_object
*
obj
,
uint64_t
offset
,
uint64_t
size
);
...
...
@@ -1274,12 +1274,10 @@ int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
mutex_lock
(
&
dev
->
struct_mutex
);
BUG_ON
(
obj
->
pin_count
&&
!
obj
->
pin_mappable
);
if
(
obj
->
gtt_space
)
{
if
(
!
obj
->
map_and_fenceable
)
{
ret
=
i915_gem_object_unbind
(
obj
);
if
(
ret
)
goto
unlock
;
}
if
(
!
obj
->
map_and_fenceable
)
{
ret
=
i915_gem_object_unbind
(
obj
);
if
(
ret
)
goto
unlock
;
}
if
(
!
obj
->
gtt_space
)
{
...
...
@@ -2637,7 +2635,7 @@ i915_gem_object_put_fence_reg(struct drm_i915_gem_object *obj,
if
(
reg
->
gpu
)
{
int
ret
;
ret
=
i915_gem_object_flush_gpu_write_domain
(
obj
,
true
);
ret
=
i915_gem_object_flush_gpu_write_domain
(
obj
,
NULL
);
if
(
ret
)
return
ret
;
...
...
@@ -2817,7 +2815,7 @@ i915_gem_clflush_object(struct drm_i915_gem_object *obj)
/** Flushes any GPU write domain for the object if it's dirty. */
static
int
i915_gem_object_flush_gpu_write_domain
(
struct
drm_i915_gem_object
*
obj
,
bool
pipelined
)
struct
intel_ring_buffer
*
pipelined
)
{
struct
drm_device
*
dev
=
obj
->
base
.
dev
;
...
...
@@ -2828,7 +2826,7 @@ i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj,
i915_gem_flush_ring
(
dev
,
obj
->
ring
,
0
,
obj
->
base
.
write_domain
);
BUG_ON
(
obj
->
base
.
write_domain
);
if
(
pipelined
)
if
(
pipelined
&&
pipelined
==
obj
->
ring
)
return
0
;
return
i915_gem_object_wait_rendering
(
obj
,
true
);
...
...
@@ -2892,7 +2890,7 @@ i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, int write)
if
(
obj
->
gtt_space
==
NULL
)
return
-
EINVAL
;
ret
=
i915_gem_object_flush_gpu_write_domain
(
obj
,
false
);
ret
=
i915_gem_object_flush_gpu_write_domain
(
obj
,
NULL
);
if
(
ret
!=
0
)
return
ret
;
...
...
@@ -2931,7 +2929,7 @@ i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, int write)
*/
int
i915_gem_object_set_to_display_plane
(
struct
drm_i915_gem_object
*
obj
,
bool
pipelined
)
struct
intel_ring_buffer
*
pipelined
)
{
uint32_t
old_read_domains
;
int
ret
;
...
...
@@ -2940,7 +2938,7 @@ i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
if
(
obj
->
gtt_space
==
NULL
)
return
-
EINVAL
;
ret
=
i915_gem_object_flush_gpu_write_domain
(
obj
,
true
);
ret
=
i915_gem_object_flush_gpu_write_domain
(
obj
,
pipelined
);
if
(
ret
)
return
ret
;
...
...
@@ -2984,7 +2982,7 @@ i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj,
* flushes to occur.
*/
static
int
i915_gem_object_set_to_cpu_domain
(
struct
drm_i915_gem_object
*
obj
,
int
write
)
i915_gem_object_set_to_cpu_domain
(
struct
drm_i915_gem_object
*
obj
,
bool
write
)
{
uint32_t
old_write_domain
,
old_read_domains
;
int
ret
;
...
...
drivers/gpu/drm/i915/intel_display.c
浏览文件 @
919926ae
...
...
@@ -1434,7 +1434,7 @@ static void intel_update_fbc(struct drm_device *dev)
int
intel_pin_and_fence_fb_obj
(
struct
drm_device
*
dev
,
struct
drm_i915_gem_object
*
obj
,
bool
pipelined
)
struct
intel_ring_buffer
*
pipelined
)
{
u32
alignment
;
int
ret
;
...
...
@@ -1594,7 +1594,7 @@ intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
mutex_lock
(
&
dev
->
struct_mutex
);
ret
=
intel_pin_and_fence_fb_obj
(
dev
,
to_intel_framebuffer
(
crtc
->
fb
)
->
obj
,
false
);
NULL
);
if
(
ret
!=
0
)
{
mutex_unlock
(
&
dev
->
struct_mutex
);
return
ret
;
...
...
@@ -5092,7 +5092,7 @@ static int intel_crtc_page_flip(struct drm_crtc *crtc,
obj
=
intel_fb
->
obj
;
mutex_lock
(
&
dev
->
struct_mutex
);
ret
=
intel_pin_and_fence_fb_obj
(
dev
,
obj
,
true
);
ret
=
intel_pin_and_fence_fb_obj
(
dev
,
obj
,
&
dev_priv
->
render_ring
);
if
(
ret
)
goto
cleanup_work
;
...
...
drivers/gpu/drm/i915/intel_drv.h
浏览文件 @
919926ae
...
...
@@ -301,7 +301,7 @@ extern void intel_init_emon(struct drm_device *dev);
extern
int
intel_pin_and_fence_fb_obj
(
struct
drm_device
*
dev
,
struct
drm_i915_gem_object
*
obj
,
bool
pipelined
);
struct
intel_ring_buffer
*
pipelined
);
extern
int
intel_framebuffer_init
(
struct
drm_device
*
dev
,
struct
intel_framebuffer
*
ifb
,
...
...
编辑
预览
Markdown
is supported
0%
请重试
或
添加新附件
.
添加附件
取消
You are about to add
0
people
to the discussion. Proceed with caution.
先完成此消息的编辑!
取消
想要评论请
注册
或
登录