i915_gem.c 120.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
C
Chris Wilson 已提交
31
#include "i915_trace.h"
32
#include "intel_drv.h"
33
#include <linux/shmem_fs.h>
34
#include <linux/slab.h>
35
#include <linux/swap.h>
J
Jesse Barnes 已提交
36
#include <linux/pci.h>
37
#include <linux/dma-buf.h>
38

39 40
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
41 42 43 44 45 46
static __must_check int
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
			   bool map_and_fenceable,
			   bool nonblocking);
47 48
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
49
				struct drm_i915_gem_pwrite *args,
50
				struct drm_file *file);
51

52 53 54 55 56 57
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

58
static int i915_gem_inactive_shrink(struct shrinker *shrinker,
59
				    struct shrink_control *sc);
C
Chris Wilson 已提交
60 61
static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
62
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
63

64 65 66 67 68 69
static bool cpu_cache_is_coherent(struct drm_device *dev,
				  enum i915_cache_level level)
{
	return HAS_LLC(dev) || level != I915_CACHE_NONE;
}

70 71 72 73 74 75 76 77
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
78
	obj->fence_dirty = false;
79 80 81
	obj->fence_reg = I915_FENCE_REG_NONE;
}

82 83 84 85
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
86
	spin_lock(&dev_priv->mm.object_stat_lock);
87 88
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
89
	spin_unlock(&dev_priv->mm.object_stat_lock);
90 91 92 93 94
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
95
	spin_lock(&dev_priv->mm.object_stat_lock);
96 97
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
98
	spin_unlock(&dev_priv->mm.object_stat_lock);
99 100
}

101
static int
102
i915_gem_wait_for_error(struct i915_gpu_error *error)
103 104 105
{
	int ret;

106 107
#define EXIT_COND (!i915_reset_in_progress(error) || \
		   i915_terminally_wedged(error))
108
	if (EXIT_COND)
109 110
		return 0;

111 112 113 114 115
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
116 117 118
	ret = wait_event_interruptible_timeout(error->reset_queue,
					       EXIT_COND,
					       10*HZ);
119 120 121 122
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
123
		return ret;
124
	}
125
#undef EXIT_COND
126

127
	return 0;
128 129
}

130
int i915_mutex_lock_interruptible(struct drm_device *dev)
131
{
132
	struct drm_i915_private *dev_priv = dev->dev_private;
133 134
	int ret;

135
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
136 137 138 139 140 141 142
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

143
	WARN_ON(i915_verify_lists(dev));
144 145
	return 0;
}
146

147
static inline bool
148
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
149
{
150
	return i915_gem_obj_bound_any(obj) && !obj->active;
151 152
}

J
Jesse Barnes 已提交
153 154
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
155
		    struct drm_file *file)
J
Jesse Barnes 已提交
156
{
157
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
158
	struct drm_i915_gem_init *args = data;
159

160 161 162
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

163 164 165
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
166

167 168 169 170
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
171
	mutex_lock(&dev->struct_mutex);
172 173
	i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
				  args->gtt_end);
174
	dev_priv->gtt.mappable_end = args->gtt_end;
175 176
	mutex_unlock(&dev->struct_mutex);

177
	return 0;
178 179
}

180 181
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
182
			    struct drm_file *file)
183
{
184
	struct drm_i915_private *dev_priv = dev->dev_private;
185
	struct drm_i915_gem_get_aperture *args = data;
186 187
	struct drm_i915_gem_object *obj;
	size_t pinned;
188

189
	pinned = 0;
190
	mutex_lock(&dev->struct_mutex);
191
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
192
		if (obj->pin_count)
193
			pinned += i915_gem_obj_ggtt_size(obj);
194
	mutex_unlock(&dev->struct_mutex);
195

196
	args->aper_size = dev_priv->gtt.base.total;
197
	args->aper_available_size = args->aper_size - pinned;
198

199 200 201
	return 0;
}

202 203 204 205 206 207 208 209 210 211 212 213
void *i915_gem_object_alloc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
}

void i915_gem_object_free(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	kmem_cache_free(dev_priv->slab, obj);
}

214 215 216 217 218
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
219
{
220
	struct drm_i915_gem_object *obj;
221 222
	int ret;
	u32 handle;
223

224
	size = roundup(size, PAGE_SIZE);
225 226
	if (size == 0)
		return -EINVAL;
227 228

	/* Allocate the new object */
229
	obj = i915_gem_alloc_object(dev, size);
230 231 232
	if (obj == NULL)
		return -ENOMEM;

233
	ret = drm_gem_handle_create(file, &obj->base, &handle);
234
	/* drop reference from allocate - handle holds it now */
235 236 237
	drm_gem_object_unreference_unlocked(&obj->base);
	if (ret)
		return ret;
238

239
	*handle_p = handle;
240 241 242
	return 0;
}

243 244 245 246 247 248
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
249
	args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

int i915_gem_dumb_destroy(struct drm_file *file,
			  struct drm_device *dev,
			  uint32_t handle)
{
	return drm_gem_handle_delete(file, handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
270

271 272 273 274
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

301
static inline int
302 303
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

327 328 329
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
330
static int
331 332 333 334 335 336 337
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

338
	if (unlikely(page_do_bit17_swizzling))
339 340 341 342 343 344 345 346 347 348 349
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

350
	return ret ? -EFAULT : 0;
351 352
}

353 354 355 356
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
357
	if (unlikely(swizzled)) {
358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

375 376 377 378 379 380 381 382 383 384 385 386
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
387 388 389
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
390 391 392 393 394 395 396 397 398 399 400

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

401
	return ret ? - EFAULT : 0;
402 403
}

404
static int
405 406 407 408
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
409
{
410
	char __user *user_data;
411
	ssize_t remain;
412
	loff_t offset;
413
	int shmem_page_offset, page_length, ret = 0;
414
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
415
	int prefaulted = 0;
416
	int needs_clflush = 0;
417
	struct sg_page_iter sg_iter;
418

V
Ville Syrjälä 已提交
419
	user_data = to_user_ptr(args->data_ptr);
420 421
	remain = args->size;

422
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
423

424 425 426 427 428
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
429
		needs_clflush = !cpu_cache_is_coherent(dev, obj->cache_level);
430
		if (i915_gem_obj_bound_any(obj)) {
C
Chris Wilson 已提交
431 432 433 434
			ret = i915_gem_object_set_to_gtt_domain(obj, false);
			if (ret)
				return ret;
		}
435
	}
436

437 438 439 440 441 442
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

443
	offset = args->offset;
444

445 446
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
447
		struct page *page = sg_page_iter_page(&sg_iter);
448 449 450 451

		if (remain <= 0)
			break;

452 453 454 455 456
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
457
		shmem_page_offset = offset_in_page(offset);
458 459 460 461
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

462 463 464
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

465 466 467 468 469
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
470 471 472

		mutex_unlock(&dev->struct_mutex);

473
		if (likely(!i915_prefault_disable) && !prefaulted) {
474
			ret = fault_in_multipages_writeable(user_data, remain);
475 476 477 478 479 480 481
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
482

483 484 485
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
486

487
		mutex_lock(&dev->struct_mutex);
488

489
next_page:
490 491
		mark_page_accessed(page);

492
		if (ret)
493 494
			goto out;

495
		remain -= page_length;
496
		user_data += page_length;
497 498 499
		offset += page_length;
	}

500
out:
501 502
	i915_gem_object_unpin_pages(obj);

503 504 505
	return ret;
}

506 507 508 509 510 511 512
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
513
		     struct drm_file *file)
514 515
{
	struct drm_i915_gem_pread *args = data;
516
	struct drm_i915_gem_object *obj;
517
	int ret = 0;
518

519 520 521 522
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
V
Ville Syrjälä 已提交
523
		       to_user_ptr(args->data_ptr),
524 525 526
		       args->size))
		return -EFAULT;

527
	ret = i915_mutex_lock_interruptible(dev);
528
	if (ret)
529
		return ret;
530

531
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
532
	if (&obj->base == NULL) {
533 534
		ret = -ENOENT;
		goto unlock;
535
	}
536

537
	/* Bounds check source.  */
538 539
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
540
		ret = -EINVAL;
541
		goto out;
C
Chris Wilson 已提交
542 543
	}

544 545 546 547 548 549 550 551
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
552 553
	trace_i915_gem_object_pread(obj, args->offset, args->size);

554
	ret = i915_gem_shmem_pread(dev, obj, args, file);
555

556
out:
557
	drm_gem_object_unreference(&obj->base);
558
unlock:
559
	mutex_unlock(&dev->struct_mutex);
560
	return ret;
561 562
}

563 564
/* This is the fast write path which cannot handle
 * page faults in the source data
565
 */
566 567 568 569 570 571

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
572
{
573 574
	void __iomem *vaddr_atomic;
	void *vaddr;
575
	unsigned long unwritten;
576

P
Peter Zijlstra 已提交
577
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
578 579 580
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
581
						      user_data, length);
P
Peter Zijlstra 已提交
582
	io_mapping_unmap_atomic(vaddr_atomic);
583
	return unwritten;
584 585
}

586 587 588 589
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
590
static int
591 592
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
593
			 struct drm_i915_gem_pwrite *args,
594
			 struct drm_file *file)
595
{
596
	drm_i915_private_t *dev_priv = dev->dev_private;
597
	ssize_t remain;
598
	loff_t offset, page_base;
599
	char __user *user_data;
D
Daniel Vetter 已提交
600 601
	int page_offset, page_length, ret;

B
Ben Widawsky 已提交
602
	ret = i915_gem_obj_ggtt_pin(obj, 0, true, true);
D
Daniel Vetter 已提交
603 604 605 606 607 608 609 610 611 612
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
613

V
Ville Syrjälä 已提交
614
	user_data = to_user_ptr(args->data_ptr);
615 616
	remain = args->size;

617
	offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
618 619 620 621

	while (remain > 0) {
		/* Operation in this page
		 *
622 623 624
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
625
		 */
626 627
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
628 629 630 631 632
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
633 634
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
635
		 */
B
Ben Widawsky 已提交
636
		if (fast_user_write(dev_priv->gtt.mappable, page_base,
D
Daniel Vetter 已提交
637 638 639 640
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
641

642 643 644
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
645 646
	}

D
Daniel Vetter 已提交
647 648 649
out_unpin:
	i915_gem_object_unpin(obj);
out:
650
	return ret;
651 652
}

653 654 655 656
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
657
static int
658 659 660 661 662
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
663
{
664
	char *vaddr;
665
	int ret;
666

667
	if (unlikely(page_do_bit17_swizzling))
668
		return -EINVAL;
669

670 671 672 673 674 675 676 677 678 679 680
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
						user_data,
						page_length);
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
681

682
	return ret ? -EFAULT : 0;
683 684
}

685 686
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
687
static int
688 689 690 691 692
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
693
{
694 695
	char *vaddr;
	int ret;
696

697
	vaddr = kmap(page);
698
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
699 700 701
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
702 703
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
704 705
						user_data,
						page_length);
706 707 708 709 710
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
711 712 713
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
714
	kunmap(page);
715

716
	return ret ? -EFAULT : 0;
717 718 719
}

static int
720 721 722 723
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
724 725
{
	ssize_t remain;
726 727
	loff_t offset;
	char __user *user_data;
728
	int shmem_page_offset, page_length, ret = 0;
729
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
730
	int hit_slowpath = 0;
731 732
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
733
	struct sg_page_iter sg_iter;
734

V
Ville Syrjälä 已提交
735
	user_data = to_user_ptr(args->data_ptr);
736 737
	remain = args->size;

738
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
739

740 741 742 743 744 745 746
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush_after = 1;
747
		if (i915_gem_obj_bound_any(obj)) {
C
Chris Wilson 已提交
748 749 750 751
			ret = i915_gem_object_set_to_gtt_domain(obj, true);
			if (ret)
				return ret;
		}
752
	}
753 754 755 756 757
	/* Same trick applies to invalidate partially written cachelines read
	 * before writing. */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
		needs_clflush_before =
			!cpu_cache_is_coherent(dev, obj->cache_level);
758

759 760 761 762 763 764
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

765
	offset = args->offset;
766
	obj->dirty = 1;
767

768 769
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
770
		struct page *page = sg_page_iter_page(&sg_iter);
771
		int partial_cacheline_write;
772

773 774 775
		if (remain <= 0)
			break;

776 777 778 779 780
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
781
		shmem_page_offset = offset_in_page(offset);
782 783 784 785 786

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

787 788 789 790 791 792 793
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

794 795 796
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

797 798 799 800 801 802
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
803 804 805

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
806 807 808 809
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
810

811
		mutex_lock(&dev->struct_mutex);
812

813
next_page:
814 815 816
		set_page_dirty(page);
		mark_page_accessed(page);

817
		if (ret)
818 819
			goto out;

820
		remain -= page_length;
821
		user_data += page_length;
822
		offset += page_length;
823 824
	}

825
out:
826 827
	i915_gem_object_unpin_pages(obj);

828
	if (hit_slowpath) {
829 830 831 832 833 834 835
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
		if (!needs_clflush_after &&
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
836
			i915_gem_clflush_object(obj);
837
			i915_gem_chipset_flush(dev);
838
		}
839
	}
840

841
	if (needs_clflush_after)
842
		i915_gem_chipset_flush(dev);
843

844
	return ret;
845 846 847 848 849 850 851 852 853
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
854
		      struct drm_file *file)
855 856
{
	struct drm_i915_gem_pwrite *args = data;
857
	struct drm_i915_gem_object *obj;
858 859 860 861 862 863
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
V
Ville Syrjälä 已提交
864
		       to_user_ptr(args->data_ptr),
865 866 867
		       args->size))
		return -EFAULT;

868 869 870 871 872 873
	if (likely(!i915_prefault_disable)) {
		ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
						   args->size);
		if (ret)
			return -EFAULT;
	}
874

875
	ret = i915_mutex_lock_interruptible(dev);
876
	if (ret)
877
		return ret;
878

879
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
880
	if (&obj->base == NULL) {
881 882
		ret = -ENOENT;
		goto unlock;
883
	}
884

885
	/* Bounds check destination. */
886 887
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
888
		ret = -EINVAL;
889
		goto out;
C
Chris Wilson 已提交
890 891
	}

892 893 894 895 896 897 898 899
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
900 901
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
902
	ret = -EFAULT;
903 904 905 906 907 908
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
909
	if (obj->phys_obj) {
910
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
911 912 913
		goto out;
	}

914
	if (obj->cache_level == I915_CACHE_NONE &&
915
	    obj->tiling_mode == I915_TILING_NONE &&
916
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
917
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
918 919 920
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
921
	}
922

923
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
924
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
925

926
out:
927
	drm_gem_object_unreference(&obj->base);
928
unlock:
929
	mutex_unlock(&dev->struct_mutex);
930 931 932
	return ret;
}

933
int
934
i915_gem_check_wedge(struct i915_gpu_error *error,
935 936
		     bool interruptible)
{
937
	if (i915_reset_in_progress(error)) {
938 939 940 941 942
		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

943 944
		/* Recovery complete, but the reset failed ... */
		if (i915_terminally_wedged(error))
945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
	if (seqno == ring->outstanding_lazy_request)
966
		ret = i915_add_request(ring, NULL);
967 968 969 970 971 972 973 974

	return ret;
}

/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
975
 * @reset_counter: reset sequence associated with the given seqno
976 977 978
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
979 980 981 982 983 984 985
 * Note: It is of utmost importance that the passed in seqno and reset_counter
 * values have been read by the caller in an smp safe manner. Where read-side
 * locks are involved, it is sufficient to read the reset_counter before
 * unlocking the lock that protects the seqno. For lockless tricks, the
 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
 * inserted.
 *
986 987 988 989
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
990
			unsigned reset_counter,
991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
			bool interruptible, struct timespec *timeout)
{
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	struct timespec before, now, wait_time={1,0};
	unsigned long timeout_jiffies;
	long end;
	bool wait_forever = true;
	int ret;

	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

	trace_i915_gem_request_wait_begin(ring, seqno);

	if (timeout != NULL) {
		wait_time = *timeout;
		wait_forever = false;
	}

1010
	timeout_jiffies = timespec_to_jiffies_timeout(&wait_time);
1011 1012 1013 1014 1015 1016 1017 1018 1019

	if (WARN_ON(!ring->irq_get(ring)))
		return -ENODEV;

	/* Record current time in case interrupted by signal, or wedged * */
	getrawmonotonic(&before);

#define EXIT_COND \
	(i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
1020 1021
	 i915_reset_in_progress(&dev_priv->gpu_error) || \
	 reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
1022 1023 1024 1025 1026 1027 1028 1029 1030
	do {
		if (interruptible)
			end = wait_event_interruptible_timeout(ring->irq_queue,
							       EXIT_COND,
							       timeout_jiffies);
		else
			end = wait_event_timeout(ring->irq_queue, EXIT_COND,
						 timeout_jiffies);

1031 1032 1033 1034 1035 1036 1037
		/* We need to check whether any gpu reset happened in between
		 * the caller grabbing the seqno and now ... */
		if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
			end = -EAGAIN;

		/* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
		 * gone. */
1038
		ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
		if (ret)
			end = ret;
	} while (end == 0 && wait_forever);

	getrawmonotonic(&now);

	ring->irq_put(ring);
	trace_i915_gem_request_wait_end(ring, seqno);
#undef EXIT_COND

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
1052 1053
		if (!timespec_valid(timeout)) /* i.e. negative time remains */
			set_normalized_timespec(timeout, 0, 0);
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
	}

	switch (end) {
	case -EIO:
	case -EAGAIN: /* Wedged */
	case -ERESTARTSYS: /* Signal */
		return (int)end;
	case 0: /* Timeout */
		return -ETIME;
	default: /* Completed */
		WARN_ON(end < 0); /* We're not aware of other errors */
		return 0;
	}
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

1084
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1085 1086 1087 1088 1089 1090 1091
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1092 1093 1094
	return __wait_seqno(ring, seqno,
			    atomic_read(&dev_priv->gpu_error.reset_counter),
			    interruptible, NULL);
1095 1096
}

1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115
static int
i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
				     struct intel_ring_buffer *ring)
{
	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 *
	 * Note that the last_write_seqno is always the earlier of
	 * the two (read/write) seqno, so if we haved successfully waited,
	 * we know we have passed the last write.
	 */
	obj->last_write_seqno = 0;
	obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;

	return 0;
}

1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

1136
	return i915_gem_object_wait_rendering__tail(obj, ring);
1137 1138
}

1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = obj->ring;
1149
	unsigned reset_counter;
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

1160
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
1161 1162 1163 1164 1165 1166 1167
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1168
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1169
	mutex_unlock(&dev->struct_mutex);
1170
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
1171
	mutex_lock(&dev->struct_mutex);
1172 1173
	if (ret)
		return ret;
1174

1175
	return i915_gem_object_wait_rendering__tail(obj, ring);
1176 1177
}

1178
/**
1179 1180
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1181 1182 1183
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1184
			  struct drm_file *file)
1185 1186
{
	struct drm_i915_gem_set_domain *args = data;
1187
	struct drm_i915_gem_object *obj;
1188 1189
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1190 1191
	int ret;

1192
	/* Only handle setting domains to types used by the CPU. */
1193
	if (write_domain & I915_GEM_GPU_DOMAINS)
1194 1195
		return -EINVAL;

1196
	if (read_domains & I915_GEM_GPU_DOMAINS)
1197 1198 1199 1200 1201 1202 1203 1204
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1205
	ret = i915_mutex_lock_interruptible(dev);
1206
	if (ret)
1207
		return ret;
1208

1209
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1210
	if (&obj->base == NULL) {
1211 1212
		ret = -ENOENT;
		goto unlock;
1213
	}
1214

1215 1216 1217 1218 1219 1220 1221 1222
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
	ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
	if (ret)
		goto unref;

1223 1224
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1225 1226 1227 1228 1229 1230 1231

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1232
	} else {
1233
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1234 1235
	}

1236
unref:
1237
	drm_gem_object_unreference(&obj->base);
1238
unlock:
1239 1240 1241 1242 1243 1244 1245 1246 1247
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1248
			 struct drm_file *file)
1249 1250
{
	struct drm_i915_gem_sw_finish *args = data;
1251
	struct drm_i915_gem_object *obj;
1252 1253
	int ret = 0;

1254
	ret = i915_mutex_lock_interruptible(dev);
1255
	if (ret)
1256
		return ret;
1257

1258
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1259
	if (&obj->base == NULL) {
1260 1261
		ret = -ENOENT;
		goto unlock;
1262 1263 1264
	}

	/* Pinned buffers may be scanout, so flush the cache */
1265
	if (obj->pin_count)
1266 1267
		i915_gem_object_flush_cpu_write_domain(obj);

1268
	drm_gem_object_unreference(&obj->base);
1269
unlock:
1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1283
		    struct drm_file *file)
1284 1285 1286 1287 1288
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1289
	obj = drm_gem_object_lookup(dev, file, args->handle);
1290
	if (obj == NULL)
1291
		return -ENOENT;
1292

1293 1294 1295 1296 1297 1298 1299 1300
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1301
	addr = vm_mmap(obj->filp, 0, args->size,
1302 1303
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1304
	drm_gem_object_unreference_unlocked(obj);
1305 1306 1307 1308 1309 1310 1311 1312
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1331 1332
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1333
	drm_i915_private_t *dev_priv = dev->dev_private;
1334 1335 1336
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1337
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1338 1339 1340 1341 1342

	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1343 1344 1345
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1346

C
Chris Wilson 已提交
1347 1348
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1349 1350 1351 1352 1353 1354
	/* Access to snoopable pages through the GTT is incoherent. */
	if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
		ret = -EINVAL;
		goto unlock;
	}

1355
	/* Now bind it into the GTT if needed */
B
Ben Widawsky 已提交
1356
	ret = i915_gem_obj_ggtt_pin(obj,  0, true, false);
1357 1358
	if (ret)
		goto unlock;
1359

1360 1361 1362
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1363

1364
	ret = i915_gem_object_get_fence(obj);
1365
	if (ret)
1366
		goto unpin;
1367

1368 1369
	obj->fault_mappable = true;

1370 1371 1372
	pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
	pfn >>= PAGE_SHIFT;
	pfn += page_offset;
1373 1374 1375

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1376 1377
unpin:
	i915_gem_object_unpin(obj);
1378
unlock:
1379
	mutex_unlock(&dev->struct_mutex);
1380
out:
1381
	switch (ret) {
1382
	case -EIO:
1383 1384 1385
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
1386
		if (i915_terminally_wedged(&dev_priv->gpu_error))
1387
			return VM_FAULT_SIGBUS;
1388
	case -EAGAIN:
1389 1390 1391 1392 1393 1394 1395
		/* Give the error handler a chance to run and move the
		 * objects off the GPU active list. Next time we service the
		 * fault, we should be able to transition the page into the
		 * GTT without touching the GPU (and so avoid further
		 * EIO/EGAIN). If the GPU is wedged, then there is no issue
		 * with coherency, just lost writes.
		 */
1396
		set_need_resched();
1397 1398
	case 0:
	case -ERESTARTSYS:
1399
	case -EINTR:
1400 1401 1402 1403 1404
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1405
		return VM_FAULT_NOPAGE;
1406 1407
	case -ENOMEM:
		return VM_FAULT_OOM;
1408 1409
	case -ENOSPC:
		return VM_FAULT_SIGBUS;
1410
	default:
1411
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1412
		return VM_FAULT_SIGBUS;
1413 1414 1415
	}
}

1416 1417 1418 1419
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1420
 * Preserve the reservation of the mmapping with the DRM core code, but
1421 1422 1423 1424 1425 1426 1427 1428 1429
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1430
void
1431
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1432
{
1433 1434
	if (!obj->fault_mappable)
		return;
1435

1436 1437 1438 1439
	if (obj->base.dev->dev_mapping)
		unmap_mapping_range(obj->base.dev->dev_mapping,
				    (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
				    obj->base.size, 1);
1440

1441
	obj->fault_mappable = false;
1442 1443
}

1444
uint32_t
1445
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1446
{
1447
	uint32_t gtt_size;
1448 1449

	if (INTEL_INFO(dev)->gen >= 4 ||
1450 1451
	    tiling_mode == I915_TILING_NONE)
		return size;
1452 1453 1454

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1455
		gtt_size = 1024*1024;
1456
	else
1457
		gtt_size = 512*1024;
1458

1459 1460
	while (gtt_size < size)
		gtt_size <<= 1;
1461

1462
	return gtt_size;
1463 1464
}

1465 1466 1467 1468 1469
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1470
 * potential fence register mapping.
1471
 */
1472 1473 1474
uint32_t
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			   int tiling_mode, bool fenced)
1475 1476 1477 1478 1479
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1480
	if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
1481
	    tiling_mode == I915_TILING_NONE)
1482 1483
		return 4096;

1484 1485 1486 1487
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1488
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1489 1490
}

1491 1492 1493 1494 1495 1496 1497 1498
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

	if (obj->base.map_list.map)
		return 0;

1499 1500
	dev_priv->mm.shrinker_no_lock_stealing = true;

1501 1502
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1503
		goto out;
1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1515
		goto out;
1516 1517

	i915_gem_shrink_all(dev_priv);
1518 1519 1520 1521 1522
	ret = drm_gem_create_mmap_offset(&obj->base);
out:
	dev_priv->mm.shrinker_no_lock_stealing = false;

	return ret;
1523 1524 1525 1526 1527 1528 1529 1530 1531 1532
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	if (!obj->base.map_list.map)
		return;

	drm_gem_free_mmap_offset(&obj->base);
}

1533
int
1534 1535 1536 1537
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1538
{
1539
	struct drm_i915_private *dev_priv = dev->dev_private;
1540
	struct drm_i915_gem_object *obj;
1541 1542
	int ret;

1543
	ret = i915_mutex_lock_interruptible(dev);
1544
	if (ret)
1545
		return ret;
1546

1547
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1548
	if (&obj->base == NULL) {
1549 1550 1551
		ret = -ENOENT;
		goto unlock;
	}
1552

B
Ben Widawsky 已提交
1553
	if (obj->base.size > dev_priv->gtt.mappable_end) {
1554
		ret = -E2BIG;
1555
		goto out;
1556 1557
	}

1558
	if (obj->madv != I915_MADV_WILLNEED) {
1559
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1560 1561
		ret = -EINVAL;
		goto out;
1562 1563
	}

1564 1565 1566
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1567

1568
	*offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
1569

1570
out:
1571
	drm_gem_object_unreference(&obj->base);
1572
unlock:
1573
	mutex_unlock(&dev->struct_mutex);
1574
	return ret;
1575 1576
}

1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1601 1602 1603
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1604 1605 1606
{
	struct inode *inode;

1607
	i915_gem_object_free_mmap_offset(obj);
1608

1609 1610
	if (obj->base.filp == NULL)
		return;
1611

D
Daniel Vetter 已提交
1612 1613 1614 1615 1616
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
A
Al Viro 已提交
1617
	inode = file_inode(obj->base.filp);
D
Daniel Vetter 已提交
1618
	shmem_truncate_range(inode, 0, (loff_t)-1);
1619

D
Daniel Vetter 已提交
1620 1621
	obj->madv = __I915_MADV_PURGED;
}
1622

D
Daniel Vetter 已提交
1623 1624 1625 1626
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
1627 1628
}

1629
static void
1630
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1631
{
1632 1633
	struct sg_page_iter sg_iter;
	int ret;
1634

1635
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1636

C
Chris Wilson 已提交
1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
		i915_gem_clflush_object(obj);
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1647
	if (i915_gem_object_needs_bit17_swizzle(obj))
1648 1649
		i915_gem_object_save_bit_17_swizzle(obj);

1650 1651
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1652

1653
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
1654
		struct page *page = sg_page_iter_page(&sg_iter);
1655

1656
		if (obj->dirty)
1657
			set_page_dirty(page);
1658

1659
		if (obj->madv == I915_MADV_WILLNEED)
1660
			mark_page_accessed(page);
1661

1662
		page_cache_release(page);
1663
	}
1664
	obj->dirty = 0;
1665

1666 1667
	sg_free_table(obj->pages);
	kfree(obj->pages);
1668
}
C
Chris Wilson 已提交
1669

1670
int
1671 1672 1673 1674
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1675
	if (obj->pages == NULL)
1676 1677
		return 0;

1678 1679 1680
	if (obj->pages_pin_count)
		return -EBUSY;

1681
	BUG_ON(i915_gem_obj_bound_any(obj));
B
Ben Widawsky 已提交
1682

1683 1684 1685
	/* ->put_pages might need to allocate memory for the bit17 swizzle
	 * array, hence protect them from being reaped by removing them from gtt
	 * lists early. */
1686
	list_del(&obj->global_list);
1687

1688
	ops->put_pages(obj);
1689
	obj->pages = NULL;
1690

C
Chris Wilson 已提交
1691 1692 1693 1694 1695 1696 1697
	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

static long
1698 1699
__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
		  bool purgeable_only)
C
Chris Wilson 已提交
1700 1701 1702 1703 1704 1705
{
	struct drm_i915_gem_object *obj, *next;
	long count = 0;

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.unbound_list,
1706
				 global_list) {
1707
		if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
1708
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1709 1710 1711 1712 1713 1714
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

1715 1716 1717
	list_for_each_entry_safe(obj, next, &dev_priv->mm.bound_list,
				 global_list) {
		struct i915_vma *vma, *v;
1718 1719 1720 1721

		if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
			continue;

1722 1723 1724
		list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
			if (i915_vma_unbind(vma))
				break;
1725 1726

		if (!i915_gem_object_put_pages(obj)) {
C
Chris Wilson 已提交
1727 1728 1729 1730 1731 1732 1733 1734 1735
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	return count;
}

1736 1737 1738 1739 1740 1741
static long
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	return __i915_gem_shrink(dev_priv, target, true);
}

C
Chris Wilson 已提交
1742 1743 1744 1745 1746 1747 1748
static void
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj, *next;

	i915_gem_evict_everything(dev_priv->dev);

1749 1750
	list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
				 global_list)
1751
		i915_gem_object_put_pages(obj);
D
Daniel Vetter 已提交
1752 1753
}

1754
static int
C
Chris Wilson 已提交
1755
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1756
{
C
Chris Wilson 已提交
1757
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1758 1759
	int page_count, i;
	struct address_space *mapping;
1760 1761
	struct sg_table *st;
	struct scatterlist *sg;
1762
	struct sg_page_iter sg_iter;
1763
	struct page *page;
1764
	unsigned long last_pfn = 0;	/* suppress gcc warning */
C
Chris Wilson 已提交
1765
	gfp_t gfp;
1766

C
Chris Wilson 已提交
1767 1768 1769 1770 1771 1772 1773
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1774 1775 1776 1777
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

1778
	page_count = obj->base.size / PAGE_SIZE;
1779 1780 1781
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		sg_free_table(st);
		kfree(st);
1782
		return -ENOMEM;
1783
	}
1784

1785 1786 1787 1788 1789
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
A
Al Viro 已提交
1790
	mapping = file_inode(obj->base.filp)->i_mapping;
C
Chris Wilson 已提交
1791
	gfp = mapping_gfp_mask(mapping);
1792
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1793
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1794 1795 1796
	sg = st->sgl;
	st->nents = 0;
	for (i = 0; i < page_count; i++) {
C
Chris Wilson 已提交
1797 1798 1799 1800 1801 1802 1803 1804 1805 1806
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
1807
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
C
Chris Wilson 已提交
1808 1809 1810 1811 1812 1813 1814
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

1815
			gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1816 1817
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1818 1819 1820 1821 1822 1823 1824 1825
#ifdef CONFIG_SWIOTLB
		if (swiotlb_nr_tbl()) {
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
			sg = sg_next(sg);
			continue;
		}
#endif
1826 1827 1828 1829 1830 1831 1832 1833 1834
		if (!i || page_to_pfn(page) != last_pfn + 1) {
			if (i)
				sg = sg_next(sg);
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
		} else {
			sg->length += PAGE_SIZE;
		}
		last_pfn = page_to_pfn(page);
1835
	}
1836 1837 1838 1839
#ifdef CONFIG_SWIOTLB
	if (!swiotlb_nr_tbl())
#endif
		sg_mark_end(sg);
1840 1841
	obj->pages = st;

1842
	if (i915_gem_object_needs_bit17_swizzle(obj))
1843 1844 1845 1846 1847
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
1848 1849
	sg_mark_end(sg);
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
1850
		page_cache_release(sg_page_iter_page(&sg_iter));
1851 1852
	sg_free_table(st);
	kfree(st);
1853
	return PTR_ERR(page);
1854 1855
}

1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

1870
	if (obj->pages)
1871 1872
		return 0;

1873 1874 1875 1876 1877
	if (obj->madv != I915_MADV_WILLNEED) {
		DRM_ERROR("Attempting to obtain a purgeable object\n");
		return -EINVAL;
	}

1878 1879
	BUG_ON(obj->pages_pin_count);

1880 1881 1882 1883
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

1884
	list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
1885
	return 0;
1886 1887
}

1888
void
1889
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1890
			       struct intel_ring_buffer *ring)
1891
{
1892
	struct drm_device *dev = obj->base.dev;
1893
	struct drm_i915_private *dev_priv = dev->dev_private;
1894
	u32 seqno = intel_ring_get_seqno(ring);
1895

1896
	BUG_ON(ring == NULL);
1897 1898 1899 1900
	if (obj->ring != ring && obj->last_write_seqno) {
		/* Keep the seqno relative to the current ring */
		obj->last_write_seqno = seqno;
	}
1901
	obj->ring = ring;
1902 1903

	/* Add a reference if we're newly entering the active list. */
1904 1905 1906
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
1907
	}
1908

1909
	list_move_tail(&obj->ring_list, &ring->active_list);
1910

1911
	obj->last_read_seqno = seqno;
1912

1913
	if (obj->fenced_gpu_access) {
1914 1915
		obj->last_fenced_seqno = seqno;

1916 1917 1918 1919 1920 1921 1922 1923
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
1924 1925 1926 1927 1928
	}
}

static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1929
{
B
Ben Widawsky 已提交
1930 1931 1932
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
	struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
1933

1934
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
1935
	BUG_ON(!obj->active);
1936

B
Ben Widawsky 已提交
1937
	list_move_tail(&vma->mm_list, &ggtt_vm->inactive_list);
1938

1939
	list_del_init(&obj->ring_list);
1940 1941
	obj->ring = NULL;

1942 1943 1944 1945 1946
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
1947 1948 1949 1950 1951 1952
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
1953
}
1954

1955
static int
1956
i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
1957
{
1958 1959 1960
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int ret, i, j;
1961

1962
	/* Carefully retire all requests without writing to the rings */
1963
	for_each_ring(ring, dev_priv, i) {
1964 1965 1966
		ret = intel_ring_idle(ring);
		if (ret)
			return ret;
1967 1968
	}
	i915_gem_retire_requests(dev);
1969 1970

	/* Finally reset hw state */
1971
	for_each_ring(ring, dev_priv, i) {
1972
		intel_ring_init_seqno(ring, seqno);
1973

1974 1975 1976
		for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
			ring->sync_seqno[j] = 0;
	}
1977

1978
	return 0;
1979 1980
}

1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006
int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	if (seqno == 0)
		return -EINVAL;

	/* HWS page needs to be set less than what we
	 * will inject to ring
	 */
	ret = i915_gem_init_seqno(dev, seqno - 1);
	if (ret)
		return ret;

	/* Carefully set the last_seqno value so that wrap
	 * detection still works
	 */
	dev_priv->next_seqno = seqno;
	dev_priv->last_seqno = seqno - 1;
	if (dev_priv->last_seqno == 0)
		dev_priv->last_seqno--;

	return 0;
}

2007 2008
int
i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
2009
{
2010 2011 2012 2013
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* reserve 0 for non-seqno */
	if (dev_priv->next_seqno == 0) {
2014
		int ret = i915_gem_init_seqno(dev, 0);
2015 2016
		if (ret)
			return ret;
2017

2018 2019
		dev_priv->next_seqno = 1;
	}
2020

2021
	*seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
2022
	return 0;
2023 2024
}

2025 2026
int __i915_add_request(struct intel_ring_buffer *ring,
		       struct drm_file *file,
2027
		       struct drm_i915_gem_object *obj,
2028
		       u32 *out_seqno)
2029
{
C
Chris Wilson 已提交
2030
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
2031
	struct drm_i915_gem_request *request;
2032
	u32 request_ring_position, request_start;
2033
	int was_empty;
2034 2035
	int ret;

2036
	request_start = intel_ring_get_tail(ring);
2037 2038 2039 2040 2041 2042 2043
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
2044 2045 2046
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
2047

2048 2049 2050
	request = kmalloc(sizeof(*request), GFP_KERNEL);
	if (request == NULL)
		return -ENOMEM;
2051

2052

2053 2054 2055 2056 2057 2058 2059
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

2060
	ret = ring->add_request(ring);
2061 2062 2063 2064
	if (ret) {
		kfree(request);
		return ret;
	}
2065

2066
	request->seqno = intel_ring_get_seqno(ring);
2067
	request->ring = ring;
2068
	request->head = request_start;
2069
	request->tail = request_ring_position;
2070
	request->ctx = ring->last_context;
2071 2072 2073 2074 2075 2076 2077 2078
	request->batch_obj = obj;

	/* Whilst this request exists, batch_obj will be on the
	 * active_list, and so will hold the active reference. Only when this
	 * request is retired will the the batch_obj be moved onto the
	 * inactive_list and lose its active reference. Hence we do not need
	 * to explicitly hold another reference here.
	 */
2079 2080 2081 2082

	if (request->ctx)
		i915_gem_context_reference(request->ctx);

2083
	request->emitted_jiffies = jiffies;
2084 2085
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);
2086
	request->file_priv = NULL;
2087

C
Chris Wilson 已提交
2088 2089 2090
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2091
		spin_lock(&file_priv->mm.lock);
2092
		request->file_priv = file_priv;
2093
		list_add_tail(&request->client_list,
2094
			      &file_priv->mm.request_list);
2095
		spin_unlock(&file_priv->mm.lock);
2096
	}
2097

2098
	trace_i915_gem_request_add(ring, request->seqno);
2099
	ring->outstanding_lazy_request = 0;
C
Chris Wilson 已提交
2100

2101
	if (!dev_priv->ums.mm_suspended) {
2102 2103
		i915_queue_hangcheck(ring->dev);

2104
		if (was_empty) {
2105
			queue_delayed_work(dev_priv->wq,
2106 2107
					   &dev_priv->mm.retire_work,
					   round_jiffies_up_relative(HZ));
2108 2109
			intel_mark_busy(dev_priv->dev);
		}
B
Ben Gamari 已提交
2110
	}
2111

2112
	if (out_seqno)
2113
		*out_seqno = request->seqno;
2114
	return 0;
2115 2116
}

2117 2118
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2119
{
2120
	struct drm_i915_file_private *file_priv = request->file_priv;
2121

2122 2123
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2124

2125
	spin_lock(&file_priv->mm.lock);
2126 2127 2128 2129
	if (request->file_priv) {
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
2130
	spin_unlock(&file_priv->mm.lock);
2131 2132
}

2133 2134
static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj,
				    struct i915_address_space *vm)
2135
{
2136 2137
	if (acthd >= i915_gem_obj_offset(obj, vm) &&
	    acthd < i915_gem_obj_offset(obj, vm) + obj->base.size)
2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159
		return true;

	return false;
}

static bool i915_head_inside_request(const u32 acthd_unmasked,
				     const u32 request_start,
				     const u32 request_end)
{
	const u32 acthd = acthd_unmasked & HEAD_ADDR;

	if (request_start < request_end) {
		if (acthd >= request_start && acthd < request_end)
			return true;
	} else if (request_start > request_end) {
		if (acthd >= request_start || acthd < request_end)
			return true;
	}

	return false;
}

2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170
static struct i915_address_space *
request_to_vm(struct drm_i915_gem_request *request)
{
	struct drm_i915_private *dev_priv = request->ring->dev->dev_private;
	struct i915_address_space *vm;

	vm = &dev_priv->gtt.base;

	return vm;
}

2171 2172 2173 2174 2175 2176 2177 2178
static bool i915_request_guilty(struct drm_i915_gem_request *request,
				const u32 acthd, bool *inside)
{
	/* There is a possibility that unmasked head address
	 * pointing inside the ring, matches the batch_obj address range.
	 * However this is extremely unlikely.
	 */
	if (request->batch_obj) {
2179 2180
		if (i915_head_inside_object(acthd, request->batch_obj,
					    request_to_vm(request))) {
2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199
			*inside = true;
			return true;
		}
	}

	if (i915_head_inside_request(acthd, request->head, request->tail)) {
		*inside = false;
		return true;
	}

	return false;
}

static void i915_set_reset_status(struct intel_ring_buffer *ring,
				  struct drm_i915_gem_request *request,
				  u32 acthd)
{
	struct i915_ctx_hang_stats *hs = NULL;
	bool inside, guilty;
2200
	unsigned long offset = 0;
2201 2202 2203 2204

	/* Innocent until proven guilty */
	guilty = false;

2205 2206 2207 2208
	if (request->batch_obj)
		offset = i915_gem_obj_offset(request->batch_obj,
					     request_to_vm(request));

2209 2210
	if (ring->hangcheck.action != wait &&
	    i915_request_guilty(request, acthd, &inside)) {
2211
		DRM_ERROR("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
2212 2213
			  ring->name,
			  inside ? "inside" : "flushing",
2214
			  offset,
2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236
			  request->ctx ? request->ctx->id : 0,
			  acthd);

		guilty = true;
	}

	/* If contexts are disabled or this is the default context, use
	 * file_priv->reset_state
	 */
	if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
		hs = &request->ctx->hang_stats;
	else if (request->file_priv)
		hs = &request->file_priv->hang_stats;

	if (hs) {
		if (guilty)
			hs->batch_active++;
		else
			hs->batch_pending++;
	}
}

2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247
static void i915_gem_free_request(struct drm_i915_gem_request *request)
{
	list_del(&request->list);
	i915_gem_request_remove_from_client(request);

	if (request->ctx)
		i915_gem_context_unreference(request->ctx);

	kfree(request);
}

2248 2249
static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
				      struct intel_ring_buffer *ring)
2250
{
2251 2252 2253 2254 2255 2256
	u32 completed_seqno;
	u32 acthd;

	acthd = intel_ring_get_active_head(ring);
	completed_seqno = ring->get_seqno(ring, false);

2257 2258
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
2259

2260 2261 2262
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
2263

2264 2265 2266
		if (request->seqno > completed_seqno)
			i915_set_reset_status(ring, request, acthd);

2267
		i915_gem_free_request(request);
2268
	}
2269

2270
	while (!list_empty(&ring->active_list)) {
2271
		struct drm_i915_gem_object *obj;
2272

2273 2274 2275
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2276

2277
		i915_gem_object_move_to_inactive(obj);
2278 2279 2280
	}
}

2281
void i915_gem_restore_fences(struct drm_device *dev)
2282 2283 2284 2285
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2286
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2287
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2288

2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
		/*
		 * Commit delayed tiling changes if we have an object still
		 * attached to the fence, otherwise just clear the fence.
		 */
		if (reg->obj) {
			i915_gem_object_update_fence(reg->obj, reg,
						     reg->obj->tiling_mode);
		} else {
			i915_gem_write_fence(dev, i, NULL);
		}
2299 2300 2301
	}
}

2302
void i915_gem_reset(struct drm_device *dev)
2303
{
2304
	struct drm_i915_private *dev_priv = dev->dev_private;
2305
	struct intel_ring_buffer *ring;
2306
	int i;
2307

2308 2309
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_lists(dev_priv, ring);
2310

2311
	i915_gem_restore_fences(dev);
2312 2313 2314 2315 2316
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2317
void
C
Chris Wilson 已提交
2318
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
2319 2320 2321
{
	uint32_t seqno;

C
Chris Wilson 已提交
2322
	if (list_empty(&ring->request_list))
2323 2324
		return;

C
Chris Wilson 已提交
2325
	WARN_ON(i915_verify_lists(ring->dev));
2326

2327
	seqno = ring->get_seqno(ring, true);
2328

2329
	while (!list_empty(&ring->request_list)) {
2330 2331
		struct drm_i915_gem_request *request;

2332
		request = list_first_entry(&ring->request_list,
2333 2334 2335
					   struct drm_i915_gem_request,
					   list);

2336
		if (!i915_seqno_passed(seqno, request->seqno))
2337 2338
			break;

C
Chris Wilson 已提交
2339
		trace_i915_gem_request_retire(ring, request->seqno);
2340 2341 2342 2343 2344 2345
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
2346

2347
		i915_gem_free_request(request);
2348
	}
2349

2350 2351 2352 2353
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
2354
		struct drm_i915_gem_object *obj;
2355

2356
		obj = list_first_entry(&ring->active_list,
2357 2358
				      struct drm_i915_gem_object,
				      ring_list);
2359

2360
		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2361
			break;
2362

2363
		i915_gem_object_move_to_inactive(obj);
2364
	}
2365

C
Chris Wilson 已提交
2366 2367
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2368
		ring->irq_put(ring);
C
Chris Wilson 已提交
2369
		ring->trace_irq_seqno = 0;
2370
	}
2371

C
Chris Wilson 已提交
2372
	WARN_ON(i915_verify_lists(ring->dev));
2373 2374
}

2375 2376 2377 2378
void
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2379
	struct intel_ring_buffer *ring;
2380
	int i;
2381

2382 2383
	for_each_ring(ring, dev_priv, i)
		i915_gem_retire_requests_ring(ring);
2384 2385
}

2386
static void
2387 2388 2389 2390
i915_gem_retire_work_handler(struct work_struct *work)
{
	drm_i915_private_t *dev_priv;
	struct drm_device *dev;
2391
	struct intel_ring_buffer *ring;
2392 2393
	bool idle;
	int i;
2394 2395 2396 2397 2398

	dev_priv = container_of(work, drm_i915_private_t,
				mm.retire_work.work);
	dev = dev_priv->dev;

2399 2400
	/* Come back later if the device is busy... */
	if (!mutex_trylock(&dev->struct_mutex)) {
2401 2402
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2403 2404
		return;
	}
2405

2406
	i915_gem_retire_requests(dev);
2407

2408 2409
	/* Send a periodic flush down the ring so we don't hold onto GEM
	 * objects indefinitely.
2410
	 */
2411
	idle = true;
2412
	for_each_ring(ring, dev_priv, i) {
2413
		if (ring->gpu_caches_dirty)
2414
			i915_add_request(ring, NULL);
2415 2416

		idle &= list_empty(&ring->request_list);
2417 2418
	}

2419
	if (!dev_priv->ums.mm_suspended && !idle)
2420 2421
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2422 2423
	if (idle)
		intel_mark_idle(dev);
2424

2425 2426 2427
	mutex_unlock(&dev->struct_mutex);
}

2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2439
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2440 2441 2442 2443 2444 2445 2446 2447 2448
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
2474
	drm_i915_private_t *dev_priv = dev->dev_private;
2475 2476 2477
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2478
	struct timespec timeout_stack, *timeout = NULL;
2479
	unsigned reset_counter;
2480 2481 2482
	u32 seqno = 0;
	int ret = 0;

2483 2484 2485 2486
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2498 2499
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2500 2501 2502 2503
	if (ret)
		goto out;

	if (obj->active) {
2504
		seqno = obj->last_read_seqno;
2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
2520
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
2521 2522
	mutex_unlock(&dev->struct_mutex);

2523
	ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
2524
	if (timeout)
2525
		args->timeout_ns = timespec_to_ns(timeout);
2526 2527 2528 2529 2530 2531 2532 2533
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2557
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2558
		return i915_gem_object_wait_rendering(obj, false);
2559 2560 2561

	idx = intel_ring_sync_index(from, to);

2562
	seqno = obj->last_read_seqno;
2563 2564 2565
	if (seqno <= from->sync_seqno[idx])
		return 0;

2566 2567 2568
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2569

2570
	ret = to->sync_to(to, from, seqno);
2571
	if (!ret)
2572 2573 2574 2575 2576
		/* We use last_read_seqno because sync_to()
		 * might have just caused seqno wrap under
		 * the radar.
		 */
		from->sync_seqno[idx] = obj->last_read_seqno;
2577

2578
	return ret;
2579 2580
}

2581 2582 2583 2584 2585 2586 2587
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2588 2589 2590
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2591 2592 2593
	/* Wait for any direct GTT access to complete */
	mb();

2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2605
int i915_vma_unbind(struct i915_vma *vma)
2606
{
2607
	struct drm_i915_gem_object *obj = vma->obj;
2608
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2609
	int ret;
2610

2611
	if (list_empty(&vma->vma_link))
2612 2613
		return 0;

2614 2615
	if (obj->pin_count)
		return -EBUSY;
2616

2617 2618
	BUG_ON(obj->pages == NULL);

2619
	ret = i915_gem_object_finish_gpu(obj);
2620
	if (ret)
2621 2622 2623 2624 2625 2626
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2627
	i915_gem_object_finish_gtt(obj);
2628

2629
	/* release the fence reg _after_ flushing */
2630
	ret = i915_gem_object_put_fence(obj);
2631
	if (ret)
2632
		return ret;
2633

2634
	trace_i915_vma_unbind(vma);
C
Chris Wilson 已提交
2635

2636 2637
	if (obj->has_global_gtt_mapping)
		i915_gem_gtt_unbind_object(obj);
2638 2639 2640 2641
	if (obj->has_aliasing_ppgtt_mapping) {
		i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
2642
	i915_gem_gtt_finish_object(obj);
B
Ben Widawsky 已提交
2643
	i915_gem_object_unpin_pages(obj);
2644

B
Ben Widawsky 已提交
2645
	list_del(&vma->mm_list);
2646
	/* Avoid an unnecessary call to unbind on rebind. */
2647 2648
	if (i915_is_ggtt(vma->vm))
		obj->map_and_fenceable = true;
2649

B
Ben Widawsky 已提交
2650 2651 2652 2653 2654 2655 2656 2657 2658
	drm_mm_remove_node(&vma->node);
	i915_gem_vma_destroy(vma);

	/* Since the unbound list is global, only move to that list if
	 * no more VMAs exist.
	 * NB: Until we have real VMAs there will only ever be one */
	WARN_ON(!list_empty(&obj->vma_list));
	if (list_empty(&obj->vma_list))
		list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2659

2660
	return 0;
2661 2662
}

2663 2664 2665 2666 2667 2668 2669 2670 2671
/**
 * Unbinds an object from the global GTT aperture.
 */
int
i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	struct i915_address_space *ggtt = &dev_priv->gtt.base;

2672
	if (!i915_gem_obj_ggtt_bound(obj))
2673 2674 2675 2676 2677 2678 2679 2680 2681 2682
		return 0;

	if (obj->pin_count)
		return -EBUSY;

	BUG_ON(obj->pages == NULL);

	return i915_vma_unbind(i915_gem_obj_to_vma(obj, ggtt));
}

2683
int i915_gpu_idle(struct drm_device *dev)
2684 2685
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2686
	struct intel_ring_buffer *ring;
2687
	int ret, i;
2688 2689

	/* Flush everything onto the inactive list. */
2690
	for_each_ring(ring, dev_priv, i) {
2691 2692 2693 2694
		ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
		if (ret)
			return ret;

2695
		ret = intel_ring_idle(ring);
2696 2697 2698
		if (ret)
			return ret;
	}
2699

2700
	return 0;
2701 2702
}

2703 2704
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2705 2706
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2707 2708
	int fence_reg;
	int fence_pitch_shift;
2709

2710 2711 2712 2713 2714 2715 2716 2717
	if (INTEL_INFO(dev)->gen >= 6) {
		fence_reg = FENCE_REG_SANDYBRIDGE_0;
		fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
	} else {
		fence_reg = FENCE_REG_965_0;
		fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
	}

2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731
	fence_reg += reg * 8;

	/* To w/a incoherency with non-atomic 64-bit register updates,
	 * we split the 64-bit update into two 32-bit writes. In order
	 * for a partial fence not to be evaluated between writes, we
	 * precede the update with write to turn off the fence register,
	 * and only enable the fence as the last step.
	 *
	 * For extra levels of paranoia, we make sure each step lands
	 * before applying the next step.
	 */
	I915_WRITE(fence_reg, 0);
	POSTING_READ(fence_reg);

2732
	if (obj) {
2733
		u32 size = i915_gem_obj_ggtt_size(obj);
2734
		uint64_t val;
2735

2736
		val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
2737
				 0xfffff000) << 32;
2738
		val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
2739
		val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
2740 2741 2742
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
2743

2744 2745 2746 2747 2748 2749 2750 2751 2752
		I915_WRITE(fence_reg + 4, val >> 32);
		POSTING_READ(fence_reg + 4);

		I915_WRITE(fence_reg + 0, val);
		POSTING_READ(fence_reg);
	} else {
		I915_WRITE(fence_reg + 4, 0);
		POSTING_READ(fence_reg + 4);
	}
2753 2754
}

2755 2756
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2757 2758
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2759
	u32 val;
2760

2761
	if (obj) {
2762
		u32 size = i915_gem_obj_ggtt_size(obj);
2763 2764
		int pitch_val;
		int tile_width;
2765

2766
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
2767
		     (size & -size) != size ||
2768 2769 2770
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
2771

2772 2773 2774 2775 2776 2777 2778 2779 2780
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

2781
		val = i915_gem_obj_ggtt_offset(obj);
2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2797 2798
}

2799 2800
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2801 2802 2803 2804
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t val;

2805
	if (obj) {
2806
		u32 size = i915_gem_obj_ggtt_size(obj);
2807
		uint32_t pitch_val;
2808

2809
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
2810
		     (size & -size) != size ||
2811 2812 2813
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
		     i915_gem_obj_ggtt_offset(obj), size);
2814

2815 2816
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2817

2818
		val = i915_gem_obj_ggtt_offset(obj);
2819 2820 2821 2822 2823 2824 2825
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2826

2827 2828 2829 2830
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

2831 2832 2833 2834 2835
inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
{
	return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
}

2836 2837 2838
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
2839 2840 2841 2842 2843 2844 2845 2846
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
		mb();

2847 2848 2849 2850
	WARN(obj && (!obj->stride || !obj->tiling_mode),
	     "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
	     obj->stride, obj->tiling_mode);

2851 2852
	switch (INTEL_INFO(dev)->gen) {
	case 7:
2853
	case 6:
2854 2855 2856 2857
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
2858
	default: BUG();
2859
	}
2860 2861 2862 2863 2864 2865

	/* And similarly be paranoid that no direct access to this region
	 * is reordered to before the fence is installed.
	 */
	if (i915_gem_object_needs_mb(obj))
		mb();
2866 2867
}

2868 2869 2870 2871 2872 2873 2874 2875 2876 2877
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
2878
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2879 2880 2881
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2882 2883

	if (enable) {
2884
		obj->fence_reg = reg;
2885 2886 2887 2888 2889 2890 2891
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
2892
	obj->fence_dirty = false;
2893 2894
}

2895
static int
2896
i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
2897
{
2898
	if (obj->last_fenced_seqno) {
2899
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
2900 2901
		if (ret)
			return ret;
2902 2903 2904 2905

		obj->last_fenced_seqno = 0;
	}

2906
	obj->fenced_gpu_access = false;
2907 2908 2909 2910 2911 2912
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
2913
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2914
	struct drm_i915_fence_reg *fence;
2915 2916
	int ret;

2917
	ret = i915_gem_object_wait_fence(obj);
2918 2919 2920
	if (ret)
		return ret;

2921 2922
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
2923

2924 2925
	fence = &dev_priv->fence_regs[obj->fence_reg];

2926
	i915_gem_object_fence_lost(obj);
2927
	i915_gem_object_update_fence(obj, fence, false);
2928 2929 2930 2931 2932

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
2933
i915_find_fence_reg(struct drm_device *dev)
2934 2935
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
2936
	struct drm_i915_fence_reg *reg, *avail;
2937
	int i;
2938 2939

	/* First try to find a free reg */
2940
	avail = NULL;
2941 2942 2943
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
2944
			return reg;
2945

2946
		if (!reg->pin_count)
2947
			avail = reg;
2948 2949
	}

2950 2951
	if (avail == NULL)
		return NULL;
2952 2953

	/* None available, try to steal one or wait for a user to finish */
2954
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
2955
		if (reg->pin_count)
2956 2957
			continue;

C
Chris Wilson 已提交
2958
		return reg;
2959 2960
	}

C
Chris Wilson 已提交
2961
	return NULL;
2962 2963
}

2964
/**
2965
 * i915_gem_object_get_fence - set up fencing for an object
2966 2967 2968 2969 2970 2971 2972 2973 2974
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
2975 2976
 *
 * For an untiled surface, this removes any existing fence.
2977
 */
2978
int
2979
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
2980
{
2981
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
2982
	struct drm_i915_private *dev_priv = dev->dev_private;
2983
	bool enable = obj->tiling_mode != I915_TILING_NONE;
2984
	struct drm_i915_fence_reg *reg;
2985
	int ret;
2986

2987 2988 2989
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
2990
	if (obj->fence_dirty) {
2991
		ret = i915_gem_object_wait_fence(obj);
2992 2993 2994
		if (ret)
			return ret;
	}
2995

2996
	/* Just update our place in the LRU if our fence is getting reused. */
2997 2998
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
2999
		if (!obj->fence_dirty) {
3000 3001 3002 3003 3004 3005 3006 3007
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
		if (reg == NULL)
			return -EDEADLK;
3008

3009 3010 3011
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

3012
			ret = i915_gem_object_wait_fence(old);
3013 3014 3015
			if (ret)
				return ret;

3016
			i915_gem_object_fence_lost(old);
3017
		}
3018
	} else
3019 3020
		return 0;

3021 3022
	i915_gem_object_update_fence(obj, reg, enable);

3023
	return 0;
3024 3025
}

3026 3027 3028 3029 3030 3031 3032 3033
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
3034
	 * crossing memory domains and dying.
3035 3036 3037 3038
	 */
	if (HAS_LLC(dev))
		return true;

3039
	if (!drm_mm_node_allocated(gtt_space))
3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

3063
	list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
3064 3065 3066 3067 3068 3069 3070 3071
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
3072 3073
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3074 3075 3076 3077 3078 3079 3080 3081 3082 3083
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
3084 3085
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3086 3087 3088 3089 3090 3091 3092 3093 3094 3095
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

3096 3097 3098 3099
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
3100 3101 3102 3103 3104
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
			   bool map_and_fenceable,
			   bool nonblocking)
3105
{
3106
	struct drm_device *dev = obj->base.dev;
3107
	drm_i915_private_t *dev_priv = dev->dev_private;
3108
	u32 size, fence_size, fence_alignment, unfenced_alignment;
3109
	bool mappable, fenceable;
3110 3111
	size_t gtt_max =
		map_and_fenceable ? dev_priv->gtt.mappable_end : vm->total;
B
Ben Widawsky 已提交
3112
	struct i915_vma *vma;
3113
	int ret;
3114

B
Ben Widawsky 已提交
3115 3116 3117
	if (WARN_ON(!list_empty(&obj->vma_list)))
		return -EBUSY;

3118 3119 3120 3121 3122
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
3123
						     obj->tiling_mode, true);
3124
	unfenced_alignment =
3125
		i915_gem_get_gtt_alignment(dev,
3126
						    obj->base.size,
3127
						    obj->tiling_mode, false);
3128

3129
	if (alignment == 0)
3130 3131
		alignment = map_and_fenceable ? fence_alignment :
						unfenced_alignment;
3132
	if (map_and_fenceable && alignment & (fence_alignment - 1)) {
3133 3134 3135 3136
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

3137
	size = map_and_fenceable ? fence_size : obj->base.size;
3138

3139 3140 3141
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
3142
	if (obj->base.size > gtt_max) {
3143
		DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
3144 3145
			  obj->base.size,
			  map_and_fenceable ? "mappable" : "total",
3146
			  gtt_max);
3147 3148 3149
		return -E2BIG;
	}

3150
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
3151 3152 3153
	if (ret)
		return ret;

3154 3155
	i915_gem_object_pin_pages(obj);

3156 3157 3158 3159 3160
	/* FIXME: For now we only ever use 1 VMA per object */
	BUG_ON(!i915_is_ggtt(vm));
	WARN_ON(!list_empty(&obj->vma_list));

	vma = i915_gem_vma_create(obj, vm);
3161
	if (IS_ERR(vma)) {
3162 3163
		ret = PTR_ERR(vma);
		goto err_unpin;
B
Ben Widawsky 已提交
3164 3165
	}

3166
search_free:
3167
	ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3168 3169
						  size, alignment,
						  obj->cache_level, 0, gtt_max);
3170
	if (ret) {
3171
		ret = i915_gem_evict_something(dev, vm, size, alignment,
3172
					       obj->cache_level,
3173 3174
					       map_and_fenceable,
					       nonblocking);
3175 3176
		if (ret == 0)
			goto search_free;
3177

3178
		goto err_free_vma;
3179
	}
B
Ben Widawsky 已提交
3180
	if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
3181
					      obj->cache_level))) {
B
Ben Widawsky 已提交
3182
		ret = -EINVAL;
3183
		goto err_remove_node;
3184 3185
	}

3186
	ret = i915_gem_gtt_prepare_object(obj);
B
Ben Widawsky 已提交
3187
	if (ret)
3188
		goto err_remove_node;
3189

3190
	list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
B
Ben Widawsky 已提交
3191
	list_add_tail(&vma->mm_list, &vm->inactive_list);
3192

3193
	fenceable =
3194
		i915_is_ggtt(vm) &&
3195 3196
		i915_gem_obj_ggtt_size(obj) == fence_size &&
		(i915_gem_obj_ggtt_offset(obj) & (fence_alignment - 1)) == 0;
3197

3198 3199 3200
	mappable =
		i915_is_ggtt(vm) &&
		vma->node.start + obj->base.size <= dev_priv->gtt.mappable_end;
3201

3202 3203 3204
	/* Map and fenceable only changes if the VM is the global GGTT */
	if (i915_is_ggtt(vm))
		obj->map_and_fenceable = mappable && fenceable;
3205

3206
	trace_i915_vma_bind(vma, map_and_fenceable);
3207
	i915_gem_verify_gtt(dev);
3208
	return 0;
B
Ben Widawsky 已提交
3209

3210
err_remove_node:
3211
	drm_mm_remove_node(&vma->node);
3212
err_free_vma:
B
Ben Widawsky 已提交
3213
	i915_gem_vma_destroy(vma);
3214
err_unpin:
B
Ben Widawsky 已提交
3215 3216
	i915_gem_object_unpin_pages(obj);
	return ret;
3217 3218 3219
}

void
3220
i915_gem_clflush_object(struct drm_i915_gem_object *obj)
3221 3222 3223 3224 3225
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
3226
	if (obj->pages == NULL)
3227 3228
		return;

3229 3230 3231 3232 3233 3234 3235
	/*
	 * Stolen memory is always coherent with the GPU as it is explicitly
	 * marked as wc by the system, or the system is cache-coherent.
	 */
	if (obj->stolen)
		return;

3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
	if (obj->cache_level != I915_CACHE_NONE)
		return;

C
Chris Wilson 已提交
3247
	trace_i915_gem_object_clflush(obj);
3248

3249
	drm_clflush_sg(obj->pages);
3250 3251 3252 3253
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3254
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3255
{
C
Chris Wilson 已提交
3256 3257
	uint32_t old_write_domain;

3258
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3259 3260
		return;

3261
	/* No actual flushing is required for the GTT write domain.  Writes
3262 3263
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3264 3265 3266 3267
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3268
	 */
3269 3270
	wmb();

3271 3272
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3273 3274

	trace_i915_gem_object_change_domain(obj,
3275
					    obj->base.read_domains,
C
Chris Wilson 已提交
3276
					    old_write_domain);
3277 3278 3279 3280
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3281
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
3282
{
C
Chris Wilson 已提交
3283
	uint32_t old_write_domain;
3284

3285
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3286 3287 3288
		return;

	i915_gem_clflush_object(obj);
3289
	i915_gem_chipset_flush(obj->base.dev);
3290 3291
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3292 3293

	trace_i915_gem_object_change_domain(obj,
3294
					    obj->base.read_domains,
C
Chris Wilson 已提交
3295
					    old_write_domain);
3296 3297
}

3298 3299 3300 3301 3302 3303
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3304
int
3305
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3306
{
3307
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3308
	uint32_t old_write_domain, old_read_domains;
3309
	int ret;
3310

3311
	/* Not valid to be called on unbound objects. */
3312
	if (!i915_gem_obj_bound_any(obj))
3313 3314
		return -EINVAL;

3315 3316 3317
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3318
	ret = i915_gem_object_wait_rendering(obj, !write);
3319 3320 3321
	if (ret)
		return ret;

3322
	i915_gem_object_flush_cpu_write_domain(obj);
C
Chris Wilson 已提交
3323

3324 3325 3326 3327 3328 3329 3330
	/* Serialise direct access to this object with the barriers for
	 * coherent writes from the GPU, by effectively invalidating the
	 * GTT domain upon first access.
	 */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		mb();

3331 3332
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3333

3334 3335 3336
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3337 3338
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3339
	if (write) {
3340 3341 3342
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3343 3344
	}

C
Chris Wilson 已提交
3345 3346 3347 3348
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3349
	/* And bump the LRU for this access */
B
Ben Widawsky 已提交
3350 3351 3352 3353 3354 3355 3356 3357
	if (i915_gem_object_is_inactive(obj)) {
		struct i915_vma *vma = i915_gem_obj_to_vma(obj,
							   &dev_priv->gtt.base);
		if (vma)
			list_move_tail(&vma->mm_list,
				       &dev_priv->gtt.base.inactive_list);

	}
3358

3359 3360 3361
	return 0;
}

3362 3363 3364
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3365 3366
	struct drm_device *dev = obj->base.dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
3367
	struct i915_vma *vma;
3368 3369 3370 3371 3372 3373 3374 3375 3376 3377
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

	if (obj->pin_count) {
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3378 3379
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
3380
			ret = i915_vma_unbind(vma);
3381 3382 3383 3384 3385
			if (ret)
				return ret;

			break;
		}
3386 3387
	}

3388
	if (i915_gem_obj_bound_any(obj)) {
3389 3390 3391 3392 3393 3394 3395 3396 3397 3398
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3399
		if (INTEL_INFO(dev)->gen < 6) {
3400 3401 3402 3403 3404
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3405 3406
		if (obj->has_global_gtt_mapping)
			i915_gem_gtt_bind_object(obj, cache_level);
3407 3408 3409
		if (obj->has_aliasing_ppgtt_mapping)
			i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
					       obj, cache_level);
3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434
	}

	if (cache_level == I915_CACHE_NONE) {
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
		WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

3435 3436
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		vma->node.color = cache_level;
3437
	obj->cache_level = cache_level;
3438
	i915_gem_verify_gtt(dev);
3439 3440 3441
	return 0;
}

B
Ben Widawsky 已提交
3442 3443
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3444
{
B
Ben Widawsky 已提交
3445
	struct drm_i915_gem_caching *args = data;
3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

B
Ben Widawsky 已提交
3459
	args->caching = obj->cache_level != I915_CACHE_NONE;
3460 3461 3462 3463 3464 3465 3466

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3467 3468
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3469
{
B
Ben Widawsky 已提交
3470
	struct drm_i915_gem_caching *args = data;
3471 3472 3473 3474
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3475 3476
	switch (args->caching) {
	case I915_CACHING_NONE:
3477 3478
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3479
	case I915_CACHING_CACHED:
3480 3481 3482 3483 3484 3485
		level = I915_CACHE_LLC;
		break;
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3486 3487 3488 3489
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3504
/*
3505 3506 3507
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3508 3509
 */
int
3510 3511
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3512
				     struct intel_ring_buffer *pipelined)
3513
{
3514
	u32 old_read_domains, old_write_domain;
3515 3516
	int ret;

3517
	if (pipelined != obj->ring) {
3518 3519
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3520 3521 3522
			return ret;
	}

3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
	ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
	if (ret)
		return ret;

3536 3537 3538 3539
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
B
Ben Widawsky 已提交
3540
	ret = i915_gem_obj_ggtt_pin(obj, alignment, true, false);
3541 3542 3543
	if (ret)
		return ret;

3544 3545
	i915_gem_object_flush_cpu_write_domain(obj);

3546
	old_write_domain = obj->base.write_domain;
3547
	old_read_domains = obj->base.read_domains;
3548 3549 3550 3551

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3552
	obj->base.write_domain = 0;
3553
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3554 3555 3556

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3557
					    old_write_domain);
3558 3559 3560 3561

	return 0;
}

3562
int
3563
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3564
{
3565 3566
	int ret;

3567
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3568 3569
		return 0;

3570
	ret = i915_gem_object_wait_rendering(obj, false);
3571 3572 3573
	if (ret)
		return ret;

3574 3575
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3576
	return 0;
3577 3578
}

3579 3580 3581 3582 3583 3584
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3585
int
3586
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3587
{
C
Chris Wilson 已提交
3588
	uint32_t old_write_domain, old_read_domains;
3589 3590
	int ret;

3591 3592 3593
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3594
	ret = i915_gem_object_wait_rendering(obj, !write);
3595 3596 3597
	if (ret)
		return ret;

3598
	i915_gem_object_flush_gtt_write_domain(obj);
3599

3600 3601
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3602

3603
	/* Flush the CPU cache if it's still invalid. */
3604
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3605 3606
		if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
			i915_gem_clflush_object(obj);
3607

3608
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3609 3610 3611 3612 3613
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3614
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3615 3616 3617 3618 3619

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3620 3621
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3622
	}
3623

C
Chris Wilson 已提交
3624 3625 3626 3627
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3628 3629 3630
	return 0;
}

3631 3632 3633
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3634 3635 3636 3637
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3638 3639 3640
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3641
static int
3642
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3643
{
3644 3645
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3646
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3647 3648
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
3649
	unsigned reset_counter;
3650 3651
	u32 seqno = 0;
	int ret;
3652

3653 3654 3655 3656 3657 3658 3659
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
	if (ret)
		return ret;

	ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
	if (ret)
		return ret;
3660

3661
	spin_lock(&file_priv->mm.lock);
3662
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3663 3664
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3665

3666 3667
		ring = request->ring;
		seqno = request->seqno;
3668
	}
3669
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
3670
	spin_unlock(&file_priv->mm.lock);
3671

3672 3673
	if (seqno == 0)
		return 0;
3674

3675
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
3676 3677
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3678 3679 3680 3681

	return ret;
}

3682
int
3683
i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
3684
		    struct i915_address_space *vm,
3685
		    uint32_t alignment,
3686 3687
		    bool map_and_fenceable,
		    bool nonblocking)
3688
{
3689
	struct i915_vma *vma;
3690 3691
	int ret;

3692 3693
	if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
		return -EBUSY;
3694

3695 3696 3697 3698 3699 3700 3701
	WARN_ON(map_and_fenceable && !i915_is_ggtt(vm));

	vma = i915_gem_obj_to_vma(obj, vm);

	if (vma) {
		if ((alignment &&
		     vma->node.start & (alignment - 1)) ||
3702 3703
		    (map_and_fenceable && !obj->map_and_fenceable)) {
			WARN(obj->pin_count,
3704
			     "bo is already pinned with incorrect alignment:"
3705
			     " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
3706
			     " obj->map_and_fenceable=%d\n",
3707
			     i915_gem_obj_offset(obj, vm), alignment,
3708
			     map_and_fenceable,
3709
			     obj->map_and_fenceable);
3710
			ret = i915_vma_unbind(vma);
3711 3712 3713 3714 3715
			if (ret)
				return ret;
		}
	}

3716
	if (!i915_gem_obj_bound(obj, vm)) {
3717 3718
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;

3719 3720 3721
		ret = i915_gem_object_bind_to_vm(obj, vm, alignment,
						 map_and_fenceable,
						 nonblocking);
3722
		if (ret)
3723
			return ret;
3724 3725 3726

		if (!dev_priv->mm.aliasing_ppgtt)
			i915_gem_gtt_bind_object(obj, obj->cache_level);
3727
	}
J
Jesse Barnes 已提交
3728

3729 3730 3731
	if (!obj->has_global_gtt_mapping && map_and_fenceable)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

3732
	obj->pin_count++;
3733
	obj->pin_mappable |= map_and_fenceable;
3734 3735 3736 3737 3738

	return 0;
}

void
3739
i915_gem_object_unpin(struct drm_i915_gem_object *obj)
3740
{
3741
	BUG_ON(obj->pin_count == 0);
3742
	BUG_ON(!i915_gem_obj_bound_any(obj));
3743

3744
	if (--obj->pin_count == 0)
3745
		obj->pin_mappable = false;
3746 3747 3748 3749
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3750
		   struct drm_file *file)
3751 3752
{
	struct drm_i915_gem_pin *args = data;
3753
	struct drm_i915_gem_object *obj;
3754 3755
	int ret;

3756 3757 3758
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3759

3760
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3761
	if (&obj->base == NULL) {
3762 3763
		ret = -ENOENT;
		goto unlock;
3764 3765
	}

3766
	if (obj->madv != I915_MADV_WILLNEED) {
C
Chris Wilson 已提交
3767
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
3768 3769
		ret = -EINVAL;
		goto out;
3770 3771
	}

3772
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
J
Jesse Barnes 已提交
3773 3774
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3775 3776
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3777 3778
	}

3779
	if (obj->user_pin_count == 0) {
B
Ben Widawsky 已提交
3780
		ret = i915_gem_obj_ggtt_pin(obj, args->alignment, true, false);
3781 3782
		if (ret)
			goto out;
3783 3784
	}

3785 3786 3787
	obj->user_pin_count++;
	obj->pin_filp = file;

3788 3789 3790
	/* XXX - flush the CPU caches for pinned objects
	 * as the X server doesn't manage domains yet
	 */
3791
	i915_gem_object_flush_cpu_write_domain(obj);
3792
	args->offset = i915_gem_obj_ggtt_offset(obj);
3793
out:
3794
	drm_gem_object_unreference(&obj->base);
3795
unlock:
3796
	mutex_unlock(&dev->struct_mutex);
3797
	return ret;
3798 3799 3800 3801
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3802
		     struct drm_file *file)
3803 3804
{
	struct drm_i915_gem_pin *args = data;
3805
	struct drm_i915_gem_object *obj;
3806
	int ret;
3807

3808 3809 3810
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3811

3812
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3813
	if (&obj->base == NULL) {
3814 3815
		ret = -ENOENT;
		goto unlock;
3816
	}
3817

3818
	if (obj->pin_filp != file) {
J
Jesse Barnes 已提交
3819 3820
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3821 3822
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3823
	}
3824 3825 3826
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
J
Jesse Barnes 已提交
3827 3828
		i915_gem_object_unpin(obj);
	}
3829

3830
out:
3831
	drm_gem_object_unreference(&obj->base);
3832
unlock:
3833
	mutex_unlock(&dev->struct_mutex);
3834
	return ret;
3835 3836 3837 3838
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3839
		    struct drm_file *file)
3840 3841
{
	struct drm_i915_gem_busy *args = data;
3842
	struct drm_i915_gem_object *obj;
3843 3844
	int ret;

3845
	ret = i915_mutex_lock_interruptible(dev);
3846
	if (ret)
3847
		return ret;
3848

3849
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3850
	if (&obj->base == NULL) {
3851 3852
		ret = -ENOENT;
		goto unlock;
3853
	}
3854

3855 3856 3857 3858
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
3859
	 */
3860
	ret = i915_gem_object_flush_active(obj);
3861

3862
	args->busy = obj->active;
3863 3864 3865 3866
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
3867

3868
	drm_gem_object_unreference(&obj->base);
3869
unlock:
3870
	mutex_unlock(&dev->struct_mutex);
3871
	return ret;
3872 3873 3874 3875 3876 3877
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
3878
	return i915_gem_ring_throttle(dev, file_priv);
3879 3880
}

3881 3882 3883 3884 3885
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
3886
	struct drm_i915_gem_object *obj;
3887
	int ret;
3888 3889 3890 3891 3892 3893 3894 3895 3896

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

3897 3898 3899 3900
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3901
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
3902
	if (&obj->base == NULL) {
3903 3904
		ret = -ENOENT;
		goto unlock;
3905 3906
	}

3907
	if (obj->pin_count) {
3908 3909
		ret = -EINVAL;
		goto out;
3910 3911
	}

3912 3913
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
3914

C
Chris Wilson 已提交
3915 3916
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
3917 3918
		i915_gem_object_truncate(obj);

3919
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
3920

3921
out:
3922
	drm_gem_object_unreference(&obj->base);
3923
unlock:
3924
	mutex_unlock(&dev->struct_mutex);
3925
	return ret;
3926 3927
}

3928 3929
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
3930
{
3931
	INIT_LIST_HEAD(&obj->global_list);
3932 3933
	INIT_LIST_HEAD(&obj->ring_list);
	INIT_LIST_HEAD(&obj->exec_list);
B
Ben Widawsky 已提交
3934
	INIT_LIST_HEAD(&obj->vma_list);
3935

3936 3937
	obj->ops = ops;

3938 3939 3940 3941 3942 3943 3944 3945
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

3946 3947 3948 3949 3950
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

3951 3952
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
3953
{
3954
	struct drm_i915_gem_object *obj;
3955
	struct address_space *mapping;
D
Daniel Vetter 已提交
3956
	gfp_t mask;
3957

3958
	obj = i915_gem_object_alloc(dev);
3959 3960
	if (obj == NULL)
		return NULL;
3961

3962
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3963
		i915_gem_object_free(obj);
3964 3965
		return NULL;
	}
3966

3967 3968 3969 3970 3971 3972 3973
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

A
Al Viro 已提交
3974
	mapping = file_inode(obj->base.filp)->i_mapping;
3975
	mapping_set_gfp_mask(mapping, mask);
3976

3977
	i915_gem_object_init(obj, &i915_gem_object_ops);
3978

3979 3980
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3981

3982 3983
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

3999 4000
	trace_i915_gem_object_create(obj);

4001
	return obj;
4002 4003 4004 4005 4006
}

int i915_gem_init_object(struct drm_gem_object *obj)
{
	BUG();
4007

4008 4009 4010
	return 0;
}

4011
void i915_gem_free_object(struct drm_gem_object *gem_obj)
4012
{
4013
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4014
	struct drm_device *dev = obj->base.dev;
4015
	drm_i915_private_t *dev_priv = dev->dev_private;
4016
	struct i915_vma *vma, *next;
4017

4018 4019
	trace_i915_gem_object_destroy(obj);

4020 4021 4022 4023
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

	obj->pin_count = 0;
4024 4025 4026 4027 4028 4029 4030
	/* NB: 0 or 1 elements */
	WARN_ON(!list_empty(&obj->vma_list) &&
		!list_is_singular(&obj->vma_list));
	list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
		int ret = i915_vma_unbind(vma);
		if (WARN_ON(ret == -ERESTARTSYS)) {
			bool was_interruptible;
4031

4032 4033
			was_interruptible = dev_priv->mm.interruptible;
			dev_priv->mm.interruptible = false;
4034

4035
			WARN_ON(i915_vma_unbind(vma));
4036

4037 4038
			dev_priv->mm.interruptible = was_interruptible;
		}
4039 4040
	}

B
Ben Widawsky 已提交
4041 4042 4043 4044 4045
	/* Stolen objects don't hold a ref, but do hold pin count. Fix that up
	 * before progressing. */
	if (obj->stolen)
		i915_gem_object_unpin_pages(obj);

B
Ben Widawsky 已提交
4046 4047
	if (WARN_ON(obj->pages_pin_count))
		obj->pages_pin_count = 0;
4048
	i915_gem_object_put_pages(obj);
4049
	i915_gem_object_free_mmap_offset(obj);
4050
	i915_gem_object_release_stolen(obj);
4051

4052 4053
	BUG_ON(obj->pages);

4054 4055
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
4056

4057 4058
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
4059

4060
	kfree(obj->bit_17);
4061
	i915_gem_object_free(obj);
4062 4063
}

B
Ben Widawsky 已提交
4064 4065 4066 4067 4068 4069 4070 4071
struct i915_vma *i915_gem_vma_create(struct drm_i915_gem_object *obj,
				     struct i915_address_space *vm)
{
	struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);

	INIT_LIST_HEAD(&vma->vma_link);
B
Ben Widawsky 已提交
4072
	INIT_LIST_HEAD(&vma->mm_list);
B
Ben Widawsky 已提交
4073 4074 4075
	vma->vm = vm;
	vma->obj = obj;

4076 4077 4078 4079 4080 4081
	/* Keep GGTT vmas first to make debug easier */
	if (i915_is_ggtt(vm))
		list_add(&vma->vma_link, &obj->vma_list);
	else
		list_add_tail(&vma->vma_link, &obj->vma_list);

B
Ben Widawsky 已提交
4082 4083 4084 4085 4086 4087
	return vma;
}

void i915_gem_vma_destroy(struct i915_vma *vma)
{
	WARN_ON(vma->node.allocated);
4088
	list_del(&vma->vma_link);
B
Ben Widawsky 已提交
4089 4090 4091
	kfree(vma);
}

4092 4093 4094 4095 4096
int
i915_gem_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
4097

4098
	if (dev_priv->ums.mm_suspended) {
4099 4100
		mutex_unlock(&dev->struct_mutex);
		return 0;
4101 4102
	}

4103
	ret = i915_gpu_idle(dev);
4104 4105
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
4106
		return ret;
4107
	}
4108
	i915_gem_retire_requests(dev);
4109

4110
	/* Under UMS, be paranoid and evict. */
4111
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
4112
		i915_gem_evict_everything(dev);
4113

4114
	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
4115 4116

	i915_kernel_lost_context(dev);
4117
	i915_gem_cleanup_ringbuffer(dev);
4118 4119 4120 4121

	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

4122 4123 4124
	return 0;
}

B
Ben Widawsky 已提交
4125 4126 4127 4128 4129 4130
void i915_gem_l3_remap(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 misccpctl;
	int i;

4131
	if (!HAS_L3_GPU_CACHE(dev))
B
Ben Widawsky 已提交
4132 4133
		return;

4134
	if (!dev_priv->l3_parity.remap_info)
B
Ben Widawsky 已提交
4135 4136 4137 4138 4139 4140 4141 4142
		return;

	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
		u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
4143
		if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
B
Ben Widawsky 已提交
4144 4145
			DRM_DEBUG("0x%x was already programmed to %x\n",
				  GEN7_L3LOG_BASE + i, remap);
4146
		if (remap && !dev_priv->l3_parity.remap_info[i/4])
B
Ben Widawsky 已提交
4147
			DRM_DEBUG_DRIVER("Clearing remapped register\n");
4148
		I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
B
Ben Widawsky 已提交
4149 4150 4151 4152 4153 4154 4155 4156
	}

	/* Make sure all the writes land before disabling dop clock gating */
	POSTING_READ(GEN7_L3LOG_BASE);

	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
}

4157 4158 4159 4160
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

4161
	if (INTEL_INFO(dev)->gen < 5 ||
4162 4163 4164 4165 4166 4167
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

4168 4169 4170
	if (IS_GEN5(dev))
		return;

4171 4172
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
4173
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
4174
	else if (IS_GEN7(dev))
4175
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
4176 4177
	else
		BUG();
4178
}
D
Daniel Vetter 已提交
4179

4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

4196
static int i915_gem_init_rings(struct drm_device *dev)
4197
{
4198
	struct drm_i915_private *dev_priv = dev->dev_private;
4199
	int ret;
4200

4201
	ret = intel_init_render_ring_buffer(dev);
4202
	if (ret)
4203
		return ret;
4204 4205

	if (HAS_BSD(dev)) {
4206
		ret = intel_init_bsd_ring_buffer(dev);
4207 4208
		if (ret)
			goto cleanup_render_ring;
4209
	}
4210

4211
	if (intel_enable_blt(dev)) {
4212 4213 4214 4215 4216
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

B
Ben Widawsky 已提交
4217 4218 4219 4220 4221 4222 4223
	if (HAS_VEBOX(dev)) {
		ret = intel_init_vebox_ring_buffer(dev);
		if (ret)
			goto cleanup_blt_ring;
	}


4224
	ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4225
	if (ret)
B
Ben Widawsky 已提交
4226
		goto cleanup_vebox_ring;
4227 4228 4229

	return 0;

B
Ben Widawsky 已提交
4230 4231
cleanup_vebox_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250
cleanup_blt_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
cleanup_bsd_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
cleanup_render_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);

	return ret;
}

int
i915_gem_init_hw(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;

	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
		return -EIO;

B
Ben Widawsky 已提交
4251
	if (dev_priv->ellc_size)
4252
		I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
4253

4254 4255 4256 4257 4258 4259
	if (HAS_PCH_NOP(dev)) {
		u32 temp = I915_READ(GEN7_MSG_CTL);
		temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
		I915_WRITE(GEN7_MSG_CTL, temp);
	}

4260 4261 4262 4263 4264
	i915_gem_l3_remap(dev);

	i915_gem_init_swizzling(dev);

	ret = i915_gem_init_rings(dev);
4265 4266 4267
	if (ret)
		return ret;

4268 4269 4270 4271 4272
	/*
	 * XXX: There was some w/a described somewhere suggesting loading
	 * contexts before PPGTT.
	 */
	i915_gem_context_init(dev);
4273 4274 4275 4276 4277 4278 4279
	if (dev_priv->mm.aliasing_ppgtt) {
		ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
		if (ret) {
			i915_gem_cleanup_aliasing_ppgtt(dev);
			DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
		}
	}
D
Daniel Vetter 已提交
4280

4281
	return 0;
4282 4283
}

4284 4285 4286 4287 4288 4289
int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	mutex_lock(&dev->struct_mutex);
4290 4291 4292 4293 4294 4295 4296 4297

	if (IS_VALLEYVIEW(dev)) {
		/* VLVA0 (potential hack), BIOS isn't actually waking us */
		I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
		if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
			DRM_DEBUG_DRIVER("allow wake ack timed out\n");
	}

4298
	i915_gem_init_global_gtt(dev);
4299

4300 4301 4302 4303 4304 4305 4306
	ret = i915_gem_init_hw(dev);
	mutex_unlock(&dev->struct_mutex);
	if (ret) {
		i915_gem_cleanup_aliasing_ppgtt(dev);
		return ret;
	}

4307 4308 4309
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
4310 4311 4312
	return 0;
}

4313 4314 4315 4316
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4317
	struct intel_ring_buffer *ring;
4318
	int i;
4319

4320 4321
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
4322 4323
}

4324 4325 4326 4327
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4328
	struct drm_i915_private *dev_priv = dev->dev_private;
4329
	int ret;
4330

J
Jesse Barnes 已提交
4331 4332 4333
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4334
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
4335
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4336
		atomic_set(&dev_priv->gpu_error.reset_counter, 0);
4337 4338 4339
	}

	mutex_lock(&dev->struct_mutex);
4340
	dev_priv->ums.mm_suspended = 0;
4341

4342
	ret = i915_gem_init_hw(dev);
4343 4344
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4345
		return ret;
4346
	}
4347

4348
	BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
4349
	mutex_unlock(&dev->struct_mutex);
4350

4351 4352 4353
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
4354

4355
	return 0;
4356 4357 4358 4359

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
4360
	dev_priv->ums.mm_suspended = 1;
4361 4362 4363
	mutex_unlock(&dev->struct_mutex);

	return ret;
4364 4365 4366 4367 4368 4369
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4370 4371 4372
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

J
Jesse Barnes 已提交
4373 4374 4375
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4376
	drm_irq_uninstall(dev);
4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389

	mutex_lock(&dev->struct_mutex);
	ret =  i915_gem_idle(dev);

	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound ums.mm_suspended!
	 */
	if (ret != 0)
		dev_priv->ums.mm_suspended = 1;
	mutex_unlock(&dev->struct_mutex);

	return ret;
4390 4391 4392 4393 4394 4395 4396
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4397 4398 4399
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4400
	mutex_lock(&dev->struct_mutex);
4401 4402 4403
	ret = i915_gem_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4404
	mutex_unlock(&dev->struct_mutex);
4405 4406
}

4407 4408 4409 4410 4411 4412 4413
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

B
Ben Widawsky 已提交
4414 4415 4416 4417 4418 4419 4420 4421 4422 4423
static void i915_init_vm(struct drm_i915_private *dev_priv,
			 struct i915_address_space *vm)
{
	vm->dev = dev_priv->dev;
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
	INIT_LIST_HEAD(&vm->global_link);
	list_add(&vm->global_link, &dev_priv->vm_list);
}

4424 4425 4426 4427
void
i915_gem_load(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4428 4429 4430 4431 4432 4433 4434
	int i;

	dev_priv->slab =
		kmem_cache_create("i915_gem_object",
				  sizeof(struct drm_i915_gem_object), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4435

B
Ben Widawsky 已提交
4436 4437 4438
	INIT_LIST_HEAD(&dev_priv->vm_list);
	i915_init_vm(dev_priv, &dev_priv->gtt.base);

C
Chris Wilson 已提交
4439 4440
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4441
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4442 4443
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4444
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4445
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4446 4447
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4448
	init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
4449

4450 4451
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4452 4453
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4454 4455
	}

4456 4457
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4458
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4459 4460
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4461

4462 4463 4464
	if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
		dev_priv->num_fence_regs = 32;
	else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4465 4466 4467 4468
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4469
	/* Initialize fence registers to zero */
4470 4471
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
	i915_gem_restore_fences(dev);
4472

4473
	i915_gem_detect_bit_6_swizzle(dev);
4474
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4475

4476 4477
	dev_priv->mm.interruptible = true;

4478 4479 4480
	dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4481
}
4482 4483 4484 4485 4486

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4487 4488
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4489 4490 4491 4492 4493 4494 4495 4496
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4497
	phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
4498 4499 4500 4501 4502
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4503
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4516
	kfree(phys_obj);
4517 4518 4519
	return ret;
}

4520
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4545
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4546 4547 4548 4549
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4550
				 struct drm_i915_gem_object *obj)
4551
{
A
Al Viro 已提交
4552
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4553
	char *vaddr;
4554 4555 4556
	int i;
	int page_count;

4557
	if (!obj->phys_obj)
4558
		return;
4559
	vaddr = obj->phys_obj->handle->vaddr;
4560

4561
	page_count = obj->base.size / PAGE_SIZE;
4562
	for (i = 0; i < page_count; i++) {
4563
		struct page *page = shmem_read_mapping_page(mapping, i);
4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4575
	}
4576
	i915_gem_chipset_flush(dev);
4577

4578 4579
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4580 4581 4582 4583
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4584
			    struct drm_i915_gem_object *obj,
4585 4586
			    int id,
			    int align)
4587
{
A
Al Viro 已提交
4588
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4589 4590 4591 4592 4593 4594 4595 4596
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4597 4598
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4599 4600 4601 4602 4603 4604 4605
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4606
						obj->base.size, align);
4607
		if (ret) {
4608 4609
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4610
			return ret;
4611 4612 4613 4614
		}
	}

	/* bind to the object */
4615 4616
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4617

4618
	page_count = obj->base.size / PAGE_SIZE;
4619 4620

	for (i = 0; i < page_count; i++) {
4621 4622 4623
		struct page *page;
		char *dst, *src;

4624
		page = shmem_read_mapping_page(mapping, i);
4625 4626
		if (IS_ERR(page))
			return PTR_ERR(page);
4627

4628
		src = kmap_atomic(page);
4629
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4630
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4631
		kunmap_atomic(src);
4632

4633 4634 4635
		mark_page_accessed(page);
		page_cache_release(page);
	}
4636

4637 4638 4639 4640
	return 0;
}

static int
4641 4642
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4643 4644 4645
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4646
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
V
Ville Syrjälä 已提交
4647
	char __user *user_data = to_user_ptr(args->data_ptr);
4648

4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4662

4663
	i915_gem_chipset_flush(dev);
4664 4665
	return 0;
}
4666

4667
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4668
{
4669
	struct drm_i915_file_private *file_priv = file->driver_priv;
4670 4671 4672 4673 4674

	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4675
	spin_lock(&file_priv->mm.lock);
4676 4677 4678 4679 4680 4681 4682 4683 4684
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4685
	spin_unlock(&file_priv->mm.lock);
4686
}
4687

4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700
static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
{
	if (!mutex_is_locked(mutex))
		return false;

#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
	return mutex->owner == task;
#else
	/* Since UP may be pre-empted, we cannot assume that we own the lock */
	return false;
#endif
}

4701
static int
4702
i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
4703
{
4704 4705 4706 4707 4708
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4709
	struct drm_i915_gem_object *obj;
4710
	int nr_to_scan = sc->nr_to_scan;
4711
	bool unlock = true;
4712 4713
	int cnt;

4714 4715 4716 4717
	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
			return 0;

4718 4719 4720
		if (dev_priv->mm.shrinker_no_lock_stealing)
			return 0;

4721 4722
		unlock = false;
	}
4723

C
Chris Wilson 已提交
4724 4725
	if (nr_to_scan) {
		nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4726 4727 4728
		if (nr_to_scan > 0)
			nr_to_scan -= __i915_gem_shrink(dev_priv, nr_to_scan,
							false);
C
Chris Wilson 已提交
4729 4730
		if (nr_to_scan > 0)
			i915_gem_shrink_all(dev_priv);
4731 4732
	}

4733
	cnt = 0;
4734
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
4735 4736
		if (obj->pages_pin_count == 0)
			cnt += obj->base.size >> PAGE_SHIFT;
4737 4738 4739 4740 4741

	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->active)
			continue;

4742
		if (obj->pin_count == 0 && obj->pages_pin_count == 0)
C
Chris Wilson 已提交
4743
			cnt += obj->base.size >> PAGE_SHIFT;
4744
	}
4745

4746 4747
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
C
Chris Wilson 已提交
4748
	return cnt;
4749
}
4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775

/* All the new VM stuff */
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

	if (vm == &dev_priv->mm.aliasing_ppgtt->base)
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));
	list_for_each_entry(vma, &o->vma_list, vma_link) {
		if (vma->vm == vm)
			return vma->node.start;

	}
	return -1;
}

bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm)
{
	struct i915_vma *vma;

	list_for_each_entry(vma, &o->vma_list, vma_link)
4776
		if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821
			return true;

	return false;
}

bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_address_space *vm;

	list_for_each_entry(vm, &dev_priv->vm_list, global_link)
		if (i915_gem_obj_bound(o, vm))
			return true;

	return false;
}

unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

	if (vm == &dev_priv->mm.aliasing_ppgtt->base)
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));

	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (vma->vm == vm)
			return vma->node.size;

	return 0;
}

struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
				     struct i915_address_space *vm)
{
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->vm == vm)
			return vma;

	return NULL;
}