i915_gem.c 107.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
C
Chris Wilson 已提交
31
#include "i915_trace.h"
32
#include "intel_drv.h"
33
#include <linux/shmem_fs.h>
34
#include <linux/slab.h>
35
#include <linux/swap.h>
J
Jesse Barnes 已提交
36
#include <linux/pci.h>
37
#include <linux/dma-buf.h>
38

39 40
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
41 42
static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
						    unsigned alignment,
43 44
						    bool map_and_fenceable,
						    bool nonblocking);
45 46
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
47
				struct drm_i915_gem_pwrite *args,
48
				struct drm_file *file);
49

50 51 52 53 54 55
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

56
static int i915_gem_inactive_shrink(struct shrinker *shrinker,
57
				    struct shrink_control *sc);
C
Chris Wilson 已提交
58 59
static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
60
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
61

62 63 64 65 66 67 68 69
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
70
	obj->fence_dirty = false;
71 72 73
	obj->fence_reg = I915_FENCE_REG_NONE;
}

74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
}

89
static int
90
i915_gem_wait_for_error(struct i915_gpu_error *error)
91
{
92
	struct completion *x = &error->completion;
93 94 95
	unsigned long flags;
	int ret;

96
	if (!atomic_read(&error->wedged))
97 98
		return 0;

99 100 101 102 103 104 105 106 107 108
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
	ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
109
		return ret;
110
	}
111

112
	if (atomic_read(&error->wedged)) {
113 114 115 116 117 118 119 120 121 122
		/* GPU is hung, bump the completion count to account for
		 * the token we just consumed so that we never hit zero and
		 * end up waiting upon a subsequent completion event that
		 * will never happen.
		 */
		spin_lock_irqsave(&x->wait.lock, flags);
		x->done++;
		spin_unlock_irqrestore(&x->wait.lock, flags);
	}
	return 0;
123 124
}

125
int i915_mutex_lock_interruptible(struct drm_device *dev)
126
{
127
	struct drm_i915_private *dev_priv = dev->dev_private;
128 129
	int ret;

130
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
131 132 133 134 135 136 137
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

138
	WARN_ON(i915_verify_lists(dev));
139 140
	return 0;
}
141

142
static inline bool
143
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
144
{
C
Chris Wilson 已提交
145
	return obj->gtt_space && !obj->active;
146 147
}

J
Jesse Barnes 已提交
148 149
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
150
		    struct drm_file *file)
J
Jesse Barnes 已提交
151
{
152
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
153
	struct drm_i915_gem_init *args = data;
154

155 156 157
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

158 159 160
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
161

162 163 164 165
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
166
	mutex_lock(&dev->struct_mutex);
167 168
	i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
				  args->gtt_end);
169
	dev_priv->gtt.mappable_end = args->gtt_end;
170 171
	mutex_unlock(&dev->struct_mutex);

172
	return 0;
173 174
}

175 176
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
177
			    struct drm_file *file)
178
{
179
	struct drm_i915_private *dev_priv = dev->dev_private;
180
	struct drm_i915_gem_get_aperture *args = data;
181 182
	struct drm_i915_gem_object *obj;
	size_t pinned;
183

184
	pinned = 0;
185
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
186
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
187 188
		if (obj->pin_count)
			pinned += obj->gtt_space->size;
189
	mutex_unlock(&dev->struct_mutex);
190

B
Ben Widawsky 已提交
191
	args->aper_size = dev_priv->gtt.total;
192
	args->aper_available_size = args->aper_size - pinned;
193

194 195 196
	return 0;
}

197 198 199 200 201 202 203 204 205 206 207 208
void *i915_gem_object_alloc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
}

void i915_gem_object_free(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	kmem_cache_free(dev_priv->slab, obj);
}

209 210 211 212 213
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
214
{
215
	struct drm_i915_gem_object *obj;
216 217
	int ret;
	u32 handle;
218

219
	size = roundup(size, PAGE_SIZE);
220 221
	if (size == 0)
		return -EINVAL;
222 223

	/* Allocate the new object */
224
	obj = i915_gem_alloc_object(dev, size);
225 226 227
	if (obj == NULL)
		return -ENOMEM;

228
	ret = drm_gem_handle_create(file, &obj->base, &handle);
229
	if (ret) {
230 231
		drm_gem_object_release(&obj->base);
		i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
232
		i915_gem_object_free(obj);
233
		return ret;
234
	}
235

236
	/* drop reference from allocate - handle holds it now */
237
	drm_gem_object_unreference(&obj->base);
238 239
	trace_i915_gem_object_create(obj);

240
	*handle_p = handle;
241 242 243
	return 0;
}

244 245 246 247 248 249
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
250
	args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

int i915_gem_dumb_destroy(struct drm_file *file,
			  struct drm_device *dev,
			  uint32_t handle)
{
	return drm_gem_handle_delete(file, handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
271

272 273 274 275
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

302
static inline int
303 304
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

328 329 330
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
331
static int
332 333 334 335 336 337 338
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

339
	if (unlikely(page_do_bit17_swizzling))
340 341 342 343 344 345 346 347 348 349 350
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

351
	return ret ? -EFAULT : 0;
352 353
}

354 355 356 357
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
358
	if (unlikely(swizzled)) {
359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

376 377 378 379 380 381 382 383 384 385 386 387
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
388 389 390
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
391 392 393 394 395 396 397 398 399 400 401

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

402
	return ret ? - EFAULT : 0;
403 404
}

405
static int
406 407 408 409
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
410
{
411
	char __user *user_data;
412
	ssize_t remain;
413
	loff_t offset;
414
	int shmem_page_offset, page_length, ret = 0;
415
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
416
	int prefaulted = 0;
417
	int needs_clflush = 0;
418 419
	struct scatterlist *sg;
	int i;
420

421
	user_data = (char __user *) (uintptr_t) args->data_ptr;
422 423
	remain = args->size;

424
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
425

426 427 428 429 430 431 432
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush = 1;
C
Chris Wilson 已提交
433 434 435 436 437
		if (obj->gtt_space) {
			ret = i915_gem_object_set_to_gtt_domain(obj, false);
			if (ret)
				return ret;
		}
438
	}
439

440 441 442 443 444 445
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

446
	offset = args->offset;
447

448
	for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
449 450
		struct page *page;

451 452 453 454 455 456
		if (i < offset >> PAGE_SHIFT)
			continue;

		if (remain <= 0)
			break;

457 458 459 460 461
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
462
		shmem_page_offset = offset_in_page(offset);
463 464 465 466
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

467
		page = sg_page(sg);
468 469 470
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

471 472 473 474 475
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
476 477 478

		mutex_unlock(&dev->struct_mutex);

479
		if (!prefaulted) {
480
			ret = fault_in_multipages_writeable(user_data, remain);
481 482 483 484 485 486 487
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
488

489 490 491
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
492

493
		mutex_lock(&dev->struct_mutex);
494

495
next_page:
496 497
		mark_page_accessed(page);

498
		if (ret)
499 500
			goto out;

501
		remain -= page_length;
502
		user_data += page_length;
503 504 505
		offset += page_length;
	}

506
out:
507 508
	i915_gem_object_unpin_pages(obj);

509 510 511
	return ret;
}

512 513 514 515 516 517 518
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
519
		     struct drm_file *file)
520 521
{
	struct drm_i915_gem_pread *args = data;
522
	struct drm_i915_gem_object *obj;
523
	int ret = 0;
524

525 526 527 528 529 530 531 532
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

533
	ret = i915_mutex_lock_interruptible(dev);
534
	if (ret)
535
		return ret;
536

537
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
538
	if (&obj->base == NULL) {
539 540
		ret = -ENOENT;
		goto unlock;
541
	}
542

543
	/* Bounds check source.  */
544 545
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
546
		ret = -EINVAL;
547
		goto out;
C
Chris Wilson 已提交
548 549
	}

550 551 552 553 554 555 556 557
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
558 559
	trace_i915_gem_object_pread(obj, args->offset, args->size);

560
	ret = i915_gem_shmem_pread(dev, obj, args, file);
561

562
out:
563
	drm_gem_object_unreference(&obj->base);
564
unlock:
565
	mutex_unlock(&dev->struct_mutex);
566
	return ret;
567 568
}

569 570
/* This is the fast write path which cannot handle
 * page faults in the source data
571
 */
572 573 574 575 576 577

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
578
{
579 580
	void __iomem *vaddr_atomic;
	void *vaddr;
581
	unsigned long unwritten;
582

P
Peter Zijlstra 已提交
583
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
584 585 586
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
587
						      user_data, length);
P
Peter Zijlstra 已提交
588
	io_mapping_unmap_atomic(vaddr_atomic);
589
	return unwritten;
590 591
}

592 593 594 595
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
596
static int
597 598
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
599
			 struct drm_i915_gem_pwrite *args,
600
			 struct drm_file *file)
601
{
602
	drm_i915_private_t *dev_priv = dev->dev_private;
603
	ssize_t remain;
604
	loff_t offset, page_base;
605
	char __user *user_data;
D
Daniel Vetter 已提交
606 607
	int page_offset, page_length, ret;

608
	ret = i915_gem_object_pin(obj, 0, true, true);
D
Daniel Vetter 已提交
609 610 611 612 613 614 615 616 617 618
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
619 620 621 622

	user_data = (char __user *) (uintptr_t) args->data_ptr;
	remain = args->size;

623
	offset = obj->gtt_offset + args->offset;
624 625 626 627

	while (remain > 0) {
		/* Operation in this page
		 *
628 629 630
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
631
		 */
632 633
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
634 635 636 637 638
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
639 640
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
641
		 */
B
Ben Widawsky 已提交
642
		if (fast_user_write(dev_priv->gtt.mappable, page_base,
D
Daniel Vetter 已提交
643 644 645 646
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
647

648 649 650
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
651 652
	}

D
Daniel Vetter 已提交
653 654 655
out_unpin:
	i915_gem_object_unpin(obj);
out:
656
	return ret;
657 658
}

659 660 661 662
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
663
static int
664 665 666 667 668
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
669
{
670
	char *vaddr;
671
	int ret;
672

673
	if (unlikely(page_do_bit17_swizzling))
674
		return -EINVAL;
675

676 677 678 679 680 681 682 683 684 685 686
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
						user_data,
						page_length);
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
687

688
	return ret ? -EFAULT : 0;
689 690
}

691 692
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
693
static int
694 695 696 697 698
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
699
{
700 701
	char *vaddr;
	int ret;
702

703
	vaddr = kmap(page);
704
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
705 706 707
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
708 709
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
710 711
						user_data,
						page_length);
712 713 714 715 716
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
717 718 719
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
720
	kunmap(page);
721

722
	return ret ? -EFAULT : 0;
723 724 725
}

static int
726 727 728 729
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
730 731
{
	ssize_t remain;
732 733
	loff_t offset;
	char __user *user_data;
734
	int shmem_page_offset, page_length, ret = 0;
735
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
736
	int hit_slowpath = 0;
737 738
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
739 740
	int i;
	struct scatterlist *sg;
741

742
	user_data = (char __user *) (uintptr_t) args->data_ptr;
743 744
	remain = args->size;

745
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
746

747 748 749 750 751 752 753
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush_after = 1;
C
Chris Wilson 已提交
754 755 756 757 758
		if (obj->gtt_space) {
			ret = i915_gem_object_set_to_gtt_domain(obj, true);
			if (ret)
				return ret;
		}
759 760 761 762 763 764 765
	}
	/* Same trick applies for invalidate partially written cachelines before
	 * writing.  */
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
	    && obj->cache_level == I915_CACHE_NONE)
		needs_clflush_before = 1;

766 767 768 769 770 771
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

772
	offset = args->offset;
773
	obj->dirty = 1;
774

775
	for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
776
		struct page *page;
777
		int partial_cacheline_write;
778

779 780 781 782 783 784
		if (i < offset >> PAGE_SHIFT)
			continue;

		if (remain <= 0)
			break;

785 786 787 788 789
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
790
		shmem_page_offset = offset_in_page(offset);
791 792 793 794 795

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

796 797 798 799 800 801 802
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

803
		page = sg_page(sg);
804 805 806
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

807 808 809 810 811 812
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
813 814 815

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
816 817 818 819
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
820

821
		mutex_lock(&dev->struct_mutex);
822

823
next_page:
824 825 826
		set_page_dirty(page);
		mark_page_accessed(page);

827
		if (ret)
828 829
			goto out;

830
		remain -= page_length;
831
		user_data += page_length;
832
		offset += page_length;
833 834
	}

835
out:
836 837
	i915_gem_object_unpin_pages(obj);

838
	if (hit_slowpath) {
839 840 841 842 843 844 845
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
		if (!needs_clflush_after &&
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
846
			i915_gem_clflush_object(obj);
847
			i915_gem_chipset_flush(dev);
848
		}
849
	}
850

851
	if (needs_clflush_after)
852
		i915_gem_chipset_flush(dev);
853

854
	return ret;
855 856 857 858 859 860 861 862 863
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
864
		      struct drm_file *file)
865 866
{
	struct drm_i915_gem_pwrite *args = data;
867
	struct drm_i915_gem_object *obj;
868 869 870 871 872 873 874 875 876 877
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

878 879
	ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
					   args->size);
880 881
	if (ret)
		return -EFAULT;
882

883
	ret = i915_mutex_lock_interruptible(dev);
884
	if (ret)
885
		return ret;
886

887
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
888
	if (&obj->base == NULL) {
889 890
		ret = -ENOENT;
		goto unlock;
891
	}
892

893
	/* Bounds check destination. */
894 895
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
896
		ret = -EINVAL;
897
		goto out;
C
Chris Wilson 已提交
898 899
	}

900 901 902 903 904 905 906 907
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
908 909
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
910
	ret = -EFAULT;
911 912 913 914 915 916
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
917
	if (obj->phys_obj) {
918
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
919 920 921
		goto out;
	}

922
	if (obj->cache_level == I915_CACHE_NONE &&
923
	    obj->tiling_mode == I915_TILING_NONE &&
924
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
925
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
926 927 928
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
929
	}
930

931
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
932
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
933

934
out:
935
	drm_gem_object_unreference(&obj->base);
936
unlock:
937
	mutex_unlock(&dev->struct_mutex);
938 939 940
	return ret;
}

941
int
942
i915_gem_check_wedge(struct i915_gpu_error *error,
943 944
		     bool interruptible)
{
945 946
	if (atomic_read(&error->wedged)) {
		struct completion *x = &error->completion;
947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
		bool recovery_complete;
		unsigned long flags;

		/* Give the error handler a chance to run. */
		spin_lock_irqsave(&x->wait.lock, flags);
		recovery_complete = x->done > 0;
		spin_unlock_irqrestore(&x->wait.lock, flags);

		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

		/* Recovery complete, but still wedged means reset failure. */
		if (recovery_complete)
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
	if (seqno == ring->outstanding_lazy_request)
		ret = i915_add_request(ring, NULL, NULL);

	return ret;
}

/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
			bool interruptible, struct timespec *timeout)
{
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	struct timespec before, now, wait_time={1,0};
	unsigned long timeout_jiffies;
	long end;
	bool wait_forever = true;
	int ret;

	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

	trace_i915_gem_request_wait_begin(ring, seqno);

	if (timeout != NULL) {
		wait_time = *timeout;
		wait_forever = false;
	}

	timeout_jiffies = timespec_to_jiffies(&wait_time);

	if (WARN_ON(!ring->irq_get(ring)))
		return -ENODEV;

	/* Record current time in case interrupted by signal, or wedged * */
	getrawmonotonic(&before);

#define EXIT_COND \
	(i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
1028
	atomic_read(&dev_priv->gpu_error.wedged))
1029 1030 1031 1032 1033 1034 1035 1036 1037
	do {
		if (interruptible)
			end = wait_event_interruptible_timeout(ring->irq_queue,
							       EXIT_COND,
							       timeout_jiffies);
		else
			end = wait_event_timeout(ring->irq_queue, EXIT_COND,
						 timeout_jiffies);

1038
		ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
		if (ret)
			end = ret;
	} while (end == 0 && wait_forever);

	getrawmonotonic(&now);

	ring->irq_put(ring);
	trace_i915_gem_request_wait_end(ring, seqno);
#undef EXIT_COND

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
	}

	switch (end) {
	case -EIO:
	case -EAGAIN: /* Wedged */
	case -ERESTARTSYS: /* Signal */
		return (int)end;
	case 0: /* Timeout */
		if (timeout)
			set_normalized_timespec(timeout, 0, 0);
		return -ETIME;
	default: /* Completed */
		WARN_ON(end < 0); /* We're not aware of other errors */
		return 0;
	}
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

1084
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

	return __wait_seqno(ring, seqno, interruptible, NULL);
}

/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 */
	if (obj->last_write_seqno &&
	    i915_seqno_passed(seqno, obj->last_write_seqno)) {
		obj->last_write_seqno = 0;
		obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
	}

	return 0;
}

1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

1149
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

	mutex_unlock(&dev->struct_mutex);
	ret = __wait_seqno(ring, seqno, true, NULL);
	mutex_lock(&dev->struct_mutex);

	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 */
	if (obj->last_write_seqno &&
	    i915_seqno_passed(seqno, obj->last_write_seqno)) {
		obj->last_write_seqno = 0;
		obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
	}

	return ret;
}

1175
/**
1176 1177
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1178 1179 1180
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1181
			  struct drm_file *file)
1182 1183
{
	struct drm_i915_gem_set_domain *args = data;
1184
	struct drm_i915_gem_object *obj;
1185 1186
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1187 1188
	int ret;

1189
	/* Only handle setting domains to types used by the CPU. */
1190
	if (write_domain & I915_GEM_GPU_DOMAINS)
1191 1192
		return -EINVAL;

1193
	if (read_domains & I915_GEM_GPU_DOMAINS)
1194 1195 1196 1197 1198 1199 1200 1201
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1202
	ret = i915_mutex_lock_interruptible(dev);
1203
	if (ret)
1204
		return ret;
1205

1206
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1207
	if (&obj->base == NULL) {
1208 1209
		ret = -ENOENT;
		goto unlock;
1210
	}
1211

1212 1213 1214 1215 1216 1217 1218 1219
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
	ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
	if (ret)
		goto unref;

1220 1221
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1222 1223 1224 1225 1226 1227 1228

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1229
	} else {
1230
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1231 1232
	}

1233
unref:
1234
	drm_gem_object_unreference(&obj->base);
1235
unlock:
1236 1237 1238 1239 1240 1241 1242 1243 1244
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1245
			 struct drm_file *file)
1246 1247
{
	struct drm_i915_gem_sw_finish *args = data;
1248
	struct drm_i915_gem_object *obj;
1249 1250
	int ret = 0;

1251
	ret = i915_mutex_lock_interruptible(dev);
1252
	if (ret)
1253
		return ret;
1254

1255
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1256
	if (&obj->base == NULL) {
1257 1258
		ret = -ENOENT;
		goto unlock;
1259 1260 1261
	}

	/* Pinned buffers may be scanout, so flush the cache */
1262
	if (obj->pin_count)
1263 1264
		i915_gem_object_flush_cpu_write_domain(obj);

1265
	drm_gem_object_unreference(&obj->base);
1266
unlock:
1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1280
		    struct drm_file *file)
1281 1282 1283 1284 1285
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1286
	obj = drm_gem_object_lookup(dev, file, args->handle);
1287
	if (obj == NULL)
1288
		return -ENOENT;
1289

1290 1291 1292 1293 1294 1295 1296 1297
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1298
	addr = vm_mmap(obj->filp, 0, args->size,
1299 1300
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1301
	drm_gem_object_unreference_unlocked(obj);
1302 1303 1304 1305 1306 1307 1308 1309
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1328 1329
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1330
	drm_i915_private_t *dev_priv = dev->dev_private;
1331 1332 1333
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1334
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1335 1336 1337 1338 1339

	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1340 1341 1342
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1343

C
Chris Wilson 已提交
1344 1345
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1346 1347 1348 1349 1350 1351
	/* Access to snoopable pages through the GTT is incoherent. */
	if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
		ret = -EINVAL;
		goto unlock;
	}

1352
	/* Now bind it into the GTT if needed */
1353 1354 1355
	ret = i915_gem_object_pin(obj, 0, true, false);
	if (ret)
		goto unlock;
1356

1357 1358 1359
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1360

1361
	ret = i915_gem_object_get_fence(obj);
1362
	if (ret)
1363
		goto unpin;
1364

1365 1366
	obj->fault_mappable = true;

B
Ben Widawsky 已提交
1367
	pfn = ((dev_priv->gtt.mappable_base + obj->gtt_offset) >> PAGE_SHIFT) +
1368 1369 1370 1371
		page_offset;

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1372 1373
unpin:
	i915_gem_object_unpin(obj);
1374
unlock:
1375
	mutex_unlock(&dev->struct_mutex);
1376
out:
1377
	switch (ret) {
1378
	case -EIO:
1379 1380 1381
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
1382
		if (!atomic_read(&dev_priv->gpu_error.wedged))
1383
			return VM_FAULT_SIGBUS;
1384
	case -EAGAIN:
1385 1386 1387 1388 1389 1390 1391
		/* Give the error handler a chance to run and move the
		 * objects off the GPU active list. Next time we service the
		 * fault, we should be able to transition the page into the
		 * GTT without touching the GPU (and so avoid further
		 * EIO/EGAIN). If the GPU is wedged, then there is no issue
		 * with coherency, just lost writes.
		 */
1392
		set_need_resched();
1393 1394
	case 0:
	case -ERESTARTSYS:
1395
	case -EINTR:
1396 1397 1398 1399 1400
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1401
		return VM_FAULT_NOPAGE;
1402 1403
	case -ENOMEM:
		return VM_FAULT_OOM;
1404 1405
	case -ENOSPC:
		return VM_FAULT_SIGBUS;
1406
	default:
1407
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1408
		return VM_FAULT_SIGBUS;
1409 1410 1411
	}
}

1412 1413 1414 1415
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1416
 * Preserve the reservation of the mmapping with the DRM core code, but
1417 1418 1419 1420 1421 1422 1423 1424 1425
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1426
void
1427
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1428
{
1429 1430
	if (!obj->fault_mappable)
		return;
1431

1432 1433 1434 1435
	if (obj->base.dev->dev_mapping)
		unmap_mapping_range(obj->base.dev->dev_mapping,
				    (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
				    obj->base.size, 1);
1436

1437
	obj->fault_mappable = false;
1438 1439
}

1440
uint32_t
1441
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1442
{
1443
	uint32_t gtt_size;
1444 1445

	if (INTEL_INFO(dev)->gen >= 4 ||
1446 1447
	    tiling_mode == I915_TILING_NONE)
		return size;
1448 1449 1450

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1451
		gtt_size = 1024*1024;
1452
	else
1453
		gtt_size = 512*1024;
1454

1455 1456
	while (gtt_size < size)
		gtt_size <<= 1;
1457

1458
	return gtt_size;
1459 1460
}

1461 1462 1463 1464 1465
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1466
 * potential fence register mapping.
1467
 */
1468 1469 1470
uint32_t
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			   int tiling_mode, bool fenced)
1471 1472 1473 1474 1475
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1476
	if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
1477
	    tiling_mode == I915_TILING_NONE)
1478 1479
		return 4096;

1480 1481 1482 1483
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1484
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1485 1486
}

1487 1488 1489 1490 1491 1492 1493 1494
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

	if (obj->base.map_list.map)
		return 0;

1495 1496
	dev_priv->mm.shrinker_no_lock_stealing = true;

1497 1498
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1499
		goto out;
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1511
		goto out;
1512 1513

	i915_gem_shrink_all(dev_priv);
1514 1515 1516 1517 1518
	ret = drm_gem_create_mmap_offset(&obj->base);
out:
	dev_priv->mm.shrinker_no_lock_stealing = false;

	return ret;
1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	if (!obj->base.map_list.map)
		return;

	drm_gem_free_mmap_offset(&obj->base);
}

1529
int
1530 1531 1532 1533
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1534
{
1535
	struct drm_i915_private *dev_priv = dev->dev_private;
1536
	struct drm_i915_gem_object *obj;
1537 1538
	int ret;

1539
	ret = i915_mutex_lock_interruptible(dev);
1540
	if (ret)
1541
		return ret;
1542

1543
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1544
	if (&obj->base == NULL) {
1545 1546 1547
		ret = -ENOENT;
		goto unlock;
	}
1548

B
Ben Widawsky 已提交
1549
	if (obj->base.size > dev_priv->gtt.mappable_end) {
1550
		ret = -E2BIG;
1551
		goto out;
1552 1553
	}

1554
	if (obj->madv != I915_MADV_WILLNEED) {
1555
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1556 1557
		ret = -EINVAL;
		goto out;
1558 1559
	}

1560 1561 1562
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1563

1564
	*offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
1565

1566
out:
1567
	drm_gem_object_unreference(&obj->base);
1568
unlock:
1569
	mutex_unlock(&dev->struct_mutex);
1570
	return ret;
1571 1572
}

1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1597 1598 1599
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1600 1601 1602
{
	struct inode *inode;

1603
	i915_gem_object_free_mmap_offset(obj);
1604

1605 1606
	if (obj->base.filp == NULL)
		return;
1607

D
Daniel Vetter 已提交
1608 1609 1610 1611 1612
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
1613
	inode = obj->base.filp->f_path.dentry->d_inode;
D
Daniel Vetter 已提交
1614
	shmem_truncate_range(inode, 0, (loff_t)-1);
1615

D
Daniel Vetter 已提交
1616 1617
	obj->madv = __I915_MADV_PURGED;
}
1618

D
Daniel Vetter 已提交
1619 1620 1621 1622
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
1623 1624
}

1625
static void
1626
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1627
{
1628
	int page_count = obj->base.size / PAGE_SIZE;
1629
	struct scatterlist *sg;
C
Chris Wilson 已提交
1630
	int ret, i;
1631

1632
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1633

C
Chris Wilson 已提交
1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
		i915_gem_clflush_object(obj);
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1644
	if (i915_gem_object_needs_bit17_swizzle(obj))
1645 1646
		i915_gem_object_save_bit_17_swizzle(obj);

1647 1648
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1649

1650 1651 1652
	for_each_sg(obj->pages->sgl, sg, page_count, i) {
		struct page *page = sg_page(sg);

1653
		if (obj->dirty)
1654
			set_page_dirty(page);
1655

1656
		if (obj->madv == I915_MADV_WILLNEED)
1657
			mark_page_accessed(page);
1658

1659
		page_cache_release(page);
1660
	}
1661
	obj->dirty = 0;
1662

1663 1664
	sg_free_table(obj->pages);
	kfree(obj->pages);
1665
}
C
Chris Wilson 已提交
1666

1667
int
1668 1669 1670 1671
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1672
	if (obj->pages == NULL)
1673 1674 1675
		return 0;

	BUG_ON(obj->gtt_space);
C
Chris Wilson 已提交
1676

1677 1678 1679
	if (obj->pages_pin_count)
		return -EBUSY;

1680 1681 1682 1683 1684
	/* ->put_pages might need to allocate memory for the bit17 swizzle
	 * array, hence protect them from being reaped by removing them from gtt
	 * lists early. */
	list_del(&obj->gtt_list);

1685
	ops->put_pages(obj);
1686
	obj->pages = NULL;
1687

C
Chris Wilson 已提交
1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703
	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

static long
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	struct drm_i915_gem_object *obj, *next;
	long count = 0;

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.unbound_list,
				 gtt_list) {
		if (i915_gem_object_is_purgeable(obj) &&
1704
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.inactive_list,
				 mm_list) {
		if (i915_gem_object_is_purgeable(obj) &&
		    i915_gem_object_unbind(obj) == 0 &&
1716
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	return count;
}

static void
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj, *next;

	i915_gem_evict_everything(dev_priv->dev);

	list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
1734
		i915_gem_object_put_pages(obj);
D
Daniel Vetter 已提交
1735 1736
}

1737
static int
C
Chris Wilson 已提交
1738
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1739
{
C
Chris Wilson 已提交
1740
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1741 1742
	int page_count, i;
	struct address_space *mapping;
1743 1744
	struct sg_table *st;
	struct scatterlist *sg;
1745
	struct page *page;
C
Chris Wilson 已提交
1746
	gfp_t gfp;
1747

C
Chris Wilson 已提交
1748 1749 1750 1751 1752 1753 1754
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1755 1756 1757 1758
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

1759
	page_count = obj->base.size / PAGE_SIZE;
1760 1761 1762
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		sg_free_table(st);
		kfree(st);
1763
		return -ENOMEM;
1764
	}
1765

1766 1767 1768 1769 1770
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
C
Chris Wilson 已提交
1771 1772
	mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
	gfp = mapping_gfp_mask(mapping);
1773
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1774
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1775
	for_each_sg(st->sgl, sg, page_count, i) {
C
Chris Wilson 已提交
1776 1777 1778 1779 1780 1781 1782 1783 1784 1785
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
1786
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
C
Chris Wilson 已提交
1787 1788 1789 1790 1791 1792 1793
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

1794
			gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1795 1796
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1797

1798
		sg_set_page(sg, page, PAGE_SIZE, 0);
1799 1800
	}

1801 1802
	obj->pages = st;

1803
	if (i915_gem_object_needs_bit17_swizzle(obj))
1804 1805 1806 1807 1808
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
1809 1810 1811 1812
	for_each_sg(st->sgl, sg, i, page_count)
		page_cache_release(sg_page(sg));
	sg_free_table(st);
	kfree(st);
1813
	return PTR_ERR(page);
1814 1815
}

1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

1830
	if (obj->pages)
1831 1832
		return 0;

1833 1834 1835 1836 1837
	if (obj->madv != I915_MADV_WILLNEED) {
		DRM_ERROR("Attempting to obtain a purgeable object\n");
		return -EINVAL;
	}

1838 1839
	BUG_ON(obj->pages_pin_count);

1840 1841 1842 1843 1844 1845
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

	list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
	return 0;
1846 1847
}

1848
void
1849
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1850
			       struct intel_ring_buffer *ring)
1851
{
1852
	struct drm_device *dev = obj->base.dev;
1853
	struct drm_i915_private *dev_priv = dev->dev_private;
1854
	u32 seqno = intel_ring_get_seqno(ring);
1855

1856
	BUG_ON(ring == NULL);
1857
	obj->ring = ring;
1858 1859

	/* Add a reference if we're newly entering the active list. */
1860 1861 1862
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
1863
	}
1864

1865
	/* Move from whatever list we were on to the tail of execution. */
1866 1867
	list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
	list_move_tail(&obj->ring_list, &ring->active_list);
1868

1869
	obj->last_read_seqno = seqno;
1870

1871
	if (obj->fenced_gpu_access) {
1872 1873
		obj->last_fenced_seqno = seqno;

1874 1875 1876 1877 1878 1879 1880 1881
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
1882 1883 1884 1885 1886
	}
}

static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1887
{
1888
	struct drm_device *dev = obj->base.dev;
1889
	struct drm_i915_private *dev_priv = dev->dev_private;
1890

1891
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
1892
	BUG_ON(!obj->active);
1893

1894 1895
	if (obj->pin_count) /* are we a framebuffer? */
		intel_mark_fb_idle(obj);
1896

1897
	list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1898

1899
	list_del_init(&obj->ring_list);
1900 1901
	obj->ring = NULL;

1902 1903 1904 1905 1906
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
1907 1908 1909 1910 1911 1912
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
1913
}
1914

1915
static int
1916
i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
1917
{
1918 1919 1920
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int ret, i, j;
1921

1922
	/* Carefully retire all requests without writing to the rings */
1923
	for_each_ring(ring, dev_priv, i) {
1924 1925 1926
		ret = intel_ring_idle(ring);
		if (ret)
			return ret;
1927 1928
	}
	i915_gem_retire_requests(dev);
1929 1930

	/* Finally reset hw state */
1931
	for_each_ring(ring, dev_priv, i) {
1932
		intel_ring_init_seqno(ring, seqno);
1933

1934 1935 1936
		for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
			ring->sync_seqno[j] = 0;
	}
1937

1938
	return 0;
1939 1940
}

1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966
int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	if (seqno == 0)
		return -EINVAL;

	/* HWS page needs to be set less than what we
	 * will inject to ring
	 */
	ret = i915_gem_init_seqno(dev, seqno - 1);
	if (ret)
		return ret;

	/* Carefully set the last_seqno value so that wrap
	 * detection still works
	 */
	dev_priv->next_seqno = seqno;
	dev_priv->last_seqno = seqno - 1;
	if (dev_priv->last_seqno == 0)
		dev_priv->last_seqno--;

	return 0;
}

1967 1968
int
i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
1969
{
1970 1971 1972 1973
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* reserve 0 for non-seqno */
	if (dev_priv->next_seqno == 0) {
1974
		int ret = i915_gem_init_seqno(dev, 0);
1975 1976
		if (ret)
			return ret;
1977

1978 1979
		dev_priv->next_seqno = 1;
	}
1980

1981
	*seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
1982
	return 0;
1983 1984
}

1985
int
C
Chris Wilson 已提交
1986
i915_add_request(struct intel_ring_buffer *ring,
1987
		 struct drm_file *file,
1988
		 u32 *out_seqno)
1989
{
C
Chris Wilson 已提交
1990
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1991
	struct drm_i915_gem_request *request;
1992
	u32 request_ring_position;
1993
	int was_empty;
1994 1995
	int ret;

1996 1997 1998 1999 2000 2001 2002
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
2003 2004 2005
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
2006

2007 2008 2009
	request = kmalloc(sizeof(*request), GFP_KERNEL);
	if (request == NULL)
		return -ENOMEM;
2010

2011

2012 2013 2014 2015 2016 2017 2018
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

2019
	ret = ring->add_request(ring);
2020 2021 2022 2023
	if (ret) {
		kfree(request);
		return ret;
	}
2024

2025
	request->seqno = intel_ring_get_seqno(ring);
2026
	request->ring = ring;
2027
	request->tail = request_ring_position;
2028
	request->emitted_jiffies = jiffies;
2029 2030
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);
2031
	request->file_priv = NULL;
2032

C
Chris Wilson 已提交
2033 2034 2035
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2036
		spin_lock(&file_priv->mm.lock);
2037
		request->file_priv = file_priv;
2038
		list_add_tail(&request->client_list,
2039
			      &file_priv->mm.request_list);
2040
		spin_unlock(&file_priv->mm.lock);
2041
	}
2042

2043
	trace_i915_gem_request_add(ring, request->seqno);
2044
	ring->outstanding_lazy_request = 0;
C
Chris Wilson 已提交
2045

B
Ben Gamari 已提交
2046
	if (!dev_priv->mm.suspended) {
2047
		if (i915_enable_hangcheck) {
2048
			mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2049
				  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2050
		}
2051
		if (was_empty) {
2052
			queue_delayed_work(dev_priv->wq,
2053 2054
					   &dev_priv->mm.retire_work,
					   round_jiffies_up_relative(HZ));
2055 2056
			intel_mark_busy(dev_priv->dev);
		}
B
Ben Gamari 已提交
2057
	}
2058

2059
	if (out_seqno)
2060
		*out_seqno = request->seqno;
2061
	return 0;
2062 2063
}

2064 2065
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2066
{
2067
	struct drm_i915_file_private *file_priv = request->file_priv;
2068

2069 2070
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2071

2072
	spin_lock(&file_priv->mm.lock);
2073 2074 2075 2076
	if (request->file_priv) {
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
2077
	spin_unlock(&file_priv->mm.lock);
2078 2079
}

2080 2081
static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
				      struct intel_ring_buffer *ring)
2082
{
2083 2084
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
2085

2086 2087 2088
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
2089

2090
		list_del(&request->list);
2091
		i915_gem_request_remove_from_client(request);
2092 2093
		kfree(request);
	}
2094

2095
	while (!list_empty(&ring->active_list)) {
2096
		struct drm_i915_gem_object *obj;
2097

2098 2099 2100
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2101

2102
		i915_gem_object_move_to_inactive(obj);
2103 2104 2105
	}
}

2106 2107 2108 2109 2110
static void i915_gem_reset_fences(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2111
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2112
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2113

2114
		i915_gem_write_fence(dev, i, NULL);
2115

2116 2117
		if (reg->obj)
			i915_gem_object_fence_lost(reg->obj);
2118

2119 2120 2121
		reg->pin_count = 0;
		reg->obj = NULL;
		INIT_LIST_HEAD(&reg->lru_list);
2122
	}
2123 2124

	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
2125 2126
}

2127
void i915_gem_reset(struct drm_device *dev)
2128
{
2129
	struct drm_i915_private *dev_priv = dev->dev_private;
2130
	struct drm_i915_gem_object *obj;
2131
	struct intel_ring_buffer *ring;
2132
	int i;
2133

2134 2135
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_lists(dev_priv, ring);
2136 2137 2138 2139

	/* Move everything out of the GPU domains to ensure we do any
	 * necessary invalidation upon reuse.
	 */
2140
	list_for_each_entry(obj,
2141
			    &dev_priv->mm.inactive_list,
2142
			    mm_list)
2143
	{
2144
		obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
2145
	}
2146 2147

	/* The fence registers are invalidated so clear them out */
2148
	i915_gem_reset_fences(dev);
2149 2150 2151 2152 2153
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2154
void
C
Chris Wilson 已提交
2155
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
2156 2157 2158
{
	uint32_t seqno;

C
Chris Wilson 已提交
2159
	if (list_empty(&ring->request_list))
2160 2161
		return;

C
Chris Wilson 已提交
2162
	WARN_ON(i915_verify_lists(ring->dev));
2163

2164
	seqno = ring->get_seqno(ring, true);
2165

2166
	while (!list_empty(&ring->request_list)) {
2167 2168
		struct drm_i915_gem_request *request;

2169
		request = list_first_entry(&ring->request_list,
2170 2171 2172
					   struct drm_i915_gem_request,
					   list);

2173
		if (!i915_seqno_passed(seqno, request->seqno))
2174 2175
			break;

C
Chris Wilson 已提交
2176
		trace_i915_gem_request_retire(ring, request->seqno);
2177 2178 2179 2180 2181 2182
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
2183 2184

		list_del(&request->list);
2185
		i915_gem_request_remove_from_client(request);
2186 2187
		kfree(request);
	}
2188

2189 2190 2191 2192
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
2193
		struct drm_i915_gem_object *obj;
2194

2195
		obj = list_first_entry(&ring->active_list,
2196 2197
				      struct drm_i915_gem_object,
				      ring_list);
2198

2199
		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2200
			break;
2201

2202
		i915_gem_object_move_to_inactive(obj);
2203
	}
2204

C
Chris Wilson 已提交
2205 2206
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2207
		ring->irq_put(ring);
C
Chris Wilson 已提交
2208
		ring->trace_irq_seqno = 0;
2209
	}
2210

C
Chris Wilson 已提交
2211
	WARN_ON(i915_verify_lists(ring->dev));
2212 2213
}

2214 2215 2216 2217
void
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2218
	struct intel_ring_buffer *ring;
2219
	int i;
2220

2221 2222
	for_each_ring(ring, dev_priv, i)
		i915_gem_retire_requests_ring(ring);
2223 2224
}

2225
static void
2226 2227 2228 2229
i915_gem_retire_work_handler(struct work_struct *work)
{
	drm_i915_private_t *dev_priv;
	struct drm_device *dev;
2230
	struct intel_ring_buffer *ring;
2231 2232
	bool idle;
	int i;
2233 2234 2235 2236 2237

	dev_priv = container_of(work, drm_i915_private_t,
				mm.retire_work.work);
	dev = dev_priv->dev;

2238 2239
	/* Come back later if the device is busy... */
	if (!mutex_trylock(&dev->struct_mutex)) {
2240 2241
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2242 2243
		return;
	}
2244

2245
	i915_gem_retire_requests(dev);
2246

2247 2248
	/* Send a periodic flush down the ring so we don't hold onto GEM
	 * objects indefinitely.
2249
	 */
2250
	idle = true;
2251
	for_each_ring(ring, dev_priv, i) {
2252 2253
		if (ring->gpu_caches_dirty)
			i915_add_request(ring, NULL, NULL);
2254 2255

		idle &= list_empty(&ring->request_list);
2256 2257
	}

2258
	if (!dev_priv->mm.suspended && !idle)
2259 2260
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2261 2262
	if (idle)
		intel_mark_idle(dev);
2263

2264 2265 2266
	mutex_unlock(&dev->struct_mutex);
}

2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2278
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2279 2280 2281 2282 2283 2284 2285 2286 2287
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2316
	struct timespec timeout_stack, *timeout = NULL;
2317 2318 2319
	u32 seqno = 0;
	int ret = 0;

2320 2321 2322 2323
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2335 2336
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2337 2338 2339 2340
	if (ret)
		goto out;

	if (obj->active) {
2341
		seqno = obj->last_read_seqno;
2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);

2359 2360 2361 2362 2363
	ret = __wait_seqno(ring, seqno, true, timeout);
	if (timeout) {
		WARN_ON(!timespec_valid(timeout));
		args->timeout_ns = timespec_to_ns(timeout);
	}
2364 2365 2366 2367 2368 2369 2370 2371
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2395
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2396
		return i915_gem_object_wait_rendering(obj, false);
2397 2398 2399

	idx = intel_ring_sync_index(from, to);

2400
	seqno = obj->last_read_seqno;
2401 2402 2403
	if (seqno <= from->sync_seqno[idx])
		return 0;

2404 2405 2406
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2407

2408
	ret = to->sync_to(to, from, seqno);
2409
	if (!ret)
2410 2411 2412 2413 2414
		/* We use last_read_seqno because sync_to()
		 * might have just caused seqno wrap under
		 * the radar.
		 */
		from->sync_seqno[idx] = obj->last_read_seqno;
2415

2416
	return ret;
2417 2418
}

2419 2420 2421 2422 2423 2424 2425 2426 2427 2428
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Act a barrier for all accesses through the GTT */
	mb();

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2429 2430 2431
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2443 2444 2445
/**
 * Unbinds an object from the GTT aperture.
 */
2446
int
2447
i915_gem_object_unbind(struct drm_i915_gem_object *obj)
2448
{
2449
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2450
	int ret;
2451

2452
	if (obj->gtt_space == NULL)
2453 2454
		return 0;

2455 2456
	if (obj->pin_count)
		return -EBUSY;
2457

2458 2459
	BUG_ON(obj->pages == NULL);

2460
	ret = i915_gem_object_finish_gpu(obj);
2461
	if (ret)
2462 2463 2464 2465 2466 2467
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2468
	i915_gem_object_finish_gtt(obj);
2469

2470
	/* release the fence reg _after_ flushing */
2471
	ret = i915_gem_object_put_fence(obj);
2472
	if (ret)
2473
		return ret;
2474

C
Chris Wilson 已提交
2475 2476
	trace_i915_gem_object_unbind(obj);

2477 2478
	if (obj->has_global_gtt_mapping)
		i915_gem_gtt_unbind_object(obj);
2479 2480 2481 2482
	if (obj->has_aliasing_ppgtt_mapping) {
		i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
2483
	i915_gem_gtt_finish_object(obj);
2484

C
Chris Wilson 已提交
2485 2486
	list_del(&obj->mm_list);
	list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
2487
	/* Avoid an unnecessary call to unbind on rebind. */
2488
	obj->map_and_fenceable = true;
2489

2490 2491 2492
	drm_mm_put_block(obj->gtt_space);
	obj->gtt_space = NULL;
	obj->gtt_offset = 0;
2493

2494
	return 0;
2495 2496
}

2497
int i915_gpu_idle(struct drm_device *dev)
2498 2499
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2500
	struct intel_ring_buffer *ring;
2501
	int ret, i;
2502 2503

	/* Flush everything onto the inactive list. */
2504
	for_each_ring(ring, dev_priv, i) {
2505 2506 2507 2508
		ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
		if (ret)
			return ret;

2509
		ret = intel_ring_idle(ring);
2510 2511 2512
		if (ret)
			return ret;
	}
2513

2514
	return 0;
2515 2516
}

2517 2518
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2519 2520
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2521 2522
	int fence_reg;
	int fence_pitch_shift;
2523 2524
	uint64_t val;

2525 2526 2527 2528 2529 2530 2531 2532
	if (INTEL_INFO(dev)->gen >= 6) {
		fence_reg = FENCE_REG_SANDYBRIDGE_0;
		fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
	} else {
		fence_reg = FENCE_REG_965_0;
		fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
	}

2533 2534
	if (obj) {
		u32 size = obj->gtt_space->size;
2535

2536 2537 2538
		val = (uint64_t)((obj->gtt_offset + size - 4096) &
				 0xfffff000) << 32;
		val |= obj->gtt_offset & 0xfffff000;
2539
		val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
2540 2541 2542 2543 2544
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
	} else
		val = 0;
2545

2546 2547 2548
	fence_reg += reg * 8;
	I915_WRITE64(fence_reg, val);
	POSTING_READ(fence_reg);
2549 2550
}

2551 2552
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2553 2554
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2555
	u32 val;
2556

2557 2558 2559 2560
	if (obj) {
		u32 size = obj->gtt_space->size;
		int pitch_val;
		int tile_width;
2561

2562 2563 2564 2565 2566
		WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
		     (size & -size) != size ||
		     (obj->gtt_offset & (size - 1)),
		     "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     obj->gtt_offset, obj->map_and_fenceable, size);
2567

2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

		val = obj->gtt_offset;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2593 2594
}

2595 2596
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2597 2598 2599 2600
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t val;

2601 2602 2603
	if (obj) {
		u32 size = obj->gtt_space->size;
		uint32_t pitch_val;
2604

2605 2606 2607 2608 2609
		WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
		     (size & -size) != size ||
		     (obj->gtt_offset & (size - 1)),
		     "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
		     obj->gtt_offset, size);
2610

2611 2612
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2613

2614 2615 2616 2617 2618 2619 2620 2621
		val = obj->gtt_offset;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2622

2623 2624 2625 2626 2627 2628 2629 2630 2631
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
	switch (INTEL_INFO(dev)->gen) {
	case 7:
2632
	case 6:
2633 2634 2635 2636
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
2637
	default: BUG();
2638
	}
2639 2640
}

2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);

	if (enable) {
		obj->fence_reg = reg;
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
}

2667
static int
C
Chris Wilson 已提交
2668
i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
2669
{
2670
	if (obj->last_fenced_seqno) {
2671
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
2672 2673
		if (ret)
			return ret;
2674 2675 2676 2677

		obj->last_fenced_seqno = 0;
	}

2678 2679 2680 2681 2682 2683
	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
		mb();

2684
	obj->fenced_gpu_access = false;
2685 2686 2687 2688 2689 2690
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
2691
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2692 2693
	int ret;

C
Chris Wilson 已提交
2694
	ret = i915_gem_object_flush_fence(obj);
2695 2696 2697
	if (ret)
		return ret;

2698 2699
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
2700

2701 2702 2703 2704
	i915_gem_object_update_fence(obj,
				     &dev_priv->fence_regs[obj->fence_reg],
				     false);
	i915_gem_object_fence_lost(obj);
2705 2706 2707 2708 2709

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
2710
i915_find_fence_reg(struct drm_device *dev)
2711 2712
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
2713
	struct drm_i915_fence_reg *reg, *avail;
2714
	int i;
2715 2716

	/* First try to find a free reg */
2717
	avail = NULL;
2718 2719 2720
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
2721
			return reg;
2722

2723
		if (!reg->pin_count)
2724
			avail = reg;
2725 2726
	}

2727 2728
	if (avail == NULL)
		return NULL;
2729 2730

	/* None available, try to steal one or wait for a user to finish */
2731
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
2732
		if (reg->pin_count)
2733 2734
			continue;

C
Chris Wilson 已提交
2735
		return reg;
2736 2737
	}

C
Chris Wilson 已提交
2738
	return NULL;
2739 2740
}

2741
/**
2742
 * i915_gem_object_get_fence - set up fencing for an object
2743 2744 2745 2746 2747 2748 2749 2750 2751
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
2752 2753
 *
 * For an untiled surface, this removes any existing fence.
2754
 */
2755
int
2756
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
2757
{
2758
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
2759
	struct drm_i915_private *dev_priv = dev->dev_private;
2760
	bool enable = obj->tiling_mode != I915_TILING_NONE;
2761
	struct drm_i915_fence_reg *reg;
2762
	int ret;
2763

2764 2765 2766
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
2767
	if (obj->fence_dirty) {
2768 2769 2770 2771
		ret = i915_gem_object_flush_fence(obj);
		if (ret)
			return ret;
	}
2772

2773
	/* Just update our place in the LRU if our fence is getting reused. */
2774 2775
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
2776
		if (!obj->fence_dirty) {
2777 2778 2779 2780 2781 2782 2783 2784
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
		if (reg == NULL)
			return -EDEADLK;
2785

2786 2787 2788 2789
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

			ret = i915_gem_object_flush_fence(old);
2790 2791 2792
			if (ret)
				return ret;

2793
			i915_gem_object_fence_lost(old);
2794
		}
2795
	} else
2796 2797
		return 0;

2798
	i915_gem_object_update_fence(obj, reg, enable);
2799
	obj->fence_dirty = false;
2800

2801
	return 0;
2802 2803
}

2804 2805 2806 2807 2808 2809 2810 2811
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
2812
	 * crossing memory domains and dying.
2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873
	 */
	if (HAS_LLC(dev))
		return true;

	if (gtt_space == NULL)
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

	list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
			       obj->gtt_space->start,
			       obj->gtt_space->start + obj->gtt_space->size,
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
			       obj->gtt_space->start,
			       obj->gtt_space->start + obj->gtt_space->size,
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

2874 2875 2876 2877
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
2878
i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
2879
			    unsigned alignment,
2880 2881
			    bool map_and_fenceable,
			    bool nonblocking)
2882
{
2883
	struct drm_device *dev = obj->base.dev;
2884
	drm_i915_private_t *dev_priv = dev->dev_private;
2885
	struct drm_mm_node *node;
2886
	u32 size, fence_size, fence_alignment, unfenced_alignment;
2887
	bool mappable, fenceable;
2888
	int ret;
2889

2890 2891 2892 2893 2894
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
2895
						     obj->tiling_mode, true);
2896
	unfenced_alignment =
2897
		i915_gem_get_gtt_alignment(dev,
2898
						    obj->base.size,
2899
						    obj->tiling_mode, false);
2900

2901
	if (alignment == 0)
2902 2903
		alignment = map_and_fenceable ? fence_alignment :
						unfenced_alignment;
2904
	if (map_and_fenceable && alignment & (fence_alignment - 1)) {
2905 2906 2907 2908
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

2909
	size = map_and_fenceable ? fence_size : obj->base.size;
2910

2911 2912 2913
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
2914
	if (obj->base.size >
B
Ben Widawsky 已提交
2915
	    (map_and_fenceable ? dev_priv->gtt.mappable_end : dev_priv->gtt.total)) {
2916 2917 2918 2919
		DRM_ERROR("Attempting to bind an object larger than the aperture\n");
		return -E2BIG;
	}

2920
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
2921 2922 2923
	if (ret)
		return ret;

2924 2925
	i915_gem_object_pin_pages(obj);

2926 2927 2928 2929 2930 2931
	node = kzalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		i915_gem_object_unpin_pages(obj);
		return -ENOMEM;
	}

2932
 search_free:
2933
	if (map_and_fenceable)
2934 2935
		ret = drm_mm_insert_node_in_range_generic(&dev_priv->mm.gtt_space, node,
							  size, alignment, obj->cache_level,
B
Ben Widawsky 已提交
2936
							  0, dev_priv->gtt.mappable_end);
2937
	else
2938 2939 2940
		ret = drm_mm_insert_node_generic(&dev_priv->mm.gtt_space, node,
						 size, alignment, obj->cache_level);
	if (ret) {
2941
		ret = i915_gem_evict_something(dev, size, alignment,
2942
					       obj->cache_level,
2943 2944
					       map_and_fenceable,
					       nonblocking);
2945 2946
		if (ret == 0)
			goto search_free;
2947

2948 2949 2950
		i915_gem_object_unpin_pages(obj);
		kfree(node);
		return ret;
2951
	}
2952
	if (WARN_ON(!i915_gem_valid_gtt_space(dev, node, obj->cache_level))) {
2953
		i915_gem_object_unpin_pages(obj);
2954
		drm_mm_put_block(node);
2955
		return -EINVAL;
2956 2957
	}

2958
	ret = i915_gem_gtt_prepare_object(obj);
2959
	if (ret) {
2960
		i915_gem_object_unpin_pages(obj);
2961
		drm_mm_put_block(node);
C
Chris Wilson 已提交
2962
		return ret;
2963 2964
	}

C
Chris Wilson 已提交
2965
	list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
2966
	list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
2967

2968 2969
	obj->gtt_space = node;
	obj->gtt_offset = node->start;
C
Chris Wilson 已提交
2970

2971
	fenceable =
2972 2973
		node->size == fence_size &&
		(node->start & (fence_alignment - 1)) == 0;
2974

2975
	mappable =
B
Ben Widawsky 已提交
2976
		obj->gtt_offset + obj->base.size <= dev_priv->gtt.mappable_end;
2977

2978
	obj->map_and_fenceable = mappable && fenceable;
2979

2980
	i915_gem_object_unpin_pages(obj);
C
Chris Wilson 已提交
2981
	trace_i915_gem_object_bind(obj, map_and_fenceable);
2982
	i915_gem_verify_gtt(dev);
2983 2984 2985 2986
	return 0;
}

void
2987
i915_gem_clflush_object(struct drm_i915_gem_object *obj)
2988 2989 2990 2991 2992
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
2993
	if (obj->pages == NULL)
2994 2995
		return;

2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
	if (obj->cache_level != I915_CACHE_NONE)
		return;

C
Chris Wilson 已提交
3007
	trace_i915_gem_object_clflush(obj);
3008

3009
	drm_clflush_sg(obj->pages);
3010 3011 3012 3013
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3014
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3015
{
C
Chris Wilson 已提交
3016 3017
	uint32_t old_write_domain;

3018
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3019 3020
		return;

3021
	/* No actual flushing is required for the GTT write domain.  Writes
3022 3023
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3024 3025 3026 3027
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3028
	 */
3029 3030
	wmb();

3031 3032
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3033 3034

	trace_i915_gem_object_change_domain(obj,
3035
					    obj->base.read_domains,
C
Chris Wilson 已提交
3036
					    old_write_domain);
3037 3038 3039 3040
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3041
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
3042
{
C
Chris Wilson 已提交
3043
	uint32_t old_write_domain;
3044

3045
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3046 3047 3048
		return;

	i915_gem_clflush_object(obj);
3049
	i915_gem_chipset_flush(obj->base.dev);
3050 3051
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3052 3053

	trace_i915_gem_object_change_domain(obj,
3054
					    obj->base.read_domains,
C
Chris Wilson 已提交
3055
					    old_write_domain);
3056 3057
}

3058 3059 3060 3061 3062 3063
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3064
int
3065
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3066
{
3067
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3068
	uint32_t old_write_domain, old_read_domains;
3069
	int ret;
3070

3071
	/* Not valid to be called on unbound objects. */
3072
	if (obj->gtt_space == NULL)
3073 3074
		return -EINVAL;

3075 3076 3077
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3078
	ret = i915_gem_object_wait_rendering(obj, !write);
3079 3080 3081
	if (ret)
		return ret;

3082
	i915_gem_object_flush_cpu_write_domain(obj);
C
Chris Wilson 已提交
3083

3084 3085
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3086

3087 3088 3089
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3090 3091
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3092
	if (write) {
3093 3094 3095
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3096 3097
	}

C
Chris Wilson 已提交
3098 3099 3100 3101
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3102 3103 3104 3105
	/* And bump the LRU for this access */
	if (i915_gem_object_is_inactive(obj))
		list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);

3106 3107 3108
	return 0;
}

3109 3110 3111
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3112 3113
	struct drm_device *dev = obj->base.dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
3114 3115 3116 3117 3118 3119 3120 3121 3122 3123
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

	if (obj->pin_count) {
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3124 3125 3126 3127 3128 3129
	if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
		ret = i915_gem_object_unbind(obj);
		if (ret)
			return ret;
	}

3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140
	if (obj->gtt_space) {
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3141
		if (INTEL_INFO(dev)->gen < 6) {
3142 3143 3144 3145 3146
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3147 3148
		if (obj->has_global_gtt_mapping)
			i915_gem_gtt_bind_object(obj, cache_level);
3149 3150 3151
		if (obj->has_aliasing_ppgtt_mapping)
			i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
					       obj, cache_level);
3152 3153

		obj->gtt_space->color = cache_level;
3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179
	}

	if (cache_level == I915_CACHE_NONE) {
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
		WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

	obj->cache_level = cache_level;
3180
	i915_gem_verify_gtt(dev);
3181 3182 3183
	return 0;
}

B
Ben Widawsky 已提交
3184 3185
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3186
{
B
Ben Widawsky 已提交
3187
	struct drm_i915_gem_caching *args = data;
3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

B
Ben Widawsky 已提交
3201
	args->caching = obj->cache_level != I915_CACHE_NONE;
3202 3203 3204 3205 3206 3207 3208

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3209 3210
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3211
{
B
Ben Widawsky 已提交
3212
	struct drm_i915_gem_caching *args = data;
3213 3214 3215 3216
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3217 3218
	switch (args->caching) {
	case I915_CACHING_NONE:
3219 3220
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3221
	case I915_CACHING_CACHED:
3222 3223 3224 3225 3226 3227
		level = I915_CACHE_LLC;
		break;
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3228 3229 3230 3231
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3246
/*
3247 3248 3249
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3250 3251
 */
int
3252 3253
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3254
				     struct intel_ring_buffer *pipelined)
3255
{
3256
	u32 old_read_domains, old_write_domain;
3257 3258
	int ret;

3259
	if (pipelined != obj->ring) {
3260 3261
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3262 3263 3264
			return ret;
	}

3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
	ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
	if (ret)
		return ret;

3278 3279 3280 3281
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
3282
	ret = i915_gem_object_pin(obj, alignment, true, false);
3283 3284 3285
	if (ret)
		return ret;

3286 3287
	i915_gem_object_flush_cpu_write_domain(obj);

3288
	old_write_domain = obj->base.write_domain;
3289
	old_read_domains = obj->base.read_domains;
3290 3291 3292 3293

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3294
	obj->base.write_domain = 0;
3295
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3296 3297 3298

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3299
					    old_write_domain);
3300 3301 3302 3303

	return 0;
}

3304
int
3305
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3306
{
3307 3308
	int ret;

3309
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3310 3311
		return 0;

3312
	ret = i915_gem_object_wait_rendering(obj, false);
3313 3314 3315
	if (ret)
		return ret;

3316 3317
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3318
	return 0;
3319 3320
}

3321 3322 3323 3324 3325 3326
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3327
int
3328
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3329
{
C
Chris Wilson 已提交
3330
	uint32_t old_write_domain, old_read_domains;
3331 3332
	int ret;

3333 3334 3335
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3336
	ret = i915_gem_object_wait_rendering(obj, !write);
3337 3338 3339
	if (ret)
		return ret;

3340
	i915_gem_object_flush_gtt_write_domain(obj);
3341

3342 3343
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3344

3345
	/* Flush the CPU cache if it's still invalid. */
3346
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3347 3348
		i915_gem_clflush_object(obj);

3349
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3350 3351 3352 3353 3354
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3355
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3356 3357 3358 3359 3360

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3361 3362
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3363
	}
3364

C
Chris Wilson 已提交
3365 3366 3367 3368
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3369 3370 3371
	return 0;
}

3372 3373 3374
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3375 3376 3377 3378
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3379 3380 3381
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3382
static int
3383
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3384
{
3385 3386
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3387
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3388 3389 3390 3391
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
	u32 seqno = 0;
	int ret;
3392

3393
	if (atomic_read(&dev_priv->gpu_error.wedged))
3394 3395
		return -EIO;

3396
	spin_lock(&file_priv->mm.lock);
3397
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3398 3399
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3400

3401 3402
		ring = request->ring;
		seqno = request->seqno;
3403
	}
3404
	spin_unlock(&file_priv->mm.lock);
3405

3406 3407
	if (seqno == 0)
		return 0;
3408

3409
	ret = __wait_seqno(ring, seqno, true, NULL);
3410 3411
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3412 3413 3414 3415

	return ret;
}

3416
int
3417 3418
i915_gem_object_pin(struct drm_i915_gem_object *obj,
		    uint32_t alignment,
3419 3420
		    bool map_and_fenceable,
		    bool nonblocking)
3421 3422 3423
{
	int ret;

3424 3425
	if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
		return -EBUSY;
3426

3427 3428 3429 3430
	if (obj->gtt_space != NULL) {
		if ((alignment && obj->gtt_offset & (alignment - 1)) ||
		    (map_and_fenceable && !obj->map_and_fenceable)) {
			WARN(obj->pin_count,
3431
			     "bo is already pinned with incorrect alignment:"
3432 3433
			     " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
			     " obj->map_and_fenceable=%d\n",
3434
			     obj->gtt_offset, alignment,
3435
			     map_and_fenceable,
3436
			     obj->map_and_fenceable);
3437 3438 3439 3440 3441 3442
			ret = i915_gem_object_unbind(obj);
			if (ret)
				return ret;
		}
	}

3443
	if (obj->gtt_space == NULL) {
3444 3445
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;

3446
		ret = i915_gem_object_bind_to_gtt(obj, alignment,
3447 3448
						  map_and_fenceable,
						  nonblocking);
3449
		if (ret)
3450
			return ret;
3451 3452 3453

		if (!dev_priv->mm.aliasing_ppgtt)
			i915_gem_gtt_bind_object(obj, obj->cache_level);
3454
	}
J
Jesse Barnes 已提交
3455

3456 3457 3458
	if (!obj->has_global_gtt_mapping && map_and_fenceable)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

3459
	obj->pin_count++;
3460
	obj->pin_mappable |= map_and_fenceable;
3461 3462 3463 3464 3465

	return 0;
}

void
3466
i915_gem_object_unpin(struct drm_i915_gem_object *obj)
3467
{
3468 3469
	BUG_ON(obj->pin_count == 0);
	BUG_ON(obj->gtt_space == NULL);
3470

3471
	if (--obj->pin_count == 0)
3472
		obj->pin_mappable = false;
3473 3474 3475 3476
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3477
		   struct drm_file *file)
3478 3479
{
	struct drm_i915_gem_pin *args = data;
3480
	struct drm_i915_gem_object *obj;
3481 3482
	int ret;

3483 3484 3485
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3486

3487
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3488
	if (&obj->base == NULL) {
3489 3490
		ret = -ENOENT;
		goto unlock;
3491 3492
	}

3493
	if (obj->madv != I915_MADV_WILLNEED) {
C
Chris Wilson 已提交
3494
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
3495 3496
		ret = -EINVAL;
		goto out;
3497 3498
	}

3499
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
J
Jesse Barnes 已提交
3500 3501
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3502 3503
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3504 3505
	}

3506 3507 3508
	obj->user_pin_count++;
	obj->pin_filp = file;
	if (obj->user_pin_count == 1) {
3509
		ret = i915_gem_object_pin(obj, args->alignment, true, false);
3510 3511
		if (ret)
			goto out;
3512 3513 3514 3515 3516
	}

	/* XXX - flush the CPU caches for pinned objects
	 * as the X server doesn't manage domains yet
	 */
3517
	i915_gem_object_flush_cpu_write_domain(obj);
3518
	args->offset = obj->gtt_offset;
3519
out:
3520
	drm_gem_object_unreference(&obj->base);
3521
unlock:
3522
	mutex_unlock(&dev->struct_mutex);
3523
	return ret;
3524 3525 3526 3527
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3528
		     struct drm_file *file)
3529 3530
{
	struct drm_i915_gem_pin *args = data;
3531
	struct drm_i915_gem_object *obj;
3532
	int ret;
3533

3534 3535 3536
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3537

3538
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3539
	if (&obj->base == NULL) {
3540 3541
		ret = -ENOENT;
		goto unlock;
3542
	}
3543

3544
	if (obj->pin_filp != file) {
J
Jesse Barnes 已提交
3545 3546
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3547 3548
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3549
	}
3550 3551 3552
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
J
Jesse Barnes 已提交
3553 3554
		i915_gem_object_unpin(obj);
	}
3555

3556
out:
3557
	drm_gem_object_unreference(&obj->base);
3558
unlock:
3559
	mutex_unlock(&dev->struct_mutex);
3560
	return ret;
3561 3562 3563 3564
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3565
		    struct drm_file *file)
3566 3567
{
	struct drm_i915_gem_busy *args = data;
3568
	struct drm_i915_gem_object *obj;
3569 3570
	int ret;

3571
	ret = i915_mutex_lock_interruptible(dev);
3572
	if (ret)
3573
		return ret;
3574

3575
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3576
	if (&obj->base == NULL) {
3577 3578
		ret = -ENOENT;
		goto unlock;
3579
	}
3580

3581 3582 3583 3584
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
3585
	 */
3586
	ret = i915_gem_object_flush_active(obj);
3587

3588
	args->busy = obj->active;
3589 3590 3591 3592
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
3593

3594
	drm_gem_object_unreference(&obj->base);
3595
unlock:
3596
	mutex_unlock(&dev->struct_mutex);
3597
	return ret;
3598 3599 3600 3601 3602 3603
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
3604
	return i915_gem_ring_throttle(dev, file_priv);
3605 3606
}

3607 3608 3609 3610 3611
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
3612
	struct drm_i915_gem_object *obj;
3613
	int ret;
3614 3615 3616 3617 3618 3619 3620 3621 3622

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

3623 3624 3625 3626
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3627
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
3628
	if (&obj->base == NULL) {
3629 3630
		ret = -ENOENT;
		goto unlock;
3631 3632
	}

3633
	if (obj->pin_count) {
3634 3635
		ret = -EINVAL;
		goto out;
3636 3637
	}

3638 3639
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
3640

C
Chris Wilson 已提交
3641 3642
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
3643 3644
		i915_gem_object_truncate(obj);

3645
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
3646

3647
out:
3648
	drm_gem_object_unreference(&obj->base);
3649
unlock:
3650
	mutex_unlock(&dev->struct_mutex);
3651
	return ret;
3652 3653
}

3654 3655
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
3656 3657 3658 3659 3660 3661
{
	INIT_LIST_HEAD(&obj->mm_list);
	INIT_LIST_HEAD(&obj->gtt_list);
	INIT_LIST_HEAD(&obj->ring_list);
	INIT_LIST_HEAD(&obj->exec_list);

3662 3663
	obj->ops = ops;

3664 3665 3666 3667 3668 3669 3670 3671
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

3672 3673 3674 3675 3676
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

3677 3678
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
3679
{
3680
	struct drm_i915_gem_object *obj;
3681
	struct address_space *mapping;
D
Daniel Vetter 已提交
3682
	gfp_t mask;
3683

3684
	obj = i915_gem_object_alloc(dev);
3685 3686
	if (obj == NULL)
		return NULL;
3687

3688
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3689
		i915_gem_object_free(obj);
3690 3691
		return NULL;
	}
3692

3693 3694 3695 3696 3697 3698 3699
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

3700
	mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3701
	mapping_set_gfp_mask(mapping, mask);
3702

3703
	i915_gem_object_init(obj, &i915_gem_object_ops);
3704

3705 3706
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3707

3708 3709
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

3725
	return obj;
3726 3727 3728 3729 3730
}

int i915_gem_init_object(struct drm_gem_object *obj)
{
	BUG();
3731

3732 3733 3734
	return 0;
}

3735
void i915_gem_free_object(struct drm_gem_object *gem_obj)
3736
{
3737
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
3738
	struct drm_device *dev = obj->base.dev;
3739
	drm_i915_private_t *dev_priv = dev->dev_private;
3740

3741 3742
	trace_i915_gem_object_destroy(obj);

3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

	obj->pin_count = 0;
	if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
		bool was_interruptible;

		was_interruptible = dev_priv->mm.interruptible;
		dev_priv->mm.interruptible = false;

		WARN_ON(i915_gem_object_unbind(obj));

		dev_priv->mm.interruptible = was_interruptible;
	}

3758
	obj->pages_pin_count = 0;
3759
	i915_gem_object_put_pages(obj);
3760
	i915_gem_object_free_mmap_offset(obj);
3761
	i915_gem_object_release_stolen(obj);
3762

3763 3764
	BUG_ON(obj->pages);

3765 3766
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
3767

3768 3769
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
3770

3771
	kfree(obj->bit_17);
3772
	i915_gem_object_free(obj);
3773 3774
}

3775 3776 3777 3778 3779
int
i915_gem_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3780

3781
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3782

3783
	if (dev_priv->mm.suspended) {
3784 3785
		mutex_unlock(&dev->struct_mutex);
		return 0;
3786 3787
	}

3788
	ret = i915_gpu_idle(dev);
3789 3790
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
3791
		return ret;
3792
	}
3793
	i915_gem_retire_requests(dev);
3794

3795
	/* Under UMS, be paranoid and evict. */
3796
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
3797
		i915_gem_evict_everything(dev);
3798

3799 3800
	i915_gem_reset_fences(dev);

3801 3802 3803 3804 3805
	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound mm.suspended!
	 */
	dev_priv->mm.suspended = 1;
3806
	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
3807 3808

	i915_kernel_lost_context(dev);
3809
	i915_gem_cleanup_ringbuffer(dev);
3810

3811 3812
	mutex_unlock(&dev->struct_mutex);

3813 3814 3815
	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

3816 3817 3818
	return 0;
}

B
Ben Widawsky 已提交
3819 3820 3821 3822 3823 3824 3825 3826 3827
void i915_gem_l3_remap(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 misccpctl;
	int i;

	if (!IS_IVYBRIDGE(dev))
		return;

3828
	if (!dev_priv->l3_parity.remap_info)
B
Ben Widawsky 已提交
3829 3830 3831 3832 3833 3834 3835 3836
		return;

	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
		u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
3837
		if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
B
Ben Widawsky 已提交
3838 3839
			DRM_DEBUG("0x%x was already programmed to %x\n",
				  GEN7_L3LOG_BASE + i, remap);
3840
		if (remap && !dev_priv->l3_parity.remap_info[i/4])
B
Ben Widawsky 已提交
3841
			DRM_DEBUG_DRIVER("Clearing remapped register\n");
3842
		I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
B
Ben Widawsky 已提交
3843 3844 3845 3846 3847 3848 3849 3850
	}

	/* Make sure all the writes land before disabling dop clock gating */
	POSTING_READ(GEN7_L3LOG_BASE);

	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
}

3851 3852 3853 3854
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

3855
	if (INTEL_INFO(dev)->gen < 5 ||
3856 3857 3858 3859 3860 3861
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

3862 3863 3864
	if (IS_GEN5(dev))
		return;

3865 3866
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
3867
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
3868
	else if (IS_GEN7(dev))
3869
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
3870 3871
	else
		BUG();
3872
}
D
Daniel Vetter 已提交
3873

3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

3890
int
3891
i915_gem_init_hw(struct drm_device *dev)
3892 3893 3894
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3895

3896
	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
D
Daniel Vetter 已提交
3897 3898
		return -EIO;

R
Rodrigo Vivi 已提交
3899 3900 3901
	if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
		I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);

B
Ben Widawsky 已提交
3902 3903
	i915_gem_l3_remap(dev);

3904 3905
	i915_gem_init_swizzling(dev);

3906 3907
	dev_priv->next_seqno = dev_priv->last_seqno = (u32)~0 - 0x1000;

3908
	ret = intel_init_render_ring_buffer(dev);
3909
	if (ret)
3910
		return ret;
3911 3912

	if (HAS_BSD(dev)) {
3913
		ret = intel_init_bsd_ring_buffer(dev);
3914 3915
		if (ret)
			goto cleanup_render_ring;
3916
	}
3917

3918
	if (intel_enable_blt(dev)) {
3919 3920 3921 3922 3923
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

3924 3925 3926 3927 3928
	/*
	 * XXX: There was some w/a described somewhere suggesting loading
	 * contexts before PPGTT.
	 */
	i915_gem_context_init(dev);
D
Daniel Vetter 已提交
3929 3930
	i915_gem_init_ppgtt(dev);

3931 3932
	return 0;

3933
cleanup_bsd_ring:
3934
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
3935
cleanup_render_ring:
3936
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
3937 3938 3939
	return ret;
}

3940 3941 3942 3943 3944 3945
int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	mutex_lock(&dev->struct_mutex);
3946
	i915_gem_init_global_gtt(dev);
3947 3948 3949 3950 3951 3952 3953
	ret = i915_gem_init_hw(dev);
	mutex_unlock(&dev->struct_mutex);
	if (ret) {
		i915_gem_cleanup_aliasing_ppgtt(dev);
		return ret;
	}

3954 3955 3956
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
3957 3958 3959
	return 0;
}

3960 3961 3962 3963
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
3964
	struct intel_ring_buffer *ring;
3965
	int i;
3966

3967 3968
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
3969 3970
}

3971 3972 3973 3974 3975
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
3976
	int ret;
3977

J
Jesse Barnes 已提交
3978 3979 3980
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

3981
	if (atomic_read(&dev_priv->gpu_error.wedged)) {
3982
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
3983
		atomic_set(&dev_priv->gpu_error.wedged, 0);
3984 3985 3986
	}

	mutex_lock(&dev->struct_mutex);
3987 3988
	dev_priv->mm.suspended = 0;

3989
	ret = i915_gem_init_hw(dev);
3990 3991
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
3992
		return ret;
3993
	}
3994

3995
	BUG_ON(!list_empty(&dev_priv->mm.active_list));
3996
	mutex_unlock(&dev->struct_mutex);
3997

3998 3999 4000
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
4001

4002
	return 0;
4003 4004 4005 4006 4007 4008 4009 4010

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
	dev_priv->mm.suspended = 1;
	mutex_unlock(&dev->struct_mutex);

	return ret;
4011 4012 4013 4014 4015 4016
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
4017 4018 4019
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4020
	drm_irq_uninstall(dev);
4021
	return i915_gem_idle(dev);
4022 4023 4024 4025 4026 4027 4028
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4029 4030 4031
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4032 4033 4034
	ret = i915_gem_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4035 4036
}

4037 4038 4039 4040 4041 4042 4043
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

4044 4045 4046 4047
void
i915_gem_load(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4048 4049 4050 4051 4052 4053 4054
	int i;

	dev_priv->slab =
		kmem_cache_create("i915_gem_object",
				  sizeof(struct drm_i915_gem_object), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4055

4056
	INIT_LIST_HEAD(&dev_priv->mm.active_list);
4057
	INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
C
Chris Wilson 已提交
4058 4059
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4060
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4061 4062
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4063
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4064
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4065 4066
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4067
	init_completion(&dev_priv->gpu_error.completion);
4068

4069 4070
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4071 4072
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4073 4074
	}

4075 4076
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4077
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4078 4079
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4080

4081
	if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4082 4083 4084 4085
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4086
	/* Initialize fence registers to zero */
4087
	i915_gem_reset_fences(dev);
4088

4089
	i915_gem_detect_bit_6_swizzle(dev);
4090
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4091

4092 4093
	dev_priv->mm.interruptible = true;

4094 4095 4096
	dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4097
}
4098 4099 4100 4101 4102

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4103 4104
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4105 4106 4107 4108 4109 4110 4111 4112
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4113
	phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
4114 4115 4116 4117 4118
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4119
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4132
	kfree(phys_obj);
4133 4134 4135
	return ret;
}

4136
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4161
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4162 4163 4164 4165
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4166
				 struct drm_i915_gem_object *obj)
4167
{
4168
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
4169
	char *vaddr;
4170 4171 4172
	int i;
	int page_count;

4173
	if (!obj->phys_obj)
4174
		return;
4175
	vaddr = obj->phys_obj->handle->vaddr;
4176

4177
	page_count = obj->base.size / PAGE_SIZE;
4178
	for (i = 0; i < page_count; i++) {
4179
		struct page *page = shmem_read_mapping_page(mapping, i);
4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4191
	}
4192
	i915_gem_chipset_flush(dev);
4193

4194 4195
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4196 4197 4198 4199
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4200
			    struct drm_i915_gem_object *obj,
4201 4202
			    int id,
			    int align)
4203
{
4204
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
4205 4206 4207 4208 4209 4210 4211 4212
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4213 4214
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4215 4216 4217 4218 4219 4220 4221
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4222
						obj->base.size, align);
4223
		if (ret) {
4224 4225
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4226
			return ret;
4227 4228 4229 4230
		}
	}

	/* bind to the object */
4231 4232
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4233

4234
	page_count = obj->base.size / PAGE_SIZE;
4235 4236

	for (i = 0; i < page_count; i++) {
4237 4238 4239
		struct page *page;
		char *dst, *src;

4240
		page = shmem_read_mapping_page(mapping, i);
4241 4242
		if (IS_ERR(page))
			return PTR_ERR(page);
4243

4244
		src = kmap_atomic(page);
4245
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4246
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4247
		kunmap_atomic(src);
4248

4249 4250 4251
		mark_page_accessed(page);
		page_cache_release(page);
	}
4252

4253 4254 4255 4256
	return 0;
}

static int
4257 4258
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4259 4260 4261
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4262
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
4263
	char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
4264

4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4278

4279
	i915_gem_chipset_flush(dev);
4280 4281
	return 0;
}
4282

4283
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4284
{
4285
	struct drm_i915_file_private *file_priv = file->driver_priv;
4286 4287 4288 4289 4290

	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4291
	spin_lock(&file_priv->mm.lock);
4292 4293 4294 4295 4296 4297 4298 4299 4300
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4301
	spin_unlock(&file_priv->mm.lock);
4302
}
4303

4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316
static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
{
	if (!mutex_is_locked(mutex))
		return false;

#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
	return mutex->owner == task;
#else
	/* Since UP may be pre-empted, we cannot assume that we own the lock */
	return false;
#endif
}

4317
static int
4318
i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
4319
{
4320 4321 4322 4323 4324
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4325
	struct drm_i915_gem_object *obj;
4326
	int nr_to_scan = sc->nr_to_scan;
4327
	bool unlock = true;
4328 4329
	int cnt;

4330 4331 4332 4333
	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
			return 0;

4334 4335 4336
		if (dev_priv->mm.shrinker_no_lock_stealing)
			return 0;

4337 4338
		unlock = false;
	}
4339

C
Chris Wilson 已提交
4340 4341 4342 4343
	if (nr_to_scan) {
		nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
		if (nr_to_scan > 0)
			i915_gem_shrink_all(dev_priv);
4344 4345
	}

4346
	cnt = 0;
C
Chris Wilson 已提交
4347
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
4348 4349
		if (obj->pages_pin_count == 0)
			cnt += obj->base.size >> PAGE_SHIFT;
C
Chris Wilson 已提交
4350
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
4351
		if (obj->pin_count == 0 && obj->pages_pin_count == 0)
C
Chris Wilson 已提交
4352
			cnt += obj->base.size >> PAGE_SHIFT;
4353

4354 4355
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
C
Chris Wilson 已提交
4356
	return cnt;
4357
}