intel_ringbuffer.c 89.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <linux/log2.h>
31
#include <drm/drmP.h>
32
#include "i915_drv.h"
33
#include <drm/i915_drm.h>
34
#include "i915_trace.h"
35
#include "intel_drv.h"
36

37 38 39 40 41
/* Rough estimate of the typical request size, performing a flush,
 * set-context and then emitting the batch.
 */
#define LEGACY_REQUEST_SIZE 200

42
int __intel_ring_space(int head, int tail, int size)
43
{
44 45
	int space = head - tail;
	if (space <= 0)
46
		space += size;
47
	return space - I915_RING_FREE_SPACE;
48 49
}

50 51 52 53 54 55 56 57 58 59 60
void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
{
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
	}

	ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
					    ringbuf->tail, ringbuf->size);
}

61
bool intel_engine_stopped(struct intel_engine_cs *engine)
62
{
63
	struct drm_i915_private *dev_priv = engine->i915;
64
	return dev_priv->gpu_error.stop_rings & intel_engine_flag(engine);
65
}
66

67
static void __intel_ring_advance(struct intel_engine_cs *engine)
68
{
69
	struct intel_ringbuffer *ringbuf = engine->buffer;
70
	ringbuf->tail &= ringbuf->size - 1;
71
	if (intel_engine_stopped(engine))
72
		return;
73
	engine->write_tail(engine, ringbuf->tail);
74 75
}

76
static int
77
gen2_render_ring_flush(struct drm_i915_gem_request *req,
78 79 80
		       u32	invalidate_domains,
		       u32	flush_domains)
{
81
	struct intel_engine_cs *engine = req->engine;
82 83 84 85
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
86
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
87 88 89 90 91
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

92
	ret = intel_ring_begin(req, 2);
93 94 95
	if (ret)
		return ret;

96 97 98
	intel_ring_emit(engine, cmd);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
99 100 101 102 103

	return 0;
}

static int
104
gen4_render_ring_flush(struct drm_i915_gem_request *req,
105 106
		       u32	invalidate_domains,
		       u32	flush_domains)
107
{
108
	struct intel_engine_cs *engine = req->engine;
109
	u32 cmd;
110
	int ret;
111

112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
141
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
142 143 144
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
145

146
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
147
	    (IS_G4X(req->i915) || IS_GEN5(req->i915)))
148
		cmd |= MI_INVALIDATE_ISP;
149

150
	ret = intel_ring_begin(req, 2);
151 152
	if (ret)
		return ret;
153

154 155 156
	intel_ring_emit(engine, cmd);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
157 158

	return 0;
159 160
}

161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
199
intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
200
{
201
	struct intel_engine_cs *engine = req->engine;
202
	u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
203 204
	int ret;

205
	ret = intel_ring_begin(req, 6);
206 207 208
	if (ret)
		return ret;

209 210
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
211
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
212 213 214 215 216
	intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(engine, 0); /* low dword */
	intel_ring_emit(engine, 0); /* high dword */
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
217

218
	ret = intel_ring_begin(req, 6);
219 220 221
	if (ret)
		return ret;

222 223 224 225 226 227 228
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
229 230 231 232 233

	return 0;
}

static int
234 235
gen6_render_ring_flush(struct drm_i915_gem_request *req,
		       u32 invalidate_domains, u32 flush_domains)
236
{
237
	struct intel_engine_cs *engine = req->engine;
238
	u32 flags = 0;
239
	u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
240 241
	int ret;

242
	/* Force SNB workarounds for PIPE_CONTROL flushes */
243
	ret = intel_emit_post_sync_nonzero_flush(req);
244 245 246
	if (ret)
		return ret;

247 248 249 250
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
251 252 253 254 255 256 257
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
258
		flags |= PIPE_CONTROL_CS_STALL;
259 260 261 262 263 264 265 266 267 268 269
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
270
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
271
	}
272

273
	ret = intel_ring_begin(req, 4);
274 275 276
	if (ret)
		return ret;

277 278 279 280 281
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(engine, flags);
	intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(engine, 0);
	intel_ring_advance(engine);
282 283 284 285

	return 0;
}

286
static int
287
gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
288
{
289
	struct intel_engine_cs *engine = req->engine;
290 291
	int ret;

292
	ret = intel_ring_begin(req, 4);
293 294 295
	if (ret)
		return ret;

296 297
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
298
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
299 300 301
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, 0);
	intel_ring_advance(engine);
302 303 304 305

	return 0;
}

306
static int
307
gen7_render_ring_flush(struct drm_i915_gem_request *req,
308 309
		       u32 invalidate_domains, u32 flush_domains)
{
310
	struct intel_engine_cs *engine = req->engine;
311
	u32 flags = 0;
312
	u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
313 314
	int ret;

315 316 317 318 319 320 321 322 323 324
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

325 326 327 328 329 330 331
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
332
		flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
333
		flags |= PIPE_CONTROL_FLUSH_ENABLE;
334 335 336 337 338 339 340 341
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
342
		flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
343 344 345 346
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
347
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
348

349 350
		flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;

351 352 353
		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
354
		gen7_render_ring_cs_stall_wa(req);
355 356
	}

357
	ret = intel_ring_begin(req, 4);
358 359 360
	if (ret)
		return ret;

361 362 363 364 365
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(engine, flags);
	intel_ring_emit(engine, scratch_addr);
	intel_ring_emit(engine, 0);
	intel_ring_advance(engine);
366 367 368 369

	return 0;
}

370
static int
371
gen8_emit_pipe_control(struct drm_i915_gem_request *req,
372 373
		       u32 flags, u32 scratch_addr)
{
374
	struct intel_engine_cs *engine = req->engine;
375 376
	int ret;

377
	ret = intel_ring_begin(req, 6);
378 379 380
	if (ret)
		return ret;

381 382 383 384 385 386 387
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(engine, flags);
	intel_ring_emit(engine, scratch_addr);
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, 0);
	intel_ring_advance(engine);
388 389 390 391

	return 0;
}

B
Ben Widawsky 已提交
392
static int
393
gen8_render_ring_flush(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
394 395 396
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
397
	u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
398
	int ret;
B
Ben Widawsky 已提交
399 400 401 402 403 404

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
405
		flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
406
		flags |= PIPE_CONTROL_FLUSH_ENABLE;
B
Ben Widawsky 已提交
407 408 409 410 411 412 413 414 415 416
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
417 418

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
419
		ret = gen8_emit_pipe_control(req,
420 421 422 423 424
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
425 426
	}

427
	return gen8_emit_pipe_control(req, flags, scratch_addr);
B
Ben Widawsky 已提交
428 429
}

430
static void ring_write_tail(struct intel_engine_cs *engine,
431
			    u32 value)
432
{
433
	struct drm_i915_private *dev_priv = engine->i915;
434
	I915_WRITE_TAIL(engine, value);
435 436
}

437
u64 intel_ring_get_active_head(struct intel_engine_cs *engine)
438
{
439
	struct drm_i915_private *dev_priv = engine->i915;
440
	u64 acthd;
441

442
	if (INTEL_GEN(dev_priv) >= 8)
443 444
		acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
					 RING_ACTHD_UDW(engine->mmio_base));
445
	else if (INTEL_GEN(dev_priv) >= 4)
446
		acthd = I915_READ(RING_ACTHD(engine->mmio_base));
447 448 449 450
	else
		acthd = I915_READ(ACTHD);

	return acthd;
451 452
}

453
static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
454
{
455
	struct drm_i915_private *dev_priv = engine->i915;
456 457 458
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
459
	if (INTEL_GEN(dev_priv) >= 4)
460 461 462 463
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

464
static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
465
{
466
	struct drm_i915_private *dev_priv = engine->i915;
467
	i915_reg_t mmio;
468 469 470 471

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
472
	if (IS_GEN7(dev_priv)) {
473
		switch (engine->id) {
474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491
		case RCS:
			mmio = RENDER_HWS_PGA_GEN7;
			break;
		case BCS:
			mmio = BLT_HWS_PGA_GEN7;
			break;
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
		case VCS:
			mmio = BSD_HWS_PGA_GEN7;
			break;
		case VECS:
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
		}
492
	} else if (IS_GEN6(dev_priv)) {
493
		mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
494 495
	} else {
		/* XXX: gen8 returns to sanity */
496
		mmio = RING_HWS_PGA(engine->mmio_base);
497 498
	}

499
	I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
500 501 502 503 504 505 506 507 508
	POSTING_READ(mmio);

	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
509
	if (IS_GEN(dev_priv, 6, 7)) {
510
		i915_reg_t reg = RING_INSTPM(engine->mmio_base);
511 512

		/* ring should be idle before issuing a sync flush*/
513
		WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
514 515 516 517 518 519 520

		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
521
				  engine->name);
522 523 524
	}
}

525
static bool stop_ring(struct intel_engine_cs *engine)
526
{
527
	struct drm_i915_private *dev_priv = engine->i915;
528

529
	if (!IS_GEN2(dev_priv)) {
530 531 532 533
		I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
		if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n",
				  engine->name);
534 535 536 537
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
538
			if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
539
				return false;
540 541
		}
	}
542

543 544 545
	I915_WRITE_CTL(engine, 0);
	I915_WRITE_HEAD(engine, 0);
	engine->write_tail(engine, 0);
546

547
	if (!IS_GEN2(dev_priv)) {
548 549
		(void)I915_READ_CTL(engine);
		I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
550
	}
551

552
	return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
553
}
554

555 556 557 558 559
void intel_engine_init_hangcheck(struct intel_engine_cs *engine)
{
	memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
}

560
static int init_ring_common(struct intel_engine_cs *engine)
561
{
562
	struct drm_i915_private *dev_priv = engine->i915;
563
	struct intel_ringbuffer *ringbuf = engine->buffer;
564
	struct drm_i915_gem_object *obj = ringbuf->obj;
565 566
	int ret = 0;

567
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
568

569
	if (!stop_ring(engine)) {
570
		/* G45 ring initialization often fails to reset head to zero */
571 572
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
573 574 575 576 577
			      engine->name,
			      I915_READ_CTL(engine),
			      I915_READ_HEAD(engine),
			      I915_READ_TAIL(engine),
			      I915_READ_START(engine));
578

579
		if (!stop_ring(engine)) {
580 581
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
582 583 584 585 586
				  engine->name,
				  I915_READ_CTL(engine),
				  I915_READ_HEAD(engine),
				  I915_READ_TAIL(engine),
				  I915_READ_START(engine));
587 588
			ret = -EIO;
			goto out;
589
		}
590 591
	}

592
	if (I915_NEED_GFX_HWS(dev_priv))
593
		intel_ring_setup_status_page(engine);
594
	else
595
		ring_setup_phys_status_page(engine);
596

597
	/* Enforce ordering by reading HEAD register back */
598
	I915_READ_HEAD(engine);
599

600 601 602 603
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
604
	I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
605 606

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
607
	if (I915_READ_HEAD(engine))
608
		DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
609 610 611
			  engine->name, I915_READ_HEAD(engine));
	I915_WRITE_HEAD(engine, 0);
	(void)I915_READ_HEAD(engine);
612

613
	I915_WRITE_CTL(engine,
614
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
615
			| RING_VALID);
616 617

	/* If the head is still not zero, the ring is dead */
618 619 620
	if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
		     I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
		     (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
621
		DRM_ERROR("%s initialization failed "
622
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
623 624 625 626 627 628
			  engine->name,
			  I915_READ_CTL(engine),
			  I915_READ_CTL(engine) & RING_VALID,
			  I915_READ_HEAD(engine), I915_READ_TAIL(engine),
			  I915_READ_START(engine),
			  (unsigned long)i915_gem_obj_ggtt_offset(obj));
629 630
		ret = -EIO;
		goto out;
631 632
	}

633
	ringbuf->last_retired_head = -1;
634 635
	ringbuf->head = I915_READ_HEAD(engine);
	ringbuf->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
636
	intel_ring_update_space(ringbuf);
637

638
	intel_engine_init_hangcheck(engine);
639

640
out:
641
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
642 643

	return ret;
644 645
}

646
void
647
intel_fini_pipe_control(struct intel_engine_cs *engine)
648
{
649
	if (engine->scratch.obj == NULL)
650 651
		return;

652
	if (INTEL_GEN(engine->i915) >= 5) {
653 654
		kunmap(sg_page(engine->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(engine->scratch.obj);
655 656
	}

657 658
	drm_gem_object_unreference(&engine->scratch.obj->base);
	engine->scratch.obj = NULL;
659 660 661
}

int
662
intel_init_pipe_control(struct intel_engine_cs *engine)
663 664 665
{
	int ret;

666
	WARN_ON(engine->scratch.obj);
667

668
	engine->scratch.obj = i915_gem_object_create(engine->i915->dev, 4096);
669
	if (IS_ERR(engine->scratch.obj)) {
670
		DRM_ERROR("Failed to allocate seqno page\n");
671 672
		ret = PTR_ERR(engine->scratch.obj);
		engine->scratch.obj = NULL;
673 674
		goto err;
	}
675

676 677
	ret = i915_gem_object_set_cache_level(engine->scratch.obj,
					      I915_CACHE_LLC);
678 679
	if (ret)
		goto err_unref;
680

681
	ret = i915_gem_obj_ggtt_pin(engine->scratch.obj, 4096, 0);
682 683 684
	if (ret)
		goto err_unref;

685 686 687
	engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(engine->scratch.obj);
	engine->scratch.cpu_page = kmap(sg_page(engine->scratch.obj->pages->sgl));
	if (engine->scratch.cpu_page == NULL) {
688
		ret = -ENOMEM;
689
		goto err_unpin;
690
	}
691

692
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
693
			 engine->name, engine->scratch.gtt_offset);
694 695 696
	return 0;

err_unpin:
697
	i915_gem_object_ggtt_unpin(engine->scratch.obj);
698
err_unref:
699
	drm_gem_object_unreference(&engine->scratch.obj->base);
700 701 702 703
err:
	return ret;
}

704
static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
705
{
706
	struct intel_engine_cs *engine = req->engine;
707 708
	struct i915_workarounds *w = &req->i915->workarounds;
	int ret, i;
709

710
	if (w->count == 0)
711
		return 0;
712

713
	engine->gpu_caches_dirty = true;
714
	ret = intel_ring_flush_all_caches(req);
715 716
	if (ret)
		return ret;
717

718
	ret = intel_ring_begin(req, (w->count * 2 + 2));
719 720 721
	if (ret)
		return ret;

722
	intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
723
	for (i = 0; i < w->count; i++) {
724 725
		intel_ring_emit_reg(engine, w->reg[i].addr);
		intel_ring_emit(engine, w->reg[i].value);
726
	}
727
	intel_ring_emit(engine, MI_NOOP);
728

729
	intel_ring_advance(engine);
730

731
	engine->gpu_caches_dirty = true;
732
	ret = intel_ring_flush_all_caches(req);
733 734
	if (ret)
		return ret;
735

736
	DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
737

738
	return 0;
739 740
}

741
static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
742 743 744
{
	int ret;

745
	ret = intel_ring_workarounds_emit(req);
746 747 748
	if (ret != 0)
		return ret;

749
	ret = i915_gem_render_state_init(req);
750
	if (ret)
751
		return ret;
752

753
	return 0;
754 755
}

756
static int wa_add(struct drm_i915_private *dev_priv,
757 758
		  i915_reg_t addr,
		  const u32 mask, const u32 val)
759 760 761 762 763 764 765 766 767 768 769 770 771
{
	const u32 idx = dev_priv->workarounds.count;

	if (WARN_ON(idx >= I915_MAX_WA_REGS))
		return -ENOSPC;

	dev_priv->workarounds.reg[idx].addr = addr;
	dev_priv->workarounds.reg[idx].value = val;
	dev_priv->workarounds.reg[idx].mask = mask;

	dev_priv->workarounds.count++;

	return 0;
772 773
}

774
#define WA_REG(addr, mask, val) do { \
775
		const int r = wa_add(dev_priv, (addr), (mask), (val)); \
776 777
		if (r) \
			return r; \
778
	} while (0)
779 780

#define WA_SET_BIT_MASKED(addr, mask) \
781
	WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
782 783

#define WA_CLR_BIT_MASKED(addr, mask) \
784
	WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
785

786
#define WA_SET_FIELD_MASKED(addr, mask, value) \
787
	WA_REG(addr, mask, _MASKED_FIELD(mask, value))
788

789 790
#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
791

792
#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
793

794 795
static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
				 i915_reg_t reg)
796
{
797
	struct drm_i915_private *dev_priv = engine->i915;
798
	struct i915_workarounds *wa = &dev_priv->workarounds;
799
	const uint32_t index = wa->hw_whitelist_count[engine->id];
800 801 802 803

	if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
		return -EINVAL;

804
	WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
805
		 i915_mmio_reg_offset(reg));
806
	wa->hw_whitelist_count[engine->id]++;
807 808 809 810

	return 0;
}

811
static int gen8_init_workarounds(struct intel_engine_cs *engine)
812
{
813
	struct drm_i915_private *dev_priv = engine->i915;
814 815

	WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
816

817 818 819
	/* WaDisableAsyncFlipPerfMode:bdw,chv */
	WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);

820 821 822 823
	/* WaDisablePartialInstShootdown:bdw,chv */
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);

824 825 826 827 828
	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:bdw,chv */
829
	/* WaHdcDisableFetchWhenMasked:bdw,chv */
830
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
831
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED |
832 833
			  HDC_FORCE_NON_COHERENT);

834 835 836 837 838 839 840 841 842 843
	/* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
	 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
	 *  polygons in the same 8x4 pixel/sample area to be processed without
	 *  stalling waiting for the earlier ones to write to Hierarchical Z
	 *  buffer."
	 *
	 * This optimization is off by default for BDW and CHV; turn it on.
	 */
	WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);

844 845 846
	/* Wa4x4STCOptimizationDisable:bdw,chv */
	WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);

847 848 849 850 851 852 853 854 855 856 857 858
	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);

859 860 861
	return 0;
}

862
static int bdw_init_workarounds(struct intel_engine_cs *engine)
863
{
864
	struct drm_i915_private *dev_priv = engine->i915;
865
	int ret;
866

867
	ret = gen8_init_workarounds(engine);
868 869 870
	if (ret)
		return ret;

871
	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
872
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
873

874
	/* WaDisableDopClockGating:bdw */
875 876
	WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
			  DOP_CLOCK_GATING_DISABLE);
877

878 879
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN8_SAMPLER_POWER_BYPASS_DIS);
880

881
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
882 883 884
			  /* WaForceContextSaveRestoreNonCoherent:bdw */
			  HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
			  /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
885
			  (IS_BDW_GT3(dev_priv) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
886 887 888 889

	return 0;
}

890
static int chv_init_workarounds(struct intel_engine_cs *engine)
891
{
892
	struct drm_i915_private *dev_priv = engine->i915;
893
	int ret;
894

895
	ret = gen8_init_workarounds(engine);
896 897 898
	if (ret)
		return ret;

899
	/* WaDisableThreadStallDopClockGating:chv */
900
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
901

902 903 904
	/* Improve HiZ throughput on CHV. */
	WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);

905 906 907
	return 0;
}

908
static int gen9_init_workarounds(struct intel_engine_cs *engine)
909
{
910
	struct drm_i915_private *dev_priv = engine->i915;
911
	int ret;
912

913
	/* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl */
914 915 916
	I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
		   GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);

917
	/* WaDisableKillLogic:bxt,skl,kbl */
918 919 920
	I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
		   ECOCHK_DIS_TLB);

921 922
	/* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl */
	/* WaDisablePartialInstShootdown:skl,bxt,kbl */
923
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
924
			  FLOW_CONTROL_ENABLE |
925 926
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);

927
	/* Syncing dependencies between camera and graphics:skl,bxt,kbl */
928 929 930
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);

931
	/* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
932 933
	if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
	    IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
934 935
		WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
				  GEN9_DG_MIRROR_FIX_ENABLE);
936

937
	/* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
938 939
	if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
	    IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
940 941
		WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
				  GEN9_RHWO_OPTIMIZATION_DISABLE);
942 943 944 945 946
		/*
		 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
		 * but we do that in per ctx batchbuffer as there is an issue
		 * with this register not getting restored on ctx restore
		 */
947 948
	}

949 950
	/* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl */
	/* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl */
951 952 953
	WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
			  GEN9_ENABLE_YV12_BUGFIX |
			  GEN9_ENABLE_GPGPU_PREEMPTION);
954

955 956
	/* Wa4x4STCOptimizationDisable:skl,bxt,kbl */
	/* WaDisablePartialResolveInVc:skl,bxt,kbl */
957 958
	WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
					 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
959

960
	/* WaCcsTlbPrefetchDisable:skl,bxt,kbl */
961 962 963
	WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
			  GEN9_CCS_TLB_PREFETCH_ENABLE);

964
	/* WaDisableMaskBasedCammingInRCC:skl,bxt */
965 966
	if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, SKL_REVID_C0) ||
	    IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
967 968 969
		WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
				  PIXEL_MASK_CAMMING_DISABLE);

970 971 972 973
	/* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl */
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
			  HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
974

975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995
	/* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
	 * both tied to WaForceContextSaveRestoreNonCoherent
	 * in some hsds for skl. We keep the tie for all gen9. The
	 * documentation is a bit hazy and so we want to get common behaviour,
	 * even though there is no clear evidence we would need both on kbl/bxt.
	 * This area has been source of system hangs so we play it safe
	 * and mimic the skl regardless of what bspec says.
	 *
	 * Use Force Non-Coherent whenever executing a 3D context. This
	 * is a workaround for a possible hang in the unlikely event
	 * a TLB invalidation occurs during a PSD flush.
	 */

	/* WaForceEnableNonCoherent:skl,bxt,kbl */
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT);

	/* WaDisableHDCInvalidation:skl,bxt,kbl */
	I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
		   BDW_DISABLE_HDC_INVALIDATION);

996 997 998 999
	/* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl */
	if (IS_SKYLAKE(dev_priv) ||
	    IS_KABYLAKE(dev_priv) ||
	    IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
1000 1001 1002
		WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
				  GEN8_SAMPLER_POWER_BYPASS_DIS);

1003
	/* WaDisableSTUnitPowerOptimization:skl,bxt,kbl */
1004 1005
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);

1006
	/* WaOCLCoherentLineFlush:skl,bxt,kbl */
1007 1008 1009
	I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
				    GEN8_LQSC_FLUSH_COHERENT_LINES));

1010 1011 1012 1013 1014
	/* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt */
	ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
	if (ret)
		return ret;

1015
	/* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl */
1016
	ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
1017 1018 1019
	if (ret)
		return ret;

1020
	/* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl */
1021
	ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
1022 1023 1024
	if (ret)
		return ret;

1025 1026 1027
	return 0;
}

1028
static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
1029
{
1030
	struct drm_i915_private *dev_priv = engine->i915;
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
	u8 vals[3] = { 0, 0, 0 };
	unsigned int i;

	for (i = 0; i < 3; i++) {
		u8 ss;

		/*
		 * Only consider slices where one, and only one, subslice has 7
		 * EUs
		 */
1041
		if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
			continue;

		/*
		 * subslice_7eu[i] != 0 (because of the check above) and
		 * ss_max == 4 (maximum number of subslices possible per slice)
		 *
		 * ->    0 <= ss <= 3;
		 */
		ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
		vals[i] = 3 - ss;
	}

	if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
		return 0;

	/* Tune IZ hashing. See intel_device_info_runtime_init() */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN9_IZ_HASHING_MASK(2) |
			    GEN9_IZ_HASHING_MASK(1) |
			    GEN9_IZ_HASHING_MASK(0),
			    GEN9_IZ_HASHING(2, vals[2]) |
			    GEN9_IZ_HASHING(1, vals[1]) |
			    GEN9_IZ_HASHING(0, vals[0]));

	return 0;
}

1069
static int skl_init_workarounds(struct intel_engine_cs *engine)
1070
{
1071
	struct drm_i915_private *dev_priv = engine->i915;
1072
	int ret;
1073

1074
	ret = gen9_init_workarounds(engine);
1075 1076
	if (ret)
		return ret;
1077

1078 1079 1080 1081 1082
	/*
	 * Actual WA is to disable percontext preemption granularity control
	 * until D0 which is the default case so this is equivalent to
	 * !WaDisablePerCtxtPreemptionGranularityControl:skl
	 */
1083
	if (IS_SKL_REVID(dev_priv, SKL_REVID_E0, REVID_FOREVER)) {
1084 1085 1086 1087
		I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
			   _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
	}

1088
	if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_D0)) {
1089 1090 1091 1092 1093 1094 1095 1096
		/* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
		I915_WRITE(FF_SLICE_CS_CHICKEN2,
			   _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
	}

	/* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
	 * involving this register should also be added to WA batch as required.
	 */
1097
	if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_E0))
1098 1099 1100 1101 1102
		/* WaDisableLSQCROPERFforOCL:skl */
		I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
			   GEN8_LQSC_RO_PERF_DIS);

	/* WaEnableGapsTsvCreditFix:skl */
1103
	if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, REVID_FOREVER)) {
1104 1105 1106 1107
		I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
					   GEN9_GAPS_TSV_CREDIT_DISABLE));
	}

1108
	/* WaDisablePowerCompilerClockGating:skl */
1109
	if (IS_SKL_REVID(dev_priv, SKL_REVID_B0, SKL_REVID_B0))
1110 1111 1112
		WA_SET_BIT_MASKED(HIZ_CHICKEN,
				  BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);

1113
	/* WaBarrierPerformanceFixDisable:skl */
1114
	if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, SKL_REVID_D0))
1115 1116 1117 1118
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FENCE_DEST_SLM_DISABLE |
				  HDC_BARRIER_PERFORMANCE_DISABLE);

1119
	/* WaDisableSbeCacheDispatchPortSharing:skl */
1120
	if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0))
1121 1122 1123 1124
		WA_SET_BIT_MASKED(
			GEN7_HALF_SLICE_CHICKEN1,
			GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);

1125 1126 1127
	/* WaDisableGafsUnitClkGating:skl */
	WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);

1128
	/* WaDisableLSQCROPERFforOCL:skl */
1129
	ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1130 1131 1132
	if (ret)
		return ret;

1133
	return skl_tune_iz_hashing(engine);
1134 1135
}

1136
static int bxt_init_workarounds(struct intel_engine_cs *engine)
1137
{
1138
	struct drm_i915_private *dev_priv = engine->i915;
1139
	int ret;
1140

1141
	ret = gen9_init_workarounds(engine);
1142 1143
	if (ret)
		return ret;
1144

1145 1146
	/* WaStoreMultiplePTEenable:bxt */
	/* This is a requirement according to Hardware specification */
1147
	if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
1148 1149 1150
		I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);

	/* WaSetClckGatingDisableMedia:bxt */
1151
	if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
1152 1153 1154 1155
		I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
					    ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
	}

1156 1157 1158 1159
	/* WaDisableThreadStallDopClockGating:bxt */
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  STALL_DOP_GATING_DISABLE);

1160
	/* WaDisableSbeCacheDispatchPortSharing:bxt */
1161
	if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0)) {
1162 1163 1164 1165 1166
		WA_SET_BIT_MASKED(
			GEN7_HALF_SLICE_CHICKEN1,
			GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
	}

1167 1168 1169
	/* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
	/* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
	/* WaDisableObjectLevelPreemtionForInstanceId:bxt */
1170
	/* WaDisableLSQCROPERFforOCL:bxt */
1171
	if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
1172
		ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
1173 1174
		if (ret)
			return ret;
1175

1176
		ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1177 1178
		if (ret)
			return ret;
1179 1180
	}

1181
	/* WaProgramL3SqcReg1DefaultForPerf:bxt */
1182
	if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
1183 1184
		I915_WRITE(GEN8_L3SQCREG1, L3_GENERAL_PRIO_CREDITS(62) |
					   L3_HIGH_PRIO_CREDITS(2));
1185

1186 1187 1188
	return 0;
}

1189 1190
static int kbl_init_workarounds(struct intel_engine_cs *engine)
{
1191
	struct drm_i915_private *dev_priv = engine->i915;
1192 1193 1194 1195 1196 1197
	int ret;

	ret = gen9_init_workarounds(engine);
	if (ret)
		return ret;

1198 1199 1200 1201
	/* WaEnableGapsTsvCreditFix:kbl */
	I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
				   GEN9_GAPS_TSV_CREDIT_DISABLE));

1202 1203 1204 1205 1206
	/* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
	if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FENCE_DEST_SLM_DISABLE);

1207 1208 1209
	return 0;
}

1210
int init_workarounds_ring(struct intel_engine_cs *engine)
1211
{
1212
	struct drm_i915_private *dev_priv = engine->i915;
1213

1214
	WARN_ON(engine->id != RCS);
1215 1216

	dev_priv->workarounds.count = 0;
1217
	dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
1218

1219
	if (IS_BROADWELL(dev_priv))
1220
		return bdw_init_workarounds(engine);
1221

1222
	if (IS_CHERRYVIEW(dev_priv))
1223
		return chv_init_workarounds(engine);
1224

1225
	if (IS_SKYLAKE(dev_priv))
1226
		return skl_init_workarounds(engine);
1227

1228
	if (IS_BROXTON(dev_priv))
1229
		return bxt_init_workarounds(engine);
1230

1231 1232 1233
	if (IS_KABYLAKE(dev_priv))
		return kbl_init_workarounds(engine);

1234 1235 1236
	return 0;
}

1237
static int init_render_ring(struct intel_engine_cs *engine)
1238
{
1239
	struct drm_i915_private *dev_priv = engine->i915;
1240
	int ret = init_ring_common(engine);
1241 1242
	if (ret)
		return ret;
1243

1244
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1245
	if (IS_GEN(dev_priv, 4, 6))
1246
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
1247 1248 1249 1250

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
1251
	 *
1252
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
1253
	 */
1254
	if (IS_GEN(dev_priv, 6, 7))
1255 1256
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

1257
	/* Required for the hardware to program scanline values for waiting */
1258
	/* WaEnableFlushTlbInvalidationMode:snb */
1259
	if (IS_GEN6(dev_priv))
1260
		I915_WRITE(GFX_MODE,
1261
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
1262

1263
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
1264
	if (IS_GEN7(dev_priv))
1265
		I915_WRITE(GFX_MODE_GEN7,
1266
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
1267
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
1268

1269
	if (IS_GEN6(dev_priv)) {
1270 1271 1272 1273 1274 1275
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
1276
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
1277 1278
	}

1279
	if (IS_GEN(dev_priv, 6, 7))
1280
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1281

1282 1283
	if (HAS_L3_DPF(dev_priv))
		I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev_priv));
1284

1285
	return init_workarounds_ring(engine);
1286 1287
}

1288
static void render_ring_cleanup(struct intel_engine_cs *engine)
1289
{
1290
	struct drm_i915_private *dev_priv = engine->i915;
1291 1292 1293 1294 1295 1296

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
1297

1298
	intel_fini_pipe_control(engine);
1299 1300
}

1301
static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
1302 1303 1304
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
1305
	struct intel_engine_cs *signaller = signaller_req->engine;
1306
	struct drm_i915_private *dev_priv = signaller_req->i915;
1307
	struct intel_engine_cs *waiter;
1308 1309
	enum intel_engine_id id;
	int ret, num_rings;
1310

1311
	num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask);
1312 1313 1314
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

1315
	ret = intel_ring_begin(signaller_req, num_dwords);
1316 1317 1318
	if (ret)
		return ret;

1319
	for_each_engine_id(waiter, dev_priv, id) {
1320
		u32 seqno;
1321
		u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
1322 1323 1324
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1325
		seqno = i915_gem_request_get_seqno(signaller_req);
1326 1327 1328
		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
1329
					   PIPE_CONTROL_CS_STALL);
1330 1331
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1332
		intel_ring_emit(signaller, seqno);
1333 1334
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1335
					   MI_SEMAPHORE_TARGET(waiter->hw_id));
1336 1337 1338 1339 1340 1341
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

1342
static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
1343 1344 1345
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
1346
	struct intel_engine_cs *signaller = signaller_req->engine;
1347
	struct drm_i915_private *dev_priv = signaller_req->i915;
1348
	struct intel_engine_cs *waiter;
1349 1350
	enum intel_engine_id id;
	int ret, num_rings;
1351

1352
	num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask);
1353 1354 1355
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

1356
	ret = intel_ring_begin(signaller_req, num_dwords);
1357 1358 1359
	if (ret)
		return ret;

1360
	for_each_engine_id(waiter, dev_priv, id) {
1361
		u32 seqno;
1362
		u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
1363 1364 1365
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1366
		seqno = i915_gem_request_get_seqno(signaller_req);
1367 1368 1369 1370 1371
		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1372
		intel_ring_emit(signaller, seqno);
1373
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1374
					   MI_SEMAPHORE_TARGET(waiter->hw_id));
1375 1376 1377 1378 1379 1380
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

1381
static int gen6_signal(struct drm_i915_gem_request *signaller_req,
1382
		       unsigned int num_dwords)
1383
{
1384
	struct intel_engine_cs *signaller = signaller_req->engine;
1385
	struct drm_i915_private *dev_priv = signaller_req->i915;
1386
	struct intel_engine_cs *useless;
1387 1388
	enum intel_engine_id id;
	int ret, num_rings;
1389

1390
#define MBOX_UPDATE_DWORDS 3
1391
	num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask);
1392 1393
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
1394

1395
	ret = intel_ring_begin(signaller_req, num_dwords);
1396 1397 1398
	if (ret)
		return ret;

1399 1400
	for_each_engine_id(useless, dev_priv, id) {
		i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[id];
1401 1402

		if (i915_mmio_reg_valid(mbox_reg)) {
1403
			u32 seqno = i915_gem_request_get_seqno(signaller_req);
1404

1405
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1406
			intel_ring_emit_reg(signaller, mbox_reg);
1407
			intel_ring_emit(signaller, seqno);
1408 1409
		}
	}
1410

1411 1412 1413 1414
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

1415
	return 0;
1416 1417
}

1418 1419
/**
 * gen6_add_request - Update the semaphore mailbox registers
1420 1421
 *
 * @request - request to write to the ring
1422 1423 1424 1425
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
1426
static int
1427
gen6_add_request(struct drm_i915_gem_request *req)
1428
{
1429
	struct intel_engine_cs *engine = req->engine;
1430
	int ret;
1431

1432 1433
	if (engine->semaphore.signal)
		ret = engine->semaphore.signal(req, 4);
B
Ben Widawsky 已提交
1434
	else
1435
		ret = intel_ring_begin(req, 4);
B
Ben Widawsky 已提交
1436

1437 1438 1439
	if (ret)
		return ret;

1440 1441 1442 1443 1444 1445
	intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
	intel_ring_emit(engine,
			I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(engine, i915_gem_request_get_seqno(req));
	intel_ring_emit(engine, MI_USER_INTERRUPT);
	__intel_ring_advance(engine);
1446 1447 1448 1449

	return 0;
}

1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
static int
gen8_render_add_request(struct drm_i915_gem_request *req)
{
	struct intel_engine_cs *engine = req->engine;
	int ret;

	if (engine->semaphore.signal)
		ret = engine->semaphore.signal(req, 8);
	else
		ret = intel_ring_begin(req, 8);
	if (ret)
		return ret;

	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(engine, (PIPE_CONTROL_GLOBAL_GTT_IVB |
				 PIPE_CONTROL_CS_STALL |
				 PIPE_CONTROL_QW_WRITE));
	intel_ring_emit(engine, intel_hws_seqno_address(req->engine));
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, i915_gem_request_get_seqno(req));
	/* We're thrashing one dword of HWS. */
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, MI_USER_INTERRUPT);
	intel_ring_emit(engine, MI_NOOP);
	__intel_ring_advance(engine);

	return 0;
}

1479
static inline bool i915_gem_has_seqno_wrapped(struct drm_i915_private *dev_priv,
1480 1481 1482 1483 1484
					      u32 seqno)
{
	return dev_priv->last_seqno < seqno;
}

1485 1486 1487 1488 1489 1490 1491
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
1492 1493

static int
1494
gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
1495 1496 1497
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
1498
	struct intel_engine_cs *waiter = waiter_req->engine;
1499
	struct drm_i915_private *dev_priv = waiter_req->i915;
1500
	struct i915_hw_ppgtt *ppgtt;
1501 1502
	int ret;

1503
	ret = intel_ring_begin(waiter_req, 4);
1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
1516 1517 1518 1519 1520 1521 1522 1523 1524

	/* When the !RCS engines idle waiting upon a semaphore, they lose their
	 * pagetables and we must reload them before executing the batch.
	 * We do this on the i915_switch_context() following the wait and
	 * before the dispatch.
	 */
	ppgtt = waiter_req->ctx->ppgtt;
	if (ppgtt && waiter_req->engine->id != RCS)
		ppgtt->pd_dirty_rings |= intel_engine_flag(waiter_req->engine);
1525 1526 1527
	return 0;
}

1528
static int
1529
gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
1530
	       struct intel_engine_cs *signaller,
1531
	       u32 seqno)
1532
{
1533
	struct intel_engine_cs *waiter = waiter_req->engine;
1534 1535 1536
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
1537 1538
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
1539

1540 1541 1542 1543 1544 1545
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

1546
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1547

1548
	ret = intel_ring_begin(waiter_req, 4);
1549 1550 1551
	if (ret)
		return ret;

1552
	/* If seqno wrap happened, omit the wait with no-ops */
1553
	if (likely(!i915_gem_has_seqno_wrapped(waiter_req->i915, seqno))) {
1554
		intel_ring_emit(waiter, dw1 | wait_mbox);
1555 1556 1557 1558 1559 1560 1561 1562 1563
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
1564
	intel_ring_advance(waiter);
1565 1566 1567 1568

	return 0;
}

1569 1570
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
1571 1572
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
1573 1574 1575 1576 1577 1578
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
1579
pc_render_add_request(struct drm_i915_gem_request *req)
1580
{
1581
	struct intel_engine_cs *engine = req->engine;
1582
	u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
1583 1584 1585 1586 1587 1588 1589 1590 1591 1592
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
1593
	ret = intel_ring_begin(req, 32);
1594 1595 1596
	if (ret)
		return ret;

1597 1598
	intel_ring_emit(engine,
			GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1599 1600
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
1601 1602 1603 1604 1605
	intel_ring_emit(engine,
			engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(engine, i915_gem_request_get_seqno(req));
	intel_ring_emit(engine, 0);
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1606
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
1607
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1608
	scratch_addr += 2 * CACHELINE_BYTES;
1609
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1610
	scratch_addr += 2 * CACHELINE_BYTES;
1611
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1612
	scratch_addr += 2 * CACHELINE_BYTES;
1613
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1614
	scratch_addr += 2 * CACHELINE_BYTES;
1615
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1616

1617 1618
	intel_ring_emit(engine,
			GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1619 1620
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
1621
			PIPE_CONTROL_NOTIFY);
1622 1623 1624 1625 1626
	intel_ring_emit(engine,
			engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(engine, i915_gem_request_get_seqno(req));
	intel_ring_emit(engine, 0);
	__intel_ring_advance(engine);
1627 1628 1629 1630

	return 0;
}

1631 1632
static void
gen6_seqno_barrier(struct intel_engine_cs *engine)
1633
{
1634
	struct drm_i915_private *dev_priv = engine->i915;
1635

1636 1637
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
1638 1639 1640 1641 1642 1643 1644 1645 1646
	 * ACTHD) before reading the status page.
	 *
	 * Note that this effectively stalls the read by the time it takes to
	 * do a memory transaction, which more or less ensures that the write
	 * from the GPU has sufficient time to invalidate the CPU cacheline.
	 * Alternatively we could delay the interrupt from the CS ring to give
	 * the write time to land, but that would incur a delay after every
	 * batch i.e. much more frequent than a delay when waiting for the
	 * interrupt (with the same net latency).
1647 1648 1649
	 *
	 * Also note that to prevent whole machine hangs on gen7, we have to
	 * take the spinlock to guard against concurrent cacheline access.
1650
	 */
1651
	spin_lock_irq(&dev_priv->uncore.lock);
1652
	POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
1653
	spin_unlock_irq(&dev_priv->uncore.lock);
1654 1655
}

1656
static u32
1657
ring_get_seqno(struct intel_engine_cs *engine)
1658
{
1659
	return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
1660 1661
}

M
Mika Kuoppala 已提交
1662
static void
1663
ring_set_seqno(struct intel_engine_cs *engine, u32 seqno)
M
Mika Kuoppala 已提交
1664
{
1665
	intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
M
Mika Kuoppala 已提交
1666 1667
}

1668
static u32
1669
pc_render_get_seqno(struct intel_engine_cs *engine)
1670
{
1671
	return engine->scratch.cpu_page[0];
1672 1673
}

M
Mika Kuoppala 已提交
1674
static void
1675
pc_render_set_seqno(struct intel_engine_cs *engine, u32 seqno)
M
Mika Kuoppala 已提交
1676
{
1677
	engine->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1678 1679
}

1680
static bool
1681
gen5_ring_get_irq(struct intel_engine_cs *engine)
1682
{
1683
	struct drm_i915_private *dev_priv = engine->i915;
1684
	unsigned long flags;
1685

1686
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1687 1688
		return false;

1689
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1690 1691
	if (engine->irq_refcount++ == 0)
		gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
1692
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1693 1694 1695 1696 1697

	return true;
}

static void
1698
gen5_ring_put_irq(struct intel_engine_cs *engine)
1699
{
1700
	struct drm_i915_private *dev_priv = engine->i915;
1701
	unsigned long flags;
1702

1703
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1704 1705
	if (--engine->irq_refcount == 0)
		gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
1706
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1707 1708
}

1709
static bool
1710
i9xx_ring_get_irq(struct intel_engine_cs *engine)
1711
{
1712
	struct drm_i915_private *dev_priv = engine->i915;
1713
	unsigned long flags;
1714

1715
	if (!intel_irqs_enabled(dev_priv))
1716 1717
		return false;

1718
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1719 1720
	if (engine->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~engine->irq_enable_mask;
1721 1722 1723
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1724
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1725 1726

	return true;
1727 1728
}

1729
static void
1730
i9xx_ring_put_irq(struct intel_engine_cs *engine)
1731
{
1732
	struct drm_i915_private *dev_priv = engine->i915;
1733
	unsigned long flags;
1734

1735
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1736 1737
	if (--engine->irq_refcount == 0) {
		dev_priv->irq_mask |= engine->irq_enable_mask;
1738 1739 1740
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1741
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1742 1743
}

C
Chris Wilson 已提交
1744
static bool
1745
i8xx_ring_get_irq(struct intel_engine_cs *engine)
C
Chris Wilson 已提交
1746
{
1747
	struct drm_i915_private *dev_priv = engine->i915;
1748
	unsigned long flags;
C
Chris Wilson 已提交
1749

1750
	if (!intel_irqs_enabled(dev_priv))
C
Chris Wilson 已提交
1751 1752
		return false;

1753
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1754 1755
	if (engine->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~engine->irq_enable_mask;
C
Chris Wilson 已提交
1756 1757 1758
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1759
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1760 1761 1762 1763 1764

	return true;
}

static void
1765
i8xx_ring_put_irq(struct intel_engine_cs *engine)
C
Chris Wilson 已提交
1766
{
1767
	struct drm_i915_private *dev_priv = engine->i915;
1768
	unsigned long flags;
C
Chris Wilson 已提交
1769

1770
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1771 1772
	if (--engine->irq_refcount == 0) {
		dev_priv->irq_mask |= engine->irq_enable_mask;
C
Chris Wilson 已提交
1773 1774 1775
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1776
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1777 1778
}

1779
static int
1780
bsd_ring_flush(struct drm_i915_gem_request *req,
1781 1782
	       u32     invalidate_domains,
	       u32     flush_domains)
1783
{
1784
	struct intel_engine_cs *engine = req->engine;
1785 1786
	int ret;

1787
	ret = intel_ring_begin(req, 2);
1788 1789 1790
	if (ret)
		return ret;

1791 1792 1793
	intel_ring_emit(engine, MI_FLUSH);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
1794
	return 0;
1795 1796
}

1797
static int
1798
i9xx_add_request(struct drm_i915_gem_request *req)
1799
{
1800
	struct intel_engine_cs *engine = req->engine;
1801 1802
	int ret;

1803
	ret = intel_ring_begin(req, 4);
1804 1805
	if (ret)
		return ret;
1806

1807 1808 1809 1810 1811 1812
	intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
	intel_ring_emit(engine,
			I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(engine, i915_gem_request_get_seqno(req));
	intel_ring_emit(engine, MI_USER_INTERRUPT);
	__intel_ring_advance(engine);
1813

1814
	return 0;
1815 1816
}

1817
static bool
1818
gen6_ring_get_irq(struct intel_engine_cs *engine)
1819
{
1820
	struct drm_i915_private *dev_priv = engine->i915;
1821
	unsigned long flags;
1822

1823 1824
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return false;
1825

1826
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1827
	if (engine->irq_refcount++ == 0) {
1828
		if (HAS_L3_DPF(dev_priv) && engine->id == RCS)
1829 1830
			I915_WRITE_IMR(engine,
				       ~(engine->irq_enable_mask |
1831
					 GT_PARITY_ERROR(dev_priv)));
1832
		else
1833 1834
			I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
		gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
1835
	}
1836
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1837 1838 1839 1840 1841

	return true;
}

static void
1842
gen6_ring_put_irq(struct intel_engine_cs *engine)
1843
{
1844
	struct drm_i915_private *dev_priv = engine->i915;
1845
	unsigned long flags;
1846

1847
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1848
	if (--engine->irq_refcount == 0) {
1849 1850
		if (HAS_L3_DPF(dev_priv) && engine->id == RCS)
			I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev_priv));
1851
		else
1852 1853
			I915_WRITE_IMR(engine, ~0);
		gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
1854
	}
1855
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1856 1857
}

B
Ben Widawsky 已提交
1858
static bool
1859
hsw_vebox_get_irq(struct intel_engine_cs *engine)
B
Ben Widawsky 已提交
1860
{
1861
	struct drm_i915_private *dev_priv = engine->i915;
B
Ben Widawsky 已提交
1862 1863
	unsigned long flags;

1864
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
B
Ben Widawsky 已提交
1865 1866
		return false;

1867
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1868 1869 1870
	if (engine->irq_refcount++ == 0) {
		I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
		gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
B
Ben Widawsky 已提交
1871
	}
1872
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1873 1874 1875 1876 1877

	return true;
}

static void
1878
hsw_vebox_put_irq(struct intel_engine_cs *engine)
B
Ben Widawsky 已提交
1879
{
1880
	struct drm_i915_private *dev_priv = engine->i915;
B
Ben Widawsky 已提交
1881 1882
	unsigned long flags;

1883
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1884 1885 1886
	if (--engine->irq_refcount == 0) {
		I915_WRITE_IMR(engine, ~0);
		gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
B
Ben Widawsky 已提交
1887
	}
1888
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1889 1890
}

1891
static bool
1892
gen8_ring_get_irq(struct intel_engine_cs *engine)
1893
{
1894
	struct drm_i915_private *dev_priv = engine->i915;
1895 1896
	unsigned long flags;

1897
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1898 1899 1900
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1901
	if (engine->irq_refcount++ == 0) {
1902
		if (HAS_L3_DPF(dev_priv) && engine->id == RCS) {
1903 1904
			I915_WRITE_IMR(engine,
				       ~(engine->irq_enable_mask |
1905 1906
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
1907
			I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1908
		}
1909
		POSTING_READ(RING_IMR(engine->mmio_base));
1910 1911 1912 1913 1914 1915 1916
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1917
gen8_ring_put_irq(struct intel_engine_cs *engine)
1918
{
1919
	struct drm_i915_private *dev_priv = engine->i915;
1920 1921 1922
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1923
	if (--engine->irq_refcount == 0) {
1924
		if (HAS_L3_DPF(dev_priv) && engine->id == RCS) {
1925
			I915_WRITE_IMR(engine,
1926 1927
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
1928
			I915_WRITE_IMR(engine, ~0);
1929
		}
1930
		POSTING_READ(RING_IMR(engine->mmio_base));
1931 1932 1933 1934
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1935
static int
1936
i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
1937
			 u64 offset, u32 length,
1938
			 unsigned dispatch_flags)
1939
{
1940
	struct intel_engine_cs *engine = req->engine;
1941
	int ret;
1942

1943
	ret = intel_ring_begin(req, 2);
1944 1945 1946
	if (ret)
		return ret;

1947
	intel_ring_emit(engine,
1948 1949
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1950 1951
			(dispatch_flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_NON_SECURE_I965));
1952 1953
	intel_ring_emit(engine, offset);
	intel_ring_advance(engine);
1954

1955 1956 1957
	return 0;
}

1958 1959
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1960 1961
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1962
static int
1963
i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
1964 1965
			 u64 offset, u32 len,
			 unsigned dispatch_flags)
1966
{
1967
	struct intel_engine_cs *engine = req->engine;
1968
	u32 cs_offset = engine->scratch.gtt_offset;
1969
	int ret;
1970

1971
	ret = intel_ring_begin(req, 6);
1972 1973
	if (ret)
		return ret;
1974

1975
	/* Evict the invalid PTE TLBs */
1976 1977 1978 1979 1980 1981 1982
	intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
	intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
	intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
	intel_ring_emit(engine, cs_offset);
	intel_ring_emit(engine, 0xdeadbeef);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
1983

1984
	if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
1985 1986 1987
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1988
		ret = intel_ring_begin(req, 6 + 2);
1989 1990
		if (ret)
			return ret;
1991 1992 1993 1994 1995

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006
		intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
		intel_ring_emit(engine,
				BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
		intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
		intel_ring_emit(engine, cs_offset);
		intel_ring_emit(engine, 4096);
		intel_ring_emit(engine, offset);

		intel_ring_emit(engine, MI_FLUSH);
		intel_ring_emit(engine, MI_NOOP);
		intel_ring_advance(engine);
2007 2008

		/* ... and execute it. */
2009
		offset = cs_offset;
2010
	}
2011

2012
	ret = intel_ring_begin(req, 2);
2013 2014 2015
	if (ret)
		return ret;

2016 2017 2018 2019
	intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
	intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
					  0 : MI_BATCH_NON_SECURE));
	intel_ring_advance(engine);
2020

2021 2022 2023 2024
	return 0;
}

static int
2025
i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
2026
			 u64 offset, u32 len,
2027
			 unsigned dispatch_flags)
2028
{
2029
	struct intel_engine_cs *engine = req->engine;
2030 2031
	int ret;

2032
	ret = intel_ring_begin(req, 2);
2033 2034 2035
	if (ret)
		return ret;

2036 2037 2038 2039
	intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
	intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
					  0 : MI_BATCH_NON_SECURE));
	intel_ring_advance(engine);
2040 2041 2042 2043

	return 0;
}

2044
static void cleanup_phys_status_page(struct intel_engine_cs *engine)
2045
{
2046
	struct drm_i915_private *dev_priv = engine->i915;
2047 2048 2049 2050

	if (!dev_priv->status_page_dmah)
		return;

2051
	drm_pci_free(dev_priv->dev, dev_priv->status_page_dmah);
2052
	engine->status_page.page_addr = NULL;
2053 2054
}

2055
static void cleanup_status_page(struct intel_engine_cs *engine)
2056
{
2057
	struct drm_i915_gem_object *obj;
2058

2059
	obj = engine->status_page.obj;
2060
	if (obj == NULL)
2061 2062
		return;

2063
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
2064
	i915_gem_object_ggtt_unpin(obj);
2065
	drm_gem_object_unreference(&obj->base);
2066
	engine->status_page.obj = NULL;
2067 2068
}

2069
static int init_status_page(struct intel_engine_cs *engine)
2070
{
2071
	struct drm_i915_gem_object *obj = engine->status_page.obj;
2072

2073
	if (obj == NULL) {
2074
		unsigned flags;
2075
		int ret;
2076

2077
		obj = i915_gem_object_create(engine->i915->dev, 4096);
2078
		if (IS_ERR(obj)) {
2079
			DRM_ERROR("Failed to allocate status page\n");
2080
			return PTR_ERR(obj);
2081
		}
2082

2083 2084 2085 2086
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

2087
		flags = 0;
2088
		if (!HAS_LLC(engine->i915))
2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
2101 2102 2103 2104 2105 2106
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

2107
		engine->status_page.obj = obj;
2108
	}
2109

2110 2111 2112
	engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
	engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
	memset(engine->status_page.page_addr, 0, PAGE_SIZE);
2113

2114
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
2115
			engine->name, engine->status_page.gfx_addr);
2116 2117 2118 2119

	return 0;
}

2120
static int init_phys_status_page(struct intel_engine_cs *engine)
2121
{
2122
	struct drm_i915_private *dev_priv = engine->i915;
2123 2124 2125

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
2126
			drm_pci_alloc(dev_priv->dev, PAGE_SIZE, PAGE_SIZE);
2127 2128 2129 2130
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

2131 2132
	engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(engine->status_page.page_addr, 0, PAGE_SIZE);
2133 2134 2135 2136

	return 0;
}

2137
void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2138
{
2139 2140 2141
	GEM_BUG_ON(ringbuf->vma == NULL);
	GEM_BUG_ON(ringbuf->virtual_start == NULL);

2142
	if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
2143
		i915_gem_object_unpin_map(ringbuf->obj);
2144
	else
2145
		i915_vma_unpin_iomap(ringbuf->vma);
2146
	ringbuf->virtual_start = NULL;
2147

2148
	i915_gem_object_ggtt_unpin(ringbuf->obj);
2149
	ringbuf->vma = NULL;
2150 2151
}

2152
int intel_pin_and_map_ringbuffer_obj(struct drm_i915_private *dev_priv,
2153 2154 2155
				     struct intel_ringbuffer *ringbuf)
{
	struct drm_i915_gem_object *obj = ringbuf->obj;
2156 2157
	/* Ring wraparound at offset 0 sometimes hangs. No idea why. */
	unsigned flags = PIN_OFFSET_BIAS | 4096;
2158
	void *addr;
2159 2160
	int ret;

2161
	if (HAS_LLC(dev_priv) && !obj->stolen) {
2162
		ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, flags);
2163 2164
		if (ret)
			return ret;
2165

2166
		ret = i915_gem_object_set_to_cpu_domain(obj, true);
2167 2168
		if (ret)
			goto err_unpin;
2169

2170 2171 2172
		addr = i915_gem_object_pin_map(obj);
		if (IS_ERR(addr)) {
			ret = PTR_ERR(addr);
2173
			goto err_unpin;
2174 2175
		}
	} else {
2176 2177
		ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE,
					    flags | PIN_MAPPABLE);
2178 2179
		if (ret)
			return ret;
2180

2181
		ret = i915_gem_object_set_to_gtt_domain(obj, true);
2182 2183
		if (ret)
			goto err_unpin;
2184

2185 2186 2187
		/* Access through the GTT requires the device to be awake. */
		assert_rpm_wakelock_held(dev_priv);

2188 2189 2190
		addr = i915_vma_pin_iomap(i915_gem_obj_to_ggtt(obj));
		if (IS_ERR(addr)) {
			ret = PTR_ERR(addr);
2191
			goto err_unpin;
2192
		}
2193 2194
	}

2195
	ringbuf->virtual_start = addr;
2196
	ringbuf->vma = i915_gem_obj_to_ggtt(obj);
2197
	return 0;
2198 2199 2200 2201

err_unpin:
	i915_gem_object_ggtt_unpin(obj);
	return ret;
2202 2203
}

2204
static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2205
{
2206 2207 2208 2209
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

2210 2211
static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
				      struct intel_ringbuffer *ringbuf)
2212
{
2213
	struct drm_i915_gem_object *obj;
2214

2215 2216
	obj = NULL;
	if (!HAS_LLC(dev))
2217
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
2218
	if (obj == NULL)
2219
		obj = i915_gem_object_create(dev, ringbuf->size);
2220 2221
	if (IS_ERR(obj))
		return PTR_ERR(obj);
2222

2223 2224 2225
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

2226
	ringbuf->obj = obj;
2227

2228
	return 0;
2229 2230
}

2231 2232 2233 2234 2235 2236 2237
struct intel_ringbuffer *
intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
{
	struct intel_ringbuffer *ring;
	int ret;

	ring = kzalloc(sizeof(*ring), GFP_KERNEL);
2238 2239 2240
	if (ring == NULL) {
		DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
				 engine->name);
2241
		return ERR_PTR(-ENOMEM);
2242
	}
2243

2244
	ring->engine = engine;
2245
	list_add(&ring->link, &engine->buffers);
2246 2247 2248 2249 2250 2251 2252

	ring->size = size;
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = size;
2253
	if (IS_I830(engine->i915) || IS_845G(engine->i915))
2254 2255 2256 2257 2258
		ring->effective_size -= 2 * CACHELINE_BYTES;

	ring->last_retired_head = -1;
	intel_ring_update_space(ring);

2259
	ret = intel_alloc_ringbuffer_obj(engine->i915->dev, ring);
2260
	if (ret) {
2261 2262 2263
		DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
				 engine->name, ret);
		list_del(&ring->link);
2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274
		kfree(ring);
		return ERR_PTR(ret);
	}

	return ring;
}

void
intel_ringbuffer_free(struct intel_ringbuffer *ring)
{
	intel_destroy_ringbuffer_obj(ring);
2275
	list_del(&ring->link);
2276 2277 2278
	kfree(ring);
}

2279
static int intel_init_ring_buffer(struct drm_device *dev,
2280
				  struct intel_engine_cs *engine)
2281
{
2282
	struct drm_i915_private *dev_priv = to_i915(dev);
2283
	struct intel_ringbuffer *ringbuf;
2284 2285
	int ret;

2286
	WARN_ON(engine->buffer);
2287

2288
	engine->i915 = dev_priv;
2289 2290 2291 2292 2293 2294 2295
	INIT_LIST_HEAD(&engine->active_list);
	INIT_LIST_HEAD(&engine->request_list);
	INIT_LIST_HEAD(&engine->execlist_queue);
	INIT_LIST_HEAD(&engine->buffers);
	i915_gem_batch_pool_init(dev, &engine->batch_pool);
	memset(engine->semaphore.sync_seqno, 0,
	       sizeof(engine->semaphore.sync_seqno));
2296

2297
	init_waitqueue_head(&engine->irq_queue);
2298

2299
	ringbuf = intel_engine_create_ringbuffer(engine, 32 * PAGE_SIZE);
2300 2301 2302 2303
	if (IS_ERR(ringbuf)) {
		ret = PTR_ERR(ringbuf);
		goto error;
	}
2304
	engine->buffer = ringbuf;
2305

2306
	if (I915_NEED_GFX_HWS(dev_priv)) {
2307
		ret = init_status_page(engine);
2308
		if (ret)
2309
			goto error;
2310
	} else {
2311 2312
		WARN_ON(engine->id != RCS);
		ret = init_phys_status_page(engine);
2313
		if (ret)
2314
			goto error;
2315 2316
	}

2317
	ret = intel_pin_and_map_ringbuffer_obj(dev_priv, ringbuf);
2318 2319
	if (ret) {
		DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2320
				engine->name, ret);
2321 2322
		intel_destroy_ringbuffer_obj(ringbuf);
		goto error;
2323
	}
2324

2325
	ret = i915_cmd_parser_init_ring(engine);
2326
	if (ret)
2327 2328 2329
		goto error;

	return 0;
2330

2331
error:
2332
	intel_cleanup_engine(engine);
2333
	return ret;
2334 2335
}

2336
void intel_cleanup_engine(struct intel_engine_cs *engine)
2337
{
2338
	struct drm_i915_private *dev_priv;
2339

2340
	if (!intel_engine_initialized(engine))
2341 2342
		return;

2343
	dev_priv = engine->i915;
2344

2345
	if (engine->buffer) {
2346
		intel_stop_engine(engine);
2347
		WARN_ON(!IS_GEN2(dev_priv) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
2348

2349 2350 2351
		intel_unpin_ringbuffer_obj(engine->buffer);
		intel_ringbuffer_free(engine->buffer);
		engine->buffer = NULL;
2352
	}
2353

2354 2355
	if (engine->cleanup)
		engine->cleanup(engine);
Z
Zou Nan hai 已提交
2356

2357
	if (I915_NEED_GFX_HWS(dev_priv)) {
2358
		cleanup_status_page(engine);
2359
	} else {
2360 2361
		WARN_ON(engine->id != RCS);
		cleanup_phys_status_page(engine);
2362
	}
2363

2364 2365
	i915_cmd_parser_fini_ring(engine);
	i915_gem_batch_pool_fini(&engine->batch_pool);
2366
	engine->i915 = NULL;
2367 2368
}

2369
int intel_engine_idle(struct intel_engine_cs *engine)
2370
{
2371
	struct drm_i915_gem_request *req;
2372 2373

	/* Wait upon the last request to be completed */
2374
	if (list_empty(&engine->request_list))
2375 2376
		return 0;

2377 2378 2379
	req = list_entry(engine->request_list.prev,
			 struct drm_i915_gem_request,
			 list);
2380 2381 2382

	/* Make sure we do not trigger any retires */
	return __i915_wait_request(req,
2383
				   req->i915->mm.interruptible,
2384
				   NULL, NULL);
2385 2386
}

2387
int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
2388
{
2389 2390 2391 2392 2393 2394
	int ret;

	/* Flush enough space to reduce the likelihood of waiting after
	 * we start building the request - in which case we will just
	 * have to repeat work.
	 */
2395
	request->reserved_space += LEGACY_REQUEST_SIZE;
2396

2397
	request->ringbuf = request->engine->buffer;
2398 2399 2400 2401 2402

	ret = intel_ring_begin(request, 0);
	if (ret)
		return ret;

2403
	request->reserved_space -= LEGACY_REQUEST_SIZE;
2404
	return 0;
2405 2406
}

2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425
static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
{
	struct intel_ringbuffer *ringbuf = req->ringbuf;
	struct intel_engine_cs *engine = req->engine;
	struct drm_i915_gem_request *target;

	intel_ring_update_space(ringbuf);
	if (ringbuf->space >= bytes)
		return 0;

	/*
	 * Space is reserved in the ringbuffer for finalising the request,
	 * as that cannot be allowed to fail. During request finalisation,
	 * reserved_space is set to 0 to stop the overallocation and the
	 * assumption is that then we never need to wait (which has the
	 * risk of failing with EINTR).
	 *
	 * See also i915_gem_request_alloc() and i915_add_request().
	 */
2426
	GEM_BUG_ON(!req->reserved_space);
2427 2428 2429 2430

	list_for_each_entry(target, &engine->request_list, list) {
		unsigned space;

2431
		/*
2432 2433 2434
		 * The request queue is per-engine, so can contain requests
		 * from multiple ringbuffers. Here, we must ignore any that
		 * aren't from the ringbuffer we're considering.
2435
		 */
2436 2437 2438 2439 2440 2441 2442 2443
		if (target->ringbuf != ringbuf)
			continue;

		/* Would completion of this request free enough space? */
		space = __intel_ring_space(target->postfix, ringbuf->tail,
					   ringbuf->size);
		if (space >= bytes)
			break;
2444
	}
2445

2446 2447 2448 2449
	if (WARN_ON(&target->list == &engine->request_list))
		return -ENOSPC;

	return i915_wait_request(target);
2450 2451
}

2452
int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
M
Mika Kuoppala 已提交
2453
{
2454
	struct intel_ringbuffer *ringbuf = req->ringbuf;
2455
	int remain_actual = ringbuf->size - ringbuf->tail;
2456 2457 2458
	int remain_usable = ringbuf->effective_size - ringbuf->tail;
	int bytes = num_dwords * sizeof(u32);
	int total_bytes, wait_bytes;
2459
	bool need_wrap = false;
2460

2461
	total_bytes = bytes + req->reserved_space;
2462

2463 2464 2465 2466 2467 2468 2469
	if (unlikely(bytes > remain_usable)) {
		/*
		 * Not enough space for the basic request. So need to flush
		 * out the remainder and then wait for base + reserved.
		 */
		wait_bytes = remain_actual + total_bytes;
		need_wrap = true;
2470 2471 2472 2473 2474 2475 2476
	} else if (unlikely(total_bytes > remain_usable)) {
		/*
		 * The base request will fit but the reserved space
		 * falls off the end. So we don't need an immediate wrap
		 * and only need to effectively wait for the reserved
		 * size space from the start of ringbuffer.
		 */
2477
		wait_bytes = remain_actual + req->reserved_space;
2478
	} else {
2479 2480
		/* No wrapping required, just waiting. */
		wait_bytes = total_bytes;
M
Mika Kuoppala 已提交
2481 2482
	}

2483 2484
	if (wait_bytes > ringbuf->space) {
		int ret = wait_for_space(req, wait_bytes);
M
Mika Kuoppala 已提交
2485 2486
		if (unlikely(ret))
			return ret;
2487

2488
		intel_ring_update_space(ringbuf);
2489 2490
		if (unlikely(ringbuf->space < wait_bytes))
			return -EAGAIN;
M
Mika Kuoppala 已提交
2491 2492
	}

2493 2494 2495
	if (unlikely(need_wrap)) {
		GEM_BUG_ON(remain_actual > ringbuf->space);
		GEM_BUG_ON(ringbuf->tail + remain_actual > ringbuf->size);
2496

2497 2498 2499 2500 2501 2502
		/* Fill the tail with MI_NOOP */
		memset(ringbuf->virtual_start + ringbuf->tail,
		       0, remain_actual);
		ringbuf->tail = 0;
		ringbuf->space -= remain_actual;
	}
2503

2504 2505
	ringbuf->space -= bytes;
	GEM_BUG_ON(ringbuf->space < 0);
2506
	return 0;
2507
}
2508

2509
/* Align the ring tail to a cacheline boundary */
2510
int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
2511
{
2512
	struct intel_engine_cs *engine = req->engine;
2513
	int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
2514 2515 2516 2517 2518
	int ret;

	if (num_dwords == 0)
		return 0;

2519
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
2520
	ret = intel_ring_begin(req, num_dwords);
2521 2522 2523 2524
	if (ret)
		return ret;

	while (num_dwords--)
2525
		intel_ring_emit(engine, MI_NOOP);
2526

2527
	intel_ring_advance(engine);
2528 2529 2530 2531

	return 0;
}

2532
void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno)
2533
{
2534
	struct drm_i915_private *dev_priv = engine->i915;
2535

2536 2537 2538 2539 2540 2541 2542 2543
	/* Our semaphore implementation is strictly monotonic (i.e. we proceed
	 * so long as the semaphore value in the register/page is greater
	 * than the sync value), so whenever we reset the seqno,
	 * so long as we reset the tracking semaphore value to 0, it will
	 * always be before the next request's seqno. If we don't reset
	 * the semaphore value, then when the seqno moves backwards all
	 * future waits will complete instantly (causing rendering corruption).
	 */
2544
	if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
2545 2546
		I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
2547
		if (HAS_VEBOX(dev_priv))
2548
			I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
2549
	}
2550 2551 2552 2553 2554 2555 2556 2557
	if (dev_priv->semaphore_obj) {
		struct drm_i915_gem_object *obj = dev_priv->semaphore_obj;
		struct page *page = i915_gem_object_get_dirty_page(obj, 0);
		void *semaphores = kmap(page);
		memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
		       0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
		kunmap(page);
	}
2558 2559
	memset(engine->semaphore.sync_seqno, 0,
	       sizeof(engine->semaphore.sync_seqno));
2560

2561
	engine->set_seqno(engine, seqno);
2562
	engine->last_submitted_seqno = seqno;
2563

2564
	engine->hangcheck.seqno = seqno;
2565
}
2566

2567
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *engine,
2568
				     u32 value)
2569
{
2570
	struct drm_i915_private *dev_priv = engine->i915;
2571 2572

       /* Every tail move must follow the sequence below */
2573 2574 2575 2576

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
2577
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2578 2579 2580 2581
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2582

2583
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
2584
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
2585 2586 2587
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
2588

2589
	/* Now that the ring is fully powered up, update the tail */
2590 2591
	I915_WRITE_TAIL(engine, value);
	POSTING_READ(RING_TAIL(engine->mmio_base));
2592 2593 2594 2595

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
2596
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2597
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2598 2599
}

2600
static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
2601
			       u32 invalidate, u32 flush)
2602
{
2603
	struct intel_engine_cs *engine = req->engine;
2604
	uint32_t cmd;
2605 2606
	int ret;

2607
	ret = intel_ring_begin(req, 4);
2608 2609 2610
	if (ret)
		return ret;

2611
	cmd = MI_FLUSH_DW;
2612
	if (INTEL_GEN(req->i915) >= 8)
B
Ben Widawsky 已提交
2613
		cmd += 1;
2614 2615 2616 2617 2618 2619 2620 2621

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

2622 2623 2624 2625 2626 2627
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2628
	if (invalidate & I915_GEM_GPU_DOMAINS)
2629 2630
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;

2631 2632 2633
	intel_ring_emit(engine, cmd);
	intel_ring_emit(engine,
			I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2634
	if (INTEL_GEN(req->i915) >= 8) {
2635 2636
		intel_ring_emit(engine, 0); /* upper addr */
		intel_ring_emit(engine, 0); /* value */
B
Ben Widawsky 已提交
2637
	} else  {
2638 2639
		intel_ring_emit(engine, 0);
		intel_ring_emit(engine, MI_NOOP);
B
Ben Widawsky 已提交
2640
	}
2641
	intel_ring_advance(engine);
2642
	return 0;
2643 2644
}

2645
static int
2646
gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
2647
			      u64 offset, u32 len,
2648
			      unsigned dispatch_flags)
2649
{
2650
	struct intel_engine_cs *engine = req->engine;
2651
	bool ppgtt = USES_PPGTT(engine->dev) &&
2652
			!(dispatch_flags & I915_DISPATCH_SECURE);
2653 2654
	int ret;

2655
	ret = intel_ring_begin(req, 4);
2656 2657 2658 2659
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
2660
	intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
2661 2662
			(dispatch_flags & I915_DISPATCH_RS ?
			 MI_BATCH_RESOURCE_STREAMER : 0));
2663 2664 2665 2666
	intel_ring_emit(engine, lower_32_bits(offset));
	intel_ring_emit(engine, upper_32_bits(offset));
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
2667 2668 2669 2670

	return 0;
}

2671
static int
2672
hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
2673 2674
			     u64 offset, u32 len,
			     unsigned dispatch_flags)
2675
{
2676
	struct intel_engine_cs *engine = req->engine;
2677 2678
	int ret;

2679
	ret = intel_ring_begin(req, 2);
2680 2681 2682
	if (ret)
		return ret;

2683
	intel_ring_emit(engine,
2684
			MI_BATCH_BUFFER_START |
2685
			(dispatch_flags & I915_DISPATCH_SECURE ?
2686 2687 2688
			 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
			(dispatch_flags & I915_DISPATCH_RS ?
			 MI_BATCH_RESOURCE_STREAMER : 0));
2689
	/* bit0-7 is the length on GEN6+ */
2690 2691
	intel_ring_emit(engine, offset);
	intel_ring_advance(engine);
2692 2693 2694 2695

	return 0;
}

2696
static int
2697
gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
2698
			      u64 offset, u32 len,
2699
			      unsigned dispatch_flags)
2700
{
2701
	struct intel_engine_cs *engine = req->engine;
2702
	int ret;
2703

2704
	ret = intel_ring_begin(req, 2);
2705 2706
	if (ret)
		return ret;
2707

2708
	intel_ring_emit(engine,
2709
			MI_BATCH_BUFFER_START |
2710 2711
			(dispatch_flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_NON_SECURE_I965));
2712
	/* bit0-7 is the length on GEN6+ */
2713 2714
	intel_ring_emit(engine, offset);
	intel_ring_advance(engine);
2715

2716
	return 0;
2717 2718
}

2719 2720
/* Blitter support (SandyBridge+) */

2721
static int gen6_ring_flush(struct drm_i915_gem_request *req,
2722
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2723
{
2724
	struct intel_engine_cs *engine = req->engine;
2725
	uint32_t cmd;
2726 2727
	int ret;

2728
	ret = intel_ring_begin(req, 4);
2729 2730 2731
	if (ret)
		return ret;

2732
	cmd = MI_FLUSH_DW;
2733
	if (INTEL_GEN(req->i915) >= 8)
B
Ben Widawsky 已提交
2734
		cmd += 1;
2735 2736 2737 2738 2739 2740 2741 2742

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

2743 2744 2745 2746 2747 2748
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2749
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2750
		cmd |= MI_INVALIDATE_TLB;
2751 2752 2753
	intel_ring_emit(engine, cmd);
	intel_ring_emit(engine,
			I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2754
	if (INTEL_GEN(req->i915) >= 8) {
2755 2756
		intel_ring_emit(engine, 0); /* upper addr */
		intel_ring_emit(engine, 0); /* value */
B
Ben Widawsky 已提交
2757
	} else  {
2758 2759
		intel_ring_emit(engine, 0);
		intel_ring_emit(engine, MI_NOOP);
B
Ben Widawsky 已提交
2760
	}
2761
	intel_ring_advance(engine);
R
Rodrigo Vivi 已提交
2762

2763
	return 0;
Z
Zou Nan hai 已提交
2764 2765
}

2766 2767
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2768
	struct drm_i915_private *dev_priv = dev->dev_private;
2769
	struct intel_engine_cs *engine = &dev_priv->engine[RCS];
2770 2771
	struct drm_i915_gem_object *obj;
	int ret;
2772

2773 2774 2775
	engine->name = "render ring";
	engine->id = RCS;
	engine->exec_id = I915_EXEC_RENDER;
2776
	engine->hw_id = 0;
2777
	engine->mmio_base = RENDER_RING_BASE;
2778

2779 2780
	if (INTEL_GEN(dev_priv) >= 8) {
		if (i915_semaphore_is_enabled(dev_priv)) {
2781
			obj = i915_gem_object_create(dev, 4096);
2782
			if (IS_ERR(obj)) {
2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
2796

2797
		engine->init_context = intel_rcs_ctx_init;
2798
		engine->add_request = gen8_render_add_request;
2799 2800 2801 2802
		engine->flush = gen8_render_ring_flush;
		engine->irq_get = gen8_ring_get_irq;
		engine->irq_put = gen8_ring_put_irq;
		engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2803
		engine->get_seqno = ring_get_seqno;
2804
		engine->set_seqno = ring_set_seqno;
2805
		if (i915_semaphore_is_enabled(dev_priv)) {
2806
			WARN_ON(!dev_priv->semaphore_obj);
2807 2808 2809
			engine->semaphore.sync_to = gen8_ring_sync;
			engine->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT(engine);
B
Ben Widawsky 已提交
2810
		}
2811
	} else if (INTEL_GEN(dev_priv) >= 6) {
2812 2813 2814
		engine->init_context = intel_rcs_ctx_init;
		engine->add_request = gen6_add_request;
		engine->flush = gen7_render_ring_flush;
2815
		if (IS_GEN6(dev_priv))
2816 2817 2818 2819
			engine->flush = gen6_render_ring_flush;
		engine->irq_get = gen6_ring_get_irq;
		engine->irq_put = gen6_ring_put_irq;
		engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2820 2821
		engine->irq_seqno_barrier = gen6_seqno_barrier;
		engine->get_seqno = ring_get_seqno;
2822
		engine->set_seqno = ring_set_seqno;
2823
		if (i915_semaphore_is_enabled(dev_priv)) {
2824 2825
			engine->semaphore.sync_to = gen6_ring_sync;
			engine->semaphore.signal = gen6_signal;
B
Ben Widawsky 已提交
2826 2827 2828 2829 2830 2831 2832
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
2833 2834 2835 2836 2837 2838 2839 2840 2841 2842
			engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			engine->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			engine->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			engine->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2843
		}
2844
	} else if (IS_GEN5(dev_priv)) {
2845 2846 2847 2848 2849 2850 2851
		engine->add_request = pc_render_add_request;
		engine->flush = gen4_render_ring_flush;
		engine->get_seqno = pc_render_get_seqno;
		engine->set_seqno = pc_render_set_seqno;
		engine->irq_get = gen5_ring_get_irq;
		engine->irq_put = gen5_ring_put_irq;
		engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2852
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2853
	} else {
2854
		engine->add_request = i9xx_add_request;
2855
		if (INTEL_GEN(dev_priv) < 4)
2856
			engine->flush = gen2_render_ring_flush;
2857
		else
2858 2859 2860
			engine->flush = gen4_render_ring_flush;
		engine->get_seqno = ring_get_seqno;
		engine->set_seqno = ring_set_seqno;
2861
		if (IS_GEN2(dev_priv)) {
2862 2863
			engine->irq_get = i8xx_ring_get_irq;
			engine->irq_put = i8xx_ring_put_irq;
C
Chris Wilson 已提交
2864
		} else {
2865 2866
			engine->irq_get = i9xx_ring_get_irq;
			engine->irq_put = i9xx_ring_put_irq;
C
Chris Wilson 已提交
2867
		}
2868
		engine->irq_enable_mask = I915_USER_INTERRUPT;
2869
	}
2870
	engine->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2871

2872
	if (IS_HASWELL(dev_priv))
2873
		engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2874
	else if (IS_GEN8(dev_priv))
2875
		engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2876
	else if (INTEL_GEN(dev_priv) >= 6)
2877
		engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2878
	else if (INTEL_GEN(dev_priv) >= 4)
2879
		engine->dispatch_execbuffer = i965_dispatch_execbuffer;
2880
	else if (IS_I830(dev_priv) || IS_845G(dev_priv))
2881
		engine->dispatch_execbuffer = i830_dispatch_execbuffer;
2882
	else
2883 2884 2885
		engine->dispatch_execbuffer = i915_dispatch_execbuffer;
	engine->init_hw = init_render_ring;
	engine->cleanup = render_ring_cleanup;
2886

2887
	/* Workaround batchbuffer to combat CS tlb bug. */
2888
	if (HAS_BROKEN_CS_TLB(dev_priv)) {
2889
		obj = i915_gem_object_create(dev, I830_WA_SIZE);
2890
		if (IS_ERR(obj)) {
2891
			DRM_ERROR("Failed to allocate batch bo\n");
2892
			return PTR_ERR(obj);
2893 2894
		}

2895
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2896 2897 2898 2899 2900 2901
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2902 2903
		engine->scratch.obj = obj;
		engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2904 2905
	}

2906
	ret = intel_init_ring_buffer(dev, engine);
2907 2908 2909
	if (ret)
		return ret;

2910
	if (INTEL_GEN(dev_priv) >= 5) {
2911
		ret = intel_init_pipe_control(engine);
2912 2913 2914 2915 2916
		if (ret)
			return ret;
	}

	return 0;
2917 2918 2919 2920
}

int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2921
	struct drm_i915_private *dev_priv = dev->dev_private;
2922
	struct intel_engine_cs *engine = &dev_priv->engine[VCS];
2923

2924 2925 2926
	engine->name = "bsd ring";
	engine->id = VCS;
	engine->exec_id = I915_EXEC_BSD;
2927
	engine->hw_id = 1;
2928

2929
	engine->write_tail = ring_write_tail;
2930
	if (INTEL_GEN(dev_priv) >= 6) {
2931
		engine->mmio_base = GEN6_BSD_RING_BASE;
2932
		/* gen6 bsd needs a special wa for tail updates */
2933
		if (IS_GEN6(dev_priv))
2934 2935 2936
			engine->write_tail = gen6_bsd_ring_write_tail;
		engine->flush = gen6_bsd_ring_flush;
		engine->add_request = gen6_add_request;
2937 2938
		engine->irq_seqno_barrier = gen6_seqno_barrier;
		engine->get_seqno = ring_get_seqno;
2939
		engine->set_seqno = ring_set_seqno;
2940
		if (INTEL_GEN(dev_priv) >= 8) {
2941
			engine->irq_enable_mask =
2942
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2943 2944 2945
			engine->irq_get = gen8_ring_get_irq;
			engine->irq_put = gen8_ring_put_irq;
			engine->dispatch_execbuffer =
2946
				gen8_ring_dispatch_execbuffer;
2947
			if (i915_semaphore_is_enabled(dev_priv)) {
2948 2949 2950
				engine->semaphore.sync_to = gen8_ring_sync;
				engine->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT(engine);
B
Ben Widawsky 已提交
2951
			}
2952
		} else {
2953 2954 2955 2956
			engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			engine->irq_get = gen6_ring_get_irq;
			engine->irq_put = gen6_ring_put_irq;
			engine->dispatch_execbuffer =
2957
				gen6_ring_dispatch_execbuffer;
2958
			if (i915_semaphore_is_enabled(dev_priv)) {
2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970
				engine->semaphore.sync_to = gen6_ring_sync;
				engine->semaphore.signal = gen6_signal;
				engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				engine->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				engine->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				engine->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				engine->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2971
			}
2972
		}
2973
	} else {
2974 2975 2976 2977 2978
		engine->mmio_base = BSD_RING_BASE;
		engine->flush = bsd_ring_flush;
		engine->add_request = i9xx_add_request;
		engine->get_seqno = ring_get_seqno;
		engine->set_seqno = ring_set_seqno;
2979
		if (IS_GEN5(dev_priv)) {
2980 2981 2982
			engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
			engine->irq_get = gen5_ring_get_irq;
			engine->irq_put = gen5_ring_put_irq;
2983
		} else {
2984 2985 2986
			engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
			engine->irq_get = i9xx_ring_get_irq;
			engine->irq_put = i9xx_ring_put_irq;
2987
		}
2988
		engine->dispatch_execbuffer = i965_dispatch_execbuffer;
2989
	}
2990
	engine->init_hw = init_ring_common;
2991

2992
	return intel_init_ring_buffer(dev, engine);
2993
}
2994

2995
/**
2996
 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
2997 2998 2999 3000
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3001
	struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
3002 3003 3004 3005

	engine->name = "bsd2 ring";
	engine->id = VCS2;
	engine->exec_id = I915_EXEC_BSD;
3006
	engine->hw_id = 4;
3007 3008 3009 3010 3011

	engine->write_tail = ring_write_tail;
	engine->mmio_base = GEN8_BSD2_RING_BASE;
	engine->flush = gen6_bsd_ring_flush;
	engine->add_request = gen6_add_request;
3012 3013
	engine->irq_seqno_barrier = gen6_seqno_barrier;
	engine->get_seqno = ring_get_seqno;
3014 3015
	engine->set_seqno = ring_set_seqno;
	engine->irq_enable_mask =
3016
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
3017 3018 3019
	engine->irq_get = gen8_ring_get_irq;
	engine->irq_put = gen8_ring_put_irq;
	engine->dispatch_execbuffer =
3020
			gen8_ring_dispatch_execbuffer;
3021
	if (i915_semaphore_is_enabled(dev_priv)) {
3022 3023 3024
		engine->semaphore.sync_to = gen8_ring_sync;
		engine->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT(engine);
3025
	}
3026
	engine->init_hw = init_ring_common;
3027

3028
	return intel_init_ring_buffer(dev, engine);
3029 3030
}

3031 3032
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
3033
	struct drm_i915_private *dev_priv = dev->dev_private;
3034
	struct intel_engine_cs *engine = &dev_priv->engine[BCS];
3035 3036 3037 3038

	engine->name = "blitter ring";
	engine->id = BCS;
	engine->exec_id = I915_EXEC_BLT;
3039
	engine->hw_id = 2;
3040 3041 3042 3043 3044

	engine->mmio_base = BLT_RING_BASE;
	engine->write_tail = ring_write_tail;
	engine->flush = gen6_ring_flush;
	engine->add_request = gen6_add_request;
3045 3046
	engine->irq_seqno_barrier = gen6_seqno_barrier;
	engine->get_seqno = ring_get_seqno;
3047
	engine->set_seqno = ring_set_seqno;
3048
	if (INTEL_GEN(dev_priv) >= 8) {
3049
		engine->irq_enable_mask =
3050
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
3051 3052 3053
		engine->irq_get = gen8_ring_get_irq;
		engine->irq_put = gen8_ring_put_irq;
		engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
3054
		if (i915_semaphore_is_enabled(dev_priv)) {
3055 3056 3057
			engine->semaphore.sync_to = gen8_ring_sync;
			engine->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT(engine);
B
Ben Widawsky 已提交
3058
		}
3059
	} else {
3060 3061 3062 3063
		engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		engine->irq_get = gen6_ring_get_irq;
		engine->irq_put = gen6_ring_put_irq;
		engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
3064
		if (i915_semaphore_is_enabled(dev_priv)) {
3065 3066
			engine->semaphore.signal = gen6_signal;
			engine->semaphore.sync_to = gen6_ring_sync;
B
Ben Widawsky 已提交
3067 3068 3069 3070 3071 3072 3073
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
3074 3075 3076 3077 3078 3079 3080 3081 3082 3083
			engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			engine->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			engine->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			engine->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
3084
		}
3085
	}
3086
	engine->init_hw = init_ring_common;
3087

3088
	return intel_init_ring_buffer(dev, engine);
3089
}
3090

B
Ben Widawsky 已提交
3091 3092
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
3093
	struct drm_i915_private *dev_priv = dev->dev_private;
3094
	struct intel_engine_cs *engine = &dev_priv->engine[VECS];
B
Ben Widawsky 已提交
3095

3096 3097 3098
	engine->name = "video enhancement ring";
	engine->id = VECS;
	engine->exec_id = I915_EXEC_VEBOX;
3099
	engine->hw_id = 3;
B
Ben Widawsky 已提交
3100

3101 3102 3103 3104
	engine->mmio_base = VEBOX_RING_BASE;
	engine->write_tail = ring_write_tail;
	engine->flush = gen6_ring_flush;
	engine->add_request = gen6_add_request;
3105 3106
	engine->irq_seqno_barrier = gen6_seqno_barrier;
	engine->get_seqno = ring_get_seqno;
3107
	engine->set_seqno = ring_set_seqno;
3108

3109
	if (INTEL_GEN(dev_priv) >= 8) {
3110
		engine->irq_enable_mask =
3111
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
3112 3113 3114
		engine->irq_get = gen8_ring_get_irq;
		engine->irq_put = gen8_ring_put_irq;
		engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
3115
		if (i915_semaphore_is_enabled(dev_priv)) {
3116 3117 3118
			engine->semaphore.sync_to = gen8_ring_sync;
			engine->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT(engine);
B
Ben Widawsky 已提交
3119
		}
3120
	} else {
3121 3122 3123 3124
		engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		engine->irq_get = hsw_vebox_get_irq;
		engine->irq_put = hsw_vebox_put_irq;
		engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
3125
		if (i915_semaphore_is_enabled(dev_priv)) {
3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137
			engine->semaphore.sync_to = gen6_ring_sync;
			engine->semaphore.signal = gen6_signal;
			engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			engine->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			engine->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			engine->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
3138
		}
3139
	}
3140
	engine->init_hw = init_ring_common;
B
Ben Widawsky 已提交
3141

3142
	return intel_init_ring_buffer(dev, engine);
B
Ben Widawsky 已提交
3143 3144
}

3145
int
3146
intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
3147
{
3148
	struct intel_engine_cs *engine = req->engine;
3149 3150
	int ret;

3151
	if (!engine->gpu_caches_dirty)
3152 3153
		return 0;

3154
	ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
3155 3156 3157
	if (ret)
		return ret;

3158
	trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
3159

3160
	engine->gpu_caches_dirty = false;
3161 3162 3163 3164
	return 0;
}

int
3165
intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
3166
{
3167
	struct intel_engine_cs *engine = req->engine;
3168 3169 3170 3171
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
3172
	if (engine->gpu_caches_dirty)
3173 3174
		flush_domains = I915_GEM_GPU_DOMAINS;

3175
	ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
3176 3177 3178
	if (ret)
		return ret;

3179
	trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
3180

3181
	engine->gpu_caches_dirty = false;
3182 3183
	return 0;
}
3184 3185

void
3186
intel_stop_engine(struct intel_engine_cs *engine)
3187 3188 3189
{
	int ret;

3190
	if (!intel_engine_initialized(engine))
3191 3192
		return;

3193
	ret = intel_engine_idle(engine);
3194
	if (ret)
3195
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
3196
			  engine->name, ret);
3197

3198
	stop_ring(engine);
3199
}