intel_ringbuffer.c 89.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <linux/log2.h>
31
#include <drm/drmP.h>
32
#include "i915_drv.h"
33
#include <drm/i915_drm.h>
34
#include "i915_trace.h"
35
#include "intel_drv.h"
36

37 38 39 40 41
/* Rough estimate of the typical request size, performing a flush,
 * set-context and then emitting the batch.
 */
#define LEGACY_REQUEST_SIZE 200

42
int __intel_ring_space(int head, int tail, int size)
43
{
44 45
	int space = head - tail;
	if (space <= 0)
46
		space += size;
47
	return space - I915_RING_FREE_SPACE;
48 49
}

50 51 52 53 54 55 56 57 58 59 60
void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
{
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
	}

	ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
					    ringbuf->tail, ringbuf->size);
}

61
bool intel_engine_stopped(struct intel_engine_cs *engine)
62
{
63
	struct drm_i915_private *dev_priv = engine->i915;
64
	return dev_priv->gpu_error.stop_rings & intel_engine_flag(engine);
65
}
66

67
static void __intel_ring_advance(struct intel_engine_cs *engine)
68
{
69
	struct intel_ringbuffer *ringbuf = engine->buffer;
70
	ringbuf->tail &= ringbuf->size - 1;
71
	if (intel_engine_stopped(engine))
72
		return;
73
	engine->write_tail(engine, ringbuf->tail);
74 75
}

76
static int
77
gen2_render_ring_flush(struct drm_i915_gem_request *req,
78 79 80
		       u32	invalidate_domains,
		       u32	flush_domains)
{
81
	struct intel_engine_cs *engine = req->engine;
82 83 84 85
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
86
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
87 88 89 90 91
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

92
	ret = intel_ring_begin(req, 2);
93 94 95
	if (ret)
		return ret;

96 97 98
	intel_ring_emit(engine, cmd);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
99 100 101 102 103

	return 0;
}

static int
104
gen4_render_ring_flush(struct drm_i915_gem_request *req,
105 106
		       u32	invalidate_domains,
		       u32	flush_domains)
107
{
108
	struct intel_engine_cs *engine = req->engine;
109
	u32 cmd;
110
	int ret;
111

112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
141
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
142 143 144
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
145

146
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
147
	    (IS_G4X(req->i915) || IS_GEN5(req->i915)))
148
		cmd |= MI_INVALIDATE_ISP;
149

150
	ret = intel_ring_begin(req, 2);
151 152
	if (ret)
		return ret;
153

154 155 156
	intel_ring_emit(engine, cmd);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
157 158

	return 0;
159 160
}

161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
199
intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
200
{
201
	struct intel_engine_cs *engine = req->engine;
202
	u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
203 204
	int ret;

205
	ret = intel_ring_begin(req, 6);
206 207 208
	if (ret)
		return ret;

209 210
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
211
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
212 213 214 215 216
	intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(engine, 0); /* low dword */
	intel_ring_emit(engine, 0); /* high dword */
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
217

218
	ret = intel_ring_begin(req, 6);
219 220 221
	if (ret)
		return ret;

222 223 224 225 226 227 228
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
229 230 231 232 233

	return 0;
}

static int
234 235
gen6_render_ring_flush(struct drm_i915_gem_request *req,
		       u32 invalidate_domains, u32 flush_domains)
236
{
237
	struct intel_engine_cs *engine = req->engine;
238
	u32 flags = 0;
239
	u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
240 241
	int ret;

242
	/* Force SNB workarounds for PIPE_CONTROL flushes */
243
	ret = intel_emit_post_sync_nonzero_flush(req);
244 245 246
	if (ret)
		return ret;

247 248 249 250
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
251 252 253 254 255 256 257
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
258
		flags |= PIPE_CONTROL_CS_STALL;
259 260 261 262 263 264 265 266 267 268 269
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
270
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
271
	}
272

273
	ret = intel_ring_begin(req, 4);
274 275 276
	if (ret)
		return ret;

277 278 279 280 281
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(engine, flags);
	intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(engine, 0);
	intel_ring_advance(engine);
282 283 284 285

	return 0;
}

286
static int
287
gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
288
{
289
	struct intel_engine_cs *engine = req->engine;
290 291
	int ret;

292
	ret = intel_ring_begin(req, 4);
293 294 295
	if (ret)
		return ret;

296 297
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
298
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
299 300 301
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, 0);
	intel_ring_advance(engine);
302 303 304 305

	return 0;
}

306
static int
307
gen7_render_ring_flush(struct drm_i915_gem_request *req,
308 309
		       u32 invalidate_domains, u32 flush_domains)
{
310
	struct intel_engine_cs *engine = req->engine;
311
	u32 flags = 0;
312
	u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
313 314
	int ret;

315 316 317 318 319 320 321 322 323 324
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

325 326 327 328 329 330 331
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
332
		flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
333
		flags |= PIPE_CONTROL_FLUSH_ENABLE;
334 335 336 337 338 339 340 341
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
342
		flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
343 344 345 346
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
347
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
348

349 350
		flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;

351 352 353
		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
354
		gen7_render_ring_cs_stall_wa(req);
355 356
	}

357
	ret = intel_ring_begin(req, 4);
358 359 360
	if (ret)
		return ret;

361 362 363 364 365
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(engine, flags);
	intel_ring_emit(engine, scratch_addr);
	intel_ring_emit(engine, 0);
	intel_ring_advance(engine);
366 367 368 369

	return 0;
}

370
static int
371
gen8_emit_pipe_control(struct drm_i915_gem_request *req,
372 373
		       u32 flags, u32 scratch_addr)
{
374
	struct intel_engine_cs *engine = req->engine;
375 376
	int ret;

377
	ret = intel_ring_begin(req, 6);
378 379 380
	if (ret)
		return ret;

381 382 383 384 385 386 387
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(engine, flags);
	intel_ring_emit(engine, scratch_addr);
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, 0);
	intel_ring_advance(engine);
388 389 390 391

	return 0;
}

B
Ben Widawsky 已提交
392
static int
393
gen8_render_ring_flush(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
394 395 396
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
397
	u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
398
	int ret;
B
Ben Widawsky 已提交
399 400 401 402 403 404

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
405
		flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
406
		flags |= PIPE_CONTROL_FLUSH_ENABLE;
B
Ben Widawsky 已提交
407 408 409 410 411 412 413 414 415 416
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
417 418

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
419
		ret = gen8_emit_pipe_control(req,
420 421 422 423 424
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
425 426
	}

427
	return gen8_emit_pipe_control(req, flags, scratch_addr);
B
Ben Widawsky 已提交
428 429
}

430
static void ring_write_tail(struct intel_engine_cs *engine,
431
			    u32 value)
432
{
433
	struct drm_i915_private *dev_priv = engine->i915;
434
	I915_WRITE_TAIL(engine, value);
435 436
}

437
u64 intel_ring_get_active_head(struct intel_engine_cs *engine)
438
{
439
	struct drm_i915_private *dev_priv = engine->i915;
440
	u64 acthd;
441

442
	if (INTEL_GEN(dev_priv) >= 8)
443 444
		acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
					 RING_ACTHD_UDW(engine->mmio_base));
445
	else if (INTEL_GEN(dev_priv) >= 4)
446
		acthd = I915_READ(RING_ACTHD(engine->mmio_base));
447 448 449 450
	else
		acthd = I915_READ(ACTHD);

	return acthd;
451 452
}

453
static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
454
{
455
	struct drm_i915_private *dev_priv = engine->i915;
456 457 458
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
459
	if (INTEL_GEN(dev_priv) >= 4)
460 461 462 463
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

464
static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
465
{
466
	struct drm_i915_private *dev_priv = engine->i915;
467
	i915_reg_t mmio;
468 469 470 471

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
472
	if (IS_GEN7(dev_priv)) {
473
		switch (engine->id) {
474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491
		case RCS:
			mmio = RENDER_HWS_PGA_GEN7;
			break;
		case BCS:
			mmio = BLT_HWS_PGA_GEN7;
			break;
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
		case VCS:
			mmio = BSD_HWS_PGA_GEN7;
			break;
		case VECS:
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
		}
492
	} else if (IS_GEN6(dev_priv)) {
493
		mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
494 495
	} else {
		/* XXX: gen8 returns to sanity */
496
		mmio = RING_HWS_PGA(engine->mmio_base);
497 498
	}

499
	I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
500 501 502 503 504 505 506 507 508
	POSTING_READ(mmio);

	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
509
	if (IS_GEN(dev_priv, 6, 7)) {
510
		i915_reg_t reg = RING_INSTPM(engine->mmio_base);
511 512

		/* ring should be idle before issuing a sync flush*/
513
		WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
514 515 516 517 518 519 520

		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
521
				  engine->name);
522 523 524
	}
}

525
static bool stop_ring(struct intel_engine_cs *engine)
526
{
527
	struct drm_i915_private *dev_priv = engine->i915;
528

529
	if (!IS_GEN2(dev_priv)) {
530 531 532 533
		I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
		if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n",
				  engine->name);
534 535 536 537
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
538
			if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
539
				return false;
540 541
		}
	}
542

543 544 545
	I915_WRITE_CTL(engine, 0);
	I915_WRITE_HEAD(engine, 0);
	engine->write_tail(engine, 0);
546

547
	if (!IS_GEN2(dev_priv)) {
548 549
		(void)I915_READ_CTL(engine);
		I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
550
	}
551

552
	return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
553
}
554

555 556 557 558 559
void intel_engine_init_hangcheck(struct intel_engine_cs *engine)
{
	memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
}

560
static int init_ring_common(struct intel_engine_cs *engine)
561
{
562
	struct drm_i915_private *dev_priv = engine->i915;
563
	struct intel_ringbuffer *ringbuf = engine->buffer;
564
	struct drm_i915_gem_object *obj = ringbuf->obj;
565 566
	int ret = 0;

567
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
568

569
	if (!stop_ring(engine)) {
570
		/* G45 ring initialization often fails to reset head to zero */
571 572
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
573 574 575 576 577
			      engine->name,
			      I915_READ_CTL(engine),
			      I915_READ_HEAD(engine),
			      I915_READ_TAIL(engine),
			      I915_READ_START(engine));
578

579
		if (!stop_ring(engine)) {
580 581
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
582 583 584 585 586
				  engine->name,
				  I915_READ_CTL(engine),
				  I915_READ_HEAD(engine),
				  I915_READ_TAIL(engine),
				  I915_READ_START(engine));
587 588
			ret = -EIO;
			goto out;
589
		}
590 591
	}

592
	if (I915_NEED_GFX_HWS(dev_priv))
593
		intel_ring_setup_status_page(engine);
594
	else
595
		ring_setup_phys_status_page(engine);
596

597
	/* Enforce ordering by reading HEAD register back */
598
	I915_READ_HEAD(engine);
599

600 601 602 603
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
604
	I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
605 606

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
607
	if (I915_READ_HEAD(engine))
608
		DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
609 610 611
			  engine->name, I915_READ_HEAD(engine));
	I915_WRITE_HEAD(engine, 0);
	(void)I915_READ_HEAD(engine);
612

613
	I915_WRITE_CTL(engine,
614
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
615
			| RING_VALID);
616 617

	/* If the head is still not zero, the ring is dead */
618 619 620
	if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
		     I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
		     (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
621
		DRM_ERROR("%s initialization failed "
622
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
623 624 625 626 627 628
			  engine->name,
			  I915_READ_CTL(engine),
			  I915_READ_CTL(engine) & RING_VALID,
			  I915_READ_HEAD(engine), I915_READ_TAIL(engine),
			  I915_READ_START(engine),
			  (unsigned long)i915_gem_obj_ggtt_offset(obj));
629 630
		ret = -EIO;
		goto out;
631 632
	}

633
	ringbuf->last_retired_head = -1;
634 635
	ringbuf->head = I915_READ_HEAD(engine);
	ringbuf->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
636
	intel_ring_update_space(ringbuf);
637

638
	intel_engine_init_hangcheck(engine);
639

640
out:
641
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
642 643

	return ret;
644 645
}

646
void
647
intel_fini_pipe_control(struct intel_engine_cs *engine)
648
{
649
	if (engine->scratch.obj == NULL)
650 651
		return;

652
	if (INTEL_GEN(engine->i915) >= 5) {
653 654
		kunmap(sg_page(engine->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(engine->scratch.obj);
655 656
	}

657 658
	drm_gem_object_unreference(&engine->scratch.obj->base);
	engine->scratch.obj = NULL;
659 660 661
}

int
662
intel_init_pipe_control(struct intel_engine_cs *engine)
663 664 665
{
	int ret;

666
	WARN_ON(engine->scratch.obj);
667

668
	engine->scratch.obj = i915_gem_object_create(engine->i915->dev, 4096);
669
	if (IS_ERR(engine->scratch.obj)) {
670
		DRM_ERROR("Failed to allocate seqno page\n");
671 672
		ret = PTR_ERR(engine->scratch.obj);
		engine->scratch.obj = NULL;
673 674
		goto err;
	}
675

676 677
	ret = i915_gem_object_set_cache_level(engine->scratch.obj,
					      I915_CACHE_LLC);
678 679
	if (ret)
		goto err_unref;
680

681
	ret = i915_gem_obj_ggtt_pin(engine->scratch.obj, 4096, 0);
682 683 684
	if (ret)
		goto err_unref;

685 686 687
	engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(engine->scratch.obj);
	engine->scratch.cpu_page = kmap(sg_page(engine->scratch.obj->pages->sgl));
	if (engine->scratch.cpu_page == NULL) {
688
		ret = -ENOMEM;
689
		goto err_unpin;
690
	}
691

692
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
693
			 engine->name, engine->scratch.gtt_offset);
694 695 696
	return 0;

err_unpin:
697
	i915_gem_object_ggtt_unpin(engine->scratch.obj);
698
err_unref:
699
	drm_gem_object_unreference(&engine->scratch.obj->base);
700 701 702 703
err:
	return ret;
}

704
static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
705
{
706
	struct intel_engine_cs *engine = req->engine;
707 708
	struct i915_workarounds *w = &req->i915->workarounds;
	int ret, i;
709

710
	if (w->count == 0)
711
		return 0;
712

713
	engine->gpu_caches_dirty = true;
714
	ret = intel_ring_flush_all_caches(req);
715 716
	if (ret)
		return ret;
717

718
	ret = intel_ring_begin(req, (w->count * 2 + 2));
719 720 721
	if (ret)
		return ret;

722
	intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
723
	for (i = 0; i < w->count; i++) {
724 725
		intel_ring_emit_reg(engine, w->reg[i].addr);
		intel_ring_emit(engine, w->reg[i].value);
726
	}
727
	intel_ring_emit(engine, MI_NOOP);
728

729
	intel_ring_advance(engine);
730

731
	engine->gpu_caches_dirty = true;
732
	ret = intel_ring_flush_all_caches(req);
733 734
	if (ret)
		return ret;
735

736
	DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
737

738
	return 0;
739 740
}

741
static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
742 743 744
{
	int ret;

745
	ret = intel_ring_workarounds_emit(req);
746 747 748
	if (ret != 0)
		return ret;

749
	ret = i915_gem_render_state_init(req);
750
	if (ret)
751
		return ret;
752

753
	return 0;
754 755
}

756
static int wa_add(struct drm_i915_private *dev_priv,
757 758
		  i915_reg_t addr,
		  const u32 mask, const u32 val)
759 760 761 762 763 764 765 766 767 768 769 770 771
{
	const u32 idx = dev_priv->workarounds.count;

	if (WARN_ON(idx >= I915_MAX_WA_REGS))
		return -ENOSPC;

	dev_priv->workarounds.reg[idx].addr = addr;
	dev_priv->workarounds.reg[idx].value = val;
	dev_priv->workarounds.reg[idx].mask = mask;

	dev_priv->workarounds.count++;

	return 0;
772 773
}

774
#define WA_REG(addr, mask, val) do { \
775
		const int r = wa_add(dev_priv, (addr), (mask), (val)); \
776 777
		if (r) \
			return r; \
778
	} while (0)
779 780

#define WA_SET_BIT_MASKED(addr, mask) \
781
	WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
782 783

#define WA_CLR_BIT_MASKED(addr, mask) \
784
	WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
785

786
#define WA_SET_FIELD_MASKED(addr, mask, value) \
787
	WA_REG(addr, mask, _MASKED_FIELD(mask, value))
788

789 790
#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
791

792
#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
793

794 795
static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
				 i915_reg_t reg)
796
{
797
	struct drm_i915_private *dev_priv = engine->i915;
798
	struct i915_workarounds *wa = &dev_priv->workarounds;
799
	const uint32_t index = wa->hw_whitelist_count[engine->id];
800 801 802 803

	if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
		return -EINVAL;

804
	WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
805
		 i915_mmio_reg_offset(reg));
806
	wa->hw_whitelist_count[engine->id]++;
807 808 809 810

	return 0;
}

811
static int gen8_init_workarounds(struct intel_engine_cs *engine)
812
{
813
	struct drm_i915_private *dev_priv = engine->i915;
814 815

	WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
816

817 818 819
	/* WaDisableAsyncFlipPerfMode:bdw,chv */
	WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);

820 821 822 823
	/* WaDisablePartialInstShootdown:bdw,chv */
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);

824 825 826 827 828
	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:bdw,chv */
829
	/* WaHdcDisableFetchWhenMasked:bdw,chv */
830
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
831
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED |
832 833
			  HDC_FORCE_NON_COHERENT);

834 835 836 837 838 839 840 841 842 843
	/* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
	 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
	 *  polygons in the same 8x4 pixel/sample area to be processed without
	 *  stalling waiting for the earlier ones to write to Hierarchical Z
	 *  buffer."
	 *
	 * This optimization is off by default for BDW and CHV; turn it on.
	 */
	WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);

844 845 846
	/* Wa4x4STCOptimizationDisable:bdw,chv */
	WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);

847 848 849 850 851 852 853 854 855 856 857 858
	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);

859 860 861
	return 0;
}

862
static int bdw_init_workarounds(struct intel_engine_cs *engine)
863
{
864
	struct drm_i915_private *dev_priv = engine->i915;
865
	int ret;
866

867
	ret = gen8_init_workarounds(engine);
868 869 870
	if (ret)
		return ret;

871
	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
872
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
873

874
	/* WaDisableDopClockGating:bdw */
875 876
	WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
			  DOP_CLOCK_GATING_DISABLE);
877

878 879
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN8_SAMPLER_POWER_BYPASS_DIS);
880

881
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
882 883 884
			  /* WaForceContextSaveRestoreNonCoherent:bdw */
			  HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
			  /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
885
			  (IS_BDW_GT3(dev_priv) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
886 887 888 889

	return 0;
}

890
static int chv_init_workarounds(struct intel_engine_cs *engine)
891
{
892
	struct drm_i915_private *dev_priv = engine->i915;
893
	int ret;
894

895
	ret = gen8_init_workarounds(engine);
896 897 898
	if (ret)
		return ret;

899
	/* WaDisableThreadStallDopClockGating:chv */
900
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
901

902 903 904
	/* Improve HiZ throughput on CHV. */
	WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);

905 906 907
	return 0;
}

908
static int gen9_init_workarounds(struct intel_engine_cs *engine)
909
{
910
	struct drm_i915_private *dev_priv = engine->i915;
911
	int ret;
912

913
	/* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl */
914 915 916
	I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
		   GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);

917
	/* WaDisableKillLogic:bxt,skl,kbl */
918 919 920
	I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
		   ECOCHK_DIS_TLB);

921 922
	/* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl */
	/* WaDisablePartialInstShootdown:skl,bxt,kbl */
923
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
924
			  FLOW_CONTROL_ENABLE |
925 926
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);

927
	/* Syncing dependencies between camera and graphics:skl,bxt,kbl */
928 929 930
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);

931
	/* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
932 933
	if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
	    IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
934 935
		WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
				  GEN9_DG_MIRROR_FIX_ENABLE);
936

937
	/* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
938 939
	if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
	    IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
940 941
		WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
				  GEN9_RHWO_OPTIMIZATION_DISABLE);
942 943 944 945 946
		/*
		 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
		 * but we do that in per ctx batchbuffer as there is an issue
		 * with this register not getting restored on ctx restore
		 */
947 948
	}

949 950
	/* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl */
	/* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl */
951 952 953
	WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
			  GEN9_ENABLE_YV12_BUGFIX |
			  GEN9_ENABLE_GPGPU_PREEMPTION);
954

955 956
	/* Wa4x4STCOptimizationDisable:skl,bxt,kbl */
	/* WaDisablePartialResolveInVc:skl,bxt,kbl */
957 958
	WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
					 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
959

960
	/* WaCcsTlbPrefetchDisable:skl,bxt,kbl */
961 962 963
	WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
			  GEN9_CCS_TLB_PREFETCH_ENABLE);

964
	/* WaDisableMaskBasedCammingInRCC:skl,bxt */
965 966
	if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, SKL_REVID_C0) ||
	    IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
967 968 969
		WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
				  PIXEL_MASK_CAMMING_DISABLE);

970 971 972 973
	/* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl */
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
			  HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
974

975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995
	/* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
	 * both tied to WaForceContextSaveRestoreNonCoherent
	 * in some hsds for skl. We keep the tie for all gen9. The
	 * documentation is a bit hazy and so we want to get common behaviour,
	 * even though there is no clear evidence we would need both on kbl/bxt.
	 * This area has been source of system hangs so we play it safe
	 * and mimic the skl regardless of what bspec says.
	 *
	 * Use Force Non-Coherent whenever executing a 3D context. This
	 * is a workaround for a possible hang in the unlikely event
	 * a TLB invalidation occurs during a PSD flush.
	 */

	/* WaForceEnableNonCoherent:skl,bxt,kbl */
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT);

	/* WaDisableHDCInvalidation:skl,bxt,kbl */
	I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
		   BDW_DISABLE_HDC_INVALIDATION);

996 997 998 999
	/* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl */
	if (IS_SKYLAKE(dev_priv) ||
	    IS_KABYLAKE(dev_priv) ||
	    IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
1000 1001 1002
		WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
				  GEN8_SAMPLER_POWER_BYPASS_DIS);

1003
	/* WaDisableSTUnitPowerOptimization:skl,bxt,kbl */
1004 1005
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);

1006
	/* WaOCLCoherentLineFlush:skl,bxt,kbl */
1007 1008 1009
	I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
				    GEN8_LQSC_FLUSH_COHERENT_LINES));

1010 1011 1012 1013 1014
	/* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt */
	ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
	if (ret)
		return ret;

1015
	/* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl */
1016
	ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
1017 1018 1019
	if (ret)
		return ret;

1020
	/* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl */
1021
	ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
1022 1023 1024
	if (ret)
		return ret;

1025 1026 1027
	return 0;
}

1028
static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
1029
{
1030
	struct drm_i915_private *dev_priv = engine->i915;
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
	u8 vals[3] = { 0, 0, 0 };
	unsigned int i;

	for (i = 0; i < 3; i++) {
		u8 ss;

		/*
		 * Only consider slices where one, and only one, subslice has 7
		 * EUs
		 */
1041
		if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
			continue;

		/*
		 * subslice_7eu[i] != 0 (because of the check above) and
		 * ss_max == 4 (maximum number of subslices possible per slice)
		 *
		 * ->    0 <= ss <= 3;
		 */
		ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
		vals[i] = 3 - ss;
	}

	if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
		return 0;

	/* Tune IZ hashing. See intel_device_info_runtime_init() */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN9_IZ_HASHING_MASK(2) |
			    GEN9_IZ_HASHING_MASK(1) |
			    GEN9_IZ_HASHING_MASK(0),
			    GEN9_IZ_HASHING(2, vals[2]) |
			    GEN9_IZ_HASHING(1, vals[1]) |
			    GEN9_IZ_HASHING(0, vals[0]));

	return 0;
}

1069
static int skl_init_workarounds(struct intel_engine_cs *engine)
1070
{
1071
	struct drm_i915_private *dev_priv = engine->i915;
1072
	int ret;
1073

1074
	ret = gen9_init_workarounds(engine);
1075 1076
	if (ret)
		return ret;
1077

1078 1079 1080 1081 1082
	/*
	 * Actual WA is to disable percontext preemption granularity control
	 * until D0 which is the default case so this is equivalent to
	 * !WaDisablePerCtxtPreemptionGranularityControl:skl
	 */
1083
	if (IS_SKL_REVID(dev_priv, SKL_REVID_E0, REVID_FOREVER)) {
1084 1085 1086 1087
		I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
			   _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
	}

1088
	if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_D0)) {
1089 1090 1091 1092 1093 1094 1095 1096
		/* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
		I915_WRITE(FF_SLICE_CS_CHICKEN2,
			   _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
	}

	/* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
	 * involving this register should also be added to WA batch as required.
	 */
1097
	if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_E0))
1098 1099 1100 1101 1102
		/* WaDisableLSQCROPERFforOCL:skl */
		I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
			   GEN8_LQSC_RO_PERF_DIS);

	/* WaEnableGapsTsvCreditFix:skl */
1103
	if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, REVID_FOREVER)) {
1104 1105 1106 1107
		I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
					   GEN9_GAPS_TSV_CREDIT_DISABLE));
	}

1108
	/* WaDisablePowerCompilerClockGating:skl */
1109
	if (IS_SKL_REVID(dev_priv, SKL_REVID_B0, SKL_REVID_B0))
1110 1111 1112
		WA_SET_BIT_MASKED(HIZ_CHICKEN,
				  BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);

1113
	/* WaBarrierPerformanceFixDisable:skl */
1114
	if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, SKL_REVID_D0))
1115 1116 1117 1118
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FENCE_DEST_SLM_DISABLE |
				  HDC_BARRIER_PERFORMANCE_DISABLE);

1119
	/* WaDisableSbeCacheDispatchPortSharing:skl */
1120
	if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0))
1121 1122 1123 1124
		WA_SET_BIT_MASKED(
			GEN7_HALF_SLICE_CHICKEN1,
			GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);

1125 1126 1127
	/* WaDisableGafsUnitClkGating:skl */
	WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);

1128
	/* WaDisableLSQCROPERFforOCL:skl */
1129
	ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1130 1131 1132
	if (ret)
		return ret;

1133
	return skl_tune_iz_hashing(engine);
1134 1135
}

1136
static int bxt_init_workarounds(struct intel_engine_cs *engine)
1137
{
1138
	struct drm_i915_private *dev_priv = engine->i915;
1139
	int ret;
1140

1141
	ret = gen9_init_workarounds(engine);
1142 1143
	if (ret)
		return ret;
1144

1145 1146
	/* WaStoreMultiplePTEenable:bxt */
	/* This is a requirement according to Hardware specification */
1147
	if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
1148 1149 1150
		I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);

	/* WaSetClckGatingDisableMedia:bxt */
1151
	if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
1152 1153 1154 1155
		I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
					    ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
	}

1156 1157 1158 1159
	/* WaDisableThreadStallDopClockGating:bxt */
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  STALL_DOP_GATING_DISABLE);

1160
	/* WaDisableSbeCacheDispatchPortSharing:bxt */
1161
	if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0)) {
1162 1163 1164 1165 1166
		WA_SET_BIT_MASKED(
			GEN7_HALF_SLICE_CHICKEN1,
			GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
	}

1167 1168 1169
	/* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
	/* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
	/* WaDisableObjectLevelPreemtionForInstanceId:bxt */
1170
	/* WaDisableLSQCROPERFforOCL:bxt */
1171
	if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
1172
		ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
1173 1174
		if (ret)
			return ret;
1175

1176
		ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1177 1178
		if (ret)
			return ret;
1179 1180
	}

1181
	/* WaProgramL3SqcReg1DefaultForPerf:bxt */
1182
	if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
1183 1184
		I915_WRITE(GEN8_L3SQCREG1, L3_GENERAL_PRIO_CREDITS(62) |
					   L3_HIGH_PRIO_CREDITS(2));
1185

1186 1187 1188
	return 0;
}

1189 1190
static int kbl_init_workarounds(struct intel_engine_cs *engine)
{
1191
	struct drm_i915_private *dev_priv = engine->i915;
1192 1193 1194 1195 1196 1197
	int ret;

	ret = gen9_init_workarounds(engine);
	if (ret)
		return ret;

1198 1199 1200 1201
	/* WaEnableGapsTsvCreditFix:kbl */
	I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
				   GEN9_GAPS_TSV_CREDIT_DISABLE));

1202 1203 1204
	return 0;
}

1205
int init_workarounds_ring(struct intel_engine_cs *engine)
1206
{
1207
	struct drm_i915_private *dev_priv = engine->i915;
1208

1209
	WARN_ON(engine->id != RCS);
1210 1211

	dev_priv->workarounds.count = 0;
1212
	dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
1213

1214
	if (IS_BROADWELL(dev_priv))
1215
		return bdw_init_workarounds(engine);
1216

1217
	if (IS_CHERRYVIEW(dev_priv))
1218
		return chv_init_workarounds(engine);
1219

1220
	if (IS_SKYLAKE(dev_priv))
1221
		return skl_init_workarounds(engine);
1222

1223
	if (IS_BROXTON(dev_priv))
1224
		return bxt_init_workarounds(engine);
1225

1226 1227 1228
	if (IS_KABYLAKE(dev_priv))
		return kbl_init_workarounds(engine);

1229 1230 1231
	return 0;
}

1232
static int init_render_ring(struct intel_engine_cs *engine)
1233
{
1234
	struct drm_i915_private *dev_priv = engine->i915;
1235
	int ret = init_ring_common(engine);
1236 1237
	if (ret)
		return ret;
1238

1239
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1240
	if (IS_GEN(dev_priv, 4, 6))
1241
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
1242 1243 1244 1245

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
1246
	 *
1247
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
1248
	 */
1249
	if (IS_GEN(dev_priv, 6, 7))
1250 1251
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

1252
	/* Required for the hardware to program scanline values for waiting */
1253
	/* WaEnableFlushTlbInvalidationMode:snb */
1254
	if (IS_GEN6(dev_priv))
1255
		I915_WRITE(GFX_MODE,
1256
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
1257

1258
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
1259
	if (IS_GEN7(dev_priv))
1260
		I915_WRITE(GFX_MODE_GEN7,
1261
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
1262
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
1263

1264
	if (IS_GEN6(dev_priv)) {
1265 1266 1267 1268 1269 1270
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
1271
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
1272 1273
	}

1274
	if (IS_GEN(dev_priv, 6, 7))
1275
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1276

1277 1278
	if (HAS_L3_DPF(dev_priv))
		I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev_priv));
1279

1280
	return init_workarounds_ring(engine);
1281 1282
}

1283
static void render_ring_cleanup(struct intel_engine_cs *engine)
1284
{
1285
	struct drm_i915_private *dev_priv = engine->i915;
1286 1287 1288 1289 1290 1291

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
1292

1293
	intel_fini_pipe_control(engine);
1294 1295
}

1296
static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
1297 1298 1299
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
1300
	struct intel_engine_cs *signaller = signaller_req->engine;
1301
	struct drm_i915_private *dev_priv = signaller_req->i915;
1302
	struct intel_engine_cs *waiter;
1303 1304
	enum intel_engine_id id;
	int ret, num_rings;
1305

1306
	num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask);
1307 1308 1309
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

1310
	ret = intel_ring_begin(signaller_req, num_dwords);
1311 1312 1313
	if (ret)
		return ret;

1314
	for_each_engine_id(waiter, dev_priv, id) {
1315
		u32 seqno;
1316
		u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
1317 1318 1319
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1320
		seqno = i915_gem_request_get_seqno(signaller_req);
1321 1322 1323
		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
1324
					   PIPE_CONTROL_CS_STALL);
1325 1326
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1327
		intel_ring_emit(signaller, seqno);
1328 1329
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1330
					   MI_SEMAPHORE_TARGET(waiter->hw_id));
1331 1332 1333 1334 1335 1336
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

1337
static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
1338 1339 1340
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
1341
	struct intel_engine_cs *signaller = signaller_req->engine;
1342
	struct drm_i915_private *dev_priv = signaller_req->i915;
1343
	struct intel_engine_cs *waiter;
1344 1345
	enum intel_engine_id id;
	int ret, num_rings;
1346

1347
	num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask);
1348 1349 1350
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

1351
	ret = intel_ring_begin(signaller_req, num_dwords);
1352 1353 1354
	if (ret)
		return ret;

1355
	for_each_engine_id(waiter, dev_priv, id) {
1356
		u32 seqno;
1357
		u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
1358 1359 1360
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1361
		seqno = i915_gem_request_get_seqno(signaller_req);
1362 1363 1364 1365 1366
		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1367
		intel_ring_emit(signaller, seqno);
1368
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1369
					   MI_SEMAPHORE_TARGET(waiter->hw_id));
1370 1371 1372 1373 1374 1375
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

1376
static int gen6_signal(struct drm_i915_gem_request *signaller_req,
1377
		       unsigned int num_dwords)
1378
{
1379
	struct intel_engine_cs *signaller = signaller_req->engine;
1380
	struct drm_i915_private *dev_priv = signaller_req->i915;
1381
	struct intel_engine_cs *useless;
1382 1383
	enum intel_engine_id id;
	int ret, num_rings;
1384

1385
#define MBOX_UPDATE_DWORDS 3
1386
	num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask);
1387 1388
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
1389

1390
	ret = intel_ring_begin(signaller_req, num_dwords);
1391 1392 1393
	if (ret)
		return ret;

1394 1395
	for_each_engine_id(useless, dev_priv, id) {
		i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[id];
1396 1397

		if (i915_mmio_reg_valid(mbox_reg)) {
1398
			u32 seqno = i915_gem_request_get_seqno(signaller_req);
1399

1400
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1401
			intel_ring_emit_reg(signaller, mbox_reg);
1402
			intel_ring_emit(signaller, seqno);
1403 1404
		}
	}
1405

1406 1407 1408 1409
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

1410
	return 0;
1411 1412
}

1413 1414
/**
 * gen6_add_request - Update the semaphore mailbox registers
1415 1416
 *
 * @request - request to write to the ring
1417 1418 1419 1420
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
1421
static int
1422
gen6_add_request(struct drm_i915_gem_request *req)
1423
{
1424
	struct intel_engine_cs *engine = req->engine;
1425
	int ret;
1426

1427 1428
	if (engine->semaphore.signal)
		ret = engine->semaphore.signal(req, 4);
B
Ben Widawsky 已提交
1429
	else
1430
		ret = intel_ring_begin(req, 4);
B
Ben Widawsky 已提交
1431

1432 1433 1434
	if (ret)
		return ret;

1435 1436 1437 1438 1439 1440
	intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
	intel_ring_emit(engine,
			I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(engine, i915_gem_request_get_seqno(req));
	intel_ring_emit(engine, MI_USER_INTERRUPT);
	__intel_ring_advance(engine);
1441 1442 1443 1444

	return 0;
}

1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
static int
gen8_render_add_request(struct drm_i915_gem_request *req)
{
	struct intel_engine_cs *engine = req->engine;
	int ret;

	if (engine->semaphore.signal)
		ret = engine->semaphore.signal(req, 8);
	else
		ret = intel_ring_begin(req, 8);
	if (ret)
		return ret;

	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(engine, (PIPE_CONTROL_GLOBAL_GTT_IVB |
				 PIPE_CONTROL_CS_STALL |
				 PIPE_CONTROL_QW_WRITE));
	intel_ring_emit(engine, intel_hws_seqno_address(req->engine));
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, i915_gem_request_get_seqno(req));
	/* We're thrashing one dword of HWS. */
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, MI_USER_INTERRUPT);
	intel_ring_emit(engine, MI_NOOP);
	__intel_ring_advance(engine);

	return 0;
}

1474
static inline bool i915_gem_has_seqno_wrapped(struct drm_i915_private *dev_priv,
1475 1476 1477 1478 1479
					      u32 seqno)
{
	return dev_priv->last_seqno < seqno;
}

1480 1481 1482 1483 1484 1485 1486
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
1487 1488

static int
1489
gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
1490 1491 1492
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
1493
	struct intel_engine_cs *waiter = waiter_req->engine;
1494
	struct drm_i915_private *dev_priv = waiter_req->i915;
1495
	struct i915_hw_ppgtt *ppgtt;
1496 1497
	int ret;

1498
	ret = intel_ring_begin(waiter_req, 4);
1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
1511 1512 1513 1514 1515 1516 1517 1518 1519

	/* When the !RCS engines idle waiting upon a semaphore, they lose their
	 * pagetables and we must reload them before executing the batch.
	 * We do this on the i915_switch_context() following the wait and
	 * before the dispatch.
	 */
	ppgtt = waiter_req->ctx->ppgtt;
	if (ppgtt && waiter_req->engine->id != RCS)
		ppgtt->pd_dirty_rings |= intel_engine_flag(waiter_req->engine);
1520 1521 1522
	return 0;
}

1523
static int
1524
gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
1525
	       struct intel_engine_cs *signaller,
1526
	       u32 seqno)
1527
{
1528
	struct intel_engine_cs *waiter = waiter_req->engine;
1529 1530 1531
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
1532 1533
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
1534

1535 1536 1537 1538 1539 1540
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

1541
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1542

1543
	ret = intel_ring_begin(waiter_req, 4);
1544 1545 1546
	if (ret)
		return ret;

1547
	/* If seqno wrap happened, omit the wait with no-ops */
1548
	if (likely(!i915_gem_has_seqno_wrapped(waiter_req->i915, seqno))) {
1549
		intel_ring_emit(waiter, dw1 | wait_mbox);
1550 1551 1552 1553 1554 1555 1556 1557 1558
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
1559
	intel_ring_advance(waiter);
1560 1561 1562 1563

	return 0;
}

1564 1565
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
1566 1567
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
1568 1569 1570 1571 1572 1573
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
1574
pc_render_add_request(struct drm_i915_gem_request *req)
1575
{
1576
	struct intel_engine_cs *engine = req->engine;
1577
	u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
1578 1579 1580 1581 1582 1583 1584 1585 1586 1587
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
1588
	ret = intel_ring_begin(req, 32);
1589 1590 1591
	if (ret)
		return ret;

1592 1593
	intel_ring_emit(engine,
			GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1594 1595
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
1596 1597 1598 1599 1600
	intel_ring_emit(engine,
			engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(engine, i915_gem_request_get_seqno(req));
	intel_ring_emit(engine, 0);
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1601
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
1602
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1603
	scratch_addr += 2 * CACHELINE_BYTES;
1604
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1605
	scratch_addr += 2 * CACHELINE_BYTES;
1606
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1607
	scratch_addr += 2 * CACHELINE_BYTES;
1608
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1609
	scratch_addr += 2 * CACHELINE_BYTES;
1610
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1611

1612 1613
	intel_ring_emit(engine,
			GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1614 1615
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
1616
			PIPE_CONTROL_NOTIFY);
1617 1618 1619 1620 1621
	intel_ring_emit(engine,
			engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(engine, i915_gem_request_get_seqno(req));
	intel_ring_emit(engine, 0);
	__intel_ring_advance(engine);
1622 1623 1624 1625

	return 0;
}

1626 1627
static void
gen6_seqno_barrier(struct intel_engine_cs *engine)
1628
{
1629
	struct drm_i915_private *dev_priv = engine->i915;
1630

1631 1632
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
1633 1634 1635 1636 1637 1638 1639 1640 1641
	 * ACTHD) before reading the status page.
	 *
	 * Note that this effectively stalls the read by the time it takes to
	 * do a memory transaction, which more or less ensures that the write
	 * from the GPU has sufficient time to invalidate the CPU cacheline.
	 * Alternatively we could delay the interrupt from the CS ring to give
	 * the write time to land, but that would incur a delay after every
	 * batch i.e. much more frequent than a delay when waiting for the
	 * interrupt (with the same net latency).
1642 1643 1644
	 *
	 * Also note that to prevent whole machine hangs on gen7, we have to
	 * take the spinlock to guard against concurrent cacheline access.
1645
	 */
1646
	spin_lock_irq(&dev_priv->uncore.lock);
1647
	POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
1648
	spin_unlock_irq(&dev_priv->uncore.lock);
1649 1650
}

1651
static u32
1652
ring_get_seqno(struct intel_engine_cs *engine)
1653
{
1654
	return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
1655 1656
}

M
Mika Kuoppala 已提交
1657
static void
1658
ring_set_seqno(struct intel_engine_cs *engine, u32 seqno)
M
Mika Kuoppala 已提交
1659
{
1660
	intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
M
Mika Kuoppala 已提交
1661 1662
}

1663
static u32
1664
pc_render_get_seqno(struct intel_engine_cs *engine)
1665
{
1666
	return engine->scratch.cpu_page[0];
1667 1668
}

M
Mika Kuoppala 已提交
1669
static void
1670
pc_render_set_seqno(struct intel_engine_cs *engine, u32 seqno)
M
Mika Kuoppala 已提交
1671
{
1672
	engine->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1673 1674
}

1675
static bool
1676
gen5_ring_get_irq(struct intel_engine_cs *engine)
1677
{
1678
	struct drm_i915_private *dev_priv = engine->i915;
1679
	unsigned long flags;
1680

1681
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1682 1683
		return false;

1684
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1685 1686
	if (engine->irq_refcount++ == 0)
		gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
1687
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1688 1689 1690 1691 1692

	return true;
}

static void
1693
gen5_ring_put_irq(struct intel_engine_cs *engine)
1694
{
1695
	struct drm_i915_private *dev_priv = engine->i915;
1696
	unsigned long flags;
1697

1698
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1699 1700
	if (--engine->irq_refcount == 0)
		gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
1701
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1702 1703
}

1704
static bool
1705
i9xx_ring_get_irq(struct intel_engine_cs *engine)
1706
{
1707
	struct drm_i915_private *dev_priv = engine->i915;
1708
	unsigned long flags;
1709

1710
	if (!intel_irqs_enabled(dev_priv))
1711 1712
		return false;

1713
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1714 1715
	if (engine->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~engine->irq_enable_mask;
1716 1717 1718
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1719
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1720 1721

	return true;
1722 1723
}

1724
static void
1725
i9xx_ring_put_irq(struct intel_engine_cs *engine)
1726
{
1727
	struct drm_i915_private *dev_priv = engine->i915;
1728
	unsigned long flags;
1729

1730
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1731 1732
	if (--engine->irq_refcount == 0) {
		dev_priv->irq_mask |= engine->irq_enable_mask;
1733 1734 1735
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1736
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1737 1738
}

C
Chris Wilson 已提交
1739
static bool
1740
i8xx_ring_get_irq(struct intel_engine_cs *engine)
C
Chris Wilson 已提交
1741
{
1742
	struct drm_i915_private *dev_priv = engine->i915;
1743
	unsigned long flags;
C
Chris Wilson 已提交
1744

1745
	if (!intel_irqs_enabled(dev_priv))
C
Chris Wilson 已提交
1746 1747
		return false;

1748
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1749 1750
	if (engine->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~engine->irq_enable_mask;
C
Chris Wilson 已提交
1751 1752 1753
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1754
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1755 1756 1757 1758 1759

	return true;
}

static void
1760
i8xx_ring_put_irq(struct intel_engine_cs *engine)
C
Chris Wilson 已提交
1761
{
1762
	struct drm_i915_private *dev_priv = engine->i915;
1763
	unsigned long flags;
C
Chris Wilson 已提交
1764

1765
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1766 1767
	if (--engine->irq_refcount == 0) {
		dev_priv->irq_mask |= engine->irq_enable_mask;
C
Chris Wilson 已提交
1768 1769 1770
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1771
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1772 1773
}

1774
static int
1775
bsd_ring_flush(struct drm_i915_gem_request *req,
1776 1777
	       u32     invalidate_domains,
	       u32     flush_domains)
1778
{
1779
	struct intel_engine_cs *engine = req->engine;
1780 1781
	int ret;

1782
	ret = intel_ring_begin(req, 2);
1783 1784 1785
	if (ret)
		return ret;

1786 1787 1788
	intel_ring_emit(engine, MI_FLUSH);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
1789
	return 0;
1790 1791
}

1792
static int
1793
i9xx_add_request(struct drm_i915_gem_request *req)
1794
{
1795
	struct intel_engine_cs *engine = req->engine;
1796 1797
	int ret;

1798
	ret = intel_ring_begin(req, 4);
1799 1800
	if (ret)
		return ret;
1801

1802 1803 1804 1805 1806 1807
	intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
	intel_ring_emit(engine,
			I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(engine, i915_gem_request_get_seqno(req));
	intel_ring_emit(engine, MI_USER_INTERRUPT);
	__intel_ring_advance(engine);
1808

1809
	return 0;
1810 1811
}

1812
static bool
1813
gen6_ring_get_irq(struct intel_engine_cs *engine)
1814
{
1815
	struct drm_i915_private *dev_priv = engine->i915;
1816
	unsigned long flags;
1817

1818 1819
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return false;
1820

1821
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1822
	if (engine->irq_refcount++ == 0) {
1823
		if (HAS_L3_DPF(dev_priv) && engine->id == RCS)
1824 1825
			I915_WRITE_IMR(engine,
				       ~(engine->irq_enable_mask |
1826
					 GT_PARITY_ERROR(dev_priv)));
1827
		else
1828 1829
			I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
		gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
1830
	}
1831
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1832 1833 1834 1835 1836

	return true;
}

static void
1837
gen6_ring_put_irq(struct intel_engine_cs *engine)
1838
{
1839
	struct drm_i915_private *dev_priv = engine->i915;
1840
	unsigned long flags;
1841

1842
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1843
	if (--engine->irq_refcount == 0) {
1844 1845
		if (HAS_L3_DPF(dev_priv) && engine->id == RCS)
			I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev_priv));
1846
		else
1847 1848
			I915_WRITE_IMR(engine, ~0);
		gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
1849
	}
1850
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1851 1852
}

B
Ben Widawsky 已提交
1853
static bool
1854
hsw_vebox_get_irq(struct intel_engine_cs *engine)
B
Ben Widawsky 已提交
1855
{
1856
	struct drm_i915_private *dev_priv = engine->i915;
B
Ben Widawsky 已提交
1857 1858
	unsigned long flags;

1859
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
B
Ben Widawsky 已提交
1860 1861
		return false;

1862
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1863 1864 1865
	if (engine->irq_refcount++ == 0) {
		I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
		gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
B
Ben Widawsky 已提交
1866
	}
1867
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1868 1869 1870 1871 1872

	return true;
}

static void
1873
hsw_vebox_put_irq(struct intel_engine_cs *engine)
B
Ben Widawsky 已提交
1874
{
1875
	struct drm_i915_private *dev_priv = engine->i915;
B
Ben Widawsky 已提交
1876 1877
	unsigned long flags;

1878
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1879 1880 1881
	if (--engine->irq_refcount == 0) {
		I915_WRITE_IMR(engine, ~0);
		gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
B
Ben Widawsky 已提交
1882
	}
1883
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1884 1885
}

1886
static bool
1887
gen8_ring_get_irq(struct intel_engine_cs *engine)
1888
{
1889
	struct drm_i915_private *dev_priv = engine->i915;
1890 1891
	unsigned long flags;

1892
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1893 1894 1895
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1896
	if (engine->irq_refcount++ == 0) {
1897
		if (HAS_L3_DPF(dev_priv) && engine->id == RCS) {
1898 1899
			I915_WRITE_IMR(engine,
				       ~(engine->irq_enable_mask |
1900 1901
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
1902
			I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1903
		}
1904
		POSTING_READ(RING_IMR(engine->mmio_base));
1905 1906 1907 1908 1909 1910 1911
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1912
gen8_ring_put_irq(struct intel_engine_cs *engine)
1913
{
1914
	struct drm_i915_private *dev_priv = engine->i915;
1915 1916 1917
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1918
	if (--engine->irq_refcount == 0) {
1919
		if (HAS_L3_DPF(dev_priv) && engine->id == RCS) {
1920
			I915_WRITE_IMR(engine,
1921 1922
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
1923
			I915_WRITE_IMR(engine, ~0);
1924
		}
1925
		POSTING_READ(RING_IMR(engine->mmio_base));
1926 1927 1928 1929
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1930
static int
1931
i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
1932
			 u64 offset, u32 length,
1933
			 unsigned dispatch_flags)
1934
{
1935
	struct intel_engine_cs *engine = req->engine;
1936
	int ret;
1937

1938
	ret = intel_ring_begin(req, 2);
1939 1940 1941
	if (ret)
		return ret;

1942
	intel_ring_emit(engine,
1943 1944
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1945 1946
			(dispatch_flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_NON_SECURE_I965));
1947 1948
	intel_ring_emit(engine, offset);
	intel_ring_advance(engine);
1949

1950 1951 1952
	return 0;
}

1953 1954
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1955 1956
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1957
static int
1958
i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
1959 1960
			 u64 offset, u32 len,
			 unsigned dispatch_flags)
1961
{
1962
	struct intel_engine_cs *engine = req->engine;
1963
	u32 cs_offset = engine->scratch.gtt_offset;
1964
	int ret;
1965

1966
	ret = intel_ring_begin(req, 6);
1967 1968
	if (ret)
		return ret;
1969

1970
	/* Evict the invalid PTE TLBs */
1971 1972 1973 1974 1975 1976 1977
	intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
	intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
	intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
	intel_ring_emit(engine, cs_offset);
	intel_ring_emit(engine, 0xdeadbeef);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
1978

1979
	if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
1980 1981 1982
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1983
		ret = intel_ring_begin(req, 6 + 2);
1984 1985
		if (ret)
			return ret;
1986 1987 1988 1989 1990

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001
		intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
		intel_ring_emit(engine,
				BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
		intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
		intel_ring_emit(engine, cs_offset);
		intel_ring_emit(engine, 4096);
		intel_ring_emit(engine, offset);

		intel_ring_emit(engine, MI_FLUSH);
		intel_ring_emit(engine, MI_NOOP);
		intel_ring_advance(engine);
2002 2003

		/* ... and execute it. */
2004
		offset = cs_offset;
2005
	}
2006

2007
	ret = intel_ring_begin(req, 2);
2008 2009 2010
	if (ret)
		return ret;

2011 2012 2013 2014
	intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
	intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
					  0 : MI_BATCH_NON_SECURE));
	intel_ring_advance(engine);
2015

2016 2017 2018 2019
	return 0;
}

static int
2020
i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
2021
			 u64 offset, u32 len,
2022
			 unsigned dispatch_flags)
2023
{
2024
	struct intel_engine_cs *engine = req->engine;
2025 2026
	int ret;

2027
	ret = intel_ring_begin(req, 2);
2028 2029 2030
	if (ret)
		return ret;

2031 2032 2033 2034
	intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
	intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
					  0 : MI_BATCH_NON_SECURE));
	intel_ring_advance(engine);
2035 2036 2037 2038

	return 0;
}

2039
static void cleanup_phys_status_page(struct intel_engine_cs *engine)
2040
{
2041
	struct drm_i915_private *dev_priv = engine->i915;
2042 2043 2044 2045

	if (!dev_priv->status_page_dmah)
		return;

2046
	drm_pci_free(dev_priv->dev, dev_priv->status_page_dmah);
2047
	engine->status_page.page_addr = NULL;
2048 2049
}

2050
static void cleanup_status_page(struct intel_engine_cs *engine)
2051
{
2052
	struct drm_i915_gem_object *obj;
2053

2054
	obj = engine->status_page.obj;
2055
	if (obj == NULL)
2056 2057
		return;

2058
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
2059
	i915_gem_object_ggtt_unpin(obj);
2060
	drm_gem_object_unreference(&obj->base);
2061
	engine->status_page.obj = NULL;
2062 2063
}

2064
static int init_status_page(struct intel_engine_cs *engine)
2065
{
2066
	struct drm_i915_gem_object *obj = engine->status_page.obj;
2067

2068
	if (obj == NULL) {
2069
		unsigned flags;
2070
		int ret;
2071

2072
		obj = i915_gem_object_create(engine->i915->dev, 4096);
2073
		if (IS_ERR(obj)) {
2074
			DRM_ERROR("Failed to allocate status page\n");
2075
			return PTR_ERR(obj);
2076
		}
2077

2078 2079 2080 2081
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

2082
		flags = 0;
2083
		if (!HAS_LLC(engine->i915))
2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
2096 2097 2098 2099 2100 2101
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

2102
		engine->status_page.obj = obj;
2103
	}
2104

2105 2106 2107
	engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
	engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
	memset(engine->status_page.page_addr, 0, PAGE_SIZE);
2108

2109
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
2110
			engine->name, engine->status_page.gfx_addr);
2111 2112 2113 2114

	return 0;
}

2115
static int init_phys_status_page(struct intel_engine_cs *engine)
2116
{
2117
	struct drm_i915_private *dev_priv = engine->i915;
2118 2119 2120

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
2121
			drm_pci_alloc(dev_priv->dev, PAGE_SIZE, PAGE_SIZE);
2122 2123 2124 2125
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

2126 2127
	engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(engine->status_page.page_addr, 0, PAGE_SIZE);
2128 2129 2130 2131

	return 0;
}

2132
void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2133
{
2134 2135 2136
	GEM_BUG_ON(ringbuf->vma == NULL);
	GEM_BUG_ON(ringbuf->virtual_start == NULL);

2137
	if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
2138
		i915_gem_object_unpin_map(ringbuf->obj);
2139
	else
2140
		i915_vma_unpin_iomap(ringbuf->vma);
2141
	ringbuf->virtual_start = NULL;
2142

2143
	i915_gem_object_ggtt_unpin(ringbuf->obj);
2144
	ringbuf->vma = NULL;
2145 2146
}

2147
int intel_pin_and_map_ringbuffer_obj(struct drm_i915_private *dev_priv,
2148 2149 2150
				     struct intel_ringbuffer *ringbuf)
{
	struct drm_i915_gem_object *obj = ringbuf->obj;
2151 2152
	/* Ring wraparound at offset 0 sometimes hangs. No idea why. */
	unsigned flags = PIN_OFFSET_BIAS | 4096;
2153
	void *addr;
2154 2155
	int ret;

2156
	if (HAS_LLC(dev_priv) && !obj->stolen) {
2157
		ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, flags);
2158 2159
		if (ret)
			return ret;
2160

2161
		ret = i915_gem_object_set_to_cpu_domain(obj, true);
2162 2163
		if (ret)
			goto err_unpin;
2164

2165 2166 2167
		addr = i915_gem_object_pin_map(obj);
		if (IS_ERR(addr)) {
			ret = PTR_ERR(addr);
2168
			goto err_unpin;
2169 2170
		}
	} else {
2171 2172
		ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE,
					    flags | PIN_MAPPABLE);
2173 2174
		if (ret)
			return ret;
2175

2176
		ret = i915_gem_object_set_to_gtt_domain(obj, true);
2177 2178
		if (ret)
			goto err_unpin;
2179

2180 2181 2182
		/* Access through the GTT requires the device to be awake. */
		assert_rpm_wakelock_held(dev_priv);

2183 2184 2185
		addr = i915_vma_pin_iomap(i915_gem_obj_to_ggtt(obj));
		if (IS_ERR(addr)) {
			ret = PTR_ERR(addr);
2186
			goto err_unpin;
2187
		}
2188 2189
	}

2190
	ringbuf->virtual_start = addr;
2191
	ringbuf->vma = i915_gem_obj_to_ggtt(obj);
2192
	return 0;
2193 2194 2195 2196

err_unpin:
	i915_gem_object_ggtt_unpin(obj);
	return ret;
2197 2198
}

2199
static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2200
{
2201 2202 2203 2204
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

2205 2206
static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
				      struct intel_ringbuffer *ringbuf)
2207
{
2208
	struct drm_i915_gem_object *obj;
2209

2210 2211
	obj = NULL;
	if (!HAS_LLC(dev))
2212
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
2213
	if (obj == NULL)
2214
		obj = i915_gem_object_create(dev, ringbuf->size);
2215 2216
	if (IS_ERR(obj))
		return PTR_ERR(obj);
2217

2218 2219 2220
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

2221
	ringbuf->obj = obj;
2222

2223
	return 0;
2224 2225
}

2226 2227 2228 2229 2230 2231 2232
struct intel_ringbuffer *
intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
{
	struct intel_ringbuffer *ring;
	int ret;

	ring = kzalloc(sizeof(*ring), GFP_KERNEL);
2233 2234 2235
	if (ring == NULL) {
		DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
				 engine->name);
2236
		return ERR_PTR(-ENOMEM);
2237
	}
2238

2239
	ring->engine = engine;
2240
	list_add(&ring->link, &engine->buffers);
2241 2242 2243 2244 2245 2246 2247

	ring->size = size;
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = size;
2248
	if (IS_I830(engine->i915) || IS_845G(engine->i915))
2249 2250 2251 2252 2253
		ring->effective_size -= 2 * CACHELINE_BYTES;

	ring->last_retired_head = -1;
	intel_ring_update_space(ring);

2254
	ret = intel_alloc_ringbuffer_obj(engine->i915->dev, ring);
2255
	if (ret) {
2256 2257 2258
		DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
				 engine->name, ret);
		list_del(&ring->link);
2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269
		kfree(ring);
		return ERR_PTR(ret);
	}

	return ring;
}

void
intel_ringbuffer_free(struct intel_ringbuffer *ring)
{
	intel_destroy_ringbuffer_obj(ring);
2270
	list_del(&ring->link);
2271 2272 2273
	kfree(ring);
}

2274
static int intel_init_ring_buffer(struct drm_device *dev,
2275
				  struct intel_engine_cs *engine)
2276
{
2277
	struct drm_i915_private *dev_priv = to_i915(dev);
2278
	struct intel_ringbuffer *ringbuf;
2279 2280
	int ret;

2281
	WARN_ON(engine->buffer);
2282

2283
	engine->i915 = dev_priv;
2284 2285 2286 2287 2288 2289 2290
	INIT_LIST_HEAD(&engine->active_list);
	INIT_LIST_HEAD(&engine->request_list);
	INIT_LIST_HEAD(&engine->execlist_queue);
	INIT_LIST_HEAD(&engine->buffers);
	i915_gem_batch_pool_init(dev, &engine->batch_pool);
	memset(engine->semaphore.sync_seqno, 0,
	       sizeof(engine->semaphore.sync_seqno));
2291

2292
	init_waitqueue_head(&engine->irq_queue);
2293

2294
	ringbuf = intel_engine_create_ringbuffer(engine, 32 * PAGE_SIZE);
2295 2296 2297 2298
	if (IS_ERR(ringbuf)) {
		ret = PTR_ERR(ringbuf);
		goto error;
	}
2299
	engine->buffer = ringbuf;
2300

2301
	if (I915_NEED_GFX_HWS(dev_priv)) {
2302
		ret = init_status_page(engine);
2303
		if (ret)
2304
			goto error;
2305
	} else {
2306 2307
		WARN_ON(engine->id != RCS);
		ret = init_phys_status_page(engine);
2308
		if (ret)
2309
			goto error;
2310 2311
	}

2312
	ret = intel_pin_and_map_ringbuffer_obj(dev_priv, ringbuf);
2313 2314
	if (ret) {
		DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2315
				engine->name, ret);
2316 2317
		intel_destroy_ringbuffer_obj(ringbuf);
		goto error;
2318
	}
2319

2320
	ret = i915_cmd_parser_init_ring(engine);
2321
	if (ret)
2322 2323 2324
		goto error;

	return 0;
2325

2326
error:
2327
	intel_cleanup_engine(engine);
2328
	return ret;
2329 2330
}

2331
void intel_cleanup_engine(struct intel_engine_cs *engine)
2332
{
2333
	struct drm_i915_private *dev_priv;
2334

2335
	if (!intel_engine_initialized(engine))
2336 2337
		return;

2338
	dev_priv = engine->i915;
2339

2340
	if (engine->buffer) {
2341
		intel_stop_engine(engine);
2342
		WARN_ON(!IS_GEN2(dev_priv) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
2343

2344 2345 2346
		intel_unpin_ringbuffer_obj(engine->buffer);
		intel_ringbuffer_free(engine->buffer);
		engine->buffer = NULL;
2347
	}
2348

2349 2350
	if (engine->cleanup)
		engine->cleanup(engine);
Z
Zou Nan hai 已提交
2351

2352
	if (I915_NEED_GFX_HWS(dev_priv)) {
2353
		cleanup_status_page(engine);
2354
	} else {
2355 2356
		WARN_ON(engine->id != RCS);
		cleanup_phys_status_page(engine);
2357
	}
2358

2359 2360
	i915_cmd_parser_fini_ring(engine);
	i915_gem_batch_pool_fini(&engine->batch_pool);
2361
	engine->i915 = NULL;
2362 2363
}

2364
int intel_engine_idle(struct intel_engine_cs *engine)
2365
{
2366
	struct drm_i915_gem_request *req;
2367 2368

	/* Wait upon the last request to be completed */
2369
	if (list_empty(&engine->request_list))
2370 2371
		return 0;

2372 2373 2374
	req = list_entry(engine->request_list.prev,
			 struct drm_i915_gem_request,
			 list);
2375 2376 2377

	/* Make sure we do not trigger any retires */
	return __i915_wait_request(req,
2378
				   req->i915->mm.interruptible,
2379
				   NULL, NULL);
2380 2381
}

2382
int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
2383
{
2384 2385 2386 2387 2388 2389
	int ret;

	/* Flush enough space to reduce the likelihood of waiting after
	 * we start building the request - in which case we will just
	 * have to repeat work.
	 */
2390
	request->reserved_space += LEGACY_REQUEST_SIZE;
2391

2392
	request->ringbuf = request->engine->buffer;
2393 2394 2395 2396 2397

	ret = intel_ring_begin(request, 0);
	if (ret)
		return ret;

2398
	request->reserved_space -= LEGACY_REQUEST_SIZE;
2399
	return 0;
2400 2401
}

2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420
static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
{
	struct intel_ringbuffer *ringbuf = req->ringbuf;
	struct intel_engine_cs *engine = req->engine;
	struct drm_i915_gem_request *target;

	intel_ring_update_space(ringbuf);
	if (ringbuf->space >= bytes)
		return 0;

	/*
	 * Space is reserved in the ringbuffer for finalising the request,
	 * as that cannot be allowed to fail. During request finalisation,
	 * reserved_space is set to 0 to stop the overallocation and the
	 * assumption is that then we never need to wait (which has the
	 * risk of failing with EINTR).
	 *
	 * See also i915_gem_request_alloc() and i915_add_request().
	 */
2421
	GEM_BUG_ON(!req->reserved_space);
2422 2423 2424 2425

	list_for_each_entry(target, &engine->request_list, list) {
		unsigned space;

2426
		/*
2427 2428 2429
		 * The request queue is per-engine, so can contain requests
		 * from multiple ringbuffers. Here, we must ignore any that
		 * aren't from the ringbuffer we're considering.
2430
		 */
2431 2432 2433 2434 2435 2436 2437 2438
		if (target->ringbuf != ringbuf)
			continue;

		/* Would completion of this request free enough space? */
		space = __intel_ring_space(target->postfix, ringbuf->tail,
					   ringbuf->size);
		if (space >= bytes)
			break;
2439
	}
2440

2441 2442 2443 2444
	if (WARN_ON(&target->list == &engine->request_list))
		return -ENOSPC;

	return i915_wait_request(target);
2445 2446
}

2447
int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
M
Mika Kuoppala 已提交
2448
{
2449
	struct intel_ringbuffer *ringbuf = req->ringbuf;
2450
	int remain_actual = ringbuf->size - ringbuf->tail;
2451 2452 2453
	int remain_usable = ringbuf->effective_size - ringbuf->tail;
	int bytes = num_dwords * sizeof(u32);
	int total_bytes, wait_bytes;
2454
	bool need_wrap = false;
2455

2456
	total_bytes = bytes + req->reserved_space;
2457

2458 2459 2460 2461 2462 2463 2464
	if (unlikely(bytes > remain_usable)) {
		/*
		 * Not enough space for the basic request. So need to flush
		 * out the remainder and then wait for base + reserved.
		 */
		wait_bytes = remain_actual + total_bytes;
		need_wrap = true;
2465 2466 2467 2468 2469 2470 2471
	} else if (unlikely(total_bytes > remain_usable)) {
		/*
		 * The base request will fit but the reserved space
		 * falls off the end. So we don't need an immediate wrap
		 * and only need to effectively wait for the reserved
		 * size space from the start of ringbuffer.
		 */
2472
		wait_bytes = remain_actual + req->reserved_space;
2473
	} else {
2474 2475
		/* No wrapping required, just waiting. */
		wait_bytes = total_bytes;
M
Mika Kuoppala 已提交
2476 2477
	}

2478 2479
	if (wait_bytes > ringbuf->space) {
		int ret = wait_for_space(req, wait_bytes);
M
Mika Kuoppala 已提交
2480 2481
		if (unlikely(ret))
			return ret;
2482

2483
		intel_ring_update_space(ringbuf);
2484 2485
		if (unlikely(ringbuf->space < wait_bytes))
			return -EAGAIN;
M
Mika Kuoppala 已提交
2486 2487
	}

2488 2489 2490
	if (unlikely(need_wrap)) {
		GEM_BUG_ON(remain_actual > ringbuf->space);
		GEM_BUG_ON(ringbuf->tail + remain_actual > ringbuf->size);
2491

2492 2493 2494 2495 2496 2497
		/* Fill the tail with MI_NOOP */
		memset(ringbuf->virtual_start + ringbuf->tail,
		       0, remain_actual);
		ringbuf->tail = 0;
		ringbuf->space -= remain_actual;
	}
2498

2499 2500
	ringbuf->space -= bytes;
	GEM_BUG_ON(ringbuf->space < 0);
2501
	return 0;
2502
}
2503

2504
/* Align the ring tail to a cacheline boundary */
2505
int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
2506
{
2507
	struct intel_engine_cs *engine = req->engine;
2508
	int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
2509 2510 2511 2512 2513
	int ret;

	if (num_dwords == 0)
		return 0;

2514
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
2515
	ret = intel_ring_begin(req, num_dwords);
2516 2517 2518 2519
	if (ret)
		return ret;

	while (num_dwords--)
2520
		intel_ring_emit(engine, MI_NOOP);
2521

2522
	intel_ring_advance(engine);
2523 2524 2525 2526

	return 0;
}

2527
void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno)
2528
{
2529
	struct drm_i915_private *dev_priv = engine->i915;
2530

2531 2532 2533 2534 2535 2536 2537 2538
	/* Our semaphore implementation is strictly monotonic (i.e. we proceed
	 * so long as the semaphore value in the register/page is greater
	 * than the sync value), so whenever we reset the seqno,
	 * so long as we reset the tracking semaphore value to 0, it will
	 * always be before the next request's seqno. If we don't reset
	 * the semaphore value, then when the seqno moves backwards all
	 * future waits will complete instantly (causing rendering corruption).
	 */
2539
	if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
2540 2541
		I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
2542
		if (HAS_VEBOX(dev_priv))
2543
			I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
2544
	}
2545 2546 2547 2548 2549 2550 2551 2552
	if (dev_priv->semaphore_obj) {
		struct drm_i915_gem_object *obj = dev_priv->semaphore_obj;
		struct page *page = i915_gem_object_get_dirty_page(obj, 0);
		void *semaphores = kmap(page);
		memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
		       0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
		kunmap(page);
	}
2553 2554
	memset(engine->semaphore.sync_seqno, 0,
	       sizeof(engine->semaphore.sync_seqno));
2555

2556
	engine->set_seqno(engine, seqno);
2557
	engine->last_submitted_seqno = seqno;
2558

2559
	engine->hangcheck.seqno = seqno;
2560
}
2561

2562
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *engine,
2563
				     u32 value)
2564
{
2565
	struct drm_i915_private *dev_priv = engine->i915;
2566 2567

       /* Every tail move must follow the sequence below */
2568 2569 2570 2571

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
2572
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2573 2574 2575 2576
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2577

2578
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
2579
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
2580 2581 2582
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
2583

2584
	/* Now that the ring is fully powered up, update the tail */
2585 2586
	I915_WRITE_TAIL(engine, value);
	POSTING_READ(RING_TAIL(engine->mmio_base));
2587 2588 2589 2590

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
2591
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2592
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2593 2594
}

2595
static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
2596
			       u32 invalidate, u32 flush)
2597
{
2598
	struct intel_engine_cs *engine = req->engine;
2599
	uint32_t cmd;
2600 2601
	int ret;

2602
	ret = intel_ring_begin(req, 4);
2603 2604 2605
	if (ret)
		return ret;

2606
	cmd = MI_FLUSH_DW;
2607
	if (INTEL_GEN(req->i915) >= 8)
B
Ben Widawsky 已提交
2608
		cmd += 1;
2609 2610 2611 2612 2613 2614 2615 2616

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

2617 2618 2619 2620 2621 2622
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2623
	if (invalidate & I915_GEM_GPU_DOMAINS)
2624 2625
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;

2626 2627 2628
	intel_ring_emit(engine, cmd);
	intel_ring_emit(engine,
			I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2629
	if (INTEL_GEN(req->i915) >= 8) {
2630 2631
		intel_ring_emit(engine, 0); /* upper addr */
		intel_ring_emit(engine, 0); /* value */
B
Ben Widawsky 已提交
2632
	} else  {
2633 2634
		intel_ring_emit(engine, 0);
		intel_ring_emit(engine, MI_NOOP);
B
Ben Widawsky 已提交
2635
	}
2636
	intel_ring_advance(engine);
2637
	return 0;
2638 2639
}

2640
static int
2641
gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
2642
			      u64 offset, u32 len,
2643
			      unsigned dispatch_flags)
2644
{
2645
	struct intel_engine_cs *engine = req->engine;
2646
	bool ppgtt = USES_PPGTT(engine->dev) &&
2647
			!(dispatch_flags & I915_DISPATCH_SECURE);
2648 2649
	int ret;

2650
	ret = intel_ring_begin(req, 4);
2651 2652 2653 2654
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
2655
	intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
2656 2657
			(dispatch_flags & I915_DISPATCH_RS ?
			 MI_BATCH_RESOURCE_STREAMER : 0));
2658 2659 2660 2661
	intel_ring_emit(engine, lower_32_bits(offset));
	intel_ring_emit(engine, upper_32_bits(offset));
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
2662 2663 2664 2665

	return 0;
}

2666
static int
2667
hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
2668 2669
			     u64 offset, u32 len,
			     unsigned dispatch_flags)
2670
{
2671
	struct intel_engine_cs *engine = req->engine;
2672 2673
	int ret;

2674
	ret = intel_ring_begin(req, 2);
2675 2676 2677
	if (ret)
		return ret;

2678
	intel_ring_emit(engine,
2679
			MI_BATCH_BUFFER_START |
2680
			(dispatch_flags & I915_DISPATCH_SECURE ?
2681 2682 2683
			 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
			(dispatch_flags & I915_DISPATCH_RS ?
			 MI_BATCH_RESOURCE_STREAMER : 0));
2684
	/* bit0-7 is the length on GEN6+ */
2685 2686
	intel_ring_emit(engine, offset);
	intel_ring_advance(engine);
2687 2688 2689 2690

	return 0;
}

2691
static int
2692
gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
2693
			      u64 offset, u32 len,
2694
			      unsigned dispatch_flags)
2695
{
2696
	struct intel_engine_cs *engine = req->engine;
2697
	int ret;
2698

2699
	ret = intel_ring_begin(req, 2);
2700 2701
	if (ret)
		return ret;
2702

2703
	intel_ring_emit(engine,
2704
			MI_BATCH_BUFFER_START |
2705 2706
			(dispatch_flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_NON_SECURE_I965));
2707
	/* bit0-7 is the length on GEN6+ */
2708 2709
	intel_ring_emit(engine, offset);
	intel_ring_advance(engine);
2710

2711
	return 0;
2712 2713
}

2714 2715
/* Blitter support (SandyBridge+) */

2716
static int gen6_ring_flush(struct drm_i915_gem_request *req,
2717
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2718
{
2719
	struct intel_engine_cs *engine = req->engine;
2720
	uint32_t cmd;
2721 2722
	int ret;

2723
	ret = intel_ring_begin(req, 4);
2724 2725 2726
	if (ret)
		return ret;

2727
	cmd = MI_FLUSH_DW;
2728
	if (INTEL_GEN(req->i915) >= 8)
B
Ben Widawsky 已提交
2729
		cmd += 1;
2730 2731 2732 2733 2734 2735 2736 2737

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

2738 2739 2740 2741 2742 2743
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2744
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2745
		cmd |= MI_INVALIDATE_TLB;
2746 2747 2748
	intel_ring_emit(engine, cmd);
	intel_ring_emit(engine,
			I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2749
	if (INTEL_GEN(req->i915) >= 8) {
2750 2751
		intel_ring_emit(engine, 0); /* upper addr */
		intel_ring_emit(engine, 0); /* value */
B
Ben Widawsky 已提交
2752
	} else  {
2753 2754
		intel_ring_emit(engine, 0);
		intel_ring_emit(engine, MI_NOOP);
B
Ben Widawsky 已提交
2755
	}
2756
	intel_ring_advance(engine);
R
Rodrigo Vivi 已提交
2757

2758
	return 0;
Z
Zou Nan hai 已提交
2759 2760
}

2761 2762
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2763
	struct drm_i915_private *dev_priv = dev->dev_private;
2764
	struct intel_engine_cs *engine = &dev_priv->engine[RCS];
2765 2766
	struct drm_i915_gem_object *obj;
	int ret;
2767

2768 2769 2770
	engine->name = "render ring";
	engine->id = RCS;
	engine->exec_id = I915_EXEC_RENDER;
2771
	engine->hw_id = 0;
2772
	engine->mmio_base = RENDER_RING_BASE;
2773

2774 2775
	if (INTEL_GEN(dev_priv) >= 8) {
		if (i915_semaphore_is_enabled(dev_priv)) {
2776
			obj = i915_gem_object_create(dev, 4096);
2777
			if (IS_ERR(obj)) {
2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
2791

2792
		engine->init_context = intel_rcs_ctx_init;
2793
		engine->add_request = gen8_render_add_request;
2794 2795 2796 2797
		engine->flush = gen8_render_ring_flush;
		engine->irq_get = gen8_ring_get_irq;
		engine->irq_put = gen8_ring_put_irq;
		engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2798
		engine->get_seqno = ring_get_seqno;
2799
		engine->set_seqno = ring_set_seqno;
2800
		if (i915_semaphore_is_enabled(dev_priv)) {
2801
			WARN_ON(!dev_priv->semaphore_obj);
2802 2803 2804
			engine->semaphore.sync_to = gen8_ring_sync;
			engine->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT(engine);
B
Ben Widawsky 已提交
2805
		}
2806
	} else if (INTEL_GEN(dev_priv) >= 6) {
2807 2808 2809
		engine->init_context = intel_rcs_ctx_init;
		engine->add_request = gen6_add_request;
		engine->flush = gen7_render_ring_flush;
2810
		if (IS_GEN6(dev_priv))
2811 2812 2813 2814
			engine->flush = gen6_render_ring_flush;
		engine->irq_get = gen6_ring_get_irq;
		engine->irq_put = gen6_ring_put_irq;
		engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2815 2816
		engine->irq_seqno_barrier = gen6_seqno_barrier;
		engine->get_seqno = ring_get_seqno;
2817
		engine->set_seqno = ring_set_seqno;
2818
		if (i915_semaphore_is_enabled(dev_priv)) {
2819 2820
			engine->semaphore.sync_to = gen6_ring_sync;
			engine->semaphore.signal = gen6_signal;
B
Ben Widawsky 已提交
2821 2822 2823 2824 2825 2826 2827
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
2828 2829 2830 2831 2832 2833 2834 2835 2836 2837
			engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			engine->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			engine->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			engine->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2838
		}
2839
	} else if (IS_GEN5(dev_priv)) {
2840 2841 2842 2843 2844 2845 2846
		engine->add_request = pc_render_add_request;
		engine->flush = gen4_render_ring_flush;
		engine->get_seqno = pc_render_get_seqno;
		engine->set_seqno = pc_render_set_seqno;
		engine->irq_get = gen5_ring_get_irq;
		engine->irq_put = gen5_ring_put_irq;
		engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2847
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2848
	} else {
2849
		engine->add_request = i9xx_add_request;
2850
		if (INTEL_GEN(dev_priv) < 4)
2851
			engine->flush = gen2_render_ring_flush;
2852
		else
2853 2854 2855
			engine->flush = gen4_render_ring_flush;
		engine->get_seqno = ring_get_seqno;
		engine->set_seqno = ring_set_seqno;
2856
		if (IS_GEN2(dev_priv)) {
2857 2858
			engine->irq_get = i8xx_ring_get_irq;
			engine->irq_put = i8xx_ring_put_irq;
C
Chris Wilson 已提交
2859
		} else {
2860 2861
			engine->irq_get = i9xx_ring_get_irq;
			engine->irq_put = i9xx_ring_put_irq;
C
Chris Wilson 已提交
2862
		}
2863
		engine->irq_enable_mask = I915_USER_INTERRUPT;
2864
	}
2865
	engine->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2866

2867
	if (IS_HASWELL(dev_priv))
2868
		engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2869
	else if (IS_GEN8(dev_priv))
2870
		engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2871
	else if (INTEL_GEN(dev_priv) >= 6)
2872
		engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2873
	else if (INTEL_GEN(dev_priv) >= 4)
2874
		engine->dispatch_execbuffer = i965_dispatch_execbuffer;
2875
	else if (IS_I830(dev_priv) || IS_845G(dev_priv))
2876
		engine->dispatch_execbuffer = i830_dispatch_execbuffer;
2877
	else
2878 2879 2880
		engine->dispatch_execbuffer = i915_dispatch_execbuffer;
	engine->init_hw = init_render_ring;
	engine->cleanup = render_ring_cleanup;
2881

2882
	/* Workaround batchbuffer to combat CS tlb bug. */
2883
	if (HAS_BROKEN_CS_TLB(dev_priv)) {
2884
		obj = i915_gem_object_create(dev, I830_WA_SIZE);
2885
		if (IS_ERR(obj)) {
2886
			DRM_ERROR("Failed to allocate batch bo\n");
2887
			return PTR_ERR(obj);
2888 2889
		}

2890
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2891 2892 2893 2894 2895 2896
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2897 2898
		engine->scratch.obj = obj;
		engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2899 2900
	}

2901
	ret = intel_init_ring_buffer(dev, engine);
2902 2903 2904
	if (ret)
		return ret;

2905
	if (INTEL_GEN(dev_priv) >= 5) {
2906
		ret = intel_init_pipe_control(engine);
2907 2908 2909 2910 2911
		if (ret)
			return ret;
	}

	return 0;
2912 2913 2914 2915
}

int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2916
	struct drm_i915_private *dev_priv = dev->dev_private;
2917
	struct intel_engine_cs *engine = &dev_priv->engine[VCS];
2918

2919 2920 2921
	engine->name = "bsd ring";
	engine->id = VCS;
	engine->exec_id = I915_EXEC_BSD;
2922
	engine->hw_id = 1;
2923

2924
	engine->write_tail = ring_write_tail;
2925
	if (INTEL_GEN(dev_priv) >= 6) {
2926
		engine->mmio_base = GEN6_BSD_RING_BASE;
2927
		/* gen6 bsd needs a special wa for tail updates */
2928
		if (IS_GEN6(dev_priv))
2929 2930 2931
			engine->write_tail = gen6_bsd_ring_write_tail;
		engine->flush = gen6_bsd_ring_flush;
		engine->add_request = gen6_add_request;
2932 2933
		engine->irq_seqno_barrier = gen6_seqno_barrier;
		engine->get_seqno = ring_get_seqno;
2934
		engine->set_seqno = ring_set_seqno;
2935
		if (INTEL_GEN(dev_priv) >= 8) {
2936
			engine->irq_enable_mask =
2937
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2938 2939 2940
			engine->irq_get = gen8_ring_get_irq;
			engine->irq_put = gen8_ring_put_irq;
			engine->dispatch_execbuffer =
2941
				gen8_ring_dispatch_execbuffer;
2942
			if (i915_semaphore_is_enabled(dev_priv)) {
2943 2944 2945
				engine->semaphore.sync_to = gen8_ring_sync;
				engine->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT(engine);
B
Ben Widawsky 已提交
2946
			}
2947
		} else {
2948 2949 2950 2951
			engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			engine->irq_get = gen6_ring_get_irq;
			engine->irq_put = gen6_ring_put_irq;
			engine->dispatch_execbuffer =
2952
				gen6_ring_dispatch_execbuffer;
2953
			if (i915_semaphore_is_enabled(dev_priv)) {
2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965
				engine->semaphore.sync_to = gen6_ring_sync;
				engine->semaphore.signal = gen6_signal;
				engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				engine->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				engine->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				engine->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				engine->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2966
			}
2967
		}
2968
	} else {
2969 2970 2971 2972 2973
		engine->mmio_base = BSD_RING_BASE;
		engine->flush = bsd_ring_flush;
		engine->add_request = i9xx_add_request;
		engine->get_seqno = ring_get_seqno;
		engine->set_seqno = ring_set_seqno;
2974
		if (IS_GEN5(dev_priv)) {
2975 2976 2977
			engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
			engine->irq_get = gen5_ring_get_irq;
			engine->irq_put = gen5_ring_put_irq;
2978
		} else {
2979 2980 2981
			engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
			engine->irq_get = i9xx_ring_get_irq;
			engine->irq_put = i9xx_ring_put_irq;
2982
		}
2983
		engine->dispatch_execbuffer = i965_dispatch_execbuffer;
2984
	}
2985
	engine->init_hw = init_ring_common;
2986

2987
	return intel_init_ring_buffer(dev, engine);
2988
}
2989

2990
/**
2991
 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
2992 2993 2994 2995
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2996
	struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
2997 2998 2999 3000

	engine->name = "bsd2 ring";
	engine->id = VCS2;
	engine->exec_id = I915_EXEC_BSD;
3001
	engine->hw_id = 4;
3002 3003 3004 3005 3006

	engine->write_tail = ring_write_tail;
	engine->mmio_base = GEN8_BSD2_RING_BASE;
	engine->flush = gen6_bsd_ring_flush;
	engine->add_request = gen6_add_request;
3007 3008
	engine->irq_seqno_barrier = gen6_seqno_barrier;
	engine->get_seqno = ring_get_seqno;
3009 3010
	engine->set_seqno = ring_set_seqno;
	engine->irq_enable_mask =
3011
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
3012 3013 3014
	engine->irq_get = gen8_ring_get_irq;
	engine->irq_put = gen8_ring_put_irq;
	engine->dispatch_execbuffer =
3015
			gen8_ring_dispatch_execbuffer;
3016
	if (i915_semaphore_is_enabled(dev_priv)) {
3017 3018 3019
		engine->semaphore.sync_to = gen8_ring_sync;
		engine->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT(engine);
3020
	}
3021
	engine->init_hw = init_ring_common;
3022

3023
	return intel_init_ring_buffer(dev, engine);
3024 3025
}

3026 3027
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
3028
	struct drm_i915_private *dev_priv = dev->dev_private;
3029
	struct intel_engine_cs *engine = &dev_priv->engine[BCS];
3030 3031 3032 3033

	engine->name = "blitter ring";
	engine->id = BCS;
	engine->exec_id = I915_EXEC_BLT;
3034
	engine->hw_id = 2;
3035 3036 3037 3038 3039

	engine->mmio_base = BLT_RING_BASE;
	engine->write_tail = ring_write_tail;
	engine->flush = gen6_ring_flush;
	engine->add_request = gen6_add_request;
3040 3041
	engine->irq_seqno_barrier = gen6_seqno_barrier;
	engine->get_seqno = ring_get_seqno;
3042
	engine->set_seqno = ring_set_seqno;
3043
	if (INTEL_GEN(dev_priv) >= 8) {
3044
		engine->irq_enable_mask =
3045
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
3046 3047 3048
		engine->irq_get = gen8_ring_get_irq;
		engine->irq_put = gen8_ring_put_irq;
		engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
3049
		if (i915_semaphore_is_enabled(dev_priv)) {
3050 3051 3052
			engine->semaphore.sync_to = gen8_ring_sync;
			engine->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT(engine);
B
Ben Widawsky 已提交
3053
		}
3054
	} else {
3055 3056 3057 3058
		engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		engine->irq_get = gen6_ring_get_irq;
		engine->irq_put = gen6_ring_put_irq;
		engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
3059
		if (i915_semaphore_is_enabled(dev_priv)) {
3060 3061
			engine->semaphore.signal = gen6_signal;
			engine->semaphore.sync_to = gen6_ring_sync;
B
Ben Widawsky 已提交
3062 3063 3064 3065 3066 3067 3068
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
3069 3070 3071 3072 3073 3074 3075 3076 3077 3078
			engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			engine->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			engine->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			engine->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
3079
		}
3080
	}
3081
	engine->init_hw = init_ring_common;
3082

3083
	return intel_init_ring_buffer(dev, engine);
3084
}
3085

B
Ben Widawsky 已提交
3086 3087
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
3088
	struct drm_i915_private *dev_priv = dev->dev_private;
3089
	struct intel_engine_cs *engine = &dev_priv->engine[VECS];
B
Ben Widawsky 已提交
3090

3091 3092 3093
	engine->name = "video enhancement ring";
	engine->id = VECS;
	engine->exec_id = I915_EXEC_VEBOX;
3094
	engine->hw_id = 3;
B
Ben Widawsky 已提交
3095

3096 3097 3098 3099
	engine->mmio_base = VEBOX_RING_BASE;
	engine->write_tail = ring_write_tail;
	engine->flush = gen6_ring_flush;
	engine->add_request = gen6_add_request;
3100 3101
	engine->irq_seqno_barrier = gen6_seqno_barrier;
	engine->get_seqno = ring_get_seqno;
3102
	engine->set_seqno = ring_set_seqno;
3103

3104
	if (INTEL_GEN(dev_priv) >= 8) {
3105
		engine->irq_enable_mask =
3106
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
3107 3108 3109
		engine->irq_get = gen8_ring_get_irq;
		engine->irq_put = gen8_ring_put_irq;
		engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
3110
		if (i915_semaphore_is_enabled(dev_priv)) {
3111 3112 3113
			engine->semaphore.sync_to = gen8_ring_sync;
			engine->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT(engine);
B
Ben Widawsky 已提交
3114
		}
3115
	} else {
3116 3117 3118 3119
		engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		engine->irq_get = hsw_vebox_get_irq;
		engine->irq_put = hsw_vebox_put_irq;
		engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
3120
		if (i915_semaphore_is_enabled(dev_priv)) {
3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132
			engine->semaphore.sync_to = gen6_ring_sync;
			engine->semaphore.signal = gen6_signal;
			engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			engine->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			engine->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			engine->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
3133
		}
3134
	}
3135
	engine->init_hw = init_ring_common;
B
Ben Widawsky 已提交
3136

3137
	return intel_init_ring_buffer(dev, engine);
B
Ben Widawsky 已提交
3138 3139
}

3140
int
3141
intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
3142
{
3143
	struct intel_engine_cs *engine = req->engine;
3144 3145
	int ret;

3146
	if (!engine->gpu_caches_dirty)
3147 3148
		return 0;

3149
	ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
3150 3151 3152
	if (ret)
		return ret;

3153
	trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
3154

3155
	engine->gpu_caches_dirty = false;
3156 3157 3158 3159
	return 0;
}

int
3160
intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
3161
{
3162
	struct intel_engine_cs *engine = req->engine;
3163 3164 3165 3166
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
3167
	if (engine->gpu_caches_dirty)
3168 3169
		flush_domains = I915_GEM_GPU_DOMAINS;

3170
	ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
3171 3172 3173
	if (ret)
		return ret;

3174
	trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
3175

3176
	engine->gpu_caches_dirty = false;
3177 3178
	return 0;
}
3179 3180

void
3181
intel_stop_engine(struct intel_engine_cs *engine)
3182 3183 3184
{
	int ret;

3185
	if (!intel_engine_initialized(engine))
3186 3187
		return;

3188
	ret = intel_engine_idle(engine);
3189
	if (ret)
3190
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
3191
			  engine->name, ret);
3192

3193
	stop_ring(engine);
3194
}