hw.c 77.9 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19
#include <linux/module.h>
20
#include <linux/time.h>
21
#include <linux/bitops.h>
22 23
#include <asm/unaligned.h>

24
#include "hw.h"
25
#include "hw-ops.h"
26
#include "ar9003_mac.h"
27
#include "ar9003_mci.h"
28
#include "ar9003_phy.h"
29 30
#include "debug.h"
#include "ath9k.h"
31

32
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
33

34 35 36 37 38
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

39
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
40
{
41
	struct ath_common *common = ath9k_hw_common(ah);
42
	struct ath9k_channel *chan = ah->curchan;
43
	unsigned int clockrate;
44

45 46 47
	/* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
		clockrate = 117;
48
	else if (!chan) /* should really check for CCK instead */
49
		clockrate = ATH9K_CLOCK_RATE_CCK;
50
	else if (IS_CHAN_2GHZ(chan))
51 52 53
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
54
	else
55 56
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

57 58 59
	if (chan) {
		if (IS_CHAN_HT40(chan))
			clockrate *= 2;
60
		if (IS_CHAN_HALF_RATE(chan))
61
			clockrate /= 2;
62
		if (IS_CHAN_QUARTER_RATE(chan))
63 64 65
			clockrate /= 4;
	}

66
	common->clockrate = clockrate;
S
Sujith 已提交
67 68
}

69
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
70
{
71
	struct ath_common *common = ath9k_hw_common(ah);
72

73
	return usecs * common->clockrate;
S
Sujith 已提交
74
}
75

S
Sujith 已提交
76
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
77 78 79
{
	int i;

S
Sujith 已提交
80 81 82
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
83 84 85 86 87
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
88

89
	ath_dbg(ath9k_hw_common(ah), ANY,
J
Joe Perches 已提交
90 91
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
92

S
Sujith 已提交
93
	return false;
94
}
95
EXPORT_SYMBOL(ath9k_hw_wait);
96

97 98 99
void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
			  int hw_delay)
{
F
Felix Fietkau 已提交
100
	hw_delay /= 10;
101 102 103 104 105 106 107 108 109

	if (IS_CHAN_HALF_RATE(chan))
		hw_delay *= 2;
	else if (IS_CHAN_QUARTER_RATE(chan))
		hw_delay *= 4;

	udelay(hw_delay + BASE_ACTIVATE_DELAY);
}

110
void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
111 112 113 114 115 116 117 118 119 120 121 122 123
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

124 125 126 127 128 129 130 131 132 133 134 135
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

136
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
137
			   u8 phy, int kbps,
S
Sujith 已提交
138 139
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
140
{
S
Sujith 已提交
141
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
142

S
Sujith 已提交
143 144
	if (kbps == 0)
		return 0;
145

146
	switch (phy) {
S
Sujith 已提交
147
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
148
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
149
		if (shortPreamble)
S
Sujith 已提交
150 151 152 153
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
154
	case WLAN_RC_PHY_OFDM:
155
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
156 157 158 159 160 161
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
162 163
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
179 180
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
181 182 183
		txTime = 0;
		break;
	}
184

S
Sujith 已提交
185 186
	return txTime;
}
187
EXPORT_SYMBOL(ath9k_hw_computetxtime);
188

189
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
190 191
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
192
{
S
Sujith 已提交
193
	int8_t extoff;
194

S
Sujith 已提交
195 196 197 198
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
199 200
	}

201
	if (IS_CHAN_HT40PLUS(chan)) {
S
Sujith 已提交
202 203 204 205 206 207 208 209
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
210

S
Sujith 已提交
211 212
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
213
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
214
	centers->ext_center =
215
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
216 217
}

S
Sujith 已提交
218 219 220 221
/******************/
/* Chip Revisions */
/******************/

222
static void ath9k_hw_read_revisions(struct ath_hw *ah)
223
{
S
Sujith 已提交
224
	u32 val;
225

226 227 228 229
	switch (ah->hw_version.devid) {
	case AR5416_AR9100_DEVID:
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
		break;
230 231 232 233 234 235 236 237 238
	case AR9300_DEVID_AR9330:
		ah->hw_version.macVersion = AR_SREV_VERSION_9330;
		if (ah->get_mac_revision) {
			ah->hw_version.macRev = ah->get_mac_revision();
		} else {
			val = REG_READ(ah, AR_SREV);
			ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		}
		return;
239 240 241 242 243
	case AR9300_DEVID_AR9340:
		ah->hw_version.macVersion = AR_SREV_VERSION_9340;
		val = REG_READ(ah, AR_SREV);
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		return;
G
Gabor Juhos 已提交
244 245 246
	case AR9300_DEVID_QCA955X:
		ah->hw_version.macVersion = AR_SREV_VERSION_9550;
		return;
247 248 249
	case AR9300_DEVID_AR953X:
		ah->hw_version.macVersion = AR_SREV_VERSION_9531;
		return;
250 251
	}

S
Sujith 已提交
252
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
253

S
Sujith 已提交
254 255
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
256 257 258
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
259

260
		if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
261 262 263 264
			ah->is_pciexpress = true;
		else
			ah->is_pciexpress = (val &
					     AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
265 266
	} else {
		if (!AR_SREV_9100(ah))
267
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
268

269
		ah->hw_version.macRev = val & AR_SREV_REVISION;
270

271
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
272
			ah->is_pciexpress = true;
S
Sujith 已提交
273
	}
274 275
}

S
Sujith 已提交
276 277 278 279
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

280
static void ath9k_hw_disablepcie(struct ath_hw *ah)
281
{
282
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
283
		return;
284

S
Sujith 已提交
285 286 287 288 289 290 291 292 293
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
294

S
Sujith 已提交
295
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
296 297
}

298
/* This should work for all families including legacy */
299
static bool ath9k_hw_chip_test(struct ath_hw *ah)
300
{
301
	struct ath_common *common = ath9k_hw_common(ah);
302
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
303
	u32 regHold[2];
J
Joe Perches 已提交
304 305 306
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
307
	int i, j, loop_max;
308

309 310 311 312 313 314 315
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
316 317
		u32 addr = regAddr[i];
		u32 wrData, rdData;
318

S
Sujith 已提交
319 320 321 322 323 324
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
325 326 327
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
328 329 330 331 332 333 334 335
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
336 337 338
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
339 340
				return false;
			}
341
		}
S
Sujith 已提交
342
		REG_WRITE(ah, regAddr[i], regHold[i]);
343
	}
S
Sujith 已提交
344
	udelay(100);
345

346 347 348
	return true;
}

349
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
350
{
351 352
	struct ath_common *common = ath9k_hw_common(ah);

353 354
	ah->config.dma_beacon_response_time = 1;
	ah->config.sw_beacon_response_time = 6;
355 356
	ah->config.cwm_ignore_extcca = 0;
	ah->config.analog_shiftreg = 1;
357

S
Sujith 已提交
358
	ah->config.rx_intr_mitigation = true;
359

360 361 362 363 364 365 366 367
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ah->config.rimt_last = 500;
		ah->config.rimt_first = 2000;
	} else {
		ah->config.rimt_last = 250;
		ah->config.rimt_first = 700;
	}

368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384
	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
385
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403

	if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
		     !ah->is_pciexpress)) {
			ah->config.serialize_regmode = SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode = SER_REG_MODE_OFF;
		}
	}

	ath_dbg(common, RESET, "serialize_regmode is %d\n",
		ah->config.serialize_regmode);

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
404 405
}

406
static void ath9k_hw_init_defaults(struct ath_hw *ah)
407
{
408 409 410 411 412
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;

413 414
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
415

416 417
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE |
			       AR_STA_ID1_MCAST_KSRCH;
418 419
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
420

421
	ah->slottime = ATH9K_SLOT_TIME_9;
422
	ah->globaltxtimeout = (u32) -1;
423
	ah->power_mode = ATH9K_PM_UNDEFINED;
424
	ah->htc_reset_init = true;
425 426 427 428 429 430 431 432 433

	ah->ani_function = ATH9K_ANI_ALL;
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
	else
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
434 435
}

436
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
437
{
438
	struct ath_common *common = ath9k_hw_common(ah);
439 440 441
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
442
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
443 444 445

	sum = 0;
	for (i = 0; i < 3; i++) {
446
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
447
		sum += eeval;
448 449
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
450
	}
S
Sujith 已提交
451
	if (sum == 0 || sum == 0xffff * 3)
452 453 454 455 456
		return -EADDRNOTAVAIL;

	return 0;
}

457
static int ath9k_hw_post_init(struct ath_hw *ah)
458
{
S
Sujith Manoharan 已提交
459
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
460
	int ecode;
461

S
Sujith Manoharan 已提交
462
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
463 464 465
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
466

467 468 469 470 471
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
472

473
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
474 475
	if (ecode != 0)
		return ecode;
476

477
	ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
J
Joe Perches 已提交
478 479
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
480

481
	ath9k_hw_ani_init(ah);
482

483 484 485 486
	/*
	 * EEPROM needs to be initialized before we do this.
	 * This is required for regulatory compliance.
	 */
487
	if (AR_SREV_9300_20_OR_LATER(ah)) {
488 489
		u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
		if ((regdmn & 0xF0) == CTL_FCC) {
490 491
			ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
			ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
492 493 494
		}
	}

495 496 497
	return 0;
}

498
static int ath9k_hw_attach_ops(struct ath_hw *ah)
499
{
500 501 502 503 504
	if (!AR_SREV_9300_20_OR_LATER(ah))
		return ar9002_hw_attach_ops(ah);

	ar9003_hw_attach_ops(ah);
	return 0;
505 506
}

507 508
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
509
{
510
	struct ath_common *common = ath9k_hw_common(ah);
511
	int r = 0;
512

513 514
	ath9k_hw_read_revisions(ah);

515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
	case AR_SREV_VERSION_9330:
	case AR_SREV_VERSION_9485:
	case AR_SREV_VERSION_9340:
	case AR_SREV_VERSION_9462:
	case AR_SREV_VERSION_9550:
	case AR_SREV_VERSION_9565:
531
	case AR_SREV_VERSION_9531:
532 533 534 535 536 537 538 539
		break;
	default:
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
		return -EOPNOTSUPP;
	}

540 541 542 543 544
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
545 546 547 548 549
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ah->WARegVal = REG_READ(ah, AR_WA);
		ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
				 AR_WA_ASPM_TIMER_BASED_DISABLE);
	}
550

551
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
552
		ath_err(common, "Couldn't reset chip\n");
553
		return -EIO;
554 555
	}

556 557 558 559 560
	if (AR_SREV_9565(ah)) {
		ah->WARegVal |= AR_WA_BIT22;
		REG_WRITE(ah, AR_WA, ah->WARegVal);
	}

561 562 563
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

564 565 566
	r = ath9k_hw_attach_ops(ah);
	if (r)
		return r;
567

568
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
569
		ath_err(common, "Couldn't wakeup chip\n");
570
		return -EIO;
571 572
	}

573
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
574
	    AR_SREV_9330(ah) || AR_SREV_9550(ah))
575 576
		ah->is_pciexpress = false;

577 578 579
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

580
	if (!ah->is_pciexpress)
581 582
		ath9k_hw_disablepcie(ah);

583
	r = ath9k_hw_post_init(ah);
584
	if (r)
585
		return r;
586 587

	ath9k_hw_init_mode_gain_regs(ah);
588 589 590 591
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

592 593
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
594
		ath_err(common, "Failed to initialize MAC address\n");
595
		return r;
596 597
	}

598
	ath9k_hw_init_hang_checks(ah);
599

600 601
	common->state = ATH_HW_INITIALIZED;

602
	return 0;
603 604
}

605
int ath9k_hw_init(struct ath_hw *ah)
606
{
607 608
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
609

610
	/* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
611 612 613 614 615 616 617 618
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
619 620
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
621
	case AR2427_DEVID_PCIE:
622
	case AR9300_DEVID_PCIE:
623
	case AR9300_DEVID_AR9485_PCIE:
G
Gabor Juhos 已提交
624
	case AR9300_DEVID_AR9330:
625
	case AR9300_DEVID_AR9340:
G
Gabor Juhos 已提交
626
	case AR9300_DEVID_QCA955X:
L
Luis R. Rodriguez 已提交
627
	case AR9300_DEVID_AR9580:
628
	case AR9300_DEVID_AR9462:
629
	case AR9485_DEVID_AR1111:
630
	case AR9300_DEVID_AR9565:
631
	case AR9300_DEVID_AR953X:
632 633 634 635
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
636 637
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
638 639
		return -EOPNOTSUPP;
	}
640

641 642
	ret = __ath9k_hw_init(ah);
	if (ret) {
643 644 645
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
646 647
		return ret;
	}
648

649
	return 0;
650
}
651
EXPORT_SYMBOL(ath9k_hw_init);
652

653
static void ath9k_hw_init_qos(struct ath_hw *ah)
654
{
S
Sujith 已提交
655 656
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
657 658
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
659

S
Sujith 已提交
660 661 662 663 664 665 666 667 668 669
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
670 671

	REGWRITE_BUFFER_FLUSH(ah);
672 673
}

674
u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
675
{
676 677 678
	struct ath_common *common = ath9k_hw_common(ah);
	int i = 0;

679 680 681
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
682

683 684
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {

685
		udelay(100);
686

687 688 689 690 691 692 693 694
		if (WARN_ON_ONCE(i >= 100)) {
			ath_err(common, "PLL4 meaurement not done\n");
			break;
		}

		i++;
	}

695
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
696 697 698
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

699
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
700
			      struct ath9k_channel *chan)
701
{
702 703
	u32 pll;

704
	if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
705 706 707 708 709 710 711
		/* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, 0x40);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, 0x4);
712

713 714 715 716 717 718
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_REFDIV, 0x5);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NINI, 0x58);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NFRAC, 0x0);
719 720

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
721 722 723
			      AR_CH0_BB_DPLL2_OUTDIV, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
724
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
725
			      AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
726

727
		/* program BB PLL phase_shift to 0x6 */
728
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
729 730 731 732
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
733
		udelay(1000);
734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766
	} else if (AR_SREV_9330(ah)) {
		u32 ddr_dpll2, pll_control2, kd;

		if (ah->is_clk_25mhz) {
			ddr_dpll2 = 0x18e82f01;
			pll_control2 = 0xe04a3d;
			kd = 0x1d;
		} else {
			ddr_dpll2 = 0x19e82f01;
			pll_control2 = 0x886666;
			kd = 0x3d;
		}

		/* program DDR PLL ki and kd value */
		REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);

		/* program DDR PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, 0x1);

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		/* program refdiv, nint, frac to RTC register */
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);

		/* program BB PLL kd and ki value */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);

		/* program BB PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
767
	} else if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah)) {
768 769 770 771 772 773 774 775 776
		u32 regval, pll2_divint, pll2_divfrac, refdiv;

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
		udelay(100);

		if (ah->is_clk_25mhz) {
777 778 779 780 781 782 783 784 785
			if (AR_SREV_9531(ah)) {
				pll2_divint = 0x1c;
				pll2_divfrac = 0xa3d2;
				refdiv = 1;
			} else {
				pll2_divint = 0x54;
				pll2_divfrac = 0x1eb85;
				refdiv = 3;
			}
786
		} else {
787 788 789 790 791 792 793 794 795
			if (AR_SREV_9340(ah)) {
				pll2_divint = 88;
				pll2_divfrac = 0;
				refdiv = 5;
			} else {
				pll2_divint = 0x11;
				pll2_divfrac = 0x26666;
				refdiv = 1;
			}
796 797 798
		}

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
799 800 801 802
		if (AR_SREV_9531(ah))
			regval |= (0x1 << 22);
		else
			regval |= (0x1 << 16);
803 804 805 806 807 808 809 810
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		udelay(100);

		REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
			  (pll2_divint << 18) | pll2_divfrac);
		udelay(100);

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
811
		if (AR_SREV_9340(ah))
812 813 814 815 816 817 818 819 820 821 822 823
			regval = (regval & 0x80071fff) |
				(0x1 << 30) |
				(0x1 << 13) |
				(0x4 << 26) |
				(0x18 << 19);
		else if (AR_SREV_9531(ah))
			regval = (regval & 0x01c00fff) |
				(0x1 << 31) |
				(0x2 << 29) |
				(0xa << 25) |
				(0x1 << 19) |
				(0x6 << 12);
824
		else
825 826 827 828 829
			regval = (regval & 0x80071fff) |
				(0x3 << 30) |
				(0x1 << 13) |
				(0x4 << 26) |
				(0x60 << 19);
830
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
831 832 833 834 835 836 837 838

		if (AR_SREV_9531(ah))
			REG_WRITE(ah, AR_PHY_PLL_MODE,
				  REG_READ(ah, AR_PHY_PLL_MODE) & 0xffbfffff);
		else
			REG_WRITE(ah, AR_PHY_PLL_MODE,
				  REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);

839
		udelay(1000);
840
	}
841 842

	pll = ath9k_hw_compute_pll_control(ah, chan);
843 844
	if (AR_SREV_9565(ah))
		pll |= 0x40000;
845
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
846

847 848
	if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
	    AR_SREV_9550(ah))
849 850
		udelay(1000);

851 852
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
853 854
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
855 856
	}

S
Sujith 已提交
857 858 859
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
860

861
	if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
862 863 864 865 866 867 868 869 870 871 872
		if (ah->is_clk_25mhz) {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e7ae);
		} else {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e800);
		}
		udelay(100);
	}
873 874
}

875
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
876
					  enum nl80211_iftype opmode)
877
{
878
	u32 sync_default = AR_INTR_SYNC_DEFAULT;
879
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
880 881 882 883
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
884

885
	if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah))
886 887
		sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;

888 889 890 891 892 893
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
894

895 896 897 898 899 900
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
901

902 903 904 905
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
906

S
Sujith 已提交
907 908
	ENABLE_REGWRITE_BUFFER(ah);

909
	REG_WRITE(ah, AR_IMR, imr_reg);
910 911
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
912

S
Sujith 已提交
913 914
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
915
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
S
Sujith 已提交
916 917
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
918

S
Sujith 已提交
919 920
	REGWRITE_BUFFER_FLUSH(ah);

921 922 923 924 925 926
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
927 928
}

929 930 931 932 933 934 935
static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
}

936
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
937
{
938 939 940
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
941 942
}

943
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
944
{
945 946 947 948 949 950 951 952 953 954
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
955
}
S
Sujith 已提交
956

957
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
958 959
{
	if (tu > 0xFFFF) {
960 961
		ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
			tu);
962
		ah->globaltxtimeout = (u32) -1;
963 964 965
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
966
		ah->globaltxtimeout = tu;
967 968 969 970
		return true;
	}
}

971
void ath9k_hw_init_global_settings(struct ath_hw *ah)
972
{
973 974
	struct ath_common *common = ath9k_hw_common(ah);
	const struct ath9k_channel *chan = ah->curchan;
975
	int acktimeout, ctstimeout, ack_offset = 0;
976
	int slottime;
977
	int sifstime;
978 979
	int rx_lat = 0, tx_lat = 0, eifs = 0;
	u32 reg;
980

981
	ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
J
Joe Perches 已提交
982
		ah->misc_mode);
983

984 985 986
	if (!chan)
		return;

987
	if (ah->misc_mode != 0)
988
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
989

990 991 992 993
	if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		rx_lat = 41;
	else
		rx_lat = 37;
994 995
	tx_lat = 54;

996 997 998 999 1000
	if (IS_CHAN_5GHZ(chan))
		sifstime = 16;
	else
		sifstime = 10;

1001 1002 1003 1004 1005 1006 1007
	if (IS_CHAN_HALF_RATE(chan)) {
		eifs = 175;
		rx_lat *= 2;
		tx_lat *= 2;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 11;

1008
		sifstime = 32;
1009
		ack_offset = 16;
1010 1011 1012
		slottime = 13;
	} else if (IS_CHAN_QUARTER_RATE(chan)) {
		eifs = 340;
1013
		rx_lat = (rx_lat * 4) - 1;
1014 1015 1016 1017
		tx_lat *= 4;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 22;

1018
		sifstime = 64;
1019
		ack_offset = 32;
1020 1021
		slottime = 21;
	} else {
1022 1023 1024 1025 1026 1027 1028 1029
		if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
			eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
			reg = AR_USEC_ASYNC_FIFO;
		} else {
			eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
				common->clockrate;
			reg = REG_READ(ah, AR_USEC);
		}
1030 1031 1032 1033 1034
		rx_lat = MS(reg, AR_USEC_RX_LAT);
		tx_lat = MS(reg, AR_USEC_TX_LAT);

		slottime = ah->slottime;
	}
1035

1036
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
1037 1038
	slottime += 3 * ah->coverage_class;
	acktimeout = slottime + sifstime + ack_offset;
1039
	ctstimeout = acktimeout;
1040 1041 1042

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
1043
	 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
1044 1045 1046 1047
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
1048
	if (IS_CHAN_2GHZ(chan) &&
1049
	    !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
1050
		acktimeout += 64 - sifstime - ah->slottime;
1051 1052 1053
		ctstimeout += 48 - sifstime - ah->slottime;
	}

1054 1055
	ath9k_hw_set_sifs_time(ah, sifstime);
	ath9k_hw_setslottime(ah, slottime);
1056
	ath9k_hw_set_ack_timeout(ah, acktimeout);
1057
	ath9k_hw_set_cts_timeout(ah, ctstimeout);
1058 1059
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
1060 1061 1062 1063 1064 1065 1066 1067

	REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
	REG_RMW(ah, AR_USEC,
		(common->clockrate - 1) |
		SM(rx_lat, AR_USEC_RX_LAT) |
		SM(tx_lat, AR_USEC_TX_LAT),
		AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);

S
Sujith 已提交
1068
}
1069
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1070

S
Sujith 已提交
1071
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1072
{
1073 1074
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
1075
	if (common->state < ATH_HW_INITIALIZED)
1076
		return;
1077

1078
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
S
Sujith 已提交
1079
}
S
Sujith 已提交
1080
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1081 1082 1083 1084 1085

/*******/
/* INI */
/*******/

1086
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
1087 1088 1089
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

F
Felix Fietkau 已提交
1090
	if (IS_CHAN_2GHZ(chan))
1091 1092 1093 1094 1095 1096 1097
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
1098 1099 1100 1101
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1102
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1103
{
1104
	struct ath_common *common = ath9k_hw_common(ah);
1105
	int txbuf_size;
S
Sujith 已提交
1106

S
Sujith 已提交
1107 1108
	ENABLE_REGWRITE_BUFFER(ah);

1109 1110 1111
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
1112 1113
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
1114

1115 1116 1117
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
1118
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
1119

S
Sujith 已提交
1120 1121
	REGWRITE_BUFFER_FLUSH(ah);

1122 1123 1124 1125 1126
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1127 1128
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1129

S
Sujith 已提交
1130
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
1131

1132 1133 1134
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
1135
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
1136

1137 1138 1139
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1140 1141
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1142 1143 1144 1145 1146 1147 1148 1149
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

1150 1151 1152 1153
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1154
	if (AR_SREV_9285(ah)) {
1155 1156 1157 1158
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
1159 1160 1161 1162 1163 1164
		txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
	} else if (AR_SREV_9340_13_OR_LATER(ah)) {
		/* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
		txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
	} else {
		txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
S
Sujith 已提交
1165
	}
1166

1167 1168 1169
	if (!AR_SREV_9271(ah))
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);

S
Sujith 已提交
1170 1171
	REGWRITE_BUFFER_FLUSH(ah);

1172 1173
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
1174 1175
}

1176
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1177
{
1178 1179
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
1180 1181

	switch (opmode) {
1182
	case NL80211_IFTYPE_ADHOC:
1183
		set |= AR_STA_ID1_ADHOC;
S
Sujith 已提交
1184
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1185
		break;
1186
	case NL80211_IFTYPE_MESH_POINT:
1187 1188 1189
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
1190
	case NL80211_IFTYPE_STATION:
1191
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1192
		break;
1193
	default:
1194 1195
		if (!ah->is_monitoring)
			set = 0;
1196
		break;
S
Sujith 已提交
1197
	}
1198
	REG_RMW(ah, AR_STA_ID1, set, mask);
S
Sujith 已提交
1199 1200
}

1201 1202
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253
/* AR9330 WAR:
 * call external reset function to reset WMAC if:
 * - doing a cold reset
 * - we have pending frames in the TX queues.
 */
static bool ath9k_hw_ar9330_reset_war(struct ath_hw *ah, int type)
{
	int i, npend = 0;

	for (i = 0; i < AR_NUM_QCU; i++) {
		npend = ath9k_hw_numtxpending(ah, i);
		if (npend)
			break;
	}

	if (ah->external_reset &&
	    (npend || type == ATH9K_RESET_COLD)) {
		int reset_err = 0;

		ath_dbg(ath9k_hw_common(ah), RESET,
			"reset MAC via external reset\n");

		reset_err = ah->external_reset();
		if (reset_err) {
			ath_err(ath9k_hw_common(ah),
				"External reset failed, err=%d\n",
				reset_err);
			return false;
		}

		REG_WRITE(ah, AR_RTC_RESET, 1);
	}

	return true;
}

1254
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1255 1256 1257 1258
{
	u32 rst_flags;
	u32 tmpReg;

1259
	if (AR_SREV_9100(ah)) {
1260 1261
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1262 1263 1264
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1265 1266
	ENABLE_REGWRITE_BUFFER(ah);

1267 1268 1269 1270 1271
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1272 1273 1274 1275 1276 1277 1278 1279
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1280 1281 1282 1283 1284 1285 1286
		if (AR_SREV_9340(ah))
			tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
		else
			tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
				  AR_INTR_SYNC_RADM_CPL_TIMEOUT;

		if (tmpReg) {
1287
			u32 val;
S
Sujith 已提交
1288
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1289 1290 1291 1292 1293 1294 1295

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1296 1297 1298 1299 1300 1301 1302
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1303
	if (AR_SREV_9330(ah)) {
1304 1305
		if (!ath9k_hw_ar9330_reset_war(ah, type))
			return false;
1306 1307
	}

1308
	if (ath9k_hw_mci_is_enabled(ah))
1309
		ar9003_mci_check_gpm_offset(ah);
1310

1311
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1312 1313 1314

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith Manoharan 已提交
1315 1316 1317
	if (AR_SREV_9300_20_OR_LATER(ah))
		udelay(50);
	else if (AR_SREV_9100(ah))
S
Sujith Manoharan 已提交
1318
		mdelay(10);
S
Sujith Manoharan 已提交
1319 1320
	else
		udelay(100);
S
Sujith 已提交
1321

1322
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1323
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1324
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
S
Sujith 已提交
1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1337
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1338
{
S
Sujith 已提交
1339 1340
	ENABLE_REGWRITE_BUFFER(ah);

1341 1342 1343 1344 1345
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1346 1347 1348
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1349
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1350 1351
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1352
	REG_WRITE(ah, AR_RTC_RESET, 0);
1353

S
Sujith 已提交
1354 1355
	REGWRITE_BUFFER_FLUSH(ah);

1356
	udelay(2);
1357 1358

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1359 1360
		REG_WRITE(ah, AR_RC, 0);

1361
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1362 1363 1364 1365

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1366 1367
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1368
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
S
Sujith 已提交
1369
		return false;
1370 1371
	}

S
Sujith 已提交
1372 1373 1374
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1375
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1376
{
1377
	bool ret = false;
1378

1379 1380 1381 1382 1383
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1384 1385 1386
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

1387 1388 1389
	if (!ah->reset_power_on)
		type = ATH9K_RESET_POWER_ON;

S
Sujith 已提交
1390 1391
	switch (type) {
	case ATH9K_RESET_POWER_ON:
1392
		ret = ath9k_hw_set_reset_power_on(ah);
1393
		if (ret)
1394
			ah->reset_power_on = true;
1395
		break;
S
Sujith 已提交
1396 1397
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
1398 1399
		ret = ath9k_hw_set_reset(ah, type);
		break;
S
Sujith 已提交
1400
	default:
1401
		break;
S
Sujith 已提交
1402
	}
1403 1404

	return ret;
1405 1406
}

1407
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1408
				struct ath9k_channel *chan)
1409
{
1410 1411 1412 1413 1414 1415 1416
	int reset_type = ATH9K_RESET_WARM;

	if (AR_SREV_9280(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
			reset_type = ATH9K_RESET_POWER_ON;
		else
			reset_type = ATH9K_RESET_COLD;
1417 1418 1419
	} else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
		   (REG_READ(ah, AR_CR) & AR_CR_RXE))
		reset_type = ATH9K_RESET_COLD;
1420 1421

	if (!ath9k_hw_set_reset_reg(ah, reset_type))
S
Sujith 已提交
1422
		return false;
1423

1424
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1425
		return false;
1426

1427
	ah->chip_fullsleep = false;
1428 1429 1430

	if (AR_SREV_9330(ah))
		ar9003_hw_internal_regulator_apply(ah);
S
Sujith 已提交
1431
	ath9k_hw_init_pll(ah, chan);
1432

S
Sujith 已提交
1433
	return true;
1434 1435
}

1436
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1437
				    struct ath9k_channel *chan)
1438
{
1439
	struct ath_common *common = ath9k_hw_common(ah);
1440 1441
	struct ath9k_hw_capabilities *pCap = &ah->caps;
	bool band_switch = false, mode_diff = false;
1442
	u8 ini_reloaded = 0;
1443
	u32 qnum;
1444
	int r;
1445

1446
	if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
1447 1448 1449
		u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
		band_switch = !!(flags_diff & CHANNEL_5GHZ);
		mode_diff = !!(flags_diff & ~CHANNEL_HT);
1450
	}
1451 1452 1453

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1454
			ath_dbg(common, QUEUE,
J
Joe Perches 已提交
1455
				"Transmit frames pending on queue %d\n", qnum);
1456 1457 1458 1459
			return false;
		}
	}

1460
	if (!ath9k_hw_rfbus_req(ah)) {
1461
		ath_err(common, "Could not kill baseband RX\n");
1462 1463 1464
		return false;
	}

1465
	if (band_switch || mode_diff) {
1466 1467 1468
		ath9k_hw_mark_phy_inactive(ah);
		udelay(5);

1469 1470
		if (band_switch)
			ath9k_hw_init_pll(ah, chan);
1471 1472 1473 1474 1475 1476 1477

		if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
			ath_err(common, "Failed to do fast channel change\n");
			return false;
		}
	}

1478
	ath9k_hw_set_channel_regs(ah, chan);
1479

1480
	r = ath9k_hw_rf_set_freq(ah, chan);
1481
	if (r) {
1482
		ath_err(common, "Failed to set channel\n");
1483
		return false;
1484
	}
1485
	ath9k_hw_set_clockrate(ah);
1486
	ath9k_hw_apply_txpower(ah, chan, false);
1487

F
Felix Fietkau 已提交
1488
	ath9k_hw_set_delta_slope(ah, chan);
1489
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1490

1491 1492
	if (band_switch || ini_reloaded)
		ah->eep_ops->set_board_values(ah, chan);
1493

1494 1495
	ath9k_hw_init_bb(ah, chan);
	ath9k_hw_rfbus_done(ah);
1496

1497 1498 1499
	if (band_switch || ini_reloaded) {
		ah->ah_flags |= AH_FASTCC;
		ath9k_hw_init_cal(ah, chan);
1500
		ah->ah_flags &= ~AH_FASTCC;
1501 1502
	}

S
Sujith 已提交
1503 1504 1505
	return true;
}

1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532
void ath9k_hw_check_nav(struct ath_hw *ah)
{
	struct ath_common *common = ath9k_hw_common(ah);
	u32 val;

	val = REG_READ(ah, AR_NAV);
	if (val != 0xdeadbeef && val > 0x7fff) {
		ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
		REG_WRITE(ah, AR_NAV, 0);
	}
}
EXPORT_SYMBOL(ath9k_hw_check_nav);

1533
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1534
{
1535
	int count = 50;
1536
	u32 reg, last_val;
1537

1538 1539 1540
	if (AR_SREV_9300(ah))
		return !ath9k_hw_detect_mac_hang(ah);

1541
	if (AR_SREV_9285_12_OR_LATER(ah))
1542 1543
		return true;

1544
	last_val = REG_READ(ah, AR_OBS_BUS_1);
1545 1546
	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
1547 1548
		if (reg != last_val)
			return true;
J
Johannes Berg 已提交
1549

1550
		udelay(1);
1551
		last_val = reg;
1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1564

1565
	return false;
J
Johannes Berg 已提交
1566
}
1567
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1568

1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596
static void ath9k_hw_init_mfp(struct ath_hw *ah)
{
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else {
		ah->sw_mgmt_crypto = true;
	}
}

static void ath9k_hw_reset_opmode(struct ath_hw *ah,
				  u32 macStaId1, u32 saveDefAntenna)
{
	struct ath_common *common = ath9k_hw_common(ah);

	ENABLE_REGWRITE_BUFFER(ah);

1597
	REG_RMW(ah, AR_STA_ID1, macStaId1
1598
		  | AR_STA_ID1_RTS_USE_DEF
1599 1600
		  | ah->sta_id1_defaults,
		  ~AR_STA_ID1_SADH_MASK);
1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656
	ath_hw_setbssidmask(common);
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
	ath9k_hw_write_associd(ah);
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

	REGWRITE_BUFFER_FLUSH(ah);

	ath9k_hw_set_operating_mode(ah, ah->opmode);
}

static void ath9k_hw_init_queues(struct ath_hw *ah)
{
	int i;

	ENABLE_REGWRITE_BUFFER(ah);

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

	REGWRITE_BUFFER_FLUSH(ah);

	ah->intr_txqs = 0;
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		ath9k_hw_resettxqueue(ah, i);
}

/*
 * For big endian systems turn on swapping for descriptors
 */
static void ath9k_hw_init_desc(struct ath_hw *ah)
{
	struct ath_common *common = ath9k_hw_common(ah);

	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
			ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
				mask);
		} else {
			mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
			ath_dbg(common, RESET, "Setting CFG 0x%x\n",
				REG_READ(ah, AR_CFG));
		}
	} else {
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
#ifdef __BIG_ENDIAN
		else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
1657
			 AR_SREV_9550(ah) || AR_SREV_9531(ah))
1658 1659 1660 1661 1662 1663 1664
			REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
		else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
#endif
	}
}

1665 1666 1667 1668 1669 1670 1671
/*
 * Fast channel change:
 * (Change synthesizer based on channel freq without resetting chip)
 */
static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
{
	struct ath_common *common = ath9k_hw_common(ah);
1672
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686
	int ret;

	if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
		goto fail;

	if (ah->chip_fullsleep)
		goto fail;

	if (!ah->curchan)
		goto fail;

	if (chan->channel == ah->curchan->channel)
		goto fail;

1687 1688 1689 1690
	if ((ah->curchan->channelFlags | chan->channelFlags) &
	    (CHANNEL_HALF | CHANNEL_QUARTER))
		goto fail;

1691
	/*
F
Felix Fietkau 已提交
1692
	 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
1693
	 */
F
Felix Fietkau 已提交
1694
	if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
1695
	    ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
F
Felix Fietkau 已提交
1696
		goto fail;
1697 1698 1699 1700 1701 1702 1703 1704

	if (!ath9k_hw_check_alive(ah))
		goto fail;

	/*
	 * For AR9462, make sure that calibration data for
	 * re-using are present.
	 */
S
Sujith Manoharan 已提交
1705
	if (AR_SREV_9462(ah) && (ah->caldata &&
1706 1707 1708
				 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
				  !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
				  !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
1709 1710 1711 1712 1713 1714 1715 1716 1717
		goto fail;

	ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
		ah->curchan->channel, chan->channel);

	ret = ath9k_hw_channel_change(ah, chan);
	if (!ret)
		goto fail;

S
Sujith Manoharan 已提交
1718
	if (ath9k_hw_mci_is_enabled(ah))
1719
		ar9003_mci_2g5g_switch(ah, false);
1720

1721 1722 1723
	ath9k_hw_loadnf(ah, ah->curchan);
	ath9k_hw_start_nfcal(ah, true);

1724 1725 1726 1727 1728 1729 1730 1731
	if (AR_SREV_9271(ah))
		ar9002_hw_load_ani_reg(ah, chan);

	return 0;
fail:
	return -EINVAL;
}

1732
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1733
		   struct ath9k_hw_cal_data *caldata, bool fastcc)
1734
{
1735
	struct ath_common *common = ath9k_hw_common(ah);
1736
	struct timespec ts;
1737 1738 1739
	u32 saveLedState;
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1740
	u64 tsf = 0;
1741
	s64 usec = 0;
1742
	int r;
1743
	bool start_mci_reset = false;
1744 1745
	bool save_fullsleep = ah->chip_fullsleep;

S
Sujith Manoharan 已提交
1746
	if (ath9k_hw_mci_is_enabled(ah)) {
1747 1748 1749
		start_mci_reset = ar9003_mci_start_reset(ah, chan);
		if (start_mci_reset)
			return 0;
1750 1751
	}

1752
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1753
		return -EIO;
1754

1755 1756
	if (ah->curchan && !ah->chip_fullsleep)
		ath9k_hw_getnf(ah, ah->curchan);
1757

1758
	ah->caldata = caldata;
1759
	if (caldata && (chan->channel != caldata->channel ||
F
Felix Fietkau 已提交
1760
			chan->channelFlags != caldata->channelFlags)) {
1761 1762 1763
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
1764
	} else if (caldata) {
1765
		clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
1766
	}
1767
	ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
1768

1769 1770 1771 1772
	if (fastcc) {
		r = ath9k_hw_do_fastcc(ah, chan);
		if (!r)
			return r;
1773 1774
	}

S
Sujith Manoharan 已提交
1775
	if (ath9k_hw_mci_is_enabled(ah))
1776
		ar9003_mci_stop_bt(ah, save_fullsleep);
1777

1778 1779 1780 1781 1782 1783
	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

1784 1785 1786
	/* Save TSF before chip reset, a cold reset clears it */
	tsf = ath9k_hw_gettsf64(ah);
	getrawmonotonic(&ts);
1787
	usec = ts.tv_sec * 1000000ULL + ts.tv_nsec / 1000;
S
Sujith 已提交
1788

1789 1790 1791 1792 1793 1794
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1795 1796
	ah->paprd_table_write_done = false;

1797
	/* Only required on the first reset */
1798 1799 1800 1801 1802 1803 1804
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1805
	if (!ath9k_hw_chip_reset(ah, chan)) {
1806
		ath_err(common, "Chip reset failed\n");
1807
		return -EINVAL;
1808 1809
	}

1810
	/* Only required on the first reset */
1811 1812 1813 1814 1815 1816 1817 1818
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1819
	/* Restore TSF */
1820
	getrawmonotonic(&ts);
1821
	usec = ts.tv_sec * 1000000ULL + ts.tv_nsec / 1000 - usec;
1822
	ath9k_hw_settsf64(ah, tsf + usec);
S
Sujith 已提交
1823

1824
	if (AR_SREV_9280_20_OR_LATER(ah))
1825
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1826

S
Sujith 已提交
1827 1828 1829
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1830
	r = ath9k_hw_process_ini(ah, chan);
1831 1832
	if (r)
		return r;
1833

1834 1835
	ath9k_hw_set_rfmode(ah, chan);

S
Sujith Manoharan 已提交
1836
	if (ath9k_hw_mci_is_enabled(ah))
1837 1838
		ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);

1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1850
	ath9k_hw_init_mfp(ah);
1851

F
Felix Fietkau 已提交
1852
	ath9k_hw_set_delta_slope(ah, chan);
1853
	ath9k_hw_spur_mitigate_freq(ah, chan);
1854
	ah->eep_ops->set_board_values(ah, chan);
1855

1856
	ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
1857

1858
	r = ath9k_hw_rf_set_freq(ah, chan);
1859 1860
	if (r)
		return r;
1861

1862 1863
	ath9k_hw_set_clockrate(ah);

1864
	ath9k_hw_init_queues(ah);
1865
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1866
	ath9k_hw_ani_cache_ini_regs(ah);
1867 1868
	ath9k_hw_init_qos(ah);

1869
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1870
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1871

1872
	ath9k_hw_init_global_settings(ah);
1873

1874 1875 1876 1877 1878 1879 1880
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
1881 1882
	}

1883
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
1884 1885 1886

	ath9k_hw_set_dma(ah);

1887 1888
	if (!ath9k_hw_mci_is_enabled(ah))
		REG_WRITE(ah, AR_OBS, 8);
1889

S
Sujith 已提交
1890
	if (ah->config.rx_intr_mitigation) {
1891 1892
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, ah->config.rimt_last);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, ah->config.rimt_first);
1893 1894
	}

1895 1896 1897 1898 1899
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1900 1901
	ath9k_hw_init_bb(ah, chan);

1902
	if (caldata) {
1903 1904
		clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
		clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
1905
	}
1906
	if (!ath9k_hw_init_cal(ah, chan))
1907
		return -EIO;
1908

S
Sujith Manoharan 已提交
1909
	if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
1910
		return -EIO;
1911

S
Sujith 已提交
1912
	ENABLE_REGWRITE_BUFFER(ah);
1913

1914
	ath9k_hw_restore_chainmask(ah);
1915 1916
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1917 1918
	REGWRITE_BUFFER_FLUSH(ah);

1919
	ath9k_hw_init_desc(ah);
1920

1921
	if (ath9k_hw_btcoex_is_enabled(ah))
1922 1923
		ath9k_hw_btcoex_enable(ah);

S
Sujith Manoharan 已提交
1924
	if (ath9k_hw_mci_is_enabled(ah))
1925
		ar9003_mci_check_bt(ah);
1926

1927 1928 1929
	ath9k_hw_loadnf(ah, chan);
	ath9k_hw_start_nfcal(ah, true);

1930
	if (AR_SREV_9300_20_OR_LATER(ah))
1931
		ar9003_hw_bb_watchdog_config(ah);
1932 1933

	if (ah->config.hw_hang_checks & HW_PHYRESTART_CLC_WAR)
1934 1935
		ar9003_hw_disable_phy_restart(ah);

1936 1937
	ath9k_hw_apply_gpio_override(ah);

1938
	if (AR_SREV_9565(ah) && common->bt_ant_diversity)
1939 1940
		REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);

1941
	return 0;
1942
}
1943
EXPORT_SYMBOL(ath9k_hw_reset);
1944

S
Sujith 已提交
1945 1946 1947 1948
/******************************/
/* Power Management (Chipset) */
/******************************/

1949 1950 1951 1952
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1953
static void ath9k_set_power_sleep(struct ath_hw *ah)
1954
{
S
Sujith 已提交
1955
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1956

1957
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
1958 1959 1960
		REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
		REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
		REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
1961 1962 1963 1964
		/* xxx Required for WLAN only case ? */
		REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
		udelay(100);
	}
1965

1966 1967 1968 1969 1970 1971
	/*
	 * Clear the RTC force wake bit to allow the
	 * mac to go to sleep.
	 */
	REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);

1972
	if (ath9k_hw_mci_is_enabled(ah))
1973
		udelay(100);
1974

1975 1976
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1977

1978 1979 1980 1981
	/* Shutdown chip. Active low */
	if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
		REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
		udelay(2);
S
Sujith 已提交
1982
	}
1983 1984

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
1985 1986
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1987 1988
}

1989 1990 1991 1992 1993
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1994
static void ath9k_set_power_network_sleep(struct ath_hw *ah)
1995
{
1996
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1997

S
Sujith 已提交
1998
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1999

2000 2001 2002 2003 2004
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
		/* Set WakeOnInterrupt bit; clear ForceWake bit */
		REG_WRITE(ah, AR_RTC_FORCE_WAKE,
			  AR_RTC_FORCE_WAKE_ON_INT);
	} else {
2005

2006 2007 2008 2009 2010 2011 2012 2013 2014
		/* When chip goes into network sleep, it could be waken
		 * up by MCI_INT interrupt caused by BT's HW messages
		 * (LNA_xxx, CONT_xxx) which chould be in a very fast
		 * rate (~100us). This will cause chip to leave and
		 * re-enter network sleep mode frequently, which in
		 * consequence will have WLAN MCI HW to generate lots of
		 * SYS_WAKING and SYS_SLEEPING messages which will make
		 * BT CPU to busy to process.
		 */
2015 2016 2017
		if (ath9k_hw_mci_is_enabled(ah))
			REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
				    AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
2018 2019 2020 2021
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
2022
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
2023

2024
		if (ath9k_hw_mci_is_enabled(ah))
2025
			udelay(30);
2026
	}
2027 2028 2029 2030

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
2031 2032
}

2033
static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
2034
{
S
Sujith 已提交
2035 2036
	u32 val;
	int i;
2037

2038 2039 2040 2041 2042 2043
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

2044 2045 2046 2047
	if ((REG_READ(ah, AR_RTC_STATUS) &
	     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
			return false;
S
Sujith 已提交
2048
		}
2049 2050 2051 2052 2053 2054 2055 2056 2057
		if (!AR_SREV_9300_20_OR_LATER(ah))
			ath9k_hw_init_pll(ah, NULL);
	}
	if (AR_SREV_9100(ah))
		REG_SET_BIT(ah, AR_RTC_RESET,
			    AR_RTC_RESET_EN);

	REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
		    AR_RTC_FORCE_WAKE_EN);
2058
	if (AR_SREV_9100(ah))
S
Sujith Manoharan 已提交
2059
		mdelay(10);
2060 2061
	else
		udelay(50);
2062

2063 2064 2065 2066 2067
	for (i = POWER_UP_TIME / 50; i > 0; i--) {
		val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
		if (val == AR_RTC_STATUS_ON)
			break;
		udelay(50);
S
Sujith 已提交
2068 2069
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
2070 2071 2072 2073 2074 2075
	}
	if (i == 0) {
		ath_err(ath9k_hw_common(ah),
			"Failed to wakeup in %uus\n",
			POWER_UP_TIME / 20);
		return false;
2076 2077
	}

2078 2079 2080
	if (ath9k_hw_mci_is_enabled(ah))
		ar9003_mci_set_power_awake(ah);

S
Sujith 已提交
2081
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2082

S
Sujith 已提交
2083
	return true;
2084 2085
}

2086
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2087
{
2088
	struct ath_common *common = ath9k_hw_common(ah);
2089
	int status = true;
S
Sujith 已提交
2090 2091 2092 2093 2094 2095 2096
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2097 2098 2099
	if (ah->power_mode == mode)
		return status;

2100
	ath_dbg(common, RESET, "%s -> %s\n",
J
Joe Perches 已提交
2101
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2102 2103 2104

	switch (mode) {
	case ATH9K_PM_AWAKE:
2105
		status = ath9k_hw_set_power_awake(ah);
S
Sujith 已提交
2106 2107
		break;
	case ATH9K_PM_FULL_SLEEP:
S
Sujith Manoharan 已提交
2108
		if (ath9k_hw_mci_is_enabled(ah))
2109
			ar9003_mci_set_full_sleep(ah);
2110

2111
		ath9k_set_power_sleep(ah);
2112
		ah->chip_fullsleep = true;
S
Sujith 已提交
2113 2114
		break;
	case ATH9K_PM_NETWORK_SLEEP:
2115
		ath9k_set_power_network_sleep(ah);
S
Sujith 已提交
2116
		break;
2117
	default:
2118
		ath_err(common, "Unknown power mode %u\n", mode);
2119 2120
		return false;
	}
2121
	ah->power_mode = mode;
S
Sujith 已提交
2122

2123 2124 2125 2126 2127
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
2128 2129 2130

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
2131

S
Sujith 已提交
2132
	return status;
2133
}
2134
EXPORT_SYMBOL(ath9k_hw_setpower);
2135

S
Sujith 已提交
2136 2137 2138 2139
/*******************/
/* Beacon Handling */
/*******************/

2140
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2141 2142 2143
{
	int flags = 0;

S
Sujith 已提交
2144 2145
	ENABLE_REGWRITE_BUFFER(ah);

2146
	switch (ah->opmode) {
2147
	case NL80211_IFTYPE_ADHOC:
2148 2149
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
2150
	case NL80211_IFTYPE_MESH_POINT:
2151
	case NL80211_IFTYPE_AP:
2152 2153 2154 2155 2156
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
2157 2158 2159
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
2160
	default:
2161 2162
		ath_dbg(ath9k_hw_common(ah), BEACON,
			"%s: unsupported opmode: %d\n", __func__, ah->opmode);
2163 2164
		return;
		break;
2165 2166
	}

2167 2168 2169
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2170

S
Sujith 已提交
2171 2172
	REGWRITE_BUFFER_FLUSH(ah);

2173 2174
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
2175
EXPORT_SYMBOL(ath9k_hw_beaconinit);
2176

2177
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
2178
				    const struct ath9k_beacon_state *bs)
2179 2180
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
2181
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2182
	struct ath_common *common = ath9k_hw_common(ah);
2183

S
Sujith 已提交
2184 2185
	ENABLE_REGWRITE_BUFFER(ah);

2186 2187 2188
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
	REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
2189

S
Sujith 已提交
2190 2191
	REGWRITE_BUFFER_FLUSH(ah);

2192 2193 2194
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

2195
	beaconintval = bs->bs_intval;
2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

2209 2210 2211 2212
	ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
2213

S
Sujith 已提交
2214 2215
	ENABLE_REGWRITE_BUFFER(ah);

2216 2217
	REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
	REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
2218

S
Sujith 已提交
2219 2220 2221
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
2222

S
Sujith 已提交
2223 2224 2225 2226
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2227

S
Sujith 已提交
2228 2229
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2230

2231 2232
	REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
	REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
2233

S
Sujith 已提交
2234 2235
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
2236 2237 2238
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2239

2240 2241
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2242
}
2243
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2244

S
Sujith 已提交
2245 2246 2247 2248
/*******************/
/* HW Capabilities */
/*******************/

2249 2250 2251 2252 2253 2254 2255 2256 2257
static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
{
	eeprom_chainmask &= chip_chainmask;
	if (eeprom_chainmask)
		return eeprom_chainmask;
	else
		return chip_chainmask;
}

Z
Zefir Kurtisi 已提交
2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274
/**
 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
 * @ah: the atheros hardware data structure
 *
 * We enable DFS support upstream on chipsets which have passed a series
 * of tests. The testing requirements are going to be documented. Desired
 * test requirements are documented at:
 *
 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
 *
 * Once a new chipset gets properly tested an individual commit can be used
 * to document the testing for DFS for that chipset.
 */
static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
{

	switch (ah->hw_version.macVersion) {
2275 2276
	/* for temporary testing DFS with 9280 */
	case AR_SREV_VERSION_9280:
Z
Zefir Kurtisi 已提交
2277 2278
	/* AR9580 will likely be our first target to get testing on */
	case AR_SREV_VERSION_9580:
2279
		return true;
Z
Zefir Kurtisi 已提交
2280 2281 2282 2283 2284
	default:
		return false;
	}
}

2285
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2286
{
2287
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2288
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2289
	struct ath_common *common = ath9k_hw_common(ah);
2290
	unsigned int chip_chainmask;
2291

2292
	u16 eeval;
2293
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
2294

S
Sujith 已提交
2295
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2296
	regulatory->current_rd = eeval;
2297

2298
	if (ah->opmode != NL80211_IFTYPE_AP &&
2299
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2300 2301 2302 2303 2304
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
2305 2306
		ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
			regulatory->current_rd);
S
Sujith 已提交
2307
	}
2308

S
Sujith 已提交
2309
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2310
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
2311 2312
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
2313 2314 2315
		return -EINVAL;
	}

2316 2317
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
2318

2319 2320
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
2321

2322 2323 2324 2325
	if (AR_SREV_9485(ah) ||
	    AR_SREV_9285(ah) ||
	    AR_SREV_9330(ah) ||
	    AR_SREV_9565(ah))
2326
		chip_chainmask = 1;
2327 2328
	else if (AR_SREV_9462(ah))
		chip_chainmask = 3;
2329 2330 2331 2332 2333 2334 2335
	else if (!AR_SREV_9280_20_OR_LATER(ah))
		chip_chainmask = 7;
	else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
		chip_chainmask = 3;
	else
		chip_chainmask = 7;

S
Sujith 已提交
2336
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2337 2338 2339 2340
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2341
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2342 2343 2344
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2345
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
2346 2347
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
2348
	else
2349
		/* Use rx_chainmask from EEPROM. */
2350
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2351

2352 2353
	pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
	pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
2354 2355
	ah->txchainmask = pCap->tx_chainmask;
	ah->rxchainmask = pCap->rx_chainmask;
2356

2357
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2358

2359 2360 2361 2362
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

2363 2364
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

2365
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
S
Sujith 已提交
2366 2367 2368
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2369

2370 2371
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
2372 2373
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
2374 2375 2376 2377
	else if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->num_gpio_pins = AR9300_NUM_GPIO;
	else if (AR_SREV_9287_11_OR_LATER(ah))
		pCap->num_gpio_pins = AR9287_NUM_GPIO;
2378
	else if (AR_SREV_9285_12_OR_LATER(ah))
2379
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
2380
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
2381 2382 2383
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2384

2385
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
S
Sujith 已提交
2386
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
2387
	else
S
Sujith 已提交
2388
		pCap->rts_aggr_limit = (8 * 1024);
2389

J
Johannes Berg 已提交
2390
#ifdef CONFIG_ATH9K_RFKILL
2391 2392 2393 2394 2395 2396
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2397 2398

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2399
	}
S
Sujith 已提交
2400
#endif
2401
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
2402 2403 2404
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2405

2406
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2407 2408 2409
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2410

2411
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2412
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
2413
		if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
2414 2415
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

2416 2417 2418
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2419
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2420
		pCap->txs_len = sizeof(struct ar9003_txs);
2421 2422
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2423
		if (AR_SREV_9280_20(ah))
2424
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2425
	}
2426

2427 2428 2429
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2430 2431 2432
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

2433
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
2434 2435
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2436
	if (AR_SREV_9285(ah)) {
2437 2438 2439
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2440
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
2441
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2442 2443
				ath_info(common, "Enable LNA combining\n");
			}
2444
		}
2445 2446
	}

2447 2448 2449 2450 2451
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}

2452
	if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
2453
		ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2454
		if ((ant_div_ctl1 >> 0x6) == 0x3) {
2455
			pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2456 2457
			ath_info(common, "Enable LNA combining\n");
		}
2458
	}
2459

Z
Zefir Kurtisi 已提交
2460 2461 2462
	if (ath9k_hw_dfs_tested(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_DFS;

2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2475
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2476 2477 2478
		if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
			pCap->hw_caps |= ATH9K_HW_CAP_MCI;

2479
		if (AR_SREV_9462_20_OR_LATER(ah))
2480 2481 2482
			pCap->hw_caps |= ATH9K_HW_CAP_RTT;
	}

2483 2484
	if (AR_SREV_9462(ah))
		pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
2485

S
Sujith Manoharan 已提交
2486 2487 2488 2489
	if (AR_SREV_9300_20_OR_LATER(ah) &&
	    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;

2490
	return 0;
2491 2492
}

S
Sujith 已提交
2493 2494 2495
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2496

2497
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2498 2499 2500 2501
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2502

S
Sujith 已提交
2503 2504 2505 2506 2507 2508
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2509

S
Sujith 已提交
2510
	gpio_shift = (gpio % 6) * 5;
2511

S
Sujith 已提交
2512 2513 2514 2515
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2516
	} else {
S
Sujith 已提交
2517 2518 2519 2520 2521
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2522 2523 2524
	}
}

2525
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2526
{
S
Sujith 已提交
2527
	u32 gpio_shift;
2528

2529
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2530

S
Sujith 已提交
2531 2532 2533 2534 2535 2536 2537
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2538

S
Sujith 已提交
2539
	gpio_shift = gpio << 1;
S
Sujith 已提交
2540 2541 2542 2543
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2544
}
2545
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2546

2547
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2548
{
2549 2550 2551
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2552
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2553
		return 0xffffffff;
2554

S
Sujith 已提交
2555 2556 2557 2558 2559
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2560 2561
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2562
	else if (AR_SREV_9271(ah))
2563
		return MS_REG_READ(AR9271, gpio) != 0;
2564
	else if (AR_SREV_9287_11_OR_LATER(ah))
2565
		return MS_REG_READ(AR9287, gpio) != 0;
2566
	else if (AR_SREV_9285_12_OR_LATER(ah))
2567
		return MS_REG_READ(AR9285, gpio) != 0;
2568
	else if (AR_SREV_9280_20_OR_LATER(ah))
2569 2570 2571
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2572
}
2573
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2574

2575
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2576
			 u32 ah_signal_type)
2577
{
S
Sujith 已提交
2578
	u32 gpio_shift;
2579

S
Sujith 已提交
2580 2581 2582 2583 2584 2585 2586
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2587

S
Sujith 已提交
2588
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2589 2590 2591 2592 2593
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2594
}
2595
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2596

2597
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2598
{
S
Sujith 已提交
2599 2600 2601 2602 2603 2604 2605
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2606 2607 2608
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2609 2610
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2611
}
2612
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2613

2614
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2615
{
S
Sujith 已提交
2616
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2617
}
2618
EXPORT_SYMBOL(ath9k_hw_setantenna);
2619

S
Sujith 已提交
2620 2621 2622 2623
/*********************/
/* General Operation */
/*********************/

2624
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2625
{
S
Sujith 已提交
2626 2627
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2628

S
Sujith 已提交
2629 2630 2631 2632
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2633

S
Sujith 已提交
2634
	return bits;
2635
}
2636
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2637

2638
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2639
{
S
Sujith 已提交
2640
	u32 phybits;
2641

S
Sujith 已提交
2642 2643
	ENABLE_REGWRITE_BUFFER(ah);

2644
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
2645 2646
		bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;

S
Sujith 已提交
2647 2648
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2649 2650 2651 2652 2653 2654
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2655

S
Sujith 已提交
2656
	if (phybits)
2657
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2658
	else
2659
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2660 2661

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2662
}
2663
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2664

2665
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2666
{
2667 2668 2669
	if (ath9k_hw_mci_is_enabled(ah))
		ar9003_mci_bt_gain_ctrl(ah);

2670 2671 2672 2673
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
2674
	ah->htc_reset_init = true;
2675
	return true;
S
Sujith 已提交
2676
}
2677
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2678

2679
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2680
{
2681
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2682
		return false;
2683

2684 2685 2686 2687 2688
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2689
}
2690
EXPORT_SYMBOL(ath9k_hw_disable);
2691

2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703
static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
{
	enum eeprom_param gain_param;

	if (IS_CHAN_2GHZ(chan))
		gain_param = EEP_ANTENNA_GAIN_2G;
	else
		gain_param = EEP_ANTENNA_GAIN_5G;

	return ah->eep_ops->get_eeprom(ah, gain_param);
}

2704 2705
void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
			    bool test)
2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725
{
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
	struct ieee80211_channel *channel;
	int chan_pwr, new_pwr, max_gain;
	int ant_gain, ant_reduction = 0;

	if (!chan)
		return;

	channel = chan->chan;
	chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
	new_pwr = min_t(int, chan_pwr, reg->power_limit);
	max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;

	ant_gain = get_antenna_gain(ah, chan);
	if (ant_gain > max_gain)
		ant_reduction = ant_gain - max_gain;

	ah->eep_ops->set_txpower(ah, chan,
				 ath9k_regd_get_ctl(reg, chan),
2726
				 ant_reduction, new_pwr, test);
2727 2728
}

2729
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2730
{
2731
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2732
	struct ath9k_channel *chan = ah->curchan;
2733
	struct ieee80211_channel *channel = chan->chan;
2734

D
Dan Carpenter 已提交
2735
	reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
2736
	if (test)
2737
		channel->max_power = MAX_RATE_POWER / 2;
2738

2739
	ath9k_hw_apply_txpower(ah, chan, test);
2740

2741 2742
	if (test)
		channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
2743
}
2744
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2745

2746
void ath9k_hw_setopmode(struct ath_hw *ah)
2747
{
2748
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2749
}
2750
EXPORT_SYMBOL(ath9k_hw_setopmode);
2751

2752
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2753
{
S
Sujith 已提交
2754 2755
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2756
}
2757
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2758

2759
void ath9k_hw_write_associd(struct ath_hw *ah)
2760
{
2761 2762 2763 2764 2765
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2766
}
2767
EXPORT_SYMBOL(ath9k_hw_write_associd);
2768

2769 2770
#define ATH9K_MAX_TSF_READ 10

2771
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2772
{
2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2784

2785
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2786

2787
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2788
}
2789
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2790

2791
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2792 2793
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2794
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2795
}
2796
EXPORT_SYMBOL(ath9k_hw_settsf64);
2797

2798
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2799
{
2800 2801
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2802
		ath_dbg(ath9k_hw_common(ah), RESET,
J
Joe Perches 已提交
2803
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2804

S
Sujith 已提交
2805 2806
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2807
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2808

2809
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
S
Sujith 已提交
2810
{
2811
	if (set)
2812
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2813
	else
2814
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2815
}
2816
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2817

2818
void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
S
Sujith 已提交
2819 2820 2821
{
	u32 macmode;

2822
	if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2823 2824 2825
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2826

S
Sujith 已提交
2827
	REG_WRITE(ah, AR_2040_MODE, macmode);
2828
}
2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

2861
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2862 2863 2864
{
	return REG_READ(ah, AR_TSF_L32);
}
2865
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2866 2867 2868 2869 2870 2871 2872 2873 2874 2875

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

2876 2877 2878 2879
	if ((timer_index < AR_FIRST_NDP_TIMER) ||
		(timer_index >= ATH_MAX_GEN_TIMER))
		return NULL;

2880
	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2881
	if (timer == NULL)
2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892
		return NULL;

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2893
EXPORT_SYMBOL(ath_gen_timer_alloc);
2894

2895 2896
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
2897
			      u32 timer_next,
2898
			      u32 timer_period)
2899 2900
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2901
	u32 mask = 0;
2902

2903
	timer_table->timer_mask |= BIT(timer->index);
2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

2915
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2916
		/*
2917
		 * Starting from AR9462, each generic timer can select which tsf
2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928
		 * to use. But we still follow the old rule, 0 - 7 use tsf and
		 * 8 - 15  use tsf2.
		 */
		if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
		else
			REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
	}

2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941
	if (timer->trigger)
		mask |= SM(AR_GENTMR_BIT(timer->index),
			   AR_IMR_S5_GENTIMER_TRIG);
	if (timer->overflow)
		mask |= SM(AR_GENTMR_BIT(timer->index),
			   AR_IMR_S5_GENTIMER_THRESH);

	REG_SET_BIT(ah, AR_IMR_S5, mask);

	if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
		ah->imask |= ATH9K_INT_GENTIMER;
		ath9k_hw_set_interrupts(ah);
	}
2942
}
2943
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2944

2945
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2946 2947 2948 2949 2950 2951 2952
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

2953 2954 2955 2956 2957 2958 2959 2960 2961 2962
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
		/*
		 * Need to switch back to TSF if it was using TSF2.
		 */
		if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				    (1 << timer->index));
		}
	}

2963 2964 2965 2966 2967
	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

2968 2969 2970 2971 2972 2973
	timer_table->timer_mask &= ~BIT(timer->index);

	if (timer_table->timer_mask == 0) {
		ah->imask &= ~ATH9K_INT_GENTIMER;
		ath9k_hw_set_interrupts(ah);
	}
2974
}
2975
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2976 2977 2978 2979 2980 2981 2982 2983 2984

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2985
EXPORT_SYMBOL(ath_gen_timer_free);
2986 2987 2988 2989 2990 2991 2992 2993

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2994 2995
	unsigned long trigger_mask, thresh_mask;
	unsigned int index;
2996 2997 2998 2999

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
3000 3001
	trigger_mask &= timer_table->timer_mask;
	thresh_mask &= timer_table->timer_mask;
3002

3003
	for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
3004
		timer = timer_table->timers[index];
3005 3006 3007 3008
		if (!timer)
		    continue;
		if (!timer->overflow)
		    continue;
3009 3010

		trigger_mask &= ~BIT(index);
3011 3012 3013
		timer->overflow(timer->arg);
	}

3014
	for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
3015
		timer = timer_table->timers[index];
3016 3017 3018 3019
		if (!timer)
		    continue;
		if (!timer->trigger)
		    continue;
3020 3021 3022
		timer->trigger(timer->arg);
	}
}
3023
EXPORT_SYMBOL(ath_gen_timer_isr);
3024

3025 3026 3027 3028
/********/
/* HTC  */
/********/

3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3041 3042
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3043
	{ AR_SREV_VERSION_9300,         "9300" },
3044
	{ AR_SREV_VERSION_9330,         "9330" },
3045
	{ AR_SREV_VERSION_9340,		"9340" },
3046
	{ AR_SREV_VERSION_9485,         "9485" },
3047
	{ AR_SREV_VERSION_9462,         "9462" },
3048
	{ AR_SREV_VERSION_9550,         "9550" },
3049
	{ AR_SREV_VERSION_9565,         "9565" },
3050
	{ AR_SREV_VERSION_9531,         "9531" },
3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3068
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3085
static const char *ath9k_hw_rf_name(u16 rf_version)
3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3097 3098 3099 3100 3101 3102

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
3103
	if (AR_SREV_9280_20_OR_LATER(ah)) {
3104 3105 3106 3107
		used = scnprintf(hw_name, len,
				 "Atheros AR%s Rev:%x",
				 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
				 ah->hw_version.macRev);
3108 3109
	}
	else {
3110 3111 3112 3113 3114 3115 3116
		used = scnprintf(hw_name, len,
				 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
				 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
				 ah->hw_version.macRev,
				 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
						  & AR_RADIO_SREV_MAJOR)),
				 ah->hw_version.phyRev);
3117 3118 3119 3120 3121
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);