i915_drv.h 45.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33 34
#include <uapi/drm/i915_drm.h>

35
#include <linux/pm_qos.h>
36

J
Jani Nikula 已提交
37
#include <drm/drm_connector.h>
38
#include <drm/ttm/ttm_device.h>
39

40
#include "display/intel_bios.h"
41
#include "display/intel_cdclk.h"
42 43
#include "display/intel_display.h"
#include "display/intel_display_power.h"
44
#include "display/intel_dmc.h"
45
#include "display/intel_dpll_mgr.h"
46
#include "display/intel_dsb.h"
47
#include "display/intel_fbc.h"
48
#include "display/intel_frontbuffer.h"
49
#include "display/intel_global_state.h"
50
#include "display/intel_gmbus.h"
51 52
#include "display/intel_opregion.h"

53
#include "gem/i915_gem_context_types.h"
54
#include "gem/i915_gem_lmem.h"
55
#include "gem/i915_gem_shrinker.h"
56 57
#include "gem/i915_gem_stolen.h"

58
#include "gt/intel_engine.h"
59
#include "gt/intel_gt_types.h"
60
#include "gt/intel_region_lmem.h"
61
#include "gt/intel_workarounds.h"
62
#include "gt/uc/intel_uc.h"
63

64 65 66 67 68 69
#include "i915_gem.h"
#include "i915_gpu_error.h"
#include "i915_params.h"
#include "i915_perf_types.h"
#include "i915_scheduler.h"
#include "i915_utils.h"
70
#include "intel_device_info.h"
71
#include "intel_memory_region.h"
72
#include "intel_pch.h"
J
Jani Nikula 已提交
73
#include "intel_pm_types.h"
74
#include "intel_runtime_pm.h"
75
#include "intel_step.h"
76
#include "intel_uncore.h"
77
#include "intel_wopcm.h"
78

79
struct dpll;
80
struct drm_i915_clock_gating_funcs;
81 82 83 84 85 86 87 88
struct drm_i915_gem_object;
struct drm_i915_private;
struct intel_atomic_state;
struct intel_audio_funcs;
struct intel_cdclk_config;
struct intel_cdclk_funcs;
struct intel_cdclk_state;
struct intel_cdclk_vals;
89
struct intel_color_funcs;
90 91 92
struct intel_connector;
struct intel_crtc;
struct intel_dp;
93
struct intel_dpll_funcs;
94 95
struct intel_encoder;
struct intel_fbdev;
96
struct intel_fdi_funcs;
97
struct intel_gmbus;
98
struct intel_hotplug_funcs;
99 100 101 102 103
struct intel_initial_plane_config;
struct intel_limit;
struct intel_overlay;
struct intel_overlay_error_state;
struct vlv_s0ix_state;
104

105 106
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
107

108
struct i915_hotplug {
109
	struct delayed_work hotplug_work;
110

111 112
	const u32 *hpd, *pch_hpd;

113 114 115 116 117 118 119 120 121 122
	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
123
	u32 retry_bits;
124 125 126 127 128 129
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

130 131 132
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
133
	unsigned int hpd_storm_threshold;
134 135
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
136

137 138 139 140 141 142 143 144 145 146
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

147 148 149 150 151 152
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
153

154
struct sdvo_device_mapping {
C
Chris Wilson 已提交
155
	u8 initialized;
156 157 158
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
159
	u8 i2c_pin;
160
	u8 ddc_pin;
161 162
};

163 164 165 166
/* functions used for watermark calcs for display. */
struct drm_i915_wm_disp_funcs {
	/* update_wm is for legacy wm management */
	void (*update_wm)(struct drm_i915_private *dev_priv);
167 168 169 170
	int (*compute_pipe_wm)(struct intel_atomic_state *state,
			       struct intel_crtc *crtc);
	int (*compute_intermediate_wm)(struct intel_atomic_state *state,
				       struct intel_crtc *crtc);
171
	void (*initial_watermarks)(struct intel_atomic_state *state,
172
				   struct intel_crtc *crtc);
173
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
174
					 struct intel_crtc *crtc);
175
	void (*optimize_watermarks)(struct intel_atomic_state *state,
176
				    struct intel_crtc *crtc);
177
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
178 179
};

180
struct drm_i915_display_funcs {
181 182 183
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
184
				struct intel_crtc_state *);
185 186
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
187 188 189 190
	void (*crtc_enable)(struct intel_atomic_state *state,
			    struct intel_crtc *crtc);
	void (*crtc_disable)(struct intel_atomic_state *state,
			     struct intel_crtc *crtc);
191
	void (*commit_modeset_enables)(struct intel_atomic_state *state);
192 193
};

194 195
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

196 197 198 199
enum drrs_type {
	DRRS_TYPE_NONE,
	DRRS_TYPE_STATIC,
	DRRS_TYPE_SEAMLESS,
200 201
};

202
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
203
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
204
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
205
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
206
#define QUIRK_INCREASE_T12_DELAY (1<<6)
207
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
208
#define QUIRK_NO_PPS_BACKLIGHT_POWER_HOOK (1<<8)
209

210
struct i915_suspend_saved_registers {
211
	u32 saveDSPARB;
J
Jesse Barnes 已提交
212 213
	u32 saveSWF0[16];
	u32 saveSWF1[16];
214
	u32 saveSWF3[3];
215
	u16 saveGCDGMBUS;
216
};
217

218
#define MAX_L3_SLICES 2
219
struct intel_l3_parity {
220
	u32 *remap_info[MAX_L3_SLICES];
221
	struct work_struct error_work;
222
	int which_slice;
223 224
};

225
struct i915_gem_mm {
226 227 228 229 230 231 232
	/*
	 * Shortcut for the stolen region. This points to either
	 * INTEL_REGION_STOLEN_SMEM for integrated platforms, or
	 * INTEL_REGION_STOLEN_LMEM for discrete, or NULL if the device doesn't
	 * support stolen.
	 */
	struct intel_memory_region *stolen_region;
233 234
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
235 236 237 238
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

239 240 241
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

242
	/**
243
	 * List of objects which are purgeable.
244
	 */
245 246
	struct list_head purge_list;

247
	/**
248
	 * List of objects which have allocated pages and are shrinkable.
249
	 */
250
	struct list_head shrink_list;
251

252 253 254 255
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
256
	struct delayed_work free_work;
257 258 259 260 261
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
262

M
Matthew Auld 已提交
263 264 265 266 267
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

268 269
	struct intel_memory_region *regions[INTEL_REGION_UNKNOWN];

270
	struct notifier_block oom_notifier;
271
	struct notifier_block vmap_notifier;
272
	struct shrinker shrinker;
273

274
#ifdef CONFIG_MMU_NOTIFIER
275
	/**
276 277
	 * notifier_lock for mmu notifiers, memory may not be allocated
	 * while holding this lock.
278
	 */
279
	rwlock_t notifier_lock;
280
#endif
281

282 283 284
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
285 286
};

287 288
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

289 290 291 292 293 294 295 296 297
unsigned long i915_fence_context_timeout(const struct drm_i915_private *i915,
					 u64 context);

static inline unsigned long
i915_fence_timeout(const struct drm_i915_private *i915)
{
	return i915_fence_context_timeout(i915, U64_MAX);
}

298 299 300
/* Amount of SAGV/QGV points, BSpec precisely defines this */
#define I915_NUM_QGV_POINTS 8

301 302
#define HAS_HW_SAGV_WM(i915) (DISPLAY_VER(i915) >= 13 && !IS_DGFX(i915))

303 304 305
/* Amount of PSF GV points, BSpec precisely defines this */
#define I915_NUM_PSF_GV_POINTS 3

306
struct intel_vbt_data {
307 308 309
	/* bdb version */
	u16 version;

310 311 312 313 314 315 316 317
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
318
	unsigned int int_lvds_support:1;
319 320
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
321
	unsigned int panel_type:4;
322 323
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
324
	enum drm_panel_orientation orientation;
325

326 327 328
	bool override_afc_startup;
	u8 override_afc_startup_val;

329
	enum drrs_type drrs_type;
330

331 332 333 334 335 336 337
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
		int bpp;
		struct edp_power_seq pps;
338 339 340
		u8 drrs_msa_timing_delay;
		bool low_vswing;
		bool initialized;
341
		bool hobl;
342
	} edp;
343

R
Rodrigo Vivi 已提交
344
	struct {
345
		bool enable;
R
Rodrigo Vivi 已提交
346 347 348
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
349 350
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
351
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
352 353
	} psr;

354 355
	struct {
		u16 pwm_freq_hz;
356
		u16 brightness_precision_bits;
357
		bool present;
358
		bool active_low_pwm;
359
		u8 min_brightness;	/* min_brightness/255 of max */
360
		u8 controller;		/* brightness controller number */
361
		enum intel_backlight_type type;
362 363
	} backlight;

364 365 366
	/* MIPI DSI */
	struct {
		u16 panel_id;
367 368
		struct mipi_config *config;
		struct mipi_pps_data *pps;
369 370
		u16 bl_ports;
		u16 cabc_ports;
371 372 373
		u8 seq_version;
		u32 size;
		u8 *data;
374
		const u8 *sequence[MIPI_SEQ_MAX];
375
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
376
		enum drm_panel_orientation orientation;
377 378
	} dsi;

379 380
	int crt_ddc_pin;

381
	struct list_head display_devices;
382
	struct list_head bdb_blocks;
383

384
	struct intel_bios_encoder_data *ports[I915_MAX_PORTS]; /* Non-NULL if port present. */
385
	struct sdvo_device_mapping sdvo_mappings[2];
386 387
};

388
struct i915_frontbuffer_tracking {
389
	spinlock_t lock;
390 391 392 393 394 395 396 397 398

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

399
struct i915_virtual_gpu {
400
	struct mutex lock; /* serialises sending of g2v_notify command pkts */
401
	bool active;
402
	u32 caps;
403 404
};

405 406
struct i915_selftest_stash {
	atomic_t counter;
407
	struct ida mock_region_instances;
408 409
};

410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432
/* intel_audio.c private */
struct intel_audio_private {
	/* Display internal audio functions */
	const struct intel_audio_funcs *funcs;

	/* hda/i915 audio component */
	struct i915_audio_component *component;
	bool component_registered;
	/* mutex for audio/video sync */
	struct mutex mutex;
	int power_refcount;
	u32 freq_cntrl;

	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *encoder_map[I915_MAX_PIPES];

	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int irq;
	} lpe;
};

433
struct drm_i915_private {
434 435
	struct drm_device drm;

436 437 438
	/* FIXME: Device release actions should all be moved to drmm_ */
	bool do_release;

439 440 441
	/* i915 device parameters */
	struct i915_params params;

442
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
443
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
444
	struct intel_driver_caps caps;
445

446 447 448
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
449
	 * backed by stolen memory. Note that stolen_usable_size tells us
450 451 452 453
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
454 455 456 457
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
458

459 460 461 462 463 464 465 466 467
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
468
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
469

470
	struct intel_uncore uncore;
471
	struct intel_uncore_mmio_debug mmio_debug;
472

473 474
	struct i915_virtual_gpu vgpu;

475
	struct intel_gvt *gvt;
476

477 478
	struct intel_wopcm wopcm;

479
	struct intel_dmc dmc;
480

481
	struct intel_gmbus *gmbus[GMBUS_NUM_PINS];
482

483 484 485 486 487
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
488 489
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
490
	 */
491
	u32 gpio_mmio_base;
492

493
	/* MMIO base address for MIPI regs */
494
	u32 mipi_mmio_base;
495

496
	u32 pps_mmio_base;
497

498 499
	wait_queue_head_t gmbus_wait_queue;

500
	struct pci_dev *bridge_dev;
501 502

	struct rb_root uabi_engines;
503 504 505 506 507 508

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

509 510
	bool display_irqs_enabled;

V
Ville Syrjälä 已提交
511 512
	/* Sideband mailbox protection */
	struct mutex sb_lock;
513
	struct pm_qos_request sb_qos;
514 515

	/** Cached value of IMR to avoid reads in updating the bitfield */
516 517 518 519
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
520
	u32 pipestat_irq_mask[I915_MAX_PIPES];
521

522
	struct i915_hotplug hotplug;
523
	struct intel_fbc *fbc[I915_MAX_FBCS];
524
	struct intel_opregion opregion;
525
	struct intel_vbt_data vbt;
526

527 528
	bool preserve_bios_swizzle;

529 530 531
	/* overlay */
	struct intel_overlay *overlay;

532
	/* backlight registers and fields in struct intel_panel */
533
	struct mutex backlight_lock;
534

V
Ville Syrjälä 已提交
535 536 537
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

538
	unsigned int fsb_freq, mem_freq, is_ddr3;
539
	unsigned int skl_preferred_vco_freq;
540
	unsigned int max_cdclk_freq;
541

M
Mika Kahola 已提交
542
	unsigned int max_dotclk_freq;
543
	unsigned int hpll_freq;
544
	unsigned int fdi_pll_freq;
545
	unsigned int czclk_freq;
546

547
	struct {
548 549
		/* The current hardware cdclk configuration */
		struct intel_cdclk_config hw;
550

551 552
		/* cdclk, divider, and ratio table from bspec */
		const struct intel_cdclk_vals *table;
553 554

		struct intel_global_obj obj;
555
	} cdclk;
556

557 558 559 560 561 562 563
	struct {
		/* The current hardware dbuf configuration */
		u8 enabled_slices;

		struct intel_global_obj obj;
	} dbuf;

564 565 566 567 568 569 570
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
571 572
	struct workqueue_struct *wq;

573 574
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;
575 576
	/* unbound hipri wq for page flips/plane updates */
	struct workqueue_struct *flip_wq;
577

578
	/* pm private clock gating functions */
579
	const struct drm_i915_clock_gating_funcs *clock_gating_funcs;
580

581
	/* pm display functions */
582
	const struct drm_i915_wm_disp_funcs *wm_disp;
583

584
	/* irq display functions */
585
	const struct intel_hotplug_funcs *hotplug_funcs;
586

587
	/* fdi display functions */
588
	const struct intel_fdi_funcs *fdi_funcs;
589

590
	/* display pll funcs */
591
	const struct intel_dpll_funcs *dpll_funcs;
592

593
	/* Display functions */
594
	const struct drm_i915_display_funcs *display;
595

596
	/* Display internal color functions */
597
	const struct intel_color_funcs *color_funcs;
598

599
	/* Display CDCLK functions */
600
	const struct intel_cdclk_funcs *cdclk_funcs;
601

602 603
	/* PCH chipset type */
	enum intel_pch pch_type;
604
	unsigned short pch_id;
605 606 607

	unsigned long quirks;

608
	struct drm_atomic_state *modeset_restore_state;
609
	struct drm_modeset_acquire_ctx reset_ctx;
610

611
	struct i915_gem_mm mm;
612 613 614

	/* Kernel Modesetting */

615 616 617 618 619
	/**
	 * dpll and cdclk state is protected by connection_mutex
	 * dpll.lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms plls
	 * share registers.
620
	 */
621 622 623 624 625 626
	struct {
		struct mutex lock;

		int num_shared_dpll;
		struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
		const struct intel_dpll_mgr *mgr;
627 628 629 630 631

		struct {
			int nssc;
			int ssc;
		} ref_clks;
632
	} dpll;
633

634 635
	struct list_head global_obj_list;

636 637
	struct i915_frontbuffer_tracking fb_tracking;

638 639 640 641 642
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

643
	bool mchbar_need_disable;
644

645 646
	struct intel_l3_parity l3_parity;

M
Matt Roper 已提交
647 648 649 650 651 652 653 654
	/*
	 * HTI (aka HDPORT) state read during initial hw readout.  Most
	 * platforms don't have HTI, so this will just stay 0.  Those that do
	 * will use this later to figure out which PLLs and PHYs are unavailable
	 * for driver usage.
	 */
	u32 hti_state;

655 656 657 658 659
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
660

661
	struct i915_power_domains power_domains;
662

663
	struct i915_gpu_error gpu_error;
664

665 666
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
667
	struct work_struct fbdev_suspend_work;
668 669

	struct drm_property *broadcast_rgb_property;
670
	struct drm_property *force_audio_property;
671

672
	u32 fdi_rx_config;
673

674
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
675
	u32 chv_phy_control;
676 677 678 679 680 681
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
682
	u32 bxt_phy_grc;
683

684
	u32 suspend_count;
685
	struct i915_suspend_saved_registers regfile;
686
	struct vlv_s0ix_state *vlv_s0ix_state;
687

688
	enum {
689 690 691 692 693
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
694

695 696
	u32 sagv_block_time_us;

697 698 699 700 701 702 703
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
704
		u16 pri_latency[5];
705
		/* sprite */
706
		u16 spr_latency[5];
707
		/* cursor */
708
		u16 cur_latency[5];
709 710 711 712 713
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
714
		u16 skl_latency[8];
715 716

		/* current hardware state */
717 718
		union {
			struct ilk_wm_values hw;
719
			struct vlv_wm_values vlv;
720
			struct g4x_wm_values g4x;
721
		};
722

723
		u8 max_level;
724 725 726 727

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
728
		 * crtc_state->wm.need_postvbl_update.
729 730
		 */
		struct mutex wm_mutex;
731 732
	} wm;

733
	struct dram_info {
734
		bool wm_lv_0_adjust_needed;
735
		u8 num_channels;
736
		bool symmetric_memory;
V
Ville Syrjälä 已提交
737 738 739 740 741
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
742 743 744
			INTEL_DRAM_LPDDR4,
			INTEL_DRAM_DDR5,
			INTEL_DRAM_LPDDR5,
V
Ville Syrjälä 已提交
745
		} type;
746
		u8 num_qgv_points;
747
		u8 num_psf_gv_points;
748 749
	} dram_info;

750
	struct intel_bw_info {
751 752
		/* for each QGV point */
		unsigned int deratedbw[I915_NUM_QGV_POINTS];
753 754
		/* for each PSF GV point */
		unsigned int psf_bw[I915_NUM_PSF_GV_POINTS];
755
		u8 num_qgv_points;
756
		u8 num_psf_gv_points;
757
		u8 num_planes;
758 759
	} max_bw[6];

760
	struct intel_global_obj bw_obj;
761

762
	struct intel_runtime_pm runtime_pm;
763

764
	struct i915_perf perf;
765

766
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
767
	struct intel_gt gt0;
768 769

	struct {
770 771 772 773
		struct i915_gem_contexts {
			spinlock_t lock; /* locks list */
			struct list_head list;
		} contexts;
774 775 776 777 778 779 780 781 782 783

		/*
		 * We replace the local file with a global mappings as the
		 * backing storage for the mmap is on the device and not
		 * on the struct file, and we do not want to prolong the
		 * lifetime of the local fd. To minimise the number of
		 * anonymous inodes we create, we use a global singleton to
		 * share the global mapping.
		 */
		struct file *mmap_singleton;
784
	} gem;
785

786 787 788
	/* Window2 specifies time required to program DSB (Window2) in number of scan lines */
	u8 window2_delay;

789 790
	u8 pch_ssc_use;

791 792
	/* For i915gm/i945gm vblank irq workaround */
	u8 vblank_enabled;
793

794 795
	bool irq_enabled;

796 797 798 799 800 801 802 803 804 805
	union {
		/* perform PHY state sanity checks? */
		bool chv_phy_assert[2];

		/*
		 * DG2: Mask of PHYs that were not calibrated by the firmware
		 * and should not be used.
		 */
		u8 snps_phy_failed_calibration;
	};
806

M
Mahesh Kumar 已提交
807 808
	bool ipc_enabled;

809
	struct intel_audio_private audio;
810

811 812
	struct i915_pmu pmu;

813 814 815 816 817 818
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

819 820 821
	/* The TTM device structure. */
	struct ttm_device bdev;

822 823
	I915_SELFTEST_DECLARE(struct i915_selftest_stash selftest;)

824 825 826 827
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
828
};
L
Linus Torvalds 已提交
829

830 831
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
832
	return container_of(dev, struct drm_i915_private, drm);
833 834
}

835
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
836
{
837 838 839 840 841 842
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
843 844
}

845 846
static inline struct intel_gt *to_gt(struct drm_i915_private *i915)
{
847
	return &i915->gt0;
848 849
}

850
/* Simple iterator over all initialised engines */
851 852 853 854 855
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
856 857

/* Iterator over subset of engines selected by mask */
858
#define for_each_engine_masked(engine__, gt__, mask__, tmp__) \
859
	for ((tmp__) = (mask__) & (gt__)->info.engine_mask; \
860
	     (tmp__) ? \
861
	     ((engine__) = (gt__)->engine[__mask_next_bit(tmp__)]), 1 : \
862
	     0;)
863

864 865 866 867 868 869 870 871
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

872 873 874 875 876
#define for_each_uabi_class_engine(engine__, class__, i915__) \
	for ((engine__) = intel_engine_lookup_user((i915__), (class__), 0); \
	     (engine__) && (engine__)->uabi_class == (class__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

877
#define I915_GTT_OFFSET_NONE ((u32)-1)
878

879 880
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
881
 * considered to be the frontbuffer for the given plane interface-wise. This
882 883 884 885 886
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
887
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
888 889 890 891 892
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
893
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
894
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
895
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
896 897
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
898

899
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
900
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
901
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
902

903
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
904

905
#define IP_VER(ver, rel)		((ver) << 8 | (rel))
906

907 908 909
#define GRAPHICS_VER(i915)		(INTEL_INFO(i915)->graphics.ver)
#define GRAPHICS_VER_FULL(i915)		IP_VER(INTEL_INFO(i915)->graphics.ver, \
					       INTEL_INFO(i915)->graphics.rel)
910 911 912
#define IS_GRAPHICS_VER(i915, from, until) \
	(GRAPHICS_VER(i915) >= (from) && GRAPHICS_VER(i915) <= (until))

913
#define MEDIA_VER(i915)			(INTEL_INFO(i915)->media.ver)
914
#define MEDIA_VER_FULL(i915)		IP_VER(INTEL_INFO(i915)->media.ver, \
915
					       INTEL_INFO(i915)->media.rel)
916 917 918
#define IS_MEDIA_VER(i915, from, until) \
	(MEDIA_VER(i915) >= (from) && MEDIA_VER(i915) <= (until))

919
#define DISPLAY_VER(i915)	(INTEL_INFO(i915)->display.ver)
920
#define IS_DISPLAY_VER(i915, from, until) \
921 922
	(DISPLAY_VER(i915) >= (from) && DISPLAY_VER(i915) <= (until))

923
#define INTEL_REVID(dev_priv)	(to_pci_dev((dev_priv)->drm.dev)->revision)
924

925 926
#define HAS_DSB(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dsb)

927
#define INTEL_DISPLAY_STEP(__i915) (RUNTIME_INFO(__i915)->step.display_step)
928
#define INTEL_GRAPHICS_STEP(__i915) (RUNTIME_INFO(__i915)->step.graphics_step)
929
#define INTEL_MEDIA_STEP(__i915) (RUNTIME_INFO(__i915)->step.media_step)
930 931 932

#define IS_DISPLAY_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_DISPLAY_STEP(__i915) == STEP_NONE), \
933
	 INTEL_DISPLAY_STEP(__i915) >= (since) && INTEL_DISPLAY_STEP(__i915) < (until))
934

935 936 937
#define IS_GRAPHICS_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_GRAPHICS_STEP(__i915) == STEP_NONE), \
	 INTEL_GRAPHICS_STEP(__i915) >= (since) && INTEL_GRAPHICS_STEP(__i915) < (until))
938

939 940 941
#define IS_MEDIA_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_MEDIA_STEP(__i915) == STEP_NONE), \
	 INTEL_MEDIA_STEP(__i915) >= (since) && INTEL_MEDIA_STEP(__i915) < (until))
942

943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

972
	return info->platform_mask[pi] & INTEL_SUBPLATFORM_MASK;
973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
1004

1005
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)
1006
#define IS_DGFX(dev_priv)   (INTEL_INFO(dev_priv)->is_dgfx)
1007

T
Tvrtko Ursulin 已提交
1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
1020
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
1021 1022
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
1023 1024 1025
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
1026
#define IS_SANDYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SANDYBRIDGE)
T
Tvrtko Ursulin 已提交
1027
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
1028
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
1029
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
1030 1031 1032 1033 1034 1035 1036 1037 1038
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
1039
#define IS_COMETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COMETLAKE)
1040
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
1041 1042
#define IS_JSL_EHL(dev_priv)	(IS_PLATFORM(dev_priv, INTEL_JASPERLAKE) || \
				IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
1043
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
1044
#define IS_ROCKETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ROCKETLAKE)
1045
#define IS_DG1(dev_priv)        IS_PLATFORM(dev_priv, INTEL_DG1)
1046
#define IS_ALDERLAKE_S(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_S)
1047
#define IS_ALDERLAKE_P(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_P)
1048
#define IS_XEHPSDV(dev_priv) IS_PLATFORM(dev_priv, INTEL_XEHPSDV)
M
Matt Roper 已提交
1049 1050 1051 1052 1053
#define IS_DG2(dev_priv)	IS_PLATFORM(dev_priv, INTEL_DG2)
#define IS_DG2_G10(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G10)
#define IS_DG2_G11(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G11)
1054 1055
#define IS_DG2_G12(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G12)
1056 1057
#define IS_ADLS_RPLS(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ALDERLAKE_S, INTEL_SUBPLATFORM_RPL_S)
1058 1059
#define IS_ADLP_N(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ALDERLAKE_P, INTEL_SUBPLATFORM_N)
1060 1061
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1062 1063 1064 1065
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1066
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
1067
				 INTEL_INFO(dev_priv)->gt == 3)
1068 1069
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1070
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
1071
				 INTEL_INFO(dev_priv)->gt == 3)
1072
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
1073
				 INTEL_INFO(dev_priv)->gt == 1)
1074
/* ULX machines are also considered ULT. */
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1085
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1086
				 INTEL_INFO(dev_priv)->gt == 2)
1087
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1088
				 INTEL_INFO(dev_priv)->gt == 3)
1089
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1090
				 INTEL_INFO(dev_priv)->gt == 4)
1091
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1092
				 INTEL_INFO(dev_priv)->gt == 2)
1093
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1094
				 INTEL_INFO(dev_priv)->gt == 3)
1095 1096
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1097 1098
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1099
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1100
				 INTEL_INFO(dev_priv)->gt == 2)
1101
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1102
				 INTEL_INFO(dev_priv)->gt == 3)
1103 1104 1105 1106 1107 1108 1109 1110

#define IS_CML_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_CML_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_CML_GT2(dev_priv)	(IS_COMETLAKE(dev_priv) && \
				 INTEL_INFO(dev_priv)->gt == 2)

1111 1112
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
1113

1114 1115
#define IS_TGL_UY(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_UY)
1116

1117
#define IS_SKL_GRAPHICS_STEP(p, since, until) (IS_SKYLAKE(p) && IS_GRAPHICS_STEP(p, since, until))
1118

1119 1120
#define IS_KBL_GRAPHICS_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_GRAPHICS_STEP(dev_priv, since, until))
1121 1122
#define IS_KBL_DISPLAY_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_DISPLAY_STEP(dev_priv, since, until))
M
Mika Kuoppala 已提交
1123

1124 1125
#define IS_JSL_EHL_GRAPHICS_STEP(p, since, until) \
	(IS_JSL_EHL(p) && IS_GRAPHICS_STEP(p, since, until))
1126 1127
#define IS_JSL_EHL_DISPLAY_STEP(p, since, until) \
	(IS_JSL_EHL(p) && IS_DISPLAY_STEP(p, since, until))
1128

1129
#define IS_TGL_DISPLAY_STEP(__i915, since, until) \
1130 1131
	(IS_TIGERLAKE(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
1132

1133
#define IS_TGL_UY_GRAPHICS_STEP(__i915, since, until) \
1134
	(IS_TGL_UY(__i915) && \
1135
	 IS_GRAPHICS_STEP(__i915, since, until))
1136

1137
#define IS_TGL_GRAPHICS_STEP(__i915, since, until) \
1138
	(IS_TIGERLAKE(__i915) && !IS_TGL_UY(__i915)) && \
1139
	 IS_GRAPHICS_STEP(__i915, since, until))
M
Mika Kuoppala 已提交
1140

1141 1142
#define IS_RKL_DISPLAY_STEP(p, since, until) \
	(IS_ROCKETLAKE(p) && IS_DISPLAY_STEP(p, since, until))
1143

1144 1145
#define IS_DG1_GRAPHICS_STEP(p, since, until) \
	(IS_DG1(p) && IS_GRAPHICS_STEP(p, since, until))
1146 1147
#define IS_DG1_DISPLAY_STEP(p, since, until) \
	(IS_DG1(p) && IS_DISPLAY_STEP(p, since, until))
1148

1149
#define IS_ADLS_DISPLAY_STEP(__i915, since, until) \
1150 1151
	(IS_ALDERLAKE_S(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
1152

1153
#define IS_ADLS_GRAPHICS_STEP(__i915, since, until) \
1154
	(IS_ALDERLAKE_S(__i915) && \
1155
	 IS_GRAPHICS_STEP(__i915, since, until))
1156

1157 1158 1159 1160
#define IS_ADLP_DISPLAY_STEP(__i915, since, until) \
	(IS_ALDERLAKE_P(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))

1161
#define IS_ADLP_GRAPHICS_STEP(__i915, since, until) \
1162
	(IS_ALDERLAKE_P(__i915) && \
1163
	 IS_GRAPHICS_STEP(__i915, since, until))
1164

1165 1166
#define IS_XEHPSDV_GRAPHICS_STEP(__i915, since, until) \
	(IS_XEHPSDV(__i915) && IS_GRAPHICS_STEP(__i915, since, until))
1167

M
Matt Roper 已提交
1168
/*
1169 1170 1171 1172 1173 1174 1175 1176
 * DG2 hardware steppings are a bit unusual.  The hardware design was forked to
 * create three variants (G10, G11, and G12) which each have distinct
 * workaround sets.  The G11 and G12 forks of the DG2 design reset the GT
 * stepping back to "A0" for their first iterations, even though they're more
 * similar to a G10 B0 stepping and G10 C0 stepping respectively in terms of
 * functionality and workarounds.  However the display stepping does not reset
 * in the same manner --- a specific stepping like "B0" has a consistent
 * meaning regardless of whether it belongs to a G10, G11, or G12 DG2.
M
Matt Roper 已提交
1177 1178
 *
 * TLDR:  All GT workarounds and stepping-specific logic must be applied in
1179
 * relation to a specific subplatform (G10/G11/G12), whereas display workarounds
M
Matt Roper 已提交
1180 1181 1182
 * and stepping-specific logic will be applied with a general DG2-wide stepping
 * number.
 */
1183
#define IS_DG2_GRAPHICS_STEP(__i915, variant, since, until) \
M
Matt Roper 已提交
1184
	(IS_SUBPLATFORM(__i915, INTEL_DG2, INTEL_SUBPLATFORM_##variant) && \
1185
	 IS_GRAPHICS_STEP(__i915, since, until))
M
Matt Roper 已提交
1186

1187
#define IS_DG2_DISPLAY_STEP(__i915, since, until) \
M
Matt Roper 已提交
1188 1189 1190
	(IS_DG2(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))

1191 1192 1193
#define IS_LP(dev_priv)		(INTEL_INFO(dev_priv)->is_lp)
#define IS_GEN9_LP(dev_priv)	(GRAPHICS_VER(dev_priv) == 9 && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(GRAPHICS_VER(dev_priv) == 9 && !IS_LP(dev_priv))
1194

1195
#define __HAS_ENGINE(engine_mask, id) ((engine_mask) & BIT(id))
1196
#define HAS_ENGINE(gt, id) __HAS_ENGINE((gt)->info.engine_mask, id)
1197

1198
#define ENGINE_INSTANCES_MASK(gt, first, count) ({		\
1199 1200
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
1201
	((gt)->info.engine_mask &						\
1202
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
1203
})
1204 1205 1206 1207
#define VDBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VECS0, I915_MAX_VECS)
1208 1209
#define CCS_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, CCS0, I915_MAX_CCS)
1210

1211 1212 1213 1214
/*
 * The Gen7 cmdparser copies the scanned buffer to the ggtt for execution
 * All later gens can run the final buffer from the ppgtt
 */
1215
#define CMDPARSER_USES_GGTT(dev_priv) (GRAPHICS_VER(dev_priv) == 7)
1216

1217
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
1218
#define HAS_4TILE(dev_priv)	(INTEL_INFO(dev_priv)->has_4tile)
1219
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
1220
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
1221
#define HAS_SECURE_BATCHES(dev_priv) (GRAPHICS_VER(dev_priv) < 6)
1222
#define HAS_WT(dev_priv)	HAS_EDRAM(dev_priv)
1223

1224
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
1225

1226
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
1227
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
1228
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
1229
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
1230 1231 1232

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

1233
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
1234 1235 1236 1237 1238
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

1239 1240
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
1241
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
1242
})
1243

1244
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
1245
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
1246
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
1247

1248
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1249
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
1250

1251
#define NEEDS_RC6_CTX_CORRUPTION_WA(dev_priv)	\
1252
	(IS_BROADWELL(dev_priv) || GRAPHICS_VER(dev_priv) == 9)
1253

1254
/* WaRsDisableCoarsePowerGating:skl,cnl */
1255
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv)			\
1256
	(IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
1257

1258 1259
#define HAS_GMBUS_IRQ(dev_priv) (DISPLAY_VER(dev_priv) >= 4)
#define HAS_GMBUS_BURST_READ(dev_priv) (DISPLAY_VER(dev_priv) >= 11 || \
R
Ramalingam C 已提交
1260 1261
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
1262

1263 1264 1265
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
1266 1267
#define HAS_128_BYTE_Y_TILING(dev_priv) (GRAPHICS_VER(dev_priv) != 2 && \
					 !(IS_I915G(dev_priv) || IS_I915GM(dev_priv)))
1268 1269
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
1270

1271
#define HAS_FW_BLC(dev_priv)	(DISPLAY_VER(dev_priv) > 2)
1272
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.fbc_mask != 0)
1273
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && DISPLAY_VER(dev_priv) >= 7)
1274

1275
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1276

1277
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
J
Jani Nikula 已提交
1278
#define HAS_DP20(dev_priv)	(IS_DG2(dev_priv))
1279

1280
#define HAS_CDCLK_CRAWL(dev_priv)	 (INTEL_INFO(dev_priv)->display.has_cdclk_crawl)
1281
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
1282
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->display.has_fpga_dbg)
1283
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
1284 1285
#define HAS_PSR_HW_TRACKING(dev_priv) \
	(INTEL_INFO(dev_priv)->display.has_psr_hw_tracking)
1286
#define HAS_PSR2_SEL_FETCH(dev_priv)	 (DISPLAY_VER(dev_priv) >= 12)
1287
#define HAS_TRANSCODER(dev_priv, trans)	 ((INTEL_INFO(dev_priv)->display.cpu_transcoder_mask & BIT(trans)) != 0)
1288

1289 1290
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
1291
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
1292

1293 1294
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

1295
#define HAS_DMC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dmc)
1296

1297
#define HAS_MSO(i915)		(DISPLAY_VER(i915) >= 12)
1298

1299 1300
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1301

1302 1303 1304
#define HAS_MSLICES(dev_priv) \
	(INTEL_INFO(dev_priv)->has_mslices)

S
Stuart Summers 已提交
1305 1306
/*
 * Set this flag, when platform requires 64K GTT page sizes or larger for
1307
 * device local memory access.
S
Stuart Summers 已提交
1308 1309 1310
 */
#define HAS_64K_PAGES(dev_priv) (INTEL_INFO(dev_priv)->has_64k_pages)

1311 1312 1313 1314 1315 1316 1317
/*
 * Set this flag when platform doesn't allow both 64k pages and 4k pages in
 * the same PT. this flag means we need to support compact PT layout for the
 * ppGTT when using the 64K GTT pages.
 */
#define NEEDS_COMPACT_PT(dev_priv) (INTEL_INFO(dev_priv)->needs_compact_pt)

1318
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
1319

1320
#define HAS_REGION(i915, i) (INTEL_INFO(i915)->memory_regions & (i))
1321
#define HAS_LMEM(i915) HAS_REGION(i915, REGION_LMEM)
1322

1323 1324 1325 1326 1327 1328
/*
 * Platform has the dedicated compression control state for each lmem surfaces
 * stored in lmem to support the 3D and media compression formats.
 */
#define HAS_FLAT_CCS(dev_priv)   (INTEL_INFO(dev_priv)->has_flat_ccs)

1329
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
1330

1331
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
1332

1333 1334
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

1335 1336
#define HAS_PXP(dev_priv)  ((IS_ENABLED(CONFIG_DRM_I915_PXP) && \
			    INTEL_INFO(dev_priv)->has_pxp) && \
M
Michał Winiarski 已提交
1337
			    VDBOX_MASK(to_gt(dev_priv)))
1338

R
Rodrigo Vivi 已提交
1339
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1340

1341
#define HAS_LSPCON(dev_priv) (IS_DISPLAY_VER(dev_priv, 9, 10))
1342

1343
/* DPF == dynamic parity feature */
1344
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1345 1346
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
1347

1348
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
1349
#define GEN9_FREQ_SCALER 3
1350

1351
#define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->display.pipe_mask))
1352

1353
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->display.pipe_mask != 0)
1354

1355
#define HAS_VRR(i915)	(DISPLAY_VER(i915) >= 11)
1356

1357 1358
#define HAS_ASYNC_FLIPS(i915)		(DISPLAY_VER(i915) >= 5)

1359
/* Only valid when HAS_DISPLAY() is true */
1360
#define INTEL_DISPLAY_ENABLED(dev_priv) \
1361
	(drm_WARN_ON(&(dev_priv)->drm, !HAS_DISPLAY(dev_priv)), !(dev_priv)->params.disable_display)
1362

1363 1364 1365
#define HAS_GUC_DEPRIVILEGE(dev_priv) \
	(INTEL_INFO(dev_priv)->has_guc_deprivilege)

1366 1367 1368
#define HAS_D12_PLANE_MINIMIZATION(dev_priv) (IS_ROCKETLAKE(dev_priv) || \
					      IS_ALDERLAKE_S(dev_priv))

1369 1370
#define HAS_MBUS_JOINING(i915) (IS_ALDERLAKE_P(i915))

1371
/* i915_gem.c */
1372
void i915_gem_init_early(struct drm_i915_private *dev_priv);
1373
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1374

1375 1376
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
1377 1378
	/*
	 * A single pass should suffice to release all the freed objects (along
1379 1380 1381 1382 1383
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
1384
	while (atomic_read(&i915->mm.free_count)) {
1385
		flush_delayed_work(&i915->mm.free_work);
1386
		flush_delayed_work(&i915->bdev.wq);
1387
		rcu_barrier();
1388
	}
1389 1390
}

1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
1401
	 * than 3 passes to catch all _recursive_ RCU delayed work.
1402 1403
	 *
	 */
1404
	int pass = 3;
1405
	do {
1406
		flush_workqueue(i915->wq);
1407
		rcu_barrier();
1408
		i915_gem_drain_freed_objects(i915);
1409
	} while (--pass);
1410
	drain_workqueue(i915->wq);
1411 1412
}

C
Chris Wilson 已提交
1413
struct i915_vma * __must_check
1414 1415 1416 1417 1418
i915_gem_object_ggtt_pin_ww(struct drm_i915_gem_object *obj,
			    struct i915_gem_ww_ctx *ww,
			    const struct i915_ggtt_view *view,
			    u64 size, u64 alignment, u64 flags);

1419
struct i915_vma * __must_check
1420 1421
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
1422
			 u64 size, u64 alignment, u64 flags);
1423

1424 1425 1426
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1427
#define I915_GEM_OBJECT_UNBIND_BARRIER BIT(1)
1428
#define I915_GEM_OBJECT_UNBIND_TEST BIT(2)
1429
#define I915_GEM_OBJECT_UNBIND_VM_TRYLOCK BIT(3)
1430
#define I915_GEM_OBJECT_UNBIND_ASYNC BIT(4)
1431

1432 1433
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

1434
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1435

1436
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1437 1438
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
1439
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1440
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1441

1442
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1443

1444 1445 1446 1447
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
1448
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
1449 1450
}

1451
static inline enum i915_map_type
1452 1453
i915_coherent_map_type(struct drm_i915_private *i915,
		       struct drm_i915_gem_object *obj, bool always_coherent)
1454
{
1455 1456 1457 1458 1459 1460
	if (i915_gem_object_is_lmem(obj))
		return I915_MAP_WC;
	if (HAS_LLC(i915) || always_coherent)
		return I915_MAP_WB;
	else
		return I915_MAP_WC;
1461 1462
}

L
Linus Torvalds 已提交
1463
#endif