i915_drv.h 59.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <linux/backlight.h>
40
#include <linux/hash.h>
41
#include <linux/intel-iommu.h>
42
#include <linux/kref.h>
43
#include <linux/mm_types.h>
44
#include <linux/perf_event.h>
45
#include <linux/pm_qos.h>
46
#include <linux/dma-resv.h>
47
#include <linux/shmem_fs.h>
48
#include <linux/stackdepot.h>
49 50 51 52

#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
53
#include <drm/drm_auth.h>
54
#include <drm/drm_cache.h>
55
#include <drm/drm_util.h>
56
#include <drm/drm_dsc.h>
57
#include <drm/drm_atomic.h>
J
Jani Nikula 已提交
58
#include <drm/drm_connector.h>
59
#include <drm/i915_mei_hdcp_interface.h>
60

61
#include "i915_fixed.h"
62 63
#include "i915_params.h"
#include "i915_reg.h"
64
#include "i915_utils.h"
65

66 67 68 69
#include "display/intel_bios.h"
#include "display/intel_display.h"
#include "display/intel_display_power.h"
#include "display/intel_dpll_mgr.h"
70
#include "display/intel_dsb.h"
71
#include "display/intel_frontbuffer.h"
72
#include "display/intel_gmbus.h"
73 74
#include "display/intel_opregion.h"

75
#include "gem/i915_gem_context_types.h"
76
#include "gem/i915_gem_shrinker.h"
77 78
#include "gem/i915_gem_stolen.h"

79 80
#include "gt/intel_lrc.h"
#include "gt/intel_engine.h"
81
#include "gt/intel_gt_types.h"
82
#include "gt/intel_workarounds.h"
83
#include "gt/uc/intel_uc.h"
84

85
#include "intel_device_info.h"
86
#include "intel_pch.h"
87
#include "intel_runtime_pm.h"
88
#include "intel_memory_region.h"
89
#include "intel_uncore.h"
90
#include "intel_wakeref.h"
91
#include "intel_wopcm.h"
92

93
#include "i915_gem.h"
J
Joonas Lahtinen 已提交
94
#include "i915_gem_fence_reg.h"
95
#include "i915_gem_gtt.h"
96
#include "i915_gpu_error.h"
97
#include "i915_perf_types.h"
98
#include "i915_request.h"
99
#include "i915_scheduler.h"
100
#include "gt/intel_timeline.h"
J
Joonas Lahtinen 已提交
101
#include "i915_vma.h"
102
#include "i915_irq.h"
J
Joonas Lahtinen 已提交
103

104 105
#include "intel_gvt.h"

L
Linus Torvalds 已提交
106 107 108 109 110
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
111 112
#define DRIVER_DATE		"20191007"
#define DRIVER_TIMESTAMP	1570451087
L
Linus Torvalds 已提交
113

114 115
struct drm_i915_gem_object;

116 117 118 119 120 121
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
122
	HPD_PORT_A,
123 124 125
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
126
	HPD_PORT_E,
127
	HPD_PORT_F,
128 129 130 131
	HPD_PORT_G,
	HPD_PORT_H,
	HPD_PORT_I,

132 133 134
	HPD_NUM_PINS
};

135 136 137
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

138 139
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
140

141
struct i915_hotplug {
142
	struct delayed_work hotplug_work;
143 144 145 146 147 148 149 150 151 152 153

	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
154
	u32 retry_bits;
155 156 157 158 159 160
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

161 162 163
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
164
	unsigned int hpd_storm_threshold;
165 166
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
167

168 169 170 171 172 173 174 175 176 177
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

178 179 180 181 182 183
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
184

185
struct drm_i915_private;
186
struct i915_mm_struct;
187
struct i915_mmu_object;
188

189 190
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
191 192 193 194 195

	union {
		struct drm_file *file;
		struct rcu_head rcu;
	};
196 197 198 199 200

	struct {
		spinlock_t lock;
		struct list_head request_list;
	} mm;
201

202
	struct idr context_idr;
203
	struct mutex context_idr_lock; /* guards context_idr */
204

205 206 207
	struct idr vm_idr;
	struct mutex vm_idr_lock; /* guards vm_idr */

208
	unsigned int bsd_engine;
209

210 211 212 213 214 215 216
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
217
 */
218 219 220 221 222 223 224
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
225 226
};

L
Linus Torvalds 已提交
227 228 229
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
230 231
 * 1.2: Add Power Management
 * 1.3: Add vblank support
232
 * 1.4: Fix cmdbuffer path, add heap destroy
233
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
234 235
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
236 237
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
238
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
239 240
#define DRIVER_PATCHLEVEL	0

241 242 243
struct intel_overlay;
struct intel_overlay_error_state;

244
struct sdvo_device_mapping {
C
Chris Wilson 已提交
245
	u8 initialized;
246 247 248
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
249
	u8 i2c_pin;
250
	u8 ddc_pin;
251 252
};

253
struct intel_connector;
254
struct intel_encoder;
255
struct intel_atomic_state;
256
struct intel_crtc_state;
257
struct intel_initial_plane_config;
258
struct intel_crtc;
259 260
struct intel_limit;
struct dpll;
261
struct intel_cdclk_state;
262

263
struct drm_i915_display_funcs {
264 265
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
			  struct intel_cdclk_state *cdclk_state);
266
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
267 268
			  const struct intel_cdclk_state *cdclk_state,
			  enum pipe pipe);
269 270
	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
			     enum i9xx_plane_id i9xx_plane);
271 272
	int (*compute_pipe_wm)(struct intel_crtc_state *crtc_state);
	int (*compute_intermediate_wm)(struct intel_crtc_state *crtc_state);
273
	void (*initial_watermarks)(struct intel_atomic_state *state,
274
				   struct intel_crtc_state *crtc_state);
275
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
276
					 struct intel_crtc_state *crtc_state);
277
	void (*optimize_watermarks)(struct intel_atomic_state *state,
278
				    struct intel_crtc_state *crtc_state);
279
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
280
	void (*update_wm)(struct intel_crtc *crtc);
281
	int (*modeset_calc_cdclk)(struct intel_atomic_state *state);
282
	u8 (*calc_voltage_level)(int cdclk);
283 284 285
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
286
				struct intel_crtc_state *);
287 288
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
289 290
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
291
	void (*crtc_enable)(struct intel_crtc_state *pipe_config,
292
			    struct intel_atomic_state *old_state);
293
	void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
294
			     struct intel_atomic_state *old_state);
295
	void (*commit_modeset_enables)(struct intel_atomic_state *state);
296
	void (*commit_modeset_disables)(struct intel_atomic_state *state);
297 298 299 300 301 302
	void (*audio_codec_enable)(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state);
	void (*audio_codec_disable)(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state);
303 304
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
305
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
306
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
307 308 309 310 311
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
312

313
	int (*color_check)(struct intel_crtc_state *crtc_state);
314 315 316 317 318 319 320 321 322 323 324 325 326
	/*
	 * Program double buffered color management registers during
	 * vblank evasion. The registers should then latch during the
	 * next vblank start, alongside any other double buffered registers
	 * involved with the same commit.
	 */
	void (*color_commit)(const struct intel_crtc_state *crtc_state);
	/*
	 * Load LUTs (and other single buffered color management
	 * registers). Will (hopefully) be called during the vblank
	 * following the latching of any double buffered registers
	 * involved with the same commit.
	 */
327
	void (*load_luts)(const struct intel_crtc_state *crtc_state);
328
	void (*read_luts)(struct intel_crtc_state *crtc_state);
329 330
};

331
struct intel_csr {
332
	struct work_struct work;
333
	const char *fw_path;
334 335 336 337 338 339
	u32 required_version;
	u32 max_fw_size; /* bytes */
	u32 *dmc_payload;
	u32 dmc_fw_size; /* dwords */
	u32 version;
	u32 mmio_count;
340 341
	i915_reg_t mmioaddr[20];
	u32 mmiodata[20];
342
	u32 dc_state;
343
	u32 target_dc_state;
344
	u32 allowed_dc_mask;
345
	intel_wakeref_t wakeref;
346 347
};

348 349
enum i915_cache_level {
	I915_CACHE_NONE = 0,
350 351 352 353 354
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
355
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
356 357
};

358 359
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

360
struct intel_fbc {
P
Paulo Zanoni 已提交
361 362 363
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
B
Ben Widawsky 已提交
364
	unsigned threshold;
365 366
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
367
	unsigned int visible_pipes_mask;
368
	struct intel_crtc *crtc;
369

370
	struct drm_mm_node compressed_fb;
371 372
	struct drm_mm_node *compressed_llb;

373 374
	bool false_color;

375
	bool enabled;
376
	bool active;
377
	bool flip_pending;
378

379 380 381
	bool underrun_detected;
	struct work_struct underrun_work;

382 383 384 385 386
	/*
	 * Due to the atomic rules we can't access some structures without the
	 * appropriate locking, so we cache information here in order to avoid
	 * these problems.
	 */
387
	struct intel_fbc_state_cache {
388
		struct i915_vma *vma;
389
		unsigned long flags;
390

391 392
		struct {
			unsigned int mode_flags;
393
			u32 hsw_bdw_pixel_rate;
394 395 396 397 398 399 400
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
401 402 403 404 405 406 407 408
			/*
			 * Display surface base address adjustement for
			 * pageflips. Note that on gen4+ this only adjusts up
			 * to a tile, offsets within a tile are handled in
			 * the hw itself (with the TILEOFF register).
			 */
			int adjusted_x;
			int adjusted_y;
409 410

			int y;
411

412
			u16 pixel_blend_mode;
413 414 415
		} plane;

		struct {
416
			const struct drm_format_info *format;
417 418 419 420
			unsigned int stride;
		} fb;
	} state_cache;

421 422 423 424 425 426 427
	/*
	 * This structure contains everything that's relevant to program the
	 * hardware registers. When we want to figure out if we need to disable
	 * and re-enable FBC for a new configuration we just check if there's
	 * something different in the struct. The genx_fbc_activate functions
	 * are supposed to read from it in order to program the registers.
	 */
428
	struct intel_fbc_reg_params {
429
		struct i915_vma *vma;
430
		unsigned long flags;
431

432 433
		struct {
			enum pipe pipe;
434
			enum i9xx_plane_id i9xx_plane;
435 436 437 438
			unsigned int fence_y_offset;
		} crtc;

		struct {
439
			const struct drm_format_info *format;
440 441 442 443
			unsigned int stride;
		} fb;

		int cfb_size;
444
		unsigned int gen9_wa_cfb_stride;
445 446
	} params;

447
	const char *no_fbc_reason;
448 449
};

450
/*
451 452 453 454 455 456 457 458 459 460 461 462 463 464
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
465 466
};

467
struct intel_dp;
468 469 470 471 472 473 474 475 476
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

R
Rodrigo Vivi 已提交
477
struct i915_psr {
478
	struct mutex lock;
479 480 481 482 483

#define I915_PSR_DEBUG_MODE_MASK	0x0f
#define I915_PSR_DEBUG_DEFAULT		0x00
#define I915_PSR_DEBUG_DISABLE		0x01
#define I915_PSR_DEBUG_ENABLE		0x02
484
#define I915_PSR_DEBUG_FORCE_PSR1	0x03
485 486 487
#define I915_PSR_DEBUG_IRQ		0x10

	u32 debug;
R
Rodrigo Vivi 已提交
488
	bool sink_support;
489
	bool enabled;
490
	struct intel_dp *dp;
491
	enum pipe pipe;
492
	enum transcoder transcoder;
493
	bool active;
494
	struct work_struct work;
495
	unsigned busy_frontbuffer_bits;
496
	bool sink_psr2_support;
497
	bool link_standby;
498
	bool colorimetry_support;
499
	bool psr2_enabled;
500
	u8 sink_sync_latency;
501 502
	ktime_t last_entry_attempt;
	ktime_t last_exit;
503
	bool sink_not_reliable;
504
	bool irq_aux_error;
505
	u16 su_x_granularity;
506 507 508
	bool dc3co_enabled;
	u32 dc3co_exit_delay;
	struct delayed_work idle_work;
509
};
510

511
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
512
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
513
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
514
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
515
#define QUIRK_INCREASE_T12_DELAY (1<<6)
516
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
517

518
struct intel_fbdev;
519
struct intel_fbc_work;
520

521 522
struct intel_gmbus {
	struct i2c_adapter adapter;
523
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
524
	u32 force_bit;
525
	u32 reg0;
526
	i915_reg_t gpio_reg;
527
	struct i2c_algo_bit_data bit_algo;
528 529 530
	struct drm_i915_private *dev_priv;
};

531
struct i915_suspend_saved_registers {
532
	u32 saveDSPARB;
J
Jesse Barnes 已提交
533
	u32 saveFBC_CONTROL;
534 535
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
536 537
	u32 saveSWF0[16];
	u32 saveSWF1[16];
538
	u32 saveSWF3[3];
539
	u64 saveFENCE[I915_MAX_NUM_FENCES];
540
	u32 savePCH_PORT_HOTPLUG;
541
	u16 saveGCDGMBUS;
542
};
543

544
struct vlv_s0ix_state;
545

546
struct intel_rps_ei {
547
	ktime_t ktime;
548 549
	u32 render_c0;
	u32 media_c0;
550 551
};

552
struct intel_rps {
553 554
	struct mutex lock; /* protects enabling and the worker */

I
Imre Deak 已提交
555 556 557 558
	/*
	 * work, interrupts_enabled and pm_iir are protected by
	 * dev_priv->irq_lock
	 */
559
	struct work_struct work;
I
Imre Deak 已提交
560
	bool interrupts_enabled;
561
	u32 pm_iir;
562

563
	/* PM interrupt bits that should never be masked */
564
	u32 pm_intrmsk_mbz;
565

566 567 568 569 570 571 572 573 574 575 576 577 578 579 580
	/* Frequencies are stored in potentially platform dependent multiples.
	 * In other words, *_freq needs to be multiplied by X to be interesting.
	 * Soft limits are those which are used for the dynamic reclocking done
	 * by the driver (raise frequencies under heavy loads, and lower for
	 * lighter loads). Hard limits are those imposed by the hardware.
	 *
	 * A distinction is made for overclocking, which is never enabled by
	 * default, and is considered to be above the hard limit if it's
	 * possible at all.
	 */
	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
	u8 min_freq;		/* AKA RPn. Minimum frequency */
581
	u8 boost_freq;		/* Frequency to request when wait boosting */
582
	u8 idle_freq;		/* Frequency to request when we are idle */
583 584 585
	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
	u8 rp1_freq;		/* "less than" RP0 power/freqency */
	u8 rp0_freq;		/* Non-overclocked max frequency. */
586
	u16 gpll_ref_freq;	/* vlv/chv GPLL reference frequency */
587

588
	int last_adj;
C
Chris Wilson 已提交
589 590 591 592 593 594 595 596 597 598

	struct {
		struct mutex mutex;

		enum { LOW_POWER, BETWEEN, HIGH_POWER } mode;
		unsigned int interactive;

		u8 up_threshold; /* Current %busy required to uplock */
		u8 down_threshold; /* Current %busy required to downclock */
	} power;
599

600
	bool enabled;
601 602
	atomic_t num_waiters;
	atomic_t boosts;
603

604
	/* manual wa residency calculations */
605
	struct intel_rps_ei ei;
606 607
};

608 609 610 611
struct intel_llc_pstate {
	bool enabled;
};

612 613
struct intel_gen6_power_mgmt {
	struct intel_rps rps;
614
	struct intel_llc_pstate llc_pstate;
615 616
};

D
Daniel Vetter 已提交
617 618 619
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

620 621 622 623 624 625 626 627 628 629 630
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
631
	u64 last_time2;
632 633 634 635 636 637 638
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
};

639
#define MAX_L3_SLICES 2
640
struct intel_l3_parity {
641
	u32 *remap_info[MAX_L3_SLICES];
642
	struct work_struct error_work;
643
	int which_slice;
644 645
};

646 647 648
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
649 650 651 652
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

653 654 655
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

656
	/**
657
	 * List of objects which are purgeable.
658
	 */
659 660
	struct list_head purge_list;

661
	/**
662
	 * List of objects which have allocated pages and are shrinkable.
663
	 */
664
	struct list_head shrink_list;
665

666 667 668 669 670
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
671 672 673 674 675
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
676

677 678 679
	/**
	 * Small stash of WC pages
	 */
680
	struct pagestash wc_stash;
681

M
Matthew Auld 已提交
682 683 684 685 686
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

687
	struct notifier_block oom_notifier;
688
	struct notifier_block vmap_notifier;
689
	struct shrinker shrinker;
690

691 692 693 694 695 696 697
	/**
	 * Workqueue to fault in userptr pages, flushed by the execbuf
	 * when required but otherwise left to userspace to try again
	 * on EAGAIN.
	 */
	struct workqueue_struct *userptr_wq;

698 699 700
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
701 702
};

703 704
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

705 706 707
#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */

708 709 710
#define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
#define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */

711 712
#define I915_ENGINE_WEDGED_TIMEOUT  (60 * HZ)  /* Reset but no recovery? */

713
struct ddi_vbt_port_info {
714 715 716
	/* Non-NULL if port present. */
	const struct child_device_config *child;

717 718
	int max_tmds_clock;

719 720 721 722 723 724
	/*
	 * This is an index in the HDMI/DVI DDI buffer translation table.
	 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
	 * populate this field.
	 */
#define HDMI_LEVEL_SHIFT_UNKNOWN	0xff
725
	u8 hdmi_level_shift;
726

727 728 729 730 731 732
	u8 supports_dvi:1;
	u8 supports_hdmi:1;
	u8 supports_dp:1;
	u8 supports_edp:1;
	u8 supports_typec_usb:1;
	u8 supports_tbt:1;
733

734 735
	u8 alternate_aux_channel;
	u8 alternate_ddc_pin;
736

737 738
	u8 dp_boost_level;
	u8 hdmi_boost_level;
739
	int dp_max_link_rate;		/* 0 for not limited by VBT */
740 741
};

R
Rodrigo Vivi 已提交
742 743 744 745 746
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
747 748
};

749 750 751 752 753 754 755 756 757
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
758
	unsigned int int_lvds_support:1;
759 760
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
761
	unsigned int panel_type:4;
762 763
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
764
	enum drm_panel_orientation orientation;
765

766 767
	enum drrs_support_type drrs_type;

768 769 770 771 772
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
773
		bool low_vswing;
774 775 776 777
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
	} edp;
778

R
Rodrigo Vivi 已提交
779
	struct {
780
		bool enable;
R
Rodrigo Vivi 已提交
781 782 783 784
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
785 786
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
787
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
788 789
	} psr;

790 791
	struct {
		u16 pwm_freq_hz;
792
		bool present;
793
		bool active_low_pwm;
794
		u8 min_brightness;	/* min_brightness/255 of max */
795
		u8 controller;		/* brightness controller number */
796
		enum intel_backlight_type type;
797 798
	} backlight;

799 800 801
	/* MIPI DSI */
	struct {
		u16 panel_id;
802 803
		struct mipi_config *config;
		struct mipi_pps_data *pps;
804 805
		u16 bl_ports;
		u16 cabc_ports;
806 807 808
		u8 seq_version;
		u32 size;
		u8 *data;
809
		const u8 *sequence[MIPI_SEQ_MAX];
810
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
811
		enum drm_panel_orientation orientation;
812 813
	} dsi;

814 815 816
	int crt_ddc_pin;

	int child_dev_num;
817
	struct child_device_config *child_dev;
818 819

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
820
	struct sdvo_device_mapping sdvo_mappings[2];
821 822
};

823 824 825 826 827
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

828 829
struct intel_wm_level {
	bool enable;
830 831 832 833
	u32 pri_val;
	u32 spr_val;
	u32 cur_val;
	u32 fbc_val;
834 835
};

836
struct ilk_wm_values {
837 838 839 840
	u32 wm_pipe[3];
	u32 wm_lp[3];
	u32 wm_lp_spr[3];
	u32 wm_linetime[3];
841 842 843 844
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

845
struct g4x_pipe_wm {
846 847
	u16 plane[I915_MAX_PLANES];
	u16 fbc;
848
};
849

850
struct g4x_sr_wm {
851 852 853
	u16 plane;
	u16 cursor;
	u16 fbc;
854 855 856
};

struct vlv_wm_ddl_values {
857
	u8 plane[I915_MAX_PLANES];
858
};
859

860
struct vlv_wm_values {
861 862
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
863
	struct vlv_wm_ddl_values ddl[3];
864
	u8 level;
865
	bool cxsr;
866 867
};

868 869 870 871 872 873 874 875 876
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

877
struct skl_ddb_entry {
878
	u16 start, end;	/* in number of blocks, 'end' is exclusive */
879 880
};

881
static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
882
{
883
	return entry->end - entry->start;
884 885
}

886 887 888 889 890 891 892 893 894
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

895
struct skl_ddb_allocation {
896
	u8 enabled_slices; /* GEN11 has configurable 2 slices */
897 898
};

899
struct skl_ddb_values {
900
	unsigned dirty_pipes;
901
	struct skl_ddb_allocation ddb;
902 903 904
};

struct skl_wm_level {
905
	u16 min_ddb_alloc;
906 907
	u16 plane_res_b;
	u8 plane_res_l;
908
	bool plane_en;
909
	bool ignore_lines;
910 911
};

912 913 914 915
/* Stores plane specific WM parameters */
struct skl_wm_params {
	bool x_tiled, y_tiled;
	bool rc_surface;
916
	bool is_planar;
917 918 919 920 921
	u32 width;
	u8 cpp;
	u32 plane_pixel_rate;
	u32 y_min_scanlines;
	u32 plane_bytes_per_line;
922 923
	uint_fixed_16_16_t plane_blocks_per_line;
	uint_fixed_16_16_t y_tile_minimum;
924 925
	u32 linetime_us;
	u32 dbuf_block_size;
926 927
};

928 929 930 931
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
932 933 934 935 936
	INTEL_PIPE_CRC_SOURCE_PLANE3,
	INTEL_PIPE_CRC_SOURCE_PLANE4,
	INTEL_PIPE_CRC_SOURCE_PLANE5,
	INTEL_PIPE_CRC_SOURCE_PLANE6,
	INTEL_PIPE_CRC_SOURCE_PLANE7,
937
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
938 939 940 941 942
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
943
	INTEL_PIPE_CRC_SOURCE_AUTO,
944 945 946
	INTEL_PIPE_CRC_SOURCE_MAX,
};

947
#define INTEL_PIPE_CRC_ENTRIES_NR	128
948
struct intel_pipe_crc {
949
	spinlock_t lock;
T
Tomeu Vizoso 已提交
950
	int skipped;
951
	enum intel_pipe_crc_source source;
952 953
};

954
struct i915_frontbuffer_tracking {
955
	spinlock_t lock;
956 957 958 959 960 961 962 963 964

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

965
struct i915_virtual_gpu {
966
	struct mutex lock; /* serialises sending of g2v_notify command pkts */
967
	bool active;
968
	u32 caps;
969 970
};

971 972 973 974 975 976 977
/* used in computing the new watermarks state */
struct intel_wm_config {
	unsigned int num_pipes_active;
	bool sprites_enabled;
	bool sprites_scaled;
};

978
struct intel_cdclk_state {
979
	unsigned int cdclk, vco, ref, bypass;
980
	u8 voltage_level;
981 982
};

983
struct drm_i915_private {
984 985
	struct drm_device drm;

986
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
987
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
988
	struct intel_driver_caps caps;
989

990 991 992
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
993
	 * backed by stolen memory. Note that stolen_usable_size tells us
994 995 996 997
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
998 999 1000 1001
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
1002

1003 1004 1005 1006 1007 1008 1009 1010 1011
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
1012
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
1013

1014
	struct intel_uncore uncore;
1015
	struct intel_uncore_mmio_debug mmio_debug;
1016

1017 1018
	struct i915_virtual_gpu vgpu;

1019
	struct intel_gvt *gvt;
1020

1021 1022
	struct intel_wopcm wopcm;

1023 1024
	struct intel_csr csr;

1025
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1026

1027 1028 1029 1030 1031
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
1032 1033
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
1034
	 */
1035
	u32 gpio_mmio_base;
1036

1037 1038
	u32 hsw_psr_mmio_adjust;

1039
	/* MMIO base address for MIPI regs */
1040
	u32 mipi_mmio_base;
1041

1042
	u32 pps_mmio_base;
1043

1044 1045
	wait_queue_head_t gmbus_wait_queue;

1046
	struct pci_dev *bridge_dev;
1047

1048 1049
	/* Context used internally to idle the GPU and setup initial state */
	struct i915_gem_context *kernel_context;
1050 1051 1052

	struct intel_engine_cs *engine[I915_NUM_ENGINES];
	struct rb_root uabi_engines;
1053 1054 1055 1056 1057 1058

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

1059 1060
	bool display_irqs_enabled;

1061 1062 1063
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

V
Ville Syrjälä 已提交
1064 1065
	/* Sideband mailbox protection */
	struct mutex sb_lock;
1066
	struct pm_qos_request sb_qos;
1067 1068

	/** Cached value of IMR to avoid reads in updating the bitfield */
1069 1070 1071 1072
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1073
	u32 pm_rps_events;
1074
	u32 pipestat_irq_mask[I915_MAX_PIPES];
1075

1076
	struct i915_hotplug hotplug;
1077
	struct intel_fbc fbc;
1078
	struct i915_drrs drrs;
1079
	struct intel_opregion opregion;
1080
	struct intel_vbt_data vbt;
1081

1082 1083
	bool preserve_bios_swizzle;

1084 1085 1086
	/* overlay */
	struct intel_overlay *overlay;

1087
	/* backlight registers and fields in struct intel_panel */
1088
	struct mutex backlight_lock;
1089

V
Ville Syrjälä 已提交
1090 1091 1092
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

1093
	unsigned int fsb_freq, mem_freq, is_ddr3;
1094
	unsigned int skl_preferred_vco_freq;
1095
	unsigned int max_cdclk_freq;
1096

M
Mika Kahola 已提交
1097
	unsigned int max_dotclk_freq;
1098
	unsigned int rawclk_freq;
1099
	unsigned int hpll_freq;
1100
	unsigned int fdi_pll_freq;
1101
	unsigned int czclk_freq;
1102

1103
	struct {
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
		/*
		 * The current logical cdclk state.
		 * See intel_atomic_state.cdclk.logical
		 *
		 * For reading holding any crtc lock is sufficient,
		 * for writing must hold all of them.
		 */
		struct intel_cdclk_state logical;
		/*
		 * The current actual cdclk state.
		 * See intel_atomic_state.cdclk.actual
		 */
		struct intel_cdclk_state actual;
		/* The current hardware cdclk state */
1118
		struct intel_cdclk_state hw;
1119

1120 1121 1122
		/* cdclk, divider, and ratio table from bspec */
		const struct intel_cdclk_vals *table;

1123
		int force_min_cdclk;
1124
	} cdclk;
1125

1126 1127 1128 1129 1130 1131 1132
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1133 1134
	struct workqueue_struct *wq;

1135 1136
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;
1137 1138
	/* unbound hipri wq for page flips/plane updates */
	struct workqueue_struct *flip_wq;
1139

1140 1141 1142 1143 1144
	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1145
	unsigned short pch_id;
1146 1147 1148

	unsigned long quirks;

1149
	struct drm_atomic_state *modeset_restore_state;
1150
	struct drm_modeset_acquire_ctx reset_ctx;
1151

1152
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1153

1154
	struct i915_gem_mm mm;
1155 1156
	DECLARE_HASHTABLE(mm_structs, 7);
	struct mutex mm_lock;
1157 1158 1159

	/* Kernel Modesetting */

1160 1161
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1162

1163 1164 1165 1166
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

1167
	/* dpll and cdclk state is protected by connection_mutex */
D
Daniel Vetter 已提交
1168 1169
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1170
	const struct intel_dpll_mgr *dpll_mgr;
1171

1172 1173 1174 1175 1176 1177 1178
	/*
	 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms
	 * plls share registers.
	 */
	struct mutex dpll_lock;

1179
	u8 active_pipes;
1180 1181
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
1182 1183
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
1184

1185
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1186

1187
	struct i915_wa_list gt_wa_list;
1188

1189 1190
	struct i915_frontbuffer_tracking fb_tracking;

1191 1192 1193 1194 1195
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

1196
	u16 orig_clock;
1197

1198
	bool mchbar_need_disable;
1199

1200 1201
	struct intel_l3_parity l3_parity;

1202 1203 1204 1205 1206
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
1207

1208 1209
	/* gen6+ GT PM state */
	struct intel_gen6_power_mgmt gt_pm;
1210

1211 1212
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1213
	struct intel_ilk_power_mgmt ips;
1214

1215
	struct i915_power_domains power_domains;
1216

R
Rodrigo Vivi 已提交
1217
	struct i915_psr psr;
1218

1219
	struct i915_gpu_error gpu_error;
1220

1221 1222
	struct drm_i915_gem_object *vlv_pctx;

1223 1224
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1225
	struct work_struct fbdev_suspend_work;
1226 1227

	struct drm_property *broadcast_rgb_property;
1228
	struct drm_property *force_audio_property;
1229

I
Imre Deak 已提交
1230
	/* hda/i915 audio component */
1231
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
1232
	bool audio_component_registered;
1233 1234 1235 1236 1237
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
1238
	int audio_power_refcount;
1239
	u32 audio_freq_cntrl;
I
Imre Deak 已提交
1240

1241
	u32 fdi_rx_config;
1242

1243
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1244
	u32 chv_phy_control;
1245 1246 1247 1248 1249 1250
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
1251
	u32 bxt_phy_grc;
1252

1253
	u32 suspend_count;
1254
	bool power_domains_suspended;
1255
	struct i915_suspend_saved_registers regfile;
1256
	struct vlv_s0ix_state *vlv_s0ix_state;
1257

1258
	enum {
1259 1260 1261 1262 1263
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
1264

1265 1266
	u32 sagv_block_time_us;

1267 1268 1269 1270 1271 1272 1273
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
1274
		u16 pri_latency[5];
1275
		/* sprite */
1276
		u16 spr_latency[5];
1277
		/* cursor */
1278
		u16 cur_latency[5];
1279 1280 1281 1282 1283
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
1284
		u16 skl_latency[8];
1285 1286

		/* current hardware state */
1287 1288
		union {
			struct ilk_wm_values hw;
1289
			struct skl_ddb_values skl_hw;
1290
			struct vlv_wm_values vlv;
1291
			struct g4x_wm_values g4x;
1292
		};
1293

1294
		u8 max_level;
1295 1296 1297 1298

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
1299
		 * crtc_state->wm.need_postvbl_update.
1300 1301
		 */
		struct mutex wm_mutex;
1302 1303 1304 1305 1306 1307 1308

		/*
		 * Set during HW readout of watermarks/DDB.  Some platforms
		 * need to know when we're still using BIOS-provided values
		 * (which we don't fully trust).
		 */
		bool distrust_bios_wm;
1309 1310
	} wm;

1311 1312
	struct dram_info {
		bool valid;
1313
		bool is_16gb_dimm;
1314
		u8 num_channels;
1315
		u8 ranks;
1316
		u32 bandwidth_kbps;
1317
		bool symmetric_memory;
V
Ville Syrjälä 已提交
1318 1319 1320 1321 1322 1323 1324
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
			INTEL_DRAM_LPDDR4
		} type;
1325 1326
	} dram_info;

1327
	struct intel_bw_info {
1328 1329 1330
		unsigned int deratedbw[3]; /* for each QGV point */
		u8 num_qgv_points;
		u8 num_planes;
1331 1332 1333 1334
	} max_bw[6];

	struct drm_private_obj bw_obj;

1335
	struct intel_runtime_pm runtime_pm;
1336

1337
	struct i915_perf perf;
1338

1339
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1340
	struct intel_gt gt;
1341 1342

	struct {
1343
		struct notifier_block pm_notifier;
1344 1345 1346 1347 1348 1349 1350 1351

		struct i915_gem_contexts {
			spinlock_t lock; /* locks list */
			struct list_head list;

			struct llist_head free_list;
			struct work_struct free_work;
		} contexts;
1352
	} gem;
1353

1354 1355
	/* For i915gm/i945gm vblank irq workaround */
	u8 vblank_enabled;
1356

1357 1358 1359
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
1360 1361
	bool ipc_enabled;

1362 1363
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1364

1365 1366 1367 1368 1369 1370
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

1371 1372
	struct i915_pmu pmu;

1373 1374 1375 1376 1377 1378
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

1379 1380 1381 1382
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1383
};
L
Linus Torvalds 已提交
1384

1385 1386 1387 1388
struct dram_dimm_info {
	u8 size, width, ranks;
};

1389
struct dram_channel_info {
1390
	struct dram_dimm_info dimm_l, dimm_s;
1391
	u8 ranks;
1392
	bool is_16gb_dimm;
1393 1394
};

1395 1396
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
1397
	return container_of(dev, struct drm_i915_private, drm);
1398 1399
}

1400
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
1401
{
1402 1403 1404 1405 1406 1407
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
1408 1409
}

1410
/* Simple iterator over all initialised engines */
1411 1412 1413 1414 1415
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1416 1417

/* Iterator over subset of engines selected by mask */
1418
#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
1419
	for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->engine_mask; \
1420 1421 1422
	     (tmp__) ? \
	     ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \
	     0;)
1423

1424 1425 1426 1427 1428 1429 1430 1431
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1432
#define I915_GTT_OFFSET_NONE ((u32)-1)
1433

1434 1435
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1436
 * considered to be the frontbuffer for the given plane interface-wise. This
1437 1438 1439 1440 1441
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
1442
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1443 1444 1445 1446 1447
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
1448
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1449
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1450
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1451 1452
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1453

1454
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
1455
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
1456
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
1457

1458
#define INTEL_GEN(dev_priv)	(INTEL_INFO(dev_priv)->gen)
1459
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
1460

1461
#define REVID_FOREVER		0xff
1462
#define INTEL_REVID(dev_priv)	((dev_priv)->drm.pdev->revision)
1463

1464 1465 1466
#define INTEL_GEN_MASK(s, e) ( \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
R
Rodrigo Vivi 已提交
1467
	GENMASK((e) - 1, (s) - 1))
1468

R
Rodrigo Vivi 已提交
1469
/* Returns true if Gen is in inclusive range [Start, End] */
1470
#define IS_GEN_RANGE(dev_priv, s, e) \
1471
	(!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e))))
1472

1473 1474
#define IS_GEN(dev_priv, n) \
	(BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \
1475
	 INTEL_INFO(dev_priv)->gen == (n))
1476

1477 1478
#define HAS_DSB(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dsb)

1479 1480 1481 1482 1483 1484 1485 1486
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

	return info->platform_mask[pi] & INTEL_SUBPLATFORM_BITS;
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
1548

1549 1550
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)

T
Tvrtko Ursulin 已提交
1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
1563
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
1564 1565
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
1566 1567 1568
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
T
Tvrtko Ursulin 已提交
1569
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
1570
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
1571
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
#define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
1582
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
1583
#define IS_ELKHARTLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE)
1584
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
1585 1586
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1587 1588 1589 1590
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1591
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
1592
				 INTEL_INFO(dev_priv)->gt == 3)
1593 1594
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1595
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
1596
				 INTEL_INFO(dev_priv)->gt == 3)
1597
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
1598
				 INTEL_INFO(dev_priv)->gt == 1)
1599
/* ULX machines are also considered ULT. */
1600 1601 1602 1603 1604 1605 1606 1607 1608 1609
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1610
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1611
				 INTEL_INFO(dev_priv)->gt == 2)
1612
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1613
				 INTEL_INFO(dev_priv)->gt == 3)
1614
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1615
				 INTEL_INFO(dev_priv)->gt == 4)
1616
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1617
				 INTEL_INFO(dev_priv)->gt == 2)
1618
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1619
				 INTEL_INFO(dev_priv)->gt == 3)
1620 1621
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1622 1623
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1624
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1625
				 INTEL_INFO(dev_priv)->gt == 2)
1626
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1627
				 INTEL_INFO(dev_priv)->gt == 3)
1628 1629 1630 1631
#define IS_CNL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
1632

1633 1634 1635 1636 1637 1638
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
1639 1640
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
1641

1642 1643
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

1644
#define BXT_REVID_A0		0x0
1645
#define BXT_REVID_A1		0x1
1646
#define BXT_REVID_B0		0x3
1647
#define BXT_REVID_B_LAST	0x8
1648
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
1649

1650 1651
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
1652

M
Mika Kuoppala 已提交
1653 1654
#define KBL_REVID_A0		0x0
#define KBL_REVID_B0		0x1
1655 1656 1657
#define KBL_REVID_C0		0x2
#define KBL_REVID_D0		0x3
#define KBL_REVID_E0		0x4
M
Mika Kuoppala 已提交
1658

1659 1660
#define IS_KBL_REVID(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
M
Mika Kuoppala 已提交
1661

1662 1663 1664 1665 1666 1667
#define GLK_REVID_A0		0x0
#define GLK_REVID_A1		0x1

#define IS_GLK_REVID(dev_priv, since, until) \
	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))

1668 1669
#define CNL_REVID_A0		0x0
#define CNL_REVID_B0		0x1
R
Rodrigo Vivi 已提交
1670
#define CNL_REVID_C0		0x2
1671 1672 1673 1674

#define IS_CNL_REVID(p, since, until) \
	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))

1675 1676 1677 1678 1679 1680 1681 1682 1683
#define ICL_REVID_A0		0x0
#define ICL_REVID_A2		0x1
#define ICL_REVID_B0		0x3
#define ICL_REVID_B2		0x4
#define ICL_REVID_C0		0x5

#define IS_ICL_REVID(p, since, until) \
	(IS_ICELAKE(p) && IS_REVID(p, since, until))

M
Mika Kuoppala 已提交
1684 1685 1686 1687 1688
#define TGL_REVID_A0		0x0

#define IS_TGL_REVID(p, since, until) \
	(IS_TIGERLAKE(p) && IS_REVID(p, since, until))

1689
#define IS_LP(dev_priv)	(INTEL_INFO(dev_priv)->is_lp)
1690 1691
#define IS_GEN9_LP(dev_priv)	(IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
1692

1693
#define HAS_ENGINE(dev_priv, id) (INTEL_INFO(dev_priv)->engine_mask & BIT(id))
1694

1695 1696 1697 1698
#define ENGINE_INSTANCES_MASK(dev_priv, first, count) ({		\
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
	(INTEL_INFO(dev_priv)->engine_mask &				\
1699
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
1700 1701 1702 1703 1704 1705
})
#define VDBOX_MASK(dev_priv) \
	ENGINE_INSTANCES_MASK(dev_priv, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(dev_priv) \
	ENGINE_INSTANCES_MASK(dev_priv, VECS0, I915_MAX_VECS)

1706 1707
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
1708
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
1709 1710
#define HAS_WT(dev_priv)	((IS_HASWELL(dev_priv) || \
				 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
1711

1712
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
1713

1714
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
1715
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
1716
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
1717
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
1718
#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
1719
		(INTEL_INFO(dev_priv)->has_logical_ring_preemption)
1720 1721 1722

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

1723
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
1724 1725 1726 1727 1728
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

1729 1730
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
1731
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
1732
})
1733

1734
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
1735
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
1736
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
1737

1738
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1739
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
1740

1741
/* WaRsDisableCoarsePowerGating:skl,cnl */
1742
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
1743 1744
	(IS_CANNONLAKE(dev_priv) || \
	 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
1745

1746
#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
R
Ramalingam C 已提交
1747 1748 1749
#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
1750

1751 1752 1753
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
1754
#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
1755 1756
					 !(IS_I915G(dev_priv) || \
					 IS_I915GM(dev_priv)))
1757 1758
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
1759

1760
#define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
1761
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
R
Rodrigo Vivi 已提交
1762
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7)
1763

1764
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1765

1766
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
1767

1768 1769 1770
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->has_fpga_dbg)
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
1771
#define HAS_TRANSCODER_EDP(dev_priv)	 (INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_EDP] != 0)
1772

1773 1774
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
1775
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
1776

1777 1778
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

1779
#define HAS_CSR(dev_priv)	(INTEL_INFO(dev_priv)->display.has_csr)
1780

1781 1782
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1783

1784
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
1785

1786
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
1787

1788
/* Having GuC is not the same as using GuC */
1789 1790
#define USES_GUC(dev_priv)		intel_uc_uses_guc(&(dev_priv)->gt.uc)
#define USES_GUC_SUBMISSION(dev_priv)	intel_uc_uses_guc_submission(&(dev_priv)->gt.uc)
1791

1792
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
1793

1794 1795
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

1796

R
Rodrigo Vivi 已提交
1797
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1798

1799
#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
1800

1801
/* DPF == dynamic parity feature */
1802
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1803 1804
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
1805

1806
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
1807
#define GEN9_FREQ_SCALER 3
1808

1809
#define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->pipe_mask))
1810

1811
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->pipe_mask != 0)
1812

1813 1814 1815
/* Only valid when HAS_DISPLAY() is true */
#define INTEL_DISPLAY_ENABLED(dev_priv) (WARN_ON(!HAS_DISPLAY(dev_priv)), !i915_modparams.disable_display)

1816
static inline bool intel_vtd_active(void)
1817 1818
{
#ifdef CONFIG_INTEL_IOMMU
1819
	if (intel_iommu_gfx_mapped)
1820 1821 1822 1823 1824
		return true;
#endif
	return false;
}

1825 1826 1827 1828 1829
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
	return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
}

1830 1831 1832
static inline bool
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
1833
	return IS_BROXTON(dev_priv) && intel_vtd_active();
1834 1835
}

1836
/* i915_drv.c */
1837
#ifdef CONFIG_COMPAT
1838
long i915_compat_ioctl(struct file *filp, unsigned int cmd, unsigned long arg);
1839 1840
#else
#define i915_compat_ioctl NULL
1841
#endif
1842 1843
extern const struct dev_pm_ops i915_pm_ops;

1844
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
1845
void i915_driver_remove(struct drm_i915_private *i915);
1846 1847 1848

int i915_resume_switcheroo(struct drm_i915_private *i915);
int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state);
1849

1850
void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
1851
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1852

1853 1854
static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
{
1855
	return dev_priv->gvt;
1856 1857
}

1858
static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
1859
{
1860
	return dev_priv->vgpu.active;
1861
}
1862

1863 1864 1865
int i915_getparam_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);

1866
/* i915_gem.c */
1867 1868
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
1869
void i915_gem_sanitize(struct drm_i915_private *i915);
1870
void i915_gem_init_early(struct drm_i915_private *dev_priv);
1871
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1872
int i915_gem_freeze(struct drm_i915_private *dev_priv);
1873 1874
int i915_gem_freeze_late(struct drm_i915_private *dev_priv);

1875 1876
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
1877 1878
	/*
	 * A single pass should suffice to release all the freed objects (along
1879 1880 1881 1882 1883
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
1884 1885
	while (atomic_read(&i915->mm.free_count)) {
		flush_work(&i915->mm.free_work);
1886
		rcu_barrier();
1887
	}
1888 1889
}

1890 1891 1892 1893 1894 1895 1896 1897 1898 1899
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
1900
	 * than 3 passes to catch all _recursive_ RCU delayed work.
1901 1902
	 *
	 */
1903
	int pass = 3;
1904
	do {
1905
		flush_workqueue(i915->wq);
1906
		rcu_barrier();
1907
		i915_gem_drain_freed_objects(i915);
1908
	} while (--pass);
1909
	drain_workqueue(i915->wq);
1910 1911
}

C
Chris Wilson 已提交
1912
struct i915_vma * __must_check
1913 1914
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
1915
			 u64 size,
1916 1917
			 u64 alignment,
			 u64 flags);
1918

1919 1920 1921
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1922

1923 1924
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

1925 1926 1927 1928 1929 1930
static inline int __must_check
i915_mutex_lock_interruptible(struct drm_device *dev)
{
	return mutex_lock_interruptible(&dev->struct_mutex);
}

1931 1932 1933
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
1934
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1935
		      u32 handle, u64 *offset);
1936
int i915_gem_mmap_gtt_version(void);
1937

1938
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1939

M
Mika Kuoppala 已提交
1940 1941
static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
1942
	return atomic_read(&error->reset_count);
1943
}
1944

1945 1946 1947
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
					  struct intel_engine_cs *engine)
{
1948
	return atomic_read(&error->reset_engine_count[engine->uabi_class]);
1949 1950
}

1951
void i915_gem_init_mmio(struct drm_i915_private *i915);
1952
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1953 1954
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
1955
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1956
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1957
void i915_gem_suspend(struct drm_i915_private *dev_priv);
1958
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
1959
void i915_gem_resume(struct drm_i915_private *dev_priv);
1960
vm_fault_t i915_gem_fault(struct vm_fault *vmf);
1961

1962
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1963
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1964

1965 1966 1967
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1968 1969 1970
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

1971
struct dma_buf *i915_gem_prime_export(struct drm_gem_object *gem_obj, int flags);
1972

1973 1974 1975 1976 1977 1978
static inline struct i915_gem_context *
__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
{
	return idr_find(&file_priv->context_idr, id);
}

1979 1980 1981 1982 1983
static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

1984 1985 1986 1987 1988
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
1989 1990 1991 1992

	return ctx;
}

1993
/* i915_gem_evict.c */
1994
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
1995
					  u64 min_size, u64 alignment,
M
Matthew Auld 已提交
1996
					  unsigned long color,
1997
					  u64 start, u64 end,
1998
					  unsigned flags);
1999 2000 2001
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
2002
int i915_gem_evict_vm(struct i915_address_space *vm);
2003

2004 2005 2006
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
2007
				phys_addr_t size);
2008

2009
/* i915_gem_tiling.c */
2010
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2011
{
2012
	struct drm_i915_private *i915 = to_i915(obj->base.dev);
2013

2014
	return i915->ggtt.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2015
		i915_gem_object_is_tiled(obj);
2016 2017
}

2018 2019 2020 2021 2022
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

2023
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2024

2025
/* i915_cmd_parser.c */
2026
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
2027
void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
2028 2029 2030 2031 2032 2033 2034
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
			    struct drm_i915_gem_object *batch_obj,
			    struct drm_i915_gem_object *shadow_batch_obj,
			    u32 batch_start_offset,
			    u32 batch_len,
			    bool is_master);
2035

2036 2037 2038 2039
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
2040
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
2041 2042
}

B
Ben Widawsky 已提交
2043 2044
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
2045

2046 2047
#define __I915_REG_OP(op__, dev_priv__, ...) \
	intel_uncore_##op__(&(dev_priv__)->uncore, __VA_ARGS__)
2048

2049 2050
#define I915_READ(reg__)	 __I915_REG_OP(read, dev_priv, (reg__))
#define I915_WRITE(reg__, val__) __I915_REG_OP(write, dev_priv, (reg__), (val__))
2051

2052
#define POSTING_READ(reg__)	__I915_REG_OP(posting_read, dev_priv, (reg__))
2053

2054
/* These are untraced mmio-accessors that are only valid to be used inside
2055
 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
2056
 * controlled.
2057
 *
2058
 * Think twice, and think again, before using these.
2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078
 *
 * As an example, these accessors can possibly be used between:
 *
 * spin_lock_irq(&dev_priv->uncore.lock);
 * intel_uncore_forcewake_get__locked();
 *
 * and
 *
 * intel_uncore_forcewake_put__locked();
 * spin_unlock_irq(&dev_priv->uncore.lock);
 *
 *
 * Note: some registers may not need forcewake held, so
 * intel_uncore_forcewake_{get,put} can be omitted, see
 * intel_uncore_forcewake_for_reg().
 *
 * Certain architectures will die if the same cacheline is concurrently accessed
 * by different clients (e.g. on Ivybridge). Access to registers should
 * therefore generally be serialised, by either the dev_priv->uncore.lock or
 * a more localised lock guarding all access to that bank of registers.
2079
 */
2080 2081
#define I915_READ_FW(reg__) __I915_REG_OP(read_fw, dev_priv, (reg__))
#define I915_WRITE_FW(reg__, val__) __I915_REG_OP(write_fw, dev_priv, (reg__), (val__))
2082

2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096
/* register wait wrappers for display regs */
#define intel_de_wait_for_register(dev_priv_, reg_, mask_, value_, timeout_) \
	intel_wait_for_register(&(dev_priv_)->uncore, \
				(reg_), (mask_), (value_), (timeout_))

#define intel_de_wait_for_set(dev_priv_, reg_, mask_, timeout_) ({	\
	u32 mask__ = (mask_);						\
	intel_de_wait_for_register((dev_priv_), (reg_),			\
				   mask__, mask__, (timeout_)); \
})

#define intel_de_wait_for_clear(dev_priv_, reg_, mask_, timeout_) \
	intel_de_wait_for_register((dev_priv_), (reg_), (mask_), 0, (timeout_))

2097 2098 2099 2100 2101
/* i915_mm.c */
int remap_io_mapping(struct vm_area_struct *vma,
		     unsigned long addr, unsigned long pfn, unsigned long size,
		     struct io_mapping *iomap);

2102 2103 2104 2105 2106 2107 2108 2109
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 10)
		return CNL_HWS_CSB_WRITE_INDEX;
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

2110 2111 2112 2113 2114 2115
static inline enum i915_map_type
i915_coherent_map_type(struct drm_i915_private *i915)
{
	return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
}

L
Linus Torvalds 已提交
2116
#endif