i915_drv.h 54.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36 37
#include <asm/hypervisor.h>

38
#include <linux/io-mapping.h>
39
#include <linux/i2c.h>
40
#include <linux/i2c-algo-bit.h>
41
#include <linux/backlight.h>
42
#include <linux/hash.h>
43
#include <linux/intel-iommu.h>
44
#include <linux/kref.h>
45
#include <linux/mm_types.h>
46
#include <linux/perf_event.h>
47
#include <linux/pm_qos.h>
48
#include <linux/dma-resv.h>
49
#include <linux/shmem_fs.h>
50
#include <linux/stackdepot.h>
51
#include <linux/xarray.h>
52 53

#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
54
#include <drm/drm_auth.h>
55
#include <drm/drm_cache.h>
56
#include <drm/drm_util.h>
57
#include <drm/drm_dsc.h>
58
#include <drm/drm_atomic.h>
J
Jani Nikula 已提交
59
#include <drm/drm_connector.h>
60
#include <drm/i915_mei_hdcp_interface.h>
61
#include <drm/ttm/ttm_device.h>
62 63 64

#include "i915_params.h"
#include "i915_reg.h"
65
#include "i915_utils.h"
66

67
#include "display/intel_bios.h"
68
#include "display/intel_cdclk.h"
69 70
#include "display/intel_display.h"
#include "display/intel_display_power.h"
71
#include "display/intel_dmc.h"
72
#include "display/intel_dpll_mgr.h"
73
#include "display/intel_dsb.h"
74
#include "display/intel_fbc.h"
75
#include "display/intel_frontbuffer.h"
76
#include "display/intel_global_state.h"
77
#include "display/intel_gmbus.h"
78 79
#include "display/intel_opregion.h"

80
#include "gem/i915_gem_context_types.h"
81
#include "gem/i915_gem_shrinker.h"
82
#include "gem/i915_gem_stolen.h"
83
#include "gem/i915_gem_lmem.h"
84

85
#include "gt/intel_engine.h"
86
#include "gt/intel_gt_types.h"
87
#include "gt/intel_region_lmem.h"
88
#include "gt/intel_workarounds.h"
89
#include "gt/uc/intel_uc.h"
90

91
#include "intel_device_info.h"
92
#include "intel_memory_region.h"
93
#include "intel_pch.h"
J
Jani Nikula 已提交
94
#include "intel_pm_types.h"
95
#include "intel_runtime_pm.h"
96
#include "intel_step.h"
97
#include "intel_uncore.h"
98
#include "intel_wakeref.h"
99
#include "intel_wopcm.h"
100

101
#include "i915_gem.h"
102
#include "i915_gem_gtt.h"
103
#include "i915_gpu_error.h"
104
#include "i915_perf_types.h"
105
#include "i915_request.h"
106
#include "i915_scheduler.h"
107
#include "gt/intel_timeline.h"
J
Joonas Lahtinen 已提交
108
#include "i915_vma.h"
109
#include "i915_irq.h"
J
Joonas Lahtinen 已提交
110

111

L
Linus Torvalds 已提交
112 113 114 115 116
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
117 118
#define DRIVER_DATE		"20201103"
#define DRIVER_TIMESTAMP	1604406085
L
Linus Torvalds 已提交
119

120 121
struct drm_i915_gem_object;

122 123
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
124

125
struct i915_hotplug {
126
	struct delayed_work hotplug_work;
127

128 129
	const u32 *hpd, *pch_hpd;

130 131 132 133 134 135 136 137 138 139
	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
140
	u32 retry_bits;
141 142 143 144 145 146
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

147 148 149
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
150
	unsigned int hpd_storm_threshold;
151 152
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
153

154 155 156 157 158 159 160 161 162 163
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

164 165 166 167 168 169
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
170

171
struct drm_i915_private;
172
struct i915_mm_struct;
173
struct i915_mmu_object;
174

175 176
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
177 178 179 180 181

	union {
		struct drm_file *file;
		struct rcu_head rcu;
	};
182

183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244
	/** @proto_context_lock: Guards all struct i915_gem_proto_context
	 * operations
	 *
	 * This not only guards @proto_context_xa, but is always held
	 * whenever we manipulate any struct i915_gem_proto_context,
	 * including finalizing it on first actual use of the GEM context.
	 *
	 * See i915_gem_proto_context.
	 */
	struct mutex proto_context_lock;

	/** @proto_context_xa: xarray of struct i915_gem_proto_context
	 *
	 * Historically, the context uAPI allowed for two methods of
	 * setting context parameters: SET_CONTEXT_PARAM and
	 * CONTEXT_CREATE_EXT_SETPARAM.  The former is allowed to be called
	 * at any time while the later happens as part of
	 * GEM_CONTEXT_CREATE.  Everything settable via one was settable
	 * via the other.  While some params are fairly simple and setting
	 * them on a live context is harmless such as the context priority,
	 * others are far trickier such as the VM or the set of engines.
	 * In order to swap out the VM, for instance, we have to delay
	 * until all current in-flight work is complete, swap in the new
	 * VM, and then continue.  This leads to a plethora of potential
	 * race conditions we'd really rather avoid.
	 *
	 * We have since disallowed setting these more complex parameters
	 * on active contexts.  This works by delaying the creation of the
	 * actual context until after the client is done configuring it
	 * with SET_CONTEXT_PARAM.  From the perspective of the client, it
	 * has the same u32 context ID the whole time.  From the
	 * perspective of i915, however, it's a struct i915_gem_proto_context
	 * right up until the point where we attempt to do something which
	 * the proto-context can't handle.  Then the struct i915_gem_context
	 * gets created.
	 *
	 * This is accomplished via a little xarray dance.  When
	 * GEM_CONTEXT_CREATE is called, we create a struct
	 * i915_gem_proto_context, reserve a slot in @context_xa but leave
	 * it NULL, and place the proto-context in the corresponding slot
	 * in @proto_context_xa.  Then, in i915_gem_context_lookup(), we
	 * first check @context_xa.  If it's there, we return the struct
	 * i915_gem_context and we're done.  If it's not, we look in
	 * @proto_context_xa and, if we find it there, we create the actual
	 * context and kill the proto-context.
	 *
	 * In order for this dance to work properly, everything which ever
	 * touches a struct i915_gem_proto_context is guarded by
	 * @proto_context_lock, including context creation.  Yes, this
	 * means context creation now takes a giant global lock but it
	 * can't really be helped and that should never be on any driver's
	 * fast-path anyway.
	 */
	struct xarray proto_context_xa;

	/** @context_xa: xarray of fully created i915_gem_context
	 *
	 * Write access to this xarray is guarded by @proto_context_lock.
	 * Otherwise, writers may race with finalize_create_context_locked().
	 *
	 * See @proto_context_xa.
	 */
245
	struct xarray context_xa;
246
	struct xarray vm_xa;
247

248
	unsigned int bsd_engine;
249

250 251 252 253 254 255 256
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
257
 */
258 259 260 261 262 263 264
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
265 266
};

L
Linus Torvalds 已提交
267 268 269
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
270 271
 * 1.2: Add Power Management
 * 1.3: Add vblank support
272
 * 1.4: Fix cmdbuffer path, add heap destroy
273
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
274 275
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
276 277
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
278
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
279 280
#define DRIVER_PATCHLEVEL	0

281 282 283
struct intel_overlay;
struct intel_overlay_error_state;

284
struct sdvo_device_mapping {
C
Chris Wilson 已提交
285
	u8 initialized;
286 287 288
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
289
	u8 i2c_pin;
290
	u8 ddc_pin;
291 292
};

293
struct intel_connector;
294
struct intel_encoder;
295
struct intel_atomic_state;
296
struct intel_cdclk_config;
297
struct intel_cdclk_funcs;
298 299
struct intel_cdclk_state;
struct intel_cdclk_vals;
300
struct intel_initial_plane_config;
301
struct intel_crtc;
302 303
struct intel_limit;
struct dpll;
304

305 306 307 308 309
/* functions used internal in intel_pm.c */
struct drm_i915_clock_gating_funcs {
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
};

310 311 312 313
/* functions used for watermark calcs for display. */
struct drm_i915_wm_disp_funcs {
	/* update_wm is for legacy wm management */
	void (*update_wm)(struct drm_i915_private *dev_priv);
314 315 316 317
	int (*compute_pipe_wm)(struct intel_atomic_state *state,
			       struct intel_crtc *crtc);
	int (*compute_intermediate_wm)(struct intel_atomic_state *state,
				       struct intel_crtc *crtc);
318
	void (*initial_watermarks)(struct intel_atomic_state *state,
319
				   struct intel_crtc *crtc);
320
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
321
					 struct intel_crtc *crtc);
322
	void (*optimize_watermarks)(struct intel_atomic_state *state,
323
				    struct intel_crtc *crtc);
324
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
325 326
};

327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345
struct intel_color_funcs {
	int (*color_check)(struct intel_crtc_state *crtc_state);
	/*
	 * Program double buffered color management registers during
	 * vblank evasion. The registers should then latch during the
	 * next vblank start, alongside any other double buffered registers
	 * involved with the same commit.
	 */
	void (*color_commit)(const struct intel_crtc_state *crtc_state);
	/*
	 * Load LUTs (and other single buffered color management
	 * registers). Will (hopefully) be called during the vblank
	 * following the latching of any double buffered registers
	 * involved with the same commit.
	 */
	void (*load_luts)(const struct intel_crtc_state *crtc_state);
	void (*read_luts)(struct intel_crtc_state *crtc_state);
};

346 347 348 349
struct intel_hotplug_funcs {
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
};

350 351 352 353 354
struct intel_fdi_funcs {
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
};

355 356 357 358
struct intel_dpll_funcs {
	int (*crtc_compute_clock)(struct intel_crtc_state *crtc_state);
};

359
struct drm_i915_display_funcs {
360 361 362
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
363
				struct intel_crtc_state *);
364 365
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
366 367 368 369
	void (*crtc_enable)(struct intel_atomic_state *state,
			    struct intel_crtc *crtc);
	void (*crtc_disable)(struct intel_atomic_state *state,
			     struct intel_crtc *crtc);
370
	void (*commit_modeset_enables)(struct intel_atomic_state *state);
371 372
};

373 374
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

375
/*
376 377 378 379 380 381 382 383 384 385 386 387 388 389
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
390 391
};

392
struct intel_dp;
393 394 395 396 397 398 399 400 401
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

402
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
403
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
404
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
405
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
406
#define QUIRK_INCREASE_T12_DELAY (1<<6)
407
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
408
#define QUIRK_NO_PPS_BACKLIGHT_POWER_HOOK (1<<8)
409

410
struct intel_fbdev;
411

412 413
struct intel_gmbus {
	struct i2c_adapter adapter;
414
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
415
	u32 force_bit;
416
	u32 reg0;
417
	i915_reg_t gpio_reg;
418
	struct i2c_algo_bit_data bit_algo;
419 420 421
	struct drm_i915_private *dev_priv;
};

422
struct i915_suspend_saved_registers {
423
	u32 saveDSPARB;
J
Jesse Barnes 已提交
424 425
	u32 saveSWF0[16];
	u32 saveSWF1[16];
426
	u32 saveSWF3[3];
427
	u16 saveGCDGMBUS;
428
};
429

430
struct vlv_s0ix_state;
431

432
#define MAX_L3_SLICES 2
433
struct intel_l3_parity {
434
	u32 *remap_info[MAX_L3_SLICES];
435
	struct work_struct error_work;
436
	int which_slice;
437 438
};

439
struct i915_gem_mm {
440 441 442 443 444 445 446
	/*
	 * Shortcut for the stolen region. This points to either
	 * INTEL_REGION_STOLEN_SMEM for integrated platforms, or
	 * INTEL_REGION_STOLEN_LMEM for discrete, or NULL if the device doesn't
	 * support stolen.
	 */
	struct intel_memory_region *stolen_region;
447 448
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
449 450 451 452
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

453 454 455
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

456
	/**
457
	 * List of objects which are purgeable.
458
	 */
459 460
	struct list_head purge_list;

461
	/**
462
	 * List of objects which have allocated pages and are shrinkable.
463
	 */
464
	struct list_head shrink_list;
465

466 467 468 469 470
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
471 472 473 474 475
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
476

M
Matthew Auld 已提交
477 478 479 480 481
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

482 483
	struct intel_memory_region *regions[INTEL_REGION_UNKNOWN];

484
	struct notifier_block oom_notifier;
485
	struct notifier_block vmap_notifier;
486
	struct shrinker shrinker;
487

488
#ifdef CONFIG_MMU_NOTIFIER
489
	/**
490 491
	 * notifier_lock for mmu notifiers, memory may not be allocated
	 * while holding this lock.
492
	 */
493
	rwlock_t notifier_lock;
494
#endif
495

496 497 498
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
499 500
};

501 502
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

503 504 505 506 507 508 509 510 511
unsigned long i915_fence_context_timeout(const struct drm_i915_private *i915,
					 u64 context);

static inline unsigned long
i915_fence_timeout(const struct drm_i915_private *i915)
{
	return i915_fence_context_timeout(i915, U64_MAX);
}

512 513 514
/* Amount of SAGV/QGV points, BSpec precisely defines this */
#define I915_NUM_QGV_POINTS 8

515 516
#define HAS_HW_SAGV_WM(i915) (DISPLAY_VER(i915) >= 13 && !IS_DGFX(i915))

517 518 519
/* Amount of PSF GV points, BSpec precisely defines this */
#define I915_NUM_PSF_GV_POINTS 3

R
Rodrigo Vivi 已提交
520 521 522 523 524
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
525 526
};

527
struct intel_vbt_data {
528 529 530
	/* bdb version */
	u16 version;

531 532 533 534 535 536 537 538
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
539
	unsigned int int_lvds_support:1;
540 541
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
542
	unsigned int panel_type:4;
543 544
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
545
	enum drm_panel_orientation orientation;
546

547 548
	enum drrs_support_type drrs_type;

549 550 551 552 553
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
554
		bool low_vswing;
555 556 557
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
558
		bool hobl;
559
	} edp;
560

R
Rodrigo Vivi 已提交
561
	struct {
562
		bool enable;
R
Rodrigo Vivi 已提交
563 564 565 566
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
567 568
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
569
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
570 571
	} psr;

572 573
	struct {
		u16 pwm_freq_hz;
574
		u16 brightness_precision_bits;
575
		bool present;
576
		bool active_low_pwm;
577
		u8 min_brightness;	/* min_brightness/255 of max */
578
		u8 controller;		/* brightness controller number */
579
		enum intel_backlight_type type;
580 581
	} backlight;

582 583 584
	/* MIPI DSI */
	struct {
		u16 panel_id;
585 586
		struct mipi_config *config;
		struct mipi_pps_data *pps;
587 588
		u16 bl_ports;
		u16 cabc_ports;
589 590 591
		u8 seq_version;
		u32 size;
		u8 *data;
592
		const u8 *sequence[MIPI_SEQ_MAX];
593
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
594
		enum drm_panel_orientation orientation;
595 596
	} dsi;

597 598
	int crt_ddc_pin;

599
	struct list_head display_devices;
600

601
	struct intel_bios_encoder_data *ports[I915_MAX_PORTS]; /* Non-NULL if port present. */
602
	struct sdvo_device_mapping sdvo_mappings[2];
603 604
};

605
struct i915_frontbuffer_tracking {
606
	spinlock_t lock;
607 608 609 610 611 612 613 614 615

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

616
struct i915_virtual_gpu {
617
	struct mutex lock; /* serialises sending of g2v_notify command pkts */
618
	bool active;
619
	u32 caps;
620 621
};

622 623
struct i915_selftest_stash {
	atomic_t counter;
624
	struct ida mock_region_instances;
625 626
};

627
/* intel_audio.c private */
628
struct intel_audio_funcs;
629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650
struct intel_audio_private {
	/* Display internal audio functions */
	const struct intel_audio_funcs *funcs;

	/* hda/i915 audio component */
	struct i915_audio_component *component;
	bool component_registered;
	/* mutex for audio/video sync */
	struct mutex mutex;
	int power_refcount;
	u32 freq_cntrl;

	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *encoder_map[I915_MAX_PIPES];

	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int irq;
	} lpe;
};

651
struct drm_i915_private {
652 653
	struct drm_device drm;

654 655 656
	/* FIXME: Device release actions should all be moved to drmm_ */
	bool do_release;

657 658 659
	/* i915 device parameters */
	struct i915_params params;

660
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
661
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
662
	struct intel_driver_caps caps;
663

664 665 666
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
667
	 * backed by stolen memory. Note that stolen_usable_size tells us
668 669 670 671
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
672 673 674 675
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
676

677 678 679 680 681 682 683 684 685
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
686
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
687

688
	struct intel_uncore uncore;
689
	struct intel_uncore_mmio_debug mmio_debug;
690

691 692
	struct i915_virtual_gpu vgpu;

693
	struct intel_gvt *gvt;
694

695 696
	struct intel_wopcm wopcm;

697
	struct intel_dmc dmc;
698

699
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
700

701 702 703 704 705
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
706 707
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
708
	 */
709
	u32 gpio_mmio_base;
710

711
	/* MMIO base address for MIPI regs */
712
	u32 mipi_mmio_base;
713

714
	u32 pps_mmio_base;
715

716 717
	wait_queue_head_t gmbus_wait_queue;

718
	struct pci_dev *bridge_dev;
719 720

	struct rb_root uabi_engines;
721 722 723 724 725 726

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

727 728
	bool display_irqs_enabled;

V
Ville Syrjälä 已提交
729 730
	/* Sideband mailbox protection */
	struct mutex sb_lock;
731
	struct pm_qos_request sb_qos;
732 733

	/** Cached value of IMR to avoid reads in updating the bitfield */
734 735 736 737
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
738
	u32 pipestat_irq_mask[I915_MAX_PIPES];
739

740
	struct i915_hotplug hotplug;
741
	struct intel_fbc *fbc[I915_MAX_FBCS];
742
	struct i915_drrs drrs;
743
	struct intel_opregion opregion;
744
	struct intel_vbt_data vbt;
745

746 747
	bool preserve_bios_swizzle;

748 749 750
	/* overlay */
	struct intel_overlay *overlay;

751
	/* backlight registers and fields in struct intel_panel */
752
	struct mutex backlight_lock;
753

V
Ville Syrjälä 已提交
754 755 756
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

757
	unsigned int fsb_freq, mem_freq, is_ddr3;
758
	unsigned int skl_preferred_vco_freq;
759
	unsigned int max_cdclk_freq;
760

M
Mika Kahola 已提交
761
	unsigned int max_dotclk_freq;
762
	unsigned int hpll_freq;
763
	unsigned int fdi_pll_freq;
764
	unsigned int czclk_freq;
765

766
	struct {
767 768
		/* The current hardware cdclk configuration */
		struct intel_cdclk_config hw;
769

770 771
		/* cdclk, divider, and ratio table from bspec */
		const struct intel_cdclk_vals *table;
772 773

		struct intel_global_obj obj;
774
	} cdclk;
775

776 777 778 779 780 781 782
	struct {
		/* The current hardware dbuf configuration */
		u8 enabled_slices;

		struct intel_global_obj obj;
	} dbuf;

783 784 785 786 787 788 789
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
790 791
	struct workqueue_struct *wq;

792 793
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;
794 795
	/* unbound hipri wq for page flips/plane updates */
	struct workqueue_struct *flip_wq;
796

797
	/* pm private clock gating functions */
798
	const struct drm_i915_clock_gating_funcs *clock_gating_funcs;
799

800
	/* pm display functions */
801
	const struct drm_i915_wm_disp_funcs *wm_disp;
802

803
	/* irq display functions */
804
	const struct intel_hotplug_funcs *hotplug_funcs;
805

806
	/* fdi display functions */
807
	const struct intel_fdi_funcs *fdi_funcs;
808

809
	/* display pll funcs */
810
	const struct intel_dpll_funcs *dpll_funcs;
811

812
	/* Display functions */
813
	const struct drm_i915_display_funcs *display;
814

815
	/* Display internal color functions */
816
	const struct intel_color_funcs *color_funcs;
817

818
	/* Display CDCLK functions */
819
	const struct intel_cdclk_funcs *cdclk_funcs;
820

821 822
	/* PCH chipset type */
	enum intel_pch pch_type;
823
	unsigned short pch_id;
824 825 826

	unsigned long quirks;

827
	struct drm_atomic_state *modeset_restore_state;
828
	struct drm_modeset_acquire_ctx reset_ctx;
829

830
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
831

832
	struct i915_gem_mm mm;
833 834 835

	/* Kernel Modesetting */

836 837 838 839 840
	/**
	 * dpll and cdclk state is protected by connection_mutex
	 * dpll.lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms plls
	 * share registers.
841
	 */
842 843 844 845 846 847
	struct {
		struct mutex lock;

		int num_shared_dpll;
		struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
		const struct intel_dpll_mgr *mgr;
848 849 850 851 852

		struct {
			int nssc;
			int ssc;
		} ref_clks;
853
	} dpll;
854

855 856
	struct list_head global_obj_list;

857
	/*
858 859
	 * For reading active_pipes holding any crtc lock is
	 * sufficient, for writing must hold all of them.
860
	 */
861
	u8 active_pipes;
862

863 864
	struct i915_frontbuffer_tracking fb_tracking;

865 866 867 868 869
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

870
	bool mchbar_need_disable;
871

872 873
	struct intel_l3_parity l3_parity;

M
Matt Roper 已提交
874 875 876 877 878 879 880 881
	/*
	 * HTI (aka HDPORT) state read during initial hw readout.  Most
	 * platforms don't have HTI, so this will just stay 0.  Those that do
	 * will use this later to figure out which PLLs and PHYs are unavailable
	 * for driver usage.
	 */
	u32 hti_state;

882 883 884 885 886
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
887

888
	struct i915_power_domains power_domains;
889

890
	struct i915_gpu_error gpu_error;
891

892 893
	struct drm_i915_gem_object *vlv_pctx;

894 895
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
896
	struct work_struct fbdev_suspend_work;
897 898

	struct drm_property *broadcast_rgb_property;
899
	struct drm_property *force_audio_property;
900

901
	u32 fdi_rx_config;
902

903
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
904
	u32 chv_phy_control;
905 906 907 908 909 910
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
911
	u32 bxt_phy_grc;
912

913
	u32 suspend_count;
914
	bool power_domains_suspended;
915
	struct i915_suspend_saved_registers regfile;
916
	struct vlv_s0ix_state *vlv_s0ix_state;
917

918
	enum {
919 920 921 922 923
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
924

925 926
	u32 sagv_block_time_us;

927 928 929 930 931 932 933
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
934
		u16 pri_latency[5];
935
		/* sprite */
936
		u16 spr_latency[5];
937
		/* cursor */
938
		u16 cur_latency[5];
939 940 941 942 943
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
944
		u16 skl_latency[8];
945 946

		/* current hardware state */
947 948
		union {
			struct ilk_wm_values hw;
949
			struct vlv_wm_values vlv;
950
			struct g4x_wm_values g4x;
951
		};
952

953
		u8 max_level;
954 955 956 957

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
958
		 * crtc_state->wm.need_postvbl_update.
959 960
		 */
		struct mutex wm_mutex;
961 962
	} wm;

963
	struct dram_info {
964
		bool wm_lv_0_adjust_needed;
965
		u8 num_channels;
966
		bool symmetric_memory;
V
Ville Syrjälä 已提交
967 968 969 970 971
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
972 973 974
			INTEL_DRAM_LPDDR4,
			INTEL_DRAM_DDR5,
			INTEL_DRAM_LPDDR5,
V
Ville Syrjälä 已提交
975
		} type;
976
		u8 num_qgv_points;
977
		u8 num_psf_gv_points;
978 979
	} dram_info;

980
	struct intel_bw_info {
981 982
		/* for each QGV point */
		unsigned int deratedbw[I915_NUM_QGV_POINTS];
983 984
		/* for each PSF GV point */
		unsigned int psf_bw[I915_NUM_PSF_GV_POINTS];
985
		u8 num_qgv_points;
986
		u8 num_psf_gv_points;
987
		u8 num_planes;
988 989
	} max_bw[6];

990
	struct intel_global_obj bw_obj;
991

992
	struct intel_runtime_pm runtime_pm;
993

994
	struct i915_perf perf;
995

996
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
997
	struct intel_gt gt;
998 999

	struct {
1000 1001 1002 1003
		struct i915_gem_contexts {
			spinlock_t lock; /* locks list */
			struct list_head list;
		} contexts;
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013

		/*
		 * We replace the local file with a global mappings as the
		 * backing storage for the mmap is on the device and not
		 * on the struct file, and we do not want to prolong the
		 * lifetime of the local fd. To minimise the number of
		 * anonymous inodes we create, we use a global singleton to
		 * share the global mapping.
		 */
		struct file *mmap_singleton;
1014
	} gem;
1015

1016 1017
	u8 framestart_delay;

1018 1019 1020
	/* Window2 specifies time required to program DSB (Window2) in number of scan lines */
	u8 window2_delay;

1021 1022
	u8 pch_ssc_use;

1023 1024
	/* For i915gm/i945gm vblank irq workaround */
	u8 vblank_enabled;
1025

1026 1027
	bool irq_enabled;

1028 1029 1030
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
1031 1032
	bool ipc_enabled;

1033
	struct intel_audio_private audio;
1034

1035 1036
	struct i915_pmu pmu;

1037 1038 1039 1040 1041 1042
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

1043 1044 1045
	/* The TTM device structure. */
	struct ttm_device bdev;

1046 1047
	I915_SELFTEST_DECLARE(struct i915_selftest_stash selftest;)

1048 1049 1050 1051
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1052
};
L
Linus Torvalds 已提交
1053

1054 1055
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
1056
	return container_of(dev, struct drm_i915_private, drm);
1057 1058
}

1059
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
1060
{
1061 1062 1063 1064 1065 1066
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
1067 1068
}

1069
/* Simple iterator over all initialised engines */
1070 1071 1072 1073 1074
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1075 1076

/* Iterator over subset of engines selected by mask */
1077
#define for_each_engine_masked(engine__, gt__, mask__, tmp__) \
1078
	for ((tmp__) = (mask__) & (gt__)->info.engine_mask; \
1079
	     (tmp__) ? \
1080
	     ((engine__) = (gt__)->engine[__mask_next_bit(tmp__)]), 1 : \
1081
	     0;)
1082

1083 1084 1085 1086 1087 1088 1089 1090
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1091 1092 1093 1094 1095
#define for_each_uabi_class_engine(engine__, class__, i915__) \
	for ((engine__) = intel_engine_lookup_user((i915__), (class__), 0); \
	     (engine__) && (engine__)->uabi_class == (class__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1096
#define I915_GTT_OFFSET_NONE ((u32)-1)
1097

1098 1099
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1100
 * considered to be the frontbuffer for the given plane interface-wise. This
1101 1102 1103 1104 1105
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
1106
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1107 1108 1109 1110 1111
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
1112
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1113
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1114
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1115 1116
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1117

1118
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
1119
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
1120
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
1121

1122
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
1123

1124
#define IP_VER(ver, rel)		((ver) << 8 | (rel))
1125

1126
#define GRAPHICS_VER(i915)		(INTEL_INFO(i915)->graphics_ver)
1127 1128
#define GRAPHICS_VER_FULL(i915)		IP_VER(INTEL_INFO(i915)->graphics_ver, \
					       INTEL_INFO(i915)->graphics_rel)
1129 1130 1131 1132
#define IS_GRAPHICS_VER(i915, from, until) \
	(GRAPHICS_VER(i915) >= (from) && GRAPHICS_VER(i915) <= (until))

#define MEDIA_VER(i915)			(INTEL_INFO(i915)->media_ver)
1133 1134
#define MEDIA_VER_FULL(i915)		IP_VER(INTEL_INFO(i915)->media_ver, \
					       INTEL_INFO(i915)->media_rel)
1135 1136 1137
#define IS_MEDIA_VER(i915, from, until) \
	(MEDIA_VER(i915) >= (from) && MEDIA_VER(i915) <= (until))

1138
#define DISPLAY_VER(i915)	(INTEL_INFO(i915)->display.ver)
1139
#define IS_DISPLAY_VER(i915, from, until) \
1140 1141
	(DISPLAY_VER(i915) >= (from) && DISPLAY_VER(i915) <= (until))

1142
#define INTEL_REVID(dev_priv)	(to_pci_dev((dev_priv)->drm.dev)->revision)
1143

1144 1145
#define HAS_DSB(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dsb)

1146 1147
#define INTEL_DISPLAY_STEP(__i915) (RUNTIME_INFO(__i915)->step.display_step)
#define INTEL_GT_STEP(__i915) (RUNTIME_INFO(__i915)->step.gt_step)
1148 1149 1150

#define IS_DISPLAY_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_DISPLAY_STEP(__i915) == STEP_NONE), \
1151
	 INTEL_DISPLAY_STEP(__i915) >= (since) && INTEL_DISPLAY_STEP(__i915) < (until))
1152 1153 1154

#define IS_GT_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_GT_STEP(__i915) == STEP_NONE), \
1155
	 INTEL_GT_STEP(__i915) >= (since) && INTEL_GT_STEP(__i915) < (until))
1156

1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

1186
	return info->platform_mask[pi] & INTEL_SUBPLATFORM_MASK;
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
1218

1219
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)
1220
#define IS_DGFX(dev_priv)   (INTEL_INFO(dev_priv)->is_dgfx)
1221

T
Tvrtko Ursulin 已提交
1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
1234
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
1235 1236
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
1237 1238 1239
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
1240
#define IS_SANDYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SANDYBRIDGE)
T
Tvrtko Ursulin 已提交
1241
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
1242
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
1243
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
1244 1245 1246 1247 1248 1249 1250 1251 1252
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
1253
#define IS_COMETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COMETLAKE)
1254
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
1255 1256
#define IS_JSL_EHL(dev_priv)	(IS_PLATFORM(dev_priv, INTEL_JASPERLAKE) || \
				IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
1257
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
1258
#define IS_ROCKETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ROCKETLAKE)
1259
#define IS_DG1(dev_priv)        IS_PLATFORM(dev_priv, INTEL_DG1)
1260
#define IS_ALDERLAKE_S(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_S)
1261
#define IS_ALDERLAKE_P(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_P)
1262
#define IS_XEHPSDV(dev_priv) IS_PLATFORM(dev_priv, INTEL_XEHPSDV)
M
Matt Roper 已提交
1263 1264 1265 1266 1267
#define IS_DG2(dev_priv)	IS_PLATFORM(dev_priv, INTEL_DG2)
#define IS_DG2_G10(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G10)
#define IS_DG2_G11(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G11)
1268 1269
#define IS_ADLS_RPLS(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ALDERLAKE_S, INTEL_SUBPLATFORM_RPL_S)
1270 1271
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1272 1273 1274 1275
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1276
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
1277
				 INTEL_INFO(dev_priv)->gt == 3)
1278 1279
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1280
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
1281
				 INTEL_INFO(dev_priv)->gt == 3)
1282
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
1283
				 INTEL_INFO(dev_priv)->gt == 1)
1284
/* ULX machines are also considered ULT. */
1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1295
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1296
				 INTEL_INFO(dev_priv)->gt == 2)
1297
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1298
				 INTEL_INFO(dev_priv)->gt == 3)
1299
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1300
				 INTEL_INFO(dev_priv)->gt == 4)
1301
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1302
				 INTEL_INFO(dev_priv)->gt == 2)
1303
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1304
				 INTEL_INFO(dev_priv)->gt == 3)
1305 1306
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1307 1308
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1309
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1310
				 INTEL_INFO(dev_priv)->gt == 2)
1311
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1312
				 INTEL_INFO(dev_priv)->gt == 3)
1313 1314 1315 1316 1317 1318 1319 1320

#define IS_CML_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_CML_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_CML_GT2(dev_priv)	(IS_COMETLAKE(dev_priv) && \
				 INTEL_INFO(dev_priv)->gt == 2)

1321 1322
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
1323

1324 1325 1326 1327 1328 1329
#define IS_TGL_U(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULT)

#define IS_TGL_Y(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULX)

1330
#define IS_SKL_GT_STEP(p, since, until) (IS_SKYLAKE(p) && IS_GT_STEP(p, since, until))
1331

1332 1333 1334 1335
#define IS_KBL_GT_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_GT_STEP(dev_priv, since, until))
#define IS_KBL_DISPLAY_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_DISPLAY_STEP(dev_priv, since, until))
M
Mika Kuoppala 已提交
1336

1337 1338 1339 1340
#define IS_JSL_EHL_GT_STEP(p, since, until) \
	(IS_JSL_EHL(p) && IS_GT_STEP(p, since, until))
#define IS_JSL_EHL_DISPLAY_STEP(p, since, until) \
	(IS_JSL_EHL(p) && IS_DISPLAY_STEP(p, since, until))
1341

1342
#define IS_TGL_DISPLAY_STEP(__i915, since, until) \
1343 1344
	(IS_TIGERLAKE(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
1345

1346
#define IS_TGL_UY_GT_STEP(__i915, since, until) \
1347 1348
	((IS_TGL_U(__i915) || IS_TGL_Y(__i915)) && \
	 IS_GT_STEP(__i915, since, until))
1349

1350
#define IS_TGL_GT_STEP(__i915, since, until) \
1351 1352
	(IS_TIGERLAKE(__i915) && !(IS_TGL_U(__i915) || IS_TGL_Y(__i915)) && \
	 IS_GT_STEP(__i915, since, until))
M
Mika Kuoppala 已提交
1353

1354 1355
#define IS_RKL_DISPLAY_STEP(p, since, until) \
	(IS_ROCKETLAKE(p) && IS_DISPLAY_STEP(p, since, until))
1356

1357 1358 1359 1360
#define IS_DG1_GT_STEP(p, since, until) \
	(IS_DG1(p) && IS_GT_STEP(p, since, until))
#define IS_DG1_DISPLAY_STEP(p, since, until) \
	(IS_DG1(p) && IS_DISPLAY_STEP(p, since, until))
1361

1362
#define IS_ADLS_DISPLAY_STEP(__i915, since, until) \
1363 1364
	(IS_ALDERLAKE_S(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
1365

1366
#define IS_ADLS_GT_STEP(__i915, since, until) \
1367 1368
	(IS_ALDERLAKE_S(__i915) && \
	 IS_GT_STEP(__i915, since, until))
1369

1370 1371 1372 1373 1374 1375 1376 1377
#define IS_ADLP_DISPLAY_STEP(__i915, since, until) \
	(IS_ALDERLAKE_P(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))

#define IS_ADLP_GT_STEP(__i915, since, until) \
	(IS_ALDERLAKE_P(__i915) && \
	 IS_GT_STEP(__i915, since, until))

1378 1379
#define IS_XEHPSDV_GT_STEP(__i915, since, until) \
	(IS_XEHPSDV(__i915) && IS_GT_STEP(__i915, since, until))
1380

M
Matt Roper 已提交
1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398
/*
 * DG2 hardware steppings are a bit unusual.  The hardware design was forked
 * to create two variants (G10 and G11) which have distinct workaround sets.
 * The G11 fork of the DG2 design resets the GT stepping back to "A0" for its
 * first iteration, even though it's more similar to a G10 B0 stepping in terms
 * of functionality and workarounds.  However the display stepping does not
 * reset in the same manner --- a specific stepping like "B0" has a consistent
 * meaning regardless of whether it belongs to a G10 or G11 DG2.
 *
 * TLDR:  All GT workarounds and stepping-specific logic must be applied in
 * relation to a specific subplatform (G10 or G11), whereas display workarounds
 * and stepping-specific logic will be applied with a general DG2-wide stepping
 * number.
 */
#define IS_DG2_GT_STEP(__i915, variant, since, until) \
	(IS_SUBPLATFORM(__i915, INTEL_DG2, INTEL_SUBPLATFORM_##variant) && \
	 IS_GT_STEP(__i915, since, until))

1399
#define IS_DG2_DISPLAY_STEP(__i915, since, until) \
M
Matt Roper 已提交
1400 1401 1402
	(IS_DG2(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))

1403 1404 1405
#define IS_LP(dev_priv)		(INTEL_INFO(dev_priv)->is_lp)
#define IS_GEN9_LP(dev_priv)	(GRAPHICS_VER(dev_priv) == 9 && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(GRAPHICS_VER(dev_priv) == 9 && !IS_LP(dev_priv))
1406

1407
#define __HAS_ENGINE(engine_mask, id) ((engine_mask) & BIT(id))
1408
#define HAS_ENGINE(gt, id) __HAS_ENGINE((gt)->info.engine_mask, id)
1409

1410
#define ENGINE_INSTANCES_MASK(gt, first, count) ({		\
1411 1412
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
1413
	((gt)->info.engine_mask &						\
1414
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
1415
})
1416 1417 1418 1419
#define VDBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VECS0, I915_MAX_VECS)
1420

1421 1422 1423 1424
/*
 * The Gen7 cmdparser copies the scanned buffer to the ggtt for execution
 * All later gens can run the final buffer from the ppgtt
 */
1425
#define CMDPARSER_USES_GGTT(dev_priv) (GRAPHICS_VER(dev_priv) == 7)
1426

1427 1428
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
1429
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
1430
#define HAS_SECURE_BATCHES(dev_priv) (GRAPHICS_VER(dev_priv) < 6)
1431
#define HAS_WT(dev_priv)	HAS_EDRAM(dev_priv)
1432

1433
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
1434

1435
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
1436
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
1437
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
1438
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
1439 1440 1441

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

1442
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
1443 1444 1445 1446 1447
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

1448 1449
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
1450
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
1451
})
1452

1453
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
1454
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
1455
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
1456

1457
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1458
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
1459

1460
#define NEEDS_RC6_CTX_CORRUPTION_WA(dev_priv)	\
1461
	(IS_BROADWELL(dev_priv) || GRAPHICS_VER(dev_priv) == 9)
1462

1463
/* WaRsDisableCoarsePowerGating:skl,cnl */
1464
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv)			\
1465
	(IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
1466

1467
#define HAS_GMBUS_IRQ(dev_priv) (GRAPHICS_VER(dev_priv) >= 4)
1468
#define HAS_GMBUS_BURST_READ(dev_priv) (GRAPHICS_VER(dev_priv) >= 11 || \
R
Ramalingam C 已提交
1469 1470
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
1471

1472 1473 1474
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
1475 1476
#define HAS_128_BYTE_Y_TILING(dev_priv) (GRAPHICS_VER(dev_priv) != 2 && \
					 !(IS_I915G(dev_priv) || IS_I915GM(dev_priv)))
1477 1478
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
1479

1480
#define HAS_FW_BLC(dev_priv)	(GRAPHICS_VER(dev_priv) > 2)
1481
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
1482
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && GRAPHICS_VER(dev_priv) >= 7)
1483

1484
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1485

1486
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
J
Jani Nikula 已提交
1487
#define HAS_DP20(dev_priv)	(IS_DG2(dev_priv))
1488

1489
#define HAS_CDCLK_CRAWL(dev_priv)	 (INTEL_INFO(dev_priv)->display.has_cdclk_crawl)
1490
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
1491
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->display.has_fpga_dbg)
1492
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
1493 1494
#define HAS_PSR_HW_TRACKING(dev_priv) \
	(INTEL_INFO(dev_priv)->display.has_psr_hw_tracking)
1495
#define HAS_PSR2_SEL_FETCH(dev_priv)	 (GRAPHICS_VER(dev_priv) >= 12)
1496
#define HAS_TRANSCODER(dev_priv, trans)	 ((INTEL_INFO(dev_priv)->display.cpu_transcoder_mask & BIT(trans)) != 0)
1497

1498 1499
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
1500
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
1501

1502 1503
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

1504
#define HAS_DMC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dmc)
1505

1506
#define HAS_MSO(i915)		(GRAPHICS_VER(i915) >= 12)
1507

1508 1509
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1510

1511 1512 1513
#define HAS_MSLICES(dev_priv) \
	(INTEL_INFO(dev_priv)->has_mslices)

1514
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
1515

1516
#define HAS_REGION(i915, i) (INTEL_INFO(i915)->memory_regions & (i))
1517
#define HAS_LMEM(i915) HAS_REGION(i915, REGION_LMEM)
1518

1519
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
1520

1521
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
1522

1523 1524
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

1525 1526 1527
#define HAS_PXP(dev_priv)  ((IS_ENABLED(CONFIG_DRM_I915_PXP) && \
			    INTEL_INFO(dev_priv)->has_pxp) && \
			    VDBOX_MASK(&dev_priv->gt))
1528

R
Rodrigo Vivi 已提交
1529
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1530

1531
#define HAS_LSPCON(dev_priv) (IS_GRAPHICS_VER(dev_priv, 9, 10))
1532

1533
/* DPF == dynamic parity feature */
1534
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1535 1536
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
1537

1538
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
1539
#define GEN9_FREQ_SCALER 3
1540

1541
#define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->display.pipe_mask))
1542

1543
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->display.pipe_mask != 0)
1544

1545
#define HAS_VRR(i915)	(GRAPHICS_VER(i915) >= 11)
1546

1547 1548
#define HAS_ASYNC_FLIPS(i915)		(DISPLAY_VER(i915) >= 5)

1549
/* Only valid when HAS_DISPLAY() is true */
1550
#define INTEL_DISPLAY_ENABLED(dev_priv) \
1551
	(drm_WARN_ON(&(dev_priv)->drm, !HAS_DISPLAY(dev_priv)), !(dev_priv)->params.disable_display)
1552

1553 1554 1555 1556 1557
static inline bool run_as_guest(void)
{
	return !hypervisor_is_type(X86_HYPER_NATIVE);
}

1558 1559 1560
#define HAS_D12_PLANE_MINIMIZATION(dev_priv) (IS_ROCKETLAKE(dev_priv) || \
					      IS_ALDERLAKE_S(dev_priv))

1561
static inline bool intel_vtd_active(void)
1562 1563
{
#ifdef CONFIG_INTEL_IOMMU
1564
	if (intel_iommu_gfx_mapped)
1565 1566
		return true;
#endif
1567 1568

	/* Running as a guest, we assume the host is enforcing VT'd */
1569
	return run_as_guest();
1570 1571
}

1572 1573
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
1574
	return GRAPHICS_VER(dev_priv) >= 6 && intel_vtd_active();
1575 1576
}

1577
static inline bool
1578
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *i915)
1579
{
1580 1581 1582 1583 1584
	return IS_BROXTON(i915) && intel_vtd_active();
}

static inline bool
intel_vm_no_concurrent_access_wa(struct drm_i915_private *i915)
1585
{
1586
	return IS_CHERRYVIEW(i915) || intel_ggtt_update_needs_vtd_wa(i915);
1587 1588
}

1589
/* i915_getparam.c */
1590 1591 1592
int i915_getparam_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);

1593
/* i915_gem.c */
1594 1595
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
1596
void i915_gem_init_early(struct drm_i915_private *dev_priv);
1597
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1598

1599 1600
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
1601 1602
	/*
	 * A single pass should suffice to release all the freed objects (along
1603 1604 1605 1606 1607
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
1608 1609
	while (atomic_read(&i915->mm.free_count)) {
		flush_work(&i915->mm.free_work);
1610
		rcu_barrier();
1611
	}
1612 1613
}

1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
1624
	 * than 3 passes to catch all _recursive_ RCU delayed work.
1625 1626
	 *
	 */
1627
	int pass = 3;
1628
	do {
1629
		flush_workqueue(i915->wq);
1630
		rcu_barrier();
1631
		i915_gem_drain_freed_objects(i915);
1632
	} while (--pass);
1633
	drain_workqueue(i915->wq);
1634 1635
}

C
Chris Wilson 已提交
1636
struct i915_vma * __must_check
1637 1638 1639 1640 1641 1642
i915_gem_object_ggtt_pin_ww(struct drm_i915_gem_object *obj,
			    struct i915_gem_ww_ctx *ww,
			    const struct i915_ggtt_view *view,
			    u64 size, u64 alignment, u64 flags);

static inline struct i915_vma * __must_check
1643 1644
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
1645 1646 1647 1648
			 u64 size, u64 alignment, u64 flags)
{
	return i915_gem_object_ggtt_pin_ww(obj, NULL, view, size, alignment, flags);
}
1649

1650 1651 1652
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1653
#define I915_GEM_OBJECT_UNBIND_BARRIER BIT(1)
1654
#define I915_GEM_OBJECT_UNBIND_TEST BIT(2)
1655
#define I915_GEM_OBJECT_UNBIND_VM_TRYLOCK BIT(3)
1656

1657 1658
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

1659 1660 1661
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
1662

1663
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1664

M
Mika Kuoppala 已提交
1665 1666
static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
1667
	return atomic_read(&error->reset_count);
1668
}
1669

1670
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
1671
					  const struct intel_engine_cs *engine)
1672
{
1673
	return atomic_read(&error->reset_engine_count[engine->uabi_class]);
1674 1675
}

1676
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1677 1678
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
1679
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1680
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1681
void i915_gem_suspend(struct drm_i915_private *dev_priv);
1682
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
1683
void i915_gem_resume(struct drm_i915_private *dev_priv);
1684

1685
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1686

1687 1688 1689
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1690 1691 1692
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

1693
struct dma_buf *i915_gem_prime_export(struct drm_gem_object *gem_obj, int flags);
1694

1695 1696
static inline struct i915_address_space *
i915_gem_vm_lookup(struct drm_i915_file_private *file_priv, u32 id)
1697
{
1698
	struct i915_address_space *vm;
1699

1700
	xa_lock(&file_priv->vm_xa);
1701
	vm = xa_load(&file_priv->vm_xa, id);
1702 1703 1704
	if (vm)
		kref_get(&vm->ref);
	xa_unlock(&file_priv->vm_xa);
1705

1706
	return vm;
1707 1708
}

1709
/* i915_gem_evict.c */
1710
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
1711
					  u64 min_size, u64 alignment,
M
Matthew Auld 已提交
1712
					  unsigned long color,
1713
					  u64 start, u64 end,
1714
					  unsigned flags);
1715 1716 1717
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
1718
int i915_gem_evict_vm(struct i915_address_space *vm);
1719

1720 1721 1722
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
1723
				phys_addr_t size);
1724

1725
/* i915_gem_tiling.c */
1726
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1727
{
1728
	struct drm_i915_private *i915 = to_i915(obj->base.dev);
1729

1730
	return i915->ggtt.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1731
		i915_gem_object_is_tiled(obj);
1732 1733
}

1734 1735 1736 1737 1738
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

1739
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
1740

1741
/* i915_cmd_parser.c */
1742
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
1743
int intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
1744
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
1745
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
1746
			    struct i915_vma *batch,
1747 1748
			    unsigned long batch_offset,
			    unsigned long batch_length,
1749
			    struct i915_vma *shadow,
1750
			    bool trampoline);
1751
#define I915_CMD_PARSER_TRAMPOLINE_SIZE 8
1752

1753 1754 1755 1756
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
1757
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
1758 1759
}

B
Ben Widawsky 已提交
1760 1761
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
1762

1763 1764
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
1765 1766
	if (GRAPHICS_VER(i915) >= 11)
		return ICL_HWS_CSB_WRITE_INDEX;
1767 1768 1769 1770
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

1771
static inline enum i915_map_type
1772 1773
i915_coherent_map_type(struct drm_i915_private *i915,
		       struct drm_i915_gem_object *obj, bool always_coherent)
1774
{
1775 1776 1777 1778 1779 1780
	if (i915_gem_object_is_lmem(obj))
		return I915_MAP_WC;
	if (HAS_LLC(i915) || always_coherent)
		return I915_MAP_WB;
	else
		return I915_MAP_WC;
1781 1782
}

L
Linus Torvalds 已提交
1783
#endif