i915_drv.h 54.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36 37
#include <asm/hypervisor.h>

38
#include <linux/io-mapping.h>
39
#include <linux/i2c.h>
40
#include <linux/i2c-algo-bit.h>
41
#include <linux/backlight.h>
42
#include <linux/hash.h>
43
#include <linux/intel-iommu.h>
44
#include <linux/kref.h>
45
#include <linux/mm_types.h>
46
#include <linux/perf_event.h>
47
#include <linux/pm_qos.h>
48
#include <linux/dma-resv.h>
49
#include <linux/shmem_fs.h>
50
#include <linux/stackdepot.h>
51
#include <linux/xarray.h>
52 53

#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
54
#include <drm/drm_auth.h>
55
#include <drm/drm_cache.h>
56
#include <drm/drm_util.h>
57
#include <drm/drm_dsc.h>
58
#include <drm/drm_atomic.h>
J
Jani Nikula 已提交
59
#include <drm/drm_connector.h>
60
#include <drm/i915_mei_hdcp_interface.h>
61
#include <drm/ttm/ttm_device.h>
62 63 64

#include "i915_params.h"
#include "i915_reg.h"
65
#include "i915_utils.h"
66

67
#include "display/intel_bios.h"
68
#include "display/intel_cdclk.h"
69 70
#include "display/intel_display.h"
#include "display/intel_display_power.h"
71
#include "display/intel_dmc.h"
72
#include "display/intel_dpll_mgr.h"
73
#include "display/intel_dsb.h"
74
#include "display/intel_frontbuffer.h"
75
#include "display/intel_global_state.h"
76
#include "display/intel_gmbus.h"
77 78
#include "display/intel_opregion.h"

79
#include "gem/i915_gem_context_types.h"
80
#include "gem/i915_gem_shrinker.h"
81
#include "gem/i915_gem_stolen.h"
82
#include "gem/i915_gem_lmem.h"
83

84
#include "gt/intel_engine.h"
85
#include "gt/intel_gt_types.h"
86
#include "gt/intel_region_lmem.h"
87
#include "gt/intel_workarounds.h"
88
#include "gt/uc/intel_uc.h"
89

90
#include "intel_device_info.h"
91
#include "intel_memory_region.h"
92
#include "intel_pch.h"
J
Jani Nikula 已提交
93
#include "intel_pm_types.h"
94
#include "intel_runtime_pm.h"
95
#include "intel_step.h"
96
#include "intel_uncore.h"
97
#include "intel_wakeref.h"
98
#include "intel_wopcm.h"
99

100
#include "i915_gem.h"
101
#include "i915_gem_gtt.h"
102
#include "i915_gpu_error.h"
103
#include "i915_perf_types.h"
104
#include "i915_request.h"
105
#include "i915_scheduler.h"
106
#include "gt/intel_timeline.h"
J
Joonas Lahtinen 已提交
107
#include "i915_vma.h"
108
#include "i915_irq.h"
J
Joonas Lahtinen 已提交
109

110

L
Linus Torvalds 已提交
111 112 113 114 115
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
116 117
#define DRIVER_DATE		"20201103"
#define DRIVER_TIMESTAMP	1604406085
L
Linus Torvalds 已提交
118

119 120
struct drm_i915_gem_object;

121 122
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
123

124
struct i915_hotplug {
125
	struct delayed_work hotplug_work;
126

127 128
	const u32 *hpd, *pch_hpd;

129 130 131 132 133 134 135 136 137 138
	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
139
	u32 retry_bits;
140 141 142 143 144 145
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

146 147 148
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
149
	unsigned int hpd_storm_threshold;
150 151
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
152

153 154 155 156 157 158 159 160 161 162
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

163 164 165 166 167 168
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
169

170
struct drm_i915_private;
171
struct i915_mm_struct;
172
struct i915_mmu_object;
173

174 175
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
176 177 178 179 180

	union {
		struct drm_file *file;
		struct rcu_head rcu;
	};
181

182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243
	/** @proto_context_lock: Guards all struct i915_gem_proto_context
	 * operations
	 *
	 * This not only guards @proto_context_xa, but is always held
	 * whenever we manipulate any struct i915_gem_proto_context,
	 * including finalizing it on first actual use of the GEM context.
	 *
	 * See i915_gem_proto_context.
	 */
	struct mutex proto_context_lock;

	/** @proto_context_xa: xarray of struct i915_gem_proto_context
	 *
	 * Historically, the context uAPI allowed for two methods of
	 * setting context parameters: SET_CONTEXT_PARAM and
	 * CONTEXT_CREATE_EXT_SETPARAM.  The former is allowed to be called
	 * at any time while the later happens as part of
	 * GEM_CONTEXT_CREATE.  Everything settable via one was settable
	 * via the other.  While some params are fairly simple and setting
	 * them on a live context is harmless such as the context priority,
	 * others are far trickier such as the VM or the set of engines.
	 * In order to swap out the VM, for instance, we have to delay
	 * until all current in-flight work is complete, swap in the new
	 * VM, and then continue.  This leads to a plethora of potential
	 * race conditions we'd really rather avoid.
	 *
	 * We have since disallowed setting these more complex parameters
	 * on active contexts.  This works by delaying the creation of the
	 * actual context until after the client is done configuring it
	 * with SET_CONTEXT_PARAM.  From the perspective of the client, it
	 * has the same u32 context ID the whole time.  From the
	 * perspective of i915, however, it's a struct i915_gem_proto_context
	 * right up until the point where we attempt to do something which
	 * the proto-context can't handle.  Then the struct i915_gem_context
	 * gets created.
	 *
	 * This is accomplished via a little xarray dance.  When
	 * GEM_CONTEXT_CREATE is called, we create a struct
	 * i915_gem_proto_context, reserve a slot in @context_xa but leave
	 * it NULL, and place the proto-context in the corresponding slot
	 * in @proto_context_xa.  Then, in i915_gem_context_lookup(), we
	 * first check @context_xa.  If it's there, we return the struct
	 * i915_gem_context and we're done.  If it's not, we look in
	 * @proto_context_xa and, if we find it there, we create the actual
	 * context and kill the proto-context.
	 *
	 * In order for this dance to work properly, everything which ever
	 * touches a struct i915_gem_proto_context is guarded by
	 * @proto_context_lock, including context creation.  Yes, this
	 * means context creation now takes a giant global lock but it
	 * can't really be helped and that should never be on any driver's
	 * fast-path anyway.
	 */
	struct xarray proto_context_xa;

	/** @context_xa: xarray of fully created i915_gem_context
	 *
	 * Write access to this xarray is guarded by @proto_context_lock.
	 * Otherwise, writers may race with finalize_create_context_locked().
	 *
	 * See @proto_context_xa.
	 */
244
	struct xarray context_xa;
245
	struct xarray vm_xa;
246

247
	unsigned int bsd_engine;
248

249 250 251 252 253 254 255
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
256
 */
257 258 259 260 261 262 263
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
264 265
};

L
Linus Torvalds 已提交
266 267 268
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
269 270
 * 1.2: Add Power Management
 * 1.3: Add vblank support
271
 * 1.4: Fix cmdbuffer path, add heap destroy
272
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
273 274
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
275 276
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
277
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
278 279
#define DRIVER_PATCHLEVEL	0

280 281 282
struct intel_overlay;
struct intel_overlay_error_state;

283
struct sdvo_device_mapping {
C
Chris Wilson 已提交
284
	u8 initialized;
285 286 287
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
288
	u8 i2c_pin;
289
	u8 ddc_pin;
290 291
};

292
struct intel_connector;
293
struct intel_encoder;
294
struct intel_atomic_state;
295
struct intel_cdclk_config;
296
struct intel_cdclk_funcs;
297 298
struct intel_cdclk_state;
struct intel_cdclk_vals;
299
struct intel_initial_plane_config;
300
struct intel_crtc;
301 302
struct intel_limit;
struct dpll;
303

304 305 306 307 308
/* functions used internal in intel_pm.c */
struct drm_i915_clock_gating_funcs {
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
};

309 310 311 312
/* functions used for watermark calcs for display. */
struct drm_i915_wm_disp_funcs {
	/* update_wm is for legacy wm management */
	void (*update_wm)(struct drm_i915_private *dev_priv);
313 314 315 316
	int (*compute_pipe_wm)(struct intel_atomic_state *state,
			       struct intel_crtc *crtc);
	int (*compute_intermediate_wm)(struct intel_atomic_state *state,
				       struct intel_crtc *crtc);
317
	void (*initial_watermarks)(struct intel_atomic_state *state,
318
				   struct intel_crtc *crtc);
319
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
320
					 struct intel_crtc *crtc);
321
	void (*optimize_watermarks)(struct intel_atomic_state *state,
322
				    struct intel_crtc *crtc);
323
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
324 325
};

326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344
struct intel_color_funcs {
	int (*color_check)(struct intel_crtc_state *crtc_state);
	/*
	 * Program double buffered color management registers during
	 * vblank evasion. The registers should then latch during the
	 * next vblank start, alongside any other double buffered registers
	 * involved with the same commit.
	 */
	void (*color_commit)(const struct intel_crtc_state *crtc_state);
	/*
	 * Load LUTs (and other single buffered color management
	 * registers). Will (hopefully) be called during the vblank
	 * following the latching of any double buffered registers
	 * involved with the same commit.
	 */
	void (*load_luts)(const struct intel_crtc_state *crtc_state);
	void (*read_luts)(struct intel_crtc_state *crtc_state);
};

345 346 347 348
struct intel_hotplug_funcs {
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
};

349 350 351 352 353
struct intel_fdi_funcs {
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
};

354 355 356 357
struct intel_dpll_funcs {
	int (*crtc_compute_clock)(struct intel_crtc_state *crtc_state);
};

358
struct drm_i915_display_funcs {
359 360 361
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
362
				struct intel_crtc_state *);
363 364
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
365 366 367 368
	void (*crtc_enable)(struct intel_atomic_state *state,
			    struct intel_crtc *crtc);
	void (*crtc_disable)(struct intel_atomic_state *state,
			     struct intel_crtc *crtc);
369
	void (*commit_modeset_enables)(struct intel_atomic_state *state);
370 371
};

372 373
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

374
/*
375 376 377 378 379 380 381 382 383 384 385 386 387 388
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
389 390
};

391
struct intel_dp;
392 393 394 395 396 397 398 399 400
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

401
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
402
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
403
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
404
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
405
#define QUIRK_INCREASE_T12_DELAY (1<<6)
406
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
407
#define QUIRK_NO_PPS_BACKLIGHT_POWER_HOOK (1<<8)
408

409
struct intel_fbdev;
410

411 412
struct intel_gmbus {
	struct i2c_adapter adapter;
413
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
414
	u32 force_bit;
415
	u32 reg0;
416
	i915_reg_t gpio_reg;
417
	struct i2c_algo_bit_data bit_algo;
418 419 420
	struct drm_i915_private *dev_priv;
};

421
struct i915_suspend_saved_registers {
422
	u32 saveDSPARB;
J
Jesse Barnes 已提交
423 424
	u32 saveSWF0[16];
	u32 saveSWF1[16];
425
	u32 saveSWF3[3];
426
	u16 saveGCDGMBUS;
427
};
428

429
struct vlv_s0ix_state;
430

431
#define MAX_L3_SLICES 2
432
struct intel_l3_parity {
433
	u32 *remap_info[MAX_L3_SLICES];
434
	struct work_struct error_work;
435
	int which_slice;
436 437
};

438
struct i915_gem_mm {
439 440 441 442 443 444 445
	/*
	 * Shortcut for the stolen region. This points to either
	 * INTEL_REGION_STOLEN_SMEM for integrated platforms, or
	 * INTEL_REGION_STOLEN_LMEM for discrete, or NULL if the device doesn't
	 * support stolen.
	 */
	struct intel_memory_region *stolen_region;
446 447
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
448 449 450 451
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

452 453 454
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

455
	/**
456
	 * List of objects which are purgeable.
457
	 */
458 459
	struct list_head purge_list;

460
	/**
461
	 * List of objects which have allocated pages and are shrinkable.
462
	 */
463
	struct list_head shrink_list;
464

465 466 467 468 469
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
470 471 472 473 474
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
475

M
Matthew Auld 已提交
476 477 478 479 480
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

481 482
	struct intel_memory_region *regions[INTEL_REGION_UNKNOWN];

483
	struct notifier_block oom_notifier;
484
	struct notifier_block vmap_notifier;
485
	struct shrinker shrinker;
486

487
#ifdef CONFIG_MMU_NOTIFIER
488
	/**
489 490
	 * notifier_lock for mmu notifiers, memory may not be allocated
	 * while holding this lock.
491
	 */
492
	rwlock_t notifier_lock;
493
#endif
494

495 496 497
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
498 499
};

500 501
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

502 503 504 505 506 507 508 509 510
unsigned long i915_fence_context_timeout(const struct drm_i915_private *i915,
					 u64 context);

static inline unsigned long
i915_fence_timeout(const struct drm_i915_private *i915)
{
	return i915_fence_context_timeout(i915, U64_MAX);
}

511 512 513
/* Amount of SAGV/QGV points, BSpec precisely defines this */
#define I915_NUM_QGV_POINTS 8

514 515
#define HAS_HW_SAGV_WM(i915) (DISPLAY_VER(i915) >= 13 && !IS_DGFX(i915))

516 517 518
/* Amount of PSF GV points, BSpec precisely defines this */
#define I915_NUM_PSF_GV_POINTS 3

R
Rodrigo Vivi 已提交
519 520 521 522 523
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
524 525
};

526
struct intel_vbt_data {
527 528 529
	/* bdb version */
	u16 version;

530 531 532 533 534 535 536 537
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
538
	unsigned int int_lvds_support:1;
539 540
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
541
	unsigned int panel_type:4;
542 543
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
544
	enum drm_panel_orientation orientation;
545

546 547
	enum drrs_support_type drrs_type;

548 549 550 551 552
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
553
		bool low_vswing;
554 555 556
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
557
		bool hobl;
558
	} edp;
559

R
Rodrigo Vivi 已提交
560
	struct {
561
		bool enable;
R
Rodrigo Vivi 已提交
562 563 564 565
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
566 567
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
568
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
569 570
	} psr;

571 572
	struct {
		u16 pwm_freq_hz;
573
		u16 brightness_precision_bits;
574
		bool present;
575
		bool active_low_pwm;
576
		u8 min_brightness;	/* min_brightness/255 of max */
577
		u8 controller;		/* brightness controller number */
578
		enum intel_backlight_type type;
579 580
	} backlight;

581 582 583
	/* MIPI DSI */
	struct {
		u16 panel_id;
584 585
		struct mipi_config *config;
		struct mipi_pps_data *pps;
586 587
		u16 bl_ports;
		u16 cabc_ports;
588 589 590
		u8 seq_version;
		u32 size;
		u8 *data;
591
		const u8 *sequence[MIPI_SEQ_MAX];
592
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
593
		enum drm_panel_orientation orientation;
594 595
	} dsi;

596 597
	int crt_ddc_pin;

598
	struct list_head display_devices;
599

600
	struct intel_bios_encoder_data *ports[I915_MAX_PORTS]; /* Non-NULL if port present. */
601
	struct sdvo_device_mapping sdvo_mappings[2];
602 603
};

604
struct i915_frontbuffer_tracking {
605
	spinlock_t lock;
606 607 608 609 610 611 612 613 614

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

615
struct i915_virtual_gpu {
616
	struct mutex lock; /* serialises sending of g2v_notify command pkts */
617
	bool active;
618
	u32 caps;
619 620
};

621 622
struct i915_selftest_stash {
	atomic_t counter;
623
	struct ida mock_region_instances;
624 625
};

626
/* intel_audio.c private */
627
struct intel_audio_funcs;
628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649
struct intel_audio_private {
	/* Display internal audio functions */
	const struct intel_audio_funcs *funcs;

	/* hda/i915 audio component */
	struct i915_audio_component *component;
	bool component_registered;
	/* mutex for audio/video sync */
	struct mutex mutex;
	int power_refcount;
	u32 freq_cntrl;

	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *encoder_map[I915_MAX_PIPES];

	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int irq;
	} lpe;
};

650
struct drm_i915_private {
651 652
	struct drm_device drm;

653 654 655
	/* FIXME: Device release actions should all be moved to drmm_ */
	bool do_release;

656 657 658
	/* i915 device parameters */
	struct i915_params params;

659
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
660
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
661
	struct intel_driver_caps caps;
662

663 664 665
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
666
	 * backed by stolen memory. Note that stolen_usable_size tells us
667 668 669 670
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
671 672 673 674
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
675

676 677 678 679 680 681 682 683 684
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
685
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
686

687
	struct intel_uncore uncore;
688
	struct intel_uncore_mmio_debug mmio_debug;
689

690 691
	struct i915_virtual_gpu vgpu;

692
	struct intel_gvt *gvt;
693

694 695
	struct intel_wopcm wopcm;

696
	struct intel_dmc dmc;
697

698
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
699

700 701 702 703 704
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
705 706
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
707
	 */
708
	u32 gpio_mmio_base;
709

710
	/* MMIO base address for MIPI regs */
711
	u32 mipi_mmio_base;
712

713
	u32 pps_mmio_base;
714

715 716
	wait_queue_head_t gmbus_wait_queue;

717
	struct pci_dev *bridge_dev;
718 719

	struct rb_root uabi_engines;
720 721 722 723 724 725

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

726 727
	bool display_irqs_enabled;

V
Ville Syrjälä 已提交
728 729
	/* Sideband mailbox protection */
	struct mutex sb_lock;
730
	struct pm_qos_request sb_qos;
731 732

	/** Cached value of IMR to avoid reads in updating the bitfield */
733 734 735 736
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
737
	u32 pipestat_irq_mask[I915_MAX_PIPES];
738

739
	struct i915_hotplug hotplug;
740
	struct intel_fbc *fbc;
741
	struct i915_drrs drrs;
742
	struct intel_opregion opregion;
743
	struct intel_vbt_data vbt;
744

745 746
	bool preserve_bios_swizzle;

747 748 749
	/* overlay */
	struct intel_overlay *overlay;

750
	/* backlight registers and fields in struct intel_panel */
751
	struct mutex backlight_lock;
752

V
Ville Syrjälä 已提交
753 754 755
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

756
	unsigned int fsb_freq, mem_freq, is_ddr3;
757
	unsigned int skl_preferred_vco_freq;
758
	unsigned int max_cdclk_freq;
759

M
Mika Kahola 已提交
760
	unsigned int max_dotclk_freq;
761
	unsigned int hpll_freq;
762
	unsigned int fdi_pll_freq;
763
	unsigned int czclk_freq;
764

765
	struct {
766 767
		/* The current hardware cdclk configuration */
		struct intel_cdclk_config hw;
768

769 770
		/* cdclk, divider, and ratio table from bspec */
		const struct intel_cdclk_vals *table;
771 772

		struct intel_global_obj obj;
773
	} cdclk;
774

775 776 777 778 779 780 781
	struct {
		/* The current hardware dbuf configuration */
		u8 enabled_slices;

		struct intel_global_obj obj;
	} dbuf;

782 783 784 785 786 787 788
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
789 790
	struct workqueue_struct *wq;

791 792
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;
793 794
	/* unbound hipri wq for page flips/plane updates */
	struct workqueue_struct *flip_wq;
795

796
	/* pm private clock gating functions */
797
	const struct drm_i915_clock_gating_funcs *clock_gating_funcs;
798

799
	/* pm display functions */
800
	const struct drm_i915_wm_disp_funcs *wm_disp;
801

802
	/* irq display functions */
803
	const struct intel_hotplug_funcs *hotplug_funcs;
804

805
	/* fdi display functions */
806
	const struct intel_fdi_funcs *fdi_funcs;
807

808
	/* display pll funcs */
809
	const struct intel_dpll_funcs *dpll_funcs;
810

811
	/* Display functions */
812
	const struct drm_i915_display_funcs *display;
813

814
	/* Display internal color functions */
815
	const struct intel_color_funcs *color_funcs;
816

817
	/* Display CDCLK functions */
818
	const struct intel_cdclk_funcs *cdclk_funcs;
819

820 821
	/* PCH chipset type */
	enum intel_pch pch_type;
822
	unsigned short pch_id;
823 824 825

	unsigned long quirks;

826
	struct drm_atomic_state *modeset_restore_state;
827
	struct drm_modeset_acquire_ctx reset_ctx;
828

829
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
830

831
	struct i915_gem_mm mm;
832 833 834

	/* Kernel Modesetting */

835 836 837 838 839
	/**
	 * dpll and cdclk state is protected by connection_mutex
	 * dpll.lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms plls
	 * share registers.
840
	 */
841 842 843 844 845 846
	struct {
		struct mutex lock;

		int num_shared_dpll;
		struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
		const struct intel_dpll_mgr *mgr;
847 848 849 850 851

		struct {
			int nssc;
			int ssc;
		} ref_clks;
852
	} dpll;
853

854 855
	struct list_head global_obj_list;

856
	/*
857 858
	 * For reading active_pipes holding any crtc lock is
	 * sufficient, for writing must hold all of them.
859
	 */
860
	u8 active_pipes;
861

862 863
	struct i915_frontbuffer_tracking fb_tracking;

864 865 866 867 868
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

869
	bool mchbar_need_disable;
870

871 872
	struct intel_l3_parity l3_parity;

M
Matt Roper 已提交
873 874 875 876 877 878 879 880
	/*
	 * HTI (aka HDPORT) state read during initial hw readout.  Most
	 * platforms don't have HTI, so this will just stay 0.  Those that do
	 * will use this later to figure out which PLLs and PHYs are unavailable
	 * for driver usage.
	 */
	u32 hti_state;

881 882 883 884 885
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
886

887
	struct i915_power_domains power_domains;
888

889
	struct i915_gpu_error gpu_error;
890

891 892
	struct drm_i915_gem_object *vlv_pctx;

893 894
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
895
	struct work_struct fbdev_suspend_work;
896 897

	struct drm_property *broadcast_rgb_property;
898
	struct drm_property *force_audio_property;
899

900
	u32 fdi_rx_config;
901

902
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
903
	u32 chv_phy_control;
904 905 906 907 908 909
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
910
	u32 bxt_phy_grc;
911

912
	u32 suspend_count;
913
	bool power_domains_suspended;
914
	struct i915_suspend_saved_registers regfile;
915
	struct vlv_s0ix_state *vlv_s0ix_state;
916

917
	enum {
918 919 920 921 922
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
923

924 925
	u32 sagv_block_time_us;

926 927 928 929 930 931 932
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
933
		u16 pri_latency[5];
934
		/* sprite */
935
		u16 spr_latency[5];
936
		/* cursor */
937
		u16 cur_latency[5];
938 939 940 941 942
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
943
		u16 skl_latency[8];
944 945

		/* current hardware state */
946 947
		union {
			struct ilk_wm_values hw;
948
			struct vlv_wm_values vlv;
949
			struct g4x_wm_values g4x;
950
		};
951

952
		u8 max_level;
953 954 955 956

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
957
		 * crtc_state->wm.need_postvbl_update.
958 959
		 */
		struct mutex wm_mutex;
960 961
	} wm;

962
	struct dram_info {
963
		bool wm_lv_0_adjust_needed;
964
		u8 num_channels;
965
		bool symmetric_memory;
V
Ville Syrjälä 已提交
966 967 968 969 970
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
971 972 973
			INTEL_DRAM_LPDDR4,
			INTEL_DRAM_DDR5,
			INTEL_DRAM_LPDDR5,
V
Ville Syrjälä 已提交
974
		} type;
975
		u8 num_qgv_points;
976
		u8 num_psf_gv_points;
977 978
	} dram_info;

979
	struct intel_bw_info {
980 981
		/* for each QGV point */
		unsigned int deratedbw[I915_NUM_QGV_POINTS];
982 983
		/* for each PSF GV point */
		unsigned int psf_bw[I915_NUM_PSF_GV_POINTS];
984
		u8 num_qgv_points;
985
		u8 num_psf_gv_points;
986
		u8 num_planes;
987 988
	} max_bw[6];

989
	struct intel_global_obj bw_obj;
990

991
	struct intel_runtime_pm runtime_pm;
992

993
	struct i915_perf perf;
994

995
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
996
	struct intel_gt gt;
997 998

	struct {
999 1000 1001 1002
		struct i915_gem_contexts {
			spinlock_t lock; /* locks list */
			struct list_head list;
		} contexts;
1003 1004 1005 1006 1007 1008 1009 1010 1011 1012

		/*
		 * We replace the local file with a global mappings as the
		 * backing storage for the mmap is on the device and not
		 * on the struct file, and we do not want to prolong the
		 * lifetime of the local fd. To minimise the number of
		 * anonymous inodes we create, we use a global singleton to
		 * share the global mapping.
		 */
		struct file *mmap_singleton;
1013
	} gem;
1014

1015 1016
	u8 framestart_delay;

1017 1018 1019
	/* Window2 specifies time required to program DSB (Window2) in number of scan lines */
	u8 window2_delay;

1020 1021
	u8 pch_ssc_use;

1022 1023
	/* For i915gm/i945gm vblank irq workaround */
	u8 vblank_enabled;
1024

1025 1026
	bool irq_enabled;

1027 1028 1029
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
1030 1031
	bool ipc_enabled;

1032
	struct intel_audio_private audio;
1033

1034 1035
	struct i915_pmu pmu;

1036 1037 1038 1039 1040 1041
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

1042 1043 1044
	/* The TTM device structure. */
	struct ttm_device bdev;

1045 1046
	I915_SELFTEST_DECLARE(struct i915_selftest_stash selftest;)

1047 1048 1049 1050
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1051
};
L
Linus Torvalds 已提交
1052

1053 1054
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
1055
	return container_of(dev, struct drm_i915_private, drm);
1056 1057
}

1058
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
1059
{
1060 1061 1062 1063 1064 1065
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
1066 1067
}

1068
/* Simple iterator over all initialised engines */
1069 1070 1071 1072 1073
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1074 1075

/* Iterator over subset of engines selected by mask */
1076
#define for_each_engine_masked(engine__, gt__, mask__, tmp__) \
1077
	for ((tmp__) = (mask__) & (gt__)->info.engine_mask; \
1078
	     (tmp__) ? \
1079
	     ((engine__) = (gt__)->engine[__mask_next_bit(tmp__)]), 1 : \
1080
	     0;)
1081

1082 1083 1084 1085 1086 1087 1088 1089
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1090 1091 1092 1093 1094
#define for_each_uabi_class_engine(engine__, class__, i915__) \
	for ((engine__) = intel_engine_lookup_user((i915__), (class__), 0); \
	     (engine__) && (engine__)->uabi_class == (class__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1095
#define I915_GTT_OFFSET_NONE ((u32)-1)
1096

1097 1098
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1099
 * considered to be the frontbuffer for the given plane interface-wise. This
1100 1101 1102 1103 1104
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
1105
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1106 1107 1108 1109 1110
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
1111
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1112
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1113
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1114 1115
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1116

1117
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
1118
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
1119
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
1120

1121
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
1122

1123
#define IP_VER(ver, rel)		((ver) << 8 | (rel))
1124

1125
#define GRAPHICS_VER(i915)		(INTEL_INFO(i915)->graphics_ver)
1126 1127
#define GRAPHICS_VER_FULL(i915)		IP_VER(INTEL_INFO(i915)->graphics_ver, \
					       INTEL_INFO(i915)->graphics_rel)
1128 1129 1130 1131
#define IS_GRAPHICS_VER(i915, from, until) \
	(GRAPHICS_VER(i915) >= (from) && GRAPHICS_VER(i915) <= (until))

#define MEDIA_VER(i915)			(INTEL_INFO(i915)->media_ver)
1132 1133
#define MEDIA_VER_FULL(i915)		IP_VER(INTEL_INFO(i915)->media_ver, \
					       INTEL_INFO(i915)->media_rel)
1134 1135 1136
#define IS_MEDIA_VER(i915, from, until) \
	(MEDIA_VER(i915) >= (from) && MEDIA_VER(i915) <= (until))

1137
#define DISPLAY_VER(i915)	(INTEL_INFO(i915)->display.ver)
1138
#define IS_DISPLAY_VER(i915, from, until) \
1139 1140
	(DISPLAY_VER(i915) >= (from) && DISPLAY_VER(i915) <= (until))

1141
#define INTEL_REVID(dev_priv)	(to_pci_dev((dev_priv)->drm.dev)->revision)
1142

1143 1144
#define HAS_DSB(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dsb)

1145 1146
#define INTEL_DISPLAY_STEP(__i915) (RUNTIME_INFO(__i915)->step.display_step)
#define INTEL_GT_STEP(__i915) (RUNTIME_INFO(__i915)->step.gt_step)
1147 1148 1149

#define IS_DISPLAY_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_DISPLAY_STEP(__i915) == STEP_NONE), \
1150
	 INTEL_DISPLAY_STEP(__i915) >= (since) && INTEL_DISPLAY_STEP(__i915) < (until))
1151 1152 1153

#define IS_GT_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_GT_STEP(__i915) == STEP_NONE), \
1154
	 INTEL_GT_STEP(__i915) >= (since) && INTEL_GT_STEP(__i915) < (until))
1155

1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

1185
	return info->platform_mask[pi] & INTEL_SUBPLATFORM_MASK;
1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
1217

1218
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)
1219
#define IS_DGFX(dev_priv)   (INTEL_INFO(dev_priv)->is_dgfx)
1220

T
Tvrtko Ursulin 已提交
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
1233
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
1234 1235
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
1236 1237 1238
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
1239
#define IS_SANDYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SANDYBRIDGE)
T
Tvrtko Ursulin 已提交
1240
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
1241
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
1242
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
1243 1244 1245 1246 1247 1248 1249 1250 1251
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
1252
#define IS_COMETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COMETLAKE)
1253
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
1254 1255
#define IS_JSL_EHL(dev_priv)	(IS_PLATFORM(dev_priv, INTEL_JASPERLAKE) || \
				IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
1256
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
1257
#define IS_ROCKETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ROCKETLAKE)
1258
#define IS_DG1(dev_priv)        IS_PLATFORM(dev_priv, INTEL_DG1)
1259
#define IS_ALDERLAKE_S(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_S)
1260
#define IS_ALDERLAKE_P(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_P)
1261
#define IS_XEHPSDV(dev_priv) IS_PLATFORM(dev_priv, INTEL_XEHPSDV)
M
Matt Roper 已提交
1262 1263 1264 1265 1266
#define IS_DG2(dev_priv)	IS_PLATFORM(dev_priv, INTEL_DG2)
#define IS_DG2_G10(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G10)
#define IS_DG2_G11(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G11)
1267 1268
#define IS_ADLS_RPLS(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ALDERLAKE_S, INTEL_SUBPLATFORM_RPL_S)
1269 1270
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1271 1272 1273 1274
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1275
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
1276
				 INTEL_INFO(dev_priv)->gt == 3)
1277 1278
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1279
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
1280
				 INTEL_INFO(dev_priv)->gt == 3)
1281
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
1282
				 INTEL_INFO(dev_priv)->gt == 1)
1283
/* ULX machines are also considered ULT. */
1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1294
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1295
				 INTEL_INFO(dev_priv)->gt == 2)
1296
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1297
				 INTEL_INFO(dev_priv)->gt == 3)
1298
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1299
				 INTEL_INFO(dev_priv)->gt == 4)
1300
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1301
				 INTEL_INFO(dev_priv)->gt == 2)
1302
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1303
				 INTEL_INFO(dev_priv)->gt == 3)
1304 1305
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1306 1307
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1308
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1309
				 INTEL_INFO(dev_priv)->gt == 2)
1310
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1311
				 INTEL_INFO(dev_priv)->gt == 3)
1312 1313 1314 1315 1316 1317 1318 1319

#define IS_CML_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_CML_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_CML_GT2(dev_priv)	(IS_COMETLAKE(dev_priv) && \
				 INTEL_INFO(dev_priv)->gt == 2)

1320 1321
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
1322

1323 1324 1325 1326 1327 1328
#define IS_TGL_U(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULT)

#define IS_TGL_Y(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULX)

1329
#define IS_SKL_GT_STEP(p, since, until) (IS_SKYLAKE(p) && IS_GT_STEP(p, since, until))
1330

1331 1332 1333 1334
#define IS_KBL_GT_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_GT_STEP(dev_priv, since, until))
#define IS_KBL_DISPLAY_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_DISPLAY_STEP(dev_priv, since, until))
M
Mika Kuoppala 已提交
1335

1336 1337 1338 1339
#define IS_JSL_EHL_GT_STEP(p, since, until) \
	(IS_JSL_EHL(p) && IS_GT_STEP(p, since, until))
#define IS_JSL_EHL_DISPLAY_STEP(p, since, until) \
	(IS_JSL_EHL(p) && IS_DISPLAY_STEP(p, since, until))
1340

1341
#define IS_TGL_DISPLAY_STEP(__i915, since, until) \
1342 1343
	(IS_TIGERLAKE(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
1344

1345
#define IS_TGL_UY_GT_STEP(__i915, since, until) \
1346 1347
	((IS_TGL_U(__i915) || IS_TGL_Y(__i915)) && \
	 IS_GT_STEP(__i915, since, until))
1348

1349
#define IS_TGL_GT_STEP(__i915, since, until) \
1350 1351
	(IS_TIGERLAKE(__i915) && !(IS_TGL_U(__i915) || IS_TGL_Y(__i915)) && \
	 IS_GT_STEP(__i915, since, until))
M
Mika Kuoppala 已提交
1352

1353 1354
#define IS_RKL_DISPLAY_STEP(p, since, until) \
	(IS_ROCKETLAKE(p) && IS_DISPLAY_STEP(p, since, until))
1355

1356 1357 1358 1359
#define IS_DG1_GT_STEP(p, since, until) \
	(IS_DG1(p) && IS_GT_STEP(p, since, until))
#define IS_DG1_DISPLAY_STEP(p, since, until) \
	(IS_DG1(p) && IS_DISPLAY_STEP(p, since, until))
1360

1361
#define IS_ADLS_DISPLAY_STEP(__i915, since, until) \
1362 1363
	(IS_ALDERLAKE_S(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
1364

1365
#define IS_ADLS_GT_STEP(__i915, since, until) \
1366 1367
	(IS_ALDERLAKE_S(__i915) && \
	 IS_GT_STEP(__i915, since, until))
1368

1369 1370 1371 1372 1373 1374 1375 1376
#define IS_ADLP_DISPLAY_STEP(__i915, since, until) \
	(IS_ALDERLAKE_P(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))

#define IS_ADLP_GT_STEP(__i915, since, until) \
	(IS_ALDERLAKE_P(__i915) && \
	 IS_GT_STEP(__i915, since, until))

1377 1378
#define IS_XEHPSDV_GT_STEP(__i915, since, until) \
	(IS_XEHPSDV(__i915) && IS_GT_STEP(__i915, since, until))
1379

M
Matt Roper 已提交
1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
/*
 * DG2 hardware steppings are a bit unusual.  The hardware design was forked
 * to create two variants (G10 and G11) which have distinct workaround sets.
 * The G11 fork of the DG2 design resets the GT stepping back to "A0" for its
 * first iteration, even though it's more similar to a G10 B0 stepping in terms
 * of functionality and workarounds.  However the display stepping does not
 * reset in the same manner --- a specific stepping like "B0" has a consistent
 * meaning regardless of whether it belongs to a G10 or G11 DG2.
 *
 * TLDR:  All GT workarounds and stepping-specific logic must be applied in
 * relation to a specific subplatform (G10 or G11), whereas display workarounds
 * and stepping-specific logic will be applied with a general DG2-wide stepping
 * number.
 */
#define IS_DG2_GT_STEP(__i915, variant, since, until) \
	(IS_SUBPLATFORM(__i915, INTEL_DG2, INTEL_SUBPLATFORM_##variant) && \
	 IS_GT_STEP(__i915, since, until))

1398
#define IS_DG2_DISPLAY_STEP(__i915, since, until) \
M
Matt Roper 已提交
1399 1400 1401
	(IS_DG2(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))

1402 1403 1404
#define IS_LP(dev_priv)		(INTEL_INFO(dev_priv)->is_lp)
#define IS_GEN9_LP(dev_priv)	(GRAPHICS_VER(dev_priv) == 9 && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(GRAPHICS_VER(dev_priv) == 9 && !IS_LP(dev_priv))
1405

1406
#define __HAS_ENGINE(engine_mask, id) ((engine_mask) & BIT(id))
1407
#define HAS_ENGINE(gt, id) __HAS_ENGINE((gt)->info.engine_mask, id)
1408

1409
#define ENGINE_INSTANCES_MASK(gt, first, count) ({		\
1410 1411
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
1412
	((gt)->info.engine_mask &						\
1413
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
1414
})
1415 1416 1417 1418
#define VDBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VECS0, I915_MAX_VECS)
1419

1420 1421 1422 1423
/*
 * The Gen7 cmdparser copies the scanned buffer to the ggtt for execution
 * All later gens can run the final buffer from the ppgtt
 */
1424
#define CMDPARSER_USES_GGTT(dev_priv) (GRAPHICS_VER(dev_priv) == 7)
1425

1426 1427
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
1428
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
1429
#define HAS_SECURE_BATCHES(dev_priv) (GRAPHICS_VER(dev_priv) < 6)
1430
#define HAS_WT(dev_priv)	HAS_EDRAM(dev_priv)
1431

1432
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
1433

1434
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
1435
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
1436
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
1437
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
1438 1439 1440

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

1441
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
1442 1443 1444 1445 1446
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

1447 1448
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
1449
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
1450
})
1451

1452
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
1453
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
1454
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
1455

1456
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1457
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
1458

1459
#define NEEDS_RC6_CTX_CORRUPTION_WA(dev_priv)	\
1460
	(IS_BROADWELL(dev_priv) || GRAPHICS_VER(dev_priv) == 9)
1461

1462
/* WaRsDisableCoarsePowerGating:skl,cnl */
1463
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv)			\
1464
	(IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
1465

1466
#define HAS_GMBUS_IRQ(dev_priv) (GRAPHICS_VER(dev_priv) >= 4)
1467
#define HAS_GMBUS_BURST_READ(dev_priv) (GRAPHICS_VER(dev_priv) >= 11 || \
R
Ramalingam C 已提交
1468 1469
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
1470

1471 1472 1473
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
1474 1475
#define HAS_128_BYTE_Y_TILING(dev_priv) (GRAPHICS_VER(dev_priv) != 2 && \
					 !(IS_I915G(dev_priv) || IS_I915GM(dev_priv)))
1476 1477
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
1478

1479
#define HAS_FW_BLC(dev_priv)	(GRAPHICS_VER(dev_priv) > 2)
1480
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
1481
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && GRAPHICS_VER(dev_priv) >= 7)
1482

1483
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1484

1485
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
J
Jani Nikula 已提交
1486
#define HAS_DP20(dev_priv)	(IS_DG2(dev_priv))
1487

1488
#define HAS_CDCLK_CRAWL(dev_priv)	 (INTEL_INFO(dev_priv)->display.has_cdclk_crawl)
1489
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
1490
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->display.has_fpga_dbg)
1491
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
1492 1493
#define HAS_PSR_HW_TRACKING(dev_priv) \
	(INTEL_INFO(dev_priv)->display.has_psr_hw_tracking)
1494
#define HAS_PSR2_SEL_FETCH(dev_priv)	 (GRAPHICS_VER(dev_priv) >= 12)
1495
#define HAS_TRANSCODER(dev_priv, trans)	 ((INTEL_INFO(dev_priv)->display.cpu_transcoder_mask & BIT(trans)) != 0)
1496

1497 1498
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
1499
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
1500

1501 1502
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

1503
#define HAS_DMC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dmc)
1504

1505
#define HAS_MSO(i915)		(GRAPHICS_VER(i915) >= 12)
1506

1507 1508
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1509

1510 1511 1512
#define HAS_MSLICES(dev_priv) \
	(INTEL_INFO(dev_priv)->has_mslices)

1513
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
1514

1515
#define HAS_REGION(i915, i) (INTEL_INFO(i915)->memory_regions & (i))
1516
#define HAS_LMEM(i915) HAS_REGION(i915, REGION_LMEM)
1517

1518
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
1519

1520
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
1521

1522 1523
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

1524 1525 1526
#define HAS_PXP(dev_priv)  ((IS_ENABLED(CONFIG_DRM_I915_PXP) && \
			    INTEL_INFO(dev_priv)->has_pxp) && \
			    VDBOX_MASK(&dev_priv->gt))
1527

R
Rodrigo Vivi 已提交
1528
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1529

1530
#define HAS_LSPCON(dev_priv) (IS_GRAPHICS_VER(dev_priv, 9, 10))
1531

1532
/* DPF == dynamic parity feature */
1533
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1534 1535
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
1536

1537
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
1538
#define GEN9_FREQ_SCALER 3
1539

1540
#define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->display.pipe_mask))
1541

1542
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->display.pipe_mask != 0)
1543

1544
#define HAS_VRR(i915)	(GRAPHICS_VER(i915) >= 11)
1545

1546 1547
#define HAS_ASYNC_FLIPS(i915)		(DISPLAY_VER(i915) >= 5)

1548
/* Only valid when HAS_DISPLAY() is true */
1549
#define INTEL_DISPLAY_ENABLED(dev_priv) \
1550
	(drm_WARN_ON(&(dev_priv)->drm, !HAS_DISPLAY(dev_priv)), !(dev_priv)->params.disable_display)
1551

1552 1553 1554 1555 1556
static inline bool run_as_guest(void)
{
	return !hypervisor_is_type(X86_HYPER_NATIVE);
}

1557 1558 1559
#define HAS_D12_PLANE_MINIMIZATION(dev_priv) (IS_ROCKETLAKE(dev_priv) || \
					      IS_ALDERLAKE_S(dev_priv))

1560
static inline bool intel_vtd_active(void)
1561 1562
{
#ifdef CONFIG_INTEL_IOMMU
1563
	if (intel_iommu_gfx_mapped)
1564 1565
		return true;
#endif
1566 1567

	/* Running as a guest, we assume the host is enforcing VT'd */
1568
	return run_as_guest();
1569 1570
}

1571 1572
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
1573
	return GRAPHICS_VER(dev_priv) >= 6 && intel_vtd_active();
1574 1575
}

1576
static inline bool
1577
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *i915)
1578
{
1579 1580 1581 1582 1583
	return IS_BROXTON(i915) && intel_vtd_active();
}

static inline bool
intel_vm_no_concurrent_access_wa(struct drm_i915_private *i915)
1584
{
1585
	return IS_CHERRYVIEW(i915) || intel_ggtt_update_needs_vtd_wa(i915);
1586 1587
}

1588
/* i915_getparam.c */
1589 1590 1591
int i915_getparam_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);

1592
/* i915_gem.c */
1593 1594
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
1595
void i915_gem_init_early(struct drm_i915_private *dev_priv);
1596
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1597

1598 1599
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
1600 1601
	/*
	 * A single pass should suffice to release all the freed objects (along
1602 1603 1604 1605 1606
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
1607 1608
	while (atomic_read(&i915->mm.free_count)) {
		flush_work(&i915->mm.free_work);
1609
		rcu_barrier();
1610
	}
1611 1612
}

1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
1623
	 * than 3 passes to catch all _recursive_ RCU delayed work.
1624 1625
	 *
	 */
1626
	int pass = 3;
1627
	do {
1628
		flush_workqueue(i915->wq);
1629
		rcu_barrier();
1630
		i915_gem_drain_freed_objects(i915);
1631
	} while (--pass);
1632
	drain_workqueue(i915->wq);
1633 1634
}

C
Chris Wilson 已提交
1635
struct i915_vma * __must_check
1636 1637 1638 1639 1640 1641
i915_gem_object_ggtt_pin_ww(struct drm_i915_gem_object *obj,
			    struct i915_gem_ww_ctx *ww,
			    const struct i915_ggtt_view *view,
			    u64 size, u64 alignment, u64 flags);

static inline struct i915_vma * __must_check
1642 1643
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
1644 1645 1646 1647
			 u64 size, u64 alignment, u64 flags)
{
	return i915_gem_object_ggtt_pin_ww(obj, NULL, view, size, alignment, flags);
}
1648

1649 1650 1651
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1652
#define I915_GEM_OBJECT_UNBIND_BARRIER BIT(1)
1653
#define I915_GEM_OBJECT_UNBIND_TEST BIT(2)
1654
#define I915_GEM_OBJECT_UNBIND_VM_TRYLOCK BIT(3)
1655

1656 1657
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

1658 1659 1660
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
1661

1662
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1663

M
Mika Kuoppala 已提交
1664 1665
static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
1666
	return atomic_read(&error->reset_count);
1667
}
1668

1669
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
1670
					  const struct intel_engine_cs *engine)
1671
{
1672
	return atomic_read(&error->reset_engine_count[engine->uabi_class]);
1673 1674
}

1675
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1676 1677
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
1678
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1679
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1680
void i915_gem_suspend(struct drm_i915_private *dev_priv);
1681
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
1682
void i915_gem_resume(struct drm_i915_private *dev_priv);
1683

1684
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1685

1686 1687 1688
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1689 1690 1691
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

1692
struct dma_buf *i915_gem_prime_export(struct drm_gem_object *gem_obj, int flags);
1693

1694 1695
static inline struct i915_address_space *
i915_gem_vm_lookup(struct drm_i915_file_private *file_priv, u32 id)
1696
{
1697
	struct i915_address_space *vm;
1698

1699
	xa_lock(&file_priv->vm_xa);
1700
	vm = xa_load(&file_priv->vm_xa, id);
1701 1702 1703
	if (vm)
		kref_get(&vm->ref);
	xa_unlock(&file_priv->vm_xa);
1704

1705
	return vm;
1706 1707
}

1708
/* i915_gem_evict.c */
1709
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
1710
					  u64 min_size, u64 alignment,
M
Matthew Auld 已提交
1711
					  unsigned long color,
1712
					  u64 start, u64 end,
1713
					  unsigned flags);
1714 1715 1716
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
1717
int i915_gem_evict_vm(struct i915_address_space *vm);
1718

1719 1720 1721
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
1722
				phys_addr_t size);
1723

1724
/* i915_gem_tiling.c */
1725
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1726
{
1727
	struct drm_i915_private *i915 = to_i915(obj->base.dev);
1728

1729
	return i915->ggtt.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1730
		i915_gem_object_is_tiled(obj);
1731 1732
}

1733 1734 1735 1736 1737
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

1738
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
1739

1740
/* i915_cmd_parser.c */
1741
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
1742
int intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
1743
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
1744
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
1745
			    struct i915_vma *batch,
1746 1747
			    unsigned long batch_offset,
			    unsigned long batch_length,
1748
			    struct i915_vma *shadow,
1749
			    bool trampoline);
1750
#define I915_CMD_PARSER_TRAMPOLINE_SIZE 8
1751

1752 1753 1754 1755
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
1756
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
1757 1758
}

B
Ben Widawsky 已提交
1759 1760
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
1761

1762 1763
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
1764 1765
	if (GRAPHICS_VER(i915) >= 11)
		return ICL_HWS_CSB_WRITE_INDEX;
1766 1767 1768 1769
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

1770
static inline enum i915_map_type
1771 1772
i915_coherent_map_type(struct drm_i915_private *i915,
		       struct drm_i915_gem_object *obj, bool always_coherent)
1773
{
1774 1775 1776 1777 1778 1779
	if (i915_gem_object_is_lmem(obj))
		return I915_MAP_WC;
	if (HAS_LLC(i915) || always_coherent)
		return I915_MAP_WB;
	else
		return I915_MAP_WC;
1780 1781
}

L
Linus Torvalds 已提交
1782
#endif