i915_drv.h 78.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <linux/backlight.h>
40
#include <linux/hash.h>
41
#include <linux/intel-iommu.h>
42
#include <linux/kref.h>
43
#include <linux/mm_types.h>
44
#include <linux/perf_event.h>
45
#include <linux/pm_qos.h>
46
#include <linux/reservation.h>
47
#include <linux/shmem_fs.h>
48
#include <linux/stackdepot.h>
49 50 51 52

#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
53
#include <drm/drm_auth.h>
54
#include <drm/drm_cache.h>
55
#include <drm/drm_util.h>
56
#include <drm/drm_dsc.h>
57
#include <drm/drm_atomic.h>
J
Jani Nikula 已提交
58
#include <drm/drm_connector.h>
59
#include <drm/i915_mei_hdcp_interface.h>
60

61
#include "i915_fixed.h"
62 63
#include "i915_params.h"
#include "i915_reg.h"
64
#include "i915_utils.h"
65

66 67 68 69 70 71 72
#include "display/intel_bios.h"
#include "display/intel_display.h"
#include "display/intel_display_power.h"
#include "display/intel_dpll_mgr.h"
#include "display/intel_frontbuffer.h"
#include "display/intel_opregion.h"

73 74
#include "gt/intel_lrc.h"
#include "gt/intel_engine.h"
75
#include "gt/intel_gt_types.h"
76
#include "gt/intel_workarounds.h"
77
#include "gt/uc/intel_uc.h"
78

79
#include "intel_device_info.h"
80
#include "intel_runtime_pm.h"
81
#include "intel_uncore.h"
82
#include "intel_wakeref.h"
83
#include "intel_wopcm.h"
84

85
#include "i915_gem.h"
86
#include "gem/i915_gem_context_types.h"
J
Joonas Lahtinen 已提交
87
#include "i915_gem_fence_reg.h"
88
#include "i915_gem_gtt.h"
89
#include "i915_gpu_error.h"
90
#include "i915_request.h"
91
#include "i915_scheduler.h"
92
#include "gt/intel_timeline.h"
J
Joonas Lahtinen 已提交
93 94
#include "i915_vma.h"

95 96
#include "intel_gvt.h"

L
Linus Torvalds 已提交
97 98 99 100 101
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
102 103
#define DRIVER_DATE		"20190730"
#define DRIVER_TIMESTAMP	1564512624
L
Linus Torvalds 已提交
104

R
Rob Clark 已提交
105 106 107 108 109 110 111 112 113
/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
 * which may not necessarily be a user visible problem.  This will either
 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
 * enable distros and users to tailor their preferred amount of i915 abrt
 * spam.
 */
#define I915_STATE_WARN(condition, format...) ({			\
	int __ret_warn_on = !!(condition);				\
114
	if (unlikely(__ret_warn_on))					\
115
		if (!WARN(i915_modparams.verbose_state_checks, format))	\
R
Rob Clark 已提交
116 117 118 119
			DRM_ERROR(format);				\
	unlikely(__ret_warn_on);					\
})

120 121
#define I915_STATE_WARN_ON(x)						\
	I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
122

123
#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
124

125 126 127
bool __i915_inject_probe_failure(const char *func, int line);
#define i915_inject_probe_failure() \
	__i915_inject_probe_failure(__func__, __LINE__)
128 129 130

bool i915_error_injected(void);

131
#else
132

133
#define i915_inject_probe_failure() false
134 135
#define i915_error_injected() false

136
#endif
137

138
#define i915_probe_error(i915, fmt, ...)				   \
139 140 141
	__i915_printk(i915, i915_error_injected() ? KERN_DEBUG : KERN_ERR, \
		      fmt, ##__VA_ARGS__)

142 143
struct drm_i915_gem_object;

144 145 146 147 148 149
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
150
	HPD_PORT_A,
151 152 153
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
154
	HPD_PORT_E,
155
	HPD_PORT_F,
156 157 158 159
	HPD_PORT_G,
	HPD_PORT_H,
	HPD_PORT_I,

160 161 162
	HPD_NUM_PINS
};

163 164 165
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

166 167
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
168

169
struct i915_hotplug {
170
	struct delayed_work hotplug_work;
171 172 173 174 175 176 177 178 179 180 181

	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
182
	u32 retry_bits;
183 184 185 186 187 188
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

189 190 191
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
192
	unsigned int hpd_storm_threshold;
193 194
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
195

196 197 198 199 200 201 202 203 204 205
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

206 207 208 209 210 211
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
212

213
struct drm_i915_private;
214
struct i915_mm_struct;
215
struct i915_mmu_object;
216

217 218 219 220 221 222 223 224
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
	struct drm_file *file;

	struct {
		spinlock_t lock;
		struct list_head request_list;
	} mm;
225

226
	struct idr context_idr;
227
	struct mutex context_idr_lock; /* guards context_idr */
228

229 230 231
	struct idr vm_idr;
	struct mutex vm_idr_lock; /* guards vm_idr */

232
	unsigned int bsd_engine;
233

234 235 236 237 238 239 240
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
241
 */
242 243 244 245 246 247 248
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
249 250
};

L
Linus Torvalds 已提交
251 252 253
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
254 255
 * 1.2: Add Power Management
 * 1.3: Add vblank support
256
 * 1.4: Fix cmdbuffer path, add heap destroy
257
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
258 259
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
260 261
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
262
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
263 264
#define DRIVER_PATCHLEVEL	0

265 266 267
struct intel_overlay;
struct intel_overlay_error_state;

268
struct sdvo_device_mapping {
C
Chris Wilson 已提交
269
	u8 initialized;
270 271 272
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
273
	u8 i2c_pin;
274
	u8 ddc_pin;
275 276
};

277
struct intel_connector;
278
struct intel_encoder;
279
struct intel_atomic_state;
280
struct intel_crtc_state;
281
struct intel_initial_plane_config;
282
struct intel_crtc;
283 284
struct intel_limit;
struct dpll;
285
struct intel_cdclk_state;
286

287
struct drm_i915_display_funcs {
288 289
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
			  struct intel_cdclk_state *cdclk_state);
290
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
291 292
			  const struct intel_cdclk_state *cdclk_state,
			  enum pipe pipe);
293 294
	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
			     enum i9xx_plane_id i9xx_plane);
295 296
	int (*compute_pipe_wm)(struct intel_crtc_state *crtc_state);
	int (*compute_intermediate_wm)(struct intel_crtc_state *crtc_state);
297
	void (*initial_watermarks)(struct intel_atomic_state *state,
298
				   struct intel_crtc_state *crtc_state);
299
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
300
					 struct intel_crtc_state *crtc_state);
301
	void (*optimize_watermarks)(struct intel_atomic_state *state,
302
				    struct intel_crtc_state *crtc_state);
303
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
304
	void (*update_wm)(struct intel_crtc *crtc);
305
	int (*modeset_calc_cdclk)(struct intel_atomic_state *state);
306 307 308
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
309
				struct intel_crtc_state *);
310 311
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
312 313
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
314
	void (*crtc_enable)(struct intel_crtc_state *pipe_config,
315
			    struct intel_atomic_state *old_state);
316
	void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
317 318
			     struct intel_atomic_state *old_state);
	void (*update_crtcs)(struct intel_atomic_state *state);
319 320 321 322 323 324
	void (*audio_codec_enable)(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state);
	void (*audio_codec_disable)(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state);
325 326
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
327
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
328
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
329 330 331 332 333
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
334

335
	int (*color_check)(struct intel_crtc_state *crtc_state);
336 337 338 339 340 341 342 343 344 345 346 347 348
	/*
	 * Program double buffered color management registers during
	 * vblank evasion. The registers should then latch during the
	 * next vblank start, alongside any other double buffered registers
	 * involved with the same commit.
	 */
	void (*color_commit)(const struct intel_crtc_state *crtc_state);
	/*
	 * Load LUTs (and other single buffered color management
	 * registers). Will (hopefully) be called during the vblank
	 * following the latching of any double buffered registers
	 * involved with the same commit.
	 */
349
	void (*load_luts)(const struct intel_crtc_state *crtc_state);
350
	void (*read_luts)(struct intel_crtc_state *crtc_state);
351 352
};

353
struct intel_csr {
354
	struct work_struct work;
355
	const char *fw_path;
356 357 358 359 360 361
	u32 required_version;
	u32 max_fw_size; /* bytes */
	u32 *dmc_payload;
	u32 dmc_fw_size; /* dwords */
	u32 version;
	u32 mmio_count;
362 363
	i915_reg_t mmioaddr[20];
	u32 mmiodata[20];
364 365
	u32 dc_state;
	u32 allowed_dc_mask;
366
	intel_wakeref_t wakeref;
367 368
};

369 370
enum i915_cache_level {
	I915_CACHE_NONE = 0,
371 372 373 374 375
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
376
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
377 378
};

379 380
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

381
struct intel_fbc {
P
Paulo Zanoni 已提交
382 383 384
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
B
Ben Widawsky 已提交
385
	unsigned threshold;
386 387
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
388
	unsigned int visible_pipes_mask;
389
	struct intel_crtc *crtc;
390

391
	struct drm_mm_node compressed_fb;
392 393
	struct drm_mm_node *compressed_llb;

394 395
	bool false_color;

396
	bool enabled;
397
	bool active;
398
	bool flip_pending;
399

400 401 402
	bool underrun_detected;
	struct work_struct underrun_work;

403 404 405 406 407
	/*
	 * Due to the atomic rules we can't access some structures without the
	 * appropriate locking, so we cache information here in order to avoid
	 * these problems.
	 */
408
	struct intel_fbc_state_cache {
409
		struct i915_vma *vma;
410
		unsigned long flags;
411

412 413
		struct {
			unsigned int mode_flags;
414
			u32 hsw_bdw_pixel_rate;
415 416 417 418 419 420 421
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
422 423 424 425 426 427 428 429
			/*
			 * Display surface base address adjustement for
			 * pageflips. Note that on gen4+ this only adjusts up
			 * to a tile, offsets within a tile are handled in
			 * the hw itself (with the TILEOFF register).
			 */
			int adjusted_x;
			int adjusted_y;
430 431

			int y;
432

433
			u16 pixel_blend_mode;
434 435 436
		} plane;

		struct {
437
			const struct drm_format_info *format;
438 439 440 441
			unsigned int stride;
		} fb;
	} state_cache;

442 443 444 445 446 447 448
	/*
	 * This structure contains everything that's relevant to program the
	 * hardware registers. When we want to figure out if we need to disable
	 * and re-enable FBC for a new configuration we just check if there's
	 * something different in the struct. The genx_fbc_activate functions
	 * are supposed to read from it in order to program the registers.
	 */
449
	struct intel_fbc_reg_params {
450
		struct i915_vma *vma;
451
		unsigned long flags;
452

453 454
		struct {
			enum pipe pipe;
455
			enum i9xx_plane_id i9xx_plane;
456 457 458 459
			unsigned int fence_y_offset;
		} crtc;

		struct {
460
			const struct drm_format_info *format;
461 462 463 464
			unsigned int stride;
		} fb;

		int cfb_size;
465
		unsigned int gen9_wa_cfb_stride;
466 467
	} params;

468
	const char *no_fbc_reason;
469 470
};

471
/*
472 473 474 475 476 477 478 479 480 481 482 483 484 485
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
486 487
};

488
struct intel_dp;
489 490 491 492 493 494 495 496 497
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

R
Rodrigo Vivi 已提交
498
struct i915_psr {
499
	struct mutex lock;
500 501 502 503 504

#define I915_PSR_DEBUG_MODE_MASK	0x0f
#define I915_PSR_DEBUG_DEFAULT		0x00
#define I915_PSR_DEBUG_DISABLE		0x01
#define I915_PSR_DEBUG_ENABLE		0x02
505
#define I915_PSR_DEBUG_FORCE_PSR1	0x03
506 507 508
#define I915_PSR_DEBUG_IRQ		0x10

	u32 debug;
R
Rodrigo Vivi 已提交
509
	bool sink_support;
510
	bool enabled;
511
	struct intel_dp *dp;
512
	enum pipe pipe;
513
	bool active;
514
	struct work_struct work;
515
	unsigned busy_frontbuffer_bits;
516
	bool sink_psr2_support;
517
	bool link_standby;
518
	bool colorimetry_support;
519
	bool psr2_enabled;
520
	u8 sink_sync_latency;
521 522
	ktime_t last_entry_attempt;
	ktime_t last_exit;
523
	bool sink_not_reliable;
524
	bool irq_aux_error;
525
	u16 su_x_granularity;
526
};
527

528 529 530 531 532 533
/*
 * Sorted by south display engine compatibility.
 * If the new PCH comes with a south display engine that is not
 * inherited from the latest item, please do not add it to the
 * end. Instead, add it right after its "parent" PCH.
 */
534
enum intel_pch {
R
Rodrigo Vivi 已提交
535
	PCH_NOP = -1,	/* PCH without south display */
536
	PCH_NONE = 0,	/* No PCH present */
537
	PCH_IBX,	/* Ibexpeak PCH */
538 539
	PCH_CPT,	/* Cougarpoint/Pantherpoint PCH */
	PCH_LPT,	/* Lynxpoint/Wildcatpoint PCH */
V
Ville Syrjälä 已提交
540
	PCH_SPT,        /* Sunrisepoint/Kaby Lake PCH */
541
	PCH_CNP,        /* Cannon/Comet Lake PCH */
542
	PCH_ICP,	/* Ice Lake PCH */
543
	PCH_MCC,        /* Mule Creek Canyon PCH */
544
	PCH_TGP,	/* Tiger Lake PCH */
545 546
};

547
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
548
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
549
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
550
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
551
#define QUIRK_INCREASE_T12_DELAY (1<<6)
552
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
553

554
struct intel_fbdev;
555
struct intel_fbc_work;
556

557 558
struct intel_gmbus {
	struct i2c_adapter adapter;
559
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
560
	u32 force_bit;
561
	u32 reg0;
562
	i915_reg_t gpio_reg;
563
	struct i2c_algo_bit_data bit_algo;
564 565 566
	struct drm_i915_private *dev_priv;
};

567
struct i915_suspend_saved_registers {
568
	u32 saveDSPARB;
J
Jesse Barnes 已提交
569
	u32 saveFBC_CONTROL;
570 571
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
572 573
	u32 saveSWF0[16];
	u32 saveSWF1[16];
574
	u32 saveSWF3[3];
575
	u64 saveFENCE[I915_MAX_NUM_FENCES];
576
	u32 savePCH_PORT_HOTPLUG;
577
	u16 saveGCDGMBUS;
578
};
579

580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637
struct vlv_s0ix_state {
	/* GAM */
	u32 wr_watermark;
	u32 gfx_prio_ctrl;
	u32 arb_mode;
	u32 gfx_pend_tlb0;
	u32 gfx_pend_tlb1;
	u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
	u32 media_max_req_count;
	u32 gfx_max_req_count;
	u32 render_hwsp;
	u32 ecochk;
	u32 bsd_hwsp;
	u32 blt_hwsp;
	u32 tlb_rd_addr;

	/* MBC */
	u32 g3dctl;
	u32 gsckgctl;
	u32 mbctl;

	/* GCP */
	u32 ucgctl1;
	u32 ucgctl3;
	u32 rcgctl1;
	u32 rcgctl2;
	u32 rstctl;
	u32 misccpctl;

	/* GPM */
	u32 gfxpause;
	u32 rpdeuhwtc;
	u32 rpdeuc;
	u32 ecobus;
	u32 pwrdwnupctl;
	u32 rp_down_timeout;
	u32 rp_deucsw;
	u32 rcubmabdtmr;
	u32 rcedata;
	u32 spare2gh;

	/* Display 1 CZ domain */
	u32 gt_imr;
	u32 gt_ier;
	u32 pm_imr;
	u32 pm_ier;
	u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];

	/* GT SA CZ domain */
	u32 tilectl;
	u32 gt_fifoctl;
	u32 gtlc_wake_ctrl;
	u32 gtlc_survive;
	u32 pmwgicz;

	/* Display 2 CZ domain */
	u32 gu_ctl0;
	u32 gu_ctl1;
638
	u32 pcbr;
639 640 641
	u32 clock_gate_dis2;
};

642
struct intel_rps_ei {
643
	ktime_t ktime;
644 645
	u32 render_c0;
	u32 media_c0;
646 647
};

648
struct intel_rps {
649 650
	struct mutex lock; /* protects enabling and the worker */

I
Imre Deak 已提交
651 652 653 654
	/*
	 * work, interrupts_enabled and pm_iir are protected by
	 * dev_priv->irq_lock
	 */
655
	struct work_struct work;
I
Imre Deak 已提交
656
	bool interrupts_enabled;
657
	u32 pm_iir;
658

659
	/* PM interrupt bits that should never be masked */
660
	u32 pm_intrmsk_mbz;
661

662 663 664 665 666 667 668 669 670 671 672 673 674 675 676
	/* Frequencies are stored in potentially platform dependent multiples.
	 * In other words, *_freq needs to be multiplied by X to be interesting.
	 * Soft limits are those which are used for the dynamic reclocking done
	 * by the driver (raise frequencies under heavy loads, and lower for
	 * lighter loads). Hard limits are those imposed by the hardware.
	 *
	 * A distinction is made for overclocking, which is never enabled by
	 * default, and is considered to be above the hard limit if it's
	 * possible at all.
	 */
	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
	u8 min_freq;		/* AKA RPn. Minimum frequency */
677
	u8 boost_freq;		/* Frequency to request when wait boosting */
678
	u8 idle_freq;		/* Frequency to request when we are idle */
679 680 681
	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
	u8 rp1_freq;		/* "less than" RP0 power/freqency */
	u8 rp0_freq;		/* Non-overclocked max frequency. */
682
	u16 gpll_ref_freq;	/* vlv/chv GPLL reference frequency */
683

684
	int last_adj;
C
Chris Wilson 已提交
685 686 687 688 689 690 691 692 693 694

	struct {
		struct mutex mutex;

		enum { LOW_POWER, BETWEEN, HIGH_POWER } mode;
		unsigned int interactive;

		u8 up_threshold; /* Current %busy required to uplock */
		u8 down_threshold; /* Current %busy required to downclock */
	} power;
695

696
	bool enabled;
697 698
	atomic_t num_waiters;
	atomic_t boosts;
699

700
	/* manual wa residency calculations */
701
	struct intel_rps_ei ei;
702 703
};

704 705
struct intel_rc6 {
	bool enabled;
706 707
	u64 prev_hw_residency[4];
	u64 cur_residency[4];
708 709 710 711 712 713
};

struct intel_llc_pstate {
	bool enabled;
};

714 715
struct intel_gen6_power_mgmt {
	struct intel_rps rps;
716 717
	struct intel_rc6 rc6;
	struct intel_llc_pstate llc_pstate;
718 719
};

D
Daniel Vetter 已提交
720 721 722
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

723 724 725 726 727 728 729 730 731 732 733
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
734
	u64 last_time2;
735 736 737 738 739 740 741
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
};

742
#define MAX_L3_SLICES 2
743
struct intel_l3_parity {
744
	u32 *remap_info[MAX_L3_SLICES];
745
	struct work_struct error_work;
746
	int which_slice;
747 748
};

749 750 751
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
752 753 754 755
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

756 757 758
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

759
	/**
760
	 * List of objects which are purgeable.
761
	 */
762 763
	struct list_head purge_list;

764
	/**
765
	 * List of objects which have allocated pages and are shrinkable.
766
	 */
767
	struct list_head shrink_list;
768

769 770 771 772 773
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
774
	spinlock_t free_lock;
775 776 777 778 779
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
780

781 782 783
	/**
	 * Small stash of WC pages
	 */
784
	struct pagestash wc_stash;
785

M
Matthew Auld 已提交
786 787 788 789 790
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

791
	struct notifier_block oom_notifier;
792
	struct notifier_block vmap_notifier;
793
	struct shrinker shrinker;
794

795 796 797 798 799 800 801
	/**
	 * Workqueue to fault in userptr pages, flushed by the execbuf
	 * when required but otherwise left to userspace to try again
	 * on EAGAIN.
	 */
	struct workqueue_struct *userptr_wq;

802 803
	u64 unordered_timeline;

804
	/* the indicator for dispatch video commands on two BSD rings */
805
	atomic_t bsd_engine_dispatch_index;
806

807
	/** Bit 6 swizzling required for X tiling */
808
	u32 bit_6_swizzle_x;
809
	/** Bit 6 swizzling required for Y tiling */
810
	u32 bit_6_swizzle_y;
811

812 813 814
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
815 816
};

817 818
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

819 820 821
#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */

822 823 824
#define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
#define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */

825 826
#define I915_ENGINE_WEDGED_TIMEOUT  (60 * HZ)  /* Reset but no recovery? */

827
struct ddi_vbt_port_info {
828 829 830
	/* Non-NULL if port present. */
	const struct child_device_config *child;

831 832
	int max_tmds_clock;

833 834 835 836 837 838
	/*
	 * This is an index in the HDMI/DVI DDI buffer translation table.
	 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
	 * populate this field.
	 */
#define HDMI_LEVEL_SHIFT_UNKNOWN	0xff
839
	u8 hdmi_level_shift;
840

841 842 843 844 845 846
	u8 supports_dvi:1;
	u8 supports_hdmi:1;
	u8 supports_dp:1;
	u8 supports_edp:1;
	u8 supports_typec_usb:1;
	u8 supports_tbt:1;
847

848 849
	u8 alternate_aux_channel;
	u8 alternate_ddc_pin;
850

851 852
	u8 dp_boost_level;
	u8 hdmi_boost_level;
853
	int dp_max_link_rate;		/* 0 for not limited by VBT */
854 855
};

R
Rodrigo Vivi 已提交
856 857 858 859 860
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
861 862
};

863 864 865 866 867 868 869 870 871
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
872
	unsigned int int_lvds_support:1;
873 874
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
875
	unsigned int panel_type:4;
876 877
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
878
	enum drm_panel_orientation orientation;
879

880 881
	enum drrs_support_type drrs_type;

882 883 884 885 886
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
887
		bool low_vswing;
888 889 890 891
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
	} edp;
892

R
Rodrigo Vivi 已提交
893
	struct {
894
		bool enable;
R
Rodrigo Vivi 已提交
895 896 897 898
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
899 900
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
901
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
902 903
	} psr;

904 905
	struct {
		u16 pwm_freq_hz;
906
		bool present;
907
		bool active_low_pwm;
908
		u8 min_brightness;	/* min_brightness/255 of max */
909
		u8 controller;		/* brightness controller number */
910
		enum intel_backlight_type type;
911 912
	} backlight;

913 914 915
	/* MIPI DSI */
	struct {
		u16 panel_id;
916 917
		struct mipi_config *config;
		struct mipi_pps_data *pps;
918 919
		u16 bl_ports;
		u16 cabc_ports;
920 921 922
		u8 seq_version;
		u32 size;
		u8 *data;
923
		const u8 *sequence[MIPI_SEQ_MAX];
924
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
925
		enum drm_panel_orientation orientation;
926 927
	} dsi;

928 929 930
	int crt_ddc_pin;

	int child_dev_num;
931
	struct child_device_config *child_dev;
932 933

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
934
	struct sdvo_device_mapping sdvo_mappings[2];
935 936
};

937 938 939 940 941
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

942 943
struct intel_wm_level {
	bool enable;
944 945 946 947
	u32 pri_val;
	u32 spr_val;
	u32 cur_val;
	u32 fbc_val;
948 949
};

950
struct ilk_wm_values {
951 952 953 954
	u32 wm_pipe[3];
	u32 wm_lp[3];
	u32 wm_lp_spr[3];
	u32 wm_linetime[3];
955 956 957 958
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

959
struct g4x_pipe_wm {
960 961
	u16 plane[I915_MAX_PLANES];
	u16 fbc;
962
};
963

964
struct g4x_sr_wm {
965 966 967
	u16 plane;
	u16 cursor;
	u16 fbc;
968 969 970
};

struct vlv_wm_ddl_values {
971
	u8 plane[I915_MAX_PLANES];
972
};
973

974
struct vlv_wm_values {
975 976
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
977
	struct vlv_wm_ddl_values ddl[3];
978
	u8 level;
979
	bool cxsr;
980 981
};

982 983 984 985 986 987 988 989 990
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

991
struct skl_ddb_entry {
992
	u16 start, end;	/* in number of blocks, 'end' is exclusive */
993 994
};

995
static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
996
{
997
	return entry->end - entry->start;
998 999
}

1000 1001 1002 1003 1004 1005 1006 1007 1008
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

1009
struct skl_ddb_allocation {
1010
	u8 enabled_slices; /* GEN11 has configurable 2 slices */
1011 1012
};

1013
struct skl_ddb_values {
1014
	unsigned dirty_pipes;
1015
	struct skl_ddb_allocation ddb;
1016 1017 1018
};

struct skl_wm_level {
1019
	u16 min_ddb_alloc;
1020 1021
	u16 plane_res_b;
	u8 plane_res_l;
1022
	bool plane_en;
1023
	bool ignore_lines;
1024 1025
};

1026 1027 1028 1029
/* Stores plane specific WM parameters */
struct skl_wm_params {
	bool x_tiled, y_tiled;
	bool rc_surface;
1030
	bool is_planar;
1031 1032 1033 1034 1035
	u32 width;
	u8 cpp;
	u32 plane_pixel_rate;
	u32 y_min_scanlines;
	u32 plane_bytes_per_line;
1036 1037
	uint_fixed_16_16_t plane_blocks_per_line;
	uint_fixed_16_16_t y_tile_minimum;
1038 1039
	u32 linetime_us;
	u32 dbuf_block_size;
1040 1041
};

1042 1043 1044 1045
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
1046 1047 1048 1049 1050
	INTEL_PIPE_CRC_SOURCE_PLANE3,
	INTEL_PIPE_CRC_SOURCE_PLANE4,
	INTEL_PIPE_CRC_SOURCE_PLANE5,
	INTEL_PIPE_CRC_SOURCE_PLANE6,
	INTEL_PIPE_CRC_SOURCE_PLANE7,
1051
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
1052 1053 1054 1055 1056
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
1057
	INTEL_PIPE_CRC_SOURCE_AUTO,
1058 1059 1060
	INTEL_PIPE_CRC_SOURCE_MAX,
};

1061
#define INTEL_PIPE_CRC_ENTRIES_NR	128
1062
struct intel_pipe_crc {
1063
	spinlock_t lock;
T
Tomeu Vizoso 已提交
1064
	int skipped;
1065
	enum intel_pipe_crc_source source;
1066 1067
};

1068
struct i915_frontbuffer_tracking {
1069
	spinlock_t lock;
1070 1071 1072 1073 1074 1075 1076 1077 1078

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

1079 1080
struct i915_virtual_gpu {
	bool active;
1081
	u32 caps;
1082 1083
};

1084 1085 1086 1087 1088 1089 1090
/* used in computing the new watermarks state */
struct intel_wm_config {
	unsigned int num_pipes_active;
	bool sprites_enabled;
	bool sprites_scaled;
};

1091 1092 1093 1094 1095
struct i915_oa_format {
	u32 format;
	int size;
};

1096 1097 1098 1099 1100
struct i915_oa_reg {
	i915_reg_t addr;
	u32 value;
};

1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
struct i915_oa_config {
	char uuid[UUID_STRING_LEN + 1];
	int id;

	const struct i915_oa_reg *mux_regs;
	u32 mux_regs_len;
	const struct i915_oa_reg *b_counter_regs;
	u32 b_counter_regs_len;
	const struct i915_oa_reg *flex_regs;
	u32 flex_regs_len;

	struct attribute_group sysfs_metric;
	struct attribute *attrs[2];
	struct device_attribute sysfs_metric_id;
1115 1116

	atomic_t ref_count;
1117 1118
};

1119 1120
struct i915_perf_stream;

1121 1122 1123
/**
 * struct i915_perf_stream_ops - the OPs to support a specific stream type
 */
1124
struct i915_perf_stream_ops {
1125 1126 1127 1128
	/**
	 * @enable: Enables the collection of HW samples, either in response to
	 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
	 * without `I915_PERF_FLAG_DISABLED`.
1129 1130 1131
	 */
	void (*enable)(struct i915_perf_stream *stream);

1132 1133 1134 1135
	/**
	 * @disable: Disables the collection of HW samples, either in response
	 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
	 * the stream.
1136 1137 1138
	 */
	void (*disable)(struct i915_perf_stream *stream);

1139 1140
	/**
	 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
1141 1142 1143 1144 1145 1146
	 * once there is something ready to read() for the stream
	 */
	void (*poll_wait)(struct i915_perf_stream *stream,
			  struct file *file,
			  poll_table *wait);

1147 1148 1149
	/**
	 * @wait_unlocked: For handling a blocking read, wait until there is
	 * something to ready to read() for the stream. E.g. wait on the same
1150
	 * wait queue that would be passed to poll_wait().
1151 1152 1153
	 */
	int (*wait_unlocked)(struct i915_perf_stream *stream);

1154 1155 1156 1157 1158 1159 1160
	/**
	 * @read: Copy buffered metrics as records to userspace
	 * **buf**: the userspace, destination buffer
	 * **count**: the number of bytes to copy, requested by userspace
	 * **offset**: zero at the start of the read, updated as the read
	 * proceeds, it represents how many bytes have been copied so far and
	 * the buffer offset for copying the next record.
1161
	 *
1162 1163
	 * Copy as many buffered i915 perf samples and records for this stream
	 * to userspace as will fit in the given buffer.
1164
	 *
1165 1166
	 * Only write complete records; returning -%ENOSPC if there isn't room
	 * for a complete record.
1167
	 *
1168 1169 1170
	 * Return any error condition that results in a short read such as
	 * -%ENOSPC or -%EFAULT, even though these may be squashed before
	 * returning to userspace.
1171 1172 1173 1174 1175 1176
	 */
	int (*read)(struct i915_perf_stream *stream,
		    char __user *buf,
		    size_t count,
		    size_t *offset);

1177 1178
	/**
	 * @destroy: Cleanup any stream specific resources.
1179 1180 1181 1182 1183 1184
	 *
	 * The stream will always be disabled before this is called.
	 */
	void (*destroy)(struct i915_perf_stream *stream);
};

1185 1186 1187
/**
 * struct i915_perf_stream - state for a single open stream FD
 */
1188
struct i915_perf_stream {
1189 1190 1191
	/**
	 * @dev_priv: i915 drm device
	 */
1192 1193
	struct drm_i915_private *dev_priv;

1194 1195 1196
	/**
	 * @link: Links the stream into ``&drm_i915_private->streams``
	 */
1197 1198
	struct list_head link;

1199 1200 1201 1202
	/**
	 * @wakeref: As we keep the device awake while the perf stream is
	 * active, we track our runtime pm reference for later release.
	 */
1203 1204
	intel_wakeref_t wakeref;

1205 1206 1207 1208 1209
	/**
	 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
	 * properties given when opening a stream, representing the contents
	 * of a single sample as read() by userspace.
	 */
1210
	u32 sample_flags;
1211 1212 1213 1214 1215 1216

	/**
	 * @sample_size: Considering the configured contents of a sample
	 * combined with the required header size, this is the total size
	 * of a single sample record.
	 */
1217
	int sample_size;
1218

1219 1220 1221 1222
	/**
	 * @ctx: %NULL if measuring system-wide across all contexts or a
	 * specific context that is being monitored.
	 */
1223
	struct i915_gem_context *ctx;
1224 1225 1226 1227 1228 1229

	/**
	 * @enabled: Whether the stream is currently enabled, considering
	 * whether the stream was opened in a disabled state and based
	 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
	 */
1230 1231
	bool enabled;

1232 1233 1234 1235
	/**
	 * @ops: The callbacks providing the implementation of this specific
	 * type of configured stream.
	 */
1236
	const struct i915_perf_stream_ops *ops;
1237 1238 1239 1240 1241

	/**
	 * @oa_config: The OA configuration used by the stream.
	 */
	struct i915_oa_config *oa_config;
1242 1243
};

1244 1245 1246
/**
 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
 */
1247
struct i915_oa_ops {
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266
	/**
	 * @is_valid_b_counter_reg: Validates register's address for
	 * programming boolean counters for a particular platform.
	 */
	bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
				       u32 addr);

	/**
	 * @is_valid_mux_reg: Validates register's address for programming mux
	 * for a particular platform.
	 */
	bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);

	/**
	 * @is_valid_flex_reg: Validates register's address for programming
	 * flex EU filtering for a particular platform.
	 */
	bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);

1267 1268 1269 1270
	/**
	 * @enable_metric_set: Selects and applies any MUX configuration to set
	 * up the Boolean and Custom (B/C) counters that are part of the
	 * counter reports being sampled. May apply system constraints such as
1271 1272
	 * disabling EU clock gating as required.
	 */
1273
	int (*enable_metric_set)(struct i915_perf_stream *stream);
1274 1275 1276 1277 1278

	/**
	 * @disable_metric_set: Remove system constraints associated with using
	 * the OA unit.
	 */
1279
	void (*disable_metric_set)(struct drm_i915_private *dev_priv);
1280 1281 1282 1283

	/**
	 * @oa_enable: Enable periodic sampling
	 */
1284
	void (*oa_enable)(struct i915_perf_stream *stream);
1285 1286 1287 1288

	/**
	 * @oa_disable: Disable periodic sampling
	 */
1289
	void (*oa_disable)(struct i915_perf_stream *stream);
1290 1291 1292 1293 1294

	/**
	 * @read: Copy data from the circular OA buffer into a given userspace
	 * buffer.
	 */
1295 1296 1297 1298
	int (*read)(struct i915_perf_stream *stream,
		    char __user *buf,
		    size_t count,
		    size_t *offset);
1299 1300

	/**
1301
	 * @oa_hw_tail_read: read the OA tail pointer register
1302
	 *
1303 1304 1305
	 * In particular this enables us to share all the fiddly code for
	 * handling the OA unit tail pointer race that affects multiple
	 * generations.
1306
	 */
1307
	u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
1308 1309
};

1310
struct intel_cdclk_state {
1311
	unsigned int cdclk, vco, ref, bypass;
1312
	u8 voltage_level;
1313 1314
};

1315
struct drm_i915_private {
1316 1317
	struct drm_device drm;

1318
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
1319
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
1320
	struct intel_driver_caps caps;
1321

1322 1323 1324
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
1325
	 * backed by stolen memory. Note that stolen_usable_size tells us
1326 1327 1328 1329
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
1330 1331 1332 1333
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
1334

1335 1336 1337 1338 1339 1340 1341 1342 1343
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
1344
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
1345

1346
	struct intel_uncore uncore;
1347

1348 1349
	struct i915_virtual_gpu vgpu;

1350
	struct intel_gvt *gvt;
1351

1352 1353
	struct intel_wopcm wopcm;

1354 1355
	struct intel_csr csr;

1356
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1357

1358 1359 1360 1361 1362
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
1363 1364
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
1365
	 */
1366
	u32 gpio_mmio_base;
1367

1368
	/* MMIO base address for MIPI regs */
1369
	u32 mipi_mmio_base;
1370

1371
	u32 psr_mmio_base;
1372

1373
	u32 pps_mmio_base;
1374

1375 1376
	wait_queue_head_t gmbus_wait_queue;

1377
	struct pci_dev *bridge_dev;
1378
	struct intel_engine_cs *engine[I915_NUM_ENGINES];
1379 1380
	/* Context used internally to idle the GPU and setup initial state */
	struct i915_gem_context *kernel_context;
1381 1382
	struct intel_engine_cs *engine_class[MAX_ENGINE_CLASS + 1]
					    [MAX_ENGINE_INSTANCE + 1];
1383 1384 1385 1386 1387 1388

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

1389 1390
	bool display_irqs_enabled;

1391 1392 1393
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

V
Ville Syrjälä 已提交
1394 1395
	/* Sideband mailbox protection */
	struct mutex sb_lock;
1396
	struct pm_qos_request sb_qos;
1397 1398

	/** Cached value of IMR to avoid reads in updating the bitfield */
1399 1400 1401 1402
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1403
	u32 gt_irq_mask;
1404
	u32 pm_rps_events;
1405
	u32 pipestat_irq_mask[I915_MAX_PIPES];
1406

1407
	struct i915_hotplug hotplug;
1408
	struct intel_fbc fbc;
1409
	struct i915_drrs drrs;
1410
	struct intel_opregion opregion;
1411
	struct intel_vbt_data vbt;
1412

1413 1414
	bool preserve_bios_swizzle;

1415 1416 1417
	/* overlay */
	struct intel_overlay *overlay;

1418
	/* backlight registers and fields in struct intel_panel */
1419
	struct mutex backlight_lock;
1420

1421 1422 1423
	/* LVDS info */
	bool no_aux_handshake;

V
Ville Syrjälä 已提交
1424 1425 1426
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

1427
	unsigned int fsb_freq, mem_freq, is_ddr3;
1428
	unsigned int skl_preferred_vco_freq;
1429
	unsigned int max_cdclk_freq;
1430

M
Mika Kahola 已提交
1431
	unsigned int max_dotclk_freq;
1432
	unsigned int rawclk_freq;
1433
	unsigned int hpll_freq;
1434
	unsigned int fdi_pll_freq;
1435
	unsigned int czclk_freq;
1436

1437
	struct {
1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451
		/*
		 * The current logical cdclk state.
		 * See intel_atomic_state.cdclk.logical
		 *
		 * For reading holding any crtc lock is sufficient,
		 * for writing must hold all of them.
		 */
		struct intel_cdclk_state logical;
		/*
		 * The current actual cdclk state.
		 * See intel_atomic_state.cdclk.actual
		 */
		struct intel_cdclk_state actual;
		/* The current hardware cdclk state */
1452
		struct intel_cdclk_state hw;
1453 1454

		int force_min_cdclk;
1455
	} cdclk;
1456

1457 1458 1459 1460 1461 1462 1463
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1464 1465
	struct workqueue_struct *wq;

1466 1467 1468
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;

1469 1470 1471 1472 1473
	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1474
	unsigned short pch_id;
1475 1476 1477

	unsigned long quirks;

1478
	struct drm_atomic_state *modeset_restore_state;
1479
	struct drm_modeset_acquire_ctx reset_ctx;
1480

1481
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1482

1483
	struct i915_gem_mm mm;
1484 1485
	DECLARE_HASHTABLE(mm_structs, 7);
	struct mutex mm_lock;
1486 1487 1488

	/* Kernel Modesetting */

1489 1490
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1491

1492 1493 1494 1495
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

1496
	/* dpll and cdclk state is protected by connection_mutex */
D
Daniel Vetter 已提交
1497 1498
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1499
	const struct intel_dpll_mgr *dpll_mgr;
1500

1501 1502 1503 1504 1505 1506 1507
	/*
	 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms
	 * plls share registers.
	 */
	struct mutex dpll_lock;

1508
	unsigned int active_crtcs;
1509 1510
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
1511 1512
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
1513

1514
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1515

1516
	struct i915_wa_list gt_wa_list;
1517

1518 1519
	struct i915_frontbuffer_tracking fb_tracking;

1520 1521 1522 1523 1524
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

1525
	u16 orig_clock;
1526

1527
	bool mchbar_need_disable;
1528

1529 1530
	struct intel_l3_parity l3_parity;

1531 1532 1533 1534 1535
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
1536

1537 1538
	/* gen6+ GT PM state */
	struct intel_gen6_power_mgmt gt_pm;
1539

1540 1541
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1542
	struct intel_ilk_power_mgmt ips;
1543

1544
	struct i915_power_domains power_domains;
1545

R
Rodrigo Vivi 已提交
1546
	struct i915_psr psr;
1547

1548
	struct i915_gpu_error gpu_error;
1549

1550 1551
	struct drm_i915_gem_object *vlv_pctx;

1552 1553
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1554
	struct work_struct fbdev_suspend_work;
1555 1556

	struct drm_property *broadcast_rgb_property;
1557
	struct drm_property *force_audio_property;
1558

I
Imre Deak 已提交
1559
	/* hda/i915 audio component */
1560
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
1561
	bool audio_component_registered;
1562 1563 1564 1565 1566
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
1567
	int audio_power_refcount;
I
Imre Deak 已提交
1568

1569
	struct {
1570
		struct mutex mutex;
1571
		struct list_head list;
1572 1573
		struct llist_head free_list;
		struct work_struct free_work;
1574 1575 1576 1577 1578 1579 1580

		/* The hw wants to have a stable context identifier for the
		 * lifetime of the context (for OA, PASID, faults, etc).
		 * This is limited in execlists to 21 bits.
		 */
		struct ida hw_ida;
#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1581
#define MAX_GUC_CONTEXT_HW_ID (1 << 20) /* exclusive */
1582
#define GEN11_MAX_CONTEXT_HW_ID (1<<11) /* exclusive */
1583
		struct list_head hw_id_list;
1584
	} contexts;
1585

1586
	u32 fdi_rx_config;
1587

1588
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1589
	u32 chv_phy_control;
1590 1591 1592 1593 1594 1595
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
1596
	u32 bxt_phy_grc;
1597

1598
	u32 suspend_count;
1599
	bool power_domains_suspended;
1600
	struct i915_suspend_saved_registers regfile;
1601
	struct vlv_s0ix_state vlv_s0ix_state;
1602

1603
	enum {
1604 1605 1606 1607 1608
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
1609

1610 1611 1612 1613 1614 1615 1616
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
1617
		u16 pri_latency[5];
1618
		/* sprite */
1619
		u16 spr_latency[5];
1620
		/* cursor */
1621
		u16 cur_latency[5];
1622 1623 1624 1625 1626
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
1627
		u16 skl_latency[8];
1628 1629

		/* current hardware state */
1630 1631
		union {
			struct ilk_wm_values hw;
1632
			struct skl_ddb_values skl_hw;
1633
			struct vlv_wm_values vlv;
1634
			struct g4x_wm_values g4x;
1635
		};
1636

1637
		u8 max_level;
1638 1639 1640 1641

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
1642
		 * crtc_state->wm.need_postvbl_update.
1643 1644
		 */
		struct mutex wm_mutex;
1645 1646 1647 1648 1649 1650 1651

		/*
		 * Set during HW readout of watermarks/DDB.  Some platforms
		 * need to know when we're still using BIOS-provided values
		 * (which we don't fully trust).
		 */
		bool distrust_bios_wm;
1652 1653
	} wm;

1654 1655
	struct dram_info {
		bool valid;
1656
		bool is_16gb_dimm;
1657
		u8 num_channels;
1658
		u8 ranks;
1659
		u32 bandwidth_kbps;
1660
		bool symmetric_memory;
V
Ville Syrjälä 已提交
1661 1662 1663 1664 1665 1666 1667
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
			INTEL_DRAM_LPDDR4
		} type;
1668 1669
	} dram_info;

1670
	struct intel_bw_info {
1671 1672 1673
		unsigned int deratedbw[3]; /* for each QGV point */
		u8 num_qgv_points;
		u8 num_planes;
1674 1675 1676 1677
	} max_bw[6];

	struct drm_private_obj bw_obj;

1678
	struct intel_runtime_pm runtime_pm;
1679

1680 1681
	struct {
		bool initialized;
1682

1683
		struct kobject *metrics_kobj;
1684
		struct ctl_table_header *sysctl_header;
1685

1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701
		/*
		 * Lock associated with adding/modifying/removing OA configs
		 * in dev_priv->perf.metrics_idr.
		 */
		struct mutex metrics_lock;

		/*
		 * List of dynamic configurations, you need to hold
		 * dev_priv->perf.metrics_lock to access it.
		 */
		struct idr metrics_idr;

		/*
		 * Lock associated with anything below within this structure
		 * except exclusive_stream.
		 */
1702 1703
		struct mutex lock;
		struct list_head streams;
1704 1705

		struct {
1706 1707 1708 1709 1710 1711
			/*
			 * The stream currently using the OA unit. If accessed
			 * outside a syscall associated to its file
			 * descriptor, you need to hold
			 * dev_priv->drm.struct_mutex.
			 */
1712 1713
			struct i915_perf_stream *exclusive_stream;

1714
			struct intel_context *pinned_ctx;
1715
			u32 specific_ctx_id;
1716
			u32 specific_ctx_id_mask;
1717 1718 1719 1720 1721

			struct hrtimer poll_check_timer;
			wait_queue_head_t poll_wq;
			bool pollin;

1722 1723 1724 1725 1726 1727
			/**
			 * For rate limiting any notifications of spurious
			 * invalid OA reports
			 */
			struct ratelimit_state spurious_report_rs;

1728 1729 1730
			bool periodic;
			int period_exponent;

1731
			struct i915_oa_config test_config;
1732 1733 1734 1735

			struct {
				struct i915_vma *vma;
				u8 *vaddr;
1736
				u32 last_ctx_id;
1737 1738
				int format;
				int format_size;
1739

1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792
				/**
				 * Locks reads and writes to all head/tail state
				 *
				 * Consider: the head and tail pointer state
				 * needs to be read consistently from a hrtimer
				 * callback (atomic context) and read() fop
				 * (user context) with tail pointer updates
				 * happening in atomic context and head updates
				 * in user context and the (unlikely)
				 * possibility of read() errors needing to
				 * reset all head/tail state.
				 *
				 * Note: Contention or performance aren't
				 * currently a significant concern here
				 * considering the relatively low frequency of
				 * hrtimer callbacks (5ms period) and that
				 * reads typically only happen in response to a
				 * hrtimer event and likely complete before the
				 * next callback.
				 *
				 * Note: This lock is not held *while* reading
				 * and copying data to userspace so the value
				 * of head observed in htrimer callbacks won't
				 * represent any partial consumption of data.
				 */
				spinlock_t ptr_lock;

				/**
				 * One 'aging' tail pointer and one 'aged'
				 * tail pointer ready to used for reading.
				 *
				 * Initial values of 0xffffffff are invalid
				 * and imply that an update is required
				 * (and should be ignored by an attempted
				 * read)
				 */
				struct {
					u32 offset;
				} tails[2];

				/**
				 * Index for the aged tail ready to read()
				 * data up to.
				 */
				unsigned int aged_tail_idx;

				/**
				 * A monotonic timestamp for when the current
				 * aging tail pointer was read; used to
				 * determine when it is old enough to trust.
				 */
				u64 aging_timestamp;

1793 1794 1795 1796 1797 1798 1799 1800 1801 1802
				/**
				 * Although we can always read back the head
				 * pointer register, we prefer to avoid
				 * trusting the HW state, just to avoid any
				 * risk that some hardware condition could
				 * somehow bump the head pointer unpredictably
				 * and cause us to forward the wrong OA buffer
				 * data to userspace.
				 */
				u32 head;
1803 1804 1805
			} oa_buffer;

			u32 gen7_latched_oastatus1;
1806 1807 1808 1809 1810 1811 1812 1813 1814
			u32 ctx_oactxctrl_offset;
			u32 ctx_flexeu0_offset;

			/**
			 * The RPT_ID/reason field for Gen8+ includes a bit
			 * to determine if the CTX ID in the report is valid
			 * but the specific bit differs between Gen 8 and 9
			 */
			u32 gen8_valid_ctx_bit;
1815 1816 1817

			struct i915_oa_ops ops;
			const struct i915_oa_format *oa_formats;
1818
		} oa;
1819 1820
	} perf;

1821
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1822
	struct intel_gt gt;
1823 1824

	struct {
1825 1826
		struct notifier_block pm_notifier;

1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842
		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

		/**
		 * When we detect an idle GPU, we want to turn on
		 * powersaving features. So once we see that there
		 * are no more requests outstanding and no more
		 * arrive within a small period of time, we fire
		 * off the idle_work.
		 */
1843
		struct work_struct idle_work;
1844
	} gem;
1845

1846 1847 1848 1849 1850 1851 1852 1853
	/* For i945gm vblank irq vs. C3 workaround */
	struct {
		struct work_struct work;
		struct pm_qos_request pm_qos;
		u8 c3_disable_latency;
		u8 enabled;
	} i945gm_vblank;

1854 1855 1856
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
1857 1858
	bool ipc_enabled;

1859 1860
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1861

1862 1863 1864 1865 1866 1867
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

1868 1869
	struct i915_pmu pmu;

1870 1871 1872 1873 1874 1875
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

1876 1877 1878 1879
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1880
};
L
Linus Torvalds 已提交
1881

1882 1883 1884 1885
struct dram_dimm_info {
	u8 size, width, ranks;
};

1886
struct dram_channel_info {
1887
	struct dram_dimm_info dimm_l, dimm_s;
1888
	u8 ranks;
1889
	bool is_16gb_dimm;
1890 1891
};

1892 1893
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
1894
	return container_of(dev, struct drm_i915_private, drm);
1895 1896
}

1897
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
1898
{
1899
	return to_i915(dev_get_drvdata(kdev));
I
Imre Deak 已提交
1900 1901
}

1902 1903 1904 1905 1906
static inline struct drm_i915_private *wopcm_to_i915(struct intel_wopcm *wopcm)
{
	return container_of(wopcm, struct drm_i915_private, wopcm);
}

1907
/* Simple iterator over all initialised engines */
1908 1909 1910 1911 1912
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1913 1914

/* Iterator over subset of engines selected by mask */
1915
#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
1916
	for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->engine_mask; \
1917 1918 1919
	     (tmp__) ? \
	     ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \
	     0;)
1920

1921 1922 1923 1924 1925 1926 1927
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

1928
#define I915_GTT_OFFSET_NONE ((u32)-1)
1929

1930 1931
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1932
 * considered to be the frontbuffer for the given plane interface-wise. This
1933 1934 1935 1936 1937
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
1938
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1939 1940 1941 1942 1943
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
1944
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1945
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1946
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1947 1948
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1949

1950
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
1951
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
1952
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
1953

1954
#define INTEL_GEN(dev_priv)	(INTEL_INFO(dev_priv)->gen)
1955
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
1956

1957
#define REVID_FOREVER		0xff
1958
#define INTEL_REVID(dev_priv)	((dev_priv)->drm.pdev->revision)
1959

1960 1961 1962
#define INTEL_GEN_MASK(s, e) ( \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
R
Rodrigo Vivi 已提交
1963
	GENMASK((e) - 1, (s) - 1))
1964

R
Rodrigo Vivi 已提交
1965
/* Returns true if Gen is in inclusive range [Start, End] */
1966
#define IS_GEN_RANGE(dev_priv, s, e) \
1967
	(!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e))))
1968

1969 1970
#define IS_GEN(dev_priv, n) \
	(BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \
1971
	 INTEL_INFO(dev_priv)->gen == (n))
1972

1973 1974 1975 1976 1977 1978 1979 1980
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

	return info->platform_mask[pi] & INTEL_SUBPLATFORM_BITS;
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
2042

2043 2044
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)

T
Tvrtko Ursulin 已提交
2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
2057
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
2058 2059
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
2060 2061 2062
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
T
Tvrtko Ursulin 已提交
2063
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
2064
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
2065
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
2066 2067 2068 2069 2070 2071 2072 2073 2074 2075
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
#define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
2076
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
2077
#define IS_ELKHARTLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE)
2078
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
2079 2080
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2081 2082 2083 2084
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
2085
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
2086
				 INTEL_INFO(dev_priv)->gt == 3)
2087 2088
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
2089
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
2090
				 INTEL_INFO(dev_priv)->gt == 3)
2091
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
2092
				 INTEL_INFO(dev_priv)->gt == 1)
2093
/* ULX machines are also considered ULT. */
2094 2095 2096 2097 2098 2099 2100 2101 2102 2103
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
2104
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2105
				 INTEL_INFO(dev_priv)->gt == 2)
2106
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2107
				 INTEL_INFO(dev_priv)->gt == 3)
2108
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2109
				 INTEL_INFO(dev_priv)->gt == 4)
2110
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
2111
				 INTEL_INFO(dev_priv)->gt == 2)
2112
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
2113
				 INTEL_INFO(dev_priv)->gt == 3)
2114 2115
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
2116 2117
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
2118
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
2119
				 INTEL_INFO(dev_priv)->gt == 2)
2120
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
2121
				 INTEL_INFO(dev_priv)->gt == 3)
2122 2123 2124 2125
#define IS_CNL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
2126

2127 2128 2129 2130 2131 2132
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
2133 2134
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
2135

2136 2137
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

2138
#define BXT_REVID_A0		0x0
2139
#define BXT_REVID_A1		0x1
2140
#define BXT_REVID_B0		0x3
2141
#define BXT_REVID_B_LAST	0x8
2142
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
2143

2144 2145
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
2146

M
Mika Kuoppala 已提交
2147 2148
#define KBL_REVID_A0		0x0
#define KBL_REVID_B0		0x1
2149 2150 2151
#define KBL_REVID_C0		0x2
#define KBL_REVID_D0		0x3
#define KBL_REVID_E0		0x4
M
Mika Kuoppala 已提交
2152

2153 2154
#define IS_KBL_REVID(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
M
Mika Kuoppala 已提交
2155

2156 2157 2158 2159 2160 2161
#define GLK_REVID_A0		0x0
#define GLK_REVID_A1		0x1

#define IS_GLK_REVID(dev_priv, since, until) \
	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))

2162 2163
#define CNL_REVID_A0		0x0
#define CNL_REVID_B0		0x1
R
Rodrigo Vivi 已提交
2164
#define CNL_REVID_C0		0x2
2165 2166 2167 2168

#define IS_CNL_REVID(p, since, until) \
	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))

2169 2170 2171 2172 2173 2174 2175 2176 2177
#define ICL_REVID_A0		0x0
#define ICL_REVID_A2		0x1
#define ICL_REVID_B0		0x3
#define ICL_REVID_B2		0x4
#define ICL_REVID_C0		0x5

#define IS_ICL_REVID(p, since, until) \
	(IS_ICELAKE(p) && IS_REVID(p, since, until))

2178
#define IS_LP(dev_priv)	(INTEL_INFO(dev_priv)->is_lp)
2179 2180
#define IS_GEN9_LP(dev_priv)	(IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
2181

2182
#define HAS_ENGINE(dev_priv, id) (INTEL_INFO(dev_priv)->engine_mask & BIT(id))
2183

2184 2185 2186 2187
#define ENGINE_INSTANCES_MASK(dev_priv, first, count) ({		\
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
	(INTEL_INFO(dev_priv)->engine_mask &				\
2188
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
2189 2190 2191 2192 2193 2194
})
#define VDBOX_MASK(dev_priv) \
	ENGINE_INSTANCES_MASK(dev_priv, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(dev_priv) \
	ENGINE_INSTANCES_MASK(dev_priv, VECS0, I915_MAX_VECS)

2195 2196
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
2197
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
2198 2199
#define HAS_WT(dev_priv)	((IS_HASWELL(dev_priv) || \
				 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
2200

2201
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
2202

2203
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2204
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
2205
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
2206
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
2207
#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
2208
		(INTEL_INFO(dev_priv)->has_logical_ring_preemption)
2209 2210 2211

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

2212
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
2213 2214 2215 2216 2217
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

2218 2219
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
2220
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
2221
})
2222

2223
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
2224
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2225
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
2226

2227
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2228
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
2229

2230
/* WaRsDisableCoarsePowerGating:skl,cnl */
2231
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2232 2233
	(IS_CANNONLAKE(dev_priv) || \
	 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
2234

2235
#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
R
Ramalingam C 已提交
2236 2237 2238
#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
2239

2240 2241 2242
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
2243
#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
2244 2245
					 !(IS_I915G(dev_priv) || \
					 IS_I915GM(dev_priv)))
2246 2247
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
2248

2249
#define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
2250
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
R
Rodrigo Vivi 已提交
2251
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7)
2252

2253
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
2254

2255
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
2256

2257 2258 2259
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->has_fpga_dbg)
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
2260
#define HAS_TRANSCODER_EDP(dev_priv)	 (INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_EDP] != 0)
2261

2262 2263
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
2264
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
2265

2266 2267
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

2268
#define HAS_CSR(dev_priv)	(INTEL_INFO(dev_priv)->display.has_csr)
2269

2270 2271
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
2272

2273
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
2274

2275
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
2276

2277
/* Having GuC is not the same as using GuC */
2278 2279
#define USES_GUC(dev_priv)		intel_uc_is_using_guc(&(dev_priv)->gt.uc)
#define USES_GUC_SUBMISSION(dev_priv)	intel_uc_is_using_guc_submission(&(dev_priv)->gt.uc)
2280

2281
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
2282

2283
#define INTEL_PCH_DEVICE_ID_MASK		0xff80
2284 2285 2286 2287 2288
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00
2289 2290
#define INTEL_PCH_WPT_DEVICE_ID_TYPE		0x8c80
#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE		0x9c80
2291 2292
#define INTEL_PCH_SPT_DEVICE_ID_TYPE		0xA100
#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE		0x9D00
2293
#define INTEL_PCH_KBP_DEVICE_ID_TYPE		0xA280
2294
#define INTEL_PCH_CNP_DEVICE_ID_TYPE		0xA300
2295
#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE		0x9D80
2296
#define INTEL_PCH_CMP_DEVICE_ID_TYPE		0x0280
2297
#define INTEL_PCH_ICP_DEVICE_ID_TYPE		0x3480
2298
#define INTEL_PCH_MCC_DEVICE_ID_TYPE		0x4B00
2299
#define INTEL_PCH_MCC2_DEVICE_ID_TYPE		0x3880
2300
#define INTEL_PCH_TGP_DEVICE_ID_TYPE		0xA080
2301
#define INTEL_PCH_P2X_DEVICE_ID_TYPE		0x7100
2302
#define INTEL_PCH_P3X_DEVICE_ID_TYPE		0x7000
2303
#define INTEL_PCH_QEMU_DEVICE_ID_TYPE		0x2900 /* qemu q35 has 2918 */
2304

2305
#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2306
#define INTEL_PCH_ID(dev_priv) ((dev_priv)->pch_id)
2307
#define HAS_PCH_MCC(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_MCC)
2308
#define HAS_PCH_TGP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_TGP)
2309
#define HAS_PCH_ICP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_ICP)
2310
#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
2311 2312
#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
2313
#define HAS_PCH_LPT_LP(dev_priv) \
2314 2315
	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
	 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
2316
#define HAS_PCH_LPT_H(dev_priv) \
2317 2318
	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
	 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_DEVICE_ID_TYPE)
2319 2320 2321 2322
#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
2323

R
Rodrigo Vivi 已提交
2324
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
2325

2326
#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
2327

2328
/* DPF == dynamic parity feature */
2329
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
2330 2331
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
2332

2333
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
2334
#define GEN9_FREQ_SCALER 3
2335

2336 2337
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->num_pipes > 0)

2338 2339
#include "i915_trace.h"

2340
static inline bool intel_vtd_active(void)
2341 2342
{
#ifdef CONFIG_INTEL_IOMMU
2343
	if (intel_iommu_gfx_mapped)
2344 2345 2346 2347 2348
		return true;
#endif
	return false;
}

2349 2350 2351 2352 2353
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
	return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
}

2354 2355 2356
static inline bool
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
2357
	return IS_BROXTON(dev_priv) && intel_vtd_active();
2358 2359
}

2360
/* i915_drv.c */
2361 2362 2363 2364 2365 2366 2367
void __printf(3, 4)
__i915_printk(struct drm_i915_private *dev_priv, const char *level,
	      const char *fmt, ...);

#define i915_report_error(dev_priv, fmt, ...)				   \
	__i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)

2368
#ifdef CONFIG_COMPAT
2369
long i915_compat_ioctl(struct file *filp, unsigned int cmd, unsigned long arg);
2370 2371
#else
#define i915_compat_ioctl NULL
2372
#endif
2373 2374
extern const struct dev_pm_ops i915_pm_ops;

2375 2376
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
void i915_driver_remove(struct drm_device *dev);
2377

2378
void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2379
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2380

2381 2382
static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
{
2383
	return dev_priv->gvt;
2384 2385
}

2386
static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
2387
{
2388
	return dev_priv->vgpu.active;
2389
}
2390

2391
/* i915_gem.c */
2392 2393
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
2394
void i915_gem_sanitize(struct drm_i915_private *i915);
2395 2396
int i915_gem_init_early(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
2397
int i915_gem_freeze(struct drm_i915_private *dev_priv);
2398 2399
int i915_gem_freeze_late(struct drm_i915_private *dev_priv);

2400 2401
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
2402 2403
	/*
	 * A single pass should suffice to release all the freed objects (along
2404 2405 2406 2407 2408
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
2409 2410
	while (atomic_read(&i915->mm.free_count)) {
		flush_work(&i915->mm.free_work);
2411
		rcu_barrier();
2412
	}
2413 2414
}

2415 2416 2417 2418 2419 2420 2421 2422 2423 2424
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
2425
	 * than 3 passes to catch all _recursive_ RCU delayed work.
2426 2427
	 *
	 */
2428
	int pass = 3;
2429
	do {
2430
		flush_workqueue(i915->wq);
2431
		rcu_barrier();
2432
		i915_gem_drain_freed_objects(i915);
2433
	} while (--pass);
2434
	drain_workqueue(i915->wq);
2435 2436
}

C
Chris Wilson 已提交
2437
struct i915_vma * __must_check
2438 2439
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
2440
			 u64 size,
2441 2442
			 u64 alignment,
			 u64 flags);
2443

2444 2445 2446
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
2447

2448 2449
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

2450 2451 2452 2453 2454 2455
static inline int __must_check
i915_mutex_lock_interruptible(struct drm_device *dev)
{
	return mutex_lock_interruptible(&dev->struct_mutex);
}

2456 2457 2458
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
2459
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2460
		      u32 handle, u64 *offset);
2461
int i915_gem_mmap_gtt_version(void);
2462 2463 2464 2465 2466

void i915_gem_track_fb(struct drm_i915_gem_object *old,
		       struct drm_i915_gem_object *new,
		       unsigned frontbuffer_bits);

2467
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
2468

M
Mika Kuoppala 已提交
2469 2470
static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
2471
	return atomic_read(&error->reset_count);
2472
}
2473

2474 2475 2476
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
					  struct intel_engine_cs *engine)
{
2477
	return atomic_read(&error->reset_engine_count[engine->uabi_class]);
2478 2479
}

2480
void i915_gem_init_mmio(struct drm_i915_private *i915);
2481 2482
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
2483
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
2484
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
2485
int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
2486
			   unsigned int flags, long timeout);
2487
void i915_gem_suspend(struct drm_i915_private *dev_priv);
2488
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
2489
void i915_gem_resume(struct drm_i915_private *dev_priv);
2490
vm_fault_t i915_gem_fault(struct vm_fault *vmf);
2491

2492
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
2493
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2494

2495 2496 2497
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

2498 2499 2500 2501 2502 2503
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

2504 2505 2506 2507 2508 2509
static inline struct i915_gem_context *
__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
{
	return idr_find(&file_priv->context_idr, id);
}

2510 2511 2512 2513 2514
static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

2515 2516 2517 2518 2519
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
2520 2521 2522 2523

	return ctx;
}

2524 2525
int i915_perf_open_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file);
2526 2527 2528 2529
int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
2530
void i915_oa_init_reg_state(struct intel_engine_cs *engine,
2531
			    struct intel_context *ce,
2532
			    u32 *reg_state);
2533

2534
/* i915_gem_evict.c */
2535
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2536
					  u64 min_size, u64 alignment,
2537
					  unsigned cache_level,
2538
					  u64 start, u64 end,
2539
					  unsigned flags);
2540 2541 2542
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
2543
int i915_gem_evict_vm(struct i915_address_space *vm);
2544

2545
/* i915_gem_stolen.c */
2546 2547 2548
int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
				struct drm_mm_node *node, u64 size,
				unsigned alignment);
2549 2550 2551 2552
int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
					 struct drm_mm_node *node, u64 size,
					 unsigned alignment, u64 start,
					 u64 end);
2553 2554
void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
				 struct drm_mm_node *node);
2555
int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
2556
void i915_gem_cleanup_stolen(struct drm_i915_private *dev_priv);
2557
struct drm_i915_gem_object *
2558 2559
i915_gem_object_create_stolen(struct drm_i915_private *dev_priv,
			      resource_size_t size);
2560
struct drm_i915_gem_object *
2561
i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
2562 2563 2564
					       resource_size_t stolen_offset,
					       resource_size_t gtt_offset,
					       resource_size_t size);
2565

2566 2567 2568
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
2569
				phys_addr_t size);
2570

2571
/* i915_gem_shrinker.c */
2572
unsigned long i915_gem_shrink(struct drm_i915_private *i915,
2573
			      unsigned long target,
2574
			      unsigned long *nr_scanned,
2575
			      unsigned flags);
2576 2577 2578 2579 2580 2581
#define I915_SHRINK_UNBOUND	BIT(0)
#define I915_SHRINK_BOUND	BIT(1)
#define I915_SHRINK_ACTIVE	BIT(2)
#define I915_SHRINK_VMAPS	BIT(3)
#define I915_SHRINK_WRITEBACK	BIT(4)

2582 2583 2584
unsigned long i915_gem_shrink_all(struct drm_i915_private *i915);
void i915_gem_shrinker_register(struct drm_i915_private *i915);
void i915_gem_shrinker_unregister(struct drm_i915_private *i915);
2585 2586
void i915_gem_shrinker_taints_mutex(struct drm_i915_private *i915,
				    struct mutex *mutex);
2587

2588
/* i915_gem_tiling.c */
2589
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2590
{
2591
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2592 2593

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2594
		i915_gem_object_is_tiled(obj);
2595 2596
}

2597 2598 2599 2600 2601
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

2602
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2603

2604
/* i915_cmd_parser.c */
2605
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
2606
void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
2607 2608 2609 2610 2611 2612 2613
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
			    struct drm_i915_gem_object *batch_obj,
			    struct drm_i915_gem_object *shadow_batch_obj,
			    u32 batch_start_offset,
			    u32 batch_len,
			    bool is_master);
2614

2615
/* i915_perf.c */
2616 2617 2618 2619
void i915_perf_init(struct drm_i915_private *dev_priv);
void i915_perf_fini(struct drm_i915_private *dev_priv);
void i915_perf_register(struct drm_i915_private *dev_priv);
void i915_perf_unregister(struct drm_i915_private *dev_priv);
2620

2621
/* i915_suspend.c */
2622 2623
int i915_save_state(struct drm_i915_private *dev_priv);
int i915_restore_state(struct drm_i915_private *dev_priv);
2624

B
Ben Widawsky 已提交
2625
/* i915_sysfs.c */
D
David Weinehall 已提交
2626 2627
void i915_setup_sysfs(struct drm_i915_private *dev_priv);
void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
2628

2629 2630 2631 2632
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
2633
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
2634 2635
}

J
Jesse Barnes 已提交
2636
/* modesetting */
2637 2638
void intel_modeset_init_hw(struct drm_device *dev);
int intel_modeset_init(struct drm_device *dev);
2639
void intel_modeset_driver_remove(struct drm_device *dev);
2640 2641 2642 2643 2644
int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state);
void intel_display_resume(struct drm_device *dev);
void i915_redisable_vga(struct drm_i915_private *dev_priv);
void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
2645

B
Ben Widawsky 已提交
2646 2647
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
2648

2649
struct intel_display_error_state *
2650
intel_display_capture_error_state(struct drm_i915_private *dev_priv);
2651 2652
void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
				     struct intel_display_error_state *error);
2653

2654 2655
#define __I915_REG_OP(op__, dev_priv__, ...) \
	intel_uncore_##op__(&(dev_priv__)->uncore, __VA_ARGS__)
2656

2657 2658
#define I915_READ(reg__)	 __I915_REG_OP(read, dev_priv, (reg__))
#define I915_WRITE(reg__, val__) __I915_REG_OP(write, dev_priv, (reg__), (val__))
2659

2660
#define POSTING_READ(reg__)	__I915_REG_OP(posting_read, dev_priv, (reg__))
2661

2662
/* These are untraced mmio-accessors that are only valid to be used inside
2663
 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
2664
 * controlled.
2665
 *
2666
 * Think twice, and think again, before using these.
2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686
 *
 * As an example, these accessors can possibly be used between:
 *
 * spin_lock_irq(&dev_priv->uncore.lock);
 * intel_uncore_forcewake_get__locked();
 *
 * and
 *
 * intel_uncore_forcewake_put__locked();
 * spin_unlock_irq(&dev_priv->uncore.lock);
 *
 *
 * Note: some registers may not need forcewake held, so
 * intel_uncore_forcewake_{get,put} can be omitted, see
 * intel_uncore_forcewake_for_reg().
 *
 * Certain architectures will die if the same cacheline is concurrently accessed
 * by different clients (e.g. on Ivybridge). Access to registers should
 * therefore generally be serialised, by either the dev_priv->uncore.lock or
 * a more localised lock guarding all access to that bank of registers.
2687
 */
2688 2689
#define I915_READ_FW(reg__) __I915_REG_OP(read_fw, dev_priv, (reg__))
#define I915_WRITE_FW(reg__, val__) __I915_REG_OP(write_fw, dev_priv, (reg__), (val__))
2690

2691 2692 2693 2694
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
2695

2696 2697 2698
void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);

2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714
/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
 * perform the operation. To check beforehand, pass in the parameters to
 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
 * you only need to pass in the minor offsets, page-aligned pointers are
 * always valid.
 *
 * For just checking for SSE4.1, in the foreknowledge that the future use
 * will be correctly aligned, just use i915_has_memcpy_from_wc().
 */
#define i915_can_memcpy_from_wc(dst, src, len) \
	i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)

#define i915_has_memcpy_from_wc() \
	i915_memcpy_from_wc(NULL, NULL, 0)

2715 2716 2717 2718 2719
/* i915_mm.c */
int remap_io_mapping(struct vm_area_struct *vma,
		     unsigned long addr, unsigned long pfn, unsigned long size,
		     struct io_mapping *iomap);

2720 2721 2722 2723 2724 2725 2726 2727
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 10)
		return CNL_HWS_CSB_WRITE_INDEX;
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

2728 2729 2730 2731 2732 2733
static inline enum i915_map_type
i915_coherent_map_type(struct drm_i915_private *i915)
{
	return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
}

2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744
static inline void add_taint_for_CI(unsigned int taint)
{
	/*
	 * The system is "ok", just about surviving for the user, but
	 * CI results are now unreliable as the HW is very suspect.
	 * CI checks the taint state after every test and will reboot
	 * the machine if the kernel is tainted.
	 */
	add_taint(taint, LOCKDEP_STILL_OK);
}

L
Linus Torvalds 已提交
2745
#endif